1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <asm/arch/clock.h> 21 #include <asm/gpio.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 #include <dm/of_access.h> 33 34 #include "rockchip_display.h" 35 #include "rockchip_crtc.h" 36 #include "rockchip_connector.h" 37 #include "rockchip_phy.h" 38 #include "rockchip_post_csc.h" 39 40 /* System registers definition */ 41 #define RK3568_REG_CFG_DONE 0x000 42 #define CFG_DONE_EN BIT(15) 43 44 #define RK3568_VERSION_INFO 0x004 45 #define EN_MASK 1 46 47 #define RK3568_AUTO_GATING_CTRL 0x008 48 #define AUTO_GATING_EN_SHIFT 31 49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT 14 50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT 7 51 52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD 0x014 53 #define AXI0_PORT_URGENCY_EN_SHIFT 24 54 55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD 0x018 56 #define AXI1_PORT_URGENCY_EN_SHIFT 24 57 58 #define RK3576_SYS_MMU_CTRL 0x020 59 #define RKMMU_V2_EN_SHIFT 0 60 #define RKMMU_V2_SEL_AXI_SHIFT 1 61 62 #define RK3568_SYS_AXI_LUT_CTRL 0x024 63 #define LUT_DMA_EN_SHIFT 0 64 #define DSP_VS_T_SEL_SHIFT 16 65 66 #define RK3568_DSP_IF_EN 0x028 67 #define RGB_EN_SHIFT 0 68 #define RK3588_DP0_EN_SHIFT 0 69 #define RK3588_DP1_EN_SHIFT 1 70 #define RK3588_RGB_EN_SHIFT 8 71 #define HDMI0_EN_SHIFT 1 72 #define EDP0_EN_SHIFT 3 73 #define RK3588_EDP0_EN_SHIFT 2 74 #define RK3588_HDMI0_EN_SHIFT 3 75 #define MIPI0_EN_SHIFT 4 76 #define RK3588_EDP1_EN_SHIFT 4 77 #define RK3588_HDMI1_EN_SHIFT 5 78 #define RK3588_MIPI0_EN_SHIFT 6 79 #define MIPI1_EN_SHIFT 20 80 #define RK3588_MIPI1_EN_SHIFT 7 81 #define LVDS0_EN_SHIFT 5 82 #define LVDS1_EN_SHIFT 24 83 #define BT1120_EN_SHIFT 6 84 #define BT656_EN_SHIFT 7 85 #define IF_MUX_MASK 3 86 #define RGB_MUX_SHIFT 8 87 #define HDMI0_MUX_SHIFT 10 88 #define RK3588_DP0_MUX_SHIFT 12 89 #define RK3588_DP1_MUX_SHIFT 14 90 #define EDP0_MUX_SHIFT 14 91 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 92 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 93 #define MIPI0_MUX_SHIFT 16 94 #define RK3588_MIPI0_MUX_SHIFT 20 95 #define MIPI1_MUX_SHIFT 21 96 #define LVDS0_MUX_SHIFT 18 97 #define LVDS1_MUX_SHIFT 25 98 99 #define RK3576_SYS_PORT_CTRL 0x028 100 #define VP_INTR_MERGE_EN_SHIFT 14 101 #define INTERLACE_FRM_REG_DONE_MASK 0x7 102 #define INTERLACE_FRM_REG_DONE_SHIFT 0 103 104 #define RK3568_DSP_IF_CTRL 0x02c 105 #define LVDS_DUAL_EN_SHIFT 0 106 #define RK3588_BT656_UV_SWAP_SHIFT 0 107 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 108 #define RK3588_BT656_YC_SWAP_SHIFT 1 109 #define LVDS_DUAL_SWAP_EN_SHIFT 2 110 #define BT656_UV_SWAP 4 111 #define RK3588_BT1120_UV_SWAP_SHIFT 4 112 #define BT656_YC_SWAP 5 113 #define RK3588_BT1120_YC_SWAP_SHIFT 5 114 #define BT656_DCLK_POL 6 115 #define RK3588_HDMI_DUAL_EN_SHIFT 8 116 #define RK3588_EDP_DUAL_EN_SHIFT 8 117 #define RK3588_DP_DUAL_EN_SHIFT 9 118 #define RK3568_MIPI_DUAL_EN_SHIFT 10 119 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 120 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 121 122 #define RK3568_DSP_IF_POL 0x030 123 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 124 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 125 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 126 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 127 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 128 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 129 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 130 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 131 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 132 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 133 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 134 135 #define RK3562_MIPI_DCLK_POL_SHIFT 15 136 #define RK3562_MIPI_PIN_POL_SHIFT 12 137 #define RK3562_IF_PIN_POL_MASK 0x7 138 139 #define RK3588_DP0_PIN_POL_SHIFT 8 140 #define RK3588_DP1_PIN_POL_SHIFT 12 141 #define RK3588_IF_PIN_POL_MASK 0x7 142 143 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 144 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 145 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 146 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 147 #define MIPI0_PIXCLK_DIV_SHIFT 24 148 #define MIPI1_PIXCLK_DIV_SHIFT 26 149 150 #define RK3576_SYS_CLUSTER_PD_CTRL 0x030 151 #define RK3576_CLUSTER_PD_EN_SHIFT 0 152 153 #define RK3588_SYS_PD_CTRL 0x034 154 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 155 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 156 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 157 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 158 #define RK3588_DSC_8K_PD_EN_SHIFT 5 159 #define RK3588_DSC_4K_PD_EN_SHIFT 6 160 #define RK3588_ESMART_PD_EN_SHIFT 7 161 162 #define RK3576_SYS_ESMART_PD_CTRL 0x034 163 #define RK3576_ESMART_PD_EN_SHIFT 0 164 #define RK3576_ESMART_LB_MODE_SEL_SHIFT 6 165 #define RK3576_ESMART_LB_MODE_SEL_MASK 0x3 166 167 #define RK3568_SYS_OTP_WIN_EN 0x50 168 #define OTP_WIN_EN_SHIFT 0 169 #define RK3568_SYS_LUT_PORT_SEL 0x58 170 #define GAMMA_PORT_SEL_MASK 0x3 171 #define GAMMA_PORT_SEL_SHIFT 0 172 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 173 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 174 #define PORT_MERGE_EN_SHIFT 16 175 #define ESMART_LB_MODE_SEL_MASK 0x3 176 #define ESMART_LB_MODE_SEL_SHIFT 26 177 178 #define RK3568_VP0_LINE_FLAG 0x70 179 #define RK3568_VP1_LINE_FLAG 0x74 180 #define RK3568_VP2_LINE_FLAG 0x78 181 #define RK3568_SYS0_INT_EN 0x80 182 #define RK3568_SYS0_INT_CLR 0x84 183 #define RK3568_SYS0_INT_STATUS 0x88 184 #define RK3568_SYS1_INT_EN 0x90 185 #define RK3568_SYS1_INT_CLR 0x94 186 #define RK3568_SYS1_INT_STATUS 0x98 187 #define RK3568_VP0_INT_EN 0xA0 188 #define RK3568_VP0_INT_CLR 0xA4 189 #define RK3568_VP0_INT_STATUS 0xA8 190 #define RK3568_VP1_INT_EN 0xB0 191 #define RK3568_VP1_INT_CLR 0xB4 192 #define RK3568_VP1_INT_STATUS 0xB8 193 #define RK3568_VP2_INT_EN 0xC0 194 #define RK3568_VP2_INT_CLR 0xC4 195 #define RK3568_VP2_INT_STATUS 0xC8 196 #define RK3568_VP2_INT_RAW_STATUS 0xCC 197 #define RK3588_VP3_INT_EN 0xD0 198 #define RK3588_VP3_INT_CLR 0xD4 199 #define RK3588_VP3_INT_STATUS 0xD8 200 #define RK3576_WB_CTRL 0x100 201 #define RK3576_WB_XSCAL_FACTOR 0x104 202 #define RK3576_WB_YRGB_MST 0x108 203 #define RK3576_WB_CBR_MST 0x10C 204 #define RK3576_WB_VIR_STRIDE 0x110 205 #define RK3576_WB_TIMEOUT_CTRL 0x114 206 #define RK3576_MIPI0_IF_CTRL 0x180 207 #define RK3576_IF_OUT_EN_SHIFT 0 208 #define RK3576_IF_CLK_OUT_EN_SHIFT 1 209 #define RK3576_IF_PORT_SEL_SHIFT 2 210 #define RK3576_IF_PORT_SEL_MASK 0x3 211 #define RK3576_IF_PIN_POL_SHIFT 4 212 #define RK3576_IF_PIN_POL_MASK 0x7 213 #define RK3576_IF_SPLIT_EN_SHIFT 8 214 #define RK3576_IF_DATA1_SEL_SHIFT 9 215 #define RK3576_MIPI_CMD_MODE_SHIFT 11 216 #define RK3576_IF_DCLK_SEL_SHIFT 21 217 #define RK3576_IF_DCLK_SEL_MASK 0x1 218 #define RK3576_IF_PIX_CLK_SEL_SHIFT 20 219 #define RK3576_IF_PIX_CLK_SEL_MASK 0x1 220 #define RK3576_IF_REGDONE_IMD_EN_SHIFT 31 221 #define RK3576_HDMI0_IF_CTRL 0x184 222 #define RK3576_EDP0_IF_CTRL 0x188 223 #define RK3576_DP0_IF_CTRL 0x18C 224 #define RK3576_RGB_IF_CTRL 0x194 225 #define RK3576_BT656_OUT_EN_SHIFT 12 226 #define RK3576_BT656_UV_SWAP_SHIFT 13 227 #define RK3576_BT656_YC_SWAP_SHIFT 14 228 #define RK3576_BT1120_OUT_EN_SHIFT 16 229 #define RK3576_BT1120_UV_SWAP_SHIFT 17 230 #define RK3576_BT1120_YC_SWAP_SHIFT 18 231 #define RK3576_DP1_IF_CTRL 0x1A4 232 #define RK3576_DP2_IF_CTRL 0x1B0 233 234 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 235 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 236 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 237 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 238 239 #define RK3568_SYS_STATUS0 0x60 240 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 241 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 242 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 243 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 244 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 245 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 246 #define RK3588_ESMART_PD_STATUS_SHIFT 15 247 248 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 249 #define LINE_FLAG_NUM_MASK 0x1fff 250 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 251 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 252 253 /* DSC CTRL registers definition */ 254 #define RK3588_DSC_8K_SYS_CTRL 0x200 255 #define DSC_PORT_SEL_MASK 0x3 256 #define DSC_PORT_SEL_SHIFT 0 257 #define DSC_MAN_MODE_MASK 0x1 258 #define DSC_MAN_MODE_SHIFT 2 259 #define DSC_INTERFACE_MODE_MASK 0x3 260 #define DSC_INTERFACE_MODE_SHIFT 4 261 #define DSC_PIXEL_NUM_MASK 0x3 262 #define DSC_PIXEL_NUM_SHIFT 6 263 #define DSC_PXL_CLK_DIV_MASK 0x1 264 #define DSC_PXL_CLK_DIV_SHIFT 8 265 #define DSC_CDS_CLK_DIV_MASK 0x3 266 #define DSC_CDS_CLK_DIV_SHIFT 12 267 #define DSC_TXP_CLK_DIV_MASK 0x3 268 #define DSC_TXP_CLK_DIV_SHIFT 14 269 #define DSC_INIT_DLY_MODE_MASK 0x1 270 #define DSC_INIT_DLY_MODE_SHIFT 16 271 #define DSC_SCAN_EN_SHIFT 17 272 #define DSC_HALT_EN_SHIFT 18 273 274 #define RK3588_DSC_8K_RST 0x204 275 #define RST_DEASSERT_MASK 0x1 276 #define RST_DEASSERT_SHIFT 0 277 278 #define RK3588_DSC_8K_CFG_DONE 0x208 279 #define DSC_CFG_DONE_SHIFT 0 280 281 #define RK3588_DSC_8K_INIT_DLY 0x20C 282 #define DSC_INIT_DLY_NUM_MASK 0xffff 283 #define DSC_INIT_DLY_NUM_SHIFT 0 284 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 285 286 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 287 #define DSC_HTOTAL_PW_MASK 0xffffffff 288 #define DSC_HTOTAL_PW_SHIFT 0 289 290 #define RK3588_DSC_8K_HACT_ST_END 0x214 291 #define DSC_HACT_ST_END_MASK 0xffffffff 292 #define DSC_HACT_ST_END_SHIFT 0 293 294 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 295 #define DSC_VTOTAL_PW_MASK 0xffffffff 296 #define DSC_VTOTAL_PW_SHIFT 0 297 298 #define RK3588_DSC_8K_VACT_ST_END 0x21C 299 #define DSC_VACT_ST_END_MASK 0xffffffff 300 #define DSC_VACT_ST_END_SHIFT 0 301 302 #define RK3588_DSC_8K_STATUS 0x220 303 304 /* Overlay registers definition */ 305 #define RK3528_OVL_SYS 0x500 306 #define RK3528_OVL_SYS_PORT_SEL 0x504 307 #define RK3528_OVL_SYS_GATING_EN 0x508 308 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 309 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 310 #define ESMART_DLY_NUM_MASK 0xff 311 #define ESMART_DLY_NUM_SHIFT 0 312 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 313 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 314 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 315 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 316 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 317 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 318 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 319 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL 0x540 320 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL 0x544 321 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL 0x548 322 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL 0x54c 323 324 #define RK3528_OVL_PORT0_CTRL 0x600 325 #define RK3568_OVL_CTRL 0x600 326 #define OVL_MODE_SEL_MASK 0x1 327 #define OVL_MODE_SEL_SHIFT 0 328 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 329 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 330 #define RK3568_OVL_LAYER_SEL 0x604 331 #define LAYER_SEL_MASK 0xf 332 333 #define RK3568_OVL_PORT_SEL 0x608 334 #define PORT_MUX_MASK 0xf 335 #define PORT_MUX_SHIFT 0 336 #define LAYER_SEL_PORT_MASK 0x3 337 #define LAYER_SEL_PORT_SHIFT 16 338 339 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 340 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 341 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 342 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 343 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 344 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 345 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 346 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 347 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 348 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 349 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 350 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 351 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 352 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 353 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 354 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 355 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 356 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 357 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 358 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 359 #define RK3576_EXTRA_SRC_COLOR_CTRL 0x650 360 #define RK3576_EXTRA_DST_COLOR_CTRL 0x654 361 #define RK3576_EXTRA_SRC_ALPHA_CTRL 0x658 362 #define RK3576_EXTRA_DST_ALPHA_CTRL 0x65C 363 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 364 #define RK3528_HDR_DST_COLOR_CTRL 0x664 365 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 366 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 367 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 368 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 369 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 370 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 371 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 372 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 373 #define BG_MIX_CTRL_MASK 0xff 374 #define BG_MIX_CTRL_SHIFT 24 375 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 376 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 377 #define RK3568_CLUSTER_DLY_NUM 0x6F0 378 #define RK3568_SMART_DLY_NUM 0x6F8 379 380 #define RK3528_OVL_PORT1_CTRL 0x700 381 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 382 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 383 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 384 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 385 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 386 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 387 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 388 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 389 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 390 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 391 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 392 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 393 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 394 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 395 #define RK3576_OVL_PORT2_CTRL 0x800 396 #define RK3576_OVL_PORT2_LAYER_SEL 0x804 397 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL 0x820 398 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL 0x824 399 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL 0x828 400 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL 0x82C 401 #define RK3576_OVL_PORT2_BG_MIX_CTRL 0x870 402 403 /* Video Port registers definition */ 404 #define RK3568_VP0_DSP_CTRL 0xC00 405 #define OUT_MODE_MASK 0xf 406 #define OUT_MODE_SHIFT 0 407 #define DATA_SWAP_MASK 0x1f 408 #define DATA_SWAP_SHIFT 8 409 #define DSP_BG_SWAP 0x1 410 #define DSP_RB_SWAP 0x2 411 #define DSP_RG_SWAP 0x4 412 #define DSP_DELTA_SWAP 0x8 413 #define CORE_DCLK_DIV_EN_SHIFT 4 414 #define P2I_EN_SHIFT 5 415 #define DSP_FILED_POL 6 416 #define INTERLACE_EN_SHIFT 7 417 #define DSP_X_MIR_EN_SHIFT 13 418 #define POST_DSP_OUT_R2Y_SHIFT 15 419 #define PRE_DITHER_DOWN_EN_SHIFT 16 420 #define DITHER_DOWN_EN_SHIFT 17 421 #define DITHER_DOWN_SEL_SHIFT 18 422 #define DITHER_DOWN_SEL_MASK 0x3 423 #define DITHER_DOWN_MODE_SHIFT 20 424 #define GAMMA_UPDATE_EN_SHIFT 22 425 #define DSP_LUT_EN_SHIFT 28 426 427 #define STANDBY_EN_SHIFT 31 428 429 #define RK3568_VP0_MIPI_CTRL 0xC04 430 #define DCLK_DIV2_SHIFT 4 431 #define DCLK_DIV2_MASK 0x3 432 #define MIPI_DUAL_EN_SHIFT 20 433 #define MIPI_DUAL_SWAP_EN_SHIFT 21 434 #define EDPI_TE_EN 28 435 #define EDPI_WMS_HOLD_EN 30 436 #define EDPI_WMS_FS 31 437 438 439 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 440 #define POST_URGENCY_EN_SHIFT 8 441 #define POST_URGENCY_THL_SHIFT 16 442 #define POST_URGENCY_THL_MASK 0xf 443 #define POST_URGENCY_THH_SHIFT 20 444 #define POST_URGENCY_THH_MASK 0xf 445 446 #define RK3568_VP0_DCLK_SEL 0xC0C 447 #define RK3576_DCLK_CORE_SEL_SHIFT 0 448 #define RK3576_DCLK_OUT_SEL_SHIFT 2 449 450 #define RK3568_VP0_3D_LUT_CTRL 0xC10 451 #define VP0_3D_LUT_EN_SHIFT 0 452 #define VP0_3D_LUT_UPDATE_SHIFT 2 453 454 #define RK3588_VP0_CLK_CTRL 0xC0C 455 #define DCLK_CORE_DIV_SHIFT 0 456 #define DCLK_OUT_DIV_SHIFT 2 457 458 #define RK3568_VP0_3D_LUT_MST 0xC20 459 460 #define RK3568_VP0_DSP_BG 0xC2C 461 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 462 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 463 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 464 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 465 #define RK3568_VP0_POST_SCL_CTRL 0xC40 466 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 467 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 468 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 469 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 470 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 471 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 472 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 473 474 #define RK3568_VP0_BCSH_CTRL 0xC60 475 #define BCSH_CTRL_Y2R_SHIFT 0 476 #define BCSH_CTRL_Y2R_MASK 0x1 477 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 478 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 479 #define BCSH_CTRL_R2Y_SHIFT 4 480 #define BCSH_CTRL_R2Y_MASK 0x1 481 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 482 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 483 484 #define RK3568_VP0_BCSH_BCS 0xC64 485 #define BCSH_BRIGHTNESS_SHIFT 0 486 #define BCSH_BRIGHTNESS_MASK 0xFF 487 #define BCSH_CONTRAST_SHIFT 8 488 #define BCSH_CONTRAST_MASK 0x1FF 489 #define BCSH_SATURATION_SHIFT 20 490 #define BCSH_SATURATION_MASK 0x3FF 491 #define BCSH_OUT_MODE_SHIFT 30 492 #define BCSH_OUT_MODE_MASK 0x3 493 494 #define RK3568_VP0_BCSH_H 0xC68 495 #define BCSH_SIN_HUE_SHIFT 0 496 #define BCSH_SIN_HUE_MASK 0x1FF 497 #define BCSH_COS_HUE_SHIFT 16 498 #define BCSH_COS_HUE_MASK 0x1FF 499 500 #define RK3568_VP0_BCSH_COLOR 0xC6C 501 #define BCSH_EN_SHIFT 31 502 #define BCSH_EN_MASK 1 503 504 #define RK3576_VP0_POST_DITHER_FRC_0 0xCA0 505 #define RK3576_VP0_POST_DITHER_FRC_1 0xCA4 506 #define RK3576_VP0_POST_DITHER_FRC_2 0xCA8 507 508 #define RK3528_VP0_ACM_CTRL 0xCD0 509 #define POST_CSC_COE00_MASK 0xFFFF 510 #define POST_CSC_COE00_SHIFT 16 511 #define POST_R2Y_MODE_MASK 0x7 512 #define POST_R2Y_MODE_SHIFT 8 513 #define POST_CSC_MODE_MASK 0x7 514 #define POST_CSC_MODE_SHIFT 3 515 #define POST_R2Y_EN_MASK 0x1 516 #define POST_R2Y_EN_SHIFT 2 517 #define POST_CSC_EN_MASK 0x1 518 #define POST_CSC_EN_SHIFT 1 519 #define POST_ACM_BYPASS_EN_MASK 0x1 520 #define POST_ACM_BYPASS_EN_SHIFT 0 521 #define RK3528_VP0_CSC_COE01_02 0xCD4 522 #define RK3528_VP0_CSC_COE10_11 0xCD8 523 #define RK3528_VP0_CSC_COE12_20 0xCDC 524 #define RK3528_VP0_CSC_COE21_22 0xCE0 525 #define RK3528_VP0_CSC_OFFSET0 0xCE4 526 #define RK3528_VP0_CSC_OFFSET1 0xCE8 527 #define RK3528_VP0_CSC_OFFSET2 0xCEC 528 529 #define RK3562_VP0_MCU_CTRL 0xCF8 530 #define MCU_TYPE_SHIFT 31 531 #define MCU_BYPASS_SHIFT 30 532 #define MCU_RS_SHIFT 29 533 #define MCU_FRAME_ST_SHIFT 28 534 #define MCU_HOLD_MODE_SHIFT 27 535 #define MCU_CLK_SEL_SHIFT 26 536 #define MCU_CLK_SEL_MASK 0x1 537 #define MCU_RW_PEND_SHIFT 20 538 #define MCU_RW_PEND_MASK 0x3F 539 #define MCU_RW_PST_SHIFT 16 540 #define MCU_RW_PST_MASK 0xF 541 #define MCU_CS_PEND_SHIFT 10 542 #define MCU_CS_PEND_MASK 0x3F 543 #define MCU_CS_PST_SHIFT 6 544 #define MCU_CS_PST_MASK 0xF 545 #define MCU_PIX_TOTAL_SHIFT 0 546 #define MCU_PIX_TOTAL_MASK 0x3F 547 548 #define RK3562_VP0_MCU_RW_BYPASS_PORT 0xCFC 549 #define MCU_WRITE_DATA_BYPASS_SHIFT 0 550 #define MCU_WRITE_DATA_BYPASS_MASK 0xFFFFFFFF 551 552 #define RK3568_VP1_DSP_CTRL 0xD00 553 #define RK3568_VP1_MIPI_CTRL 0xD04 554 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 555 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 556 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 557 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 558 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 559 #define RK3568_VP1_POST_SCL_CTRL 0xD40 560 #define RK3568_VP1_DSP_HACT_INFO 0xD34 561 #define RK3568_VP1_DSP_VACT_INFO 0xD38 562 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 563 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 564 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 565 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 566 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 567 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 568 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 569 570 #define RK3568_VP2_DSP_CTRL 0xE00 571 #define RK3568_VP2_MIPI_CTRL 0xE04 572 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 573 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 574 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 575 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 576 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 577 #define RK3568_VP2_POST_SCL_CTRL 0xE40 578 #define RK3568_VP2_DSP_HACT_INFO 0xE34 579 #define RK3568_VP2_DSP_VACT_INFO 0xE38 580 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 581 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 582 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 583 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 584 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 585 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 586 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 587 #define RK3568_VP2_BCSH_CTRL 0xE60 588 #define RK3568_VP2_BCSH_BCS 0xE64 589 #define RK3568_VP2_BCSH_H 0xE68 590 #define RK3568_VP2_BCSH_COLOR_BAR 0xE6C 591 #define RK3576_VP2_MCU_CTRL 0xEF8 592 #define RK3576_VP2_MCU_RW_BYPASS_PORT 0xEFC 593 594 /* Cluster0 register definition */ 595 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 596 #define CLUSTER_YUV2RGB_EN_SHIFT 8 597 #define CLUSTER_RGB2YUV_EN_SHIFT 9 598 #define CLUSTER_CSC_MODE_SHIFT 10 599 #define CLUSTER_DITHER_UP_EN_SHIFT 18 600 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 601 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 602 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 603 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 604 #define AVG2_MASK 0x1 605 #define CLUSTER_AVG2_SHIFT 18 606 #define AVG4_MASK 0x1 607 #define CLUSTER_AVG4_SHIFT 19 608 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 609 #define CLUSTER_XGT_EN_SHIFT 24 610 #define XGT_MODE_MASK 0x3 611 #define CLUSTER_XGT_MODE_SHIFT 25 612 #define CLUSTER_XAVG_EN_SHIFT 27 613 #define CLUSTER_YRGB_GT2_SHIFT 28 614 #define CLUSTER_YRGB_GT4_SHIFT 29 615 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 616 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 617 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 618 #define CLUSTER_AXI_UV_ID_MASK 0x1f 619 #define CLUSTER_AXI_UV_ID_SHIFT 5 620 621 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 622 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 623 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 624 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 625 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 626 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 627 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 628 #define RK3576_CLUSTER0_WIN0_ZME_CTRL 0x1040 629 #define WIN0_ZME_DERING_EN_SHIFT 3 630 #define WIN0_ZME_GATING_EN_SHIFT 31 631 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA 0x1044 632 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 633 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 634 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 635 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 636 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 637 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 638 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 639 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 640 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET 0x1078 641 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE 0x107C 642 643 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 644 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 645 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 646 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 647 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 648 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 649 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 650 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 651 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 652 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 653 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 654 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 655 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 656 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 657 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 658 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 659 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET 0x10F8 660 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE 0x10FC 661 662 #define RK3568_CLUSTER0_CTRL 0x1100 663 #define CLUSTER_EN_SHIFT 0 664 #define CLUSTER_AXI_ID_MASK 0x1 665 #define CLUSTER_AXI_ID_SHIFT 13 666 #define RK3576_CLUSTER0_PORT_SEL 0x11F4 667 #define CLUSTER_PORT_SEL_SHIFT 0 668 #define CLUSTER_PORT_SEL_MASK 0x3 669 #define RK3576_CLUSTER0_DLY_NUM 0x11F8 670 #define CLUSTER_WIN0_DLY_NUM_SHIFT 0 671 #define CLUSTER_WIN0_DLY_NUM_MASK 0xff 672 #define CLUSTER_WIN1_DLY_NUM_SHIFT 0 673 #define CLUSTER_WIN1_DLY_NUM_MASK 0xff 674 675 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 676 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 677 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 678 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 679 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 680 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 681 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 682 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 683 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 684 #define RK3576_CLUSTER1_WIN0_ZME_CTRL 0x1240 685 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA 0x1244 686 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 687 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 688 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 689 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 690 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 691 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 692 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 693 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET 0x1278 694 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE 0x127C 695 696 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 697 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 698 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 699 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 700 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 701 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 702 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 703 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 704 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 705 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 706 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 707 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 708 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 709 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 710 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 711 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 712 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET 0x12F8 713 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE 0x12FC 714 715 #define RK3568_CLUSTER1_CTRL 0x1300 716 #define RK3576_CLUSTER1_PORT_SEL 0x13F4 717 #define RK3576_CLUSTER1_DLY_NUM 0x13F8 718 719 /* Esmart register definition */ 720 #define RK3568_ESMART0_CTRL0 0x1800 721 #define RGB2YUV_EN_SHIFT 1 722 #define CSC_MODE_SHIFT 2 723 #define CSC_MODE_MASK 0x3 724 #define ESMART_LB_SELECT_SHIFT 12 725 #define ESMART_LB_SELECT_MASK 0x3 726 727 #define RK3568_ESMART0_CTRL1 0x1804 728 #define ESMART_AXI_YRGB_ID_MASK 0x1f 729 #define ESMART_AXI_YRGB_ID_SHIFT 4 730 #define ESMART_AXI_UV_ID_MASK 0x1f 731 #define ESMART_AXI_UV_ID_SHIFT 12 732 #define YMIRROR_EN_SHIFT 31 733 734 #define RK3568_ESMART0_AXI_CTRL 0x1808 735 #define ESMART_AXI_ID_MASK 0x1 736 #define ESMART_AXI_ID_SHIFT 1 737 738 #define RK3568_ESMART0_REGION0_CTRL 0x1810 739 #define WIN_EN_SHIFT 0 740 #define WIN_FORMAT_MASK 0x1f 741 #define WIN_FORMAT_SHIFT 1 742 #define REGION0_DITHER_UP_EN_SHIFT 12 743 #define REGION0_RB_SWAP_SHIFT 14 744 #define ESMART_XAVG_EN_SHIFT 20 745 #define ESMART_XGT_EN_SHIFT 21 746 #define ESMART_XGT_MODE_SHIFT 22 747 748 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 749 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 750 #define RK3568_ESMART0_REGION0_VIR 0x181C 751 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 752 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 753 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 754 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 755 #define YRGB_XSCL_MODE_MASK 0x3 756 #define YRGB_XSCL_MODE_SHIFT 0 757 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 758 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 759 #define YRGB_YSCL_MODE_MASK 0x3 760 #define YRGB_YSCL_MODE_SHIFT 4 761 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 762 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 763 764 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 765 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 766 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 767 #define RK3568_ESMART0_REGION1_CTRL 0x1840 768 #define YRGB_GT2_MASK 0x1 769 #define YRGB_GT2_SHIFT 8 770 #define YRGB_GT4_MASK 0x1 771 #define YRGB_GT4_SHIFT 9 772 773 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 774 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 775 #define RK3568_ESMART0_REGION1_VIR 0x184C 776 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 777 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 778 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 779 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 780 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 781 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 782 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 783 #define RK3568_ESMART0_REGION2_CTRL 0x1870 784 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 785 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 786 #define RK3568_ESMART0_REGION2_VIR 0x187C 787 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 788 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 789 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 790 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 791 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 792 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 793 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 794 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 795 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 796 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 797 #define RK3568_ESMART0_REGION3_VIR 0x18AC 798 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 799 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 800 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 801 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 802 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 803 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 804 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 805 #define RK3568_ESMART0_COLOR_KEY_CTRL 0x18D0 806 #define RK3576_ESMART0_ALPHA_MAP 0x18D8 807 #define RK3576_ESMART0_PORT_SEL 0x18F4 808 #define ESMART_PORT_SEL_SHIFT 0 809 #define ESMART_PORT_SEL_MASK 0x3 810 #define RK3576_ESMART0_DLY_NUM 0x18F8 811 812 #define RK3568_ESMART1_CTRL0 0x1A00 813 #define RK3568_ESMART1_CTRL1 0x1A04 814 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 815 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 816 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 817 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 818 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 819 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 820 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 821 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 822 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 823 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 824 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 825 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 826 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 827 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 828 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 829 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 830 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 831 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 832 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 833 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 834 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 835 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 836 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 837 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 838 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 839 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 840 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 841 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 842 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 843 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 844 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 845 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 846 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 847 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 848 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 849 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 850 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 851 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 852 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 853 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 854 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 855 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 856 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 857 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 858 #define RK3576_ESMART1_ALPHA_MAP 0x1AD8 859 #define RK3576_ESMART1_PORT_SEL 0x1AF4 860 #define RK3576_ESMART1_DLY_NUM 0x1AF8 861 862 #define RK3568_SMART0_CTRL0 0x1C00 863 #define RK3568_SMART0_CTRL1 0x1C04 864 #define RK3568_SMART0_REGION0_CTRL 0x1C10 865 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 866 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 867 #define RK3568_SMART0_REGION0_VIR 0x1C1C 868 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 869 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 870 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 871 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 872 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 873 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 874 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 875 #define RK3568_SMART0_REGION1_CTRL 0x1C40 876 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 877 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 878 #define RK3568_SMART0_REGION1_VIR 0x1C4C 879 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 880 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 881 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 882 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 883 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 884 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 885 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 886 #define RK3568_SMART0_REGION2_CTRL 0x1C70 887 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 888 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 889 #define RK3568_SMART0_REGION2_VIR 0x1C7C 890 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 891 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 892 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 893 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 894 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 895 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 896 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 897 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 898 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 899 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 900 #define RK3568_SMART0_REGION3_VIR 0x1CAC 901 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 902 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 903 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 904 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 905 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 906 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 907 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 908 #define RK3576_ESMART2_ALPHA_MAP 0x1CD8 909 #define RK3576_ESMART2_PORT_SEL 0x1CF4 910 #define RK3576_ESMART2_DLY_NUM 0x1CF8 911 912 #define RK3568_SMART1_CTRL0 0x1E00 913 #define RK3568_SMART1_CTRL1 0x1E04 914 #define RK3568_SMART1_REGION0_CTRL 0x1E10 915 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 916 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 917 #define RK3568_SMART1_REGION0_VIR 0x1E1C 918 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 919 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 920 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 921 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 922 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 923 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 924 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 925 #define RK3568_SMART1_REGION1_CTRL 0x1E40 926 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 927 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 928 #define RK3568_SMART1_REGION1_VIR 0x1E4C 929 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 930 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 931 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 932 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 933 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 934 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 935 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 936 #define RK3568_SMART1_REGION2_CTRL 0x1E70 937 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 938 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 939 #define RK3568_SMART1_REGION2_VIR 0x1E7C 940 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 941 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 942 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 943 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 944 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 945 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 946 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 947 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 948 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 949 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 950 #define RK3568_SMART1_REGION3_VIR 0x1EAC 951 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 952 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 953 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 954 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 955 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 956 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 957 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 958 #define RK3576_ESMART3_ALPHA_MAP 0x1ED8 959 #define RK3576_ESMART3_PORT_SEL 0x1EF4 960 #define RK3576_ESMART3_DLY_NUM 0x1EF8 961 962 /* HDR register definition */ 963 #define RK3568_HDR_LUT_CTRL 0x2000 964 965 #define RK3588_VP3_DSP_CTRL 0xF00 966 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 967 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 968 969 /* DSC 8K/4K register definition */ 970 #define RK3588_DSC_8K_PPS0_3 0x4000 971 #define RK3588_DSC_8K_CTRL0 0x40A0 972 #define DSC_EN_SHIFT 0 973 #define DSC_RBIT_SHIFT 2 974 #define DSC_RBYT_SHIFT 3 975 #define DSC_FLAL_SHIFT 4 976 #define DSC_MER_SHIFT 5 977 #define DSC_EPB_SHIFT 6 978 #define DSC_EPL_SHIFT 7 979 #define DSC_NSLC_MASK 0x7 980 #define DSC_NSLC_SHIFT 16 981 #define DSC_SBO_SHIFT 28 982 #define DSC_IFEP_SHIFT 29 983 #define DSC_PPS_UPD_SHIFT 31 984 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 985 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 986 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 987 988 #define RK3588_DSC_8K_CTRL1 0x40A4 989 #define RK3588_DSC_8K_STS0 0x40A8 990 #define RK3588_DSC_8K_ERS 0x40C4 991 992 #define RK3588_DSC_4K_PPS0_3 0x4100 993 #define RK3588_DSC_4K_CTRL0 0x41A0 994 #define RK3588_DSC_4K_CTRL1 0x41A4 995 #define RK3588_DSC_4K_STS0 0x41A8 996 #define RK3588_DSC_4K_ERS 0x41C4 997 998 /* RK3528 HDR register definition */ 999 #define RK3528_HDR_LUT_CTRL 0x2000 1000 1001 /* RK3528 ACM register definition */ 1002 #define RK3528_ACM_CTRL 0x6400 1003 #define RK3528_ACM_DELTA_RANGE 0x6404 1004 #define RK3528_ACM_FETCH_START 0x6408 1005 #define RK3528_ACM_FETCH_DONE 0x6420 1006 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 1007 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 1008 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 1009 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 1010 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 1011 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 1012 1013 #define RK3568_MAX_REG 0x1ED0 1014 1015 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 1016 #define RK3568_GRF_VO_CON1 0x0364 1017 #define GRF_BT656_CLK_INV_SHIFT 1 1018 #define GRF_BT1120_CLK_INV_SHIFT 2 1019 #define GRF_RGB_DCLK_INV_SHIFT 3 1020 1021 /* Base SYS_GRF: 0x2600a000*/ 1022 #define RK3576_SYS_GRF_MEMFAULT_STATUS0 0x0148 1023 1024 /* Base IOC_GRF: 0x26040000 */ 1025 #define RK3576_VCCIO_IOC_MISC_CON8 0x6420 1026 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT 9 1027 #define RK3576_IOC_VOPLITE_SEL_SHIFT 11 1028 1029 /* Base PMU2: 0x27380000 */ 1030 #define RK3576_PMU_PWR_GATE_STS 0x0230 1031 #define PD_VOP_ESMART_DWN_STAT 12 1032 #define PD_VOP_CLUSTER_DWN_STAT 13 1033 #define RK3576_PMU_BISR_PDGEN_CON0 0x0510 1034 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT 12 1035 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT 13 1036 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0 0x0570 1037 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT 12 1038 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT 13 1039 1040 #define RK3588_GRF_SOC_CON1 0x0304 1041 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT 14 1042 1043 #define RK3588_GRF_VOP_CON2 0x0008 1044 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 1045 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 1046 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 1047 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 1048 1049 #define RK3588_GRF_VO1_CON0 0x0000 1050 #define HDMI_SYNC_POL_MASK 0x3 1051 #define HDMI0_SYNC_POL_SHIFT 5 1052 #define HDMI1_SYNC_POL_SHIFT 7 1053 1054 #define RK3588_PMU_BISR_CON3 0x20C 1055 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 1056 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 1057 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 1058 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 1059 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 1060 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 1061 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 1062 1063 #define RK3588_PMU_BISR_STATUS5 0x294 1064 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 1065 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 1066 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 1067 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 1068 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 1069 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 1070 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 1071 1072 #define VOP2_LAYER_MAX 8 1073 1074 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 1075 1076 /* KHz */ 1077 #define VOP2_MAX_DCLK_RATE 600000 1078 1079 /* 1080 * vop2 dsc id 1081 */ 1082 #define ROCKCHIP_VOP2_DSC_8K 0 1083 #define ROCKCHIP_VOP2_DSC_4K 1 1084 1085 /* 1086 * vop2 internal power domain id, 1087 * should be all none zero, 0 will be 1088 * treat as invalid; 1089 */ 1090 #define VOP2_PD_CLUSTER0 BIT(0) 1091 #define VOP2_PD_CLUSTER1 BIT(1) 1092 #define VOP2_PD_CLUSTER2 BIT(2) 1093 #define VOP2_PD_CLUSTER3 BIT(3) 1094 #define VOP2_PD_DSC_8K BIT(5) 1095 #define VOP2_PD_DSC_4K BIT(6) 1096 #define VOP2_PD_ESMART BIT(7) 1097 #define VOP2_PD_CLUSTER BIT(8) 1098 1099 #define VOP2_PLANE_NO_SCALING BIT(16) 1100 1101 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 1102 #define VOP_FEATURE_AFBDC BIT(1) 1103 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 1104 #define VOP_FEATURE_HDR10 BIT(3) 1105 #define VOP_FEATURE_NEXT_HDR BIT(4) 1106 /* a feature to splice two windows and two vps to support resolution > 4096 */ 1107 #define VOP_FEATURE_SPLICE BIT(5) 1108 #define VOP_FEATURE_OVERSCAN BIT(6) 1109 #define VOP_FEATURE_VIVID_HDR BIT(7) 1110 #define VOP_FEATURE_POST_ACM BIT(8) 1111 #define VOP_FEATURE_POST_CSC BIT(9) 1112 #define VOP_FEATURE_POST_FRC_V2 BIT(10) 1113 #define VOP_FEATURE_POST_SHARP BIT(11) 1114 1115 #define WIN_FEATURE_HDR2SDR BIT(0) 1116 #define WIN_FEATURE_SDR2HDR BIT(1) 1117 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 1118 #define WIN_FEATURE_AFBDC BIT(3) 1119 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 1120 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 1121 /* a mirror win can only get fb address 1122 * from source win: 1123 * Cluster1---->Cluster0 1124 * Esmart1 ---->Esmart0 1125 * Smart1 ---->Smart0 1126 * This is a feather on rk3566 1127 */ 1128 #define WIN_FEATURE_MIRROR BIT(6) 1129 #define WIN_FEATURE_MULTI_AREA BIT(7) 1130 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 1131 #define WIN_FEATURE_DCI BIT(9) 1132 1133 #define V4L2_COLORSPACE_BT709F 0xfe 1134 #define V4L2_COLORSPACE_BT2020F 0xff 1135 1136 enum vop_csc_format { 1137 CSC_BT601L, 1138 CSC_BT709L, 1139 CSC_BT601F, 1140 CSC_BT2020L, 1141 CSC_BT709L_13BIT, 1142 CSC_BT709F_13BIT, 1143 CSC_BT2020L_13BIT, 1144 CSC_BT2020F_13BIT, 1145 }; 1146 1147 enum vop_csc_bit_depth { 1148 CSC_10BIT_DEPTH, 1149 CSC_13BIT_DEPTH, 1150 }; 1151 1152 enum vop2_pol { 1153 HSYNC_POSITIVE = 0, 1154 VSYNC_POSITIVE = 1, 1155 DEN_NEGATIVE = 2, 1156 DCLK_INVERT = 3 1157 }; 1158 1159 enum vop2_bcsh_out_mode { 1160 BCSH_OUT_MODE_BLACK, 1161 BCSH_OUT_MODE_BLUE, 1162 BCSH_OUT_MODE_COLOR_BAR, 1163 BCSH_OUT_MODE_NORMAL_VIDEO, 1164 }; 1165 1166 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 1167 { \ 1168 .offset = off, \ 1169 .mask = _mask, \ 1170 .shift = _shift, \ 1171 .write_mask = _write_mask, \ 1172 } 1173 1174 #define VOP_REG(off, _mask, _shift) \ 1175 _VOP_REG(off, _mask, _shift, false) 1176 enum dither_down_mode { 1177 RGB888_TO_RGB565 = 0x0, 1178 RGB888_TO_RGB666 = 0x1 1179 }; 1180 1181 enum dither_down_mode_sel { 1182 DITHER_DOWN_ALLEGRO = 0x0, 1183 DITHER_DOWN_FRC = 0x1 1184 }; 1185 1186 enum vop2_video_ports_id { 1187 VOP2_VP0, 1188 VOP2_VP1, 1189 VOP2_VP2, 1190 VOP2_VP3, 1191 VOP2_VP_MAX, 1192 }; 1193 1194 enum vop2_layer_type { 1195 CLUSTER_LAYER = 0, 1196 ESMART_LAYER = 1, 1197 SMART_LAYER = 2, 1198 }; 1199 1200 /* This define must same with kernel win phy id */ 1201 enum vop2_layer_phy_id { 1202 ROCKCHIP_VOP2_CLUSTER0 = 0, 1203 ROCKCHIP_VOP2_CLUSTER1, 1204 ROCKCHIP_VOP2_ESMART0, 1205 ROCKCHIP_VOP2_ESMART1, 1206 ROCKCHIP_VOP2_SMART0, 1207 ROCKCHIP_VOP2_SMART1, 1208 ROCKCHIP_VOP2_CLUSTER2, 1209 ROCKCHIP_VOP2_CLUSTER3, 1210 ROCKCHIP_VOP2_ESMART2, 1211 ROCKCHIP_VOP2_ESMART3, 1212 ROCKCHIP_VOP2_LAYER_MAX, 1213 }; 1214 1215 enum vop2_scale_up_mode { 1216 VOP2_SCALE_UP_NRST_NBOR, 1217 VOP2_SCALE_UP_BIL, 1218 VOP2_SCALE_UP_BIC, 1219 VOP2_SCALE_UP_ZME, 1220 }; 1221 1222 enum vop2_scale_down_mode { 1223 VOP2_SCALE_DOWN_NRST_NBOR, 1224 VOP2_SCALE_DOWN_BIL, 1225 VOP2_SCALE_DOWN_AVG, 1226 VOP2_SCALE_DOWN_ZME, 1227 }; 1228 1229 enum scale_mode { 1230 SCALE_NONE = 0x0, 1231 SCALE_UP = 0x1, 1232 SCALE_DOWN = 0x2 1233 }; 1234 1235 enum vop_dsc_interface_mode { 1236 VOP_DSC_IF_DISABLE = 0, 1237 VOP_DSC_IF_HDMI = 1, 1238 VOP_DSC_IF_MIPI_DS_MODE = 2, 1239 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1240 }; 1241 1242 enum vop3_pre_scale_down_mode { 1243 VOP3_PRE_SCALE_UNSPPORT, 1244 VOP3_PRE_SCALE_DOWN_GT, 1245 VOP3_PRE_SCALE_DOWN_AVG, 1246 }; 1247 1248 enum vop3_esmart_lb_mode { 1249 VOP3_ESMART_8K_MODE, 1250 VOP3_ESMART_4K_4K_MODE, 1251 VOP3_ESMART_4K_2K_2K_MODE, 1252 VOP3_ESMART_2K_2K_2K_2K_MODE, 1253 VOP3_ESMART_4K_4K_4K_MODE, 1254 VOP3_ESMART_4K_4K_2K_2K_MODE, 1255 }; 1256 1257 struct vop2_layer { 1258 u8 id; 1259 /** 1260 * @win_phys_id: window id of the layer selected. 1261 * Every layer must make sure to select different 1262 * windows of others. 1263 */ 1264 u8 win_phys_id; 1265 }; 1266 1267 struct vop2_power_domain_data { 1268 u16 id; 1269 u16 parent_id; 1270 /* 1271 * @module_id_mask: module id of which module this power domain is belongs to. 1272 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1273 */ 1274 u32 module_id_mask; 1275 }; 1276 1277 struct vop2_win_data { 1278 char *name; 1279 u8 phys_id; 1280 enum vop2_layer_type type; 1281 u8 win_sel_port_offset; 1282 u8 layer_sel_win_id[VOP2_VP_MAX]; 1283 u8 axi_id; 1284 u8 axi_uv_id; 1285 u8 axi_yrgb_id; 1286 u8 splice_win_id; 1287 u8 hsu_filter_mode; 1288 u8 hsd_filter_mode; 1289 u8 vsu_filter_mode; 1290 u8 vsd_filter_mode; 1291 u8 hsd_pre_filter_mode; 1292 u8 vsd_pre_filter_mode; 1293 u8 scale_engine_num; 1294 u8 source_win_id; 1295 u8 possible_crtcs; 1296 u16 pd_id; 1297 u32 reg_offset; 1298 u32 max_upscale_factor; 1299 u32 max_downscale_factor; 1300 u32 feature; 1301 u32 supported_rotations; 1302 bool splice_mode_right; 1303 }; 1304 1305 struct vop2_vp_data { 1306 u32 feature; 1307 u32 max_dclk; 1308 u8 pre_scan_max_dly; 1309 u8 layer_mix_dly; 1310 u8 hdrvivid_dly; 1311 u8 sdr2hdr_dly; 1312 u8 hdr_mix_dly; 1313 u8 win_dly; 1314 u8 splice_vp_id; 1315 u8 pixel_rate; 1316 struct vop_rect max_output; 1317 struct vop_urgency *urgency; 1318 }; 1319 1320 struct vop2_plane_table { 1321 enum vop2_layer_phy_id plane_id; 1322 enum vop2_layer_type plane_type; 1323 }; 1324 1325 struct vop2_vp_plane_mask { 1326 u8 primary_plane_id; /* use this win to show logo */ 1327 u8 attached_layers_nr; /* number layers attach to this vp */ 1328 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1329 u32 plane_mask; 1330 int cursor_plane_id; 1331 }; 1332 1333 struct vop2_dsc_data { 1334 u8 id; 1335 u8 max_slice_num; 1336 u8 max_linebuf_depth; /* used to generate the bitstream */ 1337 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1338 u16 pd_id; 1339 const char *dsc_txp_clk_src_name; 1340 const char *dsc_txp_clk_name; 1341 const char *dsc_pxl_clk_name; 1342 const char *dsc_cds_clk_name; 1343 }; 1344 1345 struct dsc_error_info { 1346 u32 dsc_error_val; 1347 char dsc_error_info[50]; 1348 }; 1349 1350 struct vop2_dump_regs { 1351 u32 offset; 1352 const char *name; 1353 u32 state_base; 1354 u32 state_mask; 1355 u32 state_shift; 1356 bool enable_state; 1357 u32 size; 1358 }; 1359 1360 struct vop2_esmart_lb_map { 1361 u8 lb_mode; 1362 u8 lb_map_value; 1363 }; 1364 1365 struct vop2_data { 1366 u32 version; 1367 u32 esmart_lb_mode; 1368 struct vop2_vp_data *vp_data; 1369 struct vop2_win_data *win_data; 1370 struct vop2_vp_plane_mask *plane_mask; 1371 struct vop2_plane_table *plane_table; 1372 struct vop2_power_domain_data *pd; 1373 struct vop2_dsc_data *dsc; 1374 struct dsc_error_info *dsc_error_ecw; 1375 struct dsc_error_info *dsc_error_buffer_flow; 1376 struct vop2_dump_regs *dump_regs; 1377 const struct vop2_esmart_lb_map *esmart_lb_mode_map; 1378 u8 *vp_primary_plane_order; 1379 u8 *vp_default_primary_plane; 1380 u8 nr_vps; 1381 u8 nr_layers; 1382 u8 nr_mixers; 1383 u8 nr_gammas; 1384 u8 nr_pd; 1385 u8 nr_dscs; 1386 u8 nr_dsc_ecw; 1387 u8 nr_dsc_buffer_flow; 1388 u8 esmart_lb_mode_num; 1389 u32 reg_len; 1390 u32 dump_regs_size; 1391 }; 1392 1393 struct vop2 { 1394 u32 *regsbak; 1395 void *regs; 1396 void *grf; 1397 void *vop_grf; 1398 void *vo1_grf; 1399 void *sys_pmu; 1400 void *ioc_grf; 1401 u32 reg_len; 1402 u32 version; 1403 u32 esmart_lb_mode; 1404 bool global_init; 1405 bool merge_irq; 1406 const struct vop2_data *data; 1407 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1408 }; 1409 1410 static struct vop2 *rockchip_vop2; 1411 1412 static inline bool is_vop3(struct vop2 *vop2) 1413 { 1414 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1415 return false; 1416 else 1417 return true; 1418 } 1419 1420 /* 1421 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1422 * avg_sd_factor: 1423 * bli_su_factor: 1424 * bic_su_factor: 1425 * = (src - 1) / (dst - 1) << 16; 1426 * 1427 * ygt2 enable: dst get one line from two line of the src 1428 * ygt4 enable: dst get one line from four line of the src. 1429 * 1430 */ 1431 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1432 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1433 1434 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1435 (fac * (dst - 1) >> 12 < (src - 1)) 1436 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1437 (fac * (dst - 1) >> 16 < (src - 1)) 1438 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1439 (fac * (dst - 1) >> 16 < (src - 1)) 1440 1441 static uint16_t vop2_scale_factor(enum scale_mode mode, 1442 int32_t filter_mode, 1443 uint32_t src, uint32_t dst) 1444 { 1445 uint32_t fac = 0; 1446 int i = 0; 1447 1448 if (mode == SCALE_NONE) 1449 return 0; 1450 1451 /* 1452 * A workaround to avoid zero div. 1453 */ 1454 if ((dst == 1) || (src == 1)) { 1455 dst = dst + 1; 1456 src = src + 1; 1457 } 1458 1459 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1460 fac = VOP2_BILI_SCL_DN(src, dst); 1461 for (i = 0; i < 100; i++) { 1462 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1463 break; 1464 fac -= 1; 1465 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1466 } 1467 } else { 1468 fac = VOP2_COMMON_SCL(src, dst); 1469 for (i = 0; i < 100; i++) { 1470 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1471 break; 1472 fac -= 1; 1473 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1474 } 1475 } 1476 1477 return fac; 1478 } 1479 1480 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1481 { 1482 if (is_hor) 1483 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1484 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1485 } 1486 1487 static uint16_t vop3_scale_factor(enum scale_mode mode, 1488 uint32_t src, uint32_t dst, bool is_hor) 1489 { 1490 uint32_t fac = 0; 1491 int i = 0; 1492 1493 if (mode == SCALE_NONE) 1494 return 0; 1495 1496 /* 1497 * A workaround to avoid zero div. 1498 */ 1499 if ((dst == 1) || (src == 1)) { 1500 dst = dst + 1; 1501 src = src + 1; 1502 } 1503 1504 if (mode == SCALE_DOWN) { 1505 fac = VOP2_BILI_SCL_DN(src, dst); 1506 for (i = 0; i < 100; i++) { 1507 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1508 break; 1509 fac -= 1; 1510 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1511 } 1512 } else { 1513 fac = VOP2_COMMON_SCL(src, dst); 1514 for (i = 0; i < 100; i++) { 1515 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1516 break; 1517 fac -= 1; 1518 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1519 } 1520 } 1521 1522 return fac; 1523 } 1524 1525 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1526 { 1527 if (src < dst) 1528 return SCALE_UP; 1529 else if (src > dst) 1530 return SCALE_DOWN; 1531 1532 return SCALE_NONE; 1533 } 1534 1535 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1536 { 1537 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1538 } 1539 1540 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1541 { 1542 int i = 0; 1543 1544 for (i = 0; i < vop2->data->nr_layers; i++) { 1545 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1546 return vop2->data->vp_primary_plane_order[i]; 1547 } 1548 1549 return vop2->data->vp_primary_plane_order[0]; 1550 } 1551 1552 static inline u16 scl_cal_scale(int src, int dst, int shift) 1553 { 1554 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1555 } 1556 1557 static inline u16 scl_cal_scale2(int src, int dst) 1558 { 1559 return ((src - 1) << 12) / (dst - 1); 1560 } 1561 1562 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1563 { 1564 writel(v, vop2->regs + offset); 1565 vop2->regsbak[offset >> 2] = v; 1566 } 1567 1568 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1569 { 1570 return readl(vop2->regs + offset); 1571 } 1572 1573 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1574 u32 mask, u32 shift, u32 v, 1575 bool write_mask) 1576 { 1577 if (!mask) 1578 return; 1579 1580 if (write_mask) { 1581 v = ((v & mask) << shift) | (mask << (shift + 16)); 1582 } else { 1583 u32 cached_val = vop2->regsbak[offset >> 2]; 1584 1585 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1586 vop2->regsbak[offset >> 2] = v; 1587 } 1588 1589 writel(v, vop2->regs + offset); 1590 } 1591 1592 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1593 u32 mask, u32 shift, u32 v) 1594 { 1595 u32 val = 0; 1596 1597 val = (v << shift) | (mask << (shift + 16)); 1598 writel(val, grf_base + offset); 1599 } 1600 1601 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1602 u32 mask, u32 shift) 1603 { 1604 return (readl(grf_base + offset) >> shift) & mask; 1605 } 1606 1607 static char *get_plane_name(int plane_id, char *name) 1608 { 1609 switch (plane_id) { 1610 case ROCKCHIP_VOP2_CLUSTER0: 1611 strcat(name, "Cluster0"); 1612 break; 1613 case ROCKCHIP_VOP2_CLUSTER1: 1614 strcat(name, "Cluster1"); 1615 break; 1616 case ROCKCHIP_VOP2_ESMART0: 1617 strcat(name, "Esmart0"); 1618 break; 1619 case ROCKCHIP_VOP2_ESMART1: 1620 strcat(name, "Esmart1"); 1621 break; 1622 case ROCKCHIP_VOP2_SMART0: 1623 strcat(name, "Smart0"); 1624 break; 1625 case ROCKCHIP_VOP2_SMART1: 1626 strcat(name, "Smart1"); 1627 break; 1628 case ROCKCHIP_VOP2_CLUSTER2: 1629 strcat(name, "Cluster2"); 1630 break; 1631 case ROCKCHIP_VOP2_CLUSTER3: 1632 strcat(name, "Cluster3"); 1633 break; 1634 case ROCKCHIP_VOP2_ESMART2: 1635 strcat(name, "Esmart2"); 1636 break; 1637 case ROCKCHIP_VOP2_ESMART3: 1638 strcat(name, "Esmart3"); 1639 break; 1640 } 1641 1642 return name; 1643 } 1644 1645 static bool is_yuv_output(u32 bus_format) 1646 { 1647 switch (bus_format) { 1648 case MEDIA_BUS_FMT_YUV8_1X24: 1649 case MEDIA_BUS_FMT_YUV10_1X30: 1650 case MEDIA_BUS_FMT_YUYV10_1X20: 1651 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1652 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1653 case MEDIA_BUS_FMT_YUYV8_2X8: 1654 case MEDIA_BUS_FMT_YVYU8_2X8: 1655 case MEDIA_BUS_FMT_UYVY8_2X8: 1656 case MEDIA_BUS_FMT_VYUY8_2X8: 1657 case MEDIA_BUS_FMT_YUYV8_1X16: 1658 case MEDIA_BUS_FMT_YVYU8_1X16: 1659 case MEDIA_BUS_FMT_UYVY8_1X16: 1660 case MEDIA_BUS_FMT_VYUY8_1X16: 1661 return true; 1662 default: 1663 return false; 1664 } 1665 } 1666 1667 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding, 1668 enum drm_color_range color_range, 1669 int bit_depth) 1670 { 1671 bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0; 1672 enum vop_csc_format csc_mode = CSC_BT709L; 1673 1674 1675 switch (color_encoding) { 1676 case DRM_COLOR_YCBCR_BT601: 1677 if (full_range) 1678 csc_mode = CSC_BT601F; 1679 else 1680 csc_mode = CSC_BT601L; 1681 break; 1682 1683 case DRM_COLOR_YCBCR_BT709: 1684 if (full_range) { 1685 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F; 1686 if (bit_depth != CSC_13BIT_DEPTH) 1687 printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1688 } else { 1689 csc_mode = CSC_BT709L; 1690 } 1691 break; 1692 1693 case DRM_COLOR_YCBCR_BT2020: 1694 if (full_range) { 1695 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F; 1696 if (bit_depth != CSC_13BIT_DEPTH) 1697 printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1698 } else { 1699 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L; 1700 } 1701 break; 1702 1703 default: 1704 printf("Unsuport color_encoding:%d\n", color_encoding); 1705 } 1706 1707 return csc_mode; 1708 } 1709 1710 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1711 { 1712 /* 1713 * FIXME: 1714 * 1715 * There is no media type for YUV444 output, 1716 * so when out_mode is AAAA or P888, assume output is YUV444 on 1717 * yuv format. 1718 * 1719 * From H/W testing, YUV444 mode need a rb swap. 1720 */ 1721 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1722 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1723 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1724 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1725 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1726 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1727 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1728 output_mode == ROCKCHIP_OUT_MODE_P888))) 1729 return true; 1730 else 1731 return false; 1732 } 1733 1734 static bool is_rb_swap(u32 bus_format, u32 output_mode) 1735 { 1736 /* 1737 * The default component order of serial rgb3x8 formats 1738 * is BGR. So it is needed to enable RB swap. 1739 */ 1740 if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 || 1741 bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8) 1742 return true; 1743 else 1744 return false; 1745 } 1746 1747 static bool is_yc_swap(u32 bus_format) 1748 { 1749 switch (bus_format) { 1750 case MEDIA_BUS_FMT_YUYV8_1X16: 1751 case MEDIA_BUS_FMT_YVYU8_1X16: 1752 case MEDIA_BUS_FMT_YUYV8_2X8: 1753 case MEDIA_BUS_FMT_YVYU8_2X8: 1754 return true; 1755 default: 1756 return false; 1757 } 1758 } 1759 1760 static inline bool is_hot_plug_devices(int output_type) 1761 { 1762 switch (output_type) { 1763 case DRM_MODE_CONNECTOR_HDMIA: 1764 case DRM_MODE_CONNECTOR_HDMIB: 1765 case DRM_MODE_CONNECTOR_TV: 1766 case DRM_MODE_CONNECTOR_DisplayPort: 1767 case DRM_MODE_CONNECTOR_VGA: 1768 case DRM_MODE_CONNECTOR_Unknown: 1769 return true; 1770 default: 1771 return false; 1772 } 1773 } 1774 1775 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1776 { 1777 int i = 0; 1778 1779 for (i = 0; i < vop2->data->nr_layers; i++) { 1780 if (vop2->data->win_data[i].phys_id == phys_id) 1781 return &vop2->data->win_data[i]; 1782 } 1783 1784 return NULL; 1785 } 1786 1787 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1788 { 1789 int i = 0; 1790 1791 for (i = 0; i < vop2->data->nr_pd; i++) { 1792 if (vop2->data->pd[i].id == pd_id) 1793 return &vop2->data->pd[i]; 1794 } 1795 1796 return NULL; 1797 } 1798 1799 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1800 u32 *lut_regs, u32 *lut_val, int lut_len) 1801 { 1802 u32 vp_offset = crtc_id * 0x100; 1803 int i; 1804 1805 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1806 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1807 crtc_id, false); 1808 1809 for (i = 0; i < lut_len; i++) 1810 writel(lut_val[i], lut_regs + i); 1811 1812 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1813 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1814 } 1815 1816 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1817 u32 *lut_regs, u32 *lut_val, int lut_len) 1818 { 1819 u32 vp_offset = crtc_id * 0x100; 1820 int i; 1821 1822 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1823 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1824 crtc_id, false); 1825 1826 for (i = 0; i < lut_len; i++) 1827 writel(lut_val[i], lut_regs + i); 1828 1829 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1830 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1831 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1832 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1833 } 1834 1835 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1836 struct display_state *state) 1837 { 1838 struct connector_state *conn_state = &state->conn_state; 1839 struct crtc_state *cstate = &state->crtc_state; 1840 struct resource gamma_res; 1841 fdt_size_t lut_size; 1842 int i, lut_len, ret = 0; 1843 u32 *lut_regs; 1844 u32 r, g, b; 1845 struct base2_disp_info *disp_info = conn_state->disp_info; 1846 static int gamma_lut_en_num = 1; 1847 1848 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1849 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1850 return 0; 1851 } 1852 1853 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1854 if (ret) 1855 printf("failed to get gamma lut res\n"); 1856 lut_regs = (u32 *)gamma_res.start; 1857 lut_size = gamma_res.end - gamma_res.start + 1; 1858 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1859 printf("failed to get gamma lut register\n"); 1860 return 0; 1861 } 1862 lut_len = lut_size / 4; 1863 if (lut_len != 256 && lut_len != 1024) { 1864 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1865 return 0; 1866 } 1867 1868 if (!cstate->lut_val) { 1869 if (!disp_info) 1870 return 0; 1871 1872 if (!disp_info->gamma_lut_data.size) 1873 return 0; 1874 1875 cstate->lut_val = (u32 *)calloc(1, lut_size); 1876 for (i = 0; i < lut_len; i++) { 1877 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1878 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1879 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1880 1881 cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1882 } 1883 } 1884 1885 if (vop2->version == VOP_VERSION_RK3568) { 1886 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1887 cstate->lut_val, lut_len); 1888 gamma_lut_en_num++; 1889 } else if (vop2->version == VOP_VERSION_RK3588) { 1890 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1891 cstate->lut_val, lut_len); 1892 if (cstate->splice_mode) { 1893 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, 1894 cstate->lut_val, lut_len); 1895 gamma_lut_en_num++; 1896 } 1897 gamma_lut_en_num++; 1898 } 1899 1900 free(cstate->lut_val); 1901 1902 return 0; 1903 } 1904 1905 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1906 struct display_state *state) 1907 { 1908 struct connector_state *conn_state = &state->conn_state; 1909 struct crtc_state *cstate = &state->crtc_state; 1910 int i, cubic_lut_len; 1911 u32 vp_offset = cstate->crtc_id * 0x100; 1912 struct base2_disp_info *disp_info = conn_state->disp_info; 1913 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1914 u32 *cubic_lut_addr; 1915 1916 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1917 return 0; 1918 1919 if (!disp_info->cubic_lut_data.size) 1920 return 0; 1921 1922 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1923 cubic_lut_len = disp_info->cubic_lut_data.size; 1924 1925 for (i = 0; i < cubic_lut_len / 2; i++) { 1926 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1927 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1928 ((lut->lblue[2 * i] & 0xff) << 24); 1929 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1930 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1931 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1932 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1933 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1934 *cubic_lut_addr++ = 0; 1935 } 1936 1937 if (cubic_lut_len % 2) { 1938 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1939 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1940 ((lut->lblue[2 * i] & 0xff) << 24); 1941 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1942 *cubic_lut_addr++ = 0; 1943 *cubic_lut_addr = 0; 1944 } 1945 1946 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1947 get_cubic_lut_buffer(cstate->crtc_id)); 1948 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1949 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1950 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1951 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1952 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1953 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1954 1955 return 0; 1956 } 1957 1958 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1959 struct bcsh_state *bcsh_state, int crtc_id) 1960 { 1961 struct crtc_state *cstate = &state->crtc_state; 1962 u32 vp_offset = crtc_id * 0x100; 1963 1964 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1965 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1966 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1967 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1968 1969 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1970 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1971 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1972 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1973 1974 if (!cstate->bcsh_en) { 1975 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1976 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1977 return; 1978 } 1979 1980 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1981 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1982 bcsh_state->brightness, false); 1983 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1984 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1985 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1986 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1987 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1988 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1989 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1990 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1991 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1992 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1993 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1994 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1995 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1996 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1997 } 1998 1999 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 2000 { 2001 struct connector_state *conn_state = &state->conn_state; 2002 struct base_bcsh_info *bcsh_info; 2003 struct crtc_state *cstate = &state->crtc_state; 2004 struct bcsh_state bcsh_state; 2005 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 2006 2007 if (!conn_state->disp_info) 2008 return; 2009 bcsh_info = &conn_state->disp_info->bcsh_info; 2010 if (!bcsh_info) 2011 return; 2012 2013 if (bcsh_info->brightness != 50 || 2014 bcsh_info->contrast != 50 || 2015 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 2016 cstate->bcsh_en = true; 2017 2018 if (cstate->bcsh_en) { 2019 if (!cstate->yuv_overlay) 2020 cstate->post_r2y_en = 1; 2021 if (!is_yuv_output(conn_state->bus_format)) 2022 cstate->post_y2r_en = 1; 2023 } else { 2024 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2025 cstate->post_r2y_en = 1; 2026 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2027 cstate->post_y2r_en = 1; 2028 } 2029 2030 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2031 conn_state->color_range, 2032 CSC_10BIT_DEPTH); 2033 2034 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 2035 brightness = interpolate(0, -128, 100, 127, 2036 bcsh_info->brightness); 2037 else 2038 brightness = interpolate(0, -32, 100, 31, 2039 bcsh_info->brightness); 2040 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 2041 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 2042 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 2043 2044 2045 /* 2046 * a:[-30~0): 2047 * sin_hue = 0x100 - sin(a)*256; 2048 * cos_hue = cos(a)*256; 2049 * a:[0~30] 2050 * sin_hue = sin(a)*256; 2051 * cos_hue = cos(a)*256; 2052 */ 2053 sin_hue = fixp_sin32(hue) >> 23; 2054 cos_hue = fixp_cos32(hue) >> 23; 2055 2056 bcsh_state.brightness = brightness; 2057 bcsh_state.contrast = contrast; 2058 bcsh_state.saturation = saturation; 2059 bcsh_state.sin_hue = sin_hue; 2060 bcsh_state.cos_hue = cos_hue; 2061 2062 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 2063 if (cstate->splice_mode) 2064 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 2065 } 2066 2067 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 2068 { 2069 struct connector_state *conn_state = &state->conn_state; 2070 struct drm_display_mode *mode = &conn_state->mode; 2071 struct crtc_state *cstate = &state->crtc_state; 2072 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 2073 u16 hdisplay = mode->crtc_hdisplay; 2074 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2075 2076 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 2077 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 2078 bg_dly -= bg_ovl_dly; 2079 2080 /* 2081 * splice mode: hdisplay must roundup as 4 pixel, 2082 * no splice mode: hdisplay must roundup as 2 pixel. 2083 */ 2084 if (cstate->splice_mode) 2085 pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1; 2086 else 2087 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2088 2089 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 2090 hsync_len = 8; 2091 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 2092 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 2093 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2094 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2095 } 2096 2097 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 2098 { 2099 struct connector_state *conn_state = &state->conn_state; 2100 struct drm_display_mode *mode = &conn_state->mode; 2101 struct crtc_state *cstate = &state->crtc_state; 2102 struct vop2_win_data *win_data; 2103 u32 bg_dly, pre_scan_dly; 2104 u16 hdisplay = mode->crtc_hdisplay; 2105 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2106 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 2107 u8 win_id; 2108 2109 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 2110 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 2111 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 2112 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 2113 2114 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 2115 vop2->data->vp_data[crtc_id].layer_mix_dly + 2116 vop2->data->vp_data[crtc_id].hdr_mix_dly; 2117 /* hdisplay must roundup as 2 pixel */ 2118 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2119 /** 2120 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will 2121 * lead to first line data be zero. 2122 */ 2123 pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len); 2124 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 2125 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2126 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2127 } 2128 2129 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 2130 { 2131 struct connector_state *conn_state = &state->conn_state; 2132 struct drm_display_mode *mode = &conn_state->mode; 2133 struct crtc_state *cstate = &state->crtc_state; 2134 u32 vp_offset = (cstate->crtc_id * 0x100); 2135 u16 vtotal = mode->crtc_vtotal; 2136 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2137 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2138 u16 hdisplay = mode->crtc_hdisplay; 2139 u16 vdisplay = mode->crtc_vdisplay; 2140 u16 hsize = 2141 hdisplay * (conn_state->overscan.left_margin + 2142 conn_state->overscan.right_margin) / 200; 2143 u16 vsize = 2144 vdisplay * (conn_state->overscan.top_margin + 2145 conn_state->overscan.bottom_margin) / 200; 2146 u16 hact_end, vact_end; 2147 u32 val; 2148 2149 hsize = round_down(hsize, 2); 2150 vsize = round_down(vsize, 2); 2151 2152 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 2153 hact_end = hact_st + hsize; 2154 val = hact_st << 16; 2155 val |= hact_end; 2156 2157 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 2158 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 2159 vact_end = vact_st + vsize; 2160 val = vact_st << 16; 2161 val |= vact_end; 2162 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 2163 val = scl_cal_scale2(vdisplay, vsize) << 16; 2164 val |= scl_cal_scale2(hdisplay, hsize); 2165 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 2166 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 2167 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 2168 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 2169 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 2170 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 2171 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2172 u16 vact_st_f1 = vtotal + vact_st + 1; 2173 u16 vact_end_f1 = vact_st_f1 + vsize; 2174 2175 val = vact_st_f1 << 16 | vact_end_f1; 2176 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 2177 } 2178 2179 if (is_vop3(vop2)) { 2180 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 2181 } else { 2182 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 2183 if (cstate->splice_mode) 2184 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 2185 } 2186 } 2187 2188 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 2189 { 2190 struct connector_state *conn_state = &state->conn_state; 2191 struct crtc_state *cstate = &state->crtc_state; 2192 struct acm_data *acm = &conn_state->disp_info->acm_data; 2193 struct drm_display_mode *mode = &conn_state->mode; 2194 u32 vp_offset = (cstate->crtc_id * 0x100); 2195 s16 *lut_y; 2196 s16 *lut_h; 2197 s16 *lut_s; 2198 u32 value; 2199 int i; 2200 2201 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2202 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2203 if (!acm->acm_enable) { 2204 writel(0, vop2->regs + RK3528_ACM_CTRL); 2205 return; 2206 } 2207 2208 printf("post acm enable\n"); 2209 2210 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 2211 2212 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 2213 ((mode->vdisplay & 0xfff) << 20); 2214 writel(value, vop2->regs + RK3528_ACM_CTRL); 2215 2216 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 2217 ((acm->s_gain << 20) & 0x3ff00000); 2218 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 2219 2220 lut_y = &acm->gain_lut_hy[0]; 2221 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 2222 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 2223 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 2224 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2225 ((lut_s[i] << 16) & 0xff0000); 2226 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 2227 } 2228 2229 lut_y = &acm->gain_lut_hs[0]; 2230 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 2231 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 2232 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2233 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2234 ((lut_s[i] << 16) & 0xff0000); 2235 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2236 } 2237 2238 lut_y = &acm->delta_lut_h[0]; 2239 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2240 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2241 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2242 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2243 ((lut_s[i] << 20) & 0x3ff00000); 2244 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2245 } 2246 2247 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2248 } 2249 2250 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2251 { 2252 struct connector_state *conn_state = &state->conn_state; 2253 struct crtc_state *cstate = &state->crtc_state; 2254 struct acm_data *acm = &conn_state->disp_info->acm_data; 2255 struct csc_info *csc = &conn_state->disp_info->csc_info; 2256 struct post_csc_coef csc_coef; 2257 bool is_input_yuv = false; 2258 bool is_output_yuv = false; 2259 bool post_r2y_en = false; 2260 bool post_csc_en = false; 2261 u32 vp_offset = (cstate->crtc_id * 0x100); 2262 u32 value; 2263 int range_type; 2264 2265 printf("post csc enable\n"); 2266 2267 if (acm->acm_enable) { 2268 if (!cstate->yuv_overlay) 2269 post_r2y_en = true; 2270 2271 /* do y2r in csc module */ 2272 if (!is_yuv_output(conn_state->bus_format)) 2273 post_csc_en = true; 2274 } else { 2275 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2276 post_r2y_en = true; 2277 2278 /* do y2r in csc module */ 2279 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2280 post_csc_en = true; 2281 } 2282 2283 if (csc->csc_enable) 2284 post_csc_en = true; 2285 2286 if (cstate->yuv_overlay || post_r2y_en) 2287 is_input_yuv = true; 2288 2289 if (is_yuv_output(conn_state->bus_format)) 2290 is_output_yuv = true; 2291 2292 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2293 conn_state->color_range, 2294 CSC_13BIT_DEPTH); 2295 2296 if (post_csc_en) { 2297 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2298 is_output_yuv); 2299 2300 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2301 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2302 csc_coef.csc_coef00, false); 2303 value = csc_coef.csc_coef01 & 0xffff; 2304 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2305 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2306 value = csc_coef.csc_coef10 & 0xffff; 2307 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2308 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2309 value = csc_coef.csc_coef12 & 0xffff; 2310 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2311 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2312 value = csc_coef.csc_coef21 & 0xffff; 2313 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2314 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2315 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2316 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2317 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2318 2319 range_type = csc_coef.range_type ? 0 : 1; 2320 range_type <<= is_input_yuv ? 0 : 1; 2321 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2322 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2323 } 2324 2325 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2326 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2327 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2328 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2329 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2330 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2331 } 2332 2333 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2334 { 2335 struct connector_state *conn_state = &state->conn_state; 2336 struct base2_disp_info *disp_info = conn_state->disp_info; 2337 const char *enable_flag; 2338 if (!disp_info) { 2339 printf("disp_info is empty\n"); 2340 return; 2341 } 2342 2343 enable_flag = (const char *)&disp_info->cacm_header; 2344 if (strncasecmp(enable_flag, "CACM", 4)) { 2345 printf("acm and csc is not support\n"); 2346 return; 2347 } 2348 2349 vop3_post_acm_config(state, vop2); 2350 vop3_post_csc_config(state, vop2); 2351 } 2352 2353 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2, 2354 struct vop2_power_domain_data *pd_data) 2355 { 2356 int val = 0; 2357 bool is_bisr_en, is_otp_bisr_en; 2358 2359 if (pd_data->id == VOP2_PD_CLUSTER) { 2360 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2361 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2362 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2363 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2364 if (is_bisr_en && is_otp_bisr_en) 2365 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2366 val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1), 2367 50 * 1000); 2368 else 2369 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2370 val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1), 2371 50 * 1000); 2372 } else { 2373 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2374 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2375 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2376 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2377 if (is_bisr_en && is_otp_bisr_en) 2378 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2379 val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1), 2380 50 * 1000); 2381 else 2382 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2383 val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1), 2384 50 * 1000); 2385 } 2386 } 2387 2388 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2389 { 2390 int ret = 0; 2391 2392 if (pd_data->id == VOP2_PD_CLUSTER) 2393 vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK, 2394 RK3576_CLUSTER_PD_EN_SHIFT, 0, true); 2395 else 2396 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK, 2397 RK3576_ESMART_PD_EN_SHIFT, 0, true); 2398 ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data); 2399 if (ret) { 2400 printf("wait vop2 power domain timeout\n"); 2401 return ret; 2402 } 2403 2404 return 0; 2405 } 2406 2407 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2, 2408 struct vop2_power_domain_data *pd_data) 2409 { 2410 int val = 0; 2411 int shift = 0; 2412 int shift_factor = 0; 2413 bool is_bisr_en = false; 2414 2415 /* 2416 * The order of pd status bits in BISR_STS register 2417 * is different from that in VOP SYS_STS register. 2418 */ 2419 if (pd_data->id == VOP2_PD_DSC_8K || 2420 pd_data->id == VOP2_PD_DSC_4K || 2421 pd_data->id == VOP2_PD_ESMART) 2422 shift_factor = 1; 2423 2424 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2425 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2426 if (is_bisr_en) { 2427 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2428 2429 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2430 ((val >> shift) & 0x1), 50 * 1000); 2431 } else { 2432 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2433 2434 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2435 !((val >> shift) & 0x1), 50 * 1000); 2436 } 2437 } 2438 2439 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2440 { 2441 int ret = 0; 2442 2443 vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK, 2444 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false); 2445 ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data); 2446 if (ret) { 2447 printf("wait vop2 power domain timeout\n"); 2448 return ret; 2449 } 2450 2451 return 0; 2452 } 2453 2454 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2455 { 2456 struct vop2_power_domain_data *pd_data; 2457 int ret = 0; 2458 2459 if (!pd_id) 2460 return 0; 2461 2462 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2463 if (!pd_data) { 2464 printf("can't find pd_data by id\n"); 2465 return -EINVAL; 2466 } 2467 2468 if (pd_data->parent_id) { 2469 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2470 if (ret) { 2471 printf("can't open parent power domain\n"); 2472 return -EINVAL; 2473 } 2474 } 2475 2476 /* 2477 * Read VOP internal power domain on/off status. 2478 * We should query BISR_STS register in PMU for 2479 * power up/down status when memory repair is enabled. 2480 * Return value: 1 for power on, 0 for power off; 2481 */ 2482 if (vop2->version == VOP_VERSION_RK3576) 2483 ret = rk3576_vop2_power_domain_on(vop2, pd_data); 2484 else 2485 ret = rk3588_vop2_power_domain_on(vop2, pd_data); 2486 2487 return ret; 2488 } 2489 2490 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2491 { 2492 u32 *base = vop2->regs; 2493 int i = 0; 2494 2495 /* 2496 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2497 */ 2498 for (i = 0; i < (vop2->reg_len >> 2); i++) 2499 vop2->regsbak[i] = base[i]; 2500 } 2501 2502 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2503 { 2504 struct vop2_win_data *win_data; 2505 int layer_phy_id = 0; 2506 int i, j; 2507 u32 ovl_port_offset = 0; 2508 u32 layer_nr = 0; 2509 u8 shift = 0; 2510 2511 /* layer sel win id */ 2512 for (i = 0; i < vop2->data->nr_vps; i++) { 2513 shift = 0; 2514 ovl_port_offset = 0x100 * i; 2515 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2516 for (j = 0; j < layer_nr; j++) { 2517 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2518 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2519 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2520 shift, win_data->layer_sel_win_id[i], false); 2521 shift += 4; 2522 } 2523 } 2524 2525 if (vop2->version != VOP_VERSION_RK3576) { 2526 /* win sel port */ 2527 for (i = 0; i < vop2->data->nr_vps; i++) { 2528 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2529 for (j = 0; j < layer_nr; j++) { 2530 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2531 continue; 2532 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2533 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2534 shift = win_data->win_sel_port_offset * 2; 2535 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL, 2536 LAYER_SEL_PORT_MASK, shift, i, false); 2537 } 2538 } 2539 } 2540 } 2541 2542 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2543 { 2544 struct crtc_state *cstate = &state->crtc_state; 2545 struct vop2_win_data *win_data; 2546 int layer_phy_id = 0; 2547 int total_used_layer = 0; 2548 int port_mux = 0; 2549 int i, j; 2550 u32 layer_nr = 0; 2551 u8 shift = 0; 2552 2553 /* layer sel win id */ 2554 for (i = 0; i < vop2->data->nr_vps; i++) { 2555 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2556 for (j = 0; j < layer_nr; j++) { 2557 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2558 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2559 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2560 shift, win_data->layer_sel_win_id[i], false); 2561 shift += 4; 2562 } 2563 } 2564 2565 /* win sel port */ 2566 for (i = 0; i < vop2->data->nr_vps; i++) { 2567 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2568 for (j = 0; j < layer_nr; j++) { 2569 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2570 continue; 2571 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2572 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2573 shift = win_data->win_sel_port_offset * 2; 2574 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2575 LAYER_SEL_PORT_SHIFT + shift, i, false); 2576 } 2577 } 2578 2579 /** 2580 * port mux config 2581 */ 2582 for (i = 0; i < vop2->data->nr_vps; i++) { 2583 shift = i * 4; 2584 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2585 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2586 port_mux = total_used_layer - 1; 2587 } else { 2588 port_mux = 8; 2589 } 2590 2591 if (i == vop2->data->nr_vps - 1) 2592 port_mux = vop2->data->nr_mixers; 2593 2594 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2595 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2596 PORT_MUX_SHIFT + shift, port_mux, false); 2597 } 2598 } 2599 2600 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2601 { 2602 if (!is_vop3(vop2)) 2603 return false; 2604 2605 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2606 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2607 return true; 2608 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2609 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2610 return true; 2611 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2612 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2613 return true; 2614 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE && 2615 win->phys_id == ROCKCHIP_VOP2_ESMART3) 2616 return true; 2617 else 2618 return false; 2619 } 2620 2621 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2622 { 2623 struct vop2_win_data *win_data; 2624 int i; 2625 u8 scale_engine_num = 0; 2626 2627 /* store plane mask for vop2_fixup_dts */ 2628 for (i = 0; i < vop2->data->nr_layers; i++) { 2629 win_data = &vop2->data->win_data[i]; 2630 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2631 continue; 2632 2633 win_data->scale_engine_num = scale_engine_num++; 2634 } 2635 } 2636 2637 static int vop3_get_esmart_lb_mode(struct vop2 *vop2) 2638 { 2639 const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map; 2640 int i; 2641 2642 if (!esmart_lb_mode_map) 2643 return vop2->esmart_lb_mode; 2644 2645 for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) { 2646 if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode) 2647 return esmart_lb_mode_map->lb_map_value; 2648 esmart_lb_mode_map++; 2649 } 2650 2651 if (i == vop2->data->esmart_lb_mode_num) 2652 printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode); 2653 2654 return vop2->data->esmart_lb_mode_map[0].lb_map_value; 2655 } 2656 2657 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2658 { 2659 struct crtc_state *cstate = &state->crtc_state; 2660 struct vop2_vp_plane_mask *plane_mask; 2661 int active_vp_num = 0; 2662 int layer_phy_id = 0; 2663 int i, j; 2664 int ret; 2665 u32 layer_nr = 0; 2666 2667 if (vop2->global_init) 2668 return; 2669 2670 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2671 if (soc_is_rk3566()) 2672 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2673 OTP_WIN_EN_SHIFT, 1, false); 2674 2675 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2676 u32 plane_mask; 2677 int primary_plane_id; 2678 2679 for (i = 0; i < vop2->data->nr_vps; i++) { 2680 plane_mask = cstate->crtc->vps[i].plane_mask; 2681 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2682 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2683 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2684 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2685 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2686 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2687 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2688 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2689 2690 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2691 for (j = 0; j < layer_nr; j++) { 2692 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2693 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2694 } 2695 } 2696 } else {/* need soft assign plane mask */ 2697 printf("Assign plane mask automatically\n"); 2698 if (vop2->version == VOP_VERSION_RK3576) { 2699 for (i = 0; i < vop2->data->nr_vps; i++) { 2700 if (cstate->crtc->vps[i].enable) { 2701 vop2->vp_plane_mask[i].attached_layers_nr = 1; 2702 vop2->vp_plane_mask[i].primary_plane_id = 2703 vop2->data->vp_default_primary_plane[i]; 2704 vop2->vp_plane_mask[i].attached_layers[0] = 2705 vop2->data->vp_default_primary_plane[i]; 2706 vop2->vp_plane_mask[i].plane_mask |= 2707 BIT(vop2->data->vp_default_primary_plane[i]); 2708 active_vp_num++; 2709 } 2710 } 2711 printf("VOP have %d active VP\n", active_vp_num); 2712 } else { 2713 /* find the first unplug devices and set it as main display */ 2714 int main_vp_index = -1; 2715 2716 for (i = 0; i < vop2->data->nr_vps; i++) { 2717 if (cstate->crtc->vps[i].enable) 2718 active_vp_num++; 2719 } 2720 printf("VOP have %d active VP\n", active_vp_num); 2721 2722 if (soc_is_rk3566() && active_vp_num > 2) 2723 printf("ERROR: rk3566 only support 2 display output!!\n"); 2724 plane_mask = vop2->data->plane_mask; 2725 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2726 /* 2727 * For rk3528, one display policy for hdmi store in plane_mask[0], and 2728 * the other for cvbs store in plane_mask[2]. 2729 */ 2730 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2731 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2732 plane_mask += 2 * VOP2_VP_MAX; 2733 2734 if (vop2->version == VOP_VERSION_RK3528) { 2735 /* 2736 * For rk3528, the plane mask of vp is limited, only esmart2 can 2737 * be selected by both vp0 and vp1. 2738 */ 2739 j = 0; 2740 } else { 2741 for (i = 0; i < vop2->data->nr_vps; i++) { 2742 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2743 /* the first store main display plane mask */ 2744 vop2->vp_plane_mask[i] = plane_mask[0]; 2745 main_vp_index = i; 2746 break; 2747 } 2748 } 2749 2750 /* if no find unplug devices, use vp0 as main display */ 2751 if (main_vp_index < 0) { 2752 main_vp_index = 0; 2753 vop2->vp_plane_mask[0] = plane_mask[0]; 2754 } 2755 2756 /* plane_mask[0] store main display, so we from plane_mask[1] */ 2757 j = 1; 2758 } 2759 2760 /* init other display except main display */ 2761 for (i = 0; i < vop2->data->nr_vps; i++) { 2762 /* main display or no connect devices */ 2763 if (i == main_vp_index || !cstate->crtc->vps[i].enable) 2764 continue; 2765 vop2->vp_plane_mask[i] = plane_mask[j++]; 2766 } 2767 } 2768 /* store plane mask for vop2_fixup_dts */ 2769 for (i = 0; i < vop2->data->nr_vps; i++) { 2770 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2771 for (j = 0; j < layer_nr; j++) { 2772 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2773 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2774 } 2775 } 2776 } 2777 2778 if (vop2->version == VOP_VERSION_RK3588) 2779 rk3588_vop2_regsbak(vop2); 2780 else 2781 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2782 2783 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2784 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2785 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2786 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2787 2788 for (i = 0; i < vop2->data->nr_vps; i++) { 2789 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2790 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2791 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2792 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2793 } 2794 2795 if (is_vop3(vop2)) 2796 vop3_overlay_init(vop2, state); 2797 else 2798 vop2_overlay_init(vop2, state); 2799 2800 if (is_vop3(vop2)) { 2801 /* 2802 * you can rewrite at dts vop node: 2803 * 2804 * VOP3_ESMART_8K_MODE = 0, 2805 * VOP3_ESMART_4K_4K_MODE = 1, 2806 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2807 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2808 * 2809 * &vop { 2810 * esmart_lb_mode = /bits/ 8 <2>; 2811 * }; 2812 */ 2813 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2814 if (ret < 0) 2815 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2816 if (vop2->version == VOP_VERSION_RK3576) 2817 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, 2818 RK3576_ESMART_LB_MODE_SEL_MASK, 2819 RK3576_ESMART_LB_MODE_SEL_SHIFT, 2820 vop3_get_esmart_lb_mode(vop2), true); 2821 else 2822 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 2823 ESMART_LB_MODE_SEL_MASK, 2824 ESMART_LB_MODE_SEL_SHIFT, 2825 vop3_get_esmart_lb_mode(vop2), true); 2826 2827 vop3_init_esmart_scale_engine(vop2); 2828 2829 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2830 DSP_VS_T_SEL_SHIFT, 0, false); 2831 2832 /* 2833 * This is a workaround for RK3528/RK3562/RK3576: 2834 * 2835 * The aclk pre auto gating function may disable the aclk 2836 * in some unexpected cases, which detected by hardware 2837 * automatically. 2838 * 2839 * For example, if the above function is enabled, the post 2840 * scale function will be affected, resulting in abnormal 2841 * display. 2842 */ 2843 if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 || 2844 vop2->version == VOP_VERSION_RK3576) 2845 vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK, 2846 ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false); 2847 } 2848 2849 if (vop2->version == VOP_VERSION_RK3568) 2850 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2851 2852 if (vop2->version == VOP_VERSION_RK3576) { 2853 vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq"); 2854 2855 /* Default use rkiommu 1.0 for axi0 */ 2856 vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true); 2857 2858 /* Init frc2.0 config */ 2859 vop2_writel(vop2, 0xca0, 0xc8); 2860 vop2_writel(vop2, 0xca4, 0x01000100); 2861 vop2_writel(vop2, 0xca8, 0x03ff0100); 2862 vop2_writel(vop2, 0xda0, 0xc8); 2863 vop2_writel(vop2, 0xda4, 0x01000100); 2864 vop2_writel(vop2, 0xda8, 0x03ff0100); 2865 2866 if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true) 2867 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2868 VP_INTR_MERGE_EN_SHIFT, 1, true); 2869 2870 /* Set reg done every field for interlace */ 2871 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK, 2872 INTERLACE_FRM_REG_DONE_SHIFT, 0, false); 2873 } 2874 2875 vop2->global_init = true; 2876 } 2877 2878 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state) 2879 { 2880 struct crtc_state *cstate = &state->crtc_state; 2881 const struct vop2_data *vop2_data = vop2->data; 2882 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2883 struct resource sharp_regs; 2884 u32 *sharp_reg_base; 2885 int ret; 2886 2887 if (!(vp_data->feature & VOP_FEATURE_POST_SHARP)) 2888 return; 2889 2890 ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs); 2891 if (ret) { 2892 printf("failed to get sharp regs\n"); 2893 return; 2894 } 2895 sharp_reg_base = (u32 *)sharp_regs.start; 2896 2897 /* 2898 * After vop initialization, keep sw_sharp_enable always on. 2899 * Only enable/disable sharp submodule to avoid black screen. 2900 */ 2901 writel(0x1, sharp_reg_base); 2902 } 2903 2904 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state, 2905 struct device_node *dsp_lut_node) 2906 { 2907 struct crtc_state *cstate = &state->crtc_state; 2908 struct resource gamma_res; 2909 fdt_size_t lut_size; 2910 u32 *lut_regs; 2911 u32 *lut; 2912 u32 r, g, b; 2913 int lut_len; 2914 int length; 2915 int i, j; 2916 int ret = 0; 2917 2918 of_get_property(dsp_lut_node, "gamma-lut", &length); 2919 if (!length) 2920 return -EINVAL; 2921 2922 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 2923 if (ret) 2924 printf("failed to get gamma lut res\n"); 2925 lut_regs = (u32 *)gamma_res.start; 2926 lut_size = gamma_res.end - gamma_res.start + 1; 2927 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 2928 printf("failed to get gamma lut register\n"); 2929 return -EINVAL; 2930 } 2931 lut_len = lut_size / 4; 2932 2933 cstate->lut_val = (u32 *)calloc(1, lut_size); 2934 if (!cstate->lut_val) 2935 return -ENOMEM; 2936 2937 length >>= 2; 2938 if (length != lut_len) { 2939 lut = (u32 *)calloc(1, lut_len); 2940 if (!lut) { 2941 free(cstate->lut_val); 2942 return -ENOMEM; 2943 } 2944 2945 ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length); 2946 if (ret) { 2947 printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id); 2948 free(cstate->lut_val); 2949 free(lut); 2950 return -EINVAL; 2951 } 2952 2953 /* 2954 * In order to achieve the same gamma correction effect in different 2955 * platforms, the following conversion helps to translate from 8bit 2956 * gamma table with 256 parameters to 10bit gamma with 1024 parameters. 2957 */ 2958 for (i = 0; i < lut_len; i++) { 2959 j = i * length / lut_len; 2960 r = lut[j] / length / length * lut_len / length; 2961 g = lut[j] / length % length * lut_len / length; 2962 b = lut[j] % length * lut_len / length; 2963 2964 cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b; 2965 } 2966 free(lut); 2967 } else { 2968 of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len); 2969 } 2970 2971 return 0; 2972 } 2973 2974 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state) 2975 { 2976 struct crtc_state *cstate = &state->crtc_state; 2977 struct device_node *dsp_lut_node; 2978 int phandle; 2979 int ret = 0; 2980 2981 phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1); 2982 if (phandle < 0) 2983 return; 2984 2985 dsp_lut_node = of_find_node_by_phandle(phandle); 2986 if (!dsp_lut_node) 2987 return; 2988 2989 ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node); 2990 if (ret) 2991 printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id); 2992 } 2993 2994 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2995 { 2996 rockchip_vop2_of_get_dsp_lut(vop2, state); 2997 2998 rockchip_vop2_gamma_lut_init(vop2, state); 2999 rockchip_vop2_cubic_lut_init(vop2, state); 3000 rockchip_vop2_sharp_init(vop2, state); 3001 3002 return 0; 3003 } 3004 3005 /* 3006 * VOP2 have multi video ports. 3007 * video port ------- crtc 3008 */ 3009 static int rockchip_vop2_preinit(struct display_state *state) 3010 { 3011 struct crtc_state *cstate = &state->crtc_state; 3012 const struct vop2_data *vop2_data = cstate->crtc->data; 3013 struct regmap *map; 3014 3015 if (!rockchip_vop2) { 3016 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 3017 if (!rockchip_vop2) 3018 return -ENOMEM; 3019 memset(rockchip_vop2, 0, sizeof(struct vop2)); 3020 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 3021 rockchip_vop2->reg_len = RK3568_MAX_REG; 3022 #ifdef CONFIG_SPL_BUILD 3023 rockchip_vop2->regs = (void *)RK3528_VOP_BASE; 3024 #else 3025 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 3026 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf"); 3027 rockchip_vop2->grf = regmap_get_range(map, 0); 3028 if (rockchip_vop2->grf <= 0) 3029 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 3030 #endif 3031 rockchip_vop2->version = vop2_data->version; 3032 rockchip_vop2->data = vop2_data; 3033 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 3034 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf"); 3035 rockchip_vop2->vop_grf = regmap_get_range(map, 0); 3036 if (rockchip_vop2->vop_grf <= 0) 3037 printf("%s: Get syscon vop_grf failed (ret=%p)\n", 3038 __func__, rockchip_vop2->vop_grf); 3039 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 3040 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 3041 if (rockchip_vop2->vo1_grf <= 0) 3042 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", 3043 __func__, rockchip_vop2->vo1_grf); 3044 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3045 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3046 if (rockchip_vop2->sys_pmu <= 0) 3047 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3048 __func__, rockchip_vop2->sys_pmu); 3049 } else if (rockchip_vop2->version == VOP_VERSION_RK3576) { 3050 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf"); 3051 rockchip_vop2->ioc_grf = regmap_get_range(map, 0); 3052 if (rockchip_vop2->ioc_grf <= 0) 3053 printf("%s: Get syscon ioc_grf failed (ret=%p)\n", 3054 __func__, rockchip_vop2->ioc_grf); 3055 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3056 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3057 if (rockchip_vop2->sys_pmu <= 0) 3058 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3059 __func__, rockchip_vop2->sys_pmu); 3060 } 3061 } 3062 3063 cstate->private = rockchip_vop2; 3064 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 3065 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 3066 3067 vop2_global_initial(rockchip_vop2, state); 3068 3069 return 0; 3070 } 3071 3072 /* 3073 * calc the dclk on rk3588 3074 * the available div of dclk is 1, 2, 4 3075 * 3076 */ 3077 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 3078 { 3079 if (child_clk * 4 <= max_dclk) 3080 return child_clk * 4; 3081 else if (child_clk * 2 <= max_dclk) 3082 return child_clk * 2; 3083 else if (child_clk <= max_dclk) 3084 return child_clk; 3085 else 3086 return 0; 3087 } 3088 3089 /* 3090 * 4 pixclk/cycle on rk3588 3091 * RGB/eDP/HDMI: if_pixclk >= dclk_core 3092 * DP: dp_pixclk = dclk_out <= dclk_core 3093 * DSI: mipi_pixclk <= dclk_out <= dclk_core 3094 */ 3095 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 3096 int *dclk_core_div, int *dclk_out_div, 3097 int *if_pixclk_div, int *if_dclk_div) 3098 { 3099 struct crtc_state *cstate = &state->crtc_state; 3100 struct connector_state *conn_state = &state->conn_state; 3101 struct drm_display_mode *mode = &conn_state->mode; 3102 struct vop2 *vop2 = cstate->private; 3103 unsigned long v_pixclk = mode->crtc_clock; 3104 unsigned long dclk_core_rate = v_pixclk >> 2; 3105 unsigned long dclk_rate = v_pixclk; 3106 unsigned long dclk_out_rate; 3107 u64 if_dclk_rate; 3108 u64 if_pixclk_rate; 3109 int output_type = conn_state->type; 3110 int output_mode = conn_state->output_mode; 3111 int K = 1; 3112 3113 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 3114 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3115 printf("Dual channel and YUV420 can't work together\n"); 3116 return -EINVAL; 3117 } 3118 3119 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3120 output_mode == ROCKCHIP_OUT_MODE_YUV420) 3121 K = 2; 3122 3123 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 3124 /* 3125 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 3126 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 3127 */ 3128 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3129 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3130 dclk_rate = dclk_rate >> 1; 3131 K = 2; 3132 } 3133 if (cstate->dsc_enable) { 3134 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 3135 if_dclk_rate = cstate->dsc_cds_clk_rate; 3136 } else { 3137 if_pixclk_rate = (dclk_core_rate << 1) / K; 3138 if_dclk_rate = dclk_core_rate / K; 3139 } 3140 3141 if (v_pixclk > VOP2_MAX_DCLK_RATE) 3142 dclk_rate = vop2_calc_dclk(dclk_core_rate, 3143 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3144 3145 if (!dclk_rate) { 3146 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 3147 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 3148 return -EINVAL; 3149 } 3150 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3151 *if_dclk_div = dclk_rate / if_dclk_rate; 3152 *dclk_core_div = dclk_rate / dclk_core_rate; 3153 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 3154 dclk_rate, *if_pixclk_div, *if_dclk_div); 3155 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 3156 /* edp_pixclk = edp_dclk > dclk_core */ 3157 if_pixclk_rate = v_pixclk / K; 3158 if_dclk_rate = v_pixclk / K; 3159 dclk_rate = if_pixclk_rate * K; 3160 *dclk_core_div = dclk_rate / dclk_core_rate; 3161 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3162 *if_dclk_div = *if_pixclk_div; 3163 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 3164 dclk_out_rate = v_pixclk >> 2; 3165 dclk_out_rate = dclk_out_rate / K; 3166 3167 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3168 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3169 if (!dclk_rate) { 3170 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 3171 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 3172 return -EINVAL; 3173 } 3174 *dclk_out_div = dclk_rate / dclk_out_rate; 3175 *dclk_core_div = dclk_rate / dclk_core_rate; 3176 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 3177 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3178 K = 2; 3179 if (cstate->dsc_enable) 3180 /* dsc output is 96bit, dsi input is 192 bit */ 3181 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 3182 else 3183 if_pixclk_rate = dclk_core_rate / K; 3184 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 3185 dclk_out_rate = dclk_core_rate / K; 3186 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 3187 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3188 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3189 if (!dclk_rate) { 3190 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 3191 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 3192 return -EINVAL; 3193 } 3194 3195 if (cstate->dsc_enable) 3196 dclk_rate /= cstate->dsc_slice_num; 3197 3198 *dclk_out_div = dclk_rate / dclk_out_rate; 3199 *dclk_core_div = dclk_rate / dclk_core_rate; 3200 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 3201 if (cstate->dsc_enable) 3202 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 3203 3204 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 3205 dclk_rate = v_pixclk; 3206 *dclk_core_div = dclk_rate / dclk_core_rate; 3207 } 3208 3209 *if_pixclk_div = ilog2(*if_pixclk_div); 3210 *if_dclk_div = ilog2(*if_dclk_div); 3211 *dclk_core_div = ilog2(*dclk_core_div); 3212 *dclk_out_div = ilog2(*dclk_out_div); 3213 3214 return dclk_rate; 3215 } 3216 3217 static int vop2_calc_dsc_clk(struct display_state *state) 3218 { 3219 struct connector_state *conn_state = &state->conn_state; 3220 struct drm_display_mode *mode = &conn_state->mode; 3221 struct crtc_state *cstate = &state->crtc_state; 3222 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 3223 u8 k = 1; 3224 3225 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3226 k = 2; 3227 3228 cstate->dsc_txp_clk_rate = v_pixclk; 3229 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 3230 3231 cstate->dsc_pxl_clk_rate = v_pixclk; 3232 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 3233 3234 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 3235 * cds_dat_width = 96; 3236 * bits_per_pixel = [8-12]; 3237 * As cds clk is div from txp clk and only support 1/2/4 div, 3238 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 3239 * otherwise dsc_cds = crtc_clock / 8; 3240 */ 3241 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 3242 3243 return 0; 3244 } 3245 3246 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 3247 { 3248 struct crtc_state *cstate = &state->crtc_state; 3249 struct connector_state *conn_state = &state->conn_state; 3250 struct drm_display_mode *mode = &conn_state->mode; 3251 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3252 struct vop2 *vop2 = cstate->private; 3253 u32 vp_offset = (cstate->crtc_id * 0x100); 3254 u16 hdisplay = mode->crtc_hdisplay; 3255 int output_if = conn_state->output_if; 3256 int if_pixclk_div = 0; 3257 int if_dclk_div = 0; 3258 unsigned long dclk_rate; 3259 bool dclk_inv, yc_swap = false; 3260 u32 val; 3261 3262 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3263 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3264 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 3265 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 3266 } else { 3267 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3268 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3269 } 3270 3271 if (cstate->dsc_enable) { 3272 int k = 1; 3273 3274 if (!vop2->data->nr_dscs) { 3275 printf("Unsupported DSC\n"); 3276 return 0; 3277 } 3278 3279 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3280 k = 2; 3281 3282 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 3283 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 3284 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 3285 3286 vop2_calc_dsc_clk(state); 3287 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 3288 cstate->dsc_id, dsc_sink_cap->slice_width, 3289 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 3290 } 3291 3292 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 3293 3294 if (output_if & VOP_OUTPUT_IF_RGB) { 3295 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3296 4, false); 3297 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3298 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3299 } 3300 3301 if (output_if & VOP_OUTPUT_IF_BT1120) { 3302 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3303 3, false); 3304 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3305 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3306 yc_swap = is_yc_swap(conn_state->bus_format); 3307 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT, 3308 yc_swap, false); 3309 } 3310 3311 if (output_if & VOP_OUTPUT_IF_BT656) { 3312 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3313 2, false); 3314 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3315 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3316 yc_swap = is_yc_swap(conn_state->bus_format); 3317 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT, 3318 yc_swap, false); 3319 } 3320 3321 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3322 if (cstate->crtc_id == 2) 3323 val = 0; 3324 else 3325 val = 1; 3326 3327 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3328 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3329 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 3330 3331 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 3332 1, false); 3333 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 3334 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 3335 if_pixclk_div, false); 3336 3337 if (conn_state->hold_mode) { 3338 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3339 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3340 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3341 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3342 } 3343 } 3344 3345 if (output_if & VOP_OUTPUT_IF_MIPI1) { 3346 if (cstate->crtc_id == 2) 3347 val = 0; 3348 else if (cstate->crtc_id == 3) 3349 val = 1; 3350 else 3351 val = 3; /*VP1*/ 3352 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3353 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3354 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 3355 3356 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 3357 1, false); 3358 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 3359 val, false); 3360 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 3361 if_pixclk_div, false); 3362 3363 if (conn_state->hold_mode) { 3364 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3365 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3366 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3367 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3368 } 3369 } 3370 3371 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3372 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3373 MIPI_DUAL_EN_SHIFT, 1, false); 3374 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3375 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3376 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3377 false); 3378 switch (conn_state->type) { 3379 case DRM_MODE_CONNECTOR_DisplayPort: 3380 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3381 RK3588_DP_DUAL_EN_SHIFT, 1, false); 3382 break; 3383 case DRM_MODE_CONNECTOR_eDP: 3384 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3385 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 3386 break; 3387 case DRM_MODE_CONNECTOR_HDMIA: 3388 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3389 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 3390 break; 3391 case DRM_MODE_CONNECTOR_DSI: 3392 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3393 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 3394 break; 3395 default: 3396 break; 3397 } 3398 } 3399 3400 if (output_if & VOP_OUTPUT_IF_eDP0) { 3401 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 3402 1, false); 3403 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3404 cstate->crtc_id, false); 3405 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3406 if_dclk_div, false); 3407 3408 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3409 if_pixclk_div, false); 3410 3411 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3412 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 3413 } 3414 3415 if (output_if & VOP_OUTPUT_IF_eDP1) { 3416 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 3417 1, false); 3418 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3419 cstate->crtc_id, false); 3420 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3421 if_dclk_div, false); 3422 3423 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3424 if_pixclk_div, false); 3425 3426 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3427 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 3428 } 3429 3430 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3431 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 3432 1, false); 3433 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3434 cstate->crtc_id, false); 3435 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3436 if_dclk_div, false); 3437 3438 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3439 if_pixclk_div, false); 3440 3441 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3442 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 3443 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3444 HDMI_SYNC_POL_MASK, 3445 HDMI0_SYNC_POL_SHIFT, val); 3446 } 3447 3448 if (output_if & VOP_OUTPUT_IF_HDMI1) { 3449 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 3450 1, false); 3451 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3452 cstate->crtc_id, false); 3453 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3454 if_dclk_div, false); 3455 3456 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3457 if_pixclk_div, false); 3458 3459 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3460 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 3461 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3462 HDMI_SYNC_POL_MASK, 3463 HDMI1_SYNC_POL_SHIFT, val); 3464 } 3465 3466 if (output_if & VOP_OUTPUT_IF_DP0) { 3467 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 3468 1, false); 3469 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 3470 cstate->crtc_id, false); 3471 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3472 RK3588_DP0_PIN_POL_SHIFT, val, false); 3473 } 3474 3475 if (output_if & VOP_OUTPUT_IF_DP1) { 3476 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 3477 1, false); 3478 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 3479 cstate->crtc_id, false); 3480 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3481 RK3588_DP1_PIN_POL_SHIFT, val, false); 3482 } 3483 3484 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3485 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 3486 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3487 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 3488 3489 return dclk_rate; 3490 } 3491 3492 static unsigned long rk3576_vop2_if_cfg(struct display_state *state) 3493 { 3494 struct crtc_state *cstate = &state->crtc_state; 3495 struct connector_state *conn_state = &state->conn_state; 3496 struct drm_display_mode *mode = &conn_state->mode; 3497 struct vop2 *vop2 = cstate->private; 3498 u32 vp_offset = (cstate->crtc_id * 0x100); 3499 u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate; 3500 int output_if = conn_state->output_if; 3501 bool dclk_inv, yc_swap = false; 3502 bool split_mode = !!(conn_state->output_flags & 3503 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE); 3504 bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false; 3505 bool interface_dclk_sel, interface_pix_clk_sel = false; 3506 bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK || 3507 conn_state->output_if & VOP_OUTPUT_IF_BT656; 3508 unsigned long dclk_in_rate, dclk_core_rate; 3509 u32 val; 3510 3511 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3512 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3513 /* 3514 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3515 * so set VOP hsync/vsync polarity as positive by default. 3516 */ 3517 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3518 } else { 3519 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3520 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3521 } 3522 3523 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 || 3524 mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode)) 3525 cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */ 3526 else 3527 cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */ 3528 dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div; 3529 3530 if (double_pixel) 3531 dclk_core_rate = mode->crtc_clock / 2; 3532 else 3533 dclk_core_rate = mode->crtc_clock / port_pix_rate; 3534 post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */ 3535 3536 if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3537 pix_half_rate = true; 3538 post_dclk_out_sel = true; 3539 } 3540 3541 if (output_if & VOP_OUTPUT_IF_RGB) { 3542 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3543 /* 3544 * RGB interface_pix_clk_sel will auto config according 3545 * to rgb_en/bt1120_en/bt656_en. 3546 */ 3547 } else if (output_if & VOP_OUTPUT_IF_eDP0) { 3548 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3549 interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0; 3550 } else { 3551 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3552 interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0; 3553 } 3554 3555 /* dclk_core */ 3556 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3557 RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false); 3558 /* dclk_out */ 3559 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3560 RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false); 3561 3562 if (output_if & VOP_OUTPUT_IF_RGB) { 3563 /* 0: dclk_core, 1: dclk_out */ 3564 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3565 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3566 3567 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3568 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3569 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3570 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3571 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3572 RK3576_IF_OUT_EN_SHIFT, 1, false); 3573 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3574 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3575 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3576 RK3576_IF_PIN_POL_SHIFT, val, false); 3577 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3578 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv); 3579 } 3580 3581 if (output_if & VOP_OUTPUT_IF_BT1120) { 3582 /* 0: dclk_core, 1: dclk_out */ 3583 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3584 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3585 3586 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3587 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3588 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3589 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3590 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3591 RK3576_IF_OUT_EN_SHIFT, 1, false); 3592 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3593 RK3576_BT1120_OUT_EN_SHIFT, 1, false); 3594 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3595 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3596 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3597 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3598 yc_swap = is_yc_swap(conn_state->bus_format); 3599 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3600 RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false); 3601 } 3602 3603 if (output_if & VOP_OUTPUT_IF_BT656) { 3604 /* 0: dclk_core, 1: dclk_out */ 3605 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3606 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3607 3608 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3609 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3610 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3611 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3612 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3613 RK3576_IF_OUT_EN_SHIFT, 1, false); 3614 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3615 RK3576_BT656_OUT_EN_SHIFT, 1, false); 3616 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3617 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3618 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3619 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3620 yc_swap = is_yc_swap(conn_state->bus_format); 3621 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3622 RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false); 3623 } 3624 3625 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3626 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3627 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3628 /* 0: div2, 1: div4 */ 3629 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3630 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3631 3632 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3633 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3634 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3635 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3636 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3637 RK3576_IF_OUT_EN_SHIFT, 1, false); 3638 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3639 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3640 /* 3641 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3642 * so set VOP hsync/vsync polarity as positive by default. 3643 */ 3644 if (vop2->version == VOP_VERSION_RK3576) 3645 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3646 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3647 RK3576_IF_PIN_POL_SHIFT, val, false); 3648 3649 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3650 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3651 RK3576_MIPI_CMD_MODE_SHIFT, 1, false); 3652 3653 if (conn_state->hold_mode) { 3654 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3655 EDPI_TE_EN, !cstate->soft_te, false); 3656 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3657 EDPI_WMS_HOLD_EN, 1, false); 3658 } 3659 } 3660 3661 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3662 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3663 MIPI_DUAL_EN_SHIFT, 1, false); 3664 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3665 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3666 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3667 switch (conn_state->type) { 3668 case DRM_MODE_CONNECTOR_DisplayPort: 3669 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3670 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3671 break; 3672 case DRM_MODE_CONNECTOR_eDP: 3673 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3674 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3675 break; 3676 case DRM_MODE_CONNECTOR_HDMIA: 3677 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3678 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3679 break; 3680 case DRM_MODE_CONNECTOR_DSI: 3681 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3682 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3683 break; 3684 default: 3685 break; 3686 } 3687 } 3688 3689 if (output_if & VOP_OUTPUT_IF_eDP0) { 3690 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3691 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3692 /* 0: dclk, 1: port0_dclk */ 3693 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3694 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3695 3696 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3697 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3698 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3699 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3700 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3701 RK3576_IF_OUT_EN_SHIFT, 1, false); 3702 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3703 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3704 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3705 RK3576_IF_PIN_POL_SHIFT, val, false); 3706 } 3707 3708 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3709 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3710 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3711 /* 0: div2, 1: div4 */ 3712 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3713 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3714 3715 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3716 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3717 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3718 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3719 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3720 RK3576_IF_OUT_EN_SHIFT, 1, false); 3721 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3722 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3723 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3724 RK3576_IF_PIN_POL_SHIFT, val, false); 3725 } 3726 3727 if (output_if & VOP_OUTPUT_IF_DP0) { 3728 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3729 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3730 /* 0: no div, 1: div2 */ 3731 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3732 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3733 3734 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3735 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3736 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3737 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3738 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3739 RK3576_IF_OUT_EN_SHIFT, 1, false); 3740 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3741 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3742 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3743 RK3576_IF_PIN_POL_SHIFT, val, false); 3744 } 3745 3746 if (output_if & VOP_OUTPUT_IF_DP1) { 3747 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3748 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3749 /* 0: no div, 1: div2 */ 3750 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3751 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3752 3753 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3754 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3755 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3756 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3757 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3758 RK3576_IF_OUT_EN_SHIFT, 1, false); 3759 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3760 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3761 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3762 RK3576_IF_PIN_POL_SHIFT, val, false); 3763 } 3764 3765 if (output_if & VOP_OUTPUT_IF_DP2) { 3766 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3767 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3768 /* 0: no div, 1: div2 */ 3769 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3770 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3771 3772 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3773 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3774 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3775 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3776 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3777 RK3576_IF_OUT_EN_SHIFT, 1, false); 3778 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3779 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3780 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3781 RK3576_IF_PIN_POL_SHIFT, val, false); 3782 } 3783 3784 return mode->crtc_clock; 3785 } 3786 3787 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state) 3788 { 3789 struct crtc_state *cstate = &state->crtc_state; 3790 struct connector_state *conn_state = &state->conn_state; 3791 struct vop2 *vop2 = cstate->private; 3792 u32 vp_offset = (cstate->crtc_id * 0x100); 3793 3794 if (conn_state->output_flags & 3795 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) { 3796 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3797 LVDS_DUAL_EN_SHIFT, 1, false); 3798 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3799 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false); 3800 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3801 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3802 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3803 3804 return; 3805 } 3806 3807 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3808 MIPI_DUAL_EN_SHIFT, 1, false); 3809 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) { 3810 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3811 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3812 } 3813 3814 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3815 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3816 LVDS_DUAL_EN_SHIFT, 1, false); 3817 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3818 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false); 3819 } 3820 } 3821 3822 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 3823 { 3824 struct crtc_state *cstate = &state->crtc_state; 3825 struct connector_state *conn_state = &state->conn_state; 3826 struct drm_display_mode *mode = &conn_state->mode; 3827 struct vop2 *vop2 = cstate->private; 3828 bool dclk_inv; 3829 u32 val; 3830 3831 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3832 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3833 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3834 3835 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3836 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3837 1, false); 3838 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3839 RGB_MUX_SHIFT, cstate->crtc_id, false); 3840 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3841 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3842 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3843 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3844 } 3845 3846 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 3847 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3848 1, false); 3849 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 3850 BT1120_EN_SHIFT, 1, false); 3851 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3852 RGB_MUX_SHIFT, cstate->crtc_id, false); 3853 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3854 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 3855 } 3856 3857 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3858 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3859 1, false); 3860 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3861 RGB_MUX_SHIFT, cstate->crtc_id, false); 3862 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3863 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 3864 } 3865 3866 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3867 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3868 1, false); 3869 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3870 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3871 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3872 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3873 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3874 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3875 } 3876 3877 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3878 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 3879 1, false); 3880 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3881 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 3882 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3883 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3884 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3885 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3886 } 3887 3888 3889 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3890 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3891 1, false); 3892 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3893 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3894 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3895 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3896 } 3897 3898 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3899 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3900 1, false); 3901 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3902 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3903 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3904 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3905 } 3906 3907 if (conn_state->output_flags & 3908 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3909 conn_state->output_flags & 3910 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) 3911 rk3568_vop2_setup_dual_channel_if(state); 3912 3913 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3914 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3915 1, false); 3916 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3917 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3918 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3919 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3920 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 3921 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 3922 } 3923 3924 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3925 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3926 1, false); 3927 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3928 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3929 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3930 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3931 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3932 IF_CRTL_HDMI_PIN_POL_MASK, 3933 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3934 } 3935 3936 return mode->crtc_clock; 3937 } 3938 3939 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3940 { 3941 struct crtc_state *cstate = &state->crtc_state; 3942 struct connector_state *conn_state = &state->conn_state; 3943 struct drm_display_mode *mode = &conn_state->mode; 3944 struct vop2 *vop2 = cstate->private; 3945 bool dclk_inv; 3946 u32 vp_offset = (cstate->crtc_id * 0x100); 3947 u32 val; 3948 3949 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3950 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3951 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3952 3953 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3954 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3955 1, false); 3956 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3957 RGB_MUX_SHIFT, cstate->crtc_id, false); 3958 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 3959 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3960 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3961 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3962 } 3963 3964 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3965 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3966 1, false); 3967 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3968 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3969 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3970 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3971 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3972 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3973 } 3974 3975 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3976 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3977 1, false); 3978 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3979 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3980 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3981 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 3982 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3983 RK3562_MIPI_PIN_POL_SHIFT, val, false); 3984 3985 if (conn_state->hold_mode) { 3986 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3987 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3988 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3989 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3990 } 3991 } 3992 3993 return mode->crtc_clock; 3994 } 3995 3996 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 3997 { 3998 struct crtc_state *cstate = &state->crtc_state; 3999 struct connector_state *conn_state = &state->conn_state; 4000 struct drm_display_mode *mode = &conn_state->mode; 4001 struct vop2 *vop2 = cstate->private; 4002 u32 val; 4003 4004 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4005 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4006 4007 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4008 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4009 1, false); 4010 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4011 RGB_MUX_SHIFT, cstate->crtc_id, false); 4012 } 4013 4014 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4015 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4016 1, false); 4017 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4018 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4019 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4020 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4021 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4022 IF_CRTL_HDMI_PIN_POL_MASK, 4023 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4024 } 4025 4026 return mode->crtc_clock; 4027 } 4028 4029 static void vop2_post_color_swap(struct display_state *state) 4030 { 4031 struct crtc_state *cstate = &state->crtc_state; 4032 struct connector_state *conn_state = &state->conn_state; 4033 struct vop2 *vop2 = cstate->private; 4034 u32 vp_offset = (cstate->crtc_id * 0x100); 4035 u32 output_type = conn_state->type; 4036 u32 data_swap = 0; 4037 4038 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) || 4039 is_rb_swap(conn_state->bus_format, conn_state->output_mode)) 4040 data_swap = DSP_RB_SWAP; 4041 4042 if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) { 4043 if ((output_type == DRM_MODE_CONNECTOR_HDMIA || 4044 output_type == DRM_MODE_CONNECTOR_eDP) && 4045 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 4046 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 4047 data_swap |= DSP_RG_SWAP; 4048 } 4049 4050 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 4051 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 4052 } 4053 4054 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 4055 { 4056 int ret = 0; 4057 4058 if (parent->dev) 4059 ret = clk_set_parent(clk, parent); 4060 if (ret < 0) 4061 debug("failed to set %s as parent for %s\n", 4062 parent->dev->name, clk->dev->name); 4063 } 4064 4065 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 4066 { 4067 int ret = 0; 4068 4069 if (clk->dev) 4070 ret = clk_set_rate(clk, rate); 4071 if (ret < 0) 4072 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 4073 4074 return ret; 4075 } 4076 4077 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 4078 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 4079 int *dsc_cds_clk_div, u64 dclk_rate) 4080 { 4081 struct crtc_state *cstate = &state->crtc_state; 4082 4083 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 4084 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 4085 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 4086 4087 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 4088 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 4089 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 4090 } 4091 4092 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 4093 { 4094 struct crtc_state *cstate = &state->crtc_state; 4095 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 4096 struct drm_dsc_picture_parameter_set config_pps; 4097 const struct vop2_data *vop2_data = vop2->data; 4098 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4099 u32 *pps_val = (u32 *)&config_pps; 4100 u32 decoder_regs_offset = (dsc_id * 0x100); 4101 int i = 0; 4102 4103 memcpy(&config_pps, pps, sizeof(config_pps)); 4104 4105 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 4106 config_pps.pps_3 &= 0xf0; 4107 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 4108 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 4109 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 4110 } 4111 4112 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 4113 config_pps.rc_range_parameters[i] = 4114 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 4115 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 4116 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 4117 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 4118 } 4119 4120 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 4121 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 4122 } 4123 4124 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 4125 { 4126 struct connector_state *conn_state = &state->conn_state; 4127 struct drm_display_mode *mode = &conn_state->mode; 4128 struct crtc_state *cstate = &state->crtc_state; 4129 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 4130 const struct vop2_data *vop2_data = vop2->data; 4131 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4132 bool mipi_ds_mode = false; 4133 u8 dsc_interface_mode = 0; 4134 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4135 u16 hdisplay = mode->crtc_hdisplay; 4136 u16 htotal = mode->crtc_htotal; 4137 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4138 u16 vdisplay = mode->crtc_vdisplay; 4139 u16 vtotal = mode->crtc_vtotal; 4140 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4141 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4142 u16 vact_end = vact_st + vdisplay; 4143 u32 ctrl_regs_offset = (dsc_id * 0x30); 4144 u32 decoder_regs_offset = (dsc_id * 0x100); 4145 int dsc_txp_clk_div = 0; 4146 int dsc_pxl_clk_div = 0; 4147 int dsc_cds_clk_div = 0; 4148 int val = 0; 4149 4150 if (!vop2->data->nr_dscs) { 4151 printf("Unsupported DSC\n"); 4152 return; 4153 } 4154 4155 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 4156 printf("DSC%d supported max slice is: %d, current is: %d\n", 4157 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 4158 4159 if (dsc_data->pd_id) { 4160 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 4161 printf("open dsc%d pd fail\n", dsc_id); 4162 } 4163 4164 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 4165 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 4166 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 4167 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 4168 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 4169 dsc_interface_mode = VOP_DSC_IF_HDMI; 4170 } else { 4171 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 4172 if (mipi_ds_mode) 4173 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 4174 else 4175 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 4176 } 4177 4178 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4179 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4180 DSC_MAN_MODE_SHIFT, 0, false); 4181 else 4182 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4183 DSC_MAN_MODE_SHIFT, 1, false); 4184 4185 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 4186 4187 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 4188 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 4189 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 4190 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 4191 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 4192 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 4193 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 4194 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 4195 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4196 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 4197 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 4198 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 4199 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4200 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 4201 4202 if (!mipi_ds_mode) { 4203 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 4204 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 4205 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 4206 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 4207 u32 dly_num, dsc_cds_rate_mhz, val = 0; 4208 int k = 1; 4209 4210 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4211 k = 2; 4212 4213 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 4214 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 4215 4216 /* 4217 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 4218 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 4219 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 4220 * 4221 * HDMI: 4222 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 4223 * delay_line_num = 4 - BPP / 8 4224 * = (64 - target_bpp / 8) / 16 4225 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4226 * 4227 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 4228 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 4229 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4230 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 4231 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4232 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 4233 */ 4234 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 4235 dsc_cds_rate_mhz = dsc_cds_rate; 4236 dsc_hsync = hsync_len / 2; 4237 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 4238 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4239 } else { 4240 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 4241 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 4242 be16_to_cpu(cstate->pps.chunk_size); 4243 4244 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4245 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 4246 4247 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 4248 if (dsc_hsync < 8) 4249 dsc_hsync = 8; 4250 } 4251 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 4252 DSC_INIT_DLY_MODE_SHIFT, 0, false); 4253 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 4254 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 4255 4256 /* 4257 * htotal / dclk_core = dsc_htotal /cds_clk 4258 * 4259 * dclk_core = DCLK / (1 << dclk_core->div_val) 4260 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 4261 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 4262 * 4263 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 4264 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 4265 */ 4266 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 4267 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 4268 val = dsc_htotal << 16 | dsc_hsync; 4269 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 4270 DSC_HTOTAL_PW_SHIFT, val, false); 4271 4272 dsc_hact_st = hact_st / 2; 4273 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 4274 val = dsc_hact_end << 16 | dsc_hact_st; 4275 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 4276 DSC_HACT_ST_END_SHIFT, val, false); 4277 4278 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 4279 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 4280 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 4281 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 4282 } 4283 4284 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 4285 RST_DEASSERT_SHIFT, 1, false); 4286 udelay(10); 4287 4288 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 4289 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 4290 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4291 4292 vop2_load_pps(state, vop2, dsc_id); 4293 4294 val |= (1 << DSC_PPS_UPD_SHIFT); 4295 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4296 4297 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 4298 dsc_id, 4299 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 4300 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 4301 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 4302 } 4303 4304 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 4305 { 4306 struct crtc_state *cstate = &state->crtc_state; 4307 struct vop2 *vop2 = cstate->private; 4308 struct udevice *vp_dev, *dev; 4309 struct ofnode_phandle_args args; 4310 char vp_name[10]; 4311 int ret; 4312 4313 if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576) 4314 return false; 4315 4316 sprintf(vp_name, "port@%d", cstate->crtc_id); 4317 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 4318 debug("warn: can't get vp device\n"); 4319 return false; 4320 } 4321 4322 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 4323 0, &args); 4324 if (ret) { 4325 debug("assigned-clock-parents's node not define\n"); 4326 return false; 4327 } 4328 4329 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 4330 debug("warn: can't get clk device\n"); 4331 return false; 4332 } 4333 4334 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 4335 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 4336 if (clk_dev) 4337 *clk_dev = dev; 4338 return true; 4339 } 4340 4341 return false; 4342 } 4343 4344 static void vop3_mcu_mode_setup(struct display_state *state) 4345 { 4346 struct crtc_state *cstate = &state->crtc_state; 4347 struct vop2 *vop2 = cstate->private; 4348 u32 vp_offset = (cstate->crtc_id * 0x100); 4349 4350 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4351 MCU_TYPE_SHIFT, 1, false); 4352 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4353 MCU_HOLD_MODE_SHIFT, 1, false); 4354 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4355 MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false); 4356 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4357 MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false); 4358 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4359 MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false); 4360 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4361 MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false); 4362 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4363 MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false); 4364 } 4365 4366 static void vop3_mcu_bypass_mode_setup(struct display_state *state) 4367 { 4368 struct crtc_state *cstate = &state->crtc_state; 4369 struct vop2 *vop2 = cstate->private; 4370 u32 vp_offset = (cstate->crtc_id * 0x100); 4371 4372 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4373 MCU_TYPE_SHIFT, 1, false); 4374 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4375 MCU_HOLD_MODE_SHIFT, 1, false); 4376 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4377 MCU_PIX_TOTAL_SHIFT, 53, false); 4378 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4379 MCU_CS_PST_SHIFT, 6, false); 4380 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4381 MCU_CS_PEND_SHIFT, 48, false); 4382 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4383 MCU_RW_PST_SHIFT, 12, false); 4384 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4385 MCU_RW_PEND_SHIFT, 30, false); 4386 } 4387 4388 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value) 4389 { 4390 struct crtc_state *cstate = &state->crtc_state; 4391 struct connector_state *conn_state = &state->conn_state; 4392 struct drm_display_mode *mode = &conn_state->mode; 4393 struct vop2 *vop2 = cstate->private; 4394 u32 vp_offset = (cstate->crtc_id * 0x100); 4395 4396 /* 4397 * 1.set mcu bypass mode timing. 4398 * 2.set dclk rate to 150M. 4399 */ 4400 if (type == MCU_SETBYPASS && value) { 4401 vop3_mcu_bypass_mode_setup(state); 4402 vop2_clk_set_rate(&cstate->dclk, 150000000); 4403 } 4404 4405 switch (type) { 4406 case MCU_WRCMD: 4407 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4408 MCU_RS_SHIFT, 0, false); 4409 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4410 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4411 value, false); 4412 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4413 MCU_RS_SHIFT, 1, false); 4414 break; 4415 case MCU_WRDATA: 4416 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4417 MCU_RS_SHIFT, 1, false); 4418 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4419 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4420 value, false); 4421 break; 4422 case MCU_SETBYPASS: 4423 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4424 MCU_BYPASS_SHIFT, value ? 1 : 0, false); 4425 break; 4426 default: 4427 break; 4428 } 4429 4430 /* 4431 * 1.restore mcu data mode timing. 4432 * 2.restore dclk rate to crtc_clock. 4433 */ 4434 if (type == MCU_SETBYPASS && !value) { 4435 vop3_mcu_mode_setup(state); 4436 vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000); 4437 } 4438 4439 return 0; 4440 } 4441 4442 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id) 4443 { 4444 const struct vop2_data *vop2_data = vop2->data; 4445 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id]; 4446 u32 vp_offset = crtc_id * 0x100; 4447 bool pre_dither_down_en = false; 4448 4449 switch (bus_format) { 4450 case MEDIA_BUS_FMT_RGB565_1X16: 4451 case MEDIA_BUS_FMT_RGB565_2X8_LE: 4452 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4453 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4454 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4455 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false); 4456 pre_dither_down_en = true; 4457 break; 4458 case MEDIA_BUS_FMT_RGB666_1X18: 4459 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 4460 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 4461 case MEDIA_BUS_FMT_RGB666_3X6: 4462 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4463 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4464 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4465 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false); 4466 pre_dither_down_en = true; 4467 break; 4468 case MEDIA_BUS_FMT_YUYV8_1X16: 4469 case MEDIA_BUS_FMT_YUV8_1X24: 4470 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 4471 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4472 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4473 pre_dither_down_en = true; 4474 break; 4475 case MEDIA_BUS_FMT_YUYV10_1X20: 4476 case MEDIA_BUS_FMT_YUV10_1X30: 4477 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 4478 case MEDIA_BUS_FMT_RGB101010_1X30: 4479 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4480 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4481 pre_dither_down_en = false; 4482 break; 4483 case MEDIA_BUS_FMT_RGB888_3X8: 4484 case MEDIA_BUS_FMT_RGB888_DUMMY_4X8: 4485 case MEDIA_BUS_FMT_RGB888_1X24: 4486 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 4487 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 4488 default: 4489 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4490 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4491 pre_dither_down_en = true; 4492 break; 4493 } 4494 4495 if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0) 4496 pre_dither_down_en = false; 4497 4498 if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) { 4499 if (vop2->version == VOP_VERSION_RK3576) { 4500 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000); 4501 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100); 4502 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100); 4503 } 4504 4505 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4506 PRE_DITHER_DOWN_EN_SHIFT, 0, false); 4507 /* enable frc2.0 do 10->8 */ 4508 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4509 DITHER_DOWN_EN_SHIFT, 1, false); 4510 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4511 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false); 4512 } else { 4513 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4514 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 4515 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4516 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false); 4517 } 4518 } 4519 4520 static int rockchip_vop2_init(struct display_state *state) 4521 { 4522 struct crtc_state *cstate = &state->crtc_state; 4523 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 4524 struct connector_state *conn_state = &state->conn_state; 4525 struct drm_display_mode *mode = &conn_state->mode; 4526 struct vop2 *vop2 = cstate->private; 4527 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4528 u16 hdisplay = mode->crtc_hdisplay; 4529 u16 htotal = mode->crtc_htotal; 4530 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4531 u16 hact_end = hact_st + hdisplay; 4532 u16 vdisplay = mode->crtc_vdisplay; 4533 u16 vtotal = mode->crtc_vtotal; 4534 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4535 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4536 u16 vact_end = vact_st + vdisplay; 4537 bool yuv_overlay = false; 4538 u32 vp_offset = (cstate->crtc_id * 0x100); 4539 u32 line_flag_offset = (cstate->crtc_id * 4); 4540 u32 val, act_end; 4541 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4542 u8 dclk_div_factor = 0; 4543 u8 vp_dclk_div = 1; 4544 char output_type_name[30] = {0}; 4545 #ifndef CONFIG_SPL_BUILD 4546 char dclk_name[9]; 4547 #endif 4548 struct clk hdmi0_phy_pll; 4549 struct clk hdmi1_phy_pll; 4550 struct clk hdmi_phy_pll; 4551 struct udevice *disp_dev; 4552 unsigned long dclk_rate = 0; 4553 int ret; 4554 4555 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 4556 mode->crtc_hdisplay, mode->vdisplay, 4557 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 4558 mode->vrefresh, 4559 rockchip_get_output_if_name(conn_state->output_if, output_type_name), 4560 cstate->crtc_id); 4561 4562 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 4563 cstate->splice_mode = true; 4564 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 4565 if (!cstate->splice_crtc_id) { 4566 printf("%s: Splice mode is unsupported by vp%d\n", 4567 __func__, cstate->crtc_id); 4568 return -EINVAL; 4569 } 4570 4571 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 4572 PORT_MERGE_EN_SHIFT, 1, false); 4573 } 4574 4575 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4576 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4577 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4578 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4579 4580 if (vop2->data->vp_data[cstate->crtc_id].urgency) { 4581 u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl; 4582 u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh; 4583 4584 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK, 4585 AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4586 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK, 4587 AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4588 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK, 4589 POST_URGENCY_EN_SHIFT, 1, false); 4590 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK, 4591 POST_URGENCY_THL_SHIFT, urgen_thl, false); 4592 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK, 4593 POST_URGENCY_THH_SHIFT, urgen_thh, false); 4594 } 4595 4596 vop2_initial(vop2, state); 4597 if (vop2->version == VOP_VERSION_RK3588) 4598 dclk_rate = rk3588_vop2_if_cfg(state); 4599 else if (vop2->version == VOP_VERSION_RK3576) 4600 dclk_rate = rk3576_vop2_if_cfg(state); 4601 else if (vop2->version == VOP_VERSION_RK3568) 4602 dclk_rate = rk3568_vop2_if_cfg(state); 4603 else if (vop2->version == VOP_VERSION_RK3562) 4604 dclk_rate = rk3562_vop2_if_cfg(state); 4605 else if (vop2->version == VOP_VERSION_RK3528) 4606 dclk_rate = rk3528_vop2_if_cfg(state); 4607 4608 if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 4609 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) || 4610 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4611 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 4612 4613 vop2_post_color_swap(state); 4614 4615 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 4616 OUT_MODE_SHIFT, conn_state->output_mode, false); 4617 4618 vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id); 4619 if (cstate->splice_mode) 4620 vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id); 4621 4622 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 4623 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 4624 yuv_overlay, false); 4625 4626 cstate->yuv_overlay = yuv_overlay; 4627 4628 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 4629 (htotal << 16) | hsync_len); 4630 val = hact_st << 16; 4631 val |= hact_end; 4632 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 4633 val = vact_st << 16; 4634 val |= vact_end; 4635 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 4636 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 4637 u16 vact_st_f1 = vtotal + vact_st + 1; 4638 u16 vact_end_f1 = vact_st_f1 + vdisplay; 4639 4640 val = vact_st_f1 << 16 | vact_end_f1; 4641 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 4642 val); 4643 4644 val = vtotal << 16 | (vtotal + vsync_len); 4645 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 4646 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4647 INTERLACE_EN_SHIFT, 1, false); 4648 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4649 DSP_FILED_POL, 1, false); 4650 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4651 P2I_EN_SHIFT, 1, false); 4652 vtotal += vtotal + 1; 4653 act_end = vact_end_f1; 4654 } else { 4655 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4656 INTERLACE_EN_SHIFT, 0, false); 4657 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4658 P2I_EN_SHIFT, 0, false); 4659 act_end = vact_end; 4660 } 4661 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 4662 (vtotal << 16) | vsync_len); 4663 4664 if (vop2->version == VOP_VERSION_RK3528 || 4665 vop2->version == VOP_VERSION_RK3562 || 4666 vop2->version == VOP_VERSION_RK3568) { 4667 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 4668 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4669 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4670 CORE_DCLK_DIV_EN_SHIFT, 1, false); 4671 else 4672 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4673 CORE_DCLK_DIV_EN_SHIFT, 0, false); 4674 4675 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 4676 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4677 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 4678 else 4679 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4680 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 4681 } 4682 4683 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4684 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 4685 4686 if (yuv_overlay) 4687 val = 0x20010200; 4688 else 4689 val = 0; 4690 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 4691 if (cstate->splice_mode) { 4692 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4693 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 4694 yuv_overlay, false); 4695 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 4696 } 4697 4698 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4699 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 4700 4701 if (vp->xmirror_en) 4702 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4703 DSP_X_MIR_EN_SHIFT, 1, false); 4704 4705 vop2_tv_config_update(state, vop2); 4706 vop2_post_config(state, vop2); 4707 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 4708 vop3_post_config(state, vop2); 4709 4710 if (cstate->dsc_enable) { 4711 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4712 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 4713 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 4714 } else { 4715 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 4716 } 4717 } 4718 4719 #ifndef CONFIG_SPL_BUILD 4720 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 4721 ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk); 4722 if (ret) { 4723 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 4724 return ret; 4725 } 4726 #endif 4727 4728 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 4729 if (!ret) { 4730 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 4731 if (ret) 4732 debug("%s: hdmi0_phy_pll may not define\n", __func__); 4733 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 4734 if (ret) 4735 debug("%s: hdmi1_phy_pll may not define\n", __func__); 4736 } else { 4737 hdmi0_phy_pll.dev = NULL; 4738 hdmi1_phy_pll.dev = NULL; 4739 debug("%s: Faile to find display-subsystem node\n", __func__); 4740 } 4741 4742 if (vop2->version == VOP_VERSION_RK3528) { 4743 struct ofnode_phandle_args args; 4744 4745 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 4746 "#clock-cells", 0, 0, &args); 4747 if (!ret) { 4748 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 4749 if (ret) { 4750 debug("warn: can't get clk device\n"); 4751 return ret; 4752 } 4753 } else { 4754 debug("assigned-clock-parents's node not define\n"); 4755 } 4756 } 4757 4758 if (vop2->version == VOP_VERSION_RK3576) 4759 vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div; 4760 4761 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 4762 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 4763 vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll); 4764 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 4765 vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll); 4766 4767 /* 4768 * uboot clk driver won't set dclk parent's rate when use 4769 * hdmi phypll as dclk source. 4770 * So set dclk rate is meaningless. Set hdmi phypll rate 4771 * directly. 4772 */ 4773 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 4774 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000); 4775 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 4776 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000); 4777 } else { 4778 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 4779 ret = vop2_clk_set_rate(&hdmi_phy_pll, 4780 dclk_rate / vp_dclk_div * 1000); 4781 } else { 4782 #ifndef CONFIG_SPL_BUILD 4783 ret = vop2_clk_set_rate(&cstate->dclk, 4784 dclk_rate / vp_dclk_div * 1000); 4785 #else 4786 if (vop2->version == VOP_VERSION_RK3528) { 4787 void *cru_base = (void *)RK3528_CRU_BASE; 4788 4789 /* dclk src switch to hdmiphy pll */ 4790 writel((BIT(0) << 16) | BIT(0), cru_base + 0x450); 4791 rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000); 4792 ret = dclk_rate * 1000; 4793 } 4794 #endif 4795 } 4796 } 4797 } else { 4798 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 4799 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000); 4800 else 4801 ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000); 4802 } 4803 4804 if (IS_ERR_VALUE(ret)) { 4805 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 4806 __func__, cstate->crtc_id, dclk_rate, ret); 4807 return ret; 4808 } else { 4809 if (cstate->mcu_timing.mcu_pix_total) { 4810 mode->crtc_clock = roundup(ret, 1000) / 1000; 4811 } else { 4812 dclk_div_factor = mode->crtc_clock / dclk_rate; 4813 mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000; 4814 } 4815 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 4816 } 4817 4818 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4819 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 4820 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4821 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 4822 4823 if (cstate->mcu_timing.mcu_pix_total) { 4824 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4825 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4826 STANDBY_EN_SHIFT, 0, false); 4827 vop3_mcu_mode_setup(state); 4828 } 4829 4830 return 0; 4831 } 4832 4833 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 4834 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 4835 uint32_t dst_h) 4836 { 4837 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 4838 uint16_t hscl_filter_mode, vscl_filter_mode; 4839 uint8_t xgt2 = 0, xgt4 = 0; 4840 uint8_t ygt2 = 0, ygt4 = 0; 4841 uint32_t xfac = 0, yfac = 0; 4842 u32 win_offset = win->reg_offset; 4843 bool xgt_en = false; 4844 bool xavg_en = false; 4845 4846 if (is_vop3(vop2)) { 4847 if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) { 4848 if (src_w >= (8 * dst_w)) { 4849 xgt4 = 1; 4850 src_w >>= 2; 4851 } else if (src_w >= (4 * dst_w)) { 4852 xgt2 = 1; 4853 src_w >>= 1; 4854 } 4855 } else { 4856 if (src_w >= (4 * dst_w)) { 4857 xgt4 = 1; 4858 src_w >>= 2; 4859 } else if (src_w >= (2 * dst_w)) { 4860 xgt2 = 1; 4861 src_w >>= 1; 4862 } 4863 } 4864 } 4865 4866 /** 4867 * The rk3528 is processed as 2 pixel/cycle, 4868 * so ygt2/ygt4 needs to be triggered in advance to improve performance 4869 * when src_w is bigger than 1920. 4870 * dst_h / src_h is at [1, 0.65) ygt2=0; ygt4=0; 4871 * dst_h / src_h is at [0.65, 0.35) ygt2=1; ygt4=0; 4872 * dst_h / src_h is at [0.35, 0) ygt2=0; ygt4=1; 4873 */ 4874 if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) { 4875 if (src_h >= (100 * dst_h / 35)) { 4876 ygt4 = 1; 4877 src_h >>= 2; 4878 } else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) { 4879 ygt2 = 1; 4880 src_h >>= 1; 4881 } 4882 } else { 4883 if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) { 4884 if (src_h >= (8 * dst_h)) { 4885 ygt4 = 1; 4886 src_h >>= 2; 4887 } else if (src_h >= (4 * dst_h)) { 4888 ygt2 = 1; 4889 src_h >>= 1; 4890 } 4891 } else { 4892 if (src_h >= (4 * dst_h)) { 4893 ygt4 = 1; 4894 src_h >>= 2; 4895 } else if (src_h >= (2 * dst_h)) { 4896 ygt2 = 1; 4897 src_h >>= 1; 4898 } 4899 } 4900 } 4901 4902 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 4903 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 4904 4905 if (yrgb_hor_scl_mode == SCALE_UP) 4906 hscl_filter_mode = win->hsu_filter_mode; 4907 else 4908 hscl_filter_mode = win->hsd_filter_mode; 4909 4910 if (yrgb_ver_scl_mode == SCALE_UP) 4911 vscl_filter_mode = win->vsu_filter_mode; 4912 else 4913 vscl_filter_mode = win->vsd_filter_mode; 4914 4915 /* 4916 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 4917 * at scale down mode 4918 */ 4919 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 4920 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 4921 dst_w += 1; 4922 } 4923 4924 if (is_vop3(vop2)) { 4925 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 4926 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 4927 4928 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 4929 xavg_en = xgt2 || xgt4; 4930 else 4931 xgt_en = xgt2 || xgt4; 4932 4933 if (vop2->version == VOP_VERSION_RK3576) { 4934 bool zme_dering_en = false; 4935 4936 if ((yrgb_hor_scl_mode == SCALE_UP && 4937 hscl_filter_mode == VOP2_SCALE_UP_ZME) || 4938 (yrgb_ver_scl_mode == SCALE_UP && 4939 vscl_filter_mode == VOP2_SCALE_UP_ZME)) 4940 zme_dering_en = true; 4941 4942 /* Recommended configuration from the algorithm */ 4943 vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset, 4944 0x04100d10); 4945 vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset, 4946 EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false); 4947 } 4948 } else { 4949 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 4950 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 4951 } 4952 4953 if (win->type == CLUSTER_LAYER) { 4954 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 4955 yfac << 16 | xfac); 4956 4957 if (is_vop3(vop2)) { 4958 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4959 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 4960 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4961 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 4962 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4963 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 4964 4965 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4966 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 4967 yrgb_hor_scl_mode, false); 4968 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4969 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 4970 yrgb_ver_scl_mode, false); 4971 } else { 4972 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4973 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 4974 yrgb_hor_scl_mode, false); 4975 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4976 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 4977 yrgb_ver_scl_mode, false); 4978 } 4979 4980 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 4981 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4982 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 4983 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4984 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 4985 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4986 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 4987 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4988 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 4989 } else { 4990 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4991 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 4992 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4993 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 4994 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4995 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 4996 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4997 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 4998 } 4999 } else { 5000 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 5001 yfac << 16 | xfac); 5002 5003 if (is_vop3(vop2)) { 5004 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5005 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 5006 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5007 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 5008 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5009 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5010 } 5011 5012 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5013 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 5014 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5015 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 5016 5017 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5018 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 5019 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5020 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 5021 5022 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5023 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 5024 hscl_filter_mode, false); 5025 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5026 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 5027 vscl_filter_mode, false); 5028 } 5029 } 5030 5031 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 5032 { 5033 u32 win_offset = win->reg_offset; 5034 5035 if (win->type == CLUSTER_LAYER) { 5036 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 5037 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 5038 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 5039 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5040 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 5041 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5042 } else { 5043 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 5044 ESMART_AXI_ID_SHIFT, win->axi_id, false); 5045 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 5046 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5047 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 5048 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5049 } 5050 } 5051 5052 static bool vop2_win_dither_up(uint32_t format) 5053 { 5054 switch (format) { 5055 case ROCKCHIP_FMT_RGB565: 5056 return true; 5057 default: 5058 return false; 5059 } 5060 } 5061 5062 static bool vop2_is_mirror_win(struct vop2_win_data *win) 5063 { 5064 return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR); 5065 } 5066 5067 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 5068 { 5069 struct crtc_state *cstate = &state->crtc_state; 5070 struct connector_state *conn_state = &state->conn_state; 5071 struct drm_display_mode *mode = &conn_state->mode; 5072 struct vop2 *vop2 = cstate->private; 5073 int src_w = cstate->src_rect.w; 5074 int src_h = cstate->src_rect.h; 5075 int crtc_x = cstate->crtc_rect.x; 5076 int crtc_y = cstate->crtc_rect.y; 5077 int crtc_w = cstate->crtc_rect.w; 5078 int crtc_h = cstate->crtc_rect.h; 5079 int xvir = cstate->xvir; 5080 int y_mirror = 0; 5081 int csc_mode; 5082 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5083 /* offset of the right window in splice mode */ 5084 u32 splice_pixel_offset = 0; 5085 u32 splice_yrgb_offset = 0; 5086 u32 win_offset = win->reg_offset; 5087 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5088 bool dither_up; 5089 5090 if (win->splice_mode_right) { 5091 src_w = cstate->right_src_rect.w; 5092 src_h = cstate->right_src_rect.h; 5093 crtc_x = cstate->right_crtc_rect.x; 5094 crtc_y = cstate->right_crtc_rect.y; 5095 crtc_w = cstate->right_crtc_rect.w; 5096 crtc_h = cstate->right_crtc_rect.h; 5097 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5098 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5099 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5100 } 5101 5102 act_info = (src_h - 1) << 16; 5103 act_info |= (src_w - 1) & 0xffff; 5104 5105 dsp_info = (crtc_h - 1) << 16; 5106 dsp_info |= (crtc_w - 1) & 0xffff; 5107 5108 dsp_stx = crtc_x; 5109 dsp_sty = crtc_y; 5110 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5111 5112 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5113 y_mirror = 1; 5114 else 5115 y_mirror = 0; 5116 5117 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5118 5119 if (vop2->version != VOP_VERSION_RK3568) 5120 vop2_axi_config(vop2, win); 5121 5122 if (y_mirror) 5123 printf("WARN: y mirror is unsupported by cluster window\n"); 5124 5125 if (is_vop3(vop2)) 5126 vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset, 5127 CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT, 5128 cstate->crtc_id, false); 5129 5130 /* rk3588 should set half_blocK_en to 1 in line and tile mode */ 5131 if (vop2->version == VOP_VERSION_RK3588) 5132 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 5133 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 5134 5135 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 5136 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5137 false); 5138 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 5139 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 5140 cstate->dma_addr + splice_yrgb_offset); 5141 5142 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 5143 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 5144 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 5145 5146 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 5147 5148 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5149 CSC_10BIT_DEPTH); 5150 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5151 CLUSTER_RGB2YUV_EN_SHIFT, 5152 is_yuv_output(conn_state->bus_format), false); 5153 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 5154 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 5155 5156 dither_up = vop2_win_dither_up(cstate->format); 5157 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5158 CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false); 5159 5160 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 5161 5162 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5163 5164 return 0; 5165 } 5166 5167 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 5168 { 5169 struct crtc_state *cstate = &state->crtc_state; 5170 struct connector_state *conn_state = &state->conn_state; 5171 struct drm_display_mode *mode = &conn_state->mode; 5172 struct vop2 *vop2 = cstate->private; 5173 int src_w = cstate->src_rect.w; 5174 int src_h = cstate->src_rect.h; 5175 int crtc_x = cstate->crtc_rect.x; 5176 int crtc_y = cstate->crtc_rect.y; 5177 int crtc_w = cstate->crtc_rect.w; 5178 int crtc_h = cstate->crtc_rect.h; 5179 int xvir = cstate->xvir; 5180 int y_mirror = 0; 5181 int csc_mode; 5182 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5183 /* offset of the right window in splice mode */ 5184 u32 splice_pixel_offset = 0; 5185 u32 splice_yrgb_offset = 0; 5186 u32 win_offset = win->reg_offset; 5187 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5188 u32 val; 5189 bool dither_up; 5190 5191 if (vop2_is_mirror_win(win)) { 5192 struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id); 5193 5194 if (!source_win) { 5195 printf("invalid source win id %d\n", win->source_win_id); 5196 return -ENODEV; 5197 } 5198 5199 val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset); 5200 if (!(val & BIT(WIN_EN_SHIFT))) { 5201 printf("WARN: the source win should be enabled before mirror win\n"); 5202 return -EAGAIN; 5203 } 5204 } 5205 5206 if (win->splice_mode_right) { 5207 src_w = cstate->right_src_rect.w; 5208 src_h = cstate->right_src_rect.h; 5209 crtc_x = cstate->right_crtc_rect.x; 5210 crtc_y = cstate->right_crtc_rect.y; 5211 crtc_w = cstate->right_crtc_rect.w; 5212 crtc_h = cstate->right_crtc_rect.h; 5213 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5214 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5215 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5216 } 5217 5218 /* 5219 * This is workaround solution for IC design: 5220 * esmart can't support scale down when actual_w % 16 == 1. 5221 */ 5222 if (src_w > crtc_w && (src_w & 0xf) == 1) { 5223 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 5224 src_w -= 1; 5225 } 5226 5227 act_info = (src_h - 1) << 16; 5228 act_info |= (src_w - 1) & 0xffff; 5229 5230 dsp_info = (crtc_h - 1) << 16; 5231 dsp_info |= (crtc_w - 1) & 0xffff; 5232 5233 dsp_stx = crtc_x; 5234 dsp_sty = crtc_y; 5235 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5236 5237 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5238 y_mirror = 1; 5239 else 5240 y_mirror = 0; 5241 5242 if (is_vop3(vop2)) { 5243 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, 5244 ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT, 5245 win->scale_engine_num, false); 5246 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5247 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5248 cstate->crtc_id, false); 5249 vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset, 5250 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 5251 0, false); 5252 5253 /* Merge esmart1/3 from vp1 post to vp0 */ 5254 if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 && 5255 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || 5256 win->phys_id == ROCKCHIP_VOP2_ESMART3)) 5257 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5258 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5259 1, false); 5260 } 5261 5262 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5263 5264 if (vop2->version != VOP_VERSION_RK3568) 5265 vop2_axi_config(vop2, win); 5266 5267 if (y_mirror) 5268 cstate->dma_addr += (src_h - 1) * xvir * 4; 5269 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 5270 YMIRROR_EN_SHIFT, y_mirror, false); 5271 5272 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5273 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5274 false); 5275 5276 if (vop2->version == VOP_VERSION_RK3576) 5277 vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00); 5278 5279 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 5280 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 5281 cstate->dma_addr + splice_yrgb_offset); 5282 5283 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 5284 act_info); 5285 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 5286 dsp_info); 5287 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 5288 5289 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5290 WIN_EN_SHIFT, 1, false); 5291 5292 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5293 CSC_10BIT_DEPTH); 5294 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 5295 RGB2YUV_EN_SHIFT, 5296 is_yuv_output(conn_state->bus_format), false); 5297 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 5298 CSC_MODE_SHIFT, csc_mode, false); 5299 5300 dither_up = vop2_win_dither_up(cstate->format); 5301 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5302 REGION0_DITHER_UP_EN_SHIFT, dither_up, false); 5303 5304 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5305 5306 return 0; 5307 } 5308 5309 static void vop2_calc_display_rect_for_splice(struct display_state *state) 5310 { 5311 struct crtc_state *cstate = &state->crtc_state; 5312 struct connector_state *conn_state = &state->conn_state; 5313 struct drm_display_mode *mode = &conn_state->mode; 5314 struct display_rect *src_rect = &cstate->src_rect; 5315 struct display_rect *dst_rect = &cstate->crtc_rect; 5316 struct display_rect left_src, left_dst, right_src, right_dst; 5317 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 5318 int left_src_w, left_dst_w, right_dst_w; 5319 5320 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 5321 if (left_dst_w < 0) 5322 left_dst_w = 0; 5323 right_dst_w = dst_rect->w - left_dst_w; 5324 5325 if (!right_dst_w) 5326 left_src_w = src_rect->w; 5327 else 5328 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 5329 5330 left_src.x = src_rect->x; 5331 left_src.w = left_src_w; 5332 left_dst.x = dst_rect->x; 5333 left_dst.w = left_dst_w; 5334 right_src.x = left_src.x + left_src.w; 5335 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 5336 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 5337 right_dst.w = right_dst_w; 5338 5339 left_src.y = src_rect->y; 5340 left_src.h = src_rect->h; 5341 left_dst.y = dst_rect->y; 5342 left_dst.h = dst_rect->h; 5343 right_src.y = src_rect->y; 5344 right_src.h = src_rect->h; 5345 right_dst.y = dst_rect->y; 5346 right_dst.h = dst_rect->h; 5347 5348 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 5349 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 5350 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 5351 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 5352 } 5353 5354 static int rockchip_vop2_set_plane(struct display_state *state) 5355 { 5356 struct crtc_state *cstate = &state->crtc_state; 5357 struct vop2 *vop2 = cstate->private; 5358 struct vop2_win_data *win_data; 5359 struct vop2_win_data *splice_win_data; 5360 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5361 char plane_name[10] = {0}; 5362 int ret; 5363 5364 if (cstate->crtc_rect.w > cstate->max_output.width) { 5365 printf("ERROR: output w[%d] exceeded max width[%d]\n", 5366 cstate->crtc_rect.w, cstate->max_output.width); 5367 return -EINVAL; 5368 } 5369 5370 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5371 if (!win_data) { 5372 printf("invalid win id %d\n", primary_plane_id); 5373 return -ENODEV; 5374 } 5375 5376 /* ignore some plane register according vop3 esmart lb mode */ 5377 if (vop3_ignore_plane(vop2, win_data)) 5378 return -EACCES; 5379 5380 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) { 5381 if (vop2_power_domain_on(vop2, win_data->pd_id)) 5382 printf("open vp%d plane pd fail\n", cstate->crtc_id); 5383 } 5384 5385 if (cstate->splice_mode) { 5386 if (win_data->splice_win_id) { 5387 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 5388 splice_win_data->splice_mode_right = true; 5389 5390 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 5391 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 5392 5393 vop2_calc_display_rect_for_splice(state); 5394 if (win_data->type == CLUSTER_LAYER) 5395 vop2_set_cluster_win(state, splice_win_data); 5396 else 5397 vop2_set_smart_win(state, splice_win_data); 5398 } else { 5399 printf("ERROR: splice mode is unsupported by plane %s\n", 5400 get_plane_name(primary_plane_id, plane_name)); 5401 return -EINVAL; 5402 } 5403 } 5404 5405 if (win_data->type == CLUSTER_LAYER) 5406 ret = vop2_set_cluster_win(state, win_data); 5407 else 5408 ret = vop2_set_smart_win(state, win_data); 5409 if (ret) 5410 return ret; 5411 5412 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 5413 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 5414 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 5415 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 5416 cstate->dma_addr); 5417 5418 return 0; 5419 } 5420 5421 static int rockchip_vop2_prepare(struct display_state *state) 5422 { 5423 return 0; 5424 } 5425 5426 static void vop2_dsc_cfg_done(struct display_state *state) 5427 { 5428 struct connector_state *conn_state = &state->conn_state; 5429 struct crtc_state *cstate = &state->crtc_state; 5430 struct vop2 *vop2 = cstate->private; 5431 u8 dsc_id = cstate->dsc_id; 5432 u32 ctrl_regs_offset = (dsc_id * 0x30); 5433 5434 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5435 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 5436 DSC_CFG_DONE_SHIFT, 1, false); 5437 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 5438 DSC_CFG_DONE_SHIFT, 1, false); 5439 } else { 5440 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 5441 DSC_CFG_DONE_SHIFT, 1, false); 5442 } 5443 } 5444 5445 static int rockchip_vop2_enable(struct display_state *state) 5446 { 5447 struct crtc_state *cstate = &state->crtc_state; 5448 struct vop2 *vop2 = cstate->private; 5449 u32 vp_offset = (cstate->crtc_id * 0x100); 5450 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5451 5452 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5453 STANDBY_EN_SHIFT, 0, false); 5454 5455 if (cstate->splice_mode) 5456 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5457 5458 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5459 5460 if (cstate->dsc_enable) 5461 vop2_dsc_cfg_done(state); 5462 5463 if (cstate->mcu_timing.mcu_pix_total) 5464 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 5465 MCU_HOLD_MODE_SHIFT, 0, false); 5466 5467 return 0; 5468 } 5469 5470 static int rockchip_vop2_disable(struct display_state *state) 5471 { 5472 struct crtc_state *cstate = &state->crtc_state; 5473 struct vop2 *vop2 = cstate->private; 5474 u32 vp_offset = (cstate->crtc_id * 0x100); 5475 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5476 5477 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5478 STANDBY_EN_SHIFT, 1, false); 5479 5480 if (cstate->splice_mode) 5481 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5482 5483 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5484 5485 return 0; 5486 } 5487 5488 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 5489 { 5490 struct crtc_state *cstate = &state->crtc_state; 5491 struct vop2 *vop2 = cstate->private; 5492 int i = 0; 5493 int correct_cursor_plane = -1; 5494 int plane_type = -1; 5495 5496 if (cursor_plane < 0) 5497 return -1; 5498 5499 if (plane_mask & (1 << cursor_plane)) 5500 return cursor_plane; 5501 5502 /* Get current cursor plane type */ 5503 for (i = 0; i < vop2->data->nr_layers; i++) { 5504 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 5505 plane_type = vop2->data->plane_table[i].plane_type; 5506 break; 5507 } 5508 } 5509 5510 /* Get the other same plane type plane id */ 5511 for (i = 0; i < vop2->data->nr_layers; i++) { 5512 if (vop2->data->plane_table[i].plane_type == plane_type && 5513 vop2->data->plane_table[i].plane_id != cursor_plane) { 5514 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 5515 break; 5516 } 5517 } 5518 5519 /* To check whether the new correct_cursor_plane is attach to current vp */ 5520 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 5521 printf("error: faild to find correct plane as cursor plane\n"); 5522 return -1; 5523 } 5524 5525 printf("vp%d adjust cursor plane from %d to %d\n", 5526 cstate->crtc_id, cursor_plane, correct_cursor_plane); 5527 5528 return correct_cursor_plane; 5529 } 5530 5531 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 5532 { 5533 struct crtc_state *cstate = &state->crtc_state; 5534 struct vop2 *vop2 = cstate->private; 5535 ofnode vp_node; 5536 struct device_node *port_parent_node = cstate->ports_node; 5537 static bool vop_fix_dts; 5538 const char *path; 5539 u32 plane_mask = 0; 5540 int vp_id = 0; 5541 int cursor_plane_id = -1; 5542 5543 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 5544 return 0; 5545 5546 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 5547 path = vp_node.np->full_name; 5548 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 5549 5550 if (cstate->crtc->assign_plane) 5551 continue; 5552 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 5553 cstate->crtc->vps[vp_id].cursor_plane); 5554 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 5555 vp_id, plane_mask, 5556 vop2->vp_plane_mask[vp_id].primary_plane_id, 5557 cursor_plane_id); 5558 5559 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 5560 plane_mask, 1); 5561 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 5562 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 5563 if (cursor_plane_id >= 0) 5564 do_fixup_by_path_u32(blob, path, "cursor-win-id", 5565 cursor_plane_id, 1); 5566 vp_id++; 5567 } 5568 5569 vop_fix_dts = true; 5570 5571 return 0; 5572 } 5573 5574 static int rockchip_vop2_check(struct display_state *state) 5575 { 5576 struct crtc_state *cstate = &state->crtc_state; 5577 struct rockchip_crtc *crtc = cstate->crtc; 5578 5579 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 5580 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 5581 return -ENOTSUPP; 5582 } 5583 5584 if (cstate->splice_mode) { 5585 crtc->splice_mode = true; 5586 crtc->splice_crtc_id = cstate->splice_crtc_id; 5587 } 5588 5589 return 0; 5590 } 5591 5592 static int rockchip_vop2_mode_valid(struct display_state *state) 5593 { 5594 struct connector_state *conn_state = &state->conn_state; 5595 struct crtc_state *cstate = &state->crtc_state; 5596 struct drm_display_mode *mode = &conn_state->mode; 5597 struct videomode vm; 5598 5599 drm_display_mode_to_videomode(mode, &vm); 5600 5601 if (vm.hactive < 32 || vm.vactive < 32 || 5602 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 5603 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 5604 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 5605 return -EINVAL; 5606 } 5607 5608 return 0; 5609 } 5610 5611 static int rockchip_vop2_mode_fixup(struct display_state *state) 5612 { 5613 struct connector_state *conn_state = &state->conn_state; 5614 struct drm_display_mode *mode = &conn_state->mode; 5615 struct crtc_state *cstate = &state->crtc_state; 5616 struct vop2 *vop2 = cstate->private; 5617 5618 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE); 5619 5620 /* 5621 * For RK3568 and RK3588, the hactive of video timing must 5622 * be 4-pixel aligned. 5623 */ 5624 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) { 5625 if (mode->crtc_hdisplay % 4) { 5626 int old_hdisplay = mode->crtc_hdisplay; 5627 int align = 4 - (mode->crtc_hdisplay % 4); 5628 5629 mode->crtc_hdisplay += align; 5630 mode->crtc_hsync_start += align; 5631 mode->crtc_hsync_end += align; 5632 mode->crtc_htotal += align; 5633 5634 printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n", 5635 old_hdisplay, mode->hdisplay); 5636 } 5637 } 5638 5639 /* 5640 * For RK3576 YUV420 output, hden signal introduce one cycle delay, 5641 * so we need to adjust hfp and hbp to compatible with this design. 5642 */ 5643 if (vop2->version == VOP_VERSION_RK3576 && 5644 conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 5645 mode->crtc_hsync_start += 2; 5646 mode->crtc_hsync_end += 2; 5647 } 5648 5649 if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656) 5650 mode->crtc_clock *= 2; 5651 5652 /* 5653 * For RK3528, the path of CVBS output is like: 5654 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 5655 * The vop2 dclk should be four times crtc_clock for CVBS sampling 5656 * clock needs. 5657 */ 5658 if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656) 5659 mode->crtc_clock *= 4; 5660 5661 mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format); 5662 if (cstate->mcu_timing.mcu_pix_total) 5663 mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1; 5664 5665 if (conn_state->secondary && 5666 conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) { 5667 mode->crtc_clock *= 2; 5668 mode->crtc_hdisplay *= 2; 5669 mode->crtc_hsync_start *= 2; 5670 mode->crtc_hsync_end *= 2; 5671 mode->crtc_htotal *= 2; 5672 } 5673 5674 return 0; 5675 } 5676 5677 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 5678 5679 static int rockchip_vop2_plane_check(struct display_state *state) 5680 { 5681 struct crtc_state *cstate = &state->crtc_state; 5682 struct vop2 *vop2 = cstate->private; 5683 struct display_rect *src = &cstate->src_rect; 5684 struct display_rect *dst = &cstate->crtc_rect; 5685 struct vop2_win_data *win_data; 5686 int min_scale, max_scale; 5687 int hscale, vscale; 5688 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5689 5690 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5691 if (!win_data) { 5692 printf("ERROR: invalid win id %d\n", primary_plane_id); 5693 return -ENODEV; 5694 } 5695 5696 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 5697 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 5698 5699 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 5700 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 5701 if (hscale < 0 || vscale < 0) { 5702 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 5703 return -ERANGE; 5704 } 5705 5706 return 0; 5707 } 5708 5709 static int rockchip_vop2_apply_soft_te(struct display_state *state) 5710 { 5711 __maybe_unused struct connector_state *conn_state = &state->conn_state; 5712 struct crtc_state *cstate = &state->crtc_state; 5713 struct vop2 *vop2 = cstate->private; 5714 u32 vp_offset = (cstate->crtc_id * 0x100); 5715 int val = 0; 5716 int ret = 0; 5717 5718 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 5719 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 5720 if (!ret) { 5721 #ifndef CONFIG_SPL_BUILD 5722 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5723 !val, 50 * 1000); 5724 if (!ret) { 5725 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5726 val, 50 * 1000); 5727 if (!ret) { 5728 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 5729 EN_MASK, EDPI_WMS_FS, 1, false); 5730 } else { 5731 printf("ERROR: vp%d wait for active TE signal timeout\n", 5732 cstate->crtc_id); 5733 return ret; 5734 } 5735 } else { 5736 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 5737 return ret; 5738 } 5739 #endif 5740 } else { 5741 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 5742 return ret; 5743 } 5744 5745 return 0; 5746 } 5747 5748 static int rockchip_vop2_regs_dump(struct display_state *state) 5749 { 5750 struct crtc_state *cstate = &state->crtc_state; 5751 struct vop2 *vop2 = cstate->private; 5752 const struct vop2_data *vop2_data = vop2->data; 5753 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5754 u32 len = 128; 5755 u32 n, i, j; 5756 u32 base; 5757 5758 if (!cstate->crtc->active) 5759 return -EINVAL; 5760 5761 n = vop2_data->dump_regs_size; 5762 for (i = 0; i < n; i++) { 5763 base = regs[i].offset; 5764 len = 128; 5765 if (regs[i].size) 5766 len = min(len, regs[i].size >> 2); 5767 printf("\n%s:\n", regs[i].name); 5768 for (j = 0; j < len;) { 5769 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5770 vop2_readl(vop2, base + (4 * j)), 5771 vop2_readl(vop2, base + (4 * (j + 1))), 5772 vop2_readl(vop2, base + (4 * (j + 2))), 5773 vop2_readl(vop2, base + (4 * (j + 3)))); 5774 j += 4; 5775 } 5776 } 5777 5778 return 0; 5779 } 5780 5781 static int rockchip_vop2_active_regs_dump(struct display_state *state) 5782 { 5783 struct crtc_state *cstate = &state->crtc_state; 5784 struct vop2 *vop2 = cstate->private; 5785 const struct vop2_data *vop2_data = vop2->data; 5786 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5787 u32 len = 128; 5788 u32 n, i, j; 5789 u32 base; 5790 bool enable_state; 5791 5792 if (!cstate->crtc->active) 5793 return -EINVAL; 5794 5795 n = vop2_data->dump_regs_size; 5796 for (i = 0; i < n; i++) { 5797 if (regs[i].state_mask) { 5798 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 5799 regs[i].state_mask; 5800 if (enable_state != regs[i].enable_state) 5801 continue; 5802 } 5803 5804 base = regs[i].offset; 5805 len = 128; 5806 if (regs[i].size) 5807 len = min(len, regs[i].size >> 2); 5808 printf("\n%s:\n", regs[i].name); 5809 for (j = 0; j < len;) { 5810 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5811 vop2_readl(vop2, base + (4 * j)), 5812 vop2_readl(vop2, base + (4 * (j + 1))), 5813 vop2_readl(vop2, base + (4 * (j + 2))), 5814 vop2_readl(vop2, base + (4 * (j + 3)))); 5815 j += 4; 5816 } 5817 } 5818 5819 return 0; 5820 } 5821 5822 static struct vop2_dump_regs rk3528_dump_regs[] = { 5823 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 5824 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 5825 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5826 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5827 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5828 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5829 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 5830 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 5831 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 5832 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 5833 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 5834 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 5835 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 5836 }; 5837 5838 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5839 ROCKCHIP_VOP2_ESMART0, 5840 ROCKCHIP_VOP2_ESMART1, 5841 ROCKCHIP_VOP2_ESMART2, 5842 ROCKCHIP_VOP2_ESMART3, 5843 }; 5844 5845 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5846 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5847 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5848 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5849 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5850 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5851 }; 5852 5853 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5854 { /* one display policy for hdmi */ 5855 {/* main display */ 5856 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5857 .attached_layers_nr = 4, 5858 .attached_layers = { 5859 ROCKCHIP_VOP2_CLUSTER0, 5860 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 5861 }, 5862 }, 5863 {/* second display */}, 5864 {/* third display */}, 5865 {/* fourth display */}, 5866 }, 5867 5868 { /* two display policy */ 5869 {/* main display */ 5870 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5871 .attached_layers_nr = 3, 5872 .attached_layers = { 5873 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 5874 }, 5875 }, 5876 5877 {/* second display */ 5878 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5879 .attached_layers_nr = 2, 5880 .attached_layers = { 5881 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5882 }, 5883 }, 5884 {/* third display */}, 5885 {/* fourth display */}, 5886 }, 5887 5888 { /* one display policy for cvbs */ 5889 {/* main display */ 5890 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5891 .attached_layers_nr = 2, 5892 .attached_layers = { 5893 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5894 }, 5895 }, 5896 {/* second display */}, 5897 {/* third display */}, 5898 {/* fourth display */}, 5899 }, 5900 5901 {/* reserved */}, 5902 }; 5903 5904 static struct vop2_win_data rk3528_win_data[5] = { 5905 { 5906 .name = "Esmart0", 5907 .phys_id = ROCKCHIP_VOP2_ESMART0, 5908 .type = ESMART_LAYER, 5909 .win_sel_port_offset = 8, 5910 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 5911 .reg_offset = 0, 5912 .axi_id = 0, 5913 .axi_yrgb_id = 0x06, 5914 .axi_uv_id = 0x07, 5915 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5916 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5917 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5918 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5919 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5920 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5921 .max_upscale_factor = 8, 5922 .max_downscale_factor = 8, 5923 }, 5924 5925 { 5926 .name = "Esmart1", 5927 .phys_id = ROCKCHIP_VOP2_ESMART1, 5928 .type = ESMART_LAYER, 5929 .win_sel_port_offset = 10, 5930 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 5931 .reg_offset = 0x200, 5932 .axi_id = 0, 5933 .axi_yrgb_id = 0x08, 5934 .axi_uv_id = 0x09, 5935 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5936 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5937 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5938 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5939 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5940 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5941 .max_upscale_factor = 8, 5942 .max_downscale_factor = 8, 5943 }, 5944 5945 { 5946 .name = "Esmart2", 5947 .phys_id = ROCKCHIP_VOP2_ESMART2, 5948 .type = ESMART_LAYER, 5949 .win_sel_port_offset = 12, 5950 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 5951 .reg_offset = 0x400, 5952 .axi_id = 0, 5953 .axi_yrgb_id = 0x0a, 5954 .axi_uv_id = 0x0b, 5955 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5956 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5957 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5958 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5959 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5960 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5961 .max_upscale_factor = 8, 5962 .max_downscale_factor = 8, 5963 }, 5964 5965 { 5966 .name = "Esmart3", 5967 .phys_id = ROCKCHIP_VOP2_ESMART3, 5968 .type = ESMART_LAYER, 5969 .win_sel_port_offset = 14, 5970 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 5971 .reg_offset = 0x600, 5972 .axi_id = 0, 5973 .axi_yrgb_id = 0x0c, 5974 .axi_uv_id = 0x0d, 5975 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5976 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5977 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5978 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5979 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5980 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5981 .max_upscale_factor = 8, 5982 .max_downscale_factor = 8, 5983 }, 5984 5985 { 5986 .name = "Cluster0", 5987 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5988 .type = CLUSTER_LAYER, 5989 .win_sel_port_offset = 0, 5990 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 5991 .reg_offset = 0, 5992 .axi_id = 0, 5993 .axi_yrgb_id = 0x02, 5994 .axi_uv_id = 0x03, 5995 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5996 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5997 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5998 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5999 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6000 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6001 .max_upscale_factor = 8, 6002 .max_downscale_factor = 8, 6003 }, 6004 }; 6005 6006 static struct vop2_vp_data rk3528_vp_data[2] = { 6007 { 6008 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 6009 VOP_FEATURE_POST_CSC, 6010 .max_output = {4096, 4096}, 6011 .layer_mix_dly = 6, 6012 .hdr_mix_dly = 2, 6013 .win_dly = 8, 6014 }, 6015 { 6016 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6017 .max_output = {1920, 1080}, 6018 .layer_mix_dly = 2, 6019 .hdr_mix_dly = 0, 6020 .win_dly = 8, 6021 }, 6022 }; 6023 6024 const struct vop2_data rk3528_vop = { 6025 .version = VOP_VERSION_RK3528, 6026 .nr_vps = 2, 6027 .vp_data = rk3528_vp_data, 6028 .win_data = rk3528_win_data, 6029 .plane_mask = rk3528_vp_plane_mask[0], 6030 .plane_table = rk3528_plane_table, 6031 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 6032 .nr_layers = 5, 6033 .nr_mixers = 3, 6034 .nr_gammas = 2, 6035 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 6036 .dump_regs = rk3528_dump_regs, 6037 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 6038 }; 6039 6040 static struct vop2_dump_regs rk3562_dump_regs[] = { 6041 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6042 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6043 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6044 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6045 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6046 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6047 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6048 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6049 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6050 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6051 }; 6052 6053 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6054 ROCKCHIP_VOP2_ESMART0, 6055 ROCKCHIP_VOP2_ESMART1, 6056 ROCKCHIP_VOP2_ESMART2, 6057 ROCKCHIP_VOP2_ESMART3, 6058 }; 6059 6060 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6061 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6062 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6063 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6064 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6065 }; 6066 6067 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6068 { /* one display policy for hdmi */ 6069 {/* main display */ 6070 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6071 .attached_layers_nr = 4, 6072 .attached_layers = { 6073 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 6074 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6075 }, 6076 }, 6077 {/* second display */}, 6078 {/* third display */}, 6079 {/* fourth display */}, 6080 }, 6081 6082 { /* two display policy */ 6083 {/* main display */ 6084 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6085 .attached_layers_nr = 2, 6086 .attached_layers = { 6087 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 6088 }, 6089 }, 6090 6091 {/* second display */ 6092 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6093 .attached_layers_nr = 2, 6094 .attached_layers = { 6095 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6096 }, 6097 }, 6098 {/* third display */}, 6099 {/* fourth display */}, 6100 }, 6101 6102 {/* reserved */}, 6103 }; 6104 6105 static struct vop2_win_data rk3562_win_data[4] = { 6106 { 6107 .name = "Esmart0", 6108 .phys_id = ROCKCHIP_VOP2_ESMART0, 6109 .type = ESMART_LAYER, 6110 .win_sel_port_offset = 8, 6111 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6112 .reg_offset = 0, 6113 .axi_id = 0, 6114 .axi_yrgb_id = 0x02, 6115 .axi_uv_id = 0x03, 6116 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6117 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6118 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6119 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6120 .max_upscale_factor = 8, 6121 .max_downscale_factor = 8, 6122 }, 6123 6124 { 6125 .name = "Esmart1", 6126 .phys_id = ROCKCHIP_VOP2_ESMART1, 6127 .type = ESMART_LAYER, 6128 .win_sel_port_offset = 10, 6129 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6130 .reg_offset = 0x200, 6131 .axi_id = 0, 6132 .axi_yrgb_id = 0x04, 6133 .axi_uv_id = 0x05, 6134 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6135 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6136 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6137 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6138 .max_upscale_factor = 8, 6139 .max_downscale_factor = 8, 6140 }, 6141 6142 { 6143 .name = "Esmart2", 6144 .phys_id = ROCKCHIP_VOP2_ESMART2, 6145 .type = ESMART_LAYER, 6146 .win_sel_port_offset = 12, 6147 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 6148 .reg_offset = 0x400, 6149 .axi_id = 0, 6150 .axi_yrgb_id = 0x06, 6151 .axi_uv_id = 0x07, 6152 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6153 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6154 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6155 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6156 .max_upscale_factor = 8, 6157 .max_downscale_factor = 8, 6158 }, 6159 6160 { 6161 .name = "Esmart3", 6162 .phys_id = ROCKCHIP_VOP2_ESMART3, 6163 .type = ESMART_LAYER, 6164 .win_sel_port_offset = 14, 6165 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 6166 .reg_offset = 0x600, 6167 .axi_id = 0, 6168 .axi_yrgb_id = 0x08, 6169 .axi_uv_id = 0x0d, 6170 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6171 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6172 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6173 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6174 .max_upscale_factor = 8, 6175 .max_downscale_factor = 8, 6176 }, 6177 }; 6178 6179 static struct vop2_vp_data rk3562_vp_data[2] = { 6180 { 6181 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6182 .max_output = {2048, 4096}, 6183 .win_dly = 8, 6184 .layer_mix_dly = 8, 6185 }, 6186 { 6187 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6188 .max_output = {2048, 1080}, 6189 .win_dly = 8, 6190 .layer_mix_dly = 8, 6191 }, 6192 }; 6193 6194 const struct vop2_data rk3562_vop = { 6195 .version = VOP_VERSION_RK3562, 6196 .nr_vps = 2, 6197 .vp_data = rk3562_vp_data, 6198 .win_data = rk3562_win_data, 6199 .plane_mask = rk3562_vp_plane_mask[0], 6200 .plane_table = rk3562_plane_table, 6201 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 6202 .nr_layers = 4, 6203 .nr_mixers = 3, 6204 .nr_gammas = 2, 6205 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 6206 .dump_regs = rk3562_dump_regs, 6207 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 6208 }; 6209 6210 static struct vop2_dump_regs rk3568_dump_regs[] = { 6211 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6212 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6213 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6214 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6215 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6216 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6217 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6218 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6219 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6220 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6221 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6222 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6223 }; 6224 6225 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6226 ROCKCHIP_VOP2_SMART0, 6227 ROCKCHIP_VOP2_SMART1, 6228 ROCKCHIP_VOP2_ESMART0, 6229 ROCKCHIP_VOP2_ESMART1, 6230 }; 6231 6232 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6233 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6234 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6235 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6236 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6237 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6238 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6239 }; 6240 6241 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6242 { /* one display policy */ 6243 {/* main display */ 6244 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6245 .attached_layers_nr = 6, 6246 .attached_layers = { 6247 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 6248 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6249 }, 6250 }, 6251 {/* second display */}, 6252 {/* third display */}, 6253 {/* fourth display */}, 6254 }, 6255 6256 { /* two display policy */ 6257 {/* main display */ 6258 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6259 .attached_layers_nr = 3, 6260 .attached_layers = { 6261 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6262 }, 6263 }, 6264 6265 {/* second display */ 6266 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6267 .attached_layers_nr = 3, 6268 .attached_layers = { 6269 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6270 }, 6271 }, 6272 {/* third display */}, 6273 {/* fourth display */}, 6274 }, 6275 6276 { /* three display policy */ 6277 {/* main display */ 6278 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6279 .attached_layers_nr = 3, 6280 .attached_layers = { 6281 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6282 }, 6283 }, 6284 6285 {/* second display */ 6286 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6287 .attached_layers_nr = 2, 6288 .attached_layers = { 6289 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 6290 }, 6291 }, 6292 6293 {/* third display */ 6294 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6295 .attached_layers_nr = 1, 6296 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 6297 }, 6298 6299 {/* fourth display */}, 6300 }, 6301 6302 {/* reserved for four display policy */}, 6303 }; 6304 6305 static struct vop2_win_data rk3568_win_data[6] = { 6306 { 6307 .name = "Cluster0", 6308 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6309 .type = CLUSTER_LAYER, 6310 .win_sel_port_offset = 0, 6311 .layer_sel_win_id = { 0, 0, 0, 0xff }, 6312 .reg_offset = 0, 6313 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6314 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6315 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6316 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6317 .max_upscale_factor = 4, 6318 .max_downscale_factor = 4, 6319 }, 6320 6321 { 6322 .name = "Cluster1", 6323 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6324 .type = CLUSTER_LAYER, 6325 .win_sel_port_offset = 1, 6326 .layer_sel_win_id = { 1, 1, 1, 0xff }, 6327 .reg_offset = 0x200, 6328 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6329 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6330 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6331 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6332 .max_upscale_factor = 4, 6333 .max_downscale_factor = 4, 6334 .source_win_id = ROCKCHIP_VOP2_CLUSTER0, 6335 .feature = WIN_FEATURE_MIRROR, 6336 }, 6337 6338 { 6339 .name = "Esmart0", 6340 .phys_id = ROCKCHIP_VOP2_ESMART0, 6341 .type = ESMART_LAYER, 6342 .win_sel_port_offset = 4, 6343 .layer_sel_win_id = { 2, 2, 2, 0xff }, 6344 .reg_offset = 0, 6345 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6346 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6347 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6348 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6349 .max_upscale_factor = 8, 6350 .max_downscale_factor = 8, 6351 }, 6352 6353 { 6354 .name = "Esmart1", 6355 .phys_id = ROCKCHIP_VOP2_ESMART1, 6356 .type = ESMART_LAYER, 6357 .win_sel_port_offset = 5, 6358 .layer_sel_win_id = { 6, 6, 6, 0xff }, 6359 .reg_offset = 0x200, 6360 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6361 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6362 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6363 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6364 .max_upscale_factor = 8, 6365 .max_downscale_factor = 8, 6366 .source_win_id = ROCKCHIP_VOP2_ESMART0, 6367 .feature = WIN_FEATURE_MIRROR, 6368 }, 6369 6370 { 6371 .name = "Smart0", 6372 .phys_id = ROCKCHIP_VOP2_SMART0, 6373 .type = SMART_LAYER, 6374 .win_sel_port_offset = 6, 6375 .layer_sel_win_id = { 3, 3, 3, 0xff }, 6376 .reg_offset = 0x400, 6377 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6378 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6379 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6380 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6381 .max_upscale_factor = 8, 6382 .max_downscale_factor = 8, 6383 }, 6384 6385 { 6386 .name = "Smart1", 6387 .phys_id = ROCKCHIP_VOP2_SMART1, 6388 .type = SMART_LAYER, 6389 .win_sel_port_offset = 7, 6390 .layer_sel_win_id = { 7, 7, 7, 0xff }, 6391 .reg_offset = 0x600, 6392 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6393 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6394 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6395 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6396 .max_upscale_factor = 8, 6397 .max_downscale_factor = 8, 6398 .source_win_id = ROCKCHIP_VOP2_SMART0, 6399 .feature = WIN_FEATURE_MIRROR, 6400 }, 6401 }; 6402 6403 static struct vop2_vp_data rk3568_vp_data[3] = { 6404 { 6405 .feature = VOP_FEATURE_OUTPUT_10BIT, 6406 .pre_scan_max_dly = 42, 6407 .max_output = {4096, 2304}, 6408 }, 6409 { 6410 .feature = 0, 6411 .pre_scan_max_dly = 40, 6412 .max_output = {2048, 1536}, 6413 }, 6414 { 6415 .feature = 0, 6416 .pre_scan_max_dly = 40, 6417 .max_output = {1920, 1080}, 6418 }, 6419 }; 6420 6421 const struct vop2_data rk3568_vop = { 6422 .version = VOP_VERSION_RK3568, 6423 .nr_vps = 3, 6424 .vp_data = rk3568_vp_data, 6425 .win_data = rk3568_win_data, 6426 .plane_mask = rk356x_vp_plane_mask[0], 6427 .plane_table = rk356x_plane_table, 6428 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 6429 .nr_layers = 6, 6430 .nr_mixers = 5, 6431 .nr_gammas = 1, 6432 .dump_regs = rk3568_dump_regs, 6433 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 6434 }; 6435 6436 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = { 6437 ROCKCHIP_VOP2_ESMART0, 6438 ROCKCHIP_VOP2_ESMART1, 6439 ROCKCHIP_VOP2_ESMART2, 6440 }; 6441 6442 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6443 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6444 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6445 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6446 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6447 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6448 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6449 }; 6450 6451 static struct vop2_dump_regs rk3576_dump_regs[] = { 6452 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 }, 6453 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 }, 6454 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6455 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6456 { RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6457 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6458 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6459 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6460 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6461 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6462 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6463 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6464 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 }, 6465 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 }, 6466 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 }, 6467 }; 6468 6469 /* 6470 * RK3576 VOP with 2 Cluster win and 4 Esmart win. 6471 * Every Esmart win support 4 multi-region. 6472 * VP0 can use Cluster0/1 and Esmart0/2 6473 * VP1 can use Cluster0/1 and Esmart1/3 6474 * VP2 can use Esmart0/1/2/3 6475 * 6476 * Scale filter mode: 6477 * 6478 * * Cluster: 6479 * * Support prescale down: 6480 * * H/V: gt2/avg2 or gt4/avg4 6481 * * After prescale down: 6482 * * nearest-neighbor/bilinear/multi-phase filter for scale up 6483 * * nearest-neighbor/bilinear/multi-phase filter for scale down 6484 * 6485 * * Esmart: 6486 * * Support prescale down: 6487 * * H: gt2/avg2 or gt4/avg4 6488 * * V: gt2 or gt4 6489 * * After prescale down: 6490 * * nearest-neighbor/bilinear/bicubic for scale up 6491 * * nearest-neighbor/bilinear for scale down 6492 */ 6493 static struct vop2_win_data rk3576_win_data[6] = { 6494 { 6495 .name = "Esmart0", 6496 .phys_id = ROCKCHIP_VOP2_ESMART0, 6497 .type = ESMART_LAYER, 6498 .layer_sel_win_id = { 2, 0xff, 0, 0xff }, 6499 .reg_offset = 0x0, 6500 .supported_rotations = DRM_MODE_REFLECT_Y, 6501 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6502 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6503 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6504 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6505 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6506 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6507 .pd_id = VOP2_PD_ESMART, 6508 .axi_id = 0, 6509 .axi_yrgb_id = 0x0a, 6510 .axi_uv_id = 0x0b, 6511 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6512 .max_upscale_factor = 8, 6513 .max_downscale_factor = 8, 6514 .feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH, 6515 }, 6516 { 6517 .name = "Esmart1", 6518 .phys_id = ROCKCHIP_VOP2_ESMART1, 6519 .type = ESMART_LAYER, 6520 .layer_sel_win_id = { 0xff, 2, 1, 0xff }, 6521 .reg_offset = 0x200, 6522 .supported_rotations = DRM_MODE_REFLECT_Y, 6523 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6524 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6525 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6526 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6527 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6528 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6529 .pd_id = VOP2_PD_ESMART, 6530 .axi_id = 0, 6531 .axi_yrgb_id = 0x0c, 6532 .axi_uv_id = 0x0d, 6533 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6534 .max_upscale_factor = 8, 6535 .max_downscale_factor = 8, 6536 .feature = WIN_FEATURE_MULTI_AREA, 6537 }, 6538 6539 { 6540 .name = "Esmart2", 6541 .phys_id = ROCKCHIP_VOP2_ESMART2, 6542 .type = ESMART_LAYER, 6543 .layer_sel_win_id = { 3, 0xff, 2, 0xff }, 6544 .reg_offset = 0x400, 6545 .supported_rotations = DRM_MODE_REFLECT_Y, 6546 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6547 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6548 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6549 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6550 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6551 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6552 .pd_id = VOP2_PD_ESMART, 6553 .axi_id = 1, 6554 .axi_yrgb_id = 0x0a, 6555 .axi_uv_id = 0x0b, 6556 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6557 .max_upscale_factor = 8, 6558 .max_downscale_factor = 8, 6559 .feature = WIN_FEATURE_MULTI_AREA, 6560 }, 6561 6562 { 6563 .name = "Esmart3", 6564 .phys_id = ROCKCHIP_VOP2_ESMART3, 6565 .type = ESMART_LAYER, 6566 .layer_sel_win_id = { 0xff, 3, 3, 0xff }, 6567 .reg_offset = 0x600, 6568 .supported_rotations = DRM_MODE_REFLECT_Y, 6569 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6570 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6571 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6572 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6573 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6574 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6575 .pd_id = VOP2_PD_ESMART, 6576 .axi_id = 1, 6577 .axi_yrgb_id = 0x0c, 6578 .axi_uv_id = 0x0d, 6579 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6580 .max_upscale_factor = 8, 6581 .max_downscale_factor = 8, 6582 .feature = WIN_FEATURE_MULTI_AREA, 6583 }, 6584 6585 { 6586 .name = "Cluster0", 6587 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6588 .type = CLUSTER_LAYER, 6589 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6590 .reg_offset = 0x0, 6591 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6592 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6593 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6594 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6595 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6596 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6597 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6598 .pd_id = VOP2_PD_CLUSTER, 6599 .axi_yrgb_id = 0x02, 6600 .axi_uv_id = 0x03, 6601 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6602 .max_upscale_factor = 8, 6603 .max_downscale_factor = 8, 6604 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6605 WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI, 6606 }, 6607 6608 { 6609 .name = "Cluster1", 6610 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6611 .type = CLUSTER_LAYER, 6612 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6613 .reg_offset = 0x200, 6614 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6615 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6616 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6617 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6618 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6619 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6620 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6621 .pd_id = VOP2_PD_CLUSTER, 6622 .axi_yrgb_id = 0x06, 6623 .axi_uv_id = 0x07, 6624 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6625 .max_upscale_factor = 8, 6626 .max_downscale_factor = 8, 6627 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6628 WIN_FEATURE_Y2R_13BIT_DEPTH, 6629 }, 6630 }; 6631 6632 /* 6633 * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4, 6634 * the urgency signal will be set to 1, when full post line buffer is over 6, the 6635 * urgency signal will be set to 0. 6636 */ 6637 static struct vop_urgency rk3576_vp0_urgency = { 6638 .urgen_thl = 4, 6639 .urgen_thh = 6, 6640 }; 6641 6642 static struct vop2_vp_data rk3576_vp_data[3] = { 6643 { 6644 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR | 6645 VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT | 6646 VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP, 6647 .max_output = { 4096, 4096 }, 6648 .hdrvivid_dly = 21, 6649 .sdr2hdr_dly = 21, 6650 .layer_mix_dly = 8, 6651 .hdr_mix_dly = 2, 6652 .win_dly = 10, 6653 .pixel_rate = 2, 6654 .urgency = &rk3576_vp0_urgency, 6655 }, 6656 { 6657 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | 6658 VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2, 6659 .max_output = { 2560, 2560 }, 6660 .hdrvivid_dly = 0, 6661 .sdr2hdr_dly = 0, 6662 .layer_mix_dly = 6, 6663 .hdr_mix_dly = 0, 6664 .win_dly = 10, 6665 .pixel_rate = 1, 6666 }, 6667 { 6668 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6669 .max_output = { 1920, 1920 }, 6670 .hdrvivid_dly = 0, 6671 .sdr2hdr_dly = 0, 6672 .layer_mix_dly = 6, 6673 .hdr_mix_dly = 0, 6674 .win_dly = 10, 6675 .pixel_rate = 1, 6676 }, 6677 }; 6678 6679 static struct vop2_power_domain_data rk3576_vop_pd_data[] = { 6680 { 6681 .id = VOP2_PD_CLUSTER, 6682 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1), 6683 }, 6684 { 6685 .id = VOP2_PD_ESMART, 6686 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | 6687 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3), 6688 }, 6689 }; 6690 6691 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = { 6692 {VOP3_ESMART_4K_4K_4K_MODE, 2}, 6693 {VOP3_ESMART_4K_4K_2K_2K_MODE, 3} 6694 }; 6695 6696 const struct vop2_data rk3576_vop = { 6697 .version = VOP_VERSION_RK3576, 6698 .nr_vps = 3, 6699 .nr_mixers = 4, 6700 .nr_layers = 6, 6701 .nr_gammas = 3, 6702 .esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE, 6703 .esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map), 6704 .esmart_lb_mode_map = rk3576_esmart_lb_mode_map, 6705 .vp_data = rk3576_vp_data, 6706 .win_data = rk3576_win_data, 6707 .plane_table = rk3576_plane_table, 6708 .pd = rk3576_vop_pd_data, 6709 .vp_default_primary_plane = rk3576_vp_default_primary_plane, 6710 .nr_pd = ARRAY_SIZE(rk3576_vop_pd_data), 6711 .dump_regs = rk3576_dump_regs, 6712 .dump_regs_size = ARRAY_SIZE(rk3576_dump_regs), 6713 }; 6714 6715 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6716 ROCKCHIP_VOP2_ESMART0, 6717 ROCKCHIP_VOP2_ESMART1, 6718 ROCKCHIP_VOP2_ESMART2, 6719 ROCKCHIP_VOP2_ESMART3, 6720 ROCKCHIP_VOP2_CLUSTER0, 6721 ROCKCHIP_VOP2_CLUSTER1, 6722 ROCKCHIP_VOP2_CLUSTER2, 6723 ROCKCHIP_VOP2_CLUSTER3, 6724 }; 6725 6726 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6727 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6728 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6729 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 6730 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 6731 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6732 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6733 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6734 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6735 }; 6736 6737 static struct vop2_dump_regs rk3588_dump_regs[] = { 6738 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6739 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6740 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6741 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6742 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6743 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 6744 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6745 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6746 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 6747 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 6748 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6749 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6750 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6751 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6752 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6753 }; 6754 6755 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6756 { /* one display policy */ 6757 {/* main display */ 6758 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6759 .attached_layers_nr = 8, 6760 .attached_layers = { 6761 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 6762 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 6763 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 6764 }, 6765 }, 6766 {/* second display */}, 6767 {/* third display */}, 6768 {/* fourth display */}, 6769 }, 6770 6771 { /* two display policy */ 6772 {/* main display */ 6773 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6774 .attached_layers_nr = 4, 6775 .attached_layers = { 6776 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 6777 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 6778 }, 6779 }, 6780 6781 {/* second display */ 6782 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6783 .attached_layers_nr = 4, 6784 .attached_layers = { 6785 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 6786 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 6787 }, 6788 }, 6789 {/* third display */}, 6790 {/* fourth display */}, 6791 }, 6792 6793 { /* three display policy */ 6794 {/* main display */ 6795 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6796 .attached_layers_nr = 3, 6797 .attached_layers = { 6798 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 6799 }, 6800 }, 6801 6802 {/* second display */ 6803 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6804 .attached_layers_nr = 3, 6805 .attached_layers = { 6806 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 6807 }, 6808 }, 6809 6810 {/* third display */ 6811 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6812 .attached_layers_nr = 2, 6813 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 6814 }, 6815 6816 {/* fourth display */}, 6817 }, 6818 6819 { /* four display policy */ 6820 {/* main display */ 6821 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6822 .attached_layers_nr = 2, 6823 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 6824 }, 6825 6826 {/* second display */ 6827 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6828 .attached_layers_nr = 2, 6829 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 6830 }, 6831 6832 {/* third display */ 6833 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6834 .attached_layers_nr = 2, 6835 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 6836 }, 6837 6838 {/* fourth display */ 6839 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6840 .attached_layers_nr = 2, 6841 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 6842 }, 6843 }, 6844 6845 }; 6846 6847 static struct vop2_win_data rk3588_win_data[8] = { 6848 { 6849 .name = "Cluster0", 6850 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6851 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 6852 .type = CLUSTER_LAYER, 6853 .win_sel_port_offset = 0, 6854 .layer_sel_win_id = { 0, 0, 0, 0 }, 6855 .reg_offset = 0, 6856 .axi_id = 0, 6857 .axi_yrgb_id = 2, 6858 .axi_uv_id = 3, 6859 .pd_id = VOP2_PD_CLUSTER0, 6860 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6861 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6862 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6863 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6864 .max_upscale_factor = 4, 6865 .max_downscale_factor = 4, 6866 }, 6867 6868 { 6869 .name = "Cluster1", 6870 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6871 .type = CLUSTER_LAYER, 6872 .win_sel_port_offset = 1, 6873 .layer_sel_win_id = { 1, 1, 1, 1 }, 6874 .reg_offset = 0x200, 6875 .axi_id = 0, 6876 .axi_yrgb_id = 6, 6877 .axi_uv_id = 7, 6878 .pd_id = VOP2_PD_CLUSTER1, 6879 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6880 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6881 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6882 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6883 .max_upscale_factor = 4, 6884 .max_downscale_factor = 4, 6885 }, 6886 6887 { 6888 .name = "Cluster2", 6889 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 6890 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 6891 .type = CLUSTER_LAYER, 6892 .win_sel_port_offset = 2, 6893 .layer_sel_win_id = { 4, 4, 4, 4 }, 6894 .reg_offset = 0x400, 6895 .axi_id = 1, 6896 .axi_yrgb_id = 2, 6897 .axi_uv_id = 3, 6898 .pd_id = VOP2_PD_CLUSTER2, 6899 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6900 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6901 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6902 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6903 .max_upscale_factor = 4, 6904 .max_downscale_factor = 4, 6905 }, 6906 6907 { 6908 .name = "Cluster3", 6909 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 6910 .type = CLUSTER_LAYER, 6911 .win_sel_port_offset = 3, 6912 .layer_sel_win_id = { 5, 5, 5, 5 }, 6913 .reg_offset = 0x600, 6914 .axi_id = 1, 6915 .axi_yrgb_id = 6, 6916 .axi_uv_id = 7, 6917 .pd_id = VOP2_PD_CLUSTER3, 6918 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6919 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6920 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6921 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6922 .max_upscale_factor = 4, 6923 .max_downscale_factor = 4, 6924 }, 6925 6926 { 6927 .name = "Esmart0", 6928 .phys_id = ROCKCHIP_VOP2_ESMART0, 6929 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 6930 .type = ESMART_LAYER, 6931 .win_sel_port_offset = 4, 6932 .layer_sel_win_id = { 2, 2, 2, 2 }, 6933 .reg_offset = 0, 6934 .axi_id = 0, 6935 .axi_yrgb_id = 0x0a, 6936 .axi_uv_id = 0x0b, 6937 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6938 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6939 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6940 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6941 .max_upscale_factor = 8, 6942 .max_downscale_factor = 8, 6943 }, 6944 6945 { 6946 .name = "Esmart1", 6947 .phys_id = ROCKCHIP_VOP2_ESMART1, 6948 .type = ESMART_LAYER, 6949 .win_sel_port_offset = 5, 6950 .layer_sel_win_id = { 3, 3, 3, 3 }, 6951 .reg_offset = 0x200, 6952 .axi_id = 0, 6953 .axi_yrgb_id = 0x0c, 6954 .axi_uv_id = 0x0d, 6955 .pd_id = VOP2_PD_ESMART, 6956 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6957 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6958 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6959 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6960 .max_upscale_factor = 8, 6961 .max_downscale_factor = 8, 6962 }, 6963 6964 { 6965 .name = "Esmart2", 6966 .phys_id = ROCKCHIP_VOP2_ESMART2, 6967 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 6968 .type = ESMART_LAYER, 6969 .win_sel_port_offset = 6, 6970 .layer_sel_win_id = { 6, 6, 6, 6 }, 6971 .reg_offset = 0x400, 6972 .axi_id = 1, 6973 .axi_yrgb_id = 0x0a, 6974 .axi_uv_id = 0x0b, 6975 .pd_id = VOP2_PD_ESMART, 6976 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6977 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6978 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6979 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6980 .max_upscale_factor = 8, 6981 .max_downscale_factor = 8, 6982 }, 6983 6984 { 6985 .name = "Esmart3", 6986 .phys_id = ROCKCHIP_VOP2_ESMART3, 6987 .type = ESMART_LAYER, 6988 .win_sel_port_offset = 7, 6989 .layer_sel_win_id = { 7, 7, 7, 7 }, 6990 .reg_offset = 0x600, 6991 .axi_id = 1, 6992 .axi_yrgb_id = 0x0c, 6993 .axi_uv_id = 0x0d, 6994 .pd_id = VOP2_PD_ESMART, 6995 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6996 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6997 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6998 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6999 .max_upscale_factor = 8, 7000 .max_downscale_factor = 8, 7001 }, 7002 }; 7003 7004 static struct dsc_error_info dsc_ecw[] = { 7005 {0x00000000, "no error detected by DSC encoder"}, 7006 {0x0030ffff, "bits per component error"}, 7007 {0x0040ffff, "multiple mode error"}, 7008 {0x0050ffff, "line buffer depth error"}, 7009 {0x0060ffff, "minor version error"}, 7010 {0x0070ffff, "picture height error"}, 7011 {0x0080ffff, "picture width error"}, 7012 {0x0090ffff, "number of slices error"}, 7013 {0x00c0ffff, "slice height Error "}, 7014 {0x00d0ffff, "slice width error"}, 7015 {0x00e0ffff, "second line BPG offset error"}, 7016 {0x00f0ffff, "non second line BPG offset error"}, 7017 {0x0100ffff, "PPS ID error"}, 7018 {0x0110ffff, "bits per pixel (BPP) Error"}, 7019 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 7020 7021 {0x01510001, "slice 0 RC buffer model overflow error"}, 7022 {0x01510002, "slice 1 RC buffer model overflow error"}, 7023 {0x01510004, "slice 2 RC buffer model overflow error"}, 7024 {0x01510008, "slice 3 RC buffer model overflow error"}, 7025 {0x01510010, "slice 4 RC buffer model overflow error"}, 7026 {0x01510020, "slice 5 RC buffer model overflow error"}, 7027 {0x01510040, "slice 6 RC buffer model overflow error"}, 7028 {0x01510080, "slice 7 RC buffer model overflow error"}, 7029 7030 {0x01610001, "slice 0 RC buffer model underflow error"}, 7031 {0x01610002, "slice 1 RC buffer model underflow error"}, 7032 {0x01610004, "slice 2 RC buffer model underflow error"}, 7033 {0x01610008, "slice 3 RC buffer model underflow error"}, 7034 {0x01610010, "slice 4 RC buffer model underflow error"}, 7035 {0x01610020, "slice 5 RC buffer model underflow error"}, 7036 {0x01610040, "slice 6 RC buffer model underflow error"}, 7037 {0x01610080, "slice 7 RC buffer model underflow error"}, 7038 7039 {0xffffffff, "unsuccessful RESET cycle status"}, 7040 {0x00a0ffff, "ICH full error precision settings error"}, 7041 {0x0020ffff, "native mode"}, 7042 }; 7043 7044 static struct dsc_error_info dsc_buffer_flow[] = { 7045 {0x00000000, "rate buffer status"}, 7046 {0x00000001, "line buffer status"}, 7047 {0x00000002, "decoder model status"}, 7048 {0x00000003, "pixel buffer status"}, 7049 {0x00000004, "balance fifo buffer status"}, 7050 {0x00000005, "syntax element fifo status"}, 7051 }; 7052 7053 static struct vop2_dsc_data rk3588_dsc_data[] = { 7054 { 7055 .id = ROCKCHIP_VOP2_DSC_8K, 7056 .pd_id = VOP2_PD_DSC_8K, 7057 .max_slice_num = 8, 7058 .max_linebuf_depth = 11, 7059 .min_bits_per_pixel = 8, 7060 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 7061 .dsc_txp_clk_name = "dsc_8k_txp_clk", 7062 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 7063 .dsc_cds_clk_name = "dsc_8k_cds_clk", 7064 }, 7065 7066 { 7067 .id = ROCKCHIP_VOP2_DSC_4K, 7068 .pd_id = VOP2_PD_DSC_4K, 7069 .max_slice_num = 2, 7070 .max_linebuf_depth = 11, 7071 .min_bits_per_pixel = 8, 7072 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 7073 .dsc_txp_clk_name = "dsc_4k_txp_clk", 7074 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 7075 .dsc_cds_clk_name = "dsc_4k_cds_clk", 7076 }, 7077 }; 7078 7079 static struct vop2_vp_data rk3588_vp_data[4] = { 7080 { 7081 .splice_vp_id = 1, 7082 .feature = VOP_FEATURE_OUTPUT_10BIT, 7083 .pre_scan_max_dly = 54, 7084 .max_dclk = 600000, 7085 .max_output = {7680, 4320}, 7086 }, 7087 { 7088 .feature = VOP_FEATURE_OUTPUT_10BIT, 7089 .pre_scan_max_dly = 54, 7090 .max_dclk = 600000, 7091 .max_output = {4096, 2304}, 7092 }, 7093 { 7094 .feature = VOP_FEATURE_OUTPUT_10BIT, 7095 .pre_scan_max_dly = 52, 7096 .max_dclk = 600000, 7097 .max_output = {4096, 2304}, 7098 }, 7099 { 7100 .feature = 0, 7101 .pre_scan_max_dly = 52, 7102 .max_dclk = 200000, 7103 .max_output = {1920, 1080}, 7104 }, 7105 }; 7106 7107 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 7108 { 7109 .id = VOP2_PD_CLUSTER0, 7110 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 7111 }, 7112 { 7113 .id = VOP2_PD_CLUSTER1, 7114 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 7115 .parent_id = VOP2_PD_CLUSTER0, 7116 }, 7117 { 7118 .id = VOP2_PD_CLUSTER2, 7119 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 7120 .parent_id = VOP2_PD_CLUSTER0, 7121 }, 7122 { 7123 .id = VOP2_PD_CLUSTER3, 7124 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 7125 .parent_id = VOP2_PD_CLUSTER0, 7126 }, 7127 { 7128 .id = VOP2_PD_ESMART, 7129 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 7130 BIT(ROCKCHIP_VOP2_ESMART2) | 7131 BIT(ROCKCHIP_VOP2_ESMART3), 7132 }, 7133 { 7134 .id = VOP2_PD_DSC_8K, 7135 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 7136 }, 7137 { 7138 .id = VOP2_PD_DSC_4K, 7139 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 7140 }, 7141 }; 7142 7143 const struct vop2_data rk3588_vop = { 7144 .version = VOP_VERSION_RK3588, 7145 .nr_vps = 4, 7146 .vp_data = rk3588_vp_data, 7147 .win_data = rk3588_win_data, 7148 .plane_mask = rk3588_vp_plane_mask[0], 7149 .plane_table = rk3588_plane_table, 7150 .pd = rk3588_vop_pd_data, 7151 .dsc = rk3588_dsc_data, 7152 .dsc_error_ecw = dsc_ecw, 7153 .dsc_error_buffer_flow = dsc_buffer_flow, 7154 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 7155 .nr_layers = 8, 7156 .nr_mixers = 7, 7157 .nr_gammas = 4, 7158 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 7159 .nr_dscs = 2, 7160 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 7161 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 7162 .dump_regs = rk3588_dump_regs, 7163 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 7164 }; 7165 7166 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 7167 .preinit = rockchip_vop2_preinit, 7168 .prepare = rockchip_vop2_prepare, 7169 .init = rockchip_vop2_init, 7170 .set_plane = rockchip_vop2_set_plane, 7171 .enable = rockchip_vop2_enable, 7172 .disable = rockchip_vop2_disable, 7173 .fixup_dts = rockchip_vop2_fixup_dts, 7174 .send_mcu_cmd = rockchip_vop2_send_mcu_cmd, 7175 .check = rockchip_vop2_check, 7176 .mode_valid = rockchip_vop2_mode_valid, 7177 .mode_fixup = rockchip_vop2_mode_fixup, 7178 .plane_check = rockchip_vop2_plane_check, 7179 .regs_dump = rockchip_vop2_regs_dump, 7180 .active_regs_dump = rockchip_vop2_active_regs_dump, 7181 .apply_soft_te = rockchip_vop2_apply_soft_te, 7182 }; 7183