xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 53bf622846affc6d5db8f7445bb8b6368eec20f8)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <asm/arch/clock.h>
21 #include <asm/gpio.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 #include <dm/of_access.h>
33 
34 #include "rockchip_display.h"
35 #include "rockchip_crtc.h"
36 #include "rockchip_connector.h"
37 #include "rockchip_phy.h"
38 #include "rockchip_post_csc.h"
39 
40 /* System registers definition */
41 #define RK3568_REG_CFG_DONE			0x000
42 #define	CFG_DONE_EN				BIT(15)
43 
44 #define RK3568_VERSION_INFO			0x004
45 #define EN_MASK					1
46 
47 #define RK3568_AUTO_GATING_CTRL			0x008
48 #define AUTO_GATING_EN_SHIFT			31
49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT		14
50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT		7
51 
52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD		0x014
53 #define AXI0_PORT_URGENCY_EN_SHIFT		24
54 
55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD		0x018
56 #define AXI1_PORT_URGENCY_EN_SHIFT		24
57 
58 #define RK3576_SYS_MMU_CTRL			0x020
59 #define RKMMU_V2_EN_SHIFT			0
60 #define RKMMU_V2_SEL_AXI_SHIFT			1
61 
62 #define RK3568_SYS_AXI_LUT_CTRL			0x024
63 #define LUT_DMA_EN_SHIFT			0
64 #define DSP_VS_T_SEL_SHIFT			16
65 
66 #define RK3568_DSP_IF_EN			0x028
67 #define RGB_EN_SHIFT				0
68 #define RK3588_DP0_EN_SHIFT			0
69 #define RK3588_DP1_EN_SHIFT			1
70 #define RK3588_RGB_EN_SHIFT			8
71 #define HDMI0_EN_SHIFT				1
72 #define EDP0_EN_SHIFT				3
73 #define RK3588_EDP0_EN_SHIFT			2
74 #define RK3588_HDMI0_EN_SHIFT			3
75 #define MIPI0_EN_SHIFT				4
76 #define RK3588_EDP1_EN_SHIFT			4
77 #define RK3588_HDMI1_EN_SHIFT			5
78 #define RK3588_MIPI0_EN_SHIFT			6
79 #define MIPI1_EN_SHIFT				20
80 #define RK3588_MIPI1_EN_SHIFT			7
81 #define LVDS0_EN_SHIFT				5
82 #define LVDS1_EN_SHIFT				24
83 #define BT1120_EN_SHIFT				6
84 #define BT656_EN_SHIFT				7
85 #define IF_MUX_MASK				3
86 #define RGB_MUX_SHIFT				8
87 #define HDMI0_MUX_SHIFT				10
88 #define RK3588_DP0_MUX_SHIFT			12
89 #define RK3588_DP1_MUX_SHIFT			14
90 #define EDP0_MUX_SHIFT				14
91 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
92 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
93 #define MIPI0_MUX_SHIFT				16
94 #define RK3588_MIPI0_MUX_SHIFT			20
95 #define MIPI1_MUX_SHIFT				21
96 #define LVDS0_MUX_SHIFT				18
97 #define LVDS1_MUX_SHIFT				25
98 
99 #define RK3576_SYS_PORT_CTRL			0x028
100 #define VP_INTR_MERGE_EN_SHIFT			14
101 #define INTERLACE_FRM_REG_DONE_MASK		0x7
102 #define INTERLACE_FRM_REG_DONE_SHIFT		0
103 
104 #define RK3568_DSP_IF_CTRL			0x02c
105 #define LVDS_DUAL_EN_SHIFT			0
106 #define RK3588_BT656_UV_SWAP_SHIFT		0
107 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
108 #define RK3588_BT656_YC_SWAP_SHIFT		1
109 #define LVDS_DUAL_SWAP_EN_SHIFT			2
110 #define BT656_UV_SWAP				4
111 #define RK3588_BT1120_UV_SWAP_SHIFT		4
112 #define BT656_YC_SWAP				5
113 #define RK3588_BT1120_YC_SWAP_SHIFT		5
114 #define BT656_DCLK_POL				6
115 #define RK3588_HDMI_DUAL_EN_SHIFT		8
116 #define RK3588_EDP_DUAL_EN_SHIFT		8
117 #define RK3588_DP_DUAL_EN_SHIFT			9
118 #define RK3568_MIPI_DUAL_EN_SHIFT		10
119 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
120 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
121 
122 #define RK3568_DSP_IF_POL			0x030
123 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
124 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
125 #define IF_CTRL_MIPI_PIN_POL_MASK		0x7
126 #define IF_CTRL_MIPI_PIN_POL_SHIFT		16
127 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
128 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
129 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
130 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
131 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
132 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
133 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
134 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
135 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
136 
137 #define RK3562_MIPI_DCLK_POL_SHIFT		15
138 #define RK3562_MIPI_PIN_POL_SHIFT		12
139 #define RK3562_IF_PIN_POL_MASK			0x7
140 
141 #define RK3588_DP0_PIN_POL_SHIFT		8
142 #define RK3588_DP1_PIN_POL_SHIFT		12
143 #define RK3588_IF_PIN_POL_MASK			0x7
144 
145 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
146 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
147 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
148 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
149 #define MIPI0_PIXCLK_DIV_SHIFT			24
150 #define MIPI1_PIXCLK_DIV_SHIFT			26
151 
152 #define RK3576_SYS_CLUSTER_PD_CTRL		0x030
153 #define RK3576_CLUSTER_PD_EN_SHIFT		0
154 
155 #define RK3588_SYS_PD_CTRL			0x034
156 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
157 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
158 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
159 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
160 #define RK3588_DSC_8K_PD_EN_SHIFT		5
161 #define RK3588_DSC_4K_PD_EN_SHIFT		6
162 #define RK3588_ESMART_PD_EN_SHIFT		7
163 
164 #define RK3576_SYS_ESMART_PD_CTRL		0x034
165 #define RK3576_ESMART_PD_EN_SHIFT		0
166 #define RK3576_ESMART_LB_MODE_SEL_SHIFT		6
167 #define RK3576_ESMART_LB_MODE_SEL_MASK		0x3
168 
169 #define RK3568_SYS_OTP_WIN_EN			0x50
170 #define OTP_WIN_EN_SHIFT			0
171 #define RK3568_SYS_LUT_PORT_SEL			0x58
172 #define GAMMA_PORT_SEL_MASK			0x3
173 #define GAMMA_PORT_SEL_SHIFT			0
174 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
175 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
176 #define PORT_MERGE_EN_SHIFT			16
177 #define ESMART_LB_MODE_SEL_MASK			0x3
178 #define ESMART_LB_MODE_SEL_SHIFT		26
179 
180 #define RK3568_VP0_LINE_FLAG			0x70
181 #define RK3568_VP1_LINE_FLAG			0x74
182 #define RK3568_VP2_LINE_FLAG			0x78
183 #define RK3568_SYS0_INT_EN			0x80
184 #define RK3568_SYS0_INT_CLR			0x84
185 #define RK3568_SYS0_INT_STATUS			0x88
186 #define RK3568_SYS1_INT_EN			0x90
187 #define RK3568_SYS1_INT_CLR			0x94
188 #define RK3568_SYS1_INT_STATUS			0x98
189 #define RK3568_VP0_INT_EN			0xA0
190 #define RK3568_VP0_INT_CLR			0xA4
191 #define RK3568_VP0_INT_STATUS			0xA8
192 #define RK3568_VP1_INT_EN			0xB0
193 #define RK3568_VP1_INT_CLR			0xB4
194 #define RK3568_VP1_INT_STATUS			0xB8
195 #define RK3568_VP2_INT_EN			0xC0
196 #define RK3568_VP2_INT_CLR			0xC4
197 #define RK3568_VP2_INT_STATUS			0xC8
198 #define RK3568_VP2_INT_RAW_STATUS		0xCC
199 #define RK3588_VP3_INT_EN			0xD0
200 #define RK3588_VP3_INT_CLR			0xD4
201 #define RK3588_VP3_INT_STATUS			0xD8
202 #define RK3576_WB_CTRL				0x100
203 #define RK3576_WB_XSCAL_FACTOR			0x104
204 #define RK3576_WB_YRGB_MST			0x108
205 #define RK3576_WB_CBR_MST			0x10C
206 #define RK3576_WB_VIR_STRIDE			0x110
207 #define RK3576_WB_TIMEOUT_CTRL			0x114
208 #define RK3576_MIPI0_IF_CTRL			0x180
209 #define RK3576_IF_OUT_EN_SHIFT			0
210 #define RK3576_IF_CLK_OUT_EN_SHIFT		1
211 #define RK3576_IF_PORT_SEL_SHIFT		2
212 #define RK3576_IF_PORT_SEL_MASK			0x3
213 #define RK3576_IF_PIN_POL_SHIFT			4
214 #define RK3576_IF_PIN_POL_MASK			0x7
215 #define RK3576_IF_SPLIT_EN_SHIFT		8
216 #define RK3576_IF_DATA1_SEL_SHIFT		9
217 #define RK3576_MIPI_CMD_MODE_SHIFT		11
218 #define RK3576_IF_DCLK_SEL_SHIFT		21
219 #define RK3576_IF_DCLK_SEL_MASK			0x1
220 #define RK3576_IF_PIX_CLK_SEL_SHIFT		20
221 #define RK3576_IF_PIX_CLK_SEL_MASK		0x1
222 #define RK3576_IF_REGDONE_IMD_EN_SHIFT		31
223 #define RK3576_HDMI0_IF_CTRL			0x184
224 #define RK3576_EDP0_IF_CTRL			0x188
225 #define RK3576_DP0_IF_CTRL			0x18C
226 #define RK3576_RGB_IF_CTRL			0x194
227 #define RK3576_BT656_OUT_EN_SHIFT		12
228 #define RK3576_BT656_UV_SWAP_SHIFT		13
229 #define RK3576_BT656_YC_SWAP_SHIFT		14
230 #define RK3576_BT1120_OUT_EN_SHIFT		16
231 #define RK3576_BT1120_UV_SWAP_SHIFT		17
232 #define RK3576_BT1120_YC_SWAP_SHIFT		18
233 #define RK3576_DP1_IF_CTRL			0x1A4
234 #define RK3576_DP2_IF_CTRL			0x1B0
235 
236 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
237 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
238 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
239 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
240 
241 #define RK3568_SYS_STATUS0			0x60
242 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
243 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
244 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
245 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
246 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
247 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
248 #define RK3588_ESMART_PD_STATUS_SHIFT		15
249 
250 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
251 #define LINE_FLAG_NUM_MASK			0x1fff
252 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
253 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
254 
255 /* DSC CTRL registers definition */
256 #define RK3588_DSC_8K_SYS_CTRL			0x200
257 #define DSC_PORT_SEL_MASK			0x3
258 #define DSC_PORT_SEL_SHIFT			0
259 #define DSC_MAN_MODE_MASK			0x1
260 #define DSC_MAN_MODE_SHIFT			2
261 #define DSC_INTERFACE_MODE_MASK			0x3
262 #define DSC_INTERFACE_MODE_SHIFT		4
263 #define DSC_PIXEL_NUM_MASK			0x3
264 #define DSC_PIXEL_NUM_SHIFT			6
265 #define DSC_PXL_CLK_DIV_MASK			0x1
266 #define DSC_PXL_CLK_DIV_SHIFT			8
267 #define DSC_CDS_CLK_DIV_MASK			0x3
268 #define DSC_CDS_CLK_DIV_SHIFT			12
269 #define DSC_TXP_CLK_DIV_MASK			0x3
270 #define DSC_TXP_CLK_DIV_SHIFT			14
271 #define DSC_INIT_DLY_MODE_MASK			0x1
272 #define DSC_INIT_DLY_MODE_SHIFT			16
273 #define DSC_SCAN_EN_SHIFT			17
274 #define DSC_HALT_EN_SHIFT			18
275 
276 #define RK3588_DSC_8K_RST			0x204
277 #define RST_DEASSERT_MASK			0x1
278 #define RST_DEASSERT_SHIFT			0
279 
280 #define RK3588_DSC_8K_CFG_DONE			0x208
281 #define DSC_CFG_DONE_SHIFT			0
282 
283 #define RK3588_DSC_8K_INIT_DLY			0x20C
284 #define DSC_INIT_DLY_NUM_MASK			0xffff
285 #define DSC_INIT_DLY_NUM_SHIFT			0
286 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
287 
288 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
289 #define DSC_HTOTAL_PW_MASK			0xffffffff
290 #define DSC_HTOTAL_PW_SHIFT			0
291 
292 #define RK3588_DSC_8K_HACT_ST_END		0x214
293 #define DSC_HACT_ST_END_MASK			0xffffffff
294 #define DSC_HACT_ST_END_SHIFT			0
295 
296 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
297 #define DSC_VTOTAL_PW_MASK			0xffffffff
298 #define DSC_VTOTAL_PW_SHIFT			0
299 
300 #define RK3588_DSC_8K_VACT_ST_END		0x21C
301 #define DSC_VACT_ST_END_MASK			0xffffffff
302 #define DSC_VACT_ST_END_SHIFT			0
303 
304 #define RK3588_DSC_8K_STATUS			0x220
305 
306 /* Overlay registers definition    */
307 #define RK3528_OVL_SYS				0x500
308 #define RK3528_OVL_SYS_PORT_SEL			0x504
309 #define RK3528_OVL_SYS_GATING_EN		0x508
310 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
311 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
312 #define ESMART_DLY_NUM_MASK			0xff
313 #define ESMART_DLY_NUM_SHIFT			0
314 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
315 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
316 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
317 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
318 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
319 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
320 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
321 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL	0x540
322 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL	0x544
323 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL	0x548
324 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL	0x54c
325 
326 #define RK3528_OVL_PORT0_CTRL			0x600
327 #define RK3568_OVL_CTRL				0x600
328 #define OVL_MODE_SEL_MASK			0x1
329 #define OVL_MODE_SEL_SHIFT			0
330 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
331 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
332 #define RK3568_OVL_LAYER_SEL			0x604
333 #define LAYER_SEL_MASK				0xf
334 
335 #define RK3568_OVL_PORT_SEL			0x608
336 #define PORT_MUX_MASK				0xf
337 #define PORT_MUX_SHIFT				0
338 #define LAYER_SEL_PORT_MASK			0x3
339 #define LAYER_SEL_PORT_SHIFT			16
340 
341 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
342 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
343 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
344 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
345 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
346 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
347 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
348 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
349 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
350 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
351 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
352 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
353 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
354 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
355 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
356 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
357 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
358 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
359 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
360 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
361 #define RK3576_EXTRA_SRC_COLOR_CTRL		0x650
362 #define RK3576_EXTRA_DST_COLOR_CTRL		0x654
363 #define RK3576_EXTRA_SRC_ALPHA_CTRL		0x658
364 #define RK3576_EXTRA_DST_ALPHA_CTRL		0x65C
365 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
366 #define RK3528_HDR_DST_COLOR_CTRL		0x664
367 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
368 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
369 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
370 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
371 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
372 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
373 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
374 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
375 #define BG_MIX_CTRL_MASK			0xff
376 #define BG_MIX_CTRL_SHIFT			24
377 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
378 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
379 #define RK3568_CLUSTER_DLY_NUM			0x6F0
380 #define RK3568_SMART_DLY_NUM			0x6F8
381 
382 #define RK3528_OVL_PORT1_CTRL			0x700
383 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
384 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
385 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
386 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
387 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
388 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
389 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
390 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
391 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
392 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
393 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
394 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
395 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
396 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
397 #define RK3576_OVL_PORT2_CTRL			0x800
398 #define RK3576_OVL_PORT2_LAYER_SEL		0x804
399 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL	0x820
400 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL	0x824
401 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL	0x828
402 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL	0x82C
403 #define RK3576_OVL_PORT2_BG_MIX_CTRL		0x870
404 
405 /* Video Port registers definition */
406 #define RK3568_VP0_DSP_CTRL			0xC00
407 #define OUT_MODE_MASK				0xf
408 #define OUT_MODE_SHIFT				0
409 #define DATA_SWAP_MASK				0x1f
410 #define DATA_SWAP_SHIFT				8
411 #define DSP_BG_SWAP				0x1
412 #define DSP_RB_SWAP				0x2
413 #define DSP_RG_SWAP				0x4
414 #define DSP_DELTA_SWAP				0x8
415 #define CORE_DCLK_DIV_EN_SHIFT			4
416 #define P2I_EN_SHIFT				5
417 #define DSP_FILED_POL				6
418 #define INTERLACE_EN_SHIFT			7
419 #define DSP_X_MIR_EN_SHIFT			13
420 #define POST_DSP_OUT_R2Y_SHIFT			15
421 #define PRE_DITHER_DOWN_EN_SHIFT		16
422 #define DITHER_DOWN_EN_SHIFT			17
423 #define DITHER_DOWN_SEL_SHIFT			18
424 #define DITHER_DOWN_SEL_MASK			0x3
425 #define DITHER_DOWN_MODE_SHIFT			20
426 #define GAMMA_UPDATE_EN_SHIFT			22
427 #define DSP_LUT_EN_SHIFT			28
428 
429 #define STANDBY_EN_SHIFT			31
430 
431 #define RK3568_VP0_MIPI_CTRL			0xC04
432 #define DCLK_DIV2_SHIFT				4
433 #define DCLK_DIV2_MASK				0x3
434 #define MIPI_DUAL_EN_SHIFT			20
435 #define MIPI_DUAL_SWAP_EN_SHIFT			21
436 #define EDPI_TE_EN				28
437 #define EDPI_WMS_HOLD_EN			30
438 #define EDPI_WMS_FS				31
439 
440 
441 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
442 #define POST_URGENCY_EN_SHIFT			8
443 #define POST_URGENCY_THL_SHIFT			16
444 #define POST_URGENCY_THL_MASK			0xf
445 #define POST_URGENCY_THH_SHIFT			20
446 #define POST_URGENCY_THH_MASK			0xf
447 
448 #define RK3568_VP0_DCLK_SEL			0xC0C
449 #define RK3576_DCLK_CORE_SEL_SHIFT		0
450 #define RK3576_DCLK_OUT_SEL_SHIFT		2
451 
452 #define RK3568_VP0_3D_LUT_CTRL			0xC10
453 #define VP0_3D_LUT_EN_SHIFT				0
454 #define VP0_3D_LUT_UPDATE_SHIFT			2
455 
456 #define RK3588_VP0_CLK_CTRL			0xC0C
457 #define DCLK_CORE_DIV_SHIFT			0
458 #define DCLK_OUT_DIV_SHIFT			2
459 
460 #define RK3568_VP0_3D_LUT_MST			0xC20
461 
462 #define RK3568_VP0_DSP_BG			0xC2C
463 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
464 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
465 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
466 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
467 #define RK3568_VP0_POST_SCL_CTRL		0xC40
468 #define RK3568_VP0_POST_SCALE_MASK		0x3
469 #define RK3568_VP0_POST_SCALE_SHIFT		0
470 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
471 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
472 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
473 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
474 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
475 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
476 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
477 
478 #define RK3568_VP0_BCSH_CTRL			0xC60
479 #define BCSH_CTRL_Y2R_SHIFT			0
480 #define BCSH_CTRL_Y2R_MASK			0x1
481 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
482 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
483 #define BCSH_CTRL_R2Y_SHIFT			4
484 #define BCSH_CTRL_R2Y_MASK			0x1
485 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
486 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
487 
488 #define RK3568_VP0_BCSH_BCS			0xC64
489 #define BCSH_BRIGHTNESS_SHIFT			0
490 #define BCSH_BRIGHTNESS_MASK			0xFF
491 #define BCSH_CONTRAST_SHIFT			8
492 #define BCSH_CONTRAST_MASK			0x1FF
493 #define BCSH_SATURATION_SHIFT			20
494 #define BCSH_SATURATION_MASK			0x3FF
495 #define BCSH_OUT_MODE_SHIFT			30
496 #define BCSH_OUT_MODE_MASK			0x3
497 
498 #define RK3568_VP0_BCSH_H			0xC68
499 #define BCSH_SIN_HUE_SHIFT			0
500 #define BCSH_SIN_HUE_MASK			0x1FF
501 #define BCSH_COS_HUE_SHIFT			16
502 #define BCSH_COS_HUE_MASK			0x1FF
503 
504 #define RK3568_VP0_BCSH_COLOR			0xC6C
505 #define BCSH_EN_SHIFT				31
506 #define BCSH_EN_MASK				1
507 
508 #define RK3576_VP0_POST_DITHER_FRC_0		0xCA0
509 #define RK3576_VP0_POST_DITHER_FRC_1		0xCA4
510 #define RK3576_VP0_POST_DITHER_FRC_2		0xCA8
511 
512 #define RK3528_VP0_ACM_CTRL			0xCD0
513 #define POST_CSC_COE00_MASK			0xFFFF
514 #define POST_CSC_COE00_SHIFT			16
515 #define POST_R2Y_MODE_MASK			0x7
516 #define POST_R2Y_MODE_SHIFT			8
517 #define POST_CSC_MODE_MASK			0x7
518 #define POST_CSC_MODE_SHIFT			3
519 #define POST_R2Y_EN_MASK			0x1
520 #define POST_R2Y_EN_SHIFT			2
521 #define POST_CSC_EN_MASK			0x1
522 #define POST_CSC_EN_SHIFT			1
523 #define POST_ACM_BYPASS_EN_MASK			0x1
524 #define POST_ACM_BYPASS_EN_SHIFT		0
525 #define RK3528_VP0_CSC_COE01_02			0xCD4
526 #define RK3528_VP0_CSC_COE10_11			0xCD8
527 #define RK3528_VP0_CSC_COE12_20			0xCDC
528 #define RK3528_VP0_CSC_COE21_22			0xCE0
529 #define RK3528_VP0_CSC_OFFSET0			0xCE4
530 #define RK3528_VP0_CSC_OFFSET1			0xCE8
531 #define RK3528_VP0_CSC_OFFSET2			0xCEC
532 
533 #define RK3562_VP0_MCU_CTRL			0xCF8
534 #define MCU_TYPE_SHIFT				31
535 #define MCU_BYPASS_SHIFT			30
536 #define MCU_RS_SHIFT				29
537 #define MCU_FRAME_ST_SHIFT			28
538 #define MCU_HOLD_MODE_SHIFT			27
539 #define MCU_CLK_SEL_SHIFT			26
540 #define MCU_CLK_SEL_MASK			0x1
541 #define MCU_RW_PEND_SHIFT			20
542 #define MCU_RW_PEND_MASK			0x3F
543 #define MCU_RW_PST_SHIFT			16
544 #define MCU_RW_PST_MASK				0xF
545 #define MCU_CS_PEND_SHIFT			10
546 #define MCU_CS_PEND_MASK			0x3F
547 #define MCU_CS_PST_SHIFT			6
548 #define MCU_CS_PST_MASK				0xF
549 #define MCU_PIX_TOTAL_SHIFT			0
550 #define MCU_PIX_TOTAL_MASK			0x3F
551 
552 #define RK3562_VP0_MCU_RW_BYPASS_PORT		0xCFC
553 #define MCU_WRITE_DATA_BYPASS_SHIFT		0
554 #define MCU_WRITE_DATA_BYPASS_MASK		0xFFFFFFFF
555 
556 #define RK3568_VP1_DSP_CTRL			0xD00
557 #define RK3568_VP1_MIPI_CTRL			0xD04
558 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
559 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
560 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
561 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
562 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
563 #define RK3568_VP1_POST_SCL_CTRL		0xD40
564 #define RK3568_VP1_DSP_HACT_INFO		0xD34
565 #define RK3568_VP1_DSP_VACT_INFO		0xD38
566 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
567 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
568 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
569 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
570 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
571 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
572 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
573 
574 #define RK3568_VP2_DSP_CTRL			0xE00
575 #define RK3568_VP2_MIPI_CTRL			0xE04
576 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
577 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
578 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
579 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
580 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
581 #define RK3568_VP2_POST_SCL_CTRL		0xE40
582 #define RK3568_VP2_DSP_HACT_INFO		0xE34
583 #define RK3568_VP2_DSP_VACT_INFO		0xE38
584 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
585 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
586 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
587 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
588 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
589 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
590 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
591 #define RK3568_VP2_BCSH_CTRL			0xE60
592 #define RK3568_VP2_BCSH_BCS			0xE64
593 #define RK3568_VP2_BCSH_H			0xE68
594 #define RK3568_VP2_BCSH_COLOR_BAR		0xE6C
595 #define RK3576_VP2_MCU_CTRL			0xEF8
596 #define RK3576_VP2_MCU_RW_BYPASS_PORT		0xEFC
597 
598 /* Cluster0 register definition */
599 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
600 #define CLUSTER_YUV2RGB_EN_SHIFT		8
601 #define CLUSTER_RGB2YUV_EN_SHIFT		9
602 #define CLUSTER_CSC_MODE_SHIFT			10
603 #define CLUSTER_DITHER_UP_EN_SHIFT		18
604 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
605 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
606 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
607 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
608 #define AVG2_MASK				0x1
609 #define CLUSTER_AVG2_SHIFT			18
610 #define AVG4_MASK				0x1
611 #define CLUSTER_AVG4_SHIFT			19
612 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
613 #define CLUSTER_XGT_EN_SHIFT			24
614 #define XGT_MODE_MASK				0x3
615 #define CLUSTER_XGT_MODE_SHIFT			25
616 #define CLUSTER_XAVG_EN_SHIFT			27
617 #define CLUSTER_YRGB_GT2_SHIFT			28
618 #define CLUSTER_YRGB_GT4_SHIFT			29
619 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
620 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
621 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
622 #define CLUSTER_AXI_UV_ID_MASK			0x1f
623 #define CLUSTER_AXI_UV_ID_SHIFT			5
624 
625 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
626 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
627 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
628 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
629 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
630 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
631 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
632 #define RK3576_CLUSTER0_WIN0_ZME_CTRL		0x1040
633 #define WIN0_ZME_DERING_EN_SHIFT		3
634 #define WIN0_ZME_GATING_EN_SHIFT		31
635 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA	0x1044
636 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
637 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
638 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
639 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
640 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
641 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
642 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
643 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
644 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET	0x1078
645 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE	0x107C
646 
647 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
648 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
649 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
650 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
651 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
652 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
653 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
654 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
655 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
656 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
657 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
658 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
659 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
660 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
661 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
662 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
663 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET	0x10F8
664 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE	0x10FC
665 
666 #define RK3568_CLUSTER0_CTRL			0x1100
667 #define CLUSTER_EN_SHIFT			0
668 #define CLUSTER_AXI_ID_MASK			0x1
669 #define CLUSTER_AXI_ID_SHIFT			13
670 #define RK3576_CLUSTER0_PORT_SEL		0x11F4
671 #define CLUSTER_PORT_SEL_SHIFT			0
672 #define CLUSTER_PORT_SEL_MASK			0x3
673 #define RK3576_CLUSTER0_DLY_NUM			0x11F8
674 #define CLUSTER_WIN0_DLY_NUM_SHIFT		0
675 #define CLUSTER_WIN0_DLY_NUM_MASK		0xff
676 #define CLUSTER_WIN1_DLY_NUM_SHIFT		0
677 #define CLUSTER_WIN1_DLY_NUM_MASK		0xff
678 
679 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
680 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
681 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
682 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
683 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
684 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
685 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
686 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
687 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
688 #define RK3576_CLUSTER1_WIN0_ZME_CTRL		0x1240
689 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA	0x1244
690 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
691 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
692 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
693 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
694 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
695 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
696 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
697 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET	0x1278
698 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE	0x127C
699 
700 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
701 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
702 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
703 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
704 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
705 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
706 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
707 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
708 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
709 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
710 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
711 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
712 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
713 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
714 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
715 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
716 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET	0x12F8
717 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE	0x12FC
718 
719 #define RK3568_CLUSTER1_CTRL			0x1300
720 #define RK3576_CLUSTER1_PORT_SEL		0x13F4
721 #define RK3576_CLUSTER1_DLY_NUM			0x13F8
722 
723 /* Esmart register definition */
724 #define RK3568_ESMART0_CTRL0			0x1800
725 #define RGB2YUV_EN_SHIFT			1
726 #define CSC_MODE_SHIFT				2
727 #define CSC_MODE_MASK				0x3
728 #define ESMART_LB_SELECT_SHIFT			12
729 #define ESMART_LB_SELECT_MASK			0x3
730 
731 #define RK3568_ESMART0_CTRL1			0x1804
732 #define ESMART_AXI_YRGB_ID_MASK			0x1f
733 #define ESMART_AXI_YRGB_ID_SHIFT		4
734 #define ESMART_AXI_UV_ID_MASK			0x1f
735 #define ESMART_AXI_UV_ID_SHIFT			12
736 #define YMIRROR_EN_SHIFT			31
737 
738 #define RK3568_ESMART0_AXI_CTRL			0x1808
739 #define ESMART_AXI_ID_MASK			0x1
740 #define ESMART_AXI_ID_SHIFT			1
741 
742 #define RK3568_ESMART0_REGION0_CTRL		0x1810
743 #define WIN_EN_SHIFT				0
744 #define WIN_FORMAT_MASK				0x1f
745 #define WIN_FORMAT_SHIFT			1
746 #define REGION0_DITHER_UP_EN_SHIFT		12
747 #define REGION0_RB_SWAP_SHIFT			14
748 #define ESMART_XAVG_EN_SHIFT			20
749 #define ESMART_XGT_EN_SHIFT			21
750 #define ESMART_XGT_MODE_SHIFT			22
751 
752 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
753 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
754 #define RK3568_ESMART0_REGION0_VIR		0x181C
755 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
756 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
757 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
758 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
759 #define YRGB_XSCL_MODE_MASK			0x3
760 #define YRGB_XSCL_MODE_SHIFT			0
761 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
762 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
763 #define YRGB_YSCL_MODE_MASK			0x3
764 #define YRGB_YSCL_MODE_SHIFT			4
765 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
766 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
767 
768 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
769 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
770 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
771 #define RK3568_ESMART0_REGION1_CTRL		0x1840
772 #define YRGB_GT2_MASK				0x1
773 #define YRGB_GT2_SHIFT				8
774 #define YRGB_GT4_MASK				0x1
775 #define YRGB_GT4_SHIFT				9
776 
777 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
778 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
779 #define RK3568_ESMART0_REGION1_VIR		0x184C
780 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
781 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
782 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
783 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
784 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
785 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
786 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
787 #define RK3568_ESMART0_REGION2_CTRL		0x1870
788 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
789 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
790 #define RK3568_ESMART0_REGION2_VIR		0x187C
791 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
792 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
793 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
794 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
795 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
796 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
797 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
798 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
799 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
800 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
801 #define RK3568_ESMART0_REGION3_VIR		0x18AC
802 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
803 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
804 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
805 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
806 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
807 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
808 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
809 #define RK3568_ESMART0_COLOR_KEY_CTRL		0x18D0
810 #define RK3576_ESMART0_ALPHA_MAP		0x18D8
811 #define RK3576_ESMART0_PORT_SEL			0x18F4
812 #define ESMART_PORT_SEL_SHIFT			0
813 #define ESMART_PORT_SEL_MASK			0x3
814 #define RK3576_ESMART0_DLY_NUM			0x18F8
815 
816 #define RK3568_ESMART1_CTRL0			0x1A00
817 #define RK3568_ESMART1_CTRL1			0x1A04
818 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
819 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
820 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
821 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
822 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
823 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
824 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
825 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
826 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
827 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
828 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
829 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
830 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
831 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
832 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
833 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
834 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
835 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
836 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
837 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
838 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
839 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
840 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
841 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
842 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
843 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
844 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
845 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
846 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
847 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
848 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
849 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
850 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
851 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
852 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
853 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
854 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
855 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
856 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
857 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
858 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
859 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
860 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
861 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
862 #define RK3576_ESMART1_ALPHA_MAP		0x1AD8
863 #define RK3576_ESMART1_PORT_SEL			0x1AF4
864 #define RK3576_ESMART1_DLY_NUM			0x1AF8
865 
866 #define RK3568_SMART0_CTRL0			0x1C00
867 #define RK3568_SMART0_CTRL1			0x1C04
868 #define RK3568_SMART0_REGION0_CTRL		0x1C10
869 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
870 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
871 #define RK3568_SMART0_REGION0_VIR		0x1C1C
872 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
873 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
874 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
875 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
876 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
877 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
878 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
879 #define RK3568_SMART0_REGION1_CTRL		0x1C40
880 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
881 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
882 #define RK3568_SMART0_REGION1_VIR		0x1C4C
883 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
884 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
885 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
886 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
887 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
888 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
889 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
890 #define RK3568_SMART0_REGION2_CTRL		0x1C70
891 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
892 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
893 #define RK3568_SMART0_REGION2_VIR		0x1C7C
894 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
895 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
896 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
897 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
898 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
899 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
900 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
901 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
902 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
903 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
904 #define RK3568_SMART0_REGION3_VIR		0x1CAC
905 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
906 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
907 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
908 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
909 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
910 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
911 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
912 #define RK3576_ESMART2_ALPHA_MAP		0x1CD8
913 #define RK3576_ESMART2_PORT_SEL			0x1CF4
914 #define RK3576_ESMART2_DLY_NUM			0x1CF8
915 
916 #define RK3568_SMART1_CTRL0			0x1E00
917 #define RK3568_SMART1_CTRL1			0x1E04
918 #define RK3568_SMART1_REGION0_CTRL		0x1E10
919 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
920 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
921 #define RK3568_SMART1_REGION0_VIR		0x1E1C
922 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
923 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
924 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
925 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
926 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
927 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
928 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
929 #define RK3568_SMART1_REGION1_CTRL		0x1E40
930 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
931 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
932 #define RK3568_SMART1_REGION1_VIR		0x1E4C
933 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
934 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
935 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
936 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
937 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
938 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
939 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
940 #define RK3568_SMART1_REGION2_CTRL		0x1E70
941 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
942 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
943 #define RK3568_SMART1_REGION2_VIR		0x1E7C
944 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
945 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
946 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
947 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
948 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
949 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
950 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
951 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
952 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
953 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
954 #define RK3568_SMART1_REGION3_VIR		0x1EAC
955 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
956 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
957 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
958 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
959 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
960 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
961 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
962 #define RK3576_ESMART3_ALPHA_MAP		0x1ED8
963 #define RK3576_ESMART3_PORT_SEL			0x1EF4
964 #define RK3576_ESMART3_DLY_NUM			0x1EF8
965 
966 /* HDR register definition */
967 #define RK3568_HDR_LUT_CTRL			0x2000
968 
969 #define RK3588_VP3_DSP_CTRL			0xF00
970 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
971 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
972 
973 /* DSC 8K/4K register definition */
974 #define RK3588_DSC_8K_PPS0_3			0x4000
975 #define RK3588_DSC_8K_CTRL0			0x40A0
976 #define DSC_EN_SHIFT				0
977 #define DSC_RBIT_SHIFT				2
978 #define DSC_RBYT_SHIFT				3
979 #define DSC_FLAL_SHIFT				4
980 #define DSC_MER_SHIFT				5
981 #define DSC_EPB_SHIFT				6
982 #define DSC_EPL_SHIFT				7
983 #define DSC_NSLC_MASK				0x7
984 #define DSC_NSLC_SHIFT				16
985 #define DSC_SBO_SHIFT				28
986 #define DSC_IFEP_SHIFT				29
987 #define DSC_PPS_UPD_SHIFT			31
988 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
989 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
990 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
991 
992 #define RK3588_DSC_8K_CTRL1			0x40A4
993 #define RK3588_DSC_8K_STS0			0x40A8
994 #define RK3588_DSC_8K_ERS			0x40C4
995 
996 #define RK3588_DSC_4K_PPS0_3			0x4100
997 #define RK3588_DSC_4K_CTRL0			0x41A0
998 #define RK3588_DSC_4K_CTRL1			0x41A4
999 #define RK3588_DSC_4K_STS0			0x41A8
1000 #define RK3588_DSC_4K_ERS			0x41C4
1001 
1002 /* RK3528 HDR register definition */
1003 #define RK3528_HDR_LUT_CTRL			0x2000
1004 
1005 /* RK3528 ACM register definition */
1006 #define RK3528_ACM_CTRL				0x6400
1007 #define RK3528_ACM_DELTA_RANGE			0x6404
1008 #define RK3528_ACM_FETCH_START			0x6408
1009 #define RK3528_ACM_FETCH_DONE			0x6420
1010 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
1011 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
1012 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
1013 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
1014 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
1015 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
1016 
1017 #define RK3568_MAX_REG				0x1ED0
1018 
1019 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
1020 #define RK3568_GRF_VO_CON1			0x0364
1021 #define GRF_BT656_CLK_INV_SHIFT			1
1022 #define GRF_BT1120_CLK_INV_SHIFT		2
1023 #define GRF_RGB_DCLK_INV_SHIFT			3
1024 
1025 /* Base SYS_GRF: 0x2600a000*/
1026 #define RK3576_SYS_GRF_MEMFAULT_STATUS0		0x0148
1027 
1028 /* Base IOC_GRF: 0x26040000 */
1029 #define RK3576_VCCIO_IOC_MISC_CON8		0x6420
1030 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT	9
1031 #define RK3576_IOC_VOPLITE_SEL_SHIFT		11
1032 
1033 /* Base PMU2: 0x27380000 */
1034 #define RK3576_PMU_PWR_GATE_STS			0x0230
1035 #define PD_VOP_ESMART_DWN_STAT			12
1036 #define PD_VOP_CLUSTER_DWN_STAT			13
1037 #define RK3576_PMU_BISR_PDGEN_CON0		0x0510
1038 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT		12
1039 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT		13
1040 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0	0x0570
1041 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT	12
1042 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT	13
1043 
1044 #define RK3588_GRF_SOC_CON1			0x0304
1045 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT	14
1046 
1047 #define RK3588_GRF_VOP_CON2			0x0008
1048 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
1049 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
1050 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
1051 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
1052 
1053 #define RK3588_GRF_VO1_CON0			0x0000
1054 #define HDMI_SYNC_POL_MASK			0x3
1055 #define HDMI0_SYNC_POL_SHIFT			5
1056 #define HDMI1_SYNC_POL_SHIFT			7
1057 
1058 #define RK3588_PMU_BISR_CON3			0x20C
1059 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
1060 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
1061 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
1062 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
1063 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
1064 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
1065 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
1066 
1067 #define RK3588_PMU_BISR_STATUS5			0x294
1068 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
1069 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
1070 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
1071 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
1072 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
1073 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
1074 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
1075 
1076 #define VOP2_LAYER_MAX				8
1077 
1078 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
1079 
1080 /* KHz */
1081 #define VOP2_MAX_DCLK_RATE			600000
1082 
1083 /*
1084  * vop2 dsc id
1085  */
1086 #define ROCKCHIP_VOP2_DSC_8K	0
1087 #define ROCKCHIP_VOP2_DSC_4K	1
1088 
1089 /*
1090  * vop2 internal power domain id,
1091  * should be all none zero, 0 will be
1092  * treat as invalid;
1093  */
1094 #define VOP2_PD_CLUSTER0			BIT(0)
1095 #define VOP2_PD_CLUSTER1			BIT(1)
1096 #define VOP2_PD_CLUSTER2			BIT(2)
1097 #define VOP2_PD_CLUSTER3			BIT(3)
1098 #define VOP2_PD_DSC_8K				BIT(5)
1099 #define VOP2_PD_DSC_4K				BIT(6)
1100 #define VOP2_PD_ESMART				BIT(7)
1101 #define VOP2_PD_CLUSTER				BIT(8)
1102 
1103 #define VOP2_PLANE_NO_SCALING			BIT(16)
1104 
1105 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
1106 #define VOP_FEATURE_AFBDC		BIT(1)
1107 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
1108 #define VOP_FEATURE_HDR10		BIT(3)
1109 #define VOP_FEATURE_NEXT_HDR		BIT(4)
1110 /* a feature to splice two windows and two vps to support resolution > 4096 */
1111 #define VOP_FEATURE_SPLICE		BIT(5)
1112 #define VOP_FEATURE_OVERSCAN		BIT(6)
1113 #define VOP_FEATURE_VIVID_HDR		BIT(7)
1114 #define VOP_FEATURE_POST_ACM		BIT(8)
1115 #define VOP_FEATURE_POST_CSC		BIT(9)
1116 #define VOP_FEATURE_POST_FRC_V2		BIT(10)
1117 #define VOP_FEATURE_POST_SHARP		BIT(11)
1118 
1119 #define WIN_FEATURE_HDR2SDR		BIT(0)
1120 #define WIN_FEATURE_SDR2HDR		BIT(1)
1121 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
1122 #define WIN_FEATURE_AFBDC		BIT(3)
1123 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
1124 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
1125 /* a mirror win can only get fb address
1126  * from source win:
1127  * Cluster1---->Cluster0
1128  * Esmart1 ---->Esmart0
1129  * Smart1  ---->Smart0
1130  * This is a feather on rk3566
1131  */
1132 #define WIN_FEATURE_MIRROR		BIT(6)
1133 #define WIN_FEATURE_MULTI_AREA		BIT(7)
1134 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
1135 #define WIN_FEATURE_DCI			BIT(9)
1136 
1137 #define V4L2_COLORSPACE_BT709F		0xfe
1138 #define V4L2_COLORSPACE_BT2020F		0xff
1139 
1140 enum vop_csc_format {
1141 	CSC_BT601L,
1142 	CSC_BT709L,
1143 	CSC_BT601F,
1144 	CSC_BT2020L,
1145 	CSC_BT709L_13BIT,
1146 	CSC_BT709F_13BIT,
1147 	CSC_BT2020L_13BIT,
1148 	CSC_BT2020F_13BIT,
1149 };
1150 
1151 enum vop_csc_bit_depth {
1152 	CSC_10BIT_DEPTH,
1153 	CSC_13BIT_DEPTH,
1154 };
1155 
1156 enum vop2_pol {
1157 	HSYNC_POSITIVE = 0,
1158 	VSYNC_POSITIVE = 1,
1159 	DEN_NEGATIVE   = 2,
1160 	DCLK_INVERT    = 3
1161 };
1162 
1163 enum vop2_bcsh_out_mode {
1164 	BCSH_OUT_MODE_BLACK,
1165 	BCSH_OUT_MODE_BLUE,
1166 	BCSH_OUT_MODE_COLOR_BAR,
1167 	BCSH_OUT_MODE_NORMAL_VIDEO,
1168 };
1169 
1170 #define _VOP_REG(off, _mask, _shift, _write_mask) \
1171 		{ \
1172 		 .offset = off, \
1173 		 .mask = _mask, \
1174 		 .shift = _shift, \
1175 		 .write_mask = _write_mask, \
1176 		}
1177 
1178 #define VOP_REG(off, _mask, _shift) \
1179 		_VOP_REG(off, _mask, _shift, false)
1180 enum dither_down_mode {
1181 	RGB888_TO_RGB565 = 0x0,
1182 	RGB888_TO_RGB666 = 0x1
1183 };
1184 
1185 enum dither_down_mode_sel {
1186 	DITHER_DOWN_ALLEGRO = 0x0,
1187 	DITHER_DOWN_FRC = 0x1
1188 };
1189 
1190 enum vop2_video_ports_id {
1191 	VOP2_VP0,
1192 	VOP2_VP1,
1193 	VOP2_VP2,
1194 	VOP2_VP3,
1195 	VOP2_VP_MAX,
1196 };
1197 
1198 enum vop2_layer_type {
1199 	CLUSTER_LAYER = 0,
1200 	ESMART_LAYER = 1,
1201 	SMART_LAYER = 2,
1202 };
1203 
1204 /* This define must same with kernel win phy id */
1205 enum vop2_layer_phy_id {
1206 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1207 	ROCKCHIP_VOP2_CLUSTER1,
1208 	ROCKCHIP_VOP2_ESMART0,
1209 	ROCKCHIP_VOP2_ESMART1,
1210 	ROCKCHIP_VOP2_SMART0,
1211 	ROCKCHIP_VOP2_SMART1,
1212 	ROCKCHIP_VOP2_CLUSTER2,
1213 	ROCKCHIP_VOP2_CLUSTER3,
1214 	ROCKCHIP_VOP2_ESMART2,
1215 	ROCKCHIP_VOP2_ESMART3,
1216 	ROCKCHIP_VOP2_LAYER_MAX,
1217 };
1218 
1219 enum vop2_scale_up_mode {
1220 	VOP2_SCALE_UP_NRST_NBOR,
1221 	VOP2_SCALE_UP_BIL,
1222 	VOP2_SCALE_UP_BIC,
1223 	VOP2_SCALE_UP_ZME,
1224 };
1225 
1226 enum vop2_scale_down_mode {
1227 	VOP2_SCALE_DOWN_NRST_NBOR,
1228 	VOP2_SCALE_DOWN_BIL,
1229 	VOP2_SCALE_DOWN_AVG,
1230 	VOP2_SCALE_DOWN_ZME,
1231 };
1232 
1233 enum scale_mode {
1234 	SCALE_NONE = 0x0,
1235 	SCALE_UP   = 0x1,
1236 	SCALE_DOWN = 0x2
1237 };
1238 
1239 enum vop_dsc_interface_mode {
1240 	VOP_DSC_IF_DISABLE = 0,
1241 	VOP_DSC_IF_HDMI = 1,
1242 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1243 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1244 };
1245 
1246 enum vop3_pre_scale_down_mode {
1247 	VOP3_PRE_SCALE_UNSPPORT,
1248 	VOP3_PRE_SCALE_DOWN_GT,
1249 	VOP3_PRE_SCALE_DOWN_AVG,
1250 };
1251 
1252 enum vop3_esmart_lb_mode {
1253 	VOP3_ESMART_8K_MODE,
1254 	VOP3_ESMART_4K_4K_MODE,
1255 	VOP3_ESMART_4K_2K_2K_MODE,
1256 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1257 	VOP3_ESMART_4K_4K_4K_MODE,
1258 	VOP3_ESMART_4K_4K_2K_2K_MODE,
1259 };
1260 
1261 struct vop2_layer {
1262 	u8 id;
1263 	/**
1264 	 * @win_phys_id: window id of the layer selected.
1265 	 * Every layer must make sure to select different
1266 	 * windows of others.
1267 	 */
1268 	u8 win_phys_id;
1269 };
1270 
1271 struct vop2_power_domain_data {
1272 	u16 id;
1273 	u16 parent_id;
1274 	/*
1275 	 * @module_id_mask: module id of which module this power domain is belongs to.
1276 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1277 	 */
1278 	u32 module_id_mask;
1279 };
1280 
1281 struct vop2_win_data {
1282 	char *name;
1283 	u8 phys_id;
1284 	enum vop2_layer_type type;
1285 	u8 win_sel_port_offset;
1286 	u8 layer_sel_win_id[VOP2_VP_MAX];
1287 	u8 axi_id;
1288 	u8 axi_uv_id;
1289 	u8 axi_yrgb_id;
1290 	u8 splice_win_id;
1291 	u8 hsu_filter_mode;
1292 	u8 hsd_filter_mode;
1293 	u8 vsu_filter_mode;
1294 	u8 vsd_filter_mode;
1295 	u8 hsd_pre_filter_mode;
1296 	u8 vsd_pre_filter_mode;
1297 	u8 scale_engine_num;
1298 	u8 source_win_id;
1299 	u8 possible_crtcs;
1300 	u16 pd_id;
1301 	u32 reg_offset;
1302 	u32 max_upscale_factor;
1303 	u32 max_downscale_factor;
1304 	u32 feature;
1305 	u32 supported_rotations;
1306 	bool splice_mode_right;
1307 };
1308 
1309 struct vop2_vp_data {
1310 	u32 feature;
1311 	u32 max_dclk;
1312 	u8 pre_scan_max_dly;
1313 	u8 layer_mix_dly;
1314 	u8 hdrvivid_dly;
1315 	u8 sdr2hdr_dly;
1316 	u8 hdr_mix_dly;
1317 	u8 win_dly;
1318 	u8 splice_vp_id;
1319 	u8 pixel_rate;
1320 	struct vop_rect max_output;
1321 	struct vop_urgency *urgency;
1322 };
1323 
1324 struct vop2_plane_table {
1325 	enum vop2_layer_phy_id plane_id;
1326 	enum vop2_layer_type plane_type;
1327 };
1328 
1329 struct vop2_vp_plane_mask {
1330 	u8 primary_plane_id; /* use this win to show logo */
1331 	u8 attached_layers_nr; /* number layers attach to this vp */
1332 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1333 	u32 plane_mask;
1334 	int cursor_plane_id;
1335 };
1336 
1337 struct vop2_dsc_data {
1338 	u8 id;
1339 	u8 max_slice_num;
1340 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1341 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1342 	u16 pd_id;
1343 	const char *dsc_txp_clk_src_name;
1344 	const char *dsc_txp_clk_name;
1345 	const char *dsc_pxl_clk_name;
1346 	const char *dsc_cds_clk_name;
1347 };
1348 
1349 struct dsc_error_info {
1350 	u32 dsc_error_val;
1351 	char dsc_error_info[50];
1352 };
1353 
1354 struct vop2_dump_regs {
1355 	u32 offset;
1356 	const char *name;
1357 	u32 state_base;
1358 	u32 state_mask;
1359 	u32 state_shift;
1360 	bool enable_state;
1361 	u32 size;
1362 };
1363 
1364 struct vop2_esmart_lb_map {
1365 	u8 lb_mode;
1366 	u8 lb_map_value;
1367 };
1368 
1369 struct vop2_data {
1370 	u32 version;
1371 	u32 esmart_lb_mode;
1372 	struct vop2_vp_data *vp_data;
1373 	struct vop2_win_data *win_data;
1374 	struct vop2_vp_plane_mask *plane_mask;
1375 	struct vop2_plane_table *plane_table;
1376 	struct vop2_power_domain_data *pd;
1377 	struct vop2_dsc_data *dsc;
1378 	struct dsc_error_info *dsc_error_ecw;
1379 	struct dsc_error_info *dsc_error_buffer_flow;
1380 	struct vop2_dump_regs *dump_regs;
1381 	const struct vop2_esmart_lb_map *esmart_lb_mode_map;
1382 	u8 *vp_primary_plane_order;
1383 	u8 *vp_default_primary_plane;
1384 	u8 nr_vps;
1385 	u8 nr_layers;
1386 	u8 nr_mixers;
1387 	u8 nr_gammas;
1388 	u8 nr_pd;
1389 	u8 nr_dscs;
1390 	u8 nr_dsc_ecw;
1391 	u8 nr_dsc_buffer_flow;
1392 	u8 esmart_lb_mode_num;
1393 	u32 reg_len;
1394 	u32 dump_regs_size;
1395 };
1396 
1397 struct vop2 {
1398 	u32 *regsbak;
1399 	void *regs;
1400 	void *grf;
1401 	void *vop_grf;
1402 	void *vo1_grf;
1403 	void *sys_pmu;
1404 	void *ioc_grf;
1405 	u32 reg_len;
1406 	u32 version;
1407 	u32 esmart_lb_mode;
1408 	bool global_init;
1409 	bool merge_irq;
1410 	const struct vop2_data *data;
1411 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1412 };
1413 
1414 static struct vop2 *rockchip_vop2;
1415 
1416 static inline bool is_vop3(struct vop2 *vop2)
1417 {
1418 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1419 		return false;
1420 	else
1421 		return true;
1422 }
1423 
1424 /*
1425  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1426  * avg_sd_factor:
1427  * bli_su_factor:
1428  * bic_su_factor:
1429  * = (src - 1) / (dst - 1) << 16;
1430  *
1431  * ygt2 enable: dst get one line from two line of the src
1432  * ygt4 enable: dst get one line from four line of the src.
1433  *
1434  */
1435 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1436 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1437 
1438 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1439 				(fac * (dst - 1) >> 12 < (src - 1))
1440 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1441 				(fac * (dst - 1) >> 16 < (src - 1))
1442 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1443 				(fac * (dst - 1) >> 16 < (src - 1))
1444 
1445 static uint16_t vop2_scale_factor(enum scale_mode mode,
1446 				  int32_t filter_mode,
1447 				  uint32_t src, uint32_t dst)
1448 {
1449 	uint32_t fac = 0;
1450 	int i = 0;
1451 
1452 	if (mode == SCALE_NONE)
1453 		return 0;
1454 
1455 	/*
1456 	 * A workaround to avoid zero div.
1457 	 */
1458 	if ((dst == 1) || (src == 1)) {
1459 		dst = dst + 1;
1460 		src = src + 1;
1461 	}
1462 
1463 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1464 		fac = VOP2_BILI_SCL_DN(src, dst);
1465 		for (i = 0; i < 100; i++) {
1466 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1467 				break;
1468 			fac -= 1;
1469 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1470 		}
1471 	} else {
1472 		fac = VOP2_COMMON_SCL(src, dst);
1473 		for (i = 0; i < 100; i++) {
1474 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1475 				break;
1476 			fac -= 1;
1477 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1478 		}
1479 	}
1480 
1481 	return fac;
1482 }
1483 
1484 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1485 {
1486 	if (is_hor)
1487 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1488 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1489 }
1490 
1491 static uint16_t vop3_scale_factor(enum scale_mode mode,
1492 				  uint32_t src, uint32_t dst, bool is_hor)
1493 {
1494 	uint32_t fac = 0;
1495 	int i = 0;
1496 
1497 	if (mode == SCALE_NONE)
1498 		return 0;
1499 
1500 	/*
1501 	 * A workaround to avoid zero div.
1502 	 */
1503 	if ((dst == 1) || (src == 1)) {
1504 		dst = dst + 1;
1505 		src = src + 1;
1506 	}
1507 
1508 	if (mode == SCALE_DOWN) {
1509 		fac = VOP2_BILI_SCL_DN(src, dst);
1510 		for (i = 0; i < 100; i++) {
1511 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1512 				break;
1513 			fac -= 1;
1514 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1515 		}
1516 	} else {
1517 		fac = VOP2_COMMON_SCL(src, dst);
1518 		for (i = 0; i < 100; i++) {
1519 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1520 				break;
1521 			fac -= 1;
1522 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1523 		}
1524 	}
1525 
1526 	return fac;
1527 }
1528 
1529 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1530 {
1531 	if (src < dst)
1532 		return SCALE_UP;
1533 	else if (src > dst)
1534 		return SCALE_DOWN;
1535 
1536 	return SCALE_NONE;
1537 }
1538 
1539 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1540 {
1541 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1542 }
1543 
1544 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1545 {
1546 	int i = 0;
1547 
1548 	for (i = 0; i < vop2->data->nr_layers; i++) {
1549 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1550 			return vop2->data->vp_primary_plane_order[i];
1551 	}
1552 
1553 	return vop2->data->vp_primary_plane_order[0];
1554 }
1555 
1556 static inline u16 scl_cal_scale(int src, int dst, int shift)
1557 {
1558 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1559 }
1560 
1561 static inline u16 scl_cal_scale2(int src, int dst)
1562 {
1563 	return ((src - 1) << 12) / (dst - 1);
1564 }
1565 
1566 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1567 {
1568 	writel(v, vop2->regs + offset);
1569 	vop2->regsbak[offset >> 2] = v;
1570 }
1571 
1572 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1573 {
1574 	return readl(vop2->regs + offset);
1575 }
1576 
1577 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1578 				   u32 mask, u32 shift, u32 v,
1579 				   bool write_mask)
1580 {
1581 	if (!mask)
1582 		return;
1583 
1584 	if (write_mask) {
1585 		v = ((v & mask) << shift) | (mask << (shift + 16));
1586 	} else {
1587 		u32 cached_val = vop2->regsbak[offset >> 2];
1588 
1589 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1590 		vop2->regsbak[offset >> 2] = v;
1591 	}
1592 
1593 	writel(v, vop2->regs + offset);
1594 }
1595 
1596 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1597 				   u32 mask, u32 shift, u32 v)
1598 {
1599 	u32 val = 0;
1600 
1601 	val = (v << shift) | (mask << (shift + 16));
1602 	writel(val, grf_base + offset);
1603 }
1604 
1605 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1606 				  u32 mask, u32 shift)
1607 {
1608 	return (readl(grf_base + offset) >> shift) & mask;
1609 }
1610 
1611 static char *get_plane_name(int plane_id, char *name)
1612 {
1613 	switch (plane_id) {
1614 	case ROCKCHIP_VOP2_CLUSTER0:
1615 		strcat(name, "Cluster0");
1616 		break;
1617 	case ROCKCHIP_VOP2_CLUSTER1:
1618 		strcat(name, "Cluster1");
1619 		break;
1620 	case ROCKCHIP_VOP2_ESMART0:
1621 		strcat(name, "Esmart0");
1622 		break;
1623 	case ROCKCHIP_VOP2_ESMART1:
1624 		strcat(name, "Esmart1");
1625 		break;
1626 	case ROCKCHIP_VOP2_SMART0:
1627 		strcat(name, "Smart0");
1628 		break;
1629 	case ROCKCHIP_VOP2_SMART1:
1630 		strcat(name, "Smart1");
1631 		break;
1632 	case ROCKCHIP_VOP2_CLUSTER2:
1633 		strcat(name, "Cluster2");
1634 		break;
1635 	case ROCKCHIP_VOP2_CLUSTER3:
1636 		strcat(name, "Cluster3");
1637 		break;
1638 	case ROCKCHIP_VOP2_ESMART2:
1639 		strcat(name, "Esmart2");
1640 		break;
1641 	case ROCKCHIP_VOP2_ESMART3:
1642 		strcat(name, "Esmart3");
1643 		break;
1644 	}
1645 
1646 	return name;
1647 }
1648 
1649 static bool is_yuv_output(u32 bus_format)
1650 {
1651 	switch (bus_format) {
1652 	case MEDIA_BUS_FMT_YUV8_1X24:
1653 	case MEDIA_BUS_FMT_YUV10_1X30:
1654 	case MEDIA_BUS_FMT_YUYV10_1X20:
1655 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1656 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1657 	case MEDIA_BUS_FMT_YUYV8_2X8:
1658 	case MEDIA_BUS_FMT_YVYU8_2X8:
1659 	case MEDIA_BUS_FMT_UYVY8_2X8:
1660 	case MEDIA_BUS_FMT_VYUY8_2X8:
1661 	case MEDIA_BUS_FMT_YUYV8_1X16:
1662 	case MEDIA_BUS_FMT_YVYU8_1X16:
1663 	case MEDIA_BUS_FMT_UYVY8_1X16:
1664 	case MEDIA_BUS_FMT_VYUY8_1X16:
1665 		return true;
1666 	default:
1667 		return false;
1668 	}
1669 }
1670 
1671 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding,
1672 						 enum drm_color_range color_range,
1673 						 int bit_depth)
1674 {
1675 	bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0;
1676 	enum vop_csc_format csc_mode = CSC_BT709L;
1677 
1678 
1679 	switch (color_encoding) {
1680 	case DRM_COLOR_YCBCR_BT601:
1681 		if (full_range)
1682 			csc_mode = CSC_BT601F;
1683 		else
1684 			csc_mode = CSC_BT601L;
1685 		break;
1686 
1687 	case DRM_COLOR_YCBCR_BT709:
1688 		if (full_range) {
1689 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F;
1690 			if (bit_depth != CSC_13BIT_DEPTH)
1691 				printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1692 		} else {
1693 			csc_mode = CSC_BT709L;
1694 		}
1695 		break;
1696 
1697 	case DRM_COLOR_YCBCR_BT2020:
1698 		if (full_range) {
1699 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F;
1700 			if (bit_depth != CSC_13BIT_DEPTH)
1701 				printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1702 		} else {
1703 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L;
1704 		}
1705 		break;
1706 
1707 	default:
1708 		printf("Unsuport color_encoding:%d\n", color_encoding);
1709 	}
1710 
1711 	return csc_mode;
1712 }
1713 
1714 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1715 {
1716 	/*
1717 	 * FIXME:
1718 	 *
1719 	 * There is no media type for YUV444 output,
1720 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1721 	 * yuv format.
1722 	 *
1723 	 * From H/W testing, YUV444 mode need a rb swap.
1724 	 */
1725 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1726 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1727 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1728 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1729 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1730 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1731 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1732 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1733 		return true;
1734 	else
1735 		return false;
1736 }
1737 
1738 static bool is_rb_swap(u32 bus_format, u32 output_mode)
1739 {
1740 	/*
1741 	 * The default component order of serial rgb3x8 formats
1742 	 * is BGR. So it is needed to enable RB swap.
1743 	 */
1744 	if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 ||
1745 	    bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8)
1746 		return true;
1747 	else
1748 		return false;
1749 }
1750 
1751 static bool is_yc_swap(u32 bus_format)
1752 {
1753 	switch (bus_format) {
1754 	case MEDIA_BUS_FMT_YUYV8_1X16:
1755 	case MEDIA_BUS_FMT_YVYU8_1X16:
1756 	case MEDIA_BUS_FMT_YUYV8_2X8:
1757 	case MEDIA_BUS_FMT_YVYU8_2X8:
1758 		return true;
1759 	default:
1760 		return false;
1761 	}
1762 }
1763 
1764 static inline bool is_hot_plug_devices(int output_type)
1765 {
1766 	switch (output_type) {
1767 	case DRM_MODE_CONNECTOR_HDMIA:
1768 	case DRM_MODE_CONNECTOR_HDMIB:
1769 	case DRM_MODE_CONNECTOR_TV:
1770 	case DRM_MODE_CONNECTOR_DisplayPort:
1771 	case DRM_MODE_CONNECTOR_VGA:
1772 	case DRM_MODE_CONNECTOR_Unknown:
1773 		return true;
1774 	default:
1775 		return false;
1776 	}
1777 }
1778 
1779 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1780 {
1781 	int i = 0;
1782 
1783 	for (i = 0; i < vop2->data->nr_layers; i++) {
1784 		if (vop2->data->win_data[i].phys_id == phys_id)
1785 			return &vop2->data->win_data[i];
1786 	}
1787 
1788 	return NULL;
1789 }
1790 
1791 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1792 {
1793 	int i = 0;
1794 
1795 	for (i = 0; i < vop2->data->nr_pd; i++) {
1796 		if (vop2->data->pd[i].id == pd_id)
1797 			return &vop2->data->pd[i];
1798 	}
1799 
1800 	return NULL;
1801 }
1802 
1803 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1804 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1805 {
1806 	u32 vp_offset = crtc_id * 0x100;
1807 	int i;
1808 
1809 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1810 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1811 			crtc_id, false);
1812 
1813 	for (i = 0; i < lut_len; i++)
1814 		writel(lut_val[i], lut_regs + i);
1815 
1816 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1817 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1818 }
1819 
1820 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1821 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1822 {
1823 	u32 vp_offset = crtc_id * 0x100;
1824 	int i;
1825 
1826 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1827 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1828 			crtc_id, false);
1829 
1830 	for (i = 0; i < lut_len; i++)
1831 		writel(lut_val[i], lut_regs + i);
1832 
1833 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1834 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1835 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1836 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1837 }
1838 
1839 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1840 					struct display_state *state)
1841 {
1842 	struct connector_state *conn_state = &state->conn_state;
1843 	struct crtc_state *cstate = &state->crtc_state;
1844 	struct resource gamma_res;
1845 	fdt_size_t lut_size;
1846 	int i, lut_len, ret = 0;
1847 	u32 *lut_regs;
1848 	u32 r, g, b;
1849 	struct base2_disp_info *disp_info = conn_state->disp_info;
1850 	static int gamma_lut_en_num = 1;
1851 
1852 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1853 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1854 		return 0;
1855 	}
1856 
1857 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1858 	if (ret)
1859 		printf("failed to get gamma lut res\n");
1860 	lut_regs = (u32 *)gamma_res.start;
1861 	lut_size = gamma_res.end - gamma_res.start + 1;
1862 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1863 		printf("failed to get gamma lut register\n");
1864 		return 0;
1865 	}
1866 	lut_len = lut_size / 4;
1867 	if (lut_len != 256 && lut_len != 1024) {
1868 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1869 		return 0;
1870 	}
1871 
1872 	if (!cstate->lut_val) {
1873 		if (!disp_info)
1874 			return 0;
1875 
1876 		if (!disp_info->gamma_lut_data.size)
1877 			return 0;
1878 
1879 		cstate->lut_val = (u32 *)calloc(1, lut_size);
1880 		for (i = 0; i < lut_len; i++) {
1881 			r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1882 			g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1883 			b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1884 
1885 			cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1886 		}
1887 	}
1888 
1889 	if (vop2->version == VOP_VERSION_RK3568) {
1890 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1891 				     cstate->lut_val, lut_len);
1892 		gamma_lut_en_num++;
1893 	} else if (vop2->version == VOP_VERSION_RK3588) {
1894 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1895 				     cstate->lut_val, lut_len);
1896 		if (cstate->splice_mode) {
1897 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs,
1898 					     cstate->lut_val, lut_len);
1899 			gamma_lut_en_num++;
1900 		}
1901 		gamma_lut_en_num++;
1902 	}
1903 
1904 	free(cstate->lut_val);
1905 
1906 	return 0;
1907 }
1908 
1909 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1910 					struct display_state *state)
1911 {
1912 	struct connector_state *conn_state = &state->conn_state;
1913 	struct crtc_state *cstate = &state->crtc_state;
1914 	int i, cubic_lut_len;
1915 	u32 vp_offset = cstate->crtc_id * 0x100;
1916 	struct base2_disp_info *disp_info = conn_state->disp_info;
1917 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1918 	u32 *cubic_lut_addr;
1919 
1920 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1921 		return 0;
1922 
1923 	if (!disp_info->cubic_lut_data.size)
1924 		return 0;
1925 
1926 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1927 	cubic_lut_len = disp_info->cubic_lut_data.size;
1928 
1929 	for (i = 0; i < cubic_lut_len / 2; i++) {
1930 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1931 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1932 					((lut->lblue[2 * i] & 0xff) << 24);
1933 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1934 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1935 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1936 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1937 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1938 		*cubic_lut_addr++ = 0;
1939 	}
1940 
1941 	if (cubic_lut_len % 2) {
1942 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1943 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1944 					((lut->lblue[2 * i] & 0xff) << 24);
1945 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1946 		*cubic_lut_addr++ = 0;
1947 		*cubic_lut_addr = 0;
1948 	}
1949 
1950 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1951 		    get_cubic_lut_buffer(cstate->crtc_id));
1952 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1953 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1954 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1955 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1956 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1957 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1958 
1959 	return 0;
1960 }
1961 
1962 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1963 				 struct bcsh_state *bcsh_state, int crtc_id)
1964 {
1965 	struct crtc_state *cstate = &state->crtc_state;
1966 	u32 vp_offset = crtc_id * 0x100;
1967 
1968 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1969 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1970 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1971 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1972 
1973 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1974 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1975 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1976 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1977 
1978 	if (!cstate->bcsh_en) {
1979 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1980 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1981 		return;
1982 	}
1983 
1984 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1985 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1986 			bcsh_state->brightness, false);
1987 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1988 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1989 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1990 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1991 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1992 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1993 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1994 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1995 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1996 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1997 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1998 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1999 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
2000 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
2001 }
2002 
2003 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
2004 {
2005 	struct connector_state *conn_state = &state->conn_state;
2006 	struct base_bcsh_info *bcsh_info;
2007 	struct crtc_state *cstate = &state->crtc_state;
2008 	struct bcsh_state bcsh_state;
2009 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
2010 
2011 	if (!conn_state->disp_info)
2012 		return;
2013 	bcsh_info = &conn_state->disp_info->bcsh_info;
2014 	if (!bcsh_info)
2015 		return;
2016 
2017 	if (bcsh_info->brightness != 50 ||
2018 	    bcsh_info->contrast != 50 ||
2019 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
2020 		cstate->bcsh_en = true;
2021 
2022 	if (cstate->bcsh_en) {
2023 		if (!cstate->yuv_overlay)
2024 			cstate->post_r2y_en = 1;
2025 		if (!is_yuv_output(conn_state->bus_format))
2026 			cstate->post_y2r_en = 1;
2027 	} else {
2028 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2029 			cstate->post_r2y_en = 1;
2030 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2031 			cstate->post_y2r_en = 1;
2032 	}
2033 
2034 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2035 						      conn_state->color_range,
2036 						      CSC_10BIT_DEPTH);
2037 
2038 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
2039 		brightness = interpolate(0, -128, 100, 127,
2040 					 bcsh_info->brightness);
2041 	else
2042 		brightness = interpolate(0, -32, 100, 31,
2043 					 bcsh_info->brightness);
2044 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
2045 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
2046 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
2047 
2048 
2049 	/*
2050 	 *  a:[-30~0):
2051 	 *    sin_hue = 0x100 - sin(a)*256;
2052 	 *    cos_hue = cos(a)*256;
2053 	 *  a:[0~30]
2054 	 *    sin_hue = sin(a)*256;
2055 	 *    cos_hue = cos(a)*256;
2056 	 */
2057 	sin_hue = fixp_sin32(hue) >> 23;
2058 	cos_hue = fixp_cos32(hue) >> 23;
2059 
2060 	bcsh_state.brightness = brightness;
2061 	bcsh_state.contrast = contrast;
2062 	bcsh_state.saturation = saturation;
2063 	bcsh_state.sin_hue = sin_hue;
2064 	bcsh_state.cos_hue = cos_hue;
2065 
2066 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
2067 	if (cstate->splice_mode)
2068 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
2069 }
2070 
2071 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
2072 {
2073 	struct connector_state *conn_state = &state->conn_state;
2074 	struct drm_display_mode *mode = &conn_state->mode;
2075 	struct crtc_state *cstate = &state->crtc_state;
2076 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
2077 	u16 hdisplay = mode->crtc_hdisplay;
2078 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2079 
2080 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
2081 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
2082 	bg_dly -= bg_ovl_dly;
2083 
2084 	/*
2085 	 * splice mode: hdisplay must roundup as 4 pixel,
2086 	 * no splice mode: hdisplay must roundup as 2 pixel.
2087 	 */
2088 	if (cstate->splice_mode)
2089 		pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1;
2090 	else
2091 		pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2092 
2093 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
2094 		hsync_len = 8;
2095 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
2096 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
2097 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2098 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2099 }
2100 
2101 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
2102 {
2103 	struct connector_state *conn_state = &state->conn_state;
2104 	struct drm_display_mode *mode = &conn_state->mode;
2105 	struct crtc_state *cstate = &state->crtc_state;
2106 	struct vop2_win_data *win_data;
2107 	u32 bg_dly, pre_scan_dly;
2108 	u16 hdisplay = mode->crtc_hdisplay;
2109 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2110 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
2111 	u8 win_id;
2112 
2113 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
2114 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
2115 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
2116 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
2117 
2118 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
2119 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
2120 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
2121 	/* hdisplay must roundup as 2 pixel */
2122 	pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2123 	/**
2124 	 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will
2125 	 * lead to first line data be zero.
2126 	 */
2127 	pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len);
2128 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
2129 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2130 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2131 }
2132 
2133 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
2134 {
2135 	struct connector_state *conn_state = &state->conn_state;
2136 	struct drm_display_mode *mode = &conn_state->mode;
2137 	struct crtc_state *cstate = &state->crtc_state;
2138 	u32 vp_offset = (cstate->crtc_id * 0x100);
2139 	u16 vtotal = mode->crtc_vtotal;
2140 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2141 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2142 	u16 hdisplay = mode->crtc_hdisplay;
2143 	u16 vdisplay = mode->crtc_vdisplay;
2144 	u16 hsize =
2145 	    hdisplay * (conn_state->overscan.left_margin +
2146 			conn_state->overscan.right_margin) / 200;
2147 	u16 vsize =
2148 	    vdisplay * (conn_state->overscan.top_margin +
2149 			conn_state->overscan.bottom_margin) / 200;
2150 	u16 hact_end, vact_end;
2151 	u32 val;
2152 
2153 	hsize = round_down(hsize, 2);
2154 	vsize = round_down(vsize, 2);
2155 
2156 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
2157 	hact_end = hact_st + hsize;
2158 	val = hact_st << 16;
2159 	val |= hact_end;
2160 
2161 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
2162 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
2163 	vact_end = vact_st + vsize;
2164 	val = vact_st << 16;
2165 	val |= vact_end;
2166 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
2167 	val = scl_cal_scale2(vdisplay, vsize) << 16;
2168 	val |= scl_cal_scale2(hdisplay, hsize);
2169 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
2170 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
2171 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
2172 	vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
2173 			RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT,
2174 			POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
2175 			POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false);
2176 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2177 		u16 vact_st_f1 = vtotal + vact_st + 1;
2178 		u16 vact_end_f1 = vact_st_f1 + vsize;
2179 
2180 		val = vact_st_f1 << 16 | vact_end_f1;
2181 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
2182 	}
2183 
2184 	if (is_vop3(vop2)) {
2185 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
2186 	} else {
2187 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
2188 		if (cstate->splice_mode)
2189 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
2190 	}
2191 }
2192 
2193 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
2194 {
2195 	struct connector_state *conn_state = &state->conn_state;
2196 	struct crtc_state *cstate = &state->crtc_state;
2197 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2198 	struct drm_display_mode *mode = &conn_state->mode;
2199 	u32 vp_offset = (cstate->crtc_id * 0x100);
2200 	s16 *lut_y;
2201 	s16 *lut_h;
2202 	s16 *lut_s;
2203 	u32 value;
2204 	int i;
2205 
2206 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2207 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2208 	if (!acm->acm_enable) {
2209 		writel(0, vop2->regs + RK3528_ACM_CTRL);
2210 		return;
2211 	}
2212 
2213 	printf("post acm enable\n");
2214 
2215 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
2216 
2217 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
2218 		((mode->vdisplay & 0xfff) << 20);
2219 	writel(value, vop2->regs + RK3528_ACM_CTRL);
2220 
2221 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
2222 		((acm->s_gain << 20) & 0x3ff00000);
2223 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
2224 
2225 	lut_y = &acm->gain_lut_hy[0];
2226 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
2227 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
2228 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
2229 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2230 			((lut_s[i] << 16) & 0xff0000);
2231 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
2232 	}
2233 
2234 	lut_y = &acm->gain_lut_hs[0];
2235 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
2236 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2237 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2238 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2239 			((lut_s[i] << 16) & 0xff0000);
2240 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2241 	}
2242 
2243 	lut_y = &acm->delta_lut_h[0];
2244 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2245 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2246 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2247 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2248 			((lut_s[i] << 20) & 0x3ff00000);
2249 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2250 	}
2251 
2252 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2253 }
2254 
2255 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2256 {
2257 	struct connector_state *conn_state = &state->conn_state;
2258 	struct crtc_state *cstate = &state->crtc_state;
2259 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2260 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2261 	struct post_csc_coef csc_coef;
2262 	bool is_input_yuv = false;
2263 	bool is_output_yuv = false;
2264 	bool post_r2y_en = false;
2265 	bool post_csc_en = false;
2266 	u32 vp_offset = (cstate->crtc_id * 0x100);
2267 	u32 value;
2268 	int range_type;
2269 
2270 	printf("post csc enable\n");
2271 
2272 	if (acm->acm_enable) {
2273 		if (!cstate->yuv_overlay)
2274 			post_r2y_en = true;
2275 
2276 		/* do y2r in csc module */
2277 		if (!is_yuv_output(conn_state->bus_format))
2278 			post_csc_en = true;
2279 	} else {
2280 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2281 			post_r2y_en = true;
2282 
2283 		/* do y2r in csc module */
2284 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2285 			post_csc_en = true;
2286 	}
2287 
2288 	if (csc->csc_enable)
2289 		post_csc_en = true;
2290 
2291 	if (cstate->yuv_overlay || post_r2y_en)
2292 		is_input_yuv = true;
2293 
2294 	if (is_yuv_output(conn_state->bus_format))
2295 		is_output_yuv = true;
2296 
2297 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2298 						      conn_state->color_range,
2299 						      CSC_13BIT_DEPTH);
2300 
2301 	if (post_csc_en) {
2302 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2303 				       is_output_yuv);
2304 
2305 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2306 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2307 				csc_coef.csc_coef00, false);
2308 		value = csc_coef.csc_coef01 & 0xffff;
2309 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2310 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2311 		value = csc_coef.csc_coef10 & 0xffff;
2312 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2313 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2314 		value = csc_coef.csc_coef12 & 0xffff;
2315 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2316 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2317 		value = csc_coef.csc_coef21 & 0xffff;
2318 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2319 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2320 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2321 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2322 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2323 
2324 		range_type = csc_coef.range_type ? 0 : 1;
2325 		range_type <<= is_input_yuv ? 0 : 1;
2326 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2327 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2328 	}
2329 
2330 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2331 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2332 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2333 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2334 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2335 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2336 }
2337 
2338 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2339 {
2340 	struct connector_state *conn_state = &state->conn_state;
2341 	struct base2_disp_info *disp_info = conn_state->disp_info;
2342 	const char *enable_flag;
2343 	if (!disp_info) {
2344 		printf("disp_info is empty\n");
2345 		return;
2346 	}
2347 
2348 	enable_flag = (const char *)&disp_info->cacm_header;
2349 	if (strncasecmp(enable_flag, "CACM", 4)) {
2350 		printf("acm and csc is not support\n");
2351 		return;
2352 	}
2353 
2354 	vop3_post_acm_config(state, vop2);
2355 	vop3_post_csc_config(state, vop2);
2356 }
2357 
2358 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2,
2359 					    struct vop2_power_domain_data *pd_data)
2360 {
2361 	int val = 0;
2362 	bool is_bisr_en, is_otp_bisr_en;
2363 
2364 	if (pd_data->id == VOP2_PD_CLUSTER) {
2365 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2366 					    EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2367 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2368 						EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2369 		if (is_bisr_en && is_otp_bisr_en)
2370 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2371 						  val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1),
2372 						  50 * 1000);
2373 		else
2374 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2375 						  val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1),
2376 						  50 * 1000);
2377 	} else {
2378 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2379 					    EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2380 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2381 						EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2382 		if (is_bisr_en && is_otp_bisr_en)
2383 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2384 						  val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1),
2385 						  50 * 1000);
2386 		else
2387 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2388 						  val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1),
2389 						  50 * 1000);
2390 	}
2391 }
2392 
2393 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2394 {
2395 	int ret = 0;
2396 
2397 	if (pd_data->id == VOP2_PD_CLUSTER)
2398 		vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK,
2399 				RK3576_CLUSTER_PD_EN_SHIFT, 0, true);
2400 	else
2401 		vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK,
2402 				RK3576_ESMART_PD_EN_SHIFT, 0, true);
2403 	ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data);
2404 	if (ret) {
2405 		printf("wait vop2 power domain timeout\n");
2406 		return ret;
2407 	}
2408 
2409 	return 0;
2410 }
2411 
2412 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2,
2413 					    struct vop2_power_domain_data *pd_data)
2414 {
2415 	int val = 0;
2416 	int shift = 0;
2417 	int shift_factor = 0;
2418 	bool is_bisr_en = false;
2419 
2420 	/*
2421 	 * The order of pd status bits in BISR_STS register
2422 	 * is different from that in VOP SYS_STS register.
2423 	 */
2424 	if (pd_data->id == VOP2_PD_DSC_8K ||
2425 	    pd_data->id == VOP2_PD_DSC_4K ||
2426 	    pd_data->id == VOP2_PD_ESMART)
2427 		shift_factor = 1;
2428 
2429 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2430 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2431 	if (is_bisr_en) {
2432 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2433 
2434 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2435 					  ((val >> shift) & 0x1), 50 * 1000);
2436 	} else {
2437 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2438 
2439 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2440 					  !((val >> shift) & 0x1), 50 * 1000);
2441 	}
2442 }
2443 
2444 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2445 {
2446 	int ret = 0;
2447 
2448 	vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK,
2449 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false);
2450 	ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data);
2451 	if (ret) {
2452 		printf("wait vop2 power domain timeout\n");
2453 		return ret;
2454 	}
2455 
2456 	return 0;
2457 }
2458 
2459 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2460 {
2461 	struct vop2_power_domain_data *pd_data;
2462 	int ret = 0;
2463 
2464 	if (!pd_id)
2465 		return 0;
2466 
2467 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2468 	if (!pd_data) {
2469 		printf("can't find pd_data by id\n");
2470 		return -EINVAL;
2471 	}
2472 
2473 	if (pd_data->parent_id) {
2474 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2475 		if (ret) {
2476 			printf("can't open parent power domain\n");
2477 			return -EINVAL;
2478 		}
2479 	}
2480 
2481 	/*
2482 	 * Read VOP internal power domain on/off status.
2483 	 * We should query BISR_STS register in PMU for
2484 	 * power up/down status when memory repair is enabled.
2485 	 * Return value: 1 for power on, 0 for power off;
2486 	 */
2487 	if (vop2->version == VOP_VERSION_RK3576)
2488 		ret = rk3576_vop2_power_domain_on(vop2, pd_data);
2489 	else
2490 		ret = rk3588_vop2_power_domain_on(vop2, pd_data);
2491 
2492 	return ret;
2493 }
2494 
2495 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2496 {
2497 	u32 *base = vop2->regs;
2498 	int i = 0;
2499 
2500 	/*
2501 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2502 	 */
2503 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2504 		vop2->regsbak[i] = base[i];
2505 }
2506 
2507 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2508 {
2509 	struct vop2_win_data *win_data;
2510 	int layer_phy_id = 0;
2511 	int i, j;
2512 	u32 ovl_port_offset = 0;
2513 	u32 layer_nr = 0;
2514 	u8 shift = 0;
2515 
2516 	/* layer sel win id */
2517 	for (i = 0; i < vop2->data->nr_vps; i++) {
2518 		shift = 0;
2519 		ovl_port_offset = 0x100 * i;
2520 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2521 		for (j = 0; j < layer_nr; j++) {
2522 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2523 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2524 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2525 					shift, win_data->layer_sel_win_id[i], false);
2526 			shift += 4;
2527 		}
2528 	}
2529 
2530 	if (vop2->version != VOP_VERSION_RK3576) {
2531 		/* win sel port */
2532 		for (i = 0; i < vop2->data->nr_vps; i++) {
2533 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2534 			for (j = 0; j < layer_nr; j++) {
2535 				if (!vop2->vp_plane_mask[i].attached_layers[j])
2536 					continue;
2537 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2538 				win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2539 				shift = win_data->win_sel_port_offset * 2;
2540 				vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL,
2541 						LAYER_SEL_PORT_MASK, shift, i, false);
2542 			}
2543 		}
2544 	}
2545 }
2546 
2547 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2548 {
2549 	struct crtc_state *cstate = &state->crtc_state;
2550 	struct vop2_win_data *win_data;
2551 	int layer_phy_id = 0;
2552 	int total_used_layer = 0;
2553 	int port_mux = 0;
2554 	int i, j;
2555 	u32 layer_nr = 0;
2556 	u8 shift = 0;
2557 
2558 	/* layer sel win id */
2559 	for (i = 0; i < vop2->data->nr_vps; i++) {
2560 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2561 		for (j = 0; j < layer_nr; j++) {
2562 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2563 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2564 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2565 					shift, win_data->layer_sel_win_id[i], false);
2566 			shift += 4;
2567 		}
2568 	}
2569 
2570 	/* win sel port */
2571 	for (i = 0; i < vop2->data->nr_vps; i++) {
2572 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2573 		for (j = 0; j < layer_nr; j++) {
2574 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2575 				continue;
2576 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2577 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2578 			shift = win_data->win_sel_port_offset * 2;
2579 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2580 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2581 		}
2582 	}
2583 
2584 	/**
2585 	 * port mux config
2586 	 */
2587 	for (i = 0; i < vop2->data->nr_vps; i++) {
2588 		shift = i * 4;
2589 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2590 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2591 			port_mux = total_used_layer - 1;
2592 		} else {
2593 			port_mux = 8;
2594 		}
2595 
2596 		if (i == vop2->data->nr_vps - 1)
2597 			port_mux = vop2->data->nr_mixers;
2598 
2599 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2600 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2601 				PORT_MUX_SHIFT + shift, port_mux, false);
2602 	}
2603 }
2604 
2605 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2606 {
2607 	if (!is_vop3(vop2))
2608 		return false;
2609 
2610 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2611 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2612 		return true;
2613 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2614 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2615 		return true;
2616 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2617 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2618 		return true;
2619 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE &&
2620 		 win->phys_id == ROCKCHIP_VOP2_ESMART3)
2621 		return true;
2622 	else
2623 		return false;
2624 }
2625 
2626 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2627 {
2628 	struct vop2_win_data *win_data;
2629 	int i;
2630 	u8 scale_engine_num = 0;
2631 
2632 	/* store plane mask for vop2_fixup_dts */
2633 	for (i = 0; i < vop2->data->nr_layers; i++) {
2634 		win_data = &vop2->data->win_data[i];
2635 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2636 			continue;
2637 
2638 		win_data->scale_engine_num = scale_engine_num++;
2639 	}
2640 }
2641 
2642 static int vop3_get_esmart_lb_mode(struct vop2 *vop2)
2643 {
2644 	const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map;
2645 	int i;
2646 
2647 	if (!esmart_lb_mode_map)
2648 		return vop2->esmart_lb_mode;
2649 
2650 	for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) {
2651 		if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode)
2652 			return esmart_lb_mode_map->lb_map_value;
2653 		esmart_lb_mode_map++;
2654 	}
2655 
2656 	if (i == vop2->data->esmart_lb_mode_num)
2657 		printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode);
2658 
2659 	return vop2->data->esmart_lb_mode_map[0].lb_map_value;
2660 }
2661 
2662 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2663 {
2664 	struct crtc_state *cstate = &state->crtc_state;
2665 	struct vop2_vp_plane_mask *plane_mask;
2666 	int active_vp_num = 0;
2667 	int layer_phy_id = 0;
2668 	int i, j;
2669 	int ret;
2670 	u32 layer_nr = 0;
2671 
2672 	if (vop2->global_init)
2673 		return;
2674 
2675 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2676 	if (soc_is_rk3566())
2677 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2678 				OTP_WIN_EN_SHIFT, 1, false);
2679 
2680 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2681 		u32 plane_mask;
2682 		int primary_plane_id;
2683 
2684 		for (i = 0; i < vop2->data->nr_vps; i++) {
2685 			plane_mask = cstate->crtc->vps[i].plane_mask;
2686 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2687 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2688 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2689 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2690 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2691 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2692 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2693 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2694 
2695 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2696 			for (j = 0; j < layer_nr; j++) {
2697 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2698 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2699 			}
2700 		}
2701 	} else {/* need soft assign plane mask */
2702 		printf("Assign plane mask automatically\n");
2703 		if (vop2->version == VOP_VERSION_RK3576) {
2704 			for (i = 0; i < vop2->data->nr_vps; i++) {
2705 				if (cstate->crtc->vps[i].enable) {
2706 					vop2->vp_plane_mask[i].attached_layers_nr = 1;
2707 					vop2->vp_plane_mask[i].primary_plane_id =
2708 						vop2->data->vp_default_primary_plane[i];
2709 					vop2->vp_plane_mask[i].attached_layers[0] =
2710 						vop2->data->vp_default_primary_plane[i];
2711 					vop2->vp_plane_mask[i].plane_mask |=
2712 						BIT(vop2->data->vp_default_primary_plane[i]);
2713 					active_vp_num++;
2714 				}
2715 			}
2716 			printf("VOP have %d active VP\n", active_vp_num);
2717 		} else {
2718 			/* find the first unplug devices and set it as main display */
2719 			int main_vp_index = -1;
2720 
2721 			for (i = 0; i < vop2->data->nr_vps; i++) {
2722 				if (cstate->crtc->vps[i].enable)
2723 					active_vp_num++;
2724 			}
2725 			printf("VOP have %d active VP\n", active_vp_num);
2726 
2727 			if (soc_is_rk3566() && active_vp_num > 2)
2728 				printf("ERROR: rk3566 only support 2 display output!!\n");
2729 			plane_mask = vop2->data->plane_mask;
2730 			plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2731 			/*
2732 			 * For rk3528, one display policy for hdmi store in plane_mask[0], and
2733 			 * the other for cvbs store in plane_mask[2].
2734 			 */
2735 			if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2736 			    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2737 				plane_mask += 2 * VOP2_VP_MAX;
2738 
2739 			if (vop2->version == VOP_VERSION_RK3528) {
2740 				/*
2741 				 * For rk3528, the plane mask of vp is limited, only esmart2 can
2742 				 * be selected by both vp0 and vp1.
2743 				 */
2744 				j = 0;
2745 			} else {
2746 				for (i = 0; i < vop2->data->nr_vps; i++) {
2747 					if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2748 						/* the first store main display plane mask */
2749 						vop2->vp_plane_mask[i] = plane_mask[0];
2750 						main_vp_index = i;
2751 						break;
2752 					}
2753 				}
2754 
2755 				/* if no find unplug devices, use vp0 as main display */
2756 				if (main_vp_index < 0) {
2757 					main_vp_index = 0;
2758 					vop2->vp_plane_mask[0] = plane_mask[0];
2759 				}
2760 
2761 				/* plane_mask[0] store main display, so we from plane_mask[1] */
2762 				j = 1;
2763 			}
2764 
2765 			/* init other display except main display */
2766 			for (i = 0; i < vop2->data->nr_vps; i++) {
2767 				/* main display or no connect devices */
2768 				if (i == main_vp_index || !cstate->crtc->vps[i].enable)
2769 					continue;
2770 				vop2->vp_plane_mask[i] = plane_mask[j++];
2771 			}
2772 		}
2773 		/* store plane mask for vop2_fixup_dts */
2774 		for (i = 0; i < vop2->data->nr_vps; i++) {
2775 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2776 			for (j = 0; j < layer_nr; j++) {
2777 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2778 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2779 			}
2780 		}
2781 	}
2782 
2783 	if (vop2->version == VOP_VERSION_RK3588)
2784 		rk3588_vop2_regsbak(vop2);
2785 	else
2786 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2787 
2788 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2789 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2790 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2791 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2792 
2793 	for (i = 0; i < vop2->data->nr_vps; i++) {
2794 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2795 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2796 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2797 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2798 	}
2799 
2800 	if (is_vop3(vop2))
2801 		vop3_overlay_init(vop2, state);
2802 	else
2803 		vop2_overlay_init(vop2, state);
2804 
2805 	if (is_vop3(vop2)) {
2806 		/*
2807 		 * you can rewrite at dts vop node:
2808 		 *
2809 		 * VOP3_ESMART_8K_MODE = 0,
2810 		 * VOP3_ESMART_4K_4K_MODE = 1,
2811 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2812 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2813 		 *
2814 		 * &vop {
2815 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2816 		 * };
2817 		 */
2818 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2819 		if (ret < 0)
2820 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2821 		if (vop2->version == VOP_VERSION_RK3576)
2822 			vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL,
2823 					RK3576_ESMART_LB_MODE_SEL_MASK,
2824 					RK3576_ESMART_LB_MODE_SEL_SHIFT,
2825 					vop3_get_esmart_lb_mode(vop2), true);
2826 		else
2827 			vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
2828 					ESMART_LB_MODE_SEL_MASK,
2829 					ESMART_LB_MODE_SEL_SHIFT,
2830 					vop3_get_esmart_lb_mode(vop2), true);
2831 
2832 		vop3_init_esmart_scale_engine(vop2);
2833 
2834 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2835 				DSP_VS_T_SEL_SHIFT, 0, false);
2836 
2837 		/*
2838 		 * This is a workaround for RK3528/RK3562/RK3576:
2839 		 *
2840 		 * The aclk pre auto gating function may disable the aclk
2841 		 * in some unexpected cases, which detected by hardware
2842 		 * automatically.
2843 		 *
2844 		 * For example, if the above function is enabled, the post
2845 		 * scale function will be affected, resulting in abnormal
2846 		 * display.
2847 		 */
2848 		if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 ||
2849 		    vop2->version == VOP_VERSION_RK3576)
2850 			vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
2851 					ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false);
2852 	}
2853 
2854 	if (vop2->version == VOP_VERSION_RK3568)
2855 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2856 
2857 	if (vop2->version == VOP_VERSION_RK3576) {
2858 		vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq");
2859 
2860 		/* Default use rkiommu 1.0 for axi0 */
2861 		vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true);
2862 
2863 		/* Init frc2.0 config */
2864 		vop2_writel(vop2, 0xca0, 0xc8);
2865 		vop2_writel(vop2, 0xca4, 0x01000100);
2866 		vop2_writel(vop2, 0xca8, 0x03ff0100);
2867 		vop2_writel(vop2, 0xda0, 0xc8);
2868 		vop2_writel(vop2, 0xda4, 0x01000100);
2869 		vop2_writel(vop2, 0xda8, 0x03ff0100);
2870 
2871 		if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true)
2872 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
2873 					VP_INTR_MERGE_EN_SHIFT, 1, true);
2874 
2875 		/* Set reg done every field for interlace */
2876 		vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK,
2877 				INTERLACE_FRM_REG_DONE_SHIFT, 0, false);
2878 	}
2879 
2880 	vop2->global_init = true;
2881 }
2882 
2883 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state)
2884 {
2885 	struct crtc_state *cstate = &state->crtc_state;
2886 	const struct vop2_data *vop2_data = vop2->data;
2887 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
2888 	struct resource sharp_regs;
2889 	u32 *sharp_reg_base;
2890 	int ret;
2891 
2892 	if (!(vp_data->feature & VOP_FEATURE_POST_SHARP))
2893 		return;
2894 
2895 	ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs);
2896 	if (ret) {
2897 		printf("failed to get sharp regs\n");
2898 		return;
2899 	}
2900 	sharp_reg_base = (u32 *)sharp_regs.start;
2901 
2902 	/*
2903 	 * After vop initialization, keep sw_sharp_enable always on.
2904 	 * Only enable/disable sharp submodule to avoid black screen.
2905 	 */
2906 	writel(0x1, sharp_reg_base);
2907 }
2908 
2909 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state)
2910 {
2911 	struct crtc_state *cstate = &state->crtc_state;
2912 	const struct vop2_data *vop2_data = vop2->data;
2913 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
2914 	struct resource acm_regs;
2915 	u32 *acm_reg_base;
2916 	u32 vp_offset = (cstate->crtc_id * 0x100);
2917 	int ret;
2918 
2919 	if (!(vp_data->feature & VOP_FEATURE_POST_ACM))
2920 		return;
2921 
2922 	ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs);
2923 	if (ret) {
2924 		printf("failed to get acm regs\n");
2925 		return;
2926 	}
2927 	acm_reg_base = (u32 *)acm_regs.start;
2928 
2929 	/*
2930 	 * Black screen is displayed when acm bypass switched
2931 	 * between enable and disable. Therefore, disable acm
2932 	 * bypass by default after system boot.
2933 	 */
2934 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2935 			POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2936 
2937 	writel(0, acm_reg_base + 0);
2938 }
2939 
2940 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state,
2941 					  struct device_node *dsp_lut_node)
2942 {
2943 	struct crtc_state *cstate = &state->crtc_state;
2944 	struct resource gamma_res;
2945 	fdt_size_t lut_size;
2946 	u32 *lut_regs;
2947 	u32 *lut;
2948 	u32 r, g, b;
2949 	int lut_len;
2950 	int length;
2951 	int i, j;
2952 	int ret = 0;
2953 
2954 	of_get_property(dsp_lut_node, "gamma-lut", &length);
2955 	if (!length)
2956 		return -EINVAL;
2957 
2958 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
2959 	if (ret)
2960 		printf("failed to get gamma lut res\n");
2961 	lut_regs = (u32 *)gamma_res.start;
2962 	lut_size = gamma_res.end - gamma_res.start + 1;
2963 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
2964 		printf("failed to get gamma lut register\n");
2965 		return -EINVAL;
2966 	}
2967 	lut_len = lut_size / 4;
2968 
2969 	cstate->lut_val = (u32 *)calloc(1, lut_size);
2970 	if (!cstate->lut_val)
2971 		return -ENOMEM;
2972 
2973 	length >>= 2;
2974 	if (length != lut_len) {
2975 		lut = (u32 *)calloc(1, lut_len);
2976 		if (!lut) {
2977 			free(cstate->lut_val);
2978 			return -ENOMEM;
2979 		}
2980 
2981 		ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length);
2982 		if (ret) {
2983 			printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id);
2984 			free(cstate->lut_val);
2985 			free(lut);
2986 			return -EINVAL;
2987 		}
2988 
2989 		/*
2990 		 * In order to achieve the same gamma correction effect in different
2991 		 * platforms, the following conversion helps to translate from 8bit
2992 		 * gamma table with 256 parameters to 10bit gamma with 1024 parameters.
2993 		 */
2994 		for (i = 0; i < lut_len; i++) {
2995 			j = i * length / lut_len;
2996 			r = lut[j] / length / length * lut_len / length;
2997 			g = lut[j] / length % length * lut_len / length;
2998 			b = lut[j] % length * lut_len / length;
2999 
3000 			cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b;
3001 		}
3002 		free(lut);
3003 	} else {
3004 		of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len);
3005 	}
3006 
3007 	return 0;
3008 }
3009 
3010 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state)
3011 {
3012 	struct crtc_state *cstate = &state->crtc_state;
3013 	struct device_node *dsp_lut_node;
3014 	int phandle;
3015 	int ret = 0;
3016 
3017 	phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1);
3018 	if (phandle < 0)
3019 		return;
3020 
3021 	dsp_lut_node = of_find_node_by_phandle(phandle);
3022 	if (!dsp_lut_node)
3023 		return;
3024 
3025 	ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node);
3026 	if (ret)
3027 		printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id);
3028 }
3029 
3030 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
3031 {
3032 	rockchip_vop2_of_get_dsp_lut(vop2, state);
3033 
3034 	rockchip_vop2_gamma_lut_init(vop2, state);
3035 	rockchip_vop2_cubic_lut_init(vop2, state);
3036 	rockchip_vop2_sharp_init(vop2, state);
3037 	rockchip_vop2_acm_init(vop2, state);
3038 
3039 	return 0;
3040 }
3041 
3042 /*
3043  * VOP2 have multi video ports.
3044  * video port ------- crtc
3045  */
3046 static int rockchip_vop2_preinit(struct display_state *state)
3047 {
3048 	struct crtc_state *cstate = &state->crtc_state;
3049 	const struct vop2_data *vop2_data = cstate->crtc->data;
3050 	struct regmap *map;
3051 
3052 	if (!rockchip_vop2) {
3053 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
3054 		if (!rockchip_vop2)
3055 			return -ENOMEM;
3056 		memset(rockchip_vop2, 0, sizeof(struct vop2));
3057 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
3058 		rockchip_vop2->reg_len = RK3568_MAX_REG;
3059 #ifdef CONFIG_SPL_BUILD
3060 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
3061 #else
3062 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
3063 		map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf");
3064 		rockchip_vop2->grf = regmap_get_range(map, 0);
3065 		if (rockchip_vop2->grf <= 0)
3066 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
3067 #endif
3068 		rockchip_vop2->version = vop2_data->version;
3069 		rockchip_vop2->data = vop2_data;
3070 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
3071 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf");
3072 			rockchip_vop2->vop_grf = regmap_get_range(map, 0);
3073 			if (rockchip_vop2->vop_grf <= 0)
3074 				printf("%s: Get syscon vop_grf failed (ret=%p)\n",
3075 				       __func__, rockchip_vop2->vop_grf);
3076 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
3077 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
3078 			if (rockchip_vop2->vo1_grf <= 0)
3079 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n",
3080 				       __func__, rockchip_vop2->vo1_grf);
3081 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3082 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3083 			if (rockchip_vop2->sys_pmu <= 0)
3084 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3085 				       __func__, rockchip_vop2->sys_pmu);
3086 		} else if (rockchip_vop2->version == VOP_VERSION_RK3576) {
3087 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf");
3088 			rockchip_vop2->ioc_grf = regmap_get_range(map, 0);
3089 			if (rockchip_vop2->ioc_grf <= 0)
3090 				printf("%s: Get syscon ioc_grf failed (ret=%p)\n",
3091 				       __func__, rockchip_vop2->ioc_grf);
3092 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3093 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3094 			if (rockchip_vop2->sys_pmu <= 0)
3095 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3096 				       __func__, rockchip_vop2->sys_pmu);
3097 		}
3098 	}
3099 
3100 	cstate->private = rockchip_vop2;
3101 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
3102 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
3103 
3104 	vop2_global_initial(rockchip_vop2, state);
3105 
3106 	return 0;
3107 }
3108 
3109 /*
3110  * calc the dclk on rk3588
3111  * the available div of dclk is 1, 2, 4
3112  *
3113  */
3114 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
3115 {
3116 	if (child_clk * 4 <= max_dclk)
3117 		return child_clk * 4;
3118 	else if (child_clk * 2 <= max_dclk)
3119 		return child_clk * 2;
3120 	else if (child_clk <= max_dclk)
3121 		return child_clk;
3122 	else
3123 		return 0;
3124 }
3125 
3126 /*
3127  * 4 pixclk/cycle on rk3588
3128  * RGB/eDP/HDMI: if_pixclk >= dclk_core
3129  * DP: dp_pixclk = dclk_out <= dclk_core
3130  * DSI: mipi_pixclk <= dclk_out <= dclk_core
3131  */
3132 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
3133 				       int *dclk_core_div, int *dclk_out_div,
3134 				       int *if_pixclk_div, int *if_dclk_div)
3135 {
3136 	struct crtc_state *cstate = &state->crtc_state;
3137 	struct connector_state *conn_state = &state->conn_state;
3138 	struct drm_display_mode *mode = &conn_state->mode;
3139 	struct vop2 *vop2 = cstate->private;
3140 	unsigned long v_pixclk = mode->crtc_clock;
3141 	unsigned long dclk_core_rate = v_pixclk >> 2;
3142 	unsigned long dclk_rate = v_pixclk;
3143 	unsigned long dclk_out_rate;
3144 	u64 if_dclk_rate;
3145 	u64 if_pixclk_rate;
3146 	int output_type = conn_state->type;
3147 	int output_mode = conn_state->output_mode;
3148 	int K = 1;
3149 
3150 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
3151 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3152 		printf("Dual channel and YUV420 can't work together\n");
3153 		return -EINVAL;
3154 	}
3155 
3156 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3157 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
3158 		K = 2;
3159 
3160 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
3161 		/*
3162 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
3163 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
3164 		 */
3165 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3166 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3167 			dclk_rate = dclk_rate >> 1;
3168 			K = 2;
3169 		}
3170 		if (cstate->dsc_enable) {
3171 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
3172 			if_dclk_rate = cstate->dsc_cds_clk_rate;
3173 		} else {
3174 			if_pixclk_rate = (dclk_core_rate << 1) / K;
3175 			if_dclk_rate = dclk_core_rate / K;
3176 		}
3177 
3178 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
3179 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
3180 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3181 
3182 		if (!dclk_rate) {
3183 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
3184 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
3185 			return -EINVAL;
3186 		}
3187 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3188 		*if_dclk_div = dclk_rate / if_dclk_rate;
3189 		*dclk_core_div = dclk_rate / dclk_core_rate;
3190 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
3191 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
3192 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
3193 		/* edp_pixclk = edp_dclk > dclk_core */
3194 		if_pixclk_rate = v_pixclk / K;
3195 		if_dclk_rate = v_pixclk / K;
3196 		dclk_rate = if_pixclk_rate * K;
3197 		*dclk_core_div = dclk_rate / dclk_core_rate;
3198 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3199 		*if_dclk_div = *if_pixclk_div;
3200 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
3201 		dclk_out_rate = v_pixclk >> 2;
3202 		dclk_out_rate = dclk_out_rate / K;
3203 
3204 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3205 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3206 		if (!dclk_rate) {
3207 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
3208 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
3209 			return -EINVAL;
3210 		}
3211 		*dclk_out_div = dclk_rate / dclk_out_rate;
3212 		*dclk_core_div = dclk_rate / dclk_core_rate;
3213 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
3214 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3215 			K = 2;
3216 		if (cstate->dsc_enable)
3217 			/* dsc output is 96bit, dsi input is 192 bit */
3218 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
3219 		else
3220 			if_pixclk_rate = dclk_core_rate / K;
3221 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
3222 		dclk_out_rate = dclk_core_rate / K;
3223 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
3224 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3225 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3226 		if (!dclk_rate) {
3227 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
3228 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
3229 			return -EINVAL;
3230 		}
3231 
3232 		if (cstate->dsc_enable)
3233 			dclk_rate /= cstate->dsc_slice_num;
3234 
3235 		*dclk_out_div = dclk_rate / dclk_out_rate;
3236 		*dclk_core_div = dclk_rate / dclk_core_rate;
3237 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
3238 		if (cstate->dsc_enable)
3239 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
3240 
3241 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
3242 		dclk_rate = v_pixclk;
3243 		*dclk_core_div = dclk_rate / dclk_core_rate;
3244 	}
3245 
3246 	*if_pixclk_div = ilog2(*if_pixclk_div);
3247 	*if_dclk_div = ilog2(*if_dclk_div);
3248 	*dclk_core_div = ilog2(*dclk_core_div);
3249 	*dclk_out_div = ilog2(*dclk_out_div);
3250 
3251 	return dclk_rate;
3252 }
3253 
3254 static int vop2_calc_dsc_clk(struct display_state *state)
3255 {
3256 	struct connector_state *conn_state = &state->conn_state;
3257 	struct drm_display_mode *mode = &conn_state->mode;
3258 	struct crtc_state *cstate = &state->crtc_state;
3259 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
3260 	u8 k = 1;
3261 
3262 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3263 		k = 2;
3264 
3265 	cstate->dsc_txp_clk_rate = v_pixclk;
3266 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
3267 
3268 	cstate->dsc_pxl_clk_rate = v_pixclk;
3269 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
3270 
3271 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
3272 	 * cds_dat_width = 96;
3273 	 * bits_per_pixel = [8-12];
3274 	 * As cds clk is div from txp clk and only support 1/2/4 div,
3275 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
3276 	 * otherwise dsc_cds = crtc_clock / 8;
3277 	 */
3278 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
3279 
3280 	return 0;
3281 }
3282 
3283 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
3284 {
3285 	struct crtc_state *cstate = &state->crtc_state;
3286 	struct connector_state *conn_state = &state->conn_state;
3287 	struct drm_display_mode *mode = &conn_state->mode;
3288 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3289 	struct vop2 *vop2 = cstate->private;
3290 	u32 vp_offset = (cstate->crtc_id * 0x100);
3291 	u16 hdisplay = mode->crtc_hdisplay;
3292 	int output_if = conn_state->output_if;
3293 	int if_pixclk_div = 0;
3294 	int if_dclk_div = 0;
3295 	unsigned long dclk_rate;
3296 	bool dclk_inv, yc_swap = false;
3297 	u32 val;
3298 
3299 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3300 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3301 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
3302 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
3303 	} else {
3304 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3305 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3306 	}
3307 
3308 	if (cstate->dsc_enable) {
3309 		int k = 1;
3310 
3311 		if (!vop2->data->nr_dscs) {
3312 			printf("Unsupported DSC\n");
3313 			return 0;
3314 		}
3315 
3316 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3317 			k = 2;
3318 
3319 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
3320 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
3321 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
3322 
3323 		vop2_calc_dsc_clk(state);
3324 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
3325 		       cstate->dsc_id, dsc_sink_cap->slice_width,
3326 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
3327 	}
3328 
3329 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
3330 
3331 	if (output_if & VOP_OUTPUT_IF_RGB) {
3332 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3333 				4, false);
3334 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3335 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3336 	}
3337 
3338 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3339 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3340 				3, false);
3341 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3342 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3343 		yc_swap = is_yc_swap(conn_state->bus_format);
3344 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT,
3345 				yc_swap, false);
3346 	}
3347 
3348 	if (output_if & VOP_OUTPUT_IF_BT656) {
3349 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3350 				2, false);
3351 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3352 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3353 		yc_swap = is_yc_swap(conn_state->bus_format);
3354 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT,
3355 				yc_swap, false);
3356 	}
3357 
3358 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3359 		if (cstate->crtc_id == 2)
3360 			val = 0;
3361 		else
3362 			val = 1;
3363 
3364 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3365 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3366 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
3367 
3368 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
3369 				1, false);
3370 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
3371 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
3372 				if_pixclk_div, false);
3373 
3374 		if (conn_state->hold_mode) {
3375 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3376 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3377 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3378 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3379 		}
3380 	}
3381 
3382 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
3383 		if (cstate->crtc_id == 2)
3384 			val = 0;
3385 		else if (cstate->crtc_id == 3)
3386 			val = 1;
3387 		else
3388 			val = 3; /*VP1*/
3389 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3390 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3391 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
3392 
3393 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
3394 				1, false);
3395 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
3396 				val, false);
3397 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
3398 				if_pixclk_div, false);
3399 
3400 		if (conn_state->hold_mode) {
3401 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3402 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3403 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3404 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3405 		}
3406 	}
3407 
3408 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3409 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3410 				MIPI_DUAL_EN_SHIFT, 1, false);
3411 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3412 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3413 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3414 					false);
3415 		switch (conn_state->type) {
3416 		case DRM_MODE_CONNECTOR_DisplayPort:
3417 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3418 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
3419 			break;
3420 		case DRM_MODE_CONNECTOR_eDP:
3421 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3422 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
3423 			break;
3424 		case DRM_MODE_CONNECTOR_HDMIA:
3425 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3426 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
3427 			break;
3428 		case DRM_MODE_CONNECTOR_DSI:
3429 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3430 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
3431 			break;
3432 		default:
3433 			break;
3434 		}
3435 	}
3436 
3437 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3438 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
3439 				1, false);
3440 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3441 				cstate->crtc_id, false);
3442 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3443 				if_dclk_div, false);
3444 
3445 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3446 				if_pixclk_div, false);
3447 
3448 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3449 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
3450 	}
3451 
3452 	if (output_if & VOP_OUTPUT_IF_eDP1) {
3453 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
3454 				1, false);
3455 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3456 				cstate->crtc_id, false);
3457 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3458 				if_dclk_div, false);
3459 
3460 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3461 				if_pixclk_div, false);
3462 
3463 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3464 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
3465 	}
3466 
3467 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3468 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
3469 				1, false);
3470 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3471 				cstate->crtc_id, false);
3472 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3473 				if_dclk_div, false);
3474 
3475 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3476 				if_pixclk_div, false);
3477 
3478 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3479 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
3480 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3481 				HDMI_SYNC_POL_MASK,
3482 				HDMI0_SYNC_POL_SHIFT, val);
3483 	}
3484 
3485 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
3486 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
3487 				1, false);
3488 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3489 				cstate->crtc_id, false);
3490 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3491 				if_dclk_div, false);
3492 
3493 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3494 				if_pixclk_div, false);
3495 
3496 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3497 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
3498 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3499 				HDMI_SYNC_POL_MASK,
3500 				HDMI1_SYNC_POL_SHIFT, val);
3501 	}
3502 
3503 	if (output_if & VOP_OUTPUT_IF_DP0) {
3504 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
3505 				1, false);
3506 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
3507 				cstate->crtc_id, false);
3508 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3509 				RK3588_DP0_PIN_POL_SHIFT, val, false);
3510 	}
3511 
3512 	if (output_if & VOP_OUTPUT_IF_DP1) {
3513 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
3514 				1, false);
3515 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
3516 				cstate->crtc_id, false);
3517 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3518 				RK3588_DP1_PIN_POL_SHIFT, val, false);
3519 	}
3520 
3521 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3522 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
3523 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3524 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
3525 
3526 	return dclk_rate;
3527 }
3528 
3529 static unsigned long rk3576_vop2_if_cfg(struct display_state *state)
3530 {
3531 	struct crtc_state *cstate = &state->crtc_state;
3532 	struct connector_state *conn_state = &state->conn_state;
3533 	struct drm_display_mode *mode = &conn_state->mode;
3534 	struct vop2 *vop2 = cstate->private;
3535 	u32 vp_offset = (cstate->crtc_id * 0x100);
3536 	u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate;
3537 	int output_if = conn_state->output_if;
3538 	bool dclk_inv, yc_swap = false;
3539 	bool split_mode = !!(conn_state->output_flags &
3540 			     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE);
3541 	bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false;
3542 	bool interface_dclk_sel, interface_pix_clk_sel = false;
3543 	bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK ||
3544 			    conn_state->output_if & VOP_OUTPUT_IF_BT656;
3545 	unsigned long dclk_in_rate, dclk_core_rate;
3546 	u32 val;
3547 
3548 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3549 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3550 		/*
3551 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3552 		 * so set VOP hsync/vsync polarity as positive by default.
3553 		 */
3554 		val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3555 	} else {
3556 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3557 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3558 	}
3559 
3560 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ||
3561 	    mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode))
3562 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */
3563 	else
3564 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */
3565 	dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div;
3566 
3567 	if (double_pixel)
3568 		dclk_core_rate = mode->crtc_clock / 2;
3569 	else
3570 		dclk_core_rate = mode->crtc_clock / port_pix_rate;
3571 	post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */
3572 
3573 	if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3574 		pix_half_rate = true;
3575 		post_dclk_out_sel = true;
3576 	}
3577 
3578 	if (output_if & VOP_OUTPUT_IF_RGB) {
3579 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3580 		/*
3581 		 * RGB interface_pix_clk_sel will auto config according
3582 		 * to rgb_en/bt1120_en/bt656_en.
3583 		 */
3584 	} else if (output_if & VOP_OUTPUT_IF_eDP0) {
3585 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3586 		interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0;
3587 	} else {
3588 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3589 		interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0;
3590 	}
3591 
3592 	/* dclk_core */
3593 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3594 			RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false);
3595 	/* dclk_out */
3596 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3597 			RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false);
3598 
3599 	if (output_if & VOP_OUTPUT_IF_RGB) {
3600 		/* 0: dclk_core, 1: dclk_out */
3601 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3602 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3603 
3604 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3605 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3606 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3607 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3608 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3609 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3610 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3611 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3612 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3613 				RK3576_IF_PIN_POL_SHIFT, val, false);
3614 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3615 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv);
3616 	}
3617 
3618 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3619 		/* 0: dclk_core, 1: dclk_out */
3620 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3621 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3622 
3623 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3624 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3625 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3626 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3627 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3628 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3629 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3630 				RK3576_BT1120_OUT_EN_SHIFT, 1, false);
3631 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3632 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3633 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3634 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3635 		yc_swap = is_yc_swap(conn_state->bus_format);
3636 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3637 				RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false);
3638 	}
3639 
3640 	if (output_if & VOP_OUTPUT_IF_BT656) {
3641 		/* 0: dclk_core, 1: dclk_out */
3642 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3643 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3644 
3645 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3646 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3647 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3648 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3649 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3650 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3651 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3652 				RK3576_BT656_OUT_EN_SHIFT, 1, false);
3653 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3654 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3655 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3656 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3657 		yc_swap = is_yc_swap(conn_state->bus_format);
3658 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3659 				RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false);
3660 	}
3661 
3662 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3663 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3664 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3665 		/* 0: div2, 1: div4 */
3666 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3667 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3668 
3669 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3670 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3671 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3672 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3673 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3674 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3675 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3676 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3677 		/*
3678 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3679 		 * so set VOP hsync/vsync polarity as positive by default.
3680 		 */
3681 		if (vop2->version == VOP_VERSION_RK3576)
3682 			val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3683 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3684 				RK3576_IF_PIN_POL_SHIFT, val, false);
3685 
3686 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3687 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3688 					RK3576_MIPI_CMD_MODE_SHIFT, 1, false);
3689 
3690 		if (conn_state->hold_mode) {
3691 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3692 					EDPI_TE_EN, !cstate->soft_te, false);
3693 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3694 					EDPI_WMS_HOLD_EN, 1, false);
3695 		}
3696 	}
3697 
3698 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3699 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3700 				MIPI_DUAL_EN_SHIFT, 1, false);
3701 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3702 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3703 					MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3704 		switch (conn_state->type) {
3705 		case DRM_MODE_CONNECTOR_DisplayPort:
3706 			vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3707 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3708 			break;
3709 		case DRM_MODE_CONNECTOR_eDP:
3710 			vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3711 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3712 			break;
3713 		case DRM_MODE_CONNECTOR_HDMIA:
3714 			vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3715 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3716 			break;
3717 		case DRM_MODE_CONNECTOR_DSI:
3718 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3719 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3720 			break;
3721 		default:
3722 			break;
3723 		}
3724 	}
3725 
3726 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3727 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3728 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3729 		/* 0: dclk, 1: port0_dclk */
3730 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3731 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3732 
3733 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3734 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3735 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3736 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3737 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3738 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3739 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3740 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3741 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3742 				RK3576_IF_PIN_POL_SHIFT, val, false);
3743 	}
3744 
3745 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3746 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3747 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3748 		/* 0: div2, 1: div4 */
3749 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3750 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3751 
3752 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3753 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3754 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3755 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3756 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3757 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3758 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3759 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3760 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3761 				RK3576_IF_PIN_POL_SHIFT, val, false);
3762 	}
3763 
3764 	if (output_if & VOP_OUTPUT_IF_DP0) {
3765 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3766 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3767 		/* 0: no div, 1: div2 */
3768 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3769 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3770 
3771 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3772 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3773 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3774 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3775 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3776 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3777 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3778 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3779 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3780 				RK3576_IF_PIN_POL_SHIFT, val, false);
3781 	}
3782 
3783 	if (output_if & VOP_OUTPUT_IF_DP1) {
3784 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3785 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3786 		/* 0: no div, 1: div2 */
3787 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3788 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3789 
3790 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3791 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3792 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3793 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3794 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3795 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3796 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3797 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3798 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3799 				RK3576_IF_PIN_POL_SHIFT, val, false);
3800 	}
3801 
3802 	if (output_if & VOP_OUTPUT_IF_DP2) {
3803 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3804 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3805 		/* 0: no div, 1: div2 */
3806 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3807 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3808 
3809 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3810 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3811 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3812 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3813 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3814 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3815 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3816 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3817 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3818 				RK3576_IF_PIN_POL_SHIFT, val, false);
3819 	}
3820 
3821 	return mode->crtc_clock;
3822 }
3823 
3824 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state)
3825 {
3826 	struct crtc_state *cstate = &state->crtc_state;
3827 	struct connector_state *conn_state = &state->conn_state;
3828 	struct vop2 *vop2 = cstate->private;
3829 	u32 vp_offset = (cstate->crtc_id * 0x100);
3830 
3831 	if (conn_state->output_flags &
3832 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) {
3833 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3834 				LVDS_DUAL_EN_SHIFT, 1, false);
3835 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3836 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false);
3837 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3838 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3839 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3840 
3841 		return;
3842 	}
3843 
3844 	vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3845 			MIPI_DUAL_EN_SHIFT, 1, false);
3846 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) {
3847 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3848 				MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3849 	}
3850 
3851 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3852 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3853 				LVDS_DUAL_EN_SHIFT, 1, false);
3854 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3855 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false);
3856 	}
3857 }
3858 
3859 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
3860 {
3861 	struct crtc_state *cstate = &state->crtc_state;
3862 	struct connector_state *conn_state = &state->conn_state;
3863 	struct drm_display_mode *mode = &conn_state->mode;
3864 	struct vop2 *vop2 = cstate->private;
3865 	bool dclk_inv;
3866 	u32 val;
3867 
3868 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3869 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3870 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3871 
3872 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3873 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3874 				1, false);
3875 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3876 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3877 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3878 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3879 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3880 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3881 	}
3882 
3883 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
3884 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3885 				1, false);
3886 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
3887 				BT1120_EN_SHIFT, 1, false);
3888 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3889 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3890 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3891 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
3892 	}
3893 
3894 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3895 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3896 				1, false);
3897 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3898 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3899 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3900 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
3901 	}
3902 
3903 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3904 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3905 				1, false);
3906 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3907 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3908 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3909 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3910 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3911 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3912 	}
3913 
3914 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3915 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3916 				1, false);
3917 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3918 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3919 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3920 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3921 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3922 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3923 	}
3924 
3925 
3926 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3927 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3928 				1, false);
3929 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3930 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3931 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3932 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3933 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK,
3934 				IF_CTRL_MIPI_PIN_POL_SHIFT, val, false);
3935 	}
3936 
3937 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3938 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3939 				1, false);
3940 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3941 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3942 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3943 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3944 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK,
3945 				IF_CTRL_MIPI_PIN_POL_SHIFT, val, false);
3946 	}
3947 
3948 	if (conn_state->output_flags &
3949 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3950 	    conn_state->output_flags &
3951 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE)
3952 		rk3568_vop2_setup_dual_channel_if(state);
3953 
3954 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3955 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3956 				1, false);
3957 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3958 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3959 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3960 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3961 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3962 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3963 	}
3964 
3965 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3966 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3967 				1, false);
3968 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3969 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3970 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3971 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3972 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3973 				IF_CRTL_HDMI_PIN_POL_MASK,
3974 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3975 	}
3976 
3977 	return mode->crtc_clock;
3978 }
3979 
3980 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3981 {
3982 	struct crtc_state *cstate = &state->crtc_state;
3983 	struct connector_state *conn_state = &state->conn_state;
3984 	struct drm_display_mode *mode = &conn_state->mode;
3985 	struct vop2 *vop2 = cstate->private;
3986 	bool dclk_inv;
3987 	u32 vp_offset = (cstate->crtc_id * 0x100);
3988 	u32 val;
3989 
3990 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3991 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3992 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3993 
3994 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3995 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3996 				1, false);
3997 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3998 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3999 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
4000 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
4001 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4002 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4003 	}
4004 
4005 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
4006 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
4007 				1, false);
4008 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4009 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
4010 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4011 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
4012 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4013 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4014 	}
4015 
4016 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
4017 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
4018 				1, false);
4019 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4020 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
4021 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4022 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
4023 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4024 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
4025 
4026 		if (conn_state->hold_mode) {
4027 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4028 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
4029 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4030 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
4031 		}
4032 	}
4033 
4034 	return mode->crtc_clock;
4035 }
4036 
4037 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
4038 {
4039 	struct crtc_state *cstate = &state->crtc_state;
4040 	struct connector_state *conn_state = &state->conn_state;
4041 	struct drm_display_mode *mode = &conn_state->mode;
4042 	struct vop2 *vop2 = cstate->private;
4043 	u32 val;
4044 
4045 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
4046 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
4047 
4048 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
4049 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
4050 				1, false);
4051 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4052 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4053 	}
4054 
4055 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
4056 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
4057 				1, false);
4058 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4059 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
4060 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4061 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
4062 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
4063 				IF_CRTL_HDMI_PIN_POL_MASK,
4064 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
4065 	}
4066 
4067 	return mode->crtc_clock;
4068 }
4069 
4070 static void vop2_post_color_swap(struct display_state *state)
4071 {
4072 	struct crtc_state *cstate = &state->crtc_state;
4073 	struct connector_state *conn_state = &state->conn_state;
4074 	struct vop2 *vop2 = cstate->private;
4075 	u32 vp_offset = (cstate->crtc_id * 0x100);
4076 	u32 output_type = conn_state->type;
4077 	u32 data_swap = 0;
4078 
4079 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) ||
4080 	    is_rb_swap(conn_state->bus_format, conn_state->output_mode))
4081 		data_swap = DSP_RB_SWAP;
4082 
4083 	if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) {
4084 		if ((output_type == DRM_MODE_CONNECTOR_HDMIA ||
4085 		     output_type == DRM_MODE_CONNECTOR_eDP) &&
4086 		    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
4087 		     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
4088 		data_swap |= DSP_RG_SWAP;
4089 	}
4090 
4091 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
4092 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
4093 }
4094 
4095 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
4096 {
4097 	int ret = 0;
4098 
4099 	if (parent->dev)
4100 		ret = clk_set_parent(clk, parent);
4101 	if (ret < 0)
4102 		debug("failed to set %s as parent for %s\n",
4103 		      parent->dev->name, clk->dev->name);
4104 }
4105 
4106 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
4107 {
4108 	int ret = 0;
4109 
4110 	if (clk->dev)
4111 		ret = clk_set_rate(clk, rate);
4112 	if (ret < 0)
4113 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
4114 
4115 	return ret;
4116 }
4117 
4118 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
4119 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
4120 				  int *dsc_cds_clk_div, u64 dclk_rate)
4121 {
4122 	struct crtc_state *cstate = &state->crtc_state;
4123 
4124 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
4125 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
4126 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
4127 
4128 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
4129 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
4130 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
4131 }
4132 
4133 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
4134 {
4135 	struct crtc_state *cstate = &state->crtc_state;
4136 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
4137 	struct drm_dsc_picture_parameter_set config_pps;
4138 	const struct vop2_data *vop2_data = vop2->data;
4139 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4140 	u32 *pps_val = (u32 *)&config_pps;
4141 	u32 decoder_regs_offset = (dsc_id * 0x100);
4142 	int i = 0;
4143 
4144 	memcpy(&config_pps, pps, sizeof(config_pps));
4145 
4146 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
4147 		config_pps.pps_3 &= 0xf0;
4148 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
4149 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
4150 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
4151 	}
4152 
4153 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
4154 		config_pps.rc_range_parameters[i] =
4155 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
4156 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
4157 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
4158 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
4159 	}
4160 
4161 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
4162 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
4163 }
4164 
4165 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
4166 {
4167 	struct connector_state *conn_state = &state->conn_state;
4168 	struct drm_display_mode *mode = &conn_state->mode;
4169 	struct crtc_state *cstate = &state->crtc_state;
4170 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
4171 	const struct vop2_data *vop2_data = vop2->data;
4172 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4173 	bool mipi_ds_mode = false;
4174 	u8 dsc_interface_mode = 0;
4175 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4176 	u16 hdisplay = mode->crtc_hdisplay;
4177 	u16 htotal = mode->crtc_htotal;
4178 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4179 	u16 vdisplay = mode->crtc_vdisplay;
4180 	u16 vtotal = mode->crtc_vtotal;
4181 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4182 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4183 	u16 vact_end = vact_st + vdisplay;
4184 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4185 	u32 decoder_regs_offset = (dsc_id * 0x100);
4186 	int dsc_txp_clk_div = 0;
4187 	int dsc_pxl_clk_div = 0;
4188 	int dsc_cds_clk_div = 0;
4189 	int val = 0;
4190 
4191 	if (!vop2->data->nr_dscs) {
4192 		printf("Unsupported DSC\n");
4193 		return;
4194 	}
4195 
4196 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
4197 		printf("DSC%d supported max slice is: %d, current is: %d\n",
4198 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
4199 
4200 	if (dsc_data->pd_id) {
4201 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
4202 			printf("open dsc%d pd fail\n", dsc_id);
4203 	}
4204 
4205 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
4206 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
4207 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
4208 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
4209 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
4210 		dsc_interface_mode = VOP_DSC_IF_HDMI;
4211 	} else {
4212 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
4213 		if (mipi_ds_mode)
4214 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
4215 		else
4216 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
4217 	}
4218 
4219 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4220 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4221 				DSC_MAN_MODE_SHIFT, 0, false);
4222 	else
4223 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4224 				DSC_MAN_MODE_SHIFT, 1, false);
4225 
4226 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
4227 
4228 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
4229 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
4230 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
4231 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
4232 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
4233 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
4234 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
4235 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
4236 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4237 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
4238 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
4239 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
4240 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4241 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
4242 
4243 	if (!mipi_ds_mode) {
4244 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
4245 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
4246 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
4247 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
4248 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
4249 		int k = 1;
4250 
4251 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4252 			k = 2;
4253 
4254 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
4255 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
4256 
4257 		/*
4258 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
4259 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
4260 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
4261 		 *
4262 		 * HDMI:
4263 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
4264 		 *                 delay_line_num = 4 - BPP / 8
4265 		 *                                = (64 - target_bpp / 8) / 16
4266 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4267 		 *
4268 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
4269 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
4270 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4271 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
4272 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4273 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
4274 		 */
4275 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
4276 		dsc_cds_rate_mhz = dsc_cds_rate;
4277 		dsc_hsync = hsync_len / 2;
4278 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
4279 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4280 		} else {
4281 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
4282 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
4283 					     be16_to_cpu(cstate->pps.chunk_size);
4284 
4285 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4286 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
4287 
4288 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
4289 			if (dsc_hsync < 8)
4290 				dsc_hsync = 8;
4291 		}
4292 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
4293 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
4294 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
4295 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
4296 
4297 		/*
4298 		 * htotal / dclk_core = dsc_htotal /cds_clk
4299 		 *
4300 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
4301 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
4302 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
4303 		 *
4304 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
4305 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
4306 		 */
4307 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
4308 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
4309 		val = dsc_htotal << 16 | dsc_hsync;
4310 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
4311 				DSC_HTOTAL_PW_SHIFT, val, false);
4312 
4313 		dsc_hact_st = hact_st / 2;
4314 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
4315 		val = dsc_hact_end << 16 | dsc_hact_st;
4316 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
4317 				DSC_HACT_ST_END_SHIFT, val, false);
4318 
4319 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
4320 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
4321 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
4322 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
4323 	}
4324 
4325 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
4326 			RST_DEASSERT_SHIFT, 1, false);
4327 	udelay(10);
4328 
4329 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
4330 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
4331 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4332 
4333 	vop2_load_pps(state, vop2, dsc_id);
4334 
4335 	val |= (1 << DSC_PPS_UPD_SHIFT);
4336 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4337 
4338 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
4339 	       dsc_id,
4340 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
4341 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
4342 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
4343 }
4344 
4345 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
4346 {
4347 	struct crtc_state *cstate = &state->crtc_state;
4348 	struct vop2 *vop2 = cstate->private;
4349 	struct udevice *vp_dev, *dev;
4350 	struct ofnode_phandle_args args;
4351 	char vp_name[10];
4352 	int ret;
4353 
4354 	if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576)
4355 		return false;
4356 
4357 	sprintf(vp_name, "port@%d", cstate->crtc_id);
4358 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
4359 		debug("warn: can't get vp device\n");
4360 		return false;
4361 	}
4362 
4363 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
4364 					 0, &args);
4365 	if (ret) {
4366 		debug("assigned-clock-parents's node not define\n");
4367 		return false;
4368 	}
4369 
4370 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
4371 		debug("warn: can't get clk device\n");
4372 		return false;
4373 	}
4374 
4375 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
4376 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
4377 		if (clk_dev)
4378 			*clk_dev = dev;
4379 		return true;
4380 	}
4381 
4382 	return false;
4383 }
4384 
4385 static void vop3_mcu_mode_setup(struct display_state *state)
4386 {
4387 	struct crtc_state *cstate = &state->crtc_state;
4388 	struct vop2 *vop2 = cstate->private;
4389 	u32 vp_offset = (cstate->crtc_id * 0x100);
4390 
4391 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4392 			MCU_TYPE_SHIFT, 1, false);
4393 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4394 			MCU_HOLD_MODE_SHIFT, 1, false);
4395 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4396 			MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false);
4397 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4398 			MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false);
4399 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4400 			MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false);
4401 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4402 			MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false);
4403 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4404 			MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false);
4405 }
4406 
4407 static void vop3_mcu_bypass_mode_setup(struct display_state *state)
4408 {
4409 	struct crtc_state *cstate = &state->crtc_state;
4410 	struct vop2 *vop2 = cstate->private;
4411 	u32 vp_offset = (cstate->crtc_id * 0x100);
4412 
4413 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4414 			MCU_TYPE_SHIFT, 1, false);
4415 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4416 			MCU_HOLD_MODE_SHIFT, 1, false);
4417 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4418 			MCU_PIX_TOTAL_SHIFT, 53, false);
4419 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4420 			MCU_CS_PST_SHIFT, 6, false);
4421 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4422 			MCU_CS_PEND_SHIFT, 48, false);
4423 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4424 			MCU_RW_PST_SHIFT, 12, false);
4425 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4426 			MCU_RW_PEND_SHIFT, 30, false);
4427 }
4428 
4429 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value)
4430 {
4431 	struct crtc_state *cstate = &state->crtc_state;
4432 	struct connector_state *conn_state = &state->conn_state;
4433 	struct drm_display_mode *mode = &conn_state->mode;
4434 	struct vop2 *vop2 = cstate->private;
4435 	u32 vp_offset = (cstate->crtc_id * 0x100);
4436 
4437 	/*
4438 	 * 1.set mcu bypass mode timing.
4439 	 * 2.set dclk rate to 150M.
4440 	 */
4441 	if (type == MCU_SETBYPASS && value) {
4442 		vop3_mcu_bypass_mode_setup(state);
4443 		vop2_clk_set_rate(&cstate->dclk, 150000000);
4444 	}
4445 
4446 	switch (type) {
4447 	case MCU_WRCMD:
4448 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4449 				MCU_RS_SHIFT, 0, false);
4450 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4451 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4452 				value, false);
4453 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4454 				MCU_RS_SHIFT, 1, false);
4455 		break;
4456 	case MCU_WRDATA:
4457 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4458 				MCU_RS_SHIFT, 1, false);
4459 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4460 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4461 				value, false);
4462 		break;
4463 	case MCU_SETBYPASS:
4464 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4465 				MCU_BYPASS_SHIFT, value ? 1 : 0, false);
4466 		break;
4467 	default:
4468 		break;
4469 	}
4470 
4471 	/*
4472 	 * 1.restore mcu data mode timing.
4473 	 * 2.restore dclk rate to crtc_clock.
4474 	 */
4475 	if (type == MCU_SETBYPASS && !value) {
4476 		vop3_mcu_mode_setup(state);
4477 		vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000);
4478 	}
4479 
4480 	return 0;
4481 }
4482 
4483 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id)
4484 {
4485 	const struct vop2_data *vop2_data = vop2->data;
4486 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id];
4487 	u32 vp_offset = crtc_id * 0x100;
4488 	bool pre_dither_down_en = false;
4489 
4490 	switch (bus_format) {
4491 	case MEDIA_BUS_FMT_RGB565_1X16:
4492 	case MEDIA_BUS_FMT_RGB565_2X8_LE:
4493 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4494 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4495 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4496 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false);
4497 		pre_dither_down_en = true;
4498 		break;
4499 	case MEDIA_BUS_FMT_RGB666_1X18:
4500 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
4501 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
4502 	case MEDIA_BUS_FMT_RGB666_3X6:
4503 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4504 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4505 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4506 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false);
4507 		pre_dither_down_en = true;
4508 		break;
4509 	case MEDIA_BUS_FMT_YUYV8_1X16:
4510 	case MEDIA_BUS_FMT_YUV8_1X24:
4511 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
4512 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4513 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4514 		pre_dither_down_en = true;
4515 		break;
4516 	case MEDIA_BUS_FMT_YUYV10_1X20:
4517 	case MEDIA_BUS_FMT_YUV10_1X30:
4518 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
4519 	case MEDIA_BUS_FMT_RGB101010_1X30:
4520 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4521 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4522 		pre_dither_down_en = false;
4523 		break;
4524 	case MEDIA_BUS_FMT_RGB888_3X8:
4525 	case MEDIA_BUS_FMT_RGB888_DUMMY_4X8:
4526 	case MEDIA_BUS_FMT_RGB888_1X24:
4527 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
4528 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
4529 	default:
4530 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4531 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4532 		pre_dither_down_en = true;
4533 		break;
4534 	}
4535 
4536 	if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0)
4537 		pre_dither_down_en = false;
4538 
4539 	if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) {
4540 		if (vop2->version == VOP_VERSION_RK3576) {
4541 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000);
4542 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100);
4543 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100);
4544 		}
4545 
4546 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4547 				PRE_DITHER_DOWN_EN_SHIFT, 0, false);
4548 		/* enable frc2.0 do 10->8 */
4549 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4550 				DITHER_DOWN_EN_SHIFT, 1, false);
4551 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4552 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false);
4553 	} else {
4554 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4555 				PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
4556 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4557 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false);
4558 	}
4559 }
4560 
4561 static int rockchip_vop2_init(struct display_state *state)
4562 {
4563 	struct crtc_state *cstate = &state->crtc_state;
4564 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
4565 	struct connector_state *conn_state = &state->conn_state;
4566 	struct drm_display_mode *mode = &conn_state->mode;
4567 	struct vop2 *vop2 = cstate->private;
4568 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4569 	u16 hdisplay = mode->crtc_hdisplay;
4570 	u16 htotal = mode->crtc_htotal;
4571 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4572 	u16 hact_end = hact_st + hdisplay;
4573 	u16 vdisplay = mode->crtc_vdisplay;
4574 	u16 vtotal = mode->crtc_vtotal;
4575 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4576 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4577 	u16 vact_end = vact_st + vdisplay;
4578 	bool yuv_overlay = false;
4579 	u32 vp_offset = (cstate->crtc_id * 0x100);
4580 	u32 line_flag_offset = (cstate->crtc_id * 4);
4581 	u32 val, act_end;
4582 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4583 	u8 dclk_div_factor = 0;
4584 	u8 vp_dclk_div = 1;
4585 	char output_type_name[30] = {0};
4586 #ifndef CONFIG_SPL_BUILD
4587 	char dclk_name[9];
4588 #endif
4589 	struct clk hdmi0_phy_pll;
4590 	struct clk hdmi1_phy_pll;
4591 	struct clk hdmi_phy_pll;
4592 	struct udevice *disp_dev;
4593 	unsigned long dclk_rate = 0;
4594 	int ret;
4595 
4596 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
4597 	       mode->crtc_hdisplay, mode->vdisplay,
4598 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
4599 	       mode->vrefresh,
4600 	       rockchip_get_output_if_name(conn_state->output_if, output_type_name),
4601 	       cstate->crtc_id);
4602 
4603 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
4604 		cstate->splice_mode = true;
4605 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
4606 		if (!cstate->splice_crtc_id) {
4607 			printf("%s: Splice mode is unsupported by vp%d\n",
4608 			       __func__, cstate->crtc_id);
4609 			return -EINVAL;
4610 		}
4611 
4612 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
4613 				PORT_MERGE_EN_SHIFT, 1, false);
4614 	}
4615 
4616 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4617 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4618 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4619 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4620 
4621 	if (vop2->data->vp_data[cstate->crtc_id].urgency) {
4622 		u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl;
4623 		u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh;
4624 
4625 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK,
4626 				AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4627 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK,
4628 				AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4629 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK,
4630 				POST_URGENCY_EN_SHIFT, 1, false);
4631 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK,
4632 				POST_URGENCY_THL_SHIFT, urgen_thl, false);
4633 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK,
4634 				POST_URGENCY_THH_SHIFT, urgen_thh, false);
4635 	}
4636 
4637 	vop2_initial(vop2, state);
4638 	if (vop2->version == VOP_VERSION_RK3588)
4639 		dclk_rate = rk3588_vop2_if_cfg(state);
4640 	else if (vop2->version == VOP_VERSION_RK3576)
4641 		dclk_rate = rk3576_vop2_if_cfg(state);
4642 	else if (vop2->version == VOP_VERSION_RK3568)
4643 		dclk_rate = rk3568_vop2_if_cfg(state);
4644 	else if (vop2->version == VOP_VERSION_RK3562)
4645 		dclk_rate = rk3562_vop2_if_cfg(state);
4646 	else if (vop2->version == VOP_VERSION_RK3528)
4647 		dclk_rate = rk3528_vop2_if_cfg(state);
4648 
4649 	if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
4650 	     !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) ||
4651 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
4652 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
4653 
4654 	vop2_post_color_swap(state);
4655 
4656 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
4657 			OUT_MODE_SHIFT, conn_state->output_mode, false);
4658 
4659 	vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id);
4660 	if (cstate->splice_mode)
4661 		vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id);
4662 
4663 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
4664 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
4665 			yuv_overlay, false);
4666 
4667 	cstate->yuv_overlay = yuv_overlay;
4668 
4669 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
4670 		    (htotal << 16) | hsync_len);
4671 	val = hact_st << 16;
4672 	val |= hact_end;
4673 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
4674 	val = vact_st << 16;
4675 	val |= vact_end;
4676 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
4677 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
4678 		u16 vact_st_f1 = vtotal + vact_st + 1;
4679 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
4680 
4681 		val = vact_st_f1 << 16 | vact_end_f1;
4682 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
4683 			    val);
4684 
4685 		val = vtotal << 16 | (vtotal + vsync_len);
4686 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
4687 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4688 				INTERLACE_EN_SHIFT, 1, false);
4689 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4690 				DSP_FILED_POL, 1, false);
4691 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4692 				P2I_EN_SHIFT, 1, false);
4693 		vtotal += vtotal + 1;
4694 		act_end = vact_end_f1;
4695 	} else {
4696 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4697 				INTERLACE_EN_SHIFT, 0, false);
4698 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4699 				P2I_EN_SHIFT, 0, false);
4700 		act_end = vact_end;
4701 	}
4702 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
4703 		    (vtotal << 16) | vsync_len);
4704 
4705 	if (vop2->version == VOP_VERSION_RK3528 ||
4706 	    vop2->version == VOP_VERSION_RK3562 ||
4707 	    vop2->version == VOP_VERSION_RK3568) {
4708 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
4709 		conn_state->output_if & VOP_OUTPUT_IF_BT656)
4710 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4711 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
4712 		else
4713 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4714 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
4715 
4716 		if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
4717 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4718 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
4719 		else
4720 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4721 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
4722 	}
4723 
4724 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4725 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
4726 
4727 	if (yuv_overlay)
4728 		val = 0x20010200;
4729 	else
4730 		val = 0;
4731 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
4732 	if (cstate->splice_mode) {
4733 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4734 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
4735 				yuv_overlay, false);
4736 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
4737 	}
4738 
4739 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4740 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
4741 
4742 	if (vp->xmirror_en)
4743 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4744 				DSP_X_MIR_EN_SHIFT, 1, false);
4745 
4746 	vop2_tv_config_update(state, vop2);
4747 	vop2_post_config(state, vop2);
4748 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
4749 		vop3_post_config(state, vop2);
4750 
4751 	if (cstate->dsc_enable) {
4752 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4753 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
4754 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
4755 		} else {
4756 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
4757 		}
4758 	}
4759 
4760 #ifndef CONFIG_SPL_BUILD
4761 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
4762 	ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk);
4763 	if (ret) {
4764 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
4765 		return ret;
4766 	}
4767 #endif
4768 
4769 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
4770 	if (!ret) {
4771 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
4772 		if (ret)
4773 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
4774 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
4775 		if (ret)
4776 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
4777 	} else {
4778 		hdmi0_phy_pll.dev = NULL;
4779 		hdmi1_phy_pll.dev = NULL;
4780 		debug("%s: Faile to find display-subsystem node\n", __func__);
4781 	}
4782 
4783 	if (vop2->version == VOP_VERSION_RK3528) {
4784 		struct ofnode_phandle_args args;
4785 
4786 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
4787 						 "#clock-cells", 0, 0, &args);
4788 		if (!ret) {
4789 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
4790 			if (ret) {
4791 				debug("warn: can't get clk device\n");
4792 				return ret;
4793 			}
4794 		} else {
4795 			debug("assigned-clock-parents's node not define\n");
4796 		}
4797 	}
4798 
4799 	if (vop2->version == VOP_VERSION_RK3576)
4800 		vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div;
4801 
4802 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
4803 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
4804 			vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll);
4805 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
4806 			vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll);
4807 
4808 		/*
4809 		 * uboot clk driver won't set dclk parent's rate when use
4810 		 * hdmi phypll as dclk source.
4811 		 * So set dclk rate is meaningless. Set hdmi phypll rate
4812 		 * directly.
4813 		 */
4814 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
4815 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000);
4816 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
4817 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000);
4818 		} else {
4819 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
4820 				ret = vop2_clk_set_rate(&hdmi_phy_pll,
4821 							dclk_rate / vp_dclk_div * 1000);
4822 			} else {
4823 #ifndef CONFIG_SPL_BUILD
4824 				ret = vop2_clk_set_rate(&cstate->dclk,
4825 							dclk_rate / vp_dclk_div * 1000);
4826 #else
4827 				if (vop2->version == VOP_VERSION_RK3528) {
4828 					void *cru_base = (void *)RK3528_CRU_BASE;
4829 
4830 					/* dclk src switch to hdmiphy pll */
4831 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
4832 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
4833 					ret = dclk_rate * 1000;
4834 				}
4835 #endif
4836 			}
4837 		}
4838 	} else {
4839 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
4840 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000);
4841 		else
4842 			ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000);
4843 	}
4844 
4845 	if (IS_ERR_VALUE(ret)) {
4846 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
4847 		       __func__, cstate->crtc_id, dclk_rate, ret);
4848 		return ret;
4849 	} else {
4850 		if (cstate->mcu_timing.mcu_pix_total) {
4851 			mode->crtc_clock = roundup(ret, 1000) / 1000;
4852 		} else {
4853 			dclk_div_factor = mode->crtc_clock / dclk_rate;
4854 			mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000;
4855 		}
4856 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
4857 	}
4858 
4859 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4860 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
4861 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4862 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
4863 
4864 	if (cstate->mcu_timing.mcu_pix_total) {
4865 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4866 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4867 				STANDBY_EN_SHIFT, 0, false);
4868 		vop3_mcu_mode_setup(state);
4869 	}
4870 
4871 	return 0;
4872 }
4873 
4874 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
4875 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
4876 			     uint32_t dst_h)
4877 {
4878 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
4879 	uint16_t hscl_filter_mode, vscl_filter_mode;
4880 	uint8_t xgt2 = 0, xgt4 = 0;
4881 	uint8_t ygt2 = 0, ygt4 = 0;
4882 	uint32_t xfac = 0, yfac = 0;
4883 	u32 win_offset = win->reg_offset;
4884 	bool xgt_en = false;
4885 	bool xavg_en = false;
4886 
4887 	if (is_vop3(vop2)) {
4888 		if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) {
4889 			if (src_w >= (8 * dst_w)) {
4890 				xgt4 = 1;
4891 				src_w >>= 2;
4892 			} else if (src_w >= (4 * dst_w)) {
4893 				xgt2 = 1;
4894 				src_w >>= 1;
4895 			}
4896 		} else {
4897 			if (src_w >= (4 * dst_w)) {
4898 				xgt4 = 1;
4899 				src_w >>= 2;
4900 			} else if (src_w >= (2 * dst_w)) {
4901 				xgt2 = 1;
4902 				src_w >>= 1;
4903 			}
4904 		}
4905 	}
4906 
4907 	/**
4908 	 * The rk3528 is processed as 2 pixel/cycle,
4909 	 * so ygt2/ygt4 needs to be triggered in advance to improve performance
4910 	 * when src_w is bigger than 1920.
4911 	 * dst_h / src_h is at [1, 0.65)     ygt2=0; ygt4=0;
4912 	 * dst_h / src_h is at [0.65, 0.35)  ygt2=1; ygt4=0;
4913 	 * dst_h / src_h is at [0.35, 0)     ygt2=0; ygt4=1;
4914 	 */
4915 	if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) {
4916 		if (src_h >= (100 * dst_h / 35)) {
4917 			ygt4 = 1;
4918 			src_h >>= 2;
4919 		} else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) {
4920 			ygt2 = 1;
4921 			src_h >>= 1;
4922 		}
4923 	} else {
4924 		if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) {
4925 			if (src_h >= (8 * dst_h)) {
4926 				ygt4 = 1;
4927 				src_h >>= 2;
4928 			} else if (src_h >= (4 * dst_h)) {
4929 				ygt2 = 1;
4930 				src_h >>= 1;
4931 			}
4932 		} else {
4933 			if (src_h >= (4 * dst_h)) {
4934 				ygt4 = 1;
4935 				src_h >>= 2;
4936 			} else if (src_h >= (2 * dst_h)) {
4937 				ygt2 = 1;
4938 				src_h >>= 1;
4939 			}
4940 		}
4941 	}
4942 
4943 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
4944 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
4945 
4946 	if (yrgb_hor_scl_mode == SCALE_UP)
4947 		hscl_filter_mode = win->hsu_filter_mode;
4948 	else
4949 		hscl_filter_mode = win->hsd_filter_mode;
4950 
4951 	if (yrgb_ver_scl_mode == SCALE_UP)
4952 		vscl_filter_mode = win->vsu_filter_mode;
4953 	else
4954 		vscl_filter_mode = win->vsd_filter_mode;
4955 
4956 	/*
4957 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
4958 	 * at scale down mode
4959 	 */
4960 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
4961 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
4962 		dst_w += 1;
4963 	}
4964 
4965 	if (is_vop3(vop2)) {
4966 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
4967 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
4968 
4969 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
4970 			xavg_en = xgt2 || xgt4;
4971 		else
4972 			xgt_en = xgt2 || xgt4;
4973 
4974 		if (vop2->version == VOP_VERSION_RK3576) {
4975 			bool zme_dering_en = false;
4976 
4977 			if ((yrgb_hor_scl_mode == SCALE_UP &&
4978 			     hscl_filter_mode == VOP2_SCALE_UP_ZME) ||
4979 			    (yrgb_ver_scl_mode == SCALE_UP &&
4980 			     vscl_filter_mode == VOP2_SCALE_UP_ZME))
4981 				zme_dering_en = true;
4982 
4983 			/* Recommended configuration from the algorithm */
4984 			vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset,
4985 				    0x04100d10);
4986 			vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset,
4987 					EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false);
4988 		}
4989 	} else {
4990 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
4991 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
4992 	}
4993 
4994 	if (win->type == CLUSTER_LAYER) {
4995 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
4996 			    yfac << 16 | xfac);
4997 
4998 		if (is_vop3(vop2)) {
4999 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5000 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
5001 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5002 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
5003 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5004 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
5005 
5006 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5007 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
5008 					yrgb_hor_scl_mode, false);
5009 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5010 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
5011 					yrgb_ver_scl_mode, false);
5012 		} else {
5013 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5014 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
5015 					yrgb_hor_scl_mode, false);
5016 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5017 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
5018 					yrgb_ver_scl_mode, false);
5019 		}
5020 
5021 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
5022 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5023 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
5024 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5025 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
5026 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5027 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
5028 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5029 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
5030 		} else {
5031 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5032 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
5033 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5034 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
5035 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5036 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
5037 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5038 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
5039 		}
5040 	} else {
5041 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
5042 			    yfac << 16 | xfac);
5043 
5044 		if (is_vop3(vop2)) {
5045 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5046 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
5047 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5048 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
5049 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5050 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
5051 		}
5052 
5053 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5054 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
5055 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5056 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
5057 
5058 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5059 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
5060 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5061 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
5062 
5063 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5064 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
5065 				hscl_filter_mode, false);
5066 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5067 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
5068 				vscl_filter_mode, false);
5069 	}
5070 }
5071 
5072 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
5073 {
5074 	u32 win_offset = win->reg_offset;
5075 
5076 	if (win->type == CLUSTER_LAYER) {
5077 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
5078 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
5079 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
5080 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5081 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
5082 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5083 	} else {
5084 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
5085 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
5086 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
5087 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5088 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
5089 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5090 	}
5091 }
5092 
5093 static bool vop2_win_dither_up(uint32_t format)
5094 {
5095 	switch (format) {
5096 	case ROCKCHIP_FMT_RGB565:
5097 		return true;
5098 	default:
5099 		return false;
5100 	}
5101 }
5102 
5103 static bool vop2_is_mirror_win(struct vop2_win_data *win)
5104 {
5105 	return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR);
5106 }
5107 
5108 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
5109 {
5110 	struct crtc_state *cstate = &state->crtc_state;
5111 	struct connector_state *conn_state = &state->conn_state;
5112 	struct drm_display_mode *mode = &conn_state->mode;
5113 	struct vop2 *vop2 = cstate->private;
5114 	int src_w = cstate->src_rect.w;
5115 	int src_h = cstate->src_rect.h;
5116 	int crtc_x = cstate->crtc_rect.x;
5117 	int crtc_y = cstate->crtc_rect.y;
5118 	int crtc_w = cstate->crtc_rect.w;
5119 	int crtc_h = cstate->crtc_rect.h;
5120 	int xvir = cstate->xvir;
5121 	int y_mirror = 0;
5122 	int csc_mode;
5123 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5124 	/* offset of the right window in splice mode */
5125 	u32 splice_pixel_offset = 0;
5126 	u32 splice_yrgb_offset = 0;
5127 	u32 win_offset = win->reg_offset;
5128 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5129 	bool dither_up;
5130 
5131 	if (win->splice_mode_right) {
5132 		src_w = cstate->right_src_rect.w;
5133 		src_h = cstate->right_src_rect.h;
5134 		crtc_x = cstate->right_crtc_rect.x;
5135 		crtc_y = cstate->right_crtc_rect.y;
5136 		crtc_w = cstate->right_crtc_rect.w;
5137 		crtc_h = cstate->right_crtc_rect.h;
5138 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5139 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5140 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5141 	}
5142 
5143 	act_info = (src_h - 1) << 16;
5144 	act_info |= (src_w - 1) & 0xffff;
5145 
5146 	dsp_info = (crtc_h - 1) << 16;
5147 	dsp_info |= (crtc_w - 1) & 0xffff;
5148 
5149 	dsp_stx = crtc_x;
5150 	dsp_sty = crtc_y;
5151 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5152 
5153 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5154 		y_mirror = 1;
5155 	else
5156 		y_mirror = 0;
5157 
5158 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5159 
5160 	if (vop2->version != VOP_VERSION_RK3568)
5161 		vop2_axi_config(vop2, win);
5162 
5163 	if (y_mirror)
5164 		printf("WARN: y mirror is unsupported by cluster window\n");
5165 
5166 	if (is_vop3(vop2))
5167 		vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset,
5168 				CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT,
5169 				cstate->crtc_id, false);
5170 
5171 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
5172 	if (vop2->version == VOP_VERSION_RK3588)
5173 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
5174 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
5175 
5176 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
5177 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5178 			false);
5179 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
5180 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
5181 		    cstate->dma_addr + splice_yrgb_offset);
5182 
5183 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
5184 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
5185 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
5186 
5187 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
5188 
5189 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5190 					 CSC_10BIT_DEPTH);
5191 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5192 			CLUSTER_RGB2YUV_EN_SHIFT,
5193 			is_yuv_output(conn_state->bus_format), false);
5194 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
5195 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
5196 
5197 	dither_up = vop2_win_dither_up(cstate->format);
5198 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5199 			CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false);
5200 
5201 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
5202 
5203 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5204 
5205 	return 0;
5206 }
5207 
5208 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
5209 {
5210 	struct crtc_state *cstate = &state->crtc_state;
5211 	struct connector_state *conn_state = &state->conn_state;
5212 	struct drm_display_mode *mode = &conn_state->mode;
5213 	struct vop2 *vop2 = cstate->private;
5214 	int src_w = cstate->src_rect.w;
5215 	int src_h = cstate->src_rect.h;
5216 	int crtc_x = cstate->crtc_rect.x;
5217 	int crtc_y = cstate->crtc_rect.y;
5218 	int crtc_w = cstate->crtc_rect.w;
5219 	int crtc_h = cstate->crtc_rect.h;
5220 	int xvir = cstate->xvir;
5221 	int y_mirror = 0;
5222 	int csc_mode;
5223 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5224 	/* offset of the right window in splice mode */
5225 	u32 splice_pixel_offset = 0;
5226 	u32 splice_yrgb_offset = 0;
5227 	u32 win_offset = win->reg_offset;
5228 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5229 	u32 val;
5230 	bool dither_up;
5231 
5232 	if (vop2_is_mirror_win(win)) {
5233 		struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id);
5234 
5235 		if (!source_win) {
5236 			printf("invalid source win id %d\n", win->source_win_id);
5237 			return -ENODEV;
5238 		}
5239 
5240 		val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset);
5241 		if (!(val & BIT(WIN_EN_SHIFT))) {
5242 			printf("WARN: the source win should be enabled before mirror win\n");
5243 			return -EAGAIN;
5244 		}
5245 	}
5246 
5247 	if (win->splice_mode_right) {
5248 		src_w = cstate->right_src_rect.w;
5249 		src_h = cstate->right_src_rect.h;
5250 		crtc_x = cstate->right_crtc_rect.x;
5251 		crtc_y = cstate->right_crtc_rect.y;
5252 		crtc_w = cstate->right_crtc_rect.w;
5253 		crtc_h = cstate->right_crtc_rect.h;
5254 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5255 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5256 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5257 	}
5258 
5259 	/*
5260 	 * This is workaround solution for IC design:
5261 	 * esmart can't support scale down when actual_w % 16 == 1.
5262 	 */
5263 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
5264 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
5265 		src_w -= 1;
5266 	}
5267 
5268 	act_info = (src_h - 1) << 16;
5269 	act_info |= (src_w - 1) & 0xffff;
5270 
5271 	dsp_info = (crtc_h - 1) << 16;
5272 	dsp_info |= (crtc_w - 1) & 0xffff;
5273 
5274 	dsp_stx = crtc_x;
5275 	dsp_sty = crtc_y;
5276 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5277 
5278 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5279 		y_mirror = 1;
5280 	else
5281 		y_mirror = 0;
5282 
5283 	if (is_vop3(vop2)) {
5284 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset,
5285 				ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT,
5286 				win->scale_engine_num, false);
5287 		vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5288 				ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5289 				cstate->crtc_id, false);
5290 		vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset,
5291 				ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT,
5292 				0, false);
5293 
5294 		/* Merge esmart1/3 from vp1 post to vp0 */
5295 		if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 &&
5296 		    (win->phys_id == ROCKCHIP_VOP2_ESMART1 ||
5297 		     win->phys_id == ROCKCHIP_VOP2_ESMART3))
5298 			vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5299 					ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5300 					1, false);
5301 	}
5302 
5303 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5304 
5305 	if (vop2->version != VOP_VERSION_RK3568)
5306 		vop2_axi_config(vop2, win);
5307 
5308 	if (y_mirror)
5309 		cstate->dma_addr += (src_h - 1) * xvir * 4;
5310 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
5311 			YMIRROR_EN_SHIFT, y_mirror, false);
5312 
5313 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5314 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5315 			false);
5316 
5317 	if (vop2->version == VOP_VERSION_RK3576)
5318 		vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00);
5319 
5320 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
5321 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
5322 		    cstate->dma_addr + splice_yrgb_offset);
5323 
5324 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
5325 		    act_info);
5326 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
5327 		    dsp_info);
5328 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
5329 
5330 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5331 			WIN_EN_SHIFT, 1, false);
5332 
5333 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5334 					 CSC_10BIT_DEPTH);
5335 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
5336 			RGB2YUV_EN_SHIFT,
5337 			is_yuv_output(conn_state->bus_format), false);
5338 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
5339 			CSC_MODE_SHIFT, csc_mode, false);
5340 
5341 	dither_up = vop2_win_dither_up(cstate->format);
5342 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5343 			REGION0_DITHER_UP_EN_SHIFT, dither_up, false);
5344 
5345 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5346 
5347 	return 0;
5348 }
5349 
5350 static void vop2_calc_display_rect_for_splice(struct display_state *state)
5351 {
5352 	struct crtc_state *cstate = &state->crtc_state;
5353 	struct connector_state *conn_state = &state->conn_state;
5354 	struct drm_display_mode *mode = &conn_state->mode;
5355 	struct display_rect *src_rect = &cstate->src_rect;
5356 	struct display_rect *dst_rect = &cstate->crtc_rect;
5357 	struct display_rect left_src, left_dst, right_src, right_dst;
5358 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
5359 	int left_src_w, left_dst_w, right_dst_w;
5360 
5361 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
5362 	if (left_dst_w < 0)
5363 		left_dst_w = 0;
5364 	right_dst_w = dst_rect->w - left_dst_w;
5365 
5366 	if (!right_dst_w)
5367 		left_src_w = src_rect->w;
5368 	else
5369 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
5370 
5371 	left_src.x = src_rect->x;
5372 	left_src.w = left_src_w;
5373 	left_dst.x = dst_rect->x;
5374 	left_dst.w = left_dst_w;
5375 	right_src.x = left_src.x + left_src.w;
5376 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
5377 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
5378 	right_dst.w = right_dst_w;
5379 
5380 	left_src.y = src_rect->y;
5381 	left_src.h = src_rect->h;
5382 	left_dst.y = dst_rect->y;
5383 	left_dst.h = dst_rect->h;
5384 	right_src.y = src_rect->y;
5385 	right_src.h = src_rect->h;
5386 	right_dst.y = dst_rect->y;
5387 	right_dst.h = dst_rect->h;
5388 
5389 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
5390 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
5391 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
5392 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
5393 }
5394 
5395 static int rockchip_vop2_set_plane(struct display_state *state)
5396 {
5397 	struct crtc_state *cstate = &state->crtc_state;
5398 	struct vop2 *vop2 = cstate->private;
5399 	struct vop2_win_data *win_data;
5400 	struct vop2_win_data *splice_win_data;
5401 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5402 	char plane_name[10] = {0};
5403 	int ret;
5404 
5405 	if (cstate->crtc_rect.w > cstate->max_output.width) {
5406 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
5407 		       cstate->crtc_rect.w, cstate->max_output.width);
5408 		return -EINVAL;
5409 	}
5410 
5411 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5412 	if (!win_data) {
5413 		printf("invalid win id %d\n", primary_plane_id);
5414 		return -ENODEV;
5415 	}
5416 
5417 	/* ignore some plane register according vop3 esmart lb mode */
5418 	if (vop3_ignore_plane(vop2, win_data))
5419 		return -EACCES;
5420 
5421 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) {
5422 		if (vop2_power_domain_on(vop2, win_data->pd_id))
5423 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
5424 	}
5425 
5426 	if (cstate->splice_mode) {
5427 		if (win_data->splice_win_id) {
5428 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
5429 			splice_win_data->splice_mode_right = true;
5430 
5431 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
5432 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
5433 
5434 			vop2_calc_display_rect_for_splice(state);
5435 			if (win_data->type == CLUSTER_LAYER)
5436 				vop2_set_cluster_win(state, splice_win_data);
5437 			else
5438 				vop2_set_smart_win(state, splice_win_data);
5439 		} else {
5440 			printf("ERROR: splice mode is unsupported by plane %s\n",
5441 			       get_plane_name(primary_plane_id, plane_name));
5442 			return -EINVAL;
5443 		}
5444 	}
5445 
5446 	if (win_data->type == CLUSTER_LAYER)
5447 		ret = vop2_set_cluster_win(state, win_data);
5448 	else
5449 		ret = vop2_set_smart_win(state, win_data);
5450 	if (ret)
5451 		return ret;
5452 
5453 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
5454 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
5455 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
5456 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
5457 		cstate->dma_addr);
5458 
5459 	return 0;
5460 }
5461 
5462 static int rockchip_vop2_prepare(struct display_state *state)
5463 {
5464 	return 0;
5465 }
5466 
5467 static void vop2_dsc_cfg_done(struct display_state *state)
5468 {
5469 	struct connector_state *conn_state = &state->conn_state;
5470 	struct crtc_state *cstate = &state->crtc_state;
5471 	struct vop2 *vop2 = cstate->private;
5472 	u8 dsc_id = cstate->dsc_id;
5473 	u32 ctrl_regs_offset = (dsc_id * 0x30);
5474 
5475 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
5476 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
5477 				DSC_CFG_DONE_SHIFT, 1, false);
5478 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
5479 				DSC_CFG_DONE_SHIFT, 1, false);
5480 	} else {
5481 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
5482 				DSC_CFG_DONE_SHIFT, 1, false);
5483 	}
5484 }
5485 
5486 static int rockchip_vop2_enable(struct display_state *state)
5487 {
5488 	struct crtc_state *cstate = &state->crtc_state;
5489 	struct vop2 *vop2 = cstate->private;
5490 	u32 vp_offset = (cstate->crtc_id * 0x100);
5491 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5492 
5493 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5494 			STANDBY_EN_SHIFT, 0, false);
5495 
5496 	if (cstate->splice_mode)
5497 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5498 
5499 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5500 
5501 	if (cstate->dsc_enable)
5502 		vop2_dsc_cfg_done(state);
5503 
5504 	if (cstate->mcu_timing.mcu_pix_total)
5505 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
5506 				MCU_HOLD_MODE_SHIFT, 0, false);
5507 
5508 	return 0;
5509 }
5510 
5511 static int rockchip_vop2_disable(struct display_state *state)
5512 {
5513 	struct crtc_state *cstate = &state->crtc_state;
5514 	struct vop2 *vop2 = cstate->private;
5515 	u32 vp_offset = (cstate->crtc_id * 0x100);
5516 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5517 
5518 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5519 			STANDBY_EN_SHIFT, 1, false);
5520 
5521 	if (cstate->splice_mode)
5522 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5523 
5524 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5525 
5526 	return 0;
5527 }
5528 
5529 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
5530 {
5531 	struct crtc_state *cstate = &state->crtc_state;
5532 	struct vop2 *vop2 = cstate->private;
5533 	int i = 0;
5534 	int correct_cursor_plane = -1;
5535 	int plane_type = -1;
5536 
5537 	if (cursor_plane < 0)
5538 		return -1;
5539 
5540 	if (plane_mask & (1 << cursor_plane))
5541 		return cursor_plane;
5542 
5543 	/* Get current cursor plane type */
5544 	for (i = 0; i < vop2->data->nr_layers; i++) {
5545 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
5546 			plane_type = vop2->data->plane_table[i].plane_type;
5547 			break;
5548 		}
5549 	}
5550 
5551 	/* Get the other same plane type plane id */
5552 	for (i = 0; i < vop2->data->nr_layers; i++) {
5553 		if (vop2->data->plane_table[i].plane_type == plane_type &&
5554 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
5555 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
5556 			break;
5557 		}
5558 	}
5559 
5560 	/* To check whether the new correct_cursor_plane is attach to current vp */
5561 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
5562 		printf("error: faild to find correct plane as cursor plane\n");
5563 		return -1;
5564 	}
5565 
5566 	printf("vp%d adjust cursor plane from %d to %d\n",
5567 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
5568 
5569 	return correct_cursor_plane;
5570 }
5571 
5572 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
5573 {
5574 	struct crtc_state *cstate = &state->crtc_state;
5575 	struct vop2 *vop2 = cstate->private;
5576 	ofnode vp_node;
5577 	struct device_node *port_parent_node = cstate->ports_node;
5578 	static bool vop_fix_dts;
5579 	const char *path;
5580 	u32 plane_mask = 0;
5581 	int vp_id = 0;
5582 	int cursor_plane_id = -1;
5583 
5584 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
5585 		return 0;
5586 
5587 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
5588 		path = vp_node.np->full_name;
5589 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
5590 
5591 		if (cstate->crtc->assign_plane)
5592 			continue;
5593 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
5594 								 cstate->crtc->vps[vp_id].cursor_plane);
5595 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
5596 		       vp_id, plane_mask,
5597 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
5598 		       cursor_plane_id);
5599 
5600 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
5601 				     plane_mask, 1);
5602 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
5603 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
5604 		if (cursor_plane_id >= 0)
5605 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
5606 					     cursor_plane_id, 1);
5607 		vp_id++;
5608 	}
5609 
5610 	vop_fix_dts = true;
5611 
5612 	return 0;
5613 }
5614 
5615 static int rockchip_vop2_check(struct display_state *state)
5616 {
5617 	struct crtc_state *cstate = &state->crtc_state;
5618 	struct rockchip_crtc *crtc = cstate->crtc;
5619 
5620 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
5621 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
5622 		return -ENOTSUPP;
5623 	}
5624 
5625 	if (cstate->splice_mode) {
5626 		crtc->splice_mode = true;
5627 		crtc->splice_crtc_id = cstate->splice_crtc_id;
5628 	}
5629 
5630 	return 0;
5631 }
5632 
5633 static int rockchip_vop2_mode_valid(struct display_state *state)
5634 {
5635 	struct connector_state *conn_state = &state->conn_state;
5636 	struct crtc_state *cstate = &state->crtc_state;
5637 	struct drm_display_mode *mode = &conn_state->mode;
5638 	struct videomode vm;
5639 
5640 	drm_display_mode_to_videomode(mode, &vm);
5641 
5642 	if (vm.hactive < 32 || vm.vactive < 32 ||
5643 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
5644 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
5645 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
5646 		return -EINVAL;
5647 	}
5648 
5649 	return 0;
5650 }
5651 
5652 static int rockchip_vop2_mode_fixup(struct display_state *state)
5653 {
5654 	struct connector_state *conn_state = &state->conn_state;
5655 	struct rockchip_connector *conn = conn_state->connector;
5656 	struct drm_display_mode *mode = &conn_state->mode;
5657 	struct crtc_state *cstate = &state->crtc_state;
5658 	struct vop2 *vop2 = cstate->private;
5659 
5660 	if (conn_state->secondary) {
5661 		if (!(conn->dual_channel_mode &&
5662 		      conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) &&
5663 		    conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS)
5664 			drm_mode_convert_to_split_mode(mode);
5665 	}
5666 
5667 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
5668 
5669 	/*
5670 	 * For RK3568 and RK3588, the hactive of video timing must
5671 	 * be 4-pixel aligned.
5672 	 */
5673 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) {
5674 		if (mode->crtc_hdisplay % 4) {
5675 			int old_hdisplay = mode->crtc_hdisplay;
5676 			int align = 4 - (mode->crtc_hdisplay % 4);
5677 
5678 			mode->crtc_hdisplay += align;
5679 			mode->crtc_hsync_start += align;
5680 			mode->crtc_hsync_end += align;
5681 			mode->crtc_htotal += align;
5682 
5683 			printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n",
5684 			       old_hdisplay, mode->hdisplay);
5685 		}
5686 	}
5687 
5688 	/*
5689 	 * For RK3576 YUV420 output, hden signal introduce one cycle delay,
5690 	 * so we need to adjust hfp and hbp to compatible with this design.
5691 	 */
5692 	if (vop2->version == VOP_VERSION_RK3576 &&
5693 	    conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
5694 		mode->crtc_hsync_start += 2;
5695 		mode->crtc_hsync_end += 2;
5696 	}
5697 
5698 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
5699 		mode->crtc_clock *= 2;
5700 
5701 	/*
5702 	 * For RK3528, the path of CVBS output is like:
5703 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
5704 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
5705 	 * clock needs.
5706 	 */
5707 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
5708 		mode->crtc_clock *= 4;
5709 
5710 	mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format);
5711 	if (cstate->mcu_timing.mcu_pix_total)
5712 		mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1;
5713 
5714 	return 0;
5715 }
5716 
5717 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
5718 
5719 static int rockchip_vop2_plane_check(struct display_state *state)
5720 {
5721 	struct crtc_state *cstate = &state->crtc_state;
5722 	struct vop2 *vop2 = cstate->private;
5723 	struct display_rect *src = &cstate->src_rect;
5724 	struct display_rect *dst = &cstate->crtc_rect;
5725 	struct vop2_win_data *win_data;
5726 	int min_scale, max_scale;
5727 	int hscale, vscale;
5728 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5729 
5730 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5731 	if (!win_data) {
5732 		printf("ERROR: invalid win id %d\n", primary_plane_id);
5733 		return -ENODEV;
5734 	}
5735 
5736 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
5737 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
5738 
5739 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
5740 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
5741 	if (hscale < 0 || vscale < 0) {
5742 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
5743 		return -ERANGE;
5744 		}
5745 
5746 	return 0;
5747 }
5748 
5749 static int rockchip_vop2_apply_soft_te(struct display_state *state)
5750 {
5751 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
5752 	struct crtc_state *cstate = &state->crtc_state;
5753 	struct vop2 *vop2 = cstate->private;
5754 	u32 vp_offset = (cstate->crtc_id * 0x100);
5755 	int val = 0;
5756 	int ret = 0;
5757 
5758 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
5759 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
5760 	if (!ret) {
5761 #ifndef CONFIG_SPL_BUILD
5762 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5763 					 !val, 50 * 1000);
5764 		if (!ret) {
5765 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5766 						 val, 50 * 1000);
5767 			if (!ret) {
5768 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
5769 						EN_MASK, EDPI_WMS_FS, 1, false);
5770 			} else {
5771 				printf("ERROR: vp%d wait for active TE signal timeout\n",
5772 				       cstate->crtc_id);
5773 				return ret;
5774 			}
5775 		} else {
5776 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
5777 			return ret;
5778 		}
5779 #endif
5780 	} else {
5781 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
5782 		return ret;
5783 	}
5784 
5785 	return 0;
5786 }
5787 
5788 static int rockchip_vop2_regs_dump(struct display_state *state)
5789 {
5790 	struct crtc_state *cstate = &state->crtc_state;
5791 	struct vop2 *vop2 = cstate->private;
5792 	const struct vop2_data *vop2_data = vop2->data;
5793 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5794 	u32 len = 128;
5795 	u32 n, i, j;
5796 	u32 base;
5797 
5798 	if (!cstate->crtc->active)
5799 		return -EINVAL;
5800 
5801 	n = vop2_data->dump_regs_size;
5802 	for (i = 0; i < n; i++) {
5803 		base = regs[i].offset;
5804 		len = 128;
5805 		if (regs[i].size)
5806 			len = min(len, regs[i].size >> 2);
5807 		printf("\n%s:\n", regs[i].name);
5808 		for (j = 0; j < len;) {
5809 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5810 			       vop2_readl(vop2, base + (4 * j)),
5811 			       vop2_readl(vop2, base + (4 * (j + 1))),
5812 			       vop2_readl(vop2, base + (4 * (j + 2))),
5813 			       vop2_readl(vop2, base + (4 * (j + 3))));
5814 			j += 4;
5815 		}
5816 	}
5817 
5818 	return 0;
5819 }
5820 
5821 static int rockchip_vop2_active_regs_dump(struct display_state *state)
5822 {
5823 	struct crtc_state *cstate = &state->crtc_state;
5824 	struct vop2 *vop2 = cstate->private;
5825 	const struct vop2_data *vop2_data = vop2->data;
5826 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5827 	u32 len = 128;
5828 	u32 n, i, j;
5829 	u32 base;
5830 	bool enable_state;
5831 
5832 	if (!cstate->crtc->active)
5833 		return -EINVAL;
5834 
5835 	n = vop2_data->dump_regs_size;
5836 	for (i = 0; i < n; i++) {
5837 		if (regs[i].state_mask) {
5838 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
5839 				       regs[i].state_mask;
5840 			if (enable_state != regs[i].enable_state)
5841 				continue;
5842 		}
5843 
5844 		base = regs[i].offset;
5845 		len = 128;
5846 		if (regs[i].size)
5847 			len = min(len, regs[i].size >> 2);
5848 		printf("\n%s:\n", regs[i].name);
5849 		for (j = 0; j < len;) {
5850 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5851 			       vop2_readl(vop2, base + (4 * j)),
5852 			       vop2_readl(vop2, base + (4 * (j + 1))),
5853 			       vop2_readl(vop2, base + (4 * (j + 2))),
5854 			       vop2_readl(vop2, base + (4 * (j + 3))));
5855 			j += 4;
5856 		}
5857 	}
5858 
5859 	return 0;
5860 }
5861 
5862 static struct vop2_dump_regs rk3528_dump_regs[] = {
5863 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5864 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
5865 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5866 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5867 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5868 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5869 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5870 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5871 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5872 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
5873 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
5874 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5875 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
5876 };
5877 
5878 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5879 	ROCKCHIP_VOP2_ESMART0,
5880 	ROCKCHIP_VOP2_ESMART1,
5881 	ROCKCHIP_VOP2_ESMART2,
5882 	ROCKCHIP_VOP2_ESMART3,
5883 };
5884 
5885 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5886 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5887 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5888 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5889 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5890 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5891 };
5892 
5893 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5894 	{ /* one display policy for hdmi */
5895 		{/* main display */
5896 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5897 			.attached_layers_nr = 4,
5898 			.attached_layers = {
5899 				  ROCKCHIP_VOP2_CLUSTER0,
5900 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
5901 				},
5902 		},
5903 		{/* second display */},
5904 		{/* third  display */},
5905 		{/* fourth display */},
5906 	},
5907 
5908 	{ /* two display policy */
5909 		{/* main display */
5910 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5911 			.attached_layers_nr = 3,
5912 			.attached_layers = {
5913 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
5914 				},
5915 		},
5916 
5917 		{/* second display */
5918 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5919 			.attached_layers_nr = 2,
5920 			.attached_layers = {
5921 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5922 				},
5923 		},
5924 		{/* third  display */},
5925 		{/* fourth display */},
5926 	},
5927 
5928 	{ /* one display policy for cvbs */
5929 		{/* main display */
5930 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5931 			.attached_layers_nr = 2,
5932 			.attached_layers = {
5933 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5934 				},
5935 		},
5936 		{/* second display */},
5937 		{/* third  display */},
5938 		{/* fourth display */},
5939 	},
5940 
5941 	{/* reserved */},
5942 };
5943 
5944 static struct vop2_win_data rk3528_win_data[5] = {
5945 	{
5946 		.name = "Esmart0",
5947 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5948 		.type = ESMART_LAYER,
5949 		.win_sel_port_offset = 8,
5950 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
5951 		.reg_offset = 0,
5952 		.axi_id = 0,
5953 		.axi_yrgb_id = 0x06,
5954 		.axi_uv_id = 0x07,
5955 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5956 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5957 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5958 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5959 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5960 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5961 		.max_upscale_factor = 8,
5962 		.max_downscale_factor = 8,
5963 	},
5964 
5965 	{
5966 		.name = "Esmart1",
5967 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5968 		.type = ESMART_LAYER,
5969 		.win_sel_port_offset = 10,
5970 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
5971 		.reg_offset = 0x200,
5972 		.axi_id = 0,
5973 		.axi_yrgb_id = 0x08,
5974 		.axi_uv_id = 0x09,
5975 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5976 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5977 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5978 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5979 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5980 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5981 		.max_upscale_factor = 8,
5982 		.max_downscale_factor = 8,
5983 	},
5984 
5985 	{
5986 		.name = "Esmart2",
5987 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5988 		.type = ESMART_LAYER,
5989 		.win_sel_port_offset = 12,
5990 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
5991 		.reg_offset = 0x400,
5992 		.axi_id = 0,
5993 		.axi_yrgb_id = 0x0a,
5994 		.axi_uv_id = 0x0b,
5995 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5996 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5997 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5998 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5999 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6000 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6001 		.max_upscale_factor = 8,
6002 		.max_downscale_factor = 8,
6003 	},
6004 
6005 	{
6006 		.name = "Esmart3",
6007 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6008 		.type = ESMART_LAYER,
6009 		.win_sel_port_offset = 14,
6010 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
6011 		.reg_offset = 0x600,
6012 		.axi_id = 0,
6013 		.axi_yrgb_id = 0x0c,
6014 		.axi_uv_id = 0x0d,
6015 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6016 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6017 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6018 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6019 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6020 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6021 		.max_upscale_factor = 8,
6022 		.max_downscale_factor = 8,
6023 	},
6024 
6025 	{
6026 		.name = "Cluster0",
6027 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6028 		.type = CLUSTER_LAYER,
6029 		.win_sel_port_offset = 0,
6030 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
6031 		.reg_offset = 0,
6032 		.axi_id = 0,
6033 		.axi_yrgb_id = 0x02,
6034 		.axi_uv_id = 0x03,
6035 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6036 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6037 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6038 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6039 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6040 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6041 		.max_upscale_factor = 8,
6042 		.max_downscale_factor = 8,
6043 	},
6044 };
6045 
6046 static struct vop2_vp_data rk3528_vp_data[2] = {
6047 	{
6048 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
6049 			   VOP_FEATURE_POST_CSC,
6050 		.max_output = {4096, 4096},
6051 		.layer_mix_dly = 6,
6052 		.hdr_mix_dly = 2,
6053 		.win_dly = 8,
6054 	},
6055 	{
6056 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6057 		.max_output = {1920, 1080},
6058 		.layer_mix_dly = 2,
6059 		.hdr_mix_dly = 0,
6060 		.win_dly = 8,
6061 	},
6062 };
6063 
6064 const struct vop2_data rk3528_vop = {
6065 	.version = VOP_VERSION_RK3528,
6066 	.nr_vps = 2,
6067 	.vp_data = rk3528_vp_data,
6068 	.win_data = rk3528_win_data,
6069 	.plane_mask = rk3528_vp_plane_mask[0],
6070 	.plane_table = rk3528_plane_table,
6071 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
6072 	.nr_layers = 5,
6073 	.nr_mixers = 3,
6074 	.nr_gammas = 2,
6075 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
6076 	.dump_regs = rk3528_dump_regs,
6077 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
6078 };
6079 
6080 static struct vop2_dump_regs rk3562_dump_regs[] = {
6081 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6082 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
6083 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6084 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6085 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6086 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6087 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6088 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6089 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
6090 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
6091 };
6092 
6093 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6094 	ROCKCHIP_VOP2_ESMART0,
6095 	ROCKCHIP_VOP2_ESMART1,
6096 	ROCKCHIP_VOP2_ESMART2,
6097 	ROCKCHIP_VOP2_ESMART3,
6098 };
6099 
6100 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6101 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6102 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6103 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6104 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6105 };
6106 
6107 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6108 	{ /* one display policy for hdmi */
6109 		{/* main display */
6110 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6111 			.attached_layers_nr = 4,
6112 			.attached_layers = {
6113 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
6114 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
6115 				},
6116 		},
6117 		{/* second display */},
6118 		{/* third  display */},
6119 		{/* fourth display */},
6120 	},
6121 
6122 	{ /* two display policy */
6123 		{/* main display */
6124 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6125 			.attached_layers_nr = 2,
6126 			.attached_layers = {
6127 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
6128 				},
6129 		},
6130 
6131 		{/* second display */
6132 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6133 			.attached_layers_nr = 2,
6134 			.attached_layers = {
6135 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
6136 				},
6137 		},
6138 		{/* third  display */},
6139 		{/* fourth display */},
6140 	},
6141 
6142 	{/* reserved */},
6143 };
6144 
6145 static struct vop2_win_data rk3562_win_data[4] = {
6146 	{
6147 		.name = "Esmart0",
6148 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6149 		.type = ESMART_LAYER,
6150 		.win_sel_port_offset = 8,
6151 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6152 		.reg_offset = 0,
6153 		.axi_id = 0,
6154 		.axi_yrgb_id = 0x02,
6155 		.axi_uv_id = 0x03,
6156 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6157 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6158 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6159 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6160 		.max_upscale_factor = 8,
6161 		.max_downscale_factor = 8,
6162 	},
6163 
6164 	{
6165 		.name = "Esmart1",
6166 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6167 		.type = ESMART_LAYER,
6168 		.win_sel_port_offset = 10,
6169 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6170 		.reg_offset = 0x200,
6171 		.axi_id = 0,
6172 		.axi_yrgb_id = 0x04,
6173 		.axi_uv_id = 0x05,
6174 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6175 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6176 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6177 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6178 		.max_upscale_factor = 8,
6179 		.max_downscale_factor = 8,
6180 	},
6181 
6182 	{
6183 		.name = "Esmart2",
6184 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6185 		.type = ESMART_LAYER,
6186 		.win_sel_port_offset = 12,
6187 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
6188 		.reg_offset = 0x400,
6189 		.axi_id = 0,
6190 		.axi_yrgb_id = 0x06,
6191 		.axi_uv_id = 0x07,
6192 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6193 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6194 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6195 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6196 		.max_upscale_factor = 8,
6197 		.max_downscale_factor = 8,
6198 	},
6199 
6200 	{
6201 		.name = "Esmart3",
6202 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6203 		.type = ESMART_LAYER,
6204 		.win_sel_port_offset = 14,
6205 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
6206 		.reg_offset = 0x600,
6207 		.axi_id = 0,
6208 		.axi_yrgb_id = 0x08,
6209 		.axi_uv_id = 0x0d,
6210 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6211 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6212 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6213 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6214 		.max_upscale_factor = 8,
6215 		.max_downscale_factor = 8,
6216 	},
6217 };
6218 
6219 static struct vop2_vp_data rk3562_vp_data[2] = {
6220 	{
6221 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6222 		.max_output = {2048, 4096},
6223 		.win_dly = 8,
6224 		.layer_mix_dly = 8,
6225 	},
6226 	{
6227 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6228 		.max_output = {2048, 1080},
6229 		.win_dly = 8,
6230 		.layer_mix_dly = 8,
6231 	},
6232 };
6233 
6234 const struct vop2_data rk3562_vop = {
6235 	.version = VOP_VERSION_RK3562,
6236 	.nr_vps = 2,
6237 	.vp_data = rk3562_vp_data,
6238 	.win_data = rk3562_win_data,
6239 	.plane_mask = rk3562_vp_plane_mask[0],
6240 	.plane_table = rk3562_plane_table,
6241 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
6242 	.nr_layers = 4,
6243 	.nr_mixers = 3,
6244 	.nr_gammas = 2,
6245 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
6246 	.dump_regs = rk3562_dump_regs,
6247 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
6248 };
6249 
6250 static struct vop2_dump_regs rk3568_dump_regs[] = {
6251 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6252 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6253 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6254 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6255 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6256 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6257 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6258 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6259 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6260 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6261 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6262 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6263 };
6264 
6265 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6266 	ROCKCHIP_VOP2_SMART0,
6267 	ROCKCHIP_VOP2_SMART1,
6268 	ROCKCHIP_VOP2_ESMART0,
6269 	ROCKCHIP_VOP2_ESMART1,
6270 };
6271 
6272 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6273 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6274 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6275 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6276 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6277 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6278 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6279 };
6280 
6281 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6282 	{ /* one display policy */
6283 		{/* main display */
6284 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6285 			.attached_layers_nr = 6,
6286 			.attached_layers = {
6287 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
6288 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6289 				},
6290 		},
6291 		{/* second display */},
6292 		{/* third  display */},
6293 		{/* fourth display */},
6294 	},
6295 
6296 	{ /* two display policy */
6297 		{/* main display */
6298 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6299 			.attached_layers_nr = 3,
6300 			.attached_layers = {
6301 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6302 				},
6303 		},
6304 
6305 		{/* second display */
6306 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6307 			.attached_layers_nr = 3,
6308 			.attached_layers = {
6309 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6310 				},
6311 		},
6312 		{/* third  display */},
6313 		{/* fourth display */},
6314 	},
6315 
6316 	{ /* three display policy */
6317 		{/* main display */
6318 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6319 			.attached_layers_nr = 3,
6320 			.attached_layers = {
6321 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6322 				},
6323 		},
6324 
6325 		{/* second display */
6326 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6327 			.attached_layers_nr = 2,
6328 			.attached_layers = {
6329 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
6330 				},
6331 		},
6332 
6333 		{/* third  display */
6334 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6335 			.attached_layers_nr = 1,
6336 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
6337 		},
6338 
6339 		{/* fourth display */},
6340 	},
6341 
6342 	{/* reserved for four display policy */},
6343 };
6344 
6345 static struct vop2_win_data rk3568_win_data[6] = {
6346 	{
6347 		.name = "Cluster0",
6348 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6349 		.type = CLUSTER_LAYER,
6350 		.win_sel_port_offset = 0,
6351 		.layer_sel_win_id = { 0, 0, 0, 0xff },
6352 		.reg_offset = 0,
6353 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6354 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6355 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6356 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6357 		.max_upscale_factor = 4,
6358 		.max_downscale_factor = 4,
6359 	},
6360 
6361 	{
6362 		.name = "Cluster1",
6363 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6364 		.type = CLUSTER_LAYER,
6365 		.win_sel_port_offset = 1,
6366 		.layer_sel_win_id = { 1, 1, 1, 0xff },
6367 		.reg_offset = 0x200,
6368 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6369 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6370 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6371 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6372 		.max_upscale_factor = 4,
6373 		.max_downscale_factor = 4,
6374 		.source_win_id = ROCKCHIP_VOP2_CLUSTER0,
6375 		.feature = WIN_FEATURE_MIRROR,
6376 	},
6377 
6378 	{
6379 		.name = "Esmart0",
6380 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6381 		.type = ESMART_LAYER,
6382 		.win_sel_port_offset = 4,
6383 		.layer_sel_win_id = { 2, 2, 2, 0xff },
6384 		.reg_offset = 0,
6385 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6386 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6387 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6388 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6389 		.max_upscale_factor = 8,
6390 		.max_downscale_factor = 8,
6391 	},
6392 
6393 	{
6394 		.name = "Esmart1",
6395 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6396 		.type = ESMART_LAYER,
6397 		.win_sel_port_offset = 5,
6398 		.layer_sel_win_id = { 6, 6, 6, 0xff },
6399 		.reg_offset = 0x200,
6400 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6401 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6402 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6403 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6404 		.max_upscale_factor = 8,
6405 		.max_downscale_factor = 8,
6406 		.source_win_id = ROCKCHIP_VOP2_ESMART0,
6407 		.feature = WIN_FEATURE_MIRROR,
6408 	},
6409 
6410 	{
6411 		.name = "Smart0",
6412 		.phys_id = ROCKCHIP_VOP2_SMART0,
6413 		.type = SMART_LAYER,
6414 		.win_sel_port_offset = 6,
6415 		.layer_sel_win_id = { 3, 3, 3, 0xff },
6416 		.reg_offset = 0x400,
6417 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6418 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6419 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6420 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6421 		.max_upscale_factor = 8,
6422 		.max_downscale_factor = 8,
6423 	},
6424 
6425 	{
6426 		.name = "Smart1",
6427 		.phys_id = ROCKCHIP_VOP2_SMART1,
6428 		.type = SMART_LAYER,
6429 		.win_sel_port_offset = 7,
6430 		.layer_sel_win_id = { 7, 7, 7, 0xff },
6431 		.reg_offset = 0x600,
6432 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6433 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6434 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6435 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6436 		.max_upscale_factor = 8,
6437 		.max_downscale_factor = 8,
6438 		.source_win_id = ROCKCHIP_VOP2_SMART0,
6439 		.feature = WIN_FEATURE_MIRROR,
6440 	},
6441 };
6442 
6443 static struct vop2_vp_data rk3568_vp_data[3] = {
6444 	{
6445 		.feature = VOP_FEATURE_OUTPUT_10BIT,
6446 		.pre_scan_max_dly = 42,
6447 		.max_output = {4096, 2304},
6448 	},
6449 	{
6450 		.feature = 0,
6451 		.pre_scan_max_dly = 40,
6452 		.max_output = {2048, 1536},
6453 	},
6454 	{
6455 		.feature = 0,
6456 		.pre_scan_max_dly = 40,
6457 		.max_output = {1920, 1080},
6458 	},
6459 };
6460 
6461 const struct vop2_data rk3568_vop = {
6462 	.version = VOP_VERSION_RK3568,
6463 	.nr_vps = 3,
6464 	.vp_data = rk3568_vp_data,
6465 	.win_data = rk3568_win_data,
6466 	.plane_mask = rk356x_vp_plane_mask[0],
6467 	.plane_table = rk356x_plane_table,
6468 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
6469 	.nr_layers = 6,
6470 	.nr_mixers = 5,
6471 	.nr_gammas = 1,
6472 	.dump_regs = rk3568_dump_regs,
6473 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
6474 };
6475 
6476 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = {
6477 	ROCKCHIP_VOP2_ESMART0,
6478 	ROCKCHIP_VOP2_ESMART1,
6479 	ROCKCHIP_VOP2_ESMART2,
6480 };
6481 
6482 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6483 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6484 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6485 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6486 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6487 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6488 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6489 };
6490 
6491 static struct vop2_dump_regs rk3576_dump_regs[] = {
6492 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 },
6493 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 },
6494 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 },
6495 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 },
6496 	{ RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 },
6497 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6498 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6499 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6500 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6501 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6502 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6503 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6504 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 },
6505 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 },
6506 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 },
6507 };
6508 
6509 /*
6510  * RK3576 VOP with 2 Cluster win and 4 Esmart win.
6511  * Every Esmart win support 4 multi-region.
6512  * VP0 can use Cluster0/1 and Esmart0/2
6513  * VP1 can use Cluster0/1 and Esmart1/3
6514  * VP2 can use Esmart0/1/2/3
6515  *
6516  * Scale filter mode:
6517  *
6518  * * Cluster:
6519  * * Support prescale down:
6520  * * H/V: gt2/avg2 or gt4/avg4
6521  * * After prescale down:
6522  *      * nearest-neighbor/bilinear/multi-phase filter for scale up
6523  *      * nearest-neighbor/bilinear/multi-phase filter for scale down
6524  *
6525  * * Esmart:
6526  * * Support prescale down:
6527  * * H: gt2/avg2 or gt4/avg4
6528  * * V: gt2 or gt4
6529  * * After prescale down:
6530  *      * nearest-neighbor/bilinear/bicubic for scale up
6531  *      * nearest-neighbor/bilinear for scale down
6532  */
6533 static struct vop2_win_data rk3576_win_data[6] = {
6534 	{
6535 		.name = "Esmart0",
6536 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6537 		.type = ESMART_LAYER,
6538 		.layer_sel_win_id = { 2, 0xff, 0, 0xff },
6539 		.reg_offset = 0x0,
6540 		.supported_rotations = DRM_MODE_REFLECT_Y,
6541 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6542 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6543 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6544 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6545 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6546 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6547 		.pd_id = VOP2_PD_ESMART,
6548 		.axi_id = 0,
6549 		.axi_yrgb_id = 0x0a,
6550 		.axi_uv_id = 0x0b,
6551 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6552 		.max_upscale_factor = 8,
6553 		.max_downscale_factor = 8,
6554 		.feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH,
6555 	},
6556 	{
6557 		.name = "Esmart1",
6558 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6559 		.type = ESMART_LAYER,
6560 		.layer_sel_win_id = { 0xff, 2, 1, 0xff },
6561 		.reg_offset = 0x200,
6562 		.supported_rotations = DRM_MODE_REFLECT_Y,
6563 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6564 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6565 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6566 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6567 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6568 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6569 		.pd_id = VOP2_PD_ESMART,
6570 		.axi_id = 0,
6571 		.axi_yrgb_id = 0x0c,
6572 		.axi_uv_id = 0x0d,
6573 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6574 		.max_upscale_factor = 8,
6575 		.max_downscale_factor = 8,
6576 		.feature = WIN_FEATURE_MULTI_AREA,
6577 	},
6578 
6579 	{
6580 		.name = "Esmart2",
6581 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6582 		.type = ESMART_LAYER,
6583 		.layer_sel_win_id = { 3, 0xff, 2, 0xff },
6584 		.reg_offset = 0x400,
6585 		.supported_rotations = DRM_MODE_REFLECT_Y,
6586 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6587 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6588 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6589 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6590 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6591 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6592 		.pd_id = VOP2_PD_ESMART,
6593 		.axi_id = 1,
6594 		.axi_yrgb_id = 0x0a,
6595 		.axi_uv_id = 0x0b,
6596 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6597 		.max_upscale_factor = 8,
6598 		.max_downscale_factor = 8,
6599 		.feature = WIN_FEATURE_MULTI_AREA,
6600 	},
6601 
6602 	{
6603 		.name = "Esmart3",
6604 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6605 		.type = ESMART_LAYER,
6606 		.layer_sel_win_id = { 0xff, 3, 3, 0xff },
6607 		.reg_offset = 0x600,
6608 		.supported_rotations = DRM_MODE_REFLECT_Y,
6609 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6610 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6611 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6612 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6613 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6614 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6615 		.pd_id = VOP2_PD_ESMART,
6616 		.axi_id = 1,
6617 		.axi_yrgb_id = 0x0c,
6618 		.axi_uv_id = 0x0d,
6619 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6620 		.max_upscale_factor = 8,
6621 		.max_downscale_factor = 8,
6622 		.feature = WIN_FEATURE_MULTI_AREA,
6623 	},
6624 
6625 	{
6626 		.name = "Cluster0",
6627 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6628 		.type = CLUSTER_LAYER,
6629 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6630 		.reg_offset = 0x0,
6631 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6632 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6633 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6634 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6635 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6636 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6637 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6638 		.pd_id = VOP2_PD_CLUSTER,
6639 		.axi_yrgb_id = 0x02,
6640 		.axi_uv_id = 0x03,
6641 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6642 		.max_upscale_factor = 8,
6643 		.max_downscale_factor = 8,
6644 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6645 			   WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI,
6646 	},
6647 
6648 	{
6649 		.name = "Cluster1",
6650 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6651 		.type = CLUSTER_LAYER,
6652 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6653 		.reg_offset = 0x200,
6654 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6655 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6656 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6657 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6658 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6659 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6660 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6661 		.pd_id = VOP2_PD_CLUSTER,
6662 		.axi_yrgb_id = 0x06,
6663 		.axi_uv_id = 0x07,
6664 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6665 		.max_upscale_factor = 8,
6666 		.max_downscale_factor = 8,
6667 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6668 			   WIN_FEATURE_Y2R_13BIT_DEPTH,
6669 	},
6670 };
6671 
6672 /*
6673  * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4,
6674  * the urgency signal will be set to 1, when full post line buffer is over 6, the
6675  * urgency signal will be set to 0.
6676  */
6677 static struct vop_urgency rk3576_vp0_urgency = {
6678 	.urgen_thl = 4,
6679 	.urgen_thh = 6,
6680 };
6681 
6682 static struct vop2_vp_data rk3576_vp_data[3] = {
6683 	{
6684 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR |
6685 			   VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT |
6686 			   VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP,
6687 		.max_output = { 4096, 4096 },
6688 		.hdrvivid_dly = 21,
6689 		.sdr2hdr_dly = 21,
6690 		.layer_mix_dly = 8,
6691 		.hdr_mix_dly = 2,
6692 		.win_dly = 10,
6693 		.pixel_rate = 2,
6694 		.urgency = &rk3576_vp0_urgency,
6695 	},
6696 	{
6697 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN |
6698 			   VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2,
6699 		.max_output = { 2560, 2560 },
6700 		.hdrvivid_dly = 0,
6701 		.sdr2hdr_dly = 0,
6702 		.layer_mix_dly = 6,
6703 		.hdr_mix_dly = 0,
6704 		.win_dly = 10,
6705 		.pixel_rate = 1,
6706 	},
6707 	{
6708 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6709 		.max_output = { 1920, 1920 },
6710 		.hdrvivid_dly = 0,
6711 		.sdr2hdr_dly = 0,
6712 		.layer_mix_dly = 6,
6713 		.hdr_mix_dly = 0,
6714 		.win_dly = 10,
6715 		.pixel_rate = 1,
6716 	},
6717 };
6718 
6719 static struct vop2_power_domain_data rk3576_vop_pd_data[] = {
6720 	{
6721 		.id = VOP2_PD_CLUSTER,
6722 		.module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1),
6723 	},
6724 	{
6725 		.id = VOP2_PD_ESMART,
6726 		.module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) |
6727 				  BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3),
6728 	},
6729 };
6730 
6731 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = {
6732 	{VOP3_ESMART_4K_4K_4K_MODE, 2},
6733 	{VOP3_ESMART_4K_4K_2K_2K_MODE, 3}
6734 };
6735 
6736 const struct vop2_data rk3576_vop = {
6737 	.version = VOP_VERSION_RK3576,
6738 	.nr_vps = 3,
6739 	.nr_mixers = 4,
6740 	.nr_layers = 6,
6741 	.nr_gammas = 3,
6742 	.esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE,
6743 	.esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map),
6744 	.esmart_lb_mode_map = rk3576_esmart_lb_mode_map,
6745 	.vp_data = rk3576_vp_data,
6746 	.win_data = rk3576_win_data,
6747 	.plane_table = rk3576_plane_table,
6748 	.pd = rk3576_vop_pd_data,
6749 	.vp_default_primary_plane = rk3576_vp_default_primary_plane,
6750 	.nr_pd = ARRAY_SIZE(rk3576_vop_pd_data),
6751 	.dump_regs = rk3576_dump_regs,
6752 	.dump_regs_size = ARRAY_SIZE(rk3576_dump_regs),
6753 };
6754 
6755 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6756 	ROCKCHIP_VOP2_ESMART0,
6757 	ROCKCHIP_VOP2_ESMART1,
6758 	ROCKCHIP_VOP2_ESMART2,
6759 	ROCKCHIP_VOP2_ESMART3,
6760 	ROCKCHIP_VOP2_CLUSTER0,
6761 	ROCKCHIP_VOP2_CLUSTER1,
6762 	ROCKCHIP_VOP2_CLUSTER2,
6763 	ROCKCHIP_VOP2_CLUSTER3,
6764 };
6765 
6766 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6767 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6768 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6769 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
6770 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
6771 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6772 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6773 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6774 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6775 };
6776 
6777 static struct vop2_dump_regs rk3588_dump_regs[] = {
6778 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6779 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6780 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6781 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6782 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6783 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
6784 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6785 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6786 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
6787 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
6788 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6789 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6790 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6791 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6792 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6793 };
6794 
6795 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6796 	{ /* one display policy */
6797 		{/* main display */
6798 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6799 			.attached_layers_nr = 8,
6800 			.attached_layers = {
6801 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
6802 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
6803 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
6804 			},
6805 		},
6806 		{/* second display */},
6807 		{/* third  display */},
6808 		{/* fourth display */},
6809 	},
6810 
6811 	{ /* two display policy */
6812 		{/* main display */
6813 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6814 			.attached_layers_nr = 4,
6815 			.attached_layers = {
6816 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
6817 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
6818 			},
6819 		},
6820 
6821 		{/* second display */
6822 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6823 			.attached_layers_nr = 4,
6824 			.attached_layers = {
6825 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
6826 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
6827 			},
6828 		},
6829 		{/* third  display */},
6830 		{/* fourth display */},
6831 	},
6832 
6833 	{ /* three display policy */
6834 		{/* main display */
6835 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6836 			.attached_layers_nr = 3,
6837 			.attached_layers = {
6838 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
6839 			},
6840 		},
6841 
6842 		{/* second display */
6843 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6844 			.attached_layers_nr = 3,
6845 			.attached_layers = {
6846 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
6847 			},
6848 		},
6849 
6850 		{/* third  display */
6851 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6852 			.attached_layers_nr = 2,
6853 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
6854 		},
6855 
6856 		{/* fourth display */},
6857 	},
6858 
6859 	{ /* four display policy */
6860 		{/* main display */
6861 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6862 			.attached_layers_nr = 2,
6863 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
6864 		},
6865 
6866 		{/* second display */
6867 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6868 			.attached_layers_nr = 2,
6869 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
6870 		},
6871 
6872 		{/* third  display */
6873 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6874 			.attached_layers_nr = 2,
6875 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
6876 		},
6877 
6878 		{/* fourth display */
6879 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
6880 			.attached_layers_nr = 2,
6881 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
6882 		},
6883 	},
6884 
6885 };
6886 
6887 static struct vop2_win_data rk3588_win_data[8] = {
6888 	{
6889 		.name = "Cluster0",
6890 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6891 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
6892 		.type = CLUSTER_LAYER,
6893 		.win_sel_port_offset = 0,
6894 		.layer_sel_win_id = { 0, 0, 0, 0 },
6895 		.reg_offset = 0,
6896 		.axi_id = 0,
6897 		.axi_yrgb_id = 2,
6898 		.axi_uv_id = 3,
6899 		.pd_id = VOP2_PD_CLUSTER0,
6900 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6901 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6902 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6903 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6904 		.max_upscale_factor = 4,
6905 		.max_downscale_factor = 4,
6906 	},
6907 
6908 	{
6909 		.name = "Cluster1",
6910 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6911 		.type = CLUSTER_LAYER,
6912 		.win_sel_port_offset = 1,
6913 		.layer_sel_win_id = { 1, 1, 1, 1 },
6914 		.reg_offset = 0x200,
6915 		.axi_id = 0,
6916 		.axi_yrgb_id = 6,
6917 		.axi_uv_id = 7,
6918 		.pd_id = VOP2_PD_CLUSTER1,
6919 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6920 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6921 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6922 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6923 		.max_upscale_factor = 4,
6924 		.max_downscale_factor = 4,
6925 	},
6926 
6927 	{
6928 		.name = "Cluster2",
6929 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
6930 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
6931 		.type = CLUSTER_LAYER,
6932 		.win_sel_port_offset = 2,
6933 		.layer_sel_win_id = { 4, 4, 4, 4 },
6934 		.reg_offset = 0x400,
6935 		.axi_id = 1,
6936 		.axi_yrgb_id = 2,
6937 		.axi_uv_id = 3,
6938 		.pd_id = VOP2_PD_CLUSTER2,
6939 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6940 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6941 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6942 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6943 		.max_upscale_factor = 4,
6944 		.max_downscale_factor = 4,
6945 	},
6946 
6947 	{
6948 		.name = "Cluster3",
6949 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
6950 		.type = CLUSTER_LAYER,
6951 		.win_sel_port_offset = 3,
6952 		.layer_sel_win_id = { 5, 5, 5, 5 },
6953 		.reg_offset = 0x600,
6954 		.axi_id = 1,
6955 		.axi_yrgb_id = 6,
6956 		.axi_uv_id = 7,
6957 		.pd_id = VOP2_PD_CLUSTER3,
6958 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6959 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6960 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6961 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6962 		.max_upscale_factor = 4,
6963 		.max_downscale_factor = 4,
6964 	},
6965 
6966 	{
6967 		.name = "Esmart0",
6968 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6969 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
6970 		.type = ESMART_LAYER,
6971 		.win_sel_port_offset = 4,
6972 		.layer_sel_win_id = { 2, 2, 2, 2 },
6973 		.reg_offset = 0,
6974 		.axi_id = 0,
6975 		.axi_yrgb_id = 0x0a,
6976 		.axi_uv_id = 0x0b,
6977 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6978 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6979 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6980 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6981 		.max_upscale_factor = 8,
6982 		.max_downscale_factor = 8,
6983 	},
6984 
6985 	{
6986 		.name = "Esmart1",
6987 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6988 		.type = ESMART_LAYER,
6989 		.win_sel_port_offset = 5,
6990 		.layer_sel_win_id = { 3, 3, 3, 3 },
6991 		.reg_offset = 0x200,
6992 		.axi_id = 0,
6993 		.axi_yrgb_id = 0x0c,
6994 		.axi_uv_id = 0x0d,
6995 		.pd_id = VOP2_PD_ESMART,
6996 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6997 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6998 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6999 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7000 		.max_upscale_factor = 8,
7001 		.max_downscale_factor = 8,
7002 	},
7003 
7004 	{
7005 		.name = "Esmart2",
7006 		.phys_id = ROCKCHIP_VOP2_ESMART2,
7007 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
7008 		.type = ESMART_LAYER,
7009 		.win_sel_port_offset = 6,
7010 		.layer_sel_win_id = { 6, 6, 6, 6 },
7011 		.reg_offset = 0x400,
7012 		.axi_id = 1,
7013 		.axi_yrgb_id = 0x0a,
7014 		.axi_uv_id = 0x0b,
7015 		.pd_id = VOP2_PD_ESMART,
7016 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7017 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7018 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7019 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7020 		.max_upscale_factor = 8,
7021 		.max_downscale_factor = 8,
7022 	},
7023 
7024 	{
7025 		.name = "Esmart3",
7026 		.phys_id = ROCKCHIP_VOP2_ESMART3,
7027 		.type = ESMART_LAYER,
7028 		.win_sel_port_offset = 7,
7029 		.layer_sel_win_id = { 7, 7, 7, 7 },
7030 		.reg_offset = 0x600,
7031 		.axi_id = 1,
7032 		.axi_yrgb_id = 0x0c,
7033 		.axi_uv_id = 0x0d,
7034 		.pd_id = VOP2_PD_ESMART,
7035 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7036 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7037 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7038 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7039 		.max_upscale_factor = 8,
7040 		.max_downscale_factor = 8,
7041 	},
7042 };
7043 
7044 static struct dsc_error_info dsc_ecw[] = {
7045 	{0x00000000, "no error detected by DSC encoder"},
7046 	{0x0030ffff, "bits per component error"},
7047 	{0x0040ffff, "multiple mode error"},
7048 	{0x0050ffff, "line buffer depth error"},
7049 	{0x0060ffff, "minor version error"},
7050 	{0x0070ffff, "picture height error"},
7051 	{0x0080ffff, "picture width error"},
7052 	{0x0090ffff, "number of slices error"},
7053 	{0x00c0ffff, "slice height Error "},
7054 	{0x00d0ffff, "slice width error"},
7055 	{0x00e0ffff, "second line BPG offset error"},
7056 	{0x00f0ffff, "non second line BPG offset error"},
7057 	{0x0100ffff, "PPS ID error"},
7058 	{0x0110ffff, "bits per pixel (BPP) Error"},
7059 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
7060 
7061 	{0x01510001, "slice 0 RC buffer model overflow error"},
7062 	{0x01510002, "slice 1 RC buffer model overflow error"},
7063 	{0x01510004, "slice 2 RC buffer model overflow error"},
7064 	{0x01510008, "slice 3 RC buffer model overflow error"},
7065 	{0x01510010, "slice 4 RC buffer model overflow error"},
7066 	{0x01510020, "slice 5 RC buffer model overflow error"},
7067 	{0x01510040, "slice 6 RC buffer model overflow error"},
7068 	{0x01510080, "slice 7 RC buffer model overflow error"},
7069 
7070 	{0x01610001, "slice 0 RC buffer model underflow error"},
7071 	{0x01610002, "slice 1 RC buffer model underflow error"},
7072 	{0x01610004, "slice 2 RC buffer model underflow error"},
7073 	{0x01610008, "slice 3 RC buffer model underflow error"},
7074 	{0x01610010, "slice 4 RC buffer model underflow error"},
7075 	{0x01610020, "slice 5 RC buffer model underflow error"},
7076 	{0x01610040, "slice 6 RC buffer model underflow error"},
7077 	{0x01610080, "slice 7 RC buffer model underflow error"},
7078 
7079 	{0xffffffff, "unsuccessful RESET cycle status"},
7080 	{0x00a0ffff, "ICH full error precision settings error"},
7081 	{0x0020ffff, "native mode"},
7082 };
7083 
7084 static struct dsc_error_info dsc_buffer_flow[] = {
7085 	{0x00000000, "rate buffer status"},
7086 	{0x00000001, "line buffer status"},
7087 	{0x00000002, "decoder model status"},
7088 	{0x00000003, "pixel buffer status"},
7089 	{0x00000004, "balance fifo buffer status"},
7090 	{0x00000005, "syntax element fifo status"},
7091 };
7092 
7093 static struct vop2_dsc_data rk3588_dsc_data[] = {
7094 	{
7095 		.id = ROCKCHIP_VOP2_DSC_8K,
7096 		.pd_id = VOP2_PD_DSC_8K,
7097 		.max_slice_num = 8,
7098 		.max_linebuf_depth = 11,
7099 		.min_bits_per_pixel = 8,
7100 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
7101 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
7102 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
7103 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
7104 	},
7105 
7106 	{
7107 		.id = ROCKCHIP_VOP2_DSC_4K,
7108 		.pd_id = VOP2_PD_DSC_4K,
7109 		.max_slice_num = 2,
7110 		.max_linebuf_depth = 11,
7111 		.min_bits_per_pixel = 8,
7112 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
7113 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
7114 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
7115 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
7116 	},
7117 };
7118 
7119 static struct vop2_vp_data rk3588_vp_data[4] = {
7120 	{
7121 		.splice_vp_id = 1,
7122 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7123 		.pre_scan_max_dly = 54,
7124 		.max_dclk = 600000,
7125 		.max_output = {7680, 4320},
7126 	},
7127 	{
7128 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7129 		.pre_scan_max_dly = 54,
7130 		.max_dclk = 600000,
7131 		.max_output = {4096, 2304},
7132 	},
7133 	{
7134 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7135 		.pre_scan_max_dly = 52,
7136 		.max_dclk = 600000,
7137 		.max_output = {4096, 2304},
7138 	},
7139 	{
7140 		.feature = 0,
7141 		.pre_scan_max_dly = 52,
7142 		.max_dclk = 200000,
7143 		.max_output = {1920, 1080},
7144 	},
7145 };
7146 
7147 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
7148 	{
7149 	  .id = VOP2_PD_CLUSTER0,
7150 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
7151 	},
7152 	{
7153 	  .id = VOP2_PD_CLUSTER1,
7154 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
7155 	  .parent_id = VOP2_PD_CLUSTER0,
7156 	},
7157 	{
7158 	  .id = VOP2_PD_CLUSTER2,
7159 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
7160 	  .parent_id = VOP2_PD_CLUSTER0,
7161 	},
7162 	{
7163 	  .id = VOP2_PD_CLUSTER3,
7164 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
7165 	  .parent_id = VOP2_PD_CLUSTER0,
7166 	},
7167 	{
7168 	  .id = VOP2_PD_ESMART,
7169 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
7170 			    BIT(ROCKCHIP_VOP2_ESMART2) |
7171 			    BIT(ROCKCHIP_VOP2_ESMART3),
7172 	},
7173 	{
7174 	  .id = VOP2_PD_DSC_8K,
7175 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
7176 	},
7177 	{
7178 	  .id = VOP2_PD_DSC_4K,
7179 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
7180 	},
7181 };
7182 
7183 const struct vop2_data rk3588_vop = {
7184 	.version = VOP_VERSION_RK3588,
7185 	.nr_vps = 4,
7186 	.vp_data = rk3588_vp_data,
7187 	.win_data = rk3588_win_data,
7188 	.plane_mask = rk3588_vp_plane_mask[0],
7189 	.plane_table = rk3588_plane_table,
7190 	.pd = rk3588_vop_pd_data,
7191 	.dsc = rk3588_dsc_data,
7192 	.dsc_error_ecw = dsc_ecw,
7193 	.dsc_error_buffer_flow = dsc_buffer_flow,
7194 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
7195 	.nr_layers = 8,
7196 	.nr_mixers = 7,
7197 	.nr_gammas = 4,
7198 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
7199 	.nr_dscs = 2,
7200 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
7201 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
7202 	.dump_regs = rk3588_dump_regs,
7203 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
7204 };
7205 
7206 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
7207 	.preinit = rockchip_vop2_preinit,
7208 	.prepare = rockchip_vop2_prepare,
7209 	.init = rockchip_vop2_init,
7210 	.set_plane = rockchip_vop2_set_plane,
7211 	.enable = rockchip_vop2_enable,
7212 	.disable = rockchip_vop2_disable,
7213 	.fixup_dts = rockchip_vop2_fixup_dts,
7214 	.send_mcu_cmd = rockchip_vop2_send_mcu_cmd,
7215 	.check = rockchip_vop2_check,
7216 	.mode_valid = rockchip_vop2_mode_valid,
7217 	.mode_fixup = rockchip_vop2_mode_fixup,
7218 	.plane_check = rockchip_vop2_plane_check,
7219 	.regs_dump = rockchip_vop2_regs_dump,
7220 	.active_regs_dump = rockchip_vop2_active_regs_dump,
7221 	.apply_soft_te = rockchip_vop2_apply_soft_te,
7222 };
7223