xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 50321058190ec9a7aedf3a7de8ca6775cd2f763d)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <asm/gpio.h>
23 #include <linux/err.h>
24 #include <linux/ioport.h>
25 #include <dm/device.h>
26 #include <dm/read.h>
27 #include <dm/ofnode.h>
28 #include <fixp-arith.h>
29 #include <syscon.h>
30 #include <linux/iopoll.h>
31 #include <dm/uclass-internal.h>
32 #include <stdlib.h>
33 
34 #include "rockchip_display.h"
35 #include "rockchip_crtc.h"
36 #include "rockchip_connector.h"
37 #include "rockchip_phy.h"
38 #include "rockchip_post_csc.h"
39 
40 /* System registers definition */
41 #define RK3568_REG_CFG_DONE			0x000
42 #define	CFG_DONE_EN				BIT(15)
43 
44 #define RK3568_VERSION_INFO			0x004
45 #define EN_MASK					1
46 
47 #define RK3568_AUTO_GATING_CTRL			0x008
48 
49 #define RK3568_SYS_AXI_LUT_CTRL			0x024
50 #define LUT_DMA_EN_SHIFT			0
51 #define DSP_VS_T_SEL_SHIFT			16
52 
53 #define RK3568_DSP_IF_EN			0x028
54 #define RGB_EN_SHIFT				0
55 #define RK3588_DP0_EN_SHIFT			0
56 #define RK3588_DP1_EN_SHIFT			1
57 #define RK3588_RGB_EN_SHIFT			8
58 #define HDMI0_EN_SHIFT				1
59 #define EDP0_EN_SHIFT				3
60 #define RK3588_EDP0_EN_SHIFT			2
61 #define RK3588_HDMI0_EN_SHIFT			3
62 #define MIPI0_EN_SHIFT				4
63 #define RK3588_EDP1_EN_SHIFT			4
64 #define RK3588_HDMI1_EN_SHIFT			5
65 #define RK3588_MIPI0_EN_SHIFT                   6
66 #define MIPI1_EN_SHIFT				20
67 #define RK3588_MIPI1_EN_SHIFT                   7
68 #define LVDS0_EN_SHIFT				5
69 #define LVDS1_EN_SHIFT				24
70 #define BT1120_EN_SHIFT				6
71 #define BT656_EN_SHIFT				7
72 #define IF_MUX_MASK				3
73 #define RGB_MUX_SHIFT				8
74 #define HDMI0_MUX_SHIFT				10
75 #define RK3588_DP0_MUX_SHIFT			12
76 #define RK3588_DP1_MUX_SHIFT			14
77 #define EDP0_MUX_SHIFT				14
78 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
79 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
80 #define MIPI0_MUX_SHIFT				16
81 #define RK3588_MIPI0_MUX_SHIFT			20
82 #define MIPI1_MUX_SHIFT				21
83 #define LVDS0_MUX_SHIFT				18
84 #define LVDS1_MUX_SHIFT				25
85 
86 #define RK3568_DSP_IF_CTRL			0x02c
87 #define LVDS_DUAL_EN_SHIFT			0
88 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
89 #define LVDS_DUAL_SWAP_EN_SHIFT			2
90 #define BT656_UV_SWAP				4
91 #define BT656_YC_SWAP				5
92 #define BT656_DCLK_POL				6
93 #define RK3588_HDMI_DUAL_EN_SHIFT		8
94 #define RK3588_EDP_DUAL_EN_SHIFT		8
95 #define RK3588_DP_DUAL_EN_SHIFT			9
96 #define RK3568_MIPI_DUAL_EN_SHIFT		10
97 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
98 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
99 
100 #define RK3568_DSP_IF_POL			0x030
101 #define IF_CTRL_REG_DONE_IMD_MASK		1
102 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
103 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
104 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
105 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
106 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
107 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
108 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
109 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
110 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
111 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
112 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
113 
114 #define RK3562_MIPI_DCLK_POL_SHIFT		15
115 #define RK3562_MIPI_PIN_POL_SHIFT		12
116 #define RK3562_IF_PIN_POL_MASK			0x7
117 
118 #define RK3588_DP0_PIN_POL_SHIFT		8
119 #define RK3588_DP1_PIN_POL_SHIFT		12
120 #define RK3588_IF_PIN_POL_MASK			0x7
121 
122 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
123 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
124 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
125 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
126 #define MIPI0_PIXCLK_DIV_SHIFT			24
127 #define MIPI1_PIXCLK_DIV_SHIFT			26
128 
129 #define RK3568_SYS_OTP_WIN_EN			0x50
130 #define OTP_WIN_EN_SHIFT			0
131 #define RK3568_SYS_LUT_PORT_SEL			0x58
132 #define GAMMA_PORT_SEL_MASK			0x3
133 #define GAMMA_PORT_SEL_SHIFT			0
134 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
135 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
136 #define PORT_MERGE_EN_SHIFT			16
137 #define ESMART_LB_MODE_SEL_MASK			0x3
138 #define ESMART_LB_MODE_SEL_SHIFT		26
139 
140 #define RK3568_SYS_PD_CTRL			0x034
141 #define RK3568_VP0_LINE_FLAG			0x70
142 #define RK3568_VP1_LINE_FLAG			0x74
143 #define RK3568_VP2_LINE_FLAG			0x78
144 #define RK3568_SYS0_INT_EN			0x80
145 #define RK3568_SYS0_INT_CLR			0x84
146 #define RK3568_SYS0_INT_STATUS			0x88
147 #define RK3568_SYS1_INT_EN			0x90
148 #define RK3568_SYS1_INT_CLR			0x94
149 #define RK3568_SYS1_INT_STATUS			0x98
150 #define RK3568_VP0_INT_EN			0xA0
151 #define RK3568_VP0_INT_CLR			0xA4
152 #define RK3568_VP0_INT_STATUS			0xA8
153 #define RK3568_VP1_INT_EN			0xB0
154 #define RK3568_VP1_INT_CLR			0xB4
155 #define RK3568_VP1_INT_STATUS			0xB8
156 #define RK3568_VP2_INT_EN			0xC0
157 #define RK3568_VP2_INT_CLR			0xC4
158 #define RK3568_VP2_INT_STATUS			0xC8
159 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
160 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
161 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
162 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
163 #define RK3588_DSC_8K_PD_EN_SHIFT		5
164 #define RK3588_DSC_4K_PD_EN_SHIFT		6
165 #define RK3588_ESMART_PD_EN_SHIFT		7
166 
167 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
168 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
169 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
170 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
171 
172 #define RK3568_SYS_STATUS0			0x60
173 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
174 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
175 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
176 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
177 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
178 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
179 #define RK3588_ESMART_PD_STATUS_SHIFT		15
180 
181 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
182 #define LINE_FLAG_NUM_MASK			0x1fff
183 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
184 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
185 
186 /* DSC CTRL registers definition */
187 #define RK3588_DSC_8K_SYS_CTRL			0x200
188 #define DSC_PORT_SEL_MASK			0x3
189 #define DSC_PORT_SEL_SHIFT			0
190 #define DSC_MAN_MODE_MASK			0x1
191 #define DSC_MAN_MODE_SHIFT			2
192 #define DSC_INTERFACE_MODE_MASK			0x3
193 #define DSC_INTERFACE_MODE_SHIFT		4
194 #define DSC_PIXEL_NUM_MASK			0x3
195 #define DSC_PIXEL_NUM_SHIFT			6
196 #define DSC_PXL_CLK_DIV_MASK			0x1
197 #define DSC_PXL_CLK_DIV_SHIFT			8
198 #define DSC_CDS_CLK_DIV_MASK			0x3
199 #define DSC_CDS_CLK_DIV_SHIFT			12
200 #define DSC_TXP_CLK_DIV_MASK			0x3
201 #define DSC_TXP_CLK_DIV_SHIFT			14
202 #define DSC_INIT_DLY_MODE_MASK			0x1
203 #define DSC_INIT_DLY_MODE_SHIFT			16
204 #define DSC_SCAN_EN_SHIFT			17
205 #define DSC_HALT_EN_SHIFT			18
206 
207 #define RK3588_DSC_8K_RST			0x204
208 #define RST_DEASSERT_MASK			0x1
209 #define RST_DEASSERT_SHIFT			0
210 
211 #define RK3588_DSC_8K_CFG_DONE			0x208
212 #define DSC_CFG_DONE_SHIFT			0
213 
214 #define RK3588_DSC_8K_INIT_DLY			0x20C
215 #define DSC_INIT_DLY_NUM_MASK			0xffff
216 #define DSC_INIT_DLY_NUM_SHIFT			0
217 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
218 
219 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
220 #define DSC_HTOTAL_PW_MASK			0xffffffff
221 #define DSC_HTOTAL_PW_SHIFT			0
222 
223 #define RK3588_DSC_8K_HACT_ST_END		0x214
224 #define DSC_HACT_ST_END_MASK			0xffffffff
225 #define DSC_HACT_ST_END_SHIFT			0
226 
227 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
228 #define DSC_VTOTAL_PW_MASK			0xffffffff
229 #define DSC_VTOTAL_PW_SHIFT			0
230 
231 #define RK3588_DSC_8K_VACT_ST_END		0x21C
232 #define DSC_VACT_ST_END_MASK			0xffffffff
233 #define DSC_VACT_ST_END_SHIFT			0
234 
235 #define RK3588_DSC_8K_STATUS			0x220
236 
237 /* Overlay registers definition    */
238 #define RK3528_OVL_SYS				0x500
239 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
240 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
241 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
242 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
243 #define ESMART_DLY_NUM_MASK			0xff
244 #define ESMART_DLY_NUM_SHIFT			0
245 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
246 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
247 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
248 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
249 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
250 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
251 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
252 
253 #define RK3528_OVL_PORT0_CTRL			0x600
254 #define RK3568_OVL_CTRL				0x600
255 #define OVL_MODE_SEL_MASK			0x1
256 #define OVL_MODE_SEL_SHIFT			0
257 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
258 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
259 #define RK3568_OVL_LAYER_SEL			0x604
260 #define LAYER_SEL_MASK				0xf
261 
262 #define RK3568_OVL_PORT_SEL			0x608
263 #define PORT_MUX_MASK				0xf
264 #define PORT_MUX_SHIFT				0
265 #define LAYER_SEL_PORT_MASK			0x3
266 #define LAYER_SEL_PORT_SHIFT			16
267 
268 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
269 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
270 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
271 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
272 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
273 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
274 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
275 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
276 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
277 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
278 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
279 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
280 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
281 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
282 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
283 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
284 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
285 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
286 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
287 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
288 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
289 #define RK3528_HDR_DST_COLOR_CTRL		0x664
290 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
291 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
292 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
293 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
294 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
295 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
296 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
297 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
298 #define BG_MIX_CTRL_MASK			0xff
299 #define BG_MIX_CTRL_SHIFT			24
300 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
301 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
302 #define RK3568_CLUSTER_DLY_NUM			0x6F0
303 #define RK3568_SMART_DLY_NUM			0x6F8
304 
305 #define RK3528_OVL_PORT1_CTRL			0x700
306 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
307 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
308 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
309 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
310 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
311 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
312 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
313 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
314 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
315 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
316 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
317 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
318 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
319 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
320 
321 /* Video Port registers definition */
322 #define RK3568_VP0_DSP_CTRL			0xC00
323 #define OUT_MODE_MASK				0xf
324 #define OUT_MODE_SHIFT				0
325 #define DATA_SWAP_MASK				0x1f
326 #define DATA_SWAP_SHIFT				8
327 #define DSP_BG_SWAP				0x1
328 #define DSP_RB_SWAP				0x2
329 #define DSP_RG_SWAP				0x4
330 #define DSP_DELTA_SWAP				0x8
331 #define CORE_DCLK_DIV_EN_SHIFT			4
332 #define P2I_EN_SHIFT				5
333 #define DSP_FILED_POL				6
334 #define INTERLACE_EN_SHIFT			7
335 #define DSP_X_MIR_EN_SHIFT			13
336 #define POST_DSP_OUT_R2Y_SHIFT			15
337 #define PRE_DITHER_DOWN_EN_SHIFT		16
338 #define DITHER_DOWN_EN_SHIFT			17
339 #define DITHER_DOWN_MODE_SHIFT			20
340 #define GAMMA_UPDATE_EN_SHIFT			22
341 #define DSP_LUT_EN_SHIFT			28
342 
343 #define STANDBY_EN_SHIFT			31
344 
345 #define RK3568_VP0_MIPI_CTRL			0xC04
346 #define DCLK_DIV2_SHIFT				4
347 #define DCLK_DIV2_MASK				0x3
348 #define MIPI_DUAL_EN_SHIFT			20
349 #define MIPI_DUAL_SWAP_EN_SHIFT			21
350 #define EDPI_TE_EN				28
351 #define EDPI_WMS_HOLD_EN			30
352 #define EDPI_WMS_FS				31
353 
354 
355 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
356 
357 #define RK3568_VP0_DCLK_SEL			0xC0C
358 
359 #define RK3568_VP0_3D_LUT_CTRL			0xC10
360 #define VP0_3D_LUT_EN_SHIFT				0
361 #define VP0_3D_LUT_UPDATE_SHIFT			2
362 
363 #define RK3588_VP0_CLK_CTRL			0xC0C
364 #define DCLK_CORE_DIV_SHIFT			0
365 #define DCLK_OUT_DIV_SHIFT			2
366 
367 #define RK3568_VP0_3D_LUT_MST			0xC20
368 
369 #define RK3568_VP0_DSP_BG			0xC2C
370 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
371 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
372 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
373 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
374 #define RK3568_VP0_POST_SCL_CTRL		0xC40
375 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
376 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
377 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
378 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
379 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
380 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
381 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
382 
383 #define RK3568_VP0_BCSH_CTRL			0xC60
384 #define BCSH_CTRL_Y2R_SHIFT			0
385 #define BCSH_CTRL_Y2R_MASK			0x1
386 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
387 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
388 #define BCSH_CTRL_R2Y_SHIFT			4
389 #define BCSH_CTRL_R2Y_MASK			0x1
390 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
391 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
392 
393 #define RK3568_VP0_BCSH_BCS			0xC64
394 #define BCSH_BRIGHTNESS_SHIFT			0
395 #define BCSH_BRIGHTNESS_MASK			0xFF
396 #define BCSH_CONTRAST_SHIFT			8
397 #define BCSH_CONTRAST_MASK			0x1FF
398 #define BCSH_SATURATION_SHIFT			20
399 #define BCSH_SATURATION_MASK			0x3FF
400 #define BCSH_OUT_MODE_SHIFT			30
401 #define BCSH_OUT_MODE_MASK			0x3
402 
403 #define RK3568_VP0_BCSH_H			0xC68
404 #define BCSH_SIN_HUE_SHIFT			0
405 #define BCSH_SIN_HUE_MASK			0x1FF
406 #define BCSH_COS_HUE_SHIFT			16
407 #define BCSH_COS_HUE_MASK			0x1FF
408 
409 #define RK3568_VP0_BCSH_COLOR			0xC6C
410 #define BCSH_EN_SHIFT				31
411 #define BCSH_EN_MASK				1
412 
413 #define RK3528_VP0_ACM_CTRL			0xCD0
414 #define POST_CSC_COE00_MASK			0xFFFF
415 #define POST_CSC_COE00_SHIFT			16
416 #define POST_R2Y_MODE_MASK			0x7
417 #define POST_R2Y_MODE_SHIFT			8
418 #define POST_CSC_MODE_MASK			0x7
419 #define POST_CSC_MODE_SHIFT			3
420 #define POST_R2Y_EN_MASK			0x1
421 #define POST_R2Y_EN_SHIFT			2
422 #define POST_CSC_EN_MASK			0x1
423 #define POST_CSC_EN_SHIFT			1
424 #define POST_ACM_BYPASS_EN_MASK			0x1
425 #define POST_ACM_BYPASS_EN_SHIFT		0
426 #define RK3528_VP0_CSC_COE01_02			0xCD4
427 #define RK3528_VP0_CSC_COE10_11			0xCD8
428 #define RK3528_VP0_CSC_COE12_20			0xCDC
429 #define RK3528_VP0_CSC_COE21_22			0xCE0
430 #define RK3528_VP0_CSC_OFFSET0			0xCE4
431 #define RK3528_VP0_CSC_OFFSET1			0xCE8
432 #define RK3528_VP0_CSC_OFFSET2			0xCEC
433 
434 #define RK3568_VP1_DSP_CTRL			0xD00
435 #define RK3568_VP1_MIPI_CTRL			0xD04
436 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
437 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
438 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
439 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
440 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
441 #define RK3568_VP1_POST_SCL_CTRL		0xD40
442 #define RK3568_VP1_DSP_HACT_INFO		0xD34
443 #define RK3568_VP1_DSP_VACT_INFO		0xD38
444 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
445 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
446 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
447 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
448 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
449 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
450 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
451 
452 #define RK3568_VP2_DSP_CTRL			0xE00
453 #define RK3568_VP2_MIPI_CTRL			0xE04
454 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
455 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
456 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
457 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
458 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
459 #define RK3568_VP2_POST_SCL_CTRL		0xE40
460 #define RK3568_VP2_DSP_HACT_INFO		0xE34
461 #define RK3568_VP2_DSP_VACT_INFO		0xE38
462 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
463 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
464 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
465 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
466 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
467 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
468 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
469 
470 /* Cluster0 register definition */
471 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
472 #define CLUSTER_YUV2RGB_EN_SHIFT		8
473 #define CLUSTER_RGB2YUV_EN_SHIFT		9
474 #define CLUSTER_CSC_MODE_SHIFT			10
475 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
476 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
477 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
478 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
479 #define AVG2_MASK				0x1
480 #define CLUSTER_AVG2_SHIFT			18
481 #define AVG4_MASK				0x1
482 #define CLUSTER_AVG4_SHIFT			19
483 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
484 #define CLUSTER_XGT_EN_SHIFT			24
485 #define XGT_MODE_MASK				0x3
486 #define CLUSTER_XGT_MODE_SHIFT			25
487 #define CLUSTER_XAVG_EN_SHIFT			27
488 #define CLUSTER_YRGB_GT2_SHIFT			28
489 #define CLUSTER_YRGB_GT4_SHIFT			29
490 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
491 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
492 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
493 #define CLUSTER_AXI_UV_ID_MASK			0x1f
494 #define CLUSTER_AXI_UV_ID_SHIFT			5
495 
496 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
497 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
498 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
499 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
500 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
501 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
502 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
503 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
504 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
505 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
506 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
507 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
508 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
509 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
510 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
511 
512 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
513 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
514 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
515 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
516 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
517 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
518 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
519 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
520 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
521 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
522 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
523 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
524 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
525 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
526 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
527 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
528 
529 #define RK3568_CLUSTER0_CTRL			0x1100
530 #define CLUSTER_EN_SHIFT			0
531 #define CLUSTER_AXI_ID_MASK			0x1
532 #define CLUSTER_AXI_ID_SHIFT			13
533 
534 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
535 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
536 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
537 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
538 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
539 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
540 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
541 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
542 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
543 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
544 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
545 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
546 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
547 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
548 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
549 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
550 
551 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
552 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
553 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
554 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
555 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
556 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
557 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
558 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
559 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
560 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
561 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
562 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
563 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
564 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
565 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
566 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
567 
568 #define RK3568_CLUSTER1_CTRL			0x1300
569 
570 /* Esmart register definition */
571 #define RK3568_ESMART0_CTRL0			0x1800
572 #define RGB2YUV_EN_SHIFT			1
573 #define CSC_MODE_SHIFT				2
574 #define CSC_MODE_MASK				0x3
575 #define ESMART_LB_SELECT_SHIFT			12
576 #define ESMART_LB_SELECT_MASK			0x3
577 
578 #define RK3568_ESMART0_CTRL1			0x1804
579 #define ESMART_AXI_YRGB_ID_MASK			0x1f
580 #define ESMART_AXI_YRGB_ID_SHIFT		4
581 #define ESMART_AXI_UV_ID_MASK			0x1f
582 #define ESMART_AXI_UV_ID_SHIFT			12
583 #define YMIRROR_EN_SHIFT			31
584 
585 #define RK3568_ESMART0_AXI_CTRL			0x1808
586 #define ESMART_AXI_ID_MASK			0x1
587 #define ESMART_AXI_ID_SHIFT			1
588 
589 #define RK3568_ESMART0_REGION0_CTRL		0x1810
590 #define WIN_EN_SHIFT				0
591 #define WIN_FORMAT_MASK				0x1f
592 #define WIN_FORMAT_SHIFT			1
593 #define REGION0_RB_SWAP_SHIFT			14
594 #define ESMART_XAVG_EN_SHIFT			20
595 #define ESMART_XGT_EN_SHIFT			21
596 #define ESMART_XGT_MODE_SHIFT			22
597 
598 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
599 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
600 #define RK3568_ESMART0_REGION0_VIR		0x181C
601 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
602 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
603 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
604 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
605 #define YRGB_XSCL_MODE_MASK			0x3
606 #define YRGB_XSCL_MODE_SHIFT			0
607 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
608 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
609 #define YRGB_YSCL_MODE_MASK			0x3
610 #define YRGB_YSCL_MODE_SHIFT			4
611 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
612 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
613 
614 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
615 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
616 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
617 #define RK3568_ESMART0_REGION1_CTRL		0x1840
618 #define YRGB_GT2_MASK				0x1
619 #define YRGB_GT2_SHIFT				8
620 #define YRGB_GT4_MASK				0x1
621 #define YRGB_GT4_SHIFT				9
622 
623 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
624 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
625 #define RK3568_ESMART0_REGION1_VIR		0x184C
626 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
627 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
628 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
629 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
630 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
631 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
632 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
633 #define RK3568_ESMART0_REGION2_CTRL		0x1870
634 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
635 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
636 #define RK3568_ESMART0_REGION2_VIR		0x187C
637 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
638 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
639 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
640 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
641 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
642 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
643 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
644 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
645 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
646 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
647 #define RK3568_ESMART0_REGION3_VIR		0x18AC
648 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
649 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
650 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
651 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
652 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
653 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
654 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
655 
656 #define RK3568_ESMART1_CTRL0			0x1A00
657 #define RK3568_ESMART1_CTRL1			0x1A04
658 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
659 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
660 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
661 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
662 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
663 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
664 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
665 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
666 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
667 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
668 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
669 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
670 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
671 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
672 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
673 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
674 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
675 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
676 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
677 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
678 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
679 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
680 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
681 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
682 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
683 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
684 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
685 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
686 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
687 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
688 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
689 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
690 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
691 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
692 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
693 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
694 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
695 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
696 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
697 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
698 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
699 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
700 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
701 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
702 
703 #define RK3568_SMART0_CTRL0			0x1C00
704 #define RK3568_SMART0_CTRL1			0x1C04
705 #define RK3568_SMART0_REGION0_CTRL		0x1C10
706 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
707 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
708 #define RK3568_SMART0_REGION0_VIR		0x1C1C
709 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
710 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
711 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
712 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
713 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
714 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
715 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
716 #define RK3568_SMART0_REGION1_CTRL		0x1C40
717 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
718 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
719 #define RK3568_SMART0_REGION1_VIR		0x1C4C
720 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
721 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
722 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
723 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
724 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
725 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
726 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
727 #define RK3568_SMART0_REGION2_CTRL		0x1C70
728 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
729 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
730 #define RK3568_SMART0_REGION2_VIR		0x1C7C
731 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
732 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
733 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
734 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
735 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
736 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
737 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
738 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
739 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
740 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
741 #define RK3568_SMART0_REGION3_VIR		0x1CAC
742 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
743 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
744 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
745 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
746 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
747 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
748 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
749 
750 #define RK3568_SMART1_CTRL0			0x1E00
751 #define RK3568_SMART1_CTRL1			0x1E04
752 #define RK3568_SMART1_REGION0_CTRL		0x1E10
753 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
754 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
755 #define RK3568_SMART1_REGION0_VIR		0x1E1C
756 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
757 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
758 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
759 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
760 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
761 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
762 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
763 #define RK3568_SMART1_REGION1_CTRL		0x1E40
764 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
765 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
766 #define RK3568_SMART1_REGION1_VIR		0x1E4C
767 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
768 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
769 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
770 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
771 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
772 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
773 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
774 #define RK3568_SMART1_REGION2_CTRL		0x1E70
775 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
776 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
777 #define RK3568_SMART1_REGION2_VIR		0x1E7C
778 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
779 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
780 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
781 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
782 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
783 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
784 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
785 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
786 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
787 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
788 #define RK3568_SMART1_REGION3_VIR		0x1EAC
789 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
790 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
791 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
792 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
793 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
794 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
795 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
796 
797 /* HDR register definition */
798 #define RK3568_HDR_LUT_CTRL			0x2000
799 
800 #define RK3588_VP3_DSP_CTRL			0xF00
801 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
802 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
803 
804 /* DSC 8K/4K register definition */
805 #define RK3588_DSC_8K_PPS0_3			0x4000
806 #define RK3588_DSC_8K_CTRL0			0x40A0
807 #define DSC_EN_SHIFT				0
808 #define DSC_RBIT_SHIFT				2
809 #define DSC_RBYT_SHIFT				3
810 #define DSC_FLAL_SHIFT				4
811 #define DSC_MER_SHIFT				5
812 #define DSC_EPB_SHIFT				6
813 #define DSC_EPL_SHIFT				7
814 #define DSC_NSLC_MASK				0x7
815 #define DSC_NSLC_SHIFT				16
816 #define DSC_SBO_SHIFT				28
817 #define DSC_IFEP_SHIFT				29
818 #define DSC_PPS_UPD_SHIFT			31
819 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
820 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
821 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
822 
823 #define RK3588_DSC_8K_CTRL1			0x40A4
824 #define RK3588_DSC_8K_STS0			0x40A8
825 #define RK3588_DSC_8K_ERS			0x40C4
826 
827 #define RK3588_DSC_4K_PPS0_3			0x4100
828 #define RK3588_DSC_4K_CTRL0			0x41A0
829 #define RK3588_DSC_4K_CTRL1			0x41A4
830 #define RK3588_DSC_4K_STS0			0x41A8
831 #define RK3588_DSC_4K_ERS			0x41C4
832 
833 /* RK3528 HDR register definition */
834 #define RK3528_HDR_LUT_CTRL			0x2000
835 
836 /* RK3528 ACM register definition */
837 #define RK3528_ACM_CTRL				0x6400
838 #define RK3528_ACM_DELTA_RANGE			0x6404
839 #define RK3528_ACM_FETCH_START			0x6408
840 #define RK3528_ACM_FETCH_DONE			0x6420
841 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
842 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
843 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
844 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
845 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
846 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
847 
848 #define RK3568_MAX_REG				0x1ED0
849 
850 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
851 #define RK3568_GRF_VO_CON1			0x0364
852 #define GRF_BT656_CLK_INV_SHIFT			1
853 #define GRF_BT1120_CLK_INV_SHIFT		2
854 #define GRF_RGB_DCLK_INV_SHIFT			3
855 
856 #define RK3588_GRF_VOP_CON2			0x0008
857 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
858 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
859 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
860 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
861 
862 #define RK3588_GRF_VO1_CON0			0x0000
863 #define HDMI_SYNC_POL_MASK			0x3
864 #define HDMI0_SYNC_POL_SHIFT			5
865 #define HDMI1_SYNC_POL_SHIFT			7
866 
867 #define RK3588_PMU_BISR_CON3			0x20C
868 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
869 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
870 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
871 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
872 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
873 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
874 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
875 
876 #define RK3588_PMU_BISR_STATUS5			0x294
877 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
878 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
879 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
880 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
881 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
882 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
883 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
884 
885 #define VOP2_LAYER_MAX				8
886 
887 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
888 
889 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
890 
891 /* KHz */
892 #define VOP2_MAX_DCLK_RATE			600000
893 
894 /*
895  * vop2 dsc id
896  */
897 #define ROCKCHIP_VOP2_DSC_8K	0
898 #define ROCKCHIP_VOP2_DSC_4K	1
899 
900 /*
901  * vop2 internal power domain id,
902  * should be all none zero, 0 will be
903  * treat as invalid;
904  */
905 #define VOP2_PD_CLUSTER0			BIT(0)
906 #define VOP2_PD_CLUSTER1			BIT(1)
907 #define VOP2_PD_CLUSTER2			BIT(2)
908 #define VOP2_PD_CLUSTER3			BIT(3)
909 #define VOP2_PD_DSC_8K				BIT(5)
910 #define VOP2_PD_DSC_4K				BIT(6)
911 #define VOP2_PD_ESMART				BIT(7)
912 
913 #define VOP2_PLANE_NO_SCALING			BIT(16)
914 
915 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
916 #define VOP_FEATURE_AFBDC		BIT(1)
917 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
918 #define VOP_FEATURE_HDR10		BIT(3)
919 #define VOP_FEATURE_NEXT_HDR		BIT(4)
920 /* a feature to splice two windows and two vps to support resolution > 4096 */
921 #define VOP_FEATURE_SPLICE		BIT(5)
922 #define VOP_FEATURE_OVERSCAN		BIT(6)
923 #define VOP_FEATURE_VIVID_HDR		BIT(7)
924 #define VOP_FEATURE_POST_ACM		BIT(8)
925 #define VOP_FEATURE_POST_CSC		BIT(9)
926 
927 #define WIN_FEATURE_HDR2SDR		BIT(0)
928 #define WIN_FEATURE_SDR2HDR		BIT(1)
929 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
930 #define WIN_FEATURE_AFBDC		BIT(3)
931 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
932 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
933 /* a mirror win can only get fb address
934  * from source win:
935  * Cluster1---->Cluster0
936  * Esmart1 ---->Esmart0
937  * Smart1  ---->Smart0
938  * This is a feather on rk3566
939  */
940 #define WIN_FEATURE_MIRROR		BIT(6)
941 #define WIN_FEATURE_MULTI_AREA		BIT(7)
942 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
943 
944 #define V4L2_COLORSPACE_BT709F		0xfe
945 #define V4L2_COLORSPACE_BT2020F		0xff
946 
947 enum vop_csc_format {
948 	CSC_BT601L,
949 	CSC_BT709L,
950 	CSC_BT601F,
951 	CSC_BT2020,
952 	CSC_BT709L_13BIT,
953 	CSC_BT709F_13BIT,
954 	CSC_BT2020L_13BIT,
955 	CSC_BT2020F_13BIT,
956 };
957 
958 enum vop_csc_bit_depth {
959 	CSC_10BIT_DEPTH,
960 	CSC_13BIT_DEPTH,
961 };
962 
963 enum vop2_pol {
964 	HSYNC_POSITIVE = 0,
965 	VSYNC_POSITIVE = 1,
966 	DEN_NEGATIVE   = 2,
967 	DCLK_INVERT    = 3
968 };
969 
970 enum vop2_bcsh_out_mode {
971 	BCSH_OUT_MODE_BLACK,
972 	BCSH_OUT_MODE_BLUE,
973 	BCSH_OUT_MODE_COLOR_BAR,
974 	BCSH_OUT_MODE_NORMAL_VIDEO,
975 };
976 
977 #define _VOP_REG(off, _mask, _shift, _write_mask) \
978 		{ \
979 		 .offset = off, \
980 		 .mask = _mask, \
981 		 .shift = _shift, \
982 		 .write_mask = _write_mask, \
983 		}
984 
985 #define VOP_REG(off, _mask, _shift) \
986 		_VOP_REG(off, _mask, _shift, false)
987 enum dither_down_mode {
988 	RGB888_TO_RGB565 = 0x0,
989 	RGB888_TO_RGB666 = 0x1
990 };
991 
992 enum vop2_video_ports_id {
993 	VOP2_VP0,
994 	VOP2_VP1,
995 	VOP2_VP2,
996 	VOP2_VP3,
997 	VOP2_VP_MAX,
998 };
999 
1000 enum vop2_layer_type {
1001 	CLUSTER_LAYER = 0,
1002 	ESMART_LAYER = 1,
1003 	SMART_LAYER = 2,
1004 };
1005 
1006 /* This define must same with kernel win phy id */
1007 enum vop2_layer_phy_id {
1008 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1009 	ROCKCHIP_VOP2_CLUSTER1,
1010 	ROCKCHIP_VOP2_ESMART0,
1011 	ROCKCHIP_VOP2_ESMART1,
1012 	ROCKCHIP_VOP2_SMART0,
1013 	ROCKCHIP_VOP2_SMART1,
1014 	ROCKCHIP_VOP2_CLUSTER2,
1015 	ROCKCHIP_VOP2_CLUSTER3,
1016 	ROCKCHIP_VOP2_ESMART2,
1017 	ROCKCHIP_VOP2_ESMART3,
1018 	ROCKCHIP_VOP2_LAYER_MAX,
1019 };
1020 
1021 enum vop2_scale_up_mode {
1022 	VOP2_SCALE_UP_NRST_NBOR,
1023 	VOP2_SCALE_UP_BIL,
1024 	VOP2_SCALE_UP_BIC,
1025 };
1026 
1027 enum vop2_scale_down_mode {
1028 	VOP2_SCALE_DOWN_NRST_NBOR,
1029 	VOP2_SCALE_DOWN_BIL,
1030 	VOP2_SCALE_DOWN_AVG,
1031 };
1032 
1033 enum scale_mode {
1034 	SCALE_NONE = 0x0,
1035 	SCALE_UP   = 0x1,
1036 	SCALE_DOWN = 0x2
1037 };
1038 
1039 enum vop_dsc_interface_mode {
1040 	VOP_DSC_IF_DISABLE = 0,
1041 	VOP_DSC_IF_HDMI = 1,
1042 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1043 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1044 };
1045 
1046 enum vop3_pre_scale_down_mode {
1047 	VOP3_PRE_SCALE_UNSPPORT,
1048 	VOP3_PRE_SCALE_DOWN_GT,
1049 	VOP3_PRE_SCALE_DOWN_AVG,
1050 };
1051 
1052 enum vop3_esmart_lb_mode {
1053 	VOP3_ESMART_8K_MODE,
1054 	VOP3_ESMART_4K_4K_MODE,
1055 	VOP3_ESMART_4K_2K_2K_MODE,
1056 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1057 };
1058 
1059 struct vop2_layer {
1060 	u8 id;
1061 	/**
1062 	 * @win_phys_id: window id of the layer selected.
1063 	 * Every layer must make sure to select different
1064 	 * windows of others.
1065 	 */
1066 	u8 win_phys_id;
1067 };
1068 
1069 struct vop2_power_domain_data {
1070 	u8 id;
1071 	u8 parent_id;
1072 	/*
1073 	 * @module_id_mask: module id of which module this power domain is belongs to.
1074 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1075 	 */
1076 	u32 module_id_mask;
1077 };
1078 
1079 struct vop2_win_data {
1080 	char *name;
1081 	u8 phys_id;
1082 	enum vop2_layer_type type;
1083 	u8 win_sel_port_offset;
1084 	u8 layer_sel_win_id[VOP2_VP_MAX];
1085 	u8 axi_id;
1086 	u8 axi_uv_id;
1087 	u8 axi_yrgb_id;
1088 	u8 splice_win_id;
1089 	u8 pd_id;
1090 	u8 hsu_filter_mode;
1091 	u8 hsd_filter_mode;
1092 	u8 vsu_filter_mode;
1093 	u8 vsd_filter_mode;
1094 	u8 hsd_pre_filter_mode;
1095 	u8 vsd_pre_filter_mode;
1096 	u8 scale_engine_num;
1097 	u32 reg_offset;
1098 	u32 max_upscale_factor;
1099 	u32 max_downscale_factor;
1100 	bool splice_mode_right;
1101 };
1102 
1103 struct vop2_vp_data {
1104 	u32 feature;
1105 	u8 pre_scan_max_dly;
1106 	u8 layer_mix_dly;
1107 	u8 hdr_mix_dly;
1108 	u8 win_dly;
1109 	u8 splice_vp_id;
1110 	struct vop_rect max_output;
1111 	u32 max_dclk;
1112 };
1113 
1114 struct vop2_plane_table {
1115 	enum vop2_layer_phy_id plane_id;
1116 	enum vop2_layer_type plane_type;
1117 };
1118 
1119 struct vop2_vp_plane_mask {
1120 	u8 primary_plane_id; /* use this win to show logo */
1121 	u8 attached_layers_nr; /* number layers attach to this vp */
1122 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1123 	u32 plane_mask;
1124 	int cursor_plane_id;
1125 };
1126 
1127 struct vop2_dsc_data {
1128 	u8 id;
1129 	u8 pd_id;
1130 	u8 max_slice_num;
1131 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1132 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1133 	const char *dsc_txp_clk_src_name;
1134 	const char *dsc_txp_clk_name;
1135 	const char *dsc_pxl_clk_name;
1136 	const char *dsc_cds_clk_name;
1137 };
1138 
1139 struct dsc_error_info {
1140 	u32 dsc_error_val;
1141 	char dsc_error_info[50];
1142 };
1143 
1144 struct vop2_dump_regs {
1145 	u32 offset;
1146 	const char *name;
1147 	u32 state_base;
1148 	u32 state_mask;
1149 	u32 state_shift;
1150 	bool enable_state;
1151 };
1152 
1153 struct vop2_data {
1154 	u32 version;
1155 	u32 esmart_lb_mode;
1156 	struct vop2_vp_data *vp_data;
1157 	struct vop2_win_data *win_data;
1158 	struct vop2_vp_plane_mask *plane_mask;
1159 	struct vop2_plane_table *plane_table;
1160 	struct vop2_power_domain_data *pd;
1161 	struct vop2_dsc_data *dsc;
1162 	struct dsc_error_info *dsc_error_ecw;
1163 	struct dsc_error_info *dsc_error_buffer_flow;
1164 	struct vop2_dump_regs *dump_regs;
1165 	u8 *vp_primary_plane_order;
1166 	u8 nr_vps;
1167 	u8 nr_layers;
1168 	u8 nr_mixers;
1169 	u8 nr_gammas;
1170 	u8 nr_pd;
1171 	u8 nr_dscs;
1172 	u8 nr_dsc_ecw;
1173 	u8 nr_dsc_buffer_flow;
1174 	u32 reg_len;
1175 	u32 dump_regs_size;
1176 };
1177 
1178 struct vop2 {
1179 	u32 *regsbak;
1180 	void *regs;
1181 	void *grf;
1182 	void *vop_grf;
1183 	void *vo1_grf;
1184 	void *sys_pmu;
1185 	u32 reg_len;
1186 	u32 version;
1187 	u32 esmart_lb_mode;
1188 	bool global_init;
1189 	const struct vop2_data *data;
1190 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1191 };
1192 
1193 static struct vop2 *rockchip_vop2;
1194 
1195 static inline bool is_vop3(struct vop2 *vop2)
1196 {
1197 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1198 		return false;
1199 	else
1200 		return true;
1201 }
1202 
1203 /*
1204  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1205  * avg_sd_factor:
1206  * bli_su_factor:
1207  * bic_su_factor:
1208  * = (src - 1) / (dst - 1) << 16;
1209  *
1210  * ygt2 enable: dst get one line from two line of the src
1211  * ygt4 enable: dst get one line from four line of the src.
1212  *
1213  */
1214 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1215 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1216 
1217 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1218 				(fac * (dst - 1) >> 12 < (src - 1))
1219 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1220 				(fac * (dst - 1) >> 16 < (src - 1))
1221 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1222 				(fac * (dst - 1) >> 16 < (src - 1))
1223 
1224 static uint16_t vop2_scale_factor(enum scale_mode mode,
1225 				  int32_t filter_mode,
1226 				  uint32_t src, uint32_t dst)
1227 {
1228 	uint32_t fac = 0;
1229 	int i = 0;
1230 
1231 	if (mode == SCALE_NONE)
1232 		return 0;
1233 
1234 	/*
1235 	 * A workaround to avoid zero div.
1236 	 */
1237 	if ((dst == 1) || (src == 1)) {
1238 		dst = dst + 1;
1239 		src = src + 1;
1240 	}
1241 
1242 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1243 		fac = VOP2_BILI_SCL_DN(src, dst);
1244 		for (i = 0; i < 100; i++) {
1245 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1246 				break;
1247 			fac -= 1;
1248 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1249 		}
1250 	} else {
1251 		fac = VOP2_COMMON_SCL(src, dst);
1252 		for (i = 0; i < 100; i++) {
1253 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1254 				break;
1255 			fac -= 1;
1256 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1257 		}
1258 	}
1259 
1260 	return fac;
1261 }
1262 
1263 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1264 {
1265 	if (is_hor)
1266 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1267 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1268 }
1269 
1270 static uint16_t vop3_scale_factor(enum scale_mode mode,
1271 				  uint32_t src, uint32_t dst, bool is_hor)
1272 {
1273 	uint32_t fac = 0;
1274 	int i = 0;
1275 
1276 	if (mode == SCALE_NONE)
1277 		return 0;
1278 
1279 	/*
1280 	 * A workaround to avoid zero div.
1281 	 */
1282 	if ((dst == 1) || (src == 1)) {
1283 		dst = dst + 1;
1284 		src = src + 1;
1285 	}
1286 
1287 	if (mode == SCALE_DOWN) {
1288 		fac = VOP2_BILI_SCL_DN(src, dst);
1289 		for (i = 0; i < 100; i++) {
1290 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1291 				break;
1292 			fac -= 1;
1293 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1294 		}
1295 	} else {
1296 		fac = VOP2_COMMON_SCL(src, dst);
1297 		for (i = 0; i < 100; i++) {
1298 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1299 				break;
1300 			fac -= 1;
1301 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1302 		}
1303 	}
1304 
1305 	return fac;
1306 }
1307 
1308 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1309 {
1310 	if (src < dst)
1311 		return SCALE_UP;
1312 	else if (src > dst)
1313 		return SCALE_DOWN;
1314 
1315 	return SCALE_NONE;
1316 }
1317 
1318 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1319 {
1320 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1321 }
1322 
1323 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1324 {
1325 	int i = 0;
1326 
1327 	for (i = 0; i < vop2->data->nr_layers; i++) {
1328 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1329 			return vop2->data->vp_primary_plane_order[i];
1330 	}
1331 
1332 	return vop2->data->vp_primary_plane_order[0];
1333 }
1334 
1335 static inline u16 scl_cal_scale(int src, int dst, int shift)
1336 {
1337 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1338 }
1339 
1340 static inline u16 scl_cal_scale2(int src, int dst)
1341 {
1342 	return ((src - 1) << 12) / (dst - 1);
1343 }
1344 
1345 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1346 {
1347 	writel(v, vop2->regs + offset);
1348 	vop2->regsbak[offset >> 2] = v;
1349 }
1350 
1351 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1352 {
1353 	return readl(vop2->regs + offset);
1354 }
1355 
1356 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1357 				   u32 mask, u32 shift, u32 v,
1358 				   bool write_mask)
1359 {
1360 	if (!mask)
1361 		return;
1362 
1363 	if (write_mask) {
1364 		v = ((v & mask) << shift) | (mask << (shift + 16));
1365 	} else {
1366 		u32 cached_val = vop2->regsbak[offset >> 2];
1367 
1368 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1369 		vop2->regsbak[offset >> 2] = v;
1370 	}
1371 
1372 	writel(v, vop2->regs + offset);
1373 }
1374 
1375 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1376 				   u32 mask, u32 shift, u32 v)
1377 {
1378 	u32 val = 0;
1379 
1380 	val = (v << shift) | (mask << (shift + 16));
1381 	writel(val, grf_base + offset);
1382 }
1383 
1384 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1385 				  u32 mask, u32 shift)
1386 {
1387 	return (readl(grf_base + offset) >> shift) & mask;
1388 }
1389 
1390 static char* get_output_if_name(u32 output_if, char *name)
1391 {
1392 	if (output_if & VOP_OUTPUT_IF_RGB)
1393 		strcat(name, " RGB");
1394 	if (output_if & VOP_OUTPUT_IF_BT1120)
1395 		strcat(name, " BT1120");
1396 	if (output_if & VOP_OUTPUT_IF_BT656)
1397 		strcat(name, " BT656");
1398 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1399 		strcat(name, " LVDS0");
1400 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1401 		strcat(name, " LVDS1");
1402 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1403 		strcat(name, " MIPI0");
1404 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1405 		strcat(name, " MIPI1");
1406 	if (output_if & VOP_OUTPUT_IF_eDP0)
1407 		strcat(name, " eDP0");
1408 	if (output_if & VOP_OUTPUT_IF_eDP1)
1409 		strcat(name, " eDP1");
1410 	if (output_if & VOP_OUTPUT_IF_DP0)
1411 		strcat(name, " DP0");
1412 	if (output_if & VOP_OUTPUT_IF_DP1)
1413 		strcat(name, " DP1");
1414 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1415 		strcat(name, " HDMI0");
1416 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1417 		strcat(name, " HDMI1");
1418 
1419 	return name;
1420 }
1421 
1422 static char *get_plane_name(int plane_id, char *name)
1423 {
1424 	switch (plane_id) {
1425 	case ROCKCHIP_VOP2_CLUSTER0:
1426 		strcat(name, "Cluster0");
1427 		break;
1428 	case ROCKCHIP_VOP2_CLUSTER1:
1429 		strcat(name, "Cluster1");
1430 		break;
1431 	case ROCKCHIP_VOP2_ESMART0:
1432 		strcat(name, "Esmart0");
1433 		break;
1434 	case ROCKCHIP_VOP2_ESMART1:
1435 		strcat(name, "Esmart1");
1436 		break;
1437 	case ROCKCHIP_VOP2_SMART0:
1438 		strcat(name, "Smart0");
1439 		break;
1440 	case ROCKCHIP_VOP2_SMART1:
1441 		strcat(name, "Smart1");
1442 		break;
1443 	case ROCKCHIP_VOP2_CLUSTER2:
1444 		strcat(name, "Cluster2");
1445 		break;
1446 	case ROCKCHIP_VOP2_CLUSTER3:
1447 		strcat(name, "Cluster3");
1448 		break;
1449 	case ROCKCHIP_VOP2_ESMART2:
1450 		strcat(name, "Esmart2");
1451 		break;
1452 	case ROCKCHIP_VOP2_ESMART3:
1453 		strcat(name, "Esmart3");
1454 		break;
1455 	}
1456 
1457 	return name;
1458 }
1459 
1460 static bool is_yuv_output(u32 bus_format)
1461 {
1462 	switch (bus_format) {
1463 	case MEDIA_BUS_FMT_YUV8_1X24:
1464 	case MEDIA_BUS_FMT_YUV10_1X30:
1465 	case MEDIA_BUS_FMT_YUYV10_1X20:
1466 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1467 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1468 	case MEDIA_BUS_FMT_YUYV8_2X8:
1469 	case MEDIA_BUS_FMT_YVYU8_2X8:
1470 	case MEDIA_BUS_FMT_UYVY8_2X8:
1471 	case MEDIA_BUS_FMT_VYUY8_2X8:
1472 	case MEDIA_BUS_FMT_YUYV8_1X16:
1473 	case MEDIA_BUS_FMT_YVYU8_1X16:
1474 	case MEDIA_BUS_FMT_UYVY8_1X16:
1475 	case MEDIA_BUS_FMT_VYUY8_1X16:
1476 		return true;
1477 	default:
1478 		return false;
1479 	}
1480 }
1481 
1482 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1483 {
1484 	switch (csc_mode) {
1485 	case V4L2_COLORSPACE_SMPTE170M:
1486 	case V4L2_COLORSPACE_470_SYSTEM_M:
1487 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1488 		return CSC_BT601L;
1489 	case V4L2_COLORSPACE_REC709:
1490 	case V4L2_COLORSPACE_SMPTE240M:
1491 	case V4L2_COLORSPACE_DEFAULT:
1492 		if (bit_depth == CSC_13BIT_DEPTH)
1493 			return CSC_BT709L_13BIT;
1494 		else
1495 			return CSC_BT709L;
1496 	case V4L2_COLORSPACE_JPEG:
1497 		return CSC_BT601F;
1498 	case V4L2_COLORSPACE_BT2020:
1499 		if (bit_depth == CSC_13BIT_DEPTH)
1500 			return CSC_BT2020L_13BIT;
1501 		else
1502 			return CSC_BT2020;
1503 	case V4L2_COLORSPACE_BT709F:
1504 		if (bit_depth == CSC_10BIT_DEPTH) {
1505 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1506 			return CSC_BT601F;
1507 		} else {
1508 			return CSC_BT709F_13BIT;
1509 		}
1510 	case V4L2_COLORSPACE_BT2020F:
1511 		if (bit_depth == CSC_10BIT_DEPTH) {
1512 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1513 			return CSC_BT601F;
1514 		} else {
1515 			return CSC_BT2020F_13BIT;
1516 		}
1517 	default:
1518 		return CSC_BT709L;
1519 	}
1520 }
1521 
1522 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1523 {
1524 	/*
1525 	 * FIXME:
1526 	 *
1527 	 * There is no media type for YUV444 output,
1528 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1529 	 * yuv format.
1530 	 *
1531 	 * From H/W testing, YUV444 mode need a rb swap.
1532 	 */
1533 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1534 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1535 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1536 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1537 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1538 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1539 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1540 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1541 		return true;
1542 	else
1543 		return false;
1544 }
1545 
1546 static inline bool is_hot_plug_devices(int output_type)
1547 {
1548 	switch (output_type) {
1549 	case DRM_MODE_CONNECTOR_HDMIA:
1550 	case DRM_MODE_CONNECTOR_HDMIB:
1551 	case DRM_MODE_CONNECTOR_TV:
1552 	case DRM_MODE_CONNECTOR_DisplayPort:
1553 	case DRM_MODE_CONNECTOR_VGA:
1554 	case DRM_MODE_CONNECTOR_Unknown:
1555 		return true;
1556 	default:
1557 		return false;
1558 	}
1559 }
1560 
1561 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1562 {
1563 	int i = 0;
1564 
1565 	for (i = 0; i < vop2->data->nr_layers; i++) {
1566 		if (vop2->data->win_data[i].phys_id == phys_id)
1567 			return &vop2->data->win_data[i];
1568 	}
1569 
1570 	return NULL;
1571 }
1572 
1573 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1574 {
1575 	int i = 0;
1576 
1577 	for (i = 0; i < vop2->data->nr_pd; i++) {
1578 		if (vop2->data->pd[i].id == pd_id)
1579 			return &vop2->data->pd[i];
1580 	}
1581 
1582 	return NULL;
1583 }
1584 
1585 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1586 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1587 {
1588 	u32 vp_offset = crtc_id * 0x100;
1589 	int i;
1590 
1591 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1592 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1593 			crtc_id, false);
1594 
1595 	for (i = 0; i < lut_len; i++)
1596 		writel(lut_val[i], lut_regs + i);
1597 
1598 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1599 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1600 }
1601 
1602 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1603 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1604 {
1605 	u32 vp_offset = crtc_id * 0x100;
1606 	int i;
1607 
1608 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1609 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1610 			crtc_id, false);
1611 
1612 	for (i = 0; i < lut_len; i++)
1613 		writel(lut_val[i], lut_regs + i);
1614 
1615 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1616 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1617 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1618 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1619 }
1620 
1621 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1622 					struct display_state *state)
1623 {
1624 	struct connector_state *conn_state = &state->conn_state;
1625 	struct crtc_state *cstate = &state->crtc_state;
1626 	struct resource gamma_res;
1627 	fdt_size_t lut_size;
1628 	int i, lut_len, ret = 0;
1629 	u32 *lut_regs;
1630 	u32 *lut_val;
1631 	u32 r, g, b;
1632 	struct base2_disp_info *disp_info = conn_state->disp_info;
1633 	static int gamma_lut_en_num = 1;
1634 
1635 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1636 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1637 		return 0;
1638 	}
1639 
1640 	if (!disp_info)
1641 		return 0;
1642 
1643 	if (!disp_info->gamma_lut_data.size)
1644 		return 0;
1645 
1646 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1647 	if (ret)
1648 		printf("failed to get gamma lut res\n");
1649 	lut_regs = (u32 *)gamma_res.start;
1650 	lut_size = gamma_res.end - gamma_res.start + 1;
1651 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1652 		printf("failed to get gamma lut register\n");
1653 		return 0;
1654 	}
1655 	lut_len = lut_size / 4;
1656 	if (lut_len != 256 && lut_len != 1024) {
1657 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1658 		return 0;
1659 	}
1660 	lut_val = (u32 *)calloc(1, lut_size);
1661 	for (i = 0; i < lut_len; i++) {
1662 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1663 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1664 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1665 
1666 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1667 	}
1668 
1669 	if (vop2->version == VOP_VERSION_RK3568) {
1670 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1671 		gamma_lut_en_num++;
1672 	} else if (vop2->version == VOP_VERSION_RK3588) {
1673 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1674 		if (cstate->splice_mode) {
1675 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1676 			gamma_lut_en_num++;
1677 		}
1678 		gamma_lut_en_num++;
1679 	}
1680 
1681 	return 0;
1682 }
1683 
1684 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1685 					struct display_state *state)
1686 {
1687 	struct connector_state *conn_state = &state->conn_state;
1688 	struct crtc_state *cstate = &state->crtc_state;
1689 	int i, cubic_lut_len;
1690 	u32 vp_offset = cstate->crtc_id * 0x100;
1691 	struct base2_disp_info *disp_info = conn_state->disp_info;
1692 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1693 	u32 *cubic_lut_addr;
1694 
1695 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1696 		return 0;
1697 
1698 	if (!disp_info->cubic_lut_data.size)
1699 		return 0;
1700 
1701 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1702 	cubic_lut_len = disp_info->cubic_lut_data.size;
1703 
1704 	for (i = 0; i < cubic_lut_len / 2; i++) {
1705 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1706 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1707 					((lut->lblue[2 * i] & 0xff) << 24);
1708 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1709 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1710 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1711 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1712 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1713 		*cubic_lut_addr++ = 0;
1714 	}
1715 
1716 	if (cubic_lut_len % 2) {
1717 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1718 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1719 					((lut->lblue[2 * i] & 0xff) << 24);
1720 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1721 		*cubic_lut_addr++ = 0;
1722 		*cubic_lut_addr = 0;
1723 	}
1724 
1725 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1726 		    get_cubic_lut_buffer(cstate->crtc_id));
1727 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1728 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1729 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1730 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1731 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1732 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1733 
1734 	return 0;
1735 }
1736 
1737 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1738 				 struct bcsh_state *bcsh_state, int crtc_id)
1739 {
1740 	struct crtc_state *cstate = &state->crtc_state;
1741 	u32 vp_offset = crtc_id * 0x100;
1742 
1743 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1744 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1745 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1746 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1747 
1748 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1749 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1750 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1751 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1752 
1753 	if (!cstate->bcsh_en) {
1754 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1755 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1756 		return;
1757 	}
1758 
1759 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1760 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1761 			bcsh_state->brightness, false);
1762 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1763 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1764 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1765 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1766 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1767 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1768 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1769 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1770 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1771 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1772 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1773 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1774 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1775 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1776 }
1777 
1778 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1779 {
1780 	struct connector_state *conn_state = &state->conn_state;
1781 	struct base_bcsh_info *bcsh_info;
1782 	struct crtc_state *cstate = &state->crtc_state;
1783 	struct bcsh_state bcsh_state;
1784 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1785 
1786 	if (!conn_state->disp_info)
1787 		return;
1788 	bcsh_info = &conn_state->disp_info->bcsh_info;
1789 	if (!bcsh_info)
1790 		return;
1791 
1792 	if (bcsh_info->brightness != 50 ||
1793 	    bcsh_info->contrast != 50 ||
1794 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1795 		cstate->bcsh_en = true;
1796 
1797 	if (cstate->bcsh_en) {
1798 		if (!cstate->yuv_overlay)
1799 			cstate->post_r2y_en = 1;
1800 		if (!is_yuv_output(conn_state->bus_format))
1801 			cstate->post_y2r_en = 1;
1802 	} else {
1803 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1804 			cstate->post_r2y_en = 1;
1805 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1806 			cstate->post_y2r_en = 1;
1807 	}
1808 
1809 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1810 
1811 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1812 		brightness = interpolate(0, -128, 100, 127,
1813 					 bcsh_info->brightness);
1814 	else
1815 		brightness = interpolate(0, -32, 100, 31,
1816 					 bcsh_info->brightness);
1817 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1818 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1819 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1820 
1821 
1822 	/*
1823 	 *  a:[-30~0):
1824 	 *    sin_hue = 0x100 - sin(a)*256;
1825 	 *    cos_hue = cos(a)*256;
1826 	 *  a:[0~30]
1827 	 *    sin_hue = sin(a)*256;
1828 	 *    cos_hue = cos(a)*256;
1829 	 */
1830 	sin_hue = fixp_sin32(hue) >> 23;
1831 	cos_hue = fixp_cos32(hue) >> 23;
1832 
1833 	bcsh_state.brightness = brightness;
1834 	bcsh_state.contrast = contrast;
1835 	bcsh_state.saturation = saturation;
1836 	bcsh_state.sin_hue = sin_hue;
1837 	bcsh_state.cos_hue = cos_hue;
1838 
1839 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1840 	if (cstate->splice_mode)
1841 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1842 }
1843 
1844 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1845 {
1846 	struct connector_state *conn_state = &state->conn_state;
1847 	struct drm_display_mode *mode = &conn_state->mode;
1848 	struct crtc_state *cstate = &state->crtc_state;
1849 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1850 	u16 hdisplay = mode->crtc_hdisplay;
1851 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1852 
1853 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1854 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1855 	bg_dly -= bg_ovl_dly;
1856 
1857 	if (cstate->splice_mode)
1858 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1859 	else
1860 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1861 
1862 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1863 		hsync_len = 8;
1864 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1865 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1866 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1867 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1868 }
1869 
1870 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
1871 {
1872 	struct connector_state *conn_state = &state->conn_state;
1873 	struct drm_display_mode *mode = &conn_state->mode;
1874 	struct crtc_state *cstate = &state->crtc_state;
1875 	struct vop2_win_data *win_data;
1876 	u32 bg_dly, pre_scan_dly;
1877 	u16 hdisplay = mode->crtc_hdisplay;
1878 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1879 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
1880 	u8 win_id;
1881 
1882 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
1883 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
1884 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
1885 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
1886 
1887 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
1888 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
1889 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
1890 	pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1891 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1892 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
1893 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1894 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1895 }
1896 
1897 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1898 {
1899 	struct connector_state *conn_state = &state->conn_state;
1900 	struct drm_display_mode *mode = &conn_state->mode;
1901 	struct crtc_state *cstate = &state->crtc_state;
1902 	u32 vp_offset = (cstate->crtc_id * 0x100);
1903 	u16 vtotal = mode->crtc_vtotal;
1904 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1905 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1906 	u16 hdisplay = mode->crtc_hdisplay;
1907 	u16 vdisplay = mode->crtc_vdisplay;
1908 	u16 hsize =
1909 	    hdisplay * (conn_state->overscan.left_margin +
1910 			conn_state->overscan.right_margin) / 200;
1911 	u16 vsize =
1912 	    vdisplay * (conn_state->overscan.top_margin +
1913 			conn_state->overscan.bottom_margin) / 200;
1914 	u16 hact_end, vact_end;
1915 	u32 val;
1916 
1917 	hsize = round_down(hsize, 2);
1918 	vsize = round_down(vsize, 2);
1919 
1920 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1921 	hact_end = hact_st + hsize;
1922 	val = hact_st << 16;
1923 	val |= hact_end;
1924 
1925 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1926 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1927 	vact_end = vact_st + vsize;
1928 	val = vact_st << 16;
1929 	val |= vact_end;
1930 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1931 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1932 	val |= scl_cal_scale2(hdisplay, hsize);
1933 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1934 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1935 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1936 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1937 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1938 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1939 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1940 		u16 vact_st_f1 = vtotal + vact_st + 1;
1941 		u16 vact_end_f1 = vact_st_f1 + vsize;
1942 
1943 		val = vact_st_f1 << 16 | vact_end_f1;
1944 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1945 	}
1946 
1947 	if (is_vop3(vop2)) {
1948 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
1949 	} else {
1950 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1951 		if (cstate->splice_mode)
1952 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1953 	}
1954 }
1955 
1956 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
1957 {
1958 	struct connector_state *conn_state = &state->conn_state;
1959 	struct crtc_state *cstate = &state->crtc_state;
1960 	struct acm_data *acm = &conn_state->disp_info->acm_data;
1961 	struct drm_display_mode *mode = &conn_state->mode;
1962 	u32 vp_offset = (cstate->crtc_id * 0x100);
1963 	s16 *lut_y;
1964 	s16 *lut_h;
1965 	s16 *lut_s;
1966 	u32 value;
1967 	int i;
1968 
1969 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1970 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
1971 	if (!acm->acm_enable) {
1972 		writel(0, vop2->regs + RK3528_ACM_CTRL);
1973 		return;
1974 	}
1975 
1976 	printf("post acm enable\n");
1977 
1978 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
1979 
1980 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
1981 		((mode->vdisplay & 0xfff) << 20);
1982 	writel(value, vop2->regs + RK3528_ACM_CTRL);
1983 
1984 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
1985 		((acm->s_gain << 20) & 0x3ff00000);
1986 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
1987 
1988 	lut_y = &acm->gain_lut_hy[0];
1989 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
1990 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
1991 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
1992 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
1993 			((lut_s[i] << 16) & 0xff0000);
1994 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
1995 	}
1996 
1997 	lut_y = &acm->gain_lut_hs[0];
1998 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
1999 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2000 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2001 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2002 			((lut_s[i] << 16) & 0xff0000);
2003 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2004 	}
2005 
2006 	lut_y = &acm->delta_lut_h[0];
2007 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2008 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2009 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2010 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2011 			((lut_s[i] << 20) & 0x3ff00000);
2012 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2013 	}
2014 
2015 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2016 }
2017 
2018 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2019 {
2020 	struct connector_state *conn_state = &state->conn_state;
2021 	struct crtc_state *cstate = &state->crtc_state;
2022 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2023 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2024 	struct post_csc_coef csc_coef;
2025 	bool is_input_yuv = false;
2026 	bool is_output_yuv = false;
2027 	bool post_r2y_en = false;
2028 	bool post_csc_en = false;
2029 	u32 vp_offset = (cstate->crtc_id * 0x100);
2030 	u32 value;
2031 	int range_type;
2032 
2033 	printf("post csc enable\n");
2034 
2035 	if (acm->acm_enable) {
2036 		if (!cstate->yuv_overlay)
2037 			post_r2y_en = true;
2038 
2039 		/* do y2r in csc module */
2040 		if (!is_yuv_output(conn_state->bus_format))
2041 			post_csc_en = true;
2042 	} else {
2043 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2044 			post_r2y_en = true;
2045 
2046 		/* do y2r in csc module */
2047 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2048 			post_csc_en = true;
2049 	}
2050 
2051 	if (csc->csc_enable)
2052 		post_csc_en = true;
2053 
2054 	if (cstate->yuv_overlay || post_r2y_en)
2055 		is_input_yuv = true;
2056 
2057 	if (is_yuv_output(conn_state->bus_format))
2058 		is_output_yuv = true;
2059 
2060 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH);
2061 
2062 	if (post_csc_en) {
2063 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2064 				       is_output_yuv);
2065 
2066 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2067 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2068 				csc_coef.csc_coef00, false);
2069 		value = csc_coef.csc_coef01 & 0xffff;
2070 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2071 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2072 		value = csc_coef.csc_coef10 & 0xffff;
2073 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2074 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2075 		value = csc_coef.csc_coef12 & 0xffff;
2076 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2077 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2078 		value = csc_coef.csc_coef21 & 0xffff;
2079 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2080 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2081 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2082 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2083 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2084 
2085 		range_type = csc_coef.range_type ? 0 : 1;
2086 		range_type <<= is_input_yuv ? 0 : 1;
2087 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2088 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2089 	}
2090 
2091 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2092 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2093 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2094 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2095 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2096 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2097 }
2098 
2099 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2100 {
2101 	struct connector_state *conn_state = &state->conn_state;
2102 	struct base2_disp_info *disp_info = conn_state->disp_info;
2103 	const char *enable_flag;
2104 	if (!disp_info) {
2105 		printf("disp_info is empty\n");
2106 		return;
2107 	}
2108 
2109 	enable_flag = (const char *)&disp_info->cacm_header;
2110 	if (strncasecmp(enable_flag, "CACM", 4)) {
2111 		printf("acm and csc is not support\n");
2112 		return;
2113 	}
2114 
2115 	vop3_post_acm_config(state, vop2);
2116 	vop3_post_csc_config(state, vop2);
2117 }
2118 
2119 /*
2120  * Read VOP internal power domain on/off status.
2121  * We should query BISR_STS register in PMU for
2122  * power up/down status when memory repair is enabled.
2123  * Return value: 1 for power on, 0 for power off;
2124  */
2125 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2126 {
2127 	int val = 0;
2128 	int shift = 0;
2129 	int shift_factor = 0;
2130 	bool is_bisr_en = false;
2131 
2132 	/*
2133 	 * The order of pd status bits in BISR_STS register
2134 	 * is different from that in VOP SYS_STS register.
2135 	 */
2136 	if (pd_data->id == VOP2_PD_DSC_8K ||
2137 	    pd_data->id == VOP2_PD_DSC_4K ||
2138 	    pd_data->id == VOP2_PD_ESMART)
2139 			shift_factor = 1;
2140 
2141 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2142 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2143 	if (is_bisr_en) {
2144 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2145 
2146 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2147 					  ((val >> shift) & 0x1), 50 * 1000);
2148 	} else {
2149 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2150 
2151 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2152 					  !((val >> shift) & 0x1), 50 * 1000);
2153 	}
2154 }
2155 
2156 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2157 {
2158 	struct vop2_power_domain_data *pd_data;
2159 	int ret = 0;
2160 
2161 	if (!pd_id)
2162 		return 0;
2163 
2164 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2165 	if (!pd_data) {
2166 		printf("can't find pd_data by id\n");
2167 		return -EINVAL;
2168 	}
2169 
2170 	if (pd_data->parent_id) {
2171 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2172 		if (ret) {
2173 			printf("can't open parent power domain\n");
2174 			return -EINVAL;
2175 		}
2176 	}
2177 
2178 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
2179 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
2180 	ret = vop2_wait_power_domain_on(vop2, pd_data);
2181 	if (ret) {
2182 		printf("wait vop2 power domain timeout\n");
2183 		return ret;
2184 	}
2185 
2186 	return 0;
2187 }
2188 
2189 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2190 {
2191 	u32 *base = vop2->regs;
2192 	int i = 0;
2193 
2194 	/*
2195 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2196 	 */
2197 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2198 		vop2->regsbak[i] = base[i];
2199 }
2200 
2201 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2202 {
2203 	struct vop2_win_data *win_data;
2204 	int layer_phy_id = 0;
2205 	int i, j;
2206 	u32 ovl_port_offset = 0;
2207 	u32 layer_nr = 0;
2208 	u8 shift = 0;
2209 
2210 	/* layer sel win id */
2211 	for (i = 0; i < vop2->data->nr_vps; i++) {
2212 		shift = 0;
2213 		ovl_port_offset = 0x100 * i;
2214 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2215 		for (j = 0; j < layer_nr; j++) {
2216 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2217 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2218 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2219 					shift, win_data->layer_sel_win_id[i], false);
2220 			shift += 4;
2221 		}
2222 	}
2223 
2224 	/* win sel port */
2225 	for (i = 0; i < vop2->data->nr_vps; i++) {
2226 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2227 		for (j = 0; j < layer_nr; j++) {
2228 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2229 				continue;
2230 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2231 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2232 			shift = win_data->win_sel_port_offset * 2;
2233 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
2234 					shift, i, false);
2235 		}
2236 	}
2237 }
2238 
2239 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2240 {
2241 	struct crtc_state *cstate = &state->crtc_state;
2242 	struct vop2_win_data *win_data;
2243 	int layer_phy_id = 0;
2244 	int total_used_layer = 0;
2245 	int port_mux = 0;
2246 	int i, j;
2247 	u32 layer_nr = 0;
2248 	u8 shift = 0;
2249 
2250 	/* layer sel win id */
2251 	for (i = 0; i < vop2->data->nr_vps; i++) {
2252 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2253 		for (j = 0; j < layer_nr; j++) {
2254 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2255 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2256 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2257 					shift, win_data->layer_sel_win_id[i], false);
2258 			shift += 4;
2259 		}
2260 	}
2261 
2262 	/* win sel port */
2263 	for (i = 0; i < vop2->data->nr_vps; i++) {
2264 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2265 		for (j = 0; j < layer_nr; j++) {
2266 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2267 				continue;
2268 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2269 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2270 			shift = win_data->win_sel_port_offset * 2;
2271 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2272 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2273 		}
2274 	}
2275 
2276 	/**
2277 	 * port mux config
2278 	 */
2279 	for (i = 0; i < vop2->data->nr_vps; i++) {
2280 		shift = i * 4;
2281 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2282 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2283 			port_mux = total_used_layer - 1;
2284 		} else {
2285 			port_mux = 8;
2286 		}
2287 
2288 		if (i == vop2->data->nr_vps - 1)
2289 			port_mux = vop2->data->nr_mixers;
2290 
2291 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2292 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2293 				PORT_MUX_SHIFT + shift, port_mux, false);
2294 	}
2295 }
2296 
2297 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2298 {
2299 	if (!is_vop3(vop2))
2300 		return false;
2301 
2302 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2303 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2304 		return true;
2305 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2306 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2307 		return true;
2308 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2309 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2310 		return true;
2311 	else
2312 		return false;
2313 }
2314 
2315 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2316 {
2317 	struct vop2_win_data *win_data;
2318 	int i;
2319 	u8 scale_engine_num = 0;
2320 
2321 	/* store plane mask for vop2_fixup_dts */
2322 	for (i = 0; i < vop2->data->nr_layers; i++) {
2323 		win_data = &vop2->data->win_data[i];
2324 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2325 			continue;
2326 
2327 		win_data->scale_engine_num = scale_engine_num++;
2328 	}
2329 }
2330 
2331 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2332 {
2333 	struct crtc_state *cstate = &state->crtc_state;
2334 	struct vop2_vp_plane_mask *plane_mask;
2335 	int layer_phy_id = 0;
2336 	int i, j;
2337 	int ret;
2338 	u32 layer_nr = 0;
2339 
2340 	if (vop2->global_init)
2341 		return;
2342 
2343 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2344 	if (soc_is_rk3566())
2345 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2346 				OTP_WIN_EN_SHIFT, 1, false);
2347 
2348 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2349 		u32 plane_mask;
2350 		int primary_plane_id;
2351 
2352 		for (i = 0; i < vop2->data->nr_vps; i++) {
2353 			plane_mask = cstate->crtc->vps[i].plane_mask;
2354 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2355 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2356 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2357 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2358 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2359 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2360 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2361 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2362 
2363 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2364 			for (j = 0; j < layer_nr; j++) {
2365 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2366 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2367 			}
2368 		}
2369 	} else {/* need soft assign plane mask */
2370 		/* find the first unplug devices and set it as main display */
2371 		int main_vp_index = -1;
2372 		int active_vp_num = 0;
2373 
2374 		for (i = 0; i < vop2->data->nr_vps; i++) {
2375 			if (cstate->crtc->vps[i].enable)
2376 				active_vp_num++;
2377 		}
2378 		printf("VOP have %d active VP\n", active_vp_num);
2379 
2380 		if (soc_is_rk3566() && active_vp_num > 2)
2381 			printf("ERROR: rk3566 only support 2 display output!!\n");
2382 		plane_mask = vop2->data->plane_mask;
2383 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2384 		/*
2385 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2386 		 * for cvbs store in plane_mask[2].
2387 		 */
2388 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2389 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2390 			plane_mask += 2 * VOP2_VP_MAX;
2391 
2392 		if (vop2->version == VOP_VERSION_RK3528) {
2393 			/*
2394 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2395 			 * by both vp0 and vp1.
2396 			 */
2397 			j = 0;
2398 		} else {
2399 			for (i = 0; i < vop2->data->nr_vps; i++) {
2400 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2401 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2402 					main_vp_index = i;
2403 					break;
2404 				}
2405 			}
2406 
2407 			/* if no find unplug devices, use vp0 as main display */
2408 			if (main_vp_index < 0) {
2409 				main_vp_index = 0;
2410 				vop2->vp_plane_mask[0] = plane_mask[0];
2411 			}
2412 
2413 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2414 		}
2415 
2416 		/* init other display except main display */
2417 		for (i = 0; i < vop2->data->nr_vps; i++) {
2418 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2419 				continue;
2420 			vop2->vp_plane_mask[i] = plane_mask[j++];
2421 		}
2422 
2423 		/* store plane mask for vop2_fixup_dts */
2424 		for (i = 0; i < vop2->data->nr_vps; i++) {
2425 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2426 			for (j = 0; j < layer_nr; j++) {
2427 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2428 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2429 			}
2430 		}
2431 	}
2432 
2433 	if (vop2->version == VOP_VERSION_RK3588)
2434 		rk3588_vop2_regsbak(vop2);
2435 	else
2436 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2437 
2438 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2439 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2440 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2441 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2442 
2443 	for (i = 0; i < vop2->data->nr_vps; i++) {
2444 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2445 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2446 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2447 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2448 	}
2449 
2450 	if (is_vop3(vop2))
2451 		vop3_overlay_init(vop2, state);
2452 	else
2453 		vop2_overlay_init(vop2, state);
2454 
2455 	if (is_vop3(vop2)) {
2456 		/*
2457 		 * you can rewrite at dts vop node:
2458 		 *
2459 		 * VOP3_ESMART_8K_MODE = 0,
2460 		 * VOP3_ESMART_4K_4K_MODE = 1,
2461 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2462 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2463 		 *
2464 		 * &vop {
2465 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2466 		 * };
2467 		 */
2468 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2469 		if (ret < 0)
2470 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2471 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2472 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2473 
2474 		vop3_init_esmart_scale_engine(vop2);
2475 
2476 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2477 				DSP_VS_T_SEL_SHIFT, 0, false);
2478 	}
2479 
2480 	if (vop2->version == VOP_VERSION_RK3568)
2481 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2482 
2483 	vop2->global_init = true;
2484 }
2485 
2486 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2487 {
2488 	rockchip_vop2_gamma_lut_init(vop2, state);
2489 	rockchip_vop2_cubic_lut_init(vop2, state);
2490 
2491 	return 0;
2492 }
2493 
2494 /*
2495  * VOP2 have multi video ports.
2496  * video port ------- crtc
2497  */
2498 static int rockchip_vop2_preinit(struct display_state *state)
2499 {
2500 	struct crtc_state *cstate = &state->crtc_state;
2501 	const struct vop2_data *vop2_data = cstate->crtc->data;
2502 
2503 	if (!rockchip_vop2) {
2504 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2505 		if (!rockchip_vop2)
2506 			return -ENOMEM;
2507 		memset(rockchip_vop2, 0, sizeof(struct vop2));
2508 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2509 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2510 #ifdef CONFIG_SPL_BUILD
2511 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
2512 #else
2513 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2514 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2515 		if (rockchip_vop2->grf <= 0)
2516 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2517 #endif
2518 		rockchip_vop2->version = vop2_data->version;
2519 		rockchip_vop2->data = vop2_data;
2520 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2521 			struct regmap *map;
2522 
2523 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2524 			if (rockchip_vop2->vop_grf <= 0)
2525 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2526 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2527 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2528 			if (rockchip_vop2->vo1_grf <= 0)
2529 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2530 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2531 			if (rockchip_vop2->sys_pmu <= 0)
2532 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2533 		}
2534 	}
2535 
2536 	cstate->private = rockchip_vop2;
2537 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2538 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2539 
2540 	vop2_global_initial(rockchip_vop2, state);
2541 
2542 	return 0;
2543 }
2544 
2545 /*
2546  * calc the dclk on rk3588
2547  * the available div of dclk is 1, 2, 4
2548  *
2549  */
2550 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2551 {
2552 	if (child_clk * 4 <= max_dclk)
2553 		return child_clk * 4;
2554 	else if (child_clk * 2 <= max_dclk)
2555 		return child_clk * 2;
2556 	else if (child_clk <= max_dclk)
2557 		return child_clk;
2558 	else
2559 		return 0;
2560 }
2561 
2562 /*
2563  * 4 pixclk/cycle on rk3588
2564  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2565  * DP: dp_pixclk = dclk_out <= dclk_core
2566  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2567  */
2568 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2569 				       int *dclk_core_div, int *dclk_out_div,
2570 				       int *if_pixclk_div, int *if_dclk_div)
2571 {
2572 	struct crtc_state *cstate = &state->crtc_state;
2573 	struct connector_state *conn_state = &state->conn_state;
2574 	struct drm_display_mode *mode = &conn_state->mode;
2575 	struct vop2 *vop2 = cstate->private;
2576 	unsigned long v_pixclk = mode->crtc_clock;
2577 	unsigned long dclk_core_rate = v_pixclk >> 2;
2578 	unsigned long dclk_rate = v_pixclk;
2579 	unsigned long dclk_out_rate;
2580 	u64 if_dclk_rate;
2581 	u64 if_pixclk_rate;
2582 	int output_type = conn_state->type;
2583 	int output_mode = conn_state->output_mode;
2584 	int K = 1;
2585 
2586 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2587 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2588 		printf("Dual channel and YUV420 can't work together\n");
2589 		return -EINVAL;
2590 	}
2591 
2592 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2593 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2594 		K = 2;
2595 
2596 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2597 		/*
2598 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2599 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2600 		 */
2601 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2602 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2603 			dclk_rate = dclk_rate >> 1;
2604 			K = 2;
2605 		}
2606 		if (cstate->dsc_enable) {
2607 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2608 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2609 		} else {
2610 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2611 			if_dclk_rate = dclk_core_rate / K;
2612 		}
2613 
2614 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2615 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
2616 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2617 
2618 		if (!dclk_rate) {
2619 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2620 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
2621 			return -EINVAL;
2622 		}
2623 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2624 		*if_dclk_div = dclk_rate / if_dclk_rate;
2625 		*dclk_core_div = dclk_rate / dclk_core_rate;
2626 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2627 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2628 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2629 		/* edp_pixclk = edp_dclk > dclk_core */
2630 		if_pixclk_rate = v_pixclk / K;
2631 		if_dclk_rate = v_pixclk / K;
2632 		dclk_rate = if_pixclk_rate * K;
2633 		*dclk_core_div = dclk_rate / dclk_core_rate;
2634 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2635 		*if_dclk_div = *if_pixclk_div;
2636 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2637 		dclk_out_rate = v_pixclk >> 2;
2638 		dclk_out_rate = dclk_out_rate / K;
2639 
2640 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2641 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2642 		if (!dclk_rate) {
2643 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2644 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
2645 			return -EINVAL;
2646 		}
2647 		*dclk_out_div = dclk_rate / dclk_out_rate;
2648 		*dclk_core_div = dclk_rate / dclk_core_rate;
2649 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2650 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2651 			K = 2;
2652 		if (cstate->dsc_enable)
2653 			/* dsc output is 96bit, dsi input is 192 bit */
2654 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2655 		else
2656 			if_pixclk_rate = dclk_core_rate / K;
2657 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2658 		dclk_out_rate = dclk_core_rate / K;
2659 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2660 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2661 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2662 		if (!dclk_rate) {
2663 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2664 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
2665 			return -EINVAL;
2666 		}
2667 
2668 		if (cstate->dsc_enable)
2669 			dclk_rate /= cstate->dsc_slice_num;
2670 
2671 		*dclk_out_div = dclk_rate / dclk_out_rate;
2672 		*dclk_core_div = dclk_rate / dclk_core_rate;
2673 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2674 		if (cstate->dsc_enable)
2675 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2676 
2677 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2678 		dclk_rate = v_pixclk;
2679 		*dclk_core_div = dclk_rate / dclk_core_rate;
2680 	}
2681 
2682 	*if_pixclk_div = ilog2(*if_pixclk_div);
2683 	*if_dclk_div = ilog2(*if_dclk_div);
2684 	*dclk_core_div = ilog2(*dclk_core_div);
2685 	*dclk_out_div = ilog2(*dclk_out_div);
2686 
2687 	return dclk_rate;
2688 }
2689 
2690 static int vop2_calc_dsc_clk(struct display_state *state)
2691 {
2692 	struct connector_state *conn_state = &state->conn_state;
2693 	struct drm_display_mode *mode = &conn_state->mode;
2694 	struct crtc_state *cstate = &state->crtc_state;
2695 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2696 	u8 k = 1;
2697 
2698 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2699 		k = 2;
2700 
2701 	cstate->dsc_txp_clk_rate = v_pixclk;
2702 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2703 
2704 	cstate->dsc_pxl_clk_rate = v_pixclk;
2705 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2706 
2707 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2708 	 * cds_dat_width = 96;
2709 	 * bits_per_pixel = [8-12];
2710 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2711 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2712 	 * otherwise dsc_cds = crtc_clock / 8;
2713 	 */
2714 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2715 
2716 	return 0;
2717 }
2718 
2719 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2720 {
2721 	struct crtc_state *cstate = &state->crtc_state;
2722 	struct connector_state *conn_state = &state->conn_state;
2723 	struct drm_display_mode *mode = &conn_state->mode;
2724 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2725 	struct vop2 *vop2 = cstate->private;
2726 	u32 vp_offset = (cstate->crtc_id * 0x100);
2727 	u16 hdisplay = mode->crtc_hdisplay;
2728 	int output_if = conn_state->output_if;
2729 	int if_pixclk_div = 0;
2730 	int if_dclk_div = 0;
2731 	unsigned long dclk_rate;
2732 	u32 val;
2733 
2734 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2735 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2736 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2737 	} else {
2738 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2739 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2740 	}
2741 
2742 	if (cstate->dsc_enable) {
2743 		int k = 1;
2744 
2745 		if (!vop2->data->nr_dscs) {
2746 			printf("Unsupported DSC\n");
2747 			return 0;
2748 		}
2749 
2750 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2751 			k = 2;
2752 
2753 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2754 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2755 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2756 
2757 		vop2_calc_dsc_clk(state);
2758 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2759 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2760 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2761 	}
2762 
2763 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2764 
2765 	if (output_if & VOP_OUTPUT_IF_RGB) {
2766 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2767 				4, false);
2768 	}
2769 
2770 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2771 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2772 				3, false);
2773 	}
2774 
2775 	if (output_if & VOP_OUTPUT_IF_BT656) {
2776 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2777 				2, false);
2778 	}
2779 
2780 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2781 		if (cstate->crtc_id == 2)
2782 			val = 0;
2783 		else
2784 			val = 1;
2785 
2786 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2787 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2788 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2789 
2790 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2791 				1, false);
2792 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2793 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2794 				if_pixclk_div, false);
2795 
2796 		if (conn_state->hold_mode) {
2797 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2798 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
2799 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2800 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2801 		}
2802 	}
2803 
2804 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2805 		if (cstate->crtc_id == 2)
2806 			val = 0;
2807 		else if (cstate->crtc_id == 3)
2808 			val = 1;
2809 		else
2810 			val = 3; /*VP1*/
2811 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2812 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2813 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2814 
2815 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2816 				1, false);
2817 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2818 				val, false);
2819 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2820 				if_pixclk_div, false);
2821 
2822 		if (conn_state->hold_mode) {
2823 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2824 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
2825 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2826 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2827 		}
2828 	}
2829 
2830 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2831 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2832 				MIPI_DUAL_EN_SHIFT, 1, false);
2833 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2834 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2835 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2836 					false);
2837 		switch (conn_state->type) {
2838 		case DRM_MODE_CONNECTOR_DisplayPort:
2839 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2840 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2841 			break;
2842 		case DRM_MODE_CONNECTOR_eDP:
2843 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2844 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2845 			break;
2846 		case DRM_MODE_CONNECTOR_HDMIA:
2847 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2848 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2849 			break;
2850 		case DRM_MODE_CONNECTOR_DSI:
2851 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2852 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2853 			break;
2854 		default:
2855 			break;
2856 		}
2857 	}
2858 
2859 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2860 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2861 				1, false);
2862 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2863 				cstate->crtc_id, false);
2864 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2865 				if_dclk_div, false);
2866 
2867 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2868 				if_pixclk_div, false);
2869 
2870 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2871 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2872 	}
2873 
2874 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2875 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2876 				1, false);
2877 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2878 				cstate->crtc_id, false);
2879 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2880 				if_dclk_div, false);
2881 
2882 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2883 				if_pixclk_div, false);
2884 
2885 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2886 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2887 	}
2888 
2889 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2890 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2891 				1, false);
2892 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2893 				cstate->crtc_id, false);
2894 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2895 				if_dclk_div, false);
2896 
2897 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2898 				if_pixclk_div, false);
2899 
2900 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2901 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2902 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2903 				HDMI_SYNC_POL_MASK,
2904 				HDMI0_SYNC_POL_SHIFT, val);
2905 	}
2906 
2907 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2908 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2909 				1, false);
2910 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2911 				cstate->crtc_id, false);
2912 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2913 				if_dclk_div, false);
2914 
2915 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2916 				if_pixclk_div, false);
2917 
2918 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2919 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2920 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2921 				HDMI_SYNC_POL_MASK,
2922 				HDMI1_SYNC_POL_SHIFT, val);
2923 	}
2924 
2925 	if (output_if & VOP_OUTPUT_IF_DP0) {
2926 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2927 				1, false);
2928 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2929 				cstate->crtc_id, false);
2930 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2931 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2932 	}
2933 
2934 	if (output_if & VOP_OUTPUT_IF_DP1) {
2935 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2936 				1, false);
2937 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2938 				cstate->crtc_id, false);
2939 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2940 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2941 	}
2942 
2943 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2944 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2945 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2946 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2947 
2948 	return dclk_rate;
2949 }
2950 
2951 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2952 {
2953 	struct crtc_state *cstate = &state->crtc_state;
2954 	struct connector_state *conn_state = &state->conn_state;
2955 	struct drm_display_mode *mode = &conn_state->mode;
2956 	struct vop2 *vop2 = cstate->private;
2957 	u32 vp_offset = (cstate->crtc_id * 0x100);
2958 	bool dclk_inv;
2959 	u32 val;
2960 
2961 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2962 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2963 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2964 
2965 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2966 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2967 				1, false);
2968 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2969 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2970 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
2971 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
2972 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2973 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2974 	}
2975 
2976 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2977 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2978 				1, false);
2979 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2980 				BT1120_EN_SHIFT, 1, false);
2981 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2982 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2983 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2984 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2985 	}
2986 
2987 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2988 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2989 				1, false);
2990 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2991 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2992 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2993 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2994 	}
2995 
2996 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2997 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2998 				1, false);
2999 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3000 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3001 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3002 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3003 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3004 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3005 	}
3006 
3007 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3008 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3009 				1, false);
3010 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3011 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3012 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3013 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3014 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3015 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3016 	}
3017 
3018 	if (conn_state->output_flags &
3019 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
3020 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
3021 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3022 				LVDS_DUAL_EN_SHIFT, 1, false);
3023 		if (conn_state->output_flags &
3024 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3025 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3026 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
3027 					false);
3028 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3029 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3030 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3031 	}
3032 
3033 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3034 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3035 				1, false);
3036 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3037 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3038 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3039 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3040 	}
3041 
3042 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3043 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3044 				1, false);
3045 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3046 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3047 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3048 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3049 	}
3050 
3051 	if (conn_state->output_flags &
3052 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3053 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3054 				MIPI_DUAL_EN_SHIFT, 1, false);
3055 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3056 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3057 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3058 					false);
3059 	}
3060 
3061 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3062 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3063 				1, false);
3064 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3065 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3066 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3067 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3068 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3069 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3070 	}
3071 
3072 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3073 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3074 				1, false);
3075 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3076 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3077 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3078 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3079 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3080 				IF_CRTL_HDMI_PIN_POL_MASK,
3081 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3082 	}
3083 
3084 	return mode->clock;
3085 }
3086 
3087 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3088 {
3089 	struct crtc_state *cstate = &state->crtc_state;
3090 	struct connector_state *conn_state = &state->conn_state;
3091 	struct drm_display_mode *mode = &conn_state->mode;
3092 	struct vop2 *vop2 = cstate->private;
3093 	u32 val;
3094 
3095 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3096 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3097 
3098 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3099 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3100 				1, false);
3101 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3102 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3103 	}
3104 
3105 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3106 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3107 				1, false);
3108 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3109 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3110 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3111 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3112 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3113 				IF_CRTL_HDMI_PIN_POL_MASK,
3114 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3115 	}
3116 
3117 	return mode->crtc_clock;
3118 }
3119 
3120 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3121 {
3122 	struct crtc_state *cstate = &state->crtc_state;
3123 	struct connector_state *conn_state = &state->conn_state;
3124 	struct drm_display_mode *mode = &conn_state->mode;
3125 	struct vop2 *vop2 = cstate->private;
3126 	bool dclk_inv;
3127 	u32 val;
3128 
3129 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
3130 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3131 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3132 
3133 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3134 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3135 				1, false);
3136 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3137 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3138 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3139 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3140 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3141 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3142 	}
3143 
3144 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3145 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3146 				1, false);
3147 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3148 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3149 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3150 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3151 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3152 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3153 	}
3154 
3155 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3156 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3157 				1, false);
3158 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3159 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3160 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3161 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3162 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3163 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3164 	}
3165 
3166 	return mode->crtc_clock;
3167 }
3168 
3169 static void vop2_post_color_swap(struct display_state *state)
3170 {
3171 	struct crtc_state *cstate = &state->crtc_state;
3172 	struct connector_state *conn_state = &state->conn_state;
3173 	struct vop2 *vop2 = cstate->private;
3174 	u32 vp_offset = (cstate->crtc_id * 0x100);
3175 	u32 output_type = conn_state->type;
3176 	u32 data_swap = 0;
3177 
3178 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
3179 		data_swap = DSP_RB_SWAP;
3180 
3181 	if (vop2->version == VOP_VERSION_RK3588 &&
3182 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
3183 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
3184 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
3185 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
3186 		data_swap |= DSP_RG_SWAP;
3187 
3188 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
3189 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
3190 }
3191 
3192 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
3193 {
3194 	int ret = 0;
3195 
3196 	if (parent->dev)
3197 		ret = clk_set_parent(clk, parent);
3198 	if (ret < 0)
3199 		debug("failed to set %s as parent for %s\n",
3200 		      parent->dev->name, clk->dev->name);
3201 }
3202 
3203 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
3204 {
3205 	int ret = 0;
3206 
3207 	if (clk->dev)
3208 		ret = clk_set_rate(clk, rate);
3209 	if (ret < 0)
3210 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
3211 
3212 	return ret;
3213 }
3214 
3215 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
3216 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
3217 				  int *dsc_cds_clk_div, u64 dclk_rate)
3218 {
3219 	struct crtc_state *cstate = &state->crtc_state;
3220 
3221 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
3222 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
3223 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
3224 
3225 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
3226 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
3227 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
3228 }
3229 
3230 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
3231 {
3232 	struct crtc_state *cstate = &state->crtc_state;
3233 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
3234 	struct drm_dsc_picture_parameter_set config_pps;
3235 	const struct vop2_data *vop2_data = vop2->data;
3236 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3237 	u32 *pps_val = (u32 *)&config_pps;
3238 	u32 decoder_regs_offset = (dsc_id * 0x100);
3239 	int i = 0;
3240 
3241 	memcpy(&config_pps, pps, sizeof(config_pps));
3242 
3243 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
3244 		config_pps.pps_3 &= 0xf0;
3245 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
3246 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
3247 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
3248 	}
3249 
3250 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
3251 		config_pps.rc_range_parameters[i] =
3252 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
3253 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
3254 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
3255 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
3256 	}
3257 
3258 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
3259 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
3260 }
3261 
3262 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
3263 {
3264 	struct connector_state *conn_state = &state->conn_state;
3265 	struct drm_display_mode *mode = &conn_state->mode;
3266 	struct crtc_state *cstate = &state->crtc_state;
3267 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3268 	const struct vop2_data *vop2_data = vop2->data;
3269 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3270 	bool mipi_ds_mode = false;
3271 	u8 dsc_interface_mode = 0;
3272 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3273 	u16 hdisplay = mode->crtc_hdisplay;
3274 	u16 htotal = mode->crtc_htotal;
3275 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3276 	u16 vdisplay = mode->crtc_vdisplay;
3277 	u16 vtotal = mode->crtc_vtotal;
3278 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3279 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3280 	u16 vact_end = vact_st + vdisplay;
3281 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3282 	u32 decoder_regs_offset = (dsc_id * 0x100);
3283 	int dsc_txp_clk_div = 0;
3284 	int dsc_pxl_clk_div = 0;
3285 	int dsc_cds_clk_div = 0;
3286 	int val = 0;
3287 
3288 	if (!vop2->data->nr_dscs) {
3289 		printf("Unsupported DSC\n");
3290 		return;
3291 	}
3292 
3293 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
3294 		printf("DSC%d supported max slice is: %d, current is: %d\n",
3295 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
3296 
3297 	if (dsc_data->pd_id) {
3298 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
3299 			printf("open dsc%d pd fail\n", dsc_id);
3300 	}
3301 
3302 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
3303 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
3304 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
3305 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
3306 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3307 		dsc_interface_mode = VOP_DSC_IF_HDMI;
3308 	} else {
3309 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
3310 		if (mipi_ds_mode)
3311 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
3312 		else
3313 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
3314 	}
3315 
3316 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3317 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3318 				DSC_MAN_MODE_SHIFT, 0, false);
3319 	else
3320 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3321 				DSC_MAN_MODE_SHIFT, 1, false);
3322 
3323 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
3324 
3325 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
3326 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
3327 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
3328 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3329 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3330 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3331 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3332 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3333 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3334 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3335 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3336 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3337 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3338 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3339 
3340 	if (!mipi_ds_mode) {
3341 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3342 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3343 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3344 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3345 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3346 		int k = 1;
3347 
3348 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3349 			k = 2;
3350 
3351 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3352 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3353 
3354 		/*
3355 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3356 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3357 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3358 		 *
3359 		 * HDMI:
3360 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3361 		 *                 delay_line_num = 4 - BPP / 8
3362 		 *                                = (64 - target_bpp / 8) / 16
3363 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3364 		 *
3365 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
3366 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
3367 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3368 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
3369 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3370 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
3371 		 */
3372 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3373 		dsc_cds_rate_mhz = dsc_cds_rate;
3374 		dsc_hsync = hsync_len / 2;
3375 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
3376 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3377 		} else {
3378 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
3379 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
3380 					     be16_to_cpu(cstate->pps.chunk_size);
3381 
3382 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3383 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
3384 
3385 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
3386 			if (dsc_hsync < 8)
3387 				dsc_hsync = 8;
3388 		}
3389 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3390 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3391 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3392 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3393 
3394 		/*
3395 		 * htotal / dclk_core = dsc_htotal /cds_clk
3396 		 *
3397 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3398 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3399 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3400 		 *
3401 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3402 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3403 		 */
3404 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3405 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3406 		val = dsc_htotal << 16 | dsc_hsync;
3407 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3408 				DSC_HTOTAL_PW_SHIFT, val, false);
3409 
3410 		dsc_hact_st = hact_st / 2;
3411 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3412 		val = dsc_hact_end << 16 | dsc_hact_st;
3413 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3414 				DSC_HACT_ST_END_SHIFT, val, false);
3415 
3416 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3417 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3418 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3419 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3420 	}
3421 
3422 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3423 			RST_DEASSERT_SHIFT, 1, false);
3424 	udelay(10);
3425 
3426 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3427 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3428 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3429 
3430 	vop2_load_pps(state, vop2, dsc_id);
3431 
3432 	val |= (1 << DSC_PPS_UPD_SHIFT);
3433 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3434 
3435 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3436 	       dsc_id,
3437 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3438 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3439 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3440 }
3441 
3442 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3443 {
3444 	struct crtc_state *cstate = &state->crtc_state;
3445 	struct vop2 *vop2 = cstate->private;
3446 	struct udevice *vp_dev, *dev;
3447 	struct ofnode_phandle_args args;
3448 	char vp_name[10];
3449 	int ret;
3450 
3451 	if (vop2->version != VOP_VERSION_RK3588)
3452 		return false;
3453 
3454 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3455 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3456 		debug("warn: can't get vp device\n");
3457 		return false;
3458 	}
3459 
3460 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3461 					 0, &args);
3462 	if (ret) {
3463 		debug("assigned-clock-parents's node not define\n");
3464 		return false;
3465 	}
3466 
3467 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3468 		debug("warn: can't get clk device\n");
3469 		return false;
3470 	}
3471 
3472 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3473 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3474 		if (clk_dev)
3475 			*clk_dev = dev;
3476 		return true;
3477 	}
3478 
3479 	return false;
3480 }
3481 
3482 static int rockchip_vop2_init(struct display_state *state)
3483 {
3484 	struct crtc_state *cstate = &state->crtc_state;
3485 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3486 	struct connector_state *conn_state = &state->conn_state;
3487 	struct drm_display_mode *mode = &conn_state->mode;
3488 	struct vop2 *vop2 = cstate->private;
3489 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3490 	u16 hdisplay = mode->crtc_hdisplay;
3491 	u16 htotal = mode->crtc_htotal;
3492 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3493 	u16 hact_end = hact_st + hdisplay;
3494 	u16 vdisplay = mode->crtc_vdisplay;
3495 	u16 vtotal = mode->crtc_vtotal;
3496 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3497 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3498 	u16 vact_end = vact_st + vdisplay;
3499 	bool yuv_overlay = false;
3500 	u32 vp_offset = (cstate->crtc_id * 0x100);
3501 	u32 line_flag_offset = (cstate->crtc_id * 4);
3502 	u32 val, act_end;
3503 	u8 dither_down_en = 0;
3504 	u8 dither_down_mode = 0;
3505 	u8 pre_dither_down_en = 0;
3506 	u8 dclk_div_factor = 0;
3507 	char output_type_name[30] = {0};
3508 #ifndef CONFIG_SPL_BUILD
3509 	char dclk_name[9];
3510 #endif
3511 	struct clk dclk;
3512 	struct clk hdmi0_phy_pll;
3513 	struct clk hdmi1_phy_pll;
3514 	struct clk hdmi_phy_pll;
3515 	struct udevice *disp_dev;
3516 	unsigned long dclk_rate = 0;
3517 	int ret;
3518 
3519 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3520 	       mode->crtc_hdisplay, mode->vdisplay,
3521 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3522 	       mode->vrefresh,
3523 	       get_output_if_name(conn_state->output_if, output_type_name),
3524 	       cstate->crtc_id);
3525 
3526 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3527 		cstate->splice_mode = true;
3528 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3529 		if (!cstate->splice_crtc_id) {
3530 			printf("%s: Splice mode is unsupported by vp%d\n",
3531 			       __func__, cstate->crtc_id);
3532 			return -EINVAL;
3533 		}
3534 
3535 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3536 				PORT_MERGE_EN_SHIFT, 1, false);
3537 	}
3538 
3539 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3540 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3541 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3542 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3543 
3544 	vop2_initial(vop2, state);
3545 	if (vop2->version == VOP_VERSION_RK3588)
3546 		dclk_rate = rk3588_vop2_if_cfg(state);
3547 	else if (vop2->version == VOP_VERSION_RK3568)
3548 		dclk_rate = rk3568_vop2_if_cfg(state);
3549 	else if (vop2->version == VOP_VERSION_RK3528)
3550 		dclk_rate = rk3528_vop2_if_cfg(state);
3551 	else if (vop2->version == VOP_VERSION_RK3562)
3552 		dclk_rate = rk3562_vop2_if_cfg(state);
3553 
3554 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3555 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3556 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3557 
3558 	vop2_post_color_swap(state);
3559 
3560 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3561 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3562 
3563 	switch (conn_state->bus_format) {
3564 	case MEDIA_BUS_FMT_RGB565_1X16:
3565 		dither_down_en = 1;
3566 		dither_down_mode = RGB888_TO_RGB565;
3567 		pre_dither_down_en = 1;
3568 		break;
3569 	case MEDIA_BUS_FMT_RGB666_1X18:
3570 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3571 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3572 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3573 		dither_down_en = 1;
3574 		dither_down_mode = RGB888_TO_RGB666;
3575 		pre_dither_down_en = 1;
3576 		break;
3577 	case MEDIA_BUS_FMT_YUV8_1X24:
3578 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3579 		dither_down_en = 0;
3580 		pre_dither_down_en = 1;
3581 		break;
3582 	case MEDIA_BUS_FMT_YUV10_1X30:
3583 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3584 		dither_down_en = 0;
3585 		pre_dither_down_en = 0;
3586 		break;
3587 	case MEDIA_BUS_FMT_YUYV10_1X20:
3588 	case MEDIA_BUS_FMT_RGB888_1X24:
3589 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3590 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3591 	case MEDIA_BUS_FMT_RGB101010_1X30:
3592 	default:
3593 		dither_down_en = 0;
3594 		pre_dither_down_en = 1;
3595 		break;
3596 	}
3597 
3598 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3599 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3600 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3601 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3602 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3603 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3604 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3605 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3606 
3607 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3608 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3609 			yuv_overlay, false);
3610 
3611 	cstate->yuv_overlay = yuv_overlay;
3612 
3613 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3614 		    (htotal << 16) | hsync_len);
3615 	val = hact_st << 16;
3616 	val |= hact_end;
3617 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3618 	val = vact_st << 16;
3619 	val |= vact_end;
3620 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3621 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3622 		u16 vact_st_f1 = vtotal + vact_st + 1;
3623 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3624 
3625 		val = vact_st_f1 << 16 | vact_end_f1;
3626 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3627 			    val);
3628 
3629 		val = vtotal << 16 | (vtotal + vsync_len);
3630 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3631 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3632 				INTERLACE_EN_SHIFT, 1, false);
3633 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3634 				DSP_FILED_POL, 1, false);
3635 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3636 				P2I_EN_SHIFT, 1, false);
3637 		vtotal += vtotal + 1;
3638 		act_end = vact_end_f1;
3639 	} else {
3640 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3641 				INTERLACE_EN_SHIFT, 0, false);
3642 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3643 				P2I_EN_SHIFT, 0, false);
3644 		act_end = vact_end;
3645 	}
3646 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3647 		    (vtotal << 16) | vsync_len);
3648 
3649 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) {
3650 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3651 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3652 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3653 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
3654 		else
3655 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3656 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
3657 	}
3658 
3659 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3660 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3661 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3662 	else
3663 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3664 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3665 
3666 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3667 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3668 
3669 	if (yuv_overlay)
3670 		val = 0x20010200;
3671 	else
3672 		val = 0;
3673 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3674 	if (cstate->splice_mode) {
3675 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3676 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3677 				yuv_overlay, false);
3678 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3679 	}
3680 
3681 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3682 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3683 
3684 	if (vp->xmirror_en)
3685 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3686 				DSP_X_MIR_EN_SHIFT, 1, false);
3687 
3688 	vop2_tv_config_update(state, vop2);
3689 	vop2_post_config(state, vop2);
3690 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
3691 		vop3_post_config(state, vop2);
3692 
3693 	if (cstate->dsc_enable) {
3694 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3695 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
3696 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
3697 		} else {
3698 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
3699 		}
3700 	}
3701 
3702 #ifndef CONFIG_SPL_BUILD
3703 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3704 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
3705 	if (ret) {
3706 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3707 		return ret;
3708 	}
3709 #endif
3710 
3711 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3712 	if (!ret) {
3713 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3714 		if (ret)
3715 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3716 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3717 		if (ret)
3718 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3719 	} else {
3720 		hdmi0_phy_pll.dev = NULL;
3721 		hdmi1_phy_pll.dev = NULL;
3722 		debug("%s: Faile to find display-subsystem node\n", __func__);
3723 	}
3724 
3725 	if (vop2->version == VOP_VERSION_RK3528) {
3726 		struct ofnode_phandle_args args;
3727 
3728 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3729 						 "#clock-cells", 0, 0, &args);
3730 		if (!ret) {
3731 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3732 			if (ret) {
3733 				debug("warn: can't get clk device\n");
3734 				return ret;
3735 			}
3736 		} else {
3737 			debug("assigned-clock-parents's node not define\n");
3738 		}
3739 	}
3740 
3741 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3742 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3743 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
3744 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3745 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
3746 
3747 		/*
3748 		 * uboot clk driver won't set dclk parent's rate when use
3749 		 * hdmi phypll as dclk source.
3750 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3751 		 * directly.
3752 		 */
3753 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3754 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3755 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3756 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3757 		} else {
3758 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3759 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3760 			} else {
3761 #ifndef CONFIG_SPL_BUILD
3762 				/*
3763 				 * For RK3528, the path of CVBS output is like:
3764 				 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
3765 				 * The vop2 dclk should be four times crtc_clock for CVBS sampling
3766 				 * clock needs.
3767 				 */
3768 				if (vop2->version == VOP_VERSION_RK3528 &&
3769 				    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3770 					ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000);
3771 				else
3772 					ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3773 #else
3774 				if (vop2->version == VOP_VERSION_RK3528) {
3775 					void *cru_base = (void *)RK3528_CRU_BASE;
3776 
3777 					/* dclk src switch to hdmiphy pll */
3778 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
3779 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
3780 					ret = dclk_rate * 1000;
3781 				}
3782 #endif
3783 			}
3784 		}
3785 	} else {
3786 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3787 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3788 		else
3789 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3790 	}
3791 
3792 	if (IS_ERR_VALUE(ret)) {
3793 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3794 		       __func__, cstate->crtc_id, dclk_rate, ret);
3795 		return ret;
3796 	} else {
3797 		dclk_div_factor = mode->clock / dclk_rate;
3798 		if (vop2->version == VOP_VERSION_RK3528 &&
3799 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3800 			mode->crtc_clock = ret / 4 / 1000;
3801 		else
3802 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3803 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3804 	}
3805 
3806 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3807 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3808 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3809 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3810 
3811 	return 0;
3812 }
3813 
3814 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3815 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3816 			     uint32_t dst_h)
3817 {
3818 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3819 	uint16_t hscl_filter_mode, vscl_filter_mode;
3820 	uint8_t xgt2 = 0, xgt4 = 0;
3821 	uint8_t ygt2 = 0, ygt4 = 0;
3822 	uint32_t xfac = 0, yfac = 0;
3823 	u32 win_offset = win->reg_offset;
3824 	bool xgt_en = false;
3825 	bool xavg_en = false;
3826 
3827 	if (is_vop3(vop2)) {
3828 		if (src_w >= (4 * dst_w)) {
3829 			xgt4 = 1;
3830 			src_w >>= 2;
3831 		} else if (src_w >= (2 * dst_w)) {
3832 			xgt2 = 1;
3833 			src_w >>= 1;
3834 		}
3835 	}
3836 
3837 	if (src_h >= (4 * dst_h)) {
3838 		ygt4 = 1;
3839 		src_h >>= 2;
3840 	} else if (src_h >= (2 * dst_h)) {
3841 		ygt2 = 1;
3842 		src_h >>= 1;
3843 	}
3844 
3845 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3846 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3847 
3848 	if (yrgb_hor_scl_mode == SCALE_UP)
3849 		hscl_filter_mode = win->hsu_filter_mode;
3850 	else
3851 		hscl_filter_mode = win->hsd_filter_mode;
3852 
3853 	if (yrgb_ver_scl_mode == SCALE_UP)
3854 		vscl_filter_mode = win->vsu_filter_mode;
3855 	else
3856 		vscl_filter_mode = win->vsd_filter_mode;
3857 
3858 	/*
3859 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
3860 	 * at scale down mode
3861 	 */
3862 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
3863 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
3864 		dst_w += 1;
3865 	}
3866 
3867 	if (is_vop3(vop2)) {
3868 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
3869 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
3870 
3871 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
3872 			xavg_en = xgt2 || xgt4;
3873 		else
3874 			xgt_en = xgt2 || xgt4;
3875 	} else {
3876 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
3877 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
3878 	}
3879 
3880 	if (win->type == CLUSTER_LAYER) {
3881 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3882 			    yfac << 16 | xfac);
3883 
3884 		if (is_vop3(vop2)) {
3885 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3886 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
3887 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3888 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
3889 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3890 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3891 
3892 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3893 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3894 					yrgb_hor_scl_mode, false);
3895 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3896 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3897 					yrgb_ver_scl_mode, false);
3898 		} else {
3899 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3900 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3901 					yrgb_hor_scl_mode, false);
3902 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3903 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3904 					yrgb_ver_scl_mode, false);
3905 		}
3906 
3907 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
3908 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3909 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
3910 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3911 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
3912 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3913 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
3914 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3915 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
3916 		} else {
3917 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3918 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
3919 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3920 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
3921 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3922 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
3923 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3924 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
3925 		}
3926 	} else {
3927 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
3928 			    yfac << 16 | xfac);
3929 
3930 		if (is_vop3(vop2)) {
3931 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3932 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
3933 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3934 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
3935 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3936 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3937 		}
3938 
3939 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3940 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
3941 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3942 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
3943 
3944 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3945 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3946 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3947 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3948 
3949 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3950 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
3951 				hscl_filter_mode, false);
3952 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3953 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
3954 				vscl_filter_mode, false);
3955 	}
3956 }
3957 
3958 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3959 {
3960 	u32 win_offset = win->reg_offset;
3961 
3962 	if (win->type == CLUSTER_LAYER) {
3963 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3964 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3965 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3966 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3967 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3968 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3969 	} else {
3970 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3971 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3972 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3973 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3974 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3975 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3976 	}
3977 }
3978 
3979 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3980 {
3981 	struct crtc_state *cstate = &state->crtc_state;
3982 	struct connector_state *conn_state = &state->conn_state;
3983 	struct drm_display_mode *mode = &conn_state->mode;
3984 	struct vop2 *vop2 = cstate->private;
3985 	int src_w = cstate->src_rect.w;
3986 	int src_h = cstate->src_rect.h;
3987 	int crtc_x = cstate->crtc_rect.x;
3988 	int crtc_y = cstate->crtc_rect.y;
3989 	int crtc_w = cstate->crtc_rect.w;
3990 	int crtc_h = cstate->crtc_rect.h;
3991 	int xvir = cstate->xvir;
3992 	int y_mirror = 0;
3993 	int csc_mode;
3994 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3995 	/* offset of the right window in splice mode */
3996 	u32 splice_pixel_offset = 0;
3997 	u32 splice_yrgb_offset = 0;
3998 	u32 win_offset = win->reg_offset;
3999 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4000 
4001 	if (win->splice_mode_right) {
4002 		src_w = cstate->right_src_rect.w;
4003 		src_h = cstate->right_src_rect.h;
4004 		crtc_x = cstate->right_crtc_rect.x;
4005 		crtc_y = cstate->right_crtc_rect.y;
4006 		crtc_w = cstate->right_crtc_rect.w;
4007 		crtc_h = cstate->right_crtc_rect.h;
4008 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4009 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4010 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4011 	}
4012 
4013 	act_info = (src_h - 1) << 16;
4014 	act_info |= (src_w - 1) & 0xffff;
4015 
4016 	dsp_info = (crtc_h - 1) << 16;
4017 	dsp_info |= (crtc_w - 1) & 0xffff;
4018 
4019 	dsp_stx = crtc_x;
4020 	dsp_sty = crtc_y;
4021 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4022 
4023 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4024 		y_mirror = 1;
4025 	else
4026 		y_mirror = 0;
4027 
4028 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4029 
4030 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4031 	    vop2->version == VOP_VERSION_RK3562)
4032 		vop2_axi_config(vop2, win);
4033 
4034 	if (y_mirror)
4035 		printf("WARN: y mirror is unsupported by cluster window\n");
4036 
4037 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
4038 	if (vop2->version == VOP_VERSION_RK3588)
4039 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
4040 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
4041 
4042 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
4043 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4044 			false);
4045 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
4046 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
4047 		    cstate->dma_addr + splice_yrgb_offset);
4048 
4049 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
4050 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
4051 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
4052 
4053 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
4054 
4055 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4056 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4057 			CLUSTER_RGB2YUV_EN_SHIFT,
4058 			is_yuv_output(conn_state->bus_format), false);
4059 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
4060 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
4061 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
4062 
4063 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4064 }
4065 
4066 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
4067 {
4068 	struct crtc_state *cstate = &state->crtc_state;
4069 	struct connector_state *conn_state = &state->conn_state;
4070 	struct drm_display_mode *mode = &conn_state->mode;
4071 	struct vop2 *vop2 = cstate->private;
4072 	int src_w = cstate->src_rect.w;
4073 	int src_h = cstate->src_rect.h;
4074 	int crtc_x = cstate->crtc_rect.x;
4075 	int crtc_y = cstate->crtc_rect.y;
4076 	int crtc_w = cstate->crtc_rect.w;
4077 	int crtc_h = cstate->crtc_rect.h;
4078 	int xvir = cstate->xvir;
4079 	int y_mirror = 0;
4080 	int csc_mode;
4081 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4082 	/* offset of the right window in splice mode */
4083 	u32 splice_pixel_offset = 0;
4084 	u32 splice_yrgb_offset = 0;
4085 	u32 win_offset = win->reg_offset;
4086 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4087 
4088 	if (win->splice_mode_right) {
4089 		src_w = cstate->right_src_rect.w;
4090 		src_h = cstate->right_src_rect.h;
4091 		crtc_x = cstate->right_crtc_rect.x;
4092 		crtc_y = cstate->right_crtc_rect.y;
4093 		crtc_w = cstate->right_crtc_rect.w;
4094 		crtc_h = cstate->right_crtc_rect.h;
4095 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4096 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4097 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4098 	}
4099 
4100 	/*
4101 	 * This is workaround solution for IC design:
4102 	 * esmart can't support scale down when actual_w % 16 == 1.
4103 	 */
4104 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
4105 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
4106 		src_w -= 1;
4107 	}
4108 
4109 	act_info = (src_h - 1) << 16;
4110 	act_info |= (src_w - 1) & 0xffff;
4111 
4112 	dsp_info = (crtc_h - 1) << 16;
4113 	dsp_info |= (crtc_w - 1) & 0xffff;
4114 
4115 	dsp_stx = crtc_x;
4116 	dsp_sty = crtc_y;
4117 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4118 
4119 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4120 		y_mirror = 1;
4121 	else
4122 		y_mirror = 0;
4123 
4124 	if (is_vop3(vop2))
4125 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
4126 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
4127 
4128 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4129 
4130 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4131 	    vop2->version == VOP_VERSION_RK3562)
4132 		vop2_axi_config(vop2, win);
4133 
4134 	if (y_mirror)
4135 		cstate->dma_addr += (src_h - 1) * xvir * 4;
4136 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
4137 			YMIRROR_EN_SHIFT, y_mirror, false);
4138 
4139 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4140 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4141 			false);
4142 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
4143 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
4144 		    cstate->dma_addr + splice_yrgb_offset);
4145 
4146 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
4147 		    act_info);
4148 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
4149 		    dsp_info);
4150 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
4151 
4152 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
4153 			WIN_EN_SHIFT, 1, false);
4154 
4155 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4156 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
4157 			RGB2YUV_EN_SHIFT,
4158 			is_yuv_output(conn_state->bus_format), false);
4159 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
4160 			CSC_MODE_SHIFT, csc_mode, false);
4161 
4162 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4163 }
4164 
4165 static void vop2_calc_display_rect_for_splice(struct display_state *state)
4166 {
4167 	struct crtc_state *cstate = &state->crtc_state;
4168 	struct connector_state *conn_state = &state->conn_state;
4169 	struct drm_display_mode *mode = &conn_state->mode;
4170 	struct display_rect *src_rect = &cstate->src_rect;
4171 	struct display_rect *dst_rect = &cstate->crtc_rect;
4172 	struct display_rect left_src, left_dst, right_src, right_dst;
4173 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
4174 	int left_src_w, left_dst_w, right_dst_w;
4175 
4176 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
4177 	if (left_dst_w < 0)
4178 		left_dst_w = 0;
4179 	right_dst_w = dst_rect->w - left_dst_w;
4180 
4181 	if (!right_dst_w)
4182 		left_src_w = src_rect->w;
4183 	else
4184 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
4185 
4186 	left_src.x = src_rect->x;
4187 	left_src.w = left_src_w;
4188 	left_dst.x = dst_rect->x;
4189 	left_dst.w = left_dst_w;
4190 	right_src.x = left_src.x + left_src.w;
4191 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
4192 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
4193 	right_dst.w = right_dst_w;
4194 
4195 	left_src.y = src_rect->y;
4196 	left_src.h = src_rect->h;
4197 	left_dst.y = dst_rect->y;
4198 	left_dst.h = dst_rect->h;
4199 	right_src.y = src_rect->y;
4200 	right_src.h = src_rect->h;
4201 	right_dst.y = dst_rect->y;
4202 	right_dst.h = dst_rect->h;
4203 
4204 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
4205 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
4206 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
4207 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
4208 }
4209 
4210 static int rockchip_vop2_set_plane(struct display_state *state)
4211 {
4212 	struct crtc_state *cstate = &state->crtc_state;
4213 	struct vop2 *vop2 = cstate->private;
4214 	struct vop2_win_data *win_data;
4215 	struct vop2_win_data *splice_win_data;
4216 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4217 	char plane_name[10] = {0};
4218 
4219 	if (cstate->crtc_rect.w > cstate->max_output.width) {
4220 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
4221 		       cstate->crtc_rect.w, cstate->max_output.width);
4222 		return -EINVAL;
4223 	}
4224 
4225 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4226 	if (!win_data) {
4227 		printf("invalid win id %d\n", primary_plane_id);
4228 		return -ENODEV;
4229 	}
4230 
4231 	/* ignore some plane register according vop3 esmart lb mode */
4232 	if (vop3_ignore_plane(vop2, win_data))
4233 		return -EACCES;
4234 
4235 	if (vop2->version == VOP_VERSION_RK3588) {
4236 		if (vop2_power_domain_on(vop2, win_data->pd_id))
4237 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
4238 	}
4239 
4240 	if (cstate->splice_mode) {
4241 		if (win_data->splice_win_id) {
4242 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
4243 			splice_win_data->splice_mode_right = true;
4244 
4245 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
4246 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
4247 
4248 			vop2_calc_display_rect_for_splice(state);
4249 			if (win_data->type == CLUSTER_LAYER)
4250 				vop2_set_cluster_win(state, splice_win_data);
4251 			else
4252 				vop2_set_smart_win(state, splice_win_data);
4253 		} else {
4254 			printf("ERROR: splice mode is unsupported by plane %s\n",
4255 			       get_plane_name(primary_plane_id, plane_name));
4256 			return -EINVAL;
4257 		}
4258 	}
4259 
4260 	if (win_data->type == CLUSTER_LAYER)
4261 		vop2_set_cluster_win(state, win_data);
4262 	else
4263 		vop2_set_smart_win(state, win_data);
4264 
4265 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
4266 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
4267 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
4268 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
4269 		cstate->dma_addr);
4270 
4271 	return 0;
4272 }
4273 
4274 static int rockchip_vop2_prepare(struct display_state *state)
4275 {
4276 	return 0;
4277 }
4278 
4279 static void vop2_dsc_cfg_done(struct display_state *state)
4280 {
4281 	struct connector_state *conn_state = &state->conn_state;
4282 	struct crtc_state *cstate = &state->crtc_state;
4283 	struct vop2 *vop2 = cstate->private;
4284 	u8 dsc_id = cstate->dsc_id;
4285 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4286 
4287 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4288 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
4289 				DSC_CFG_DONE_SHIFT, 1, false);
4290 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
4291 				DSC_CFG_DONE_SHIFT, 1, false);
4292 	} else {
4293 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
4294 				DSC_CFG_DONE_SHIFT, 1, false);
4295 	}
4296 }
4297 
4298 static int rockchip_vop2_enable(struct display_state *state)
4299 {
4300 	struct crtc_state *cstate = &state->crtc_state;
4301 	struct vop2 *vop2 = cstate->private;
4302 	u32 vp_offset = (cstate->crtc_id * 0x100);
4303 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4304 
4305 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4306 			STANDBY_EN_SHIFT, 0, false);
4307 
4308 	if (cstate->splice_mode)
4309 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4310 
4311 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4312 
4313 	if (cstate->dsc_enable)
4314 		vop2_dsc_cfg_done(state);
4315 
4316 	return 0;
4317 }
4318 
4319 static int rockchip_vop2_disable(struct display_state *state)
4320 {
4321 	struct crtc_state *cstate = &state->crtc_state;
4322 	struct vop2 *vop2 = cstate->private;
4323 	u32 vp_offset = (cstate->crtc_id * 0x100);
4324 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4325 
4326 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4327 			STANDBY_EN_SHIFT, 1, false);
4328 
4329 	if (cstate->splice_mode)
4330 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4331 
4332 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4333 
4334 	return 0;
4335 }
4336 
4337 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
4338 {
4339 	struct crtc_state *cstate = &state->crtc_state;
4340 	struct vop2 *vop2 = cstate->private;
4341 	int i = 0;
4342 	int correct_cursor_plane = -1;
4343 	int plane_type = -1;
4344 
4345 	if (cursor_plane < 0)
4346 		return -1;
4347 
4348 	if (plane_mask & (1 << cursor_plane))
4349 		return cursor_plane;
4350 
4351 	/* Get current cursor plane type */
4352 	for (i = 0; i < vop2->data->nr_layers; i++) {
4353 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
4354 			plane_type = vop2->data->plane_table[i].plane_type;
4355 			break;
4356 		}
4357 	}
4358 
4359 	/* Get the other same plane type plane id */
4360 	for (i = 0; i < vop2->data->nr_layers; i++) {
4361 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4362 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4363 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4364 			break;
4365 		}
4366 	}
4367 
4368 	/* To check whether the new correct_cursor_plane is attach to current vp */
4369 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4370 		printf("error: faild to find correct plane as cursor plane\n");
4371 		return -1;
4372 	}
4373 
4374 	printf("vp%d adjust cursor plane from %d to %d\n",
4375 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4376 
4377 	return correct_cursor_plane;
4378 }
4379 
4380 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4381 {
4382 	struct crtc_state *cstate = &state->crtc_state;
4383 	struct vop2 *vop2 = cstate->private;
4384 	ofnode vp_node;
4385 	struct device_node *port_parent_node = cstate->ports_node;
4386 	static bool vop_fix_dts;
4387 	const char *path;
4388 	u32 plane_mask = 0;
4389 	int vp_id = 0;
4390 	int cursor_plane_id = -1;
4391 
4392 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4393 		return 0;
4394 
4395 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4396 		path = vp_node.np->full_name;
4397 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4398 
4399 		if (cstate->crtc->assign_plane)
4400 			continue;
4401 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4402 								 cstate->crtc->vps[vp_id].cursor_plane);
4403 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4404 		       vp_id, plane_mask,
4405 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4406 		       cursor_plane_id);
4407 
4408 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4409 				     plane_mask, 1);
4410 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4411 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4412 		if (cursor_plane_id >= 0)
4413 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4414 					     cursor_plane_id, 1);
4415 		vp_id++;
4416 	}
4417 
4418 	vop_fix_dts = true;
4419 
4420 	return 0;
4421 }
4422 
4423 static int rockchip_vop2_check(struct display_state *state)
4424 {
4425 	struct crtc_state *cstate = &state->crtc_state;
4426 	struct rockchip_crtc *crtc = cstate->crtc;
4427 
4428 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4429 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4430 		return -ENOTSUPP;
4431 	}
4432 
4433 	if (cstate->splice_mode) {
4434 		crtc->splice_mode = true;
4435 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4436 	}
4437 
4438 	return 0;
4439 }
4440 
4441 static int rockchip_vop2_mode_valid(struct display_state *state)
4442 {
4443 	struct connector_state *conn_state = &state->conn_state;
4444 	struct crtc_state *cstate = &state->crtc_state;
4445 	struct drm_display_mode *mode = &conn_state->mode;
4446 	struct videomode vm;
4447 
4448 	drm_display_mode_to_videomode(mode, &vm);
4449 
4450 	if (vm.hactive < 32 || vm.vactive < 32 ||
4451 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4452 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4453 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4454 		return -EINVAL;
4455 	}
4456 
4457 	return 0;
4458 }
4459 
4460 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4461 
4462 static int rockchip_vop2_plane_check(struct display_state *state)
4463 {
4464 	struct crtc_state *cstate = &state->crtc_state;
4465 	struct vop2 *vop2 = cstate->private;
4466 	struct display_rect *src = &cstate->src_rect;
4467 	struct display_rect *dst = &cstate->crtc_rect;
4468 	struct vop2_win_data *win_data;
4469 	int min_scale, max_scale;
4470 	int hscale, vscale;
4471 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4472 
4473 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4474 	if (!win_data) {
4475 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4476 		return -ENODEV;
4477 	}
4478 
4479 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4480 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4481 
4482 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4483 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4484 	if (hscale < 0 || vscale < 0) {
4485 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4486 		return -ERANGE;
4487 		}
4488 
4489 	return 0;
4490 }
4491 
4492 static int rockchip_vop2_apply_soft_te(struct display_state *state)
4493 {
4494 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
4495 	struct crtc_state *cstate = &state->crtc_state;
4496 	struct vop2 *vop2 = cstate->private;
4497 	u32 vp_offset = (cstate->crtc_id * 0x100);
4498 	int val = 0;
4499 	int ret = 0;
4500 
4501 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
4502 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
4503 	if (!ret) {
4504 #ifndef CONFIG_SPL_BUILD
4505 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
4506 					 !val, 50 * 1000);
4507 		if (!ret) {
4508 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
4509 						 val, 50 * 1000);
4510 			if (!ret) {
4511 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4512 						EN_MASK, EDPI_WMS_FS, 1, false);
4513 			} else {
4514 				printf("ERROR: vp%d wait for active TE signal timeout\n",
4515 				       cstate->crtc_id);
4516 				return ret;
4517 			}
4518 		} else {
4519 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
4520 			return ret;
4521 		}
4522 #endif
4523 	} else {
4524 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
4525 		return ret;
4526 	}
4527 
4528 	return 0;
4529 }
4530 
4531 static int rockchip_vop2_regs_dump(struct display_state *state)
4532 {
4533 	struct crtc_state *cstate = &state->crtc_state;
4534 	struct vop2 *vop2 = cstate->private;
4535 	const struct vop2_data *vop2_data = vop2->data;
4536 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4537 	u32 n, i, j;
4538 	u32 base;
4539 
4540 	if (!cstate->crtc->active)
4541 		return -EINVAL;
4542 
4543 	n = vop2_data->dump_regs_size;
4544 	for (i = 0; i < n; i++) {
4545 		base = regs[i].offset;
4546 		printf("\n%s:\n", regs[i].name);
4547 		for (j = 0; j < 68;) {
4548 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4549 			       vop2_readl(vop2, base + (4 * j)),
4550 			       vop2_readl(vop2, base + (4 * (j + 1))),
4551 			       vop2_readl(vop2, base + (4 * (j + 2))),
4552 			       vop2_readl(vop2, base + (4 * (j + 3))));
4553 			j += 4;
4554 		}
4555 	}
4556 
4557 	return 0;
4558 }
4559 
4560 static int rockchip_vop2_active_regs_dump(struct display_state *state)
4561 {
4562 	struct crtc_state *cstate = &state->crtc_state;
4563 	struct vop2 *vop2 = cstate->private;
4564 	const struct vop2_data *vop2_data = vop2->data;
4565 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4566 	u32 n, i, j;
4567 	u32 base;
4568 	bool enable_state;
4569 
4570 	if (!cstate->crtc->active)
4571 		return -EINVAL;
4572 
4573 	n = vop2_data->dump_regs_size;
4574 	for (i = 0; i < n; i++) {
4575 		if (regs[i].state_mask) {
4576 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
4577 				       regs[i].state_mask;
4578 			if (enable_state != regs[i].enable_state)
4579 				continue;
4580 		}
4581 
4582 		base = regs[i].offset;
4583 		printf("\n%s:\n", regs[i].name);
4584 		for (j = 0; j < 68;) {
4585 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4586 			       vop2_readl(vop2, base + (4 * j)),
4587 			       vop2_readl(vop2, base + (4 * (j + 1))),
4588 			       vop2_readl(vop2, base + (4 * (j + 2))),
4589 			       vop2_readl(vop2, base + (4 * (j + 3))));
4590 			j += 4;
4591 		}
4592 	}
4593 
4594 	return 0;
4595 }
4596 
4597 static struct vop2_dump_regs rk3528_dump_regs[] = {
4598 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4599 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
4600 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4601 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4602 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4603 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4604 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
4605 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4606 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4607 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
4608 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
4609 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
4610 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
4611 };
4612 
4613 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4614 	ROCKCHIP_VOP2_ESMART0,
4615 	ROCKCHIP_VOP2_ESMART1,
4616 	ROCKCHIP_VOP2_ESMART2,
4617 	ROCKCHIP_VOP2_ESMART3,
4618 };
4619 
4620 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4621 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4622 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4623 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4624 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4625 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4626 };
4627 
4628 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4629 	{ /* one display policy for hdmi */
4630 		{/* main display */
4631 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4632 			.attached_layers_nr = 4,
4633 			.attached_layers = {
4634 				  ROCKCHIP_VOP2_CLUSTER0,
4635 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4636 				},
4637 		},
4638 		{/* second display */},
4639 		{/* third  display */},
4640 		{/* fourth display */},
4641 	},
4642 
4643 	{ /* two display policy */
4644 		{/* main display */
4645 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4646 			.attached_layers_nr = 3,
4647 			.attached_layers = {
4648 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4649 				},
4650 		},
4651 
4652 		{/* second display */
4653 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4654 			.attached_layers_nr = 2,
4655 			.attached_layers = {
4656 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4657 				},
4658 		},
4659 		{/* third  display */},
4660 		{/* fourth display */},
4661 	},
4662 
4663 	{ /* one display policy for cvbs */
4664 		{/* main display */
4665 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4666 			.attached_layers_nr = 2,
4667 			.attached_layers = {
4668 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4669 				},
4670 		},
4671 		{/* second display */},
4672 		{/* third  display */},
4673 		{/* fourth display */},
4674 	},
4675 
4676 	{/* reserved */},
4677 };
4678 
4679 static struct vop2_win_data rk3528_win_data[5] = {
4680 	{
4681 		.name = "Esmart0",
4682 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4683 		.type = ESMART_LAYER,
4684 		.win_sel_port_offset = 8,
4685 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4686 		.reg_offset = 0,
4687 		.axi_id = 0,
4688 		.axi_yrgb_id = 0x06,
4689 		.axi_uv_id = 0x07,
4690 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4691 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4692 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4693 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4694 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4695 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4696 		.max_upscale_factor = 8,
4697 		.max_downscale_factor = 8,
4698 	},
4699 
4700 	{
4701 		.name = "Esmart1",
4702 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4703 		.type = ESMART_LAYER,
4704 		.win_sel_port_offset = 10,
4705 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4706 		.reg_offset = 0x200,
4707 		.axi_id = 0,
4708 		.axi_yrgb_id = 0x08,
4709 		.axi_uv_id = 0x09,
4710 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4711 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4712 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4713 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4714 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4715 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4716 		.max_upscale_factor = 8,
4717 		.max_downscale_factor = 8,
4718 	},
4719 
4720 	{
4721 		.name = "Esmart2",
4722 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4723 		.type = ESMART_LAYER,
4724 		.win_sel_port_offset = 12,
4725 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4726 		.reg_offset = 0x400,
4727 		.axi_id = 0,
4728 		.axi_yrgb_id = 0x0a,
4729 		.axi_uv_id = 0x0b,
4730 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4731 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4732 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4733 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4734 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4735 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4736 		.max_upscale_factor = 8,
4737 		.max_downscale_factor = 8,
4738 	},
4739 
4740 	{
4741 		.name = "Esmart3",
4742 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4743 		.type = ESMART_LAYER,
4744 		.win_sel_port_offset = 14,
4745 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
4746 		.reg_offset = 0x600,
4747 		.axi_id = 0,
4748 		.axi_yrgb_id = 0x0c,
4749 		.axi_uv_id = 0x0d,
4750 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4751 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4752 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4753 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4754 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4755 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4756 		.max_upscale_factor = 8,
4757 		.max_downscale_factor = 8,
4758 	},
4759 
4760 	{
4761 		.name = "Cluster0",
4762 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4763 		.type = CLUSTER_LAYER,
4764 		.win_sel_port_offset = 0,
4765 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
4766 		.reg_offset = 0,
4767 		.axi_id = 0,
4768 		.axi_yrgb_id = 0x02,
4769 		.axi_uv_id = 0x03,
4770 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4771 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4772 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4773 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4774 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4775 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4776 		.max_upscale_factor = 8,
4777 		.max_downscale_factor = 8,
4778 	},
4779 };
4780 
4781 static struct vop2_vp_data rk3528_vp_data[2] = {
4782 	{
4783 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
4784 			   VOP_FEATURE_POST_CSC,
4785 		.max_output = {4096, 4096},
4786 		.layer_mix_dly = 6,
4787 		.hdr_mix_dly = 2,
4788 		.win_dly = 8,
4789 	},
4790 	{
4791 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4792 		.max_output = {1920, 1080},
4793 		.layer_mix_dly = 2,
4794 		.hdr_mix_dly = 0,
4795 		.win_dly = 8,
4796 	},
4797 };
4798 
4799 const struct vop2_data rk3528_vop = {
4800 	.version = VOP_VERSION_RK3528,
4801 	.nr_vps = 2,
4802 	.vp_data = rk3528_vp_data,
4803 	.win_data = rk3528_win_data,
4804 	.plane_mask = rk3528_vp_plane_mask[0],
4805 	.plane_table = rk3528_plane_table,
4806 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
4807 	.nr_layers = 5,
4808 	.nr_mixers = 3,
4809 	.nr_gammas = 2,
4810 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
4811 	.dump_regs = rk3528_dump_regs,
4812 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
4813 };
4814 
4815 static struct vop2_dump_regs rk3562_dump_regs[] = {
4816 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4817 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
4818 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4819 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4820 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4821 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4822 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4823 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4824 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
4825 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
4826 };
4827 
4828 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4829 	ROCKCHIP_VOP2_ESMART0,
4830 	ROCKCHIP_VOP2_ESMART1,
4831 	ROCKCHIP_VOP2_ESMART2,
4832 	ROCKCHIP_VOP2_ESMART3,
4833 };
4834 
4835 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4836 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4837 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4838 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4839 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4840 };
4841 
4842 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4843 	{ /* one display policy for hdmi */
4844 		{/* main display */
4845 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4846 			.attached_layers_nr = 4,
4847 			.attached_layers = {
4848 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
4849 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
4850 				},
4851 		},
4852 		{/* second display */},
4853 		{/* third  display */},
4854 		{/* fourth display */},
4855 	},
4856 
4857 	{ /* two display policy */
4858 		{/* main display */
4859 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4860 			.attached_layers_nr = 2,
4861 			.attached_layers = {
4862 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4863 				},
4864 		},
4865 
4866 		{/* second display */
4867 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
4868 			.attached_layers_nr = 2,
4869 			.attached_layers = {
4870 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4871 				},
4872 		},
4873 		{/* third  display */},
4874 		{/* fourth display */},
4875 	},
4876 
4877 	{/* reserved */},
4878 };
4879 
4880 static struct vop2_win_data rk3562_win_data[4] = {
4881 	{
4882 		.name = "Esmart0",
4883 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4884 		.type = ESMART_LAYER,
4885 		.win_sel_port_offset = 8,
4886 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
4887 		.reg_offset = 0,
4888 		.axi_id = 0,
4889 		.axi_yrgb_id = 0x02,
4890 		.axi_uv_id = 0x03,
4891 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4892 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4893 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4894 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4895 		.max_upscale_factor = 8,
4896 		.max_downscale_factor = 8,
4897 	},
4898 
4899 	{
4900 		.name = "Esmart1",
4901 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4902 		.type = ESMART_LAYER,
4903 		.win_sel_port_offset = 10,
4904 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
4905 		.reg_offset = 0x200,
4906 		.axi_id = 0,
4907 		.axi_yrgb_id = 0x04,
4908 		.axi_uv_id = 0x05,
4909 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4910 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4911 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4912 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4913 		.max_upscale_factor = 8,
4914 		.max_downscale_factor = 8,
4915 	},
4916 
4917 	{
4918 		.name = "Esmart2",
4919 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4920 		.type = ESMART_LAYER,
4921 		.win_sel_port_offset = 12,
4922 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
4923 		.reg_offset = 0x400,
4924 		.axi_id = 0,
4925 		.axi_yrgb_id = 0x06,
4926 		.axi_uv_id = 0x07,
4927 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4928 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4929 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4930 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4931 		.max_upscale_factor = 8,
4932 		.max_downscale_factor = 8,
4933 	},
4934 
4935 	{
4936 		.name = "Esmart3",
4937 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4938 		.type = ESMART_LAYER,
4939 		.win_sel_port_offset = 14,
4940 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
4941 		.reg_offset = 0x600,
4942 		.axi_id = 0,
4943 		.axi_yrgb_id = 0x08,
4944 		.axi_uv_id = 0x0d,
4945 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4946 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4947 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4948 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4949 		.max_upscale_factor = 8,
4950 		.max_downscale_factor = 8,
4951 	},
4952 };
4953 
4954 static struct vop2_vp_data rk3562_vp_data[2] = {
4955 	{
4956 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4957 		.max_output = {2048, 4096},
4958 		.win_dly = 8,
4959 		.layer_mix_dly = 8,
4960 	},
4961 	{
4962 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4963 		.max_output = {2048, 1080},
4964 		.win_dly = 8,
4965 		.layer_mix_dly = 8,
4966 	},
4967 };
4968 
4969 const struct vop2_data rk3562_vop = {
4970 	.version = VOP_VERSION_RK3562,
4971 	.nr_vps = 2,
4972 	.vp_data = rk3562_vp_data,
4973 	.win_data = rk3562_win_data,
4974 	.plane_mask = rk3562_vp_plane_mask[0],
4975 	.plane_table = rk3562_plane_table,
4976 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
4977 	.nr_layers = 4,
4978 	.nr_mixers = 3,
4979 	.nr_gammas = 2,
4980 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
4981 	.dump_regs = rk3562_dump_regs,
4982 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
4983 };
4984 
4985 static struct vop2_dump_regs rk3568_dump_regs[] = {
4986 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4987 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
4988 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4989 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4990 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
4991 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
4992 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
4993 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4994 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4995 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
4996 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
4997 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
4998 };
4999 
5000 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5001 	ROCKCHIP_VOP2_SMART0,
5002 	ROCKCHIP_VOP2_SMART1,
5003 	ROCKCHIP_VOP2_ESMART0,
5004 	ROCKCHIP_VOP2_ESMART1,
5005 };
5006 
5007 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5008 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5009 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5010 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5011 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5012 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5013 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5014 };
5015 
5016 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5017 	{ /* one display policy */
5018 		{/* main display */
5019 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5020 			.attached_layers_nr = 6,
5021 			.attached_layers = {
5022 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
5023 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5024 				},
5025 		},
5026 		{/* second display */},
5027 		{/* third  display */},
5028 		{/* fourth display */},
5029 	},
5030 
5031 	{ /* two display policy */
5032 		{/* main display */
5033 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5034 			.attached_layers_nr = 3,
5035 			.attached_layers = {
5036 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5037 				},
5038 		},
5039 
5040 		{/* second display */
5041 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5042 			.attached_layers_nr = 3,
5043 			.attached_layers = {
5044 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5045 				},
5046 		},
5047 		{/* third  display */},
5048 		{/* fourth display */},
5049 	},
5050 
5051 	{ /* three display policy */
5052 		{/* main display */
5053 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5054 			.attached_layers_nr = 3,
5055 			.attached_layers = {
5056 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5057 				},
5058 		},
5059 
5060 		{/* second display */
5061 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5062 			.attached_layers_nr = 2,
5063 			.attached_layers = {
5064 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
5065 				},
5066 		},
5067 
5068 		{/* third  display */
5069 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5070 			.attached_layers_nr = 1,
5071 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
5072 		},
5073 
5074 		{/* fourth display */},
5075 	},
5076 
5077 	{/* reserved for four display policy */},
5078 };
5079 
5080 static struct vop2_win_data rk3568_win_data[6] = {
5081 	{
5082 		.name = "Cluster0",
5083 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5084 		.type = CLUSTER_LAYER,
5085 		.win_sel_port_offset = 0,
5086 		.layer_sel_win_id = { 0, 0, 0, 0xff },
5087 		.reg_offset = 0,
5088 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5089 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5090 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5091 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5092 		.max_upscale_factor = 4,
5093 		.max_downscale_factor = 4,
5094 	},
5095 
5096 	{
5097 		.name = "Cluster1",
5098 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5099 		.type = CLUSTER_LAYER,
5100 		.win_sel_port_offset = 1,
5101 		.layer_sel_win_id = { 1, 1, 1, 0xff },
5102 		.reg_offset = 0x200,
5103 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5104 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5105 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5106 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5107 		.max_upscale_factor = 4,
5108 		.max_downscale_factor = 4,
5109 	},
5110 
5111 	{
5112 		.name = "Esmart0",
5113 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5114 		.type = ESMART_LAYER,
5115 		.win_sel_port_offset = 4,
5116 		.layer_sel_win_id = { 2, 2, 2, 0xff },
5117 		.reg_offset = 0,
5118 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5119 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5120 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5121 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5122 		.max_upscale_factor = 8,
5123 		.max_downscale_factor = 8,
5124 	},
5125 
5126 	{
5127 		.name = "Esmart1",
5128 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5129 		.type = ESMART_LAYER,
5130 		.win_sel_port_offset = 5,
5131 		.layer_sel_win_id = { 6, 6, 6, 0xff },
5132 		.reg_offset = 0x200,
5133 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5134 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5135 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5136 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5137 		.max_upscale_factor = 8,
5138 		.max_downscale_factor = 8,
5139 	},
5140 
5141 	{
5142 		.name = "Smart0",
5143 		.phys_id = ROCKCHIP_VOP2_SMART0,
5144 		.type = SMART_LAYER,
5145 		.win_sel_port_offset = 6,
5146 		.layer_sel_win_id = { 3, 3, 3, 0xff },
5147 		.reg_offset = 0x400,
5148 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5149 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5150 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5151 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5152 		.max_upscale_factor = 8,
5153 		.max_downscale_factor = 8,
5154 	},
5155 
5156 	{
5157 		.name = "Smart1",
5158 		.phys_id = ROCKCHIP_VOP2_SMART1,
5159 		.type = SMART_LAYER,
5160 		.win_sel_port_offset = 7,
5161 		.layer_sel_win_id = { 7, 7, 7, 0xff },
5162 		.reg_offset = 0x600,
5163 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5164 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5165 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5166 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5167 		.max_upscale_factor = 8,
5168 		.max_downscale_factor = 8,
5169 	},
5170 };
5171 
5172 static struct vop2_vp_data rk3568_vp_data[3] = {
5173 	{
5174 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5175 		.pre_scan_max_dly = 42,
5176 		.max_output = {4096, 2304},
5177 	},
5178 	{
5179 		.feature = 0,
5180 		.pre_scan_max_dly = 40,
5181 		.max_output = {2048, 1536},
5182 	},
5183 	{
5184 		.feature = 0,
5185 		.pre_scan_max_dly = 40,
5186 		.max_output = {1920, 1080},
5187 	},
5188 };
5189 
5190 const struct vop2_data rk3568_vop = {
5191 	.version = VOP_VERSION_RK3568,
5192 	.nr_vps = 3,
5193 	.vp_data = rk3568_vp_data,
5194 	.win_data = rk3568_win_data,
5195 	.plane_mask = rk356x_vp_plane_mask[0],
5196 	.plane_table = rk356x_plane_table,
5197 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
5198 	.nr_layers = 6,
5199 	.nr_mixers = 5,
5200 	.nr_gammas = 1,
5201 	.dump_regs = rk3568_dump_regs,
5202 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
5203 };
5204 
5205 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5206 	ROCKCHIP_VOP2_ESMART0,
5207 	ROCKCHIP_VOP2_ESMART1,
5208 	ROCKCHIP_VOP2_ESMART2,
5209 	ROCKCHIP_VOP2_ESMART3,
5210 	ROCKCHIP_VOP2_CLUSTER0,
5211 	ROCKCHIP_VOP2_CLUSTER1,
5212 	ROCKCHIP_VOP2_CLUSTER2,
5213 	ROCKCHIP_VOP2_CLUSTER3,
5214 };
5215 
5216 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5217 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5218 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5219 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
5220 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
5221 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5222 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5223 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5224 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5225 };
5226 
5227 static struct vop2_dump_regs rk3588_dump_regs[] = {
5228 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5229 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
5230 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5231 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5232 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
5233 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
5234 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5235 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
5236 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
5237 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
5238 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5239 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5240 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
5241 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
5242 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5243 };
5244 
5245 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5246 	{ /* one display policy */
5247 		{/* main display */
5248 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5249 			.attached_layers_nr = 8,
5250 			.attached_layers = {
5251 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
5252 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
5253 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
5254 			},
5255 		},
5256 		{/* second display */},
5257 		{/* third  display */},
5258 		{/* fourth display */},
5259 	},
5260 
5261 	{ /* two display policy */
5262 		{/* main display */
5263 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5264 			.attached_layers_nr = 4,
5265 			.attached_layers = {
5266 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
5267 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
5268 			},
5269 		},
5270 
5271 		{/* second display */
5272 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5273 			.attached_layers_nr = 4,
5274 			.attached_layers = {
5275 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
5276 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
5277 			},
5278 		},
5279 		{/* third  display */},
5280 		{/* fourth display */},
5281 	},
5282 
5283 	{ /* three display policy */
5284 		{/* main display */
5285 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5286 			.attached_layers_nr = 3,
5287 			.attached_layers = {
5288 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
5289 			},
5290 		},
5291 
5292 		{/* second display */
5293 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5294 			.attached_layers_nr = 3,
5295 			.attached_layers = {
5296 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
5297 			},
5298 		},
5299 
5300 		{/* third  display */
5301 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5302 			.attached_layers_nr = 2,
5303 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
5304 		},
5305 
5306 		{/* fourth display */},
5307 	},
5308 
5309 	{ /* four display policy */
5310 		{/* main display */
5311 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5312 			.attached_layers_nr = 2,
5313 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
5314 		},
5315 
5316 		{/* second display */
5317 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5318 			.attached_layers_nr = 2,
5319 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
5320 		},
5321 
5322 		{/* third  display */
5323 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5324 			.attached_layers_nr = 2,
5325 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
5326 		},
5327 
5328 		{/* fourth display */
5329 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5330 			.attached_layers_nr = 2,
5331 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
5332 		},
5333 	},
5334 
5335 };
5336 
5337 static struct vop2_win_data rk3588_win_data[8] = {
5338 	{
5339 		.name = "Cluster0",
5340 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5341 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
5342 		.type = CLUSTER_LAYER,
5343 		.win_sel_port_offset = 0,
5344 		.layer_sel_win_id = { 0, 0, 0, 0 },
5345 		.reg_offset = 0,
5346 		.axi_id = 0,
5347 		.axi_yrgb_id = 2,
5348 		.axi_uv_id = 3,
5349 		.pd_id = VOP2_PD_CLUSTER0,
5350 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5351 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5352 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5353 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5354 		.max_upscale_factor = 4,
5355 		.max_downscale_factor = 4,
5356 	},
5357 
5358 	{
5359 		.name = "Cluster1",
5360 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5361 		.type = CLUSTER_LAYER,
5362 		.win_sel_port_offset = 1,
5363 		.layer_sel_win_id = { 1, 1, 1, 1 },
5364 		.reg_offset = 0x200,
5365 		.axi_id = 0,
5366 		.axi_yrgb_id = 6,
5367 		.axi_uv_id = 7,
5368 		.pd_id = VOP2_PD_CLUSTER1,
5369 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5370 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5371 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5372 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5373 		.max_upscale_factor = 4,
5374 		.max_downscale_factor = 4,
5375 	},
5376 
5377 	{
5378 		.name = "Cluster2",
5379 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
5380 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
5381 		.type = CLUSTER_LAYER,
5382 		.win_sel_port_offset = 2,
5383 		.layer_sel_win_id = { 4, 4, 4, 4 },
5384 		.reg_offset = 0x400,
5385 		.axi_id = 1,
5386 		.axi_yrgb_id = 2,
5387 		.axi_uv_id = 3,
5388 		.pd_id = VOP2_PD_CLUSTER2,
5389 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5390 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5391 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5392 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5393 		.max_upscale_factor = 4,
5394 		.max_downscale_factor = 4,
5395 	},
5396 
5397 	{
5398 		.name = "Cluster3",
5399 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
5400 		.type = CLUSTER_LAYER,
5401 		.win_sel_port_offset = 3,
5402 		.layer_sel_win_id = { 5, 5, 5, 5 },
5403 		.reg_offset = 0x600,
5404 		.axi_id = 1,
5405 		.axi_yrgb_id = 6,
5406 		.axi_uv_id = 7,
5407 		.pd_id = VOP2_PD_CLUSTER3,
5408 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5409 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5410 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5411 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5412 		.max_upscale_factor = 4,
5413 		.max_downscale_factor = 4,
5414 	},
5415 
5416 	{
5417 		.name = "Esmart0",
5418 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5419 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
5420 		.type = ESMART_LAYER,
5421 		.win_sel_port_offset = 4,
5422 		.layer_sel_win_id = { 2, 2, 2, 2 },
5423 		.reg_offset = 0,
5424 		.axi_id = 0,
5425 		.axi_yrgb_id = 0x0a,
5426 		.axi_uv_id = 0x0b,
5427 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5428 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5429 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5430 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5431 		.max_upscale_factor = 8,
5432 		.max_downscale_factor = 8,
5433 	},
5434 
5435 	{
5436 		.name = "Esmart1",
5437 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5438 		.type = ESMART_LAYER,
5439 		.win_sel_port_offset = 5,
5440 		.layer_sel_win_id = { 3, 3, 3, 3 },
5441 		.reg_offset = 0x200,
5442 		.axi_id = 0,
5443 		.axi_yrgb_id = 0x0c,
5444 		.axi_uv_id = 0x0d,
5445 		.pd_id = VOP2_PD_ESMART,
5446 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5447 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5448 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5449 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5450 		.max_upscale_factor = 8,
5451 		.max_downscale_factor = 8,
5452 	},
5453 
5454 	{
5455 		.name = "Esmart2",
5456 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5457 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
5458 		.type = ESMART_LAYER,
5459 		.win_sel_port_offset = 6,
5460 		.layer_sel_win_id = { 6, 6, 6, 6 },
5461 		.reg_offset = 0x400,
5462 		.axi_id = 1,
5463 		.axi_yrgb_id = 0x0a,
5464 		.axi_uv_id = 0x0b,
5465 		.pd_id = VOP2_PD_ESMART,
5466 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5467 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5468 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5469 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5470 		.max_upscale_factor = 8,
5471 		.max_downscale_factor = 8,
5472 	},
5473 
5474 	{
5475 		.name = "Esmart3",
5476 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5477 		.type = ESMART_LAYER,
5478 		.win_sel_port_offset = 7,
5479 		.layer_sel_win_id = { 7, 7, 7, 7 },
5480 		.reg_offset = 0x600,
5481 		.axi_id = 1,
5482 		.axi_yrgb_id = 0x0c,
5483 		.axi_uv_id = 0x0d,
5484 		.pd_id = VOP2_PD_ESMART,
5485 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5486 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5487 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5488 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5489 		.max_upscale_factor = 8,
5490 		.max_downscale_factor = 8,
5491 	},
5492 };
5493 
5494 static struct dsc_error_info dsc_ecw[] = {
5495 	{0x00000000, "no error detected by DSC encoder"},
5496 	{0x0030ffff, "bits per component error"},
5497 	{0x0040ffff, "multiple mode error"},
5498 	{0x0050ffff, "line buffer depth error"},
5499 	{0x0060ffff, "minor version error"},
5500 	{0x0070ffff, "picture height error"},
5501 	{0x0080ffff, "picture width error"},
5502 	{0x0090ffff, "number of slices error"},
5503 	{0x00c0ffff, "slice height Error "},
5504 	{0x00d0ffff, "slice width error"},
5505 	{0x00e0ffff, "second line BPG offset error"},
5506 	{0x00f0ffff, "non second line BPG offset error"},
5507 	{0x0100ffff, "PPS ID error"},
5508 	{0x0110ffff, "bits per pixel (BPP) Error"},
5509 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
5510 
5511 	{0x01510001, "slice 0 RC buffer model overflow error"},
5512 	{0x01510002, "slice 1 RC buffer model overflow error"},
5513 	{0x01510004, "slice 2 RC buffer model overflow error"},
5514 	{0x01510008, "slice 3 RC buffer model overflow error"},
5515 	{0x01510010, "slice 4 RC buffer model overflow error"},
5516 	{0x01510020, "slice 5 RC buffer model overflow error"},
5517 	{0x01510040, "slice 6 RC buffer model overflow error"},
5518 	{0x01510080, "slice 7 RC buffer model overflow error"},
5519 
5520 	{0x01610001, "slice 0 RC buffer model underflow error"},
5521 	{0x01610002, "slice 1 RC buffer model underflow error"},
5522 	{0x01610004, "slice 2 RC buffer model underflow error"},
5523 	{0x01610008, "slice 3 RC buffer model underflow error"},
5524 	{0x01610010, "slice 4 RC buffer model underflow error"},
5525 	{0x01610020, "slice 5 RC buffer model underflow error"},
5526 	{0x01610040, "slice 6 RC buffer model underflow error"},
5527 	{0x01610080, "slice 7 RC buffer model underflow error"},
5528 
5529 	{0xffffffff, "unsuccessful RESET cycle status"},
5530 	{0x00a0ffff, "ICH full error precision settings error"},
5531 	{0x0020ffff, "native mode"},
5532 };
5533 
5534 static struct dsc_error_info dsc_buffer_flow[] = {
5535 	{0x00000000, "rate buffer status"},
5536 	{0x00000001, "line buffer status"},
5537 	{0x00000002, "decoder model status"},
5538 	{0x00000003, "pixel buffer status"},
5539 	{0x00000004, "balance fifo buffer status"},
5540 	{0x00000005, "syntax element fifo status"},
5541 };
5542 
5543 static struct vop2_dsc_data rk3588_dsc_data[] = {
5544 	{
5545 		.id = ROCKCHIP_VOP2_DSC_8K,
5546 		.pd_id = VOP2_PD_DSC_8K,
5547 		.max_slice_num = 8,
5548 		.max_linebuf_depth = 11,
5549 		.min_bits_per_pixel = 8,
5550 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
5551 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
5552 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
5553 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
5554 	},
5555 
5556 	{
5557 		.id = ROCKCHIP_VOP2_DSC_4K,
5558 		.pd_id = VOP2_PD_DSC_4K,
5559 		.max_slice_num = 2,
5560 		.max_linebuf_depth = 11,
5561 		.min_bits_per_pixel = 8,
5562 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
5563 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
5564 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
5565 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
5566 	},
5567 };
5568 
5569 static struct vop2_vp_data rk3588_vp_data[4] = {
5570 	{
5571 		.splice_vp_id = 1,
5572 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5573 		.pre_scan_max_dly = 54,
5574 		.max_dclk = 600000,
5575 		.max_output = {7680, 4320},
5576 	},
5577 	{
5578 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5579 		.pre_scan_max_dly = 54,
5580 		.max_dclk = 600000,
5581 		.max_output = {4096, 2304},
5582 	},
5583 	{
5584 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5585 		.pre_scan_max_dly = 52,
5586 		.max_dclk = 600000,
5587 		.max_output = {4096, 2304},
5588 	},
5589 	{
5590 		.feature = 0,
5591 		.pre_scan_max_dly = 52,
5592 		.max_dclk = 200000,
5593 		.max_output = {1920, 1080},
5594 	},
5595 };
5596 
5597 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
5598 	{
5599 	  .id = VOP2_PD_CLUSTER0,
5600 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
5601 	},
5602 	{
5603 	  .id = VOP2_PD_CLUSTER1,
5604 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
5605 	  .parent_id = VOP2_PD_CLUSTER0,
5606 	},
5607 	{
5608 	  .id = VOP2_PD_CLUSTER2,
5609 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
5610 	  .parent_id = VOP2_PD_CLUSTER0,
5611 	},
5612 	{
5613 	  .id = VOP2_PD_CLUSTER3,
5614 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
5615 	  .parent_id = VOP2_PD_CLUSTER0,
5616 	},
5617 	{
5618 	  .id = VOP2_PD_ESMART,
5619 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
5620 			    BIT(ROCKCHIP_VOP2_ESMART2) |
5621 			    BIT(ROCKCHIP_VOP2_ESMART3),
5622 	},
5623 	{
5624 	  .id = VOP2_PD_DSC_8K,
5625 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
5626 	},
5627 	{
5628 	  .id = VOP2_PD_DSC_4K,
5629 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
5630 	},
5631 };
5632 
5633 const struct vop2_data rk3588_vop = {
5634 	.version = VOP_VERSION_RK3588,
5635 	.nr_vps = 4,
5636 	.vp_data = rk3588_vp_data,
5637 	.win_data = rk3588_win_data,
5638 	.plane_mask = rk3588_vp_plane_mask[0],
5639 	.plane_table = rk3588_plane_table,
5640 	.pd = rk3588_vop_pd_data,
5641 	.dsc = rk3588_dsc_data,
5642 	.dsc_error_ecw = dsc_ecw,
5643 	.dsc_error_buffer_flow = dsc_buffer_flow,
5644 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
5645 	.nr_layers = 8,
5646 	.nr_mixers = 7,
5647 	.nr_gammas = 4,
5648 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
5649 	.nr_dscs = 2,
5650 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
5651 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
5652 	.dump_regs = rk3588_dump_regs,
5653 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
5654 };
5655 
5656 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
5657 	.preinit = rockchip_vop2_preinit,
5658 	.prepare = rockchip_vop2_prepare,
5659 	.init = rockchip_vop2_init,
5660 	.set_plane = rockchip_vop2_set_plane,
5661 	.enable = rockchip_vop2_enable,
5662 	.disable = rockchip_vop2_disable,
5663 	.fixup_dts = rockchip_vop2_fixup_dts,
5664 	.check = rockchip_vop2_check,
5665 	.mode_valid = rockchip_vop2_mode_valid,
5666 	.plane_check = rockchip_vop2_plane_check,
5667 	.regs_dump = rockchip_vop2_regs_dump,
5668 	.active_regs_dump = rockchip_vop2_active_regs_dump,
5669 	.apply_soft_te = rockchip_vop2_apply_soft_te,
5670 };
5671