1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <clk.h> 21 #include <asm/arch/clock.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 33 #include "rockchip_display.h" 34 #include "rockchip_crtc.h" 35 #include "rockchip_connector.h" 36 #include "rockchip_post_csc.h" 37 38 /* System registers definition */ 39 #define RK3568_REG_CFG_DONE 0x000 40 #define CFG_DONE_EN BIT(15) 41 42 #define RK3568_VERSION_INFO 0x004 43 #define EN_MASK 1 44 45 #define RK3568_AUTO_GATING_CTRL 0x008 46 47 #define RK3568_SYS_AXI_LUT_CTRL 0x024 48 #define LUT_DMA_EN_SHIFT 0 49 #define DSP_VS_T_SEL_SHIFT 16 50 51 #define RK3568_DSP_IF_EN 0x028 52 #define RGB_EN_SHIFT 0 53 #define RK3588_DP0_EN_SHIFT 0 54 #define RK3588_DP1_EN_SHIFT 1 55 #define RK3588_RGB_EN_SHIFT 8 56 #define HDMI0_EN_SHIFT 1 57 #define EDP0_EN_SHIFT 3 58 #define RK3588_EDP0_EN_SHIFT 2 59 #define RK3588_HDMI0_EN_SHIFT 3 60 #define MIPI0_EN_SHIFT 4 61 #define RK3588_EDP1_EN_SHIFT 4 62 #define RK3588_HDMI1_EN_SHIFT 5 63 #define RK3588_MIPI0_EN_SHIFT 6 64 #define MIPI1_EN_SHIFT 20 65 #define RK3588_MIPI1_EN_SHIFT 7 66 #define LVDS0_EN_SHIFT 5 67 #define LVDS1_EN_SHIFT 24 68 #define BT1120_EN_SHIFT 6 69 #define BT656_EN_SHIFT 7 70 #define IF_MUX_MASK 3 71 #define RGB_MUX_SHIFT 8 72 #define HDMI0_MUX_SHIFT 10 73 #define RK3588_DP0_MUX_SHIFT 12 74 #define RK3588_DP1_MUX_SHIFT 14 75 #define EDP0_MUX_SHIFT 14 76 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 77 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 78 #define MIPI0_MUX_SHIFT 16 79 #define RK3588_MIPI0_MUX_SHIFT 20 80 #define MIPI1_MUX_SHIFT 21 81 #define LVDS0_MUX_SHIFT 18 82 #define LVDS1_MUX_SHIFT 25 83 84 #define RK3568_DSP_IF_CTRL 0x02c 85 #define LVDS_DUAL_EN_SHIFT 0 86 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 87 #define LVDS_DUAL_SWAP_EN_SHIFT 2 88 #define BT656_UV_SWAP 4 89 #define BT656_YC_SWAP 5 90 #define BT656_DCLK_POL 6 91 #define RK3588_HDMI_DUAL_EN_SHIFT 8 92 #define RK3588_EDP_DUAL_EN_SHIFT 8 93 #define RK3588_DP_DUAL_EN_SHIFT 9 94 #define RK3568_MIPI_DUAL_EN_SHIFT 10 95 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 96 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 97 98 #define RK3568_DSP_IF_POL 0x030 99 #define IF_CTRL_REG_DONE_IMD_MASK 1 100 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 101 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 102 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 103 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 104 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 105 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 106 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 107 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 108 109 #define RK3562_MIPI_DCLK_POL_SHIFT 15 110 #define RK3562_MIPI_PIN_POL_SHIFT 12 111 #define RK3562_IF_PIN_POL_MASK 0x7 112 113 #define RK3588_DP0_PIN_POL_SHIFT 8 114 #define RK3588_DP1_PIN_POL_SHIFT 12 115 #define RK3588_IF_PIN_POL_MASK 0x7 116 117 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT 3 118 #define IF_CRTL_RGB_LVDS_PIN_POL_SHIFT 0 119 120 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 121 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 122 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 123 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 124 #define MIPI0_PIXCLK_DIV_SHIFT 24 125 #define MIPI1_PIXCLK_DIV_SHIFT 26 126 127 #define RK3568_SYS_OTP_WIN_EN 0x50 128 #define OTP_WIN_EN_SHIFT 0 129 #define RK3568_SYS_LUT_PORT_SEL 0x58 130 #define GAMMA_PORT_SEL_MASK 0x3 131 #define GAMMA_PORT_SEL_SHIFT 0 132 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 133 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 134 #define PORT_MERGE_EN_SHIFT 16 135 #define ESMART_LB_MODE_SEL_MASK 0x3 136 #define ESMART_LB_MODE_SEL_SHIFT 26 137 138 #define RK3568_SYS_PD_CTRL 0x034 139 #define RK3568_VP0_LINE_FLAG 0x70 140 #define RK3568_VP1_LINE_FLAG 0x74 141 #define RK3568_VP2_LINE_FLAG 0x78 142 #define RK3568_SYS0_INT_EN 0x80 143 #define RK3568_SYS0_INT_CLR 0x84 144 #define RK3568_SYS0_INT_STATUS 0x88 145 #define RK3568_SYS1_INT_EN 0x90 146 #define RK3568_SYS1_INT_CLR 0x94 147 #define RK3568_SYS1_INT_STATUS 0x98 148 #define RK3568_VP0_INT_EN 0xA0 149 #define RK3568_VP0_INT_CLR 0xA4 150 #define RK3568_VP0_INT_STATUS 0xA8 151 #define RK3568_VP1_INT_EN 0xB0 152 #define RK3568_VP1_INT_CLR 0xB4 153 #define RK3568_VP1_INT_STATUS 0xB8 154 #define RK3568_VP2_INT_EN 0xC0 155 #define RK3568_VP2_INT_CLR 0xC4 156 #define RK3568_VP2_INT_STATUS 0xC8 157 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 158 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 159 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 160 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 161 #define RK3588_DSC_8K_PD_EN_SHIFT 5 162 #define RK3588_DSC_4K_PD_EN_SHIFT 6 163 #define RK3588_ESMART_PD_EN_SHIFT 7 164 165 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 166 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 167 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 168 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 169 170 #define RK3568_SYS_STATUS0 0x60 171 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 172 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 173 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 174 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 175 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 176 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 177 #define RK3588_ESMART_PD_STATUS_SHIFT 15 178 179 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 180 #define LINE_FLAG_NUM_MASK 0x1fff 181 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 182 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 183 184 /* DSC CTRL registers definition */ 185 #define RK3588_DSC_8K_SYS_CTRL 0x200 186 #define DSC_PORT_SEL_MASK 0x3 187 #define DSC_PORT_SEL_SHIFT 0 188 #define DSC_MAN_MODE_MASK 0x1 189 #define DSC_MAN_MODE_SHIFT 2 190 #define DSC_INTERFACE_MODE_MASK 0x3 191 #define DSC_INTERFACE_MODE_SHIFT 4 192 #define DSC_PIXEL_NUM_MASK 0x3 193 #define DSC_PIXEL_NUM_SHIFT 6 194 #define DSC_PXL_CLK_DIV_MASK 0x1 195 #define DSC_PXL_CLK_DIV_SHIFT 8 196 #define DSC_CDS_CLK_DIV_MASK 0x3 197 #define DSC_CDS_CLK_DIV_SHIFT 12 198 #define DSC_TXP_CLK_DIV_MASK 0x3 199 #define DSC_TXP_CLK_DIV_SHIFT 14 200 #define DSC_INIT_DLY_MODE_MASK 0x1 201 #define DSC_INIT_DLY_MODE_SHIFT 16 202 #define DSC_SCAN_EN_SHIFT 17 203 #define DSC_HALT_EN_SHIFT 18 204 205 #define RK3588_DSC_8K_RST 0x204 206 #define RST_DEASSERT_MASK 0x1 207 #define RST_DEASSERT_SHIFT 0 208 209 #define RK3588_DSC_8K_CFG_DONE 0x208 210 #define DSC_CFG_DONE_SHIFT 0 211 212 #define RK3588_DSC_8K_INIT_DLY 0x20C 213 #define DSC_INIT_DLY_NUM_MASK 0xffff 214 #define DSC_INIT_DLY_NUM_SHIFT 0 215 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 216 217 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 218 #define DSC_HTOTAL_PW_MASK 0xffffffff 219 #define DSC_HTOTAL_PW_SHIFT 0 220 221 #define RK3588_DSC_8K_HACT_ST_END 0x214 222 #define DSC_HACT_ST_END_MASK 0xffffffff 223 #define DSC_HACT_ST_END_SHIFT 0 224 225 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 226 #define DSC_VTOTAL_PW_MASK 0xffffffff 227 #define DSC_VTOTAL_PW_SHIFT 0 228 229 #define RK3588_DSC_8K_VACT_ST_END 0x21C 230 #define DSC_VACT_ST_END_MASK 0xffffffff 231 #define DSC_VACT_ST_END_SHIFT 0 232 233 #define RK3588_DSC_8K_STATUS 0x220 234 235 /* Overlay registers definition */ 236 #define RK3528_OVL_SYS 0x500 237 #define RK3528_OVL_SYS_PORT_SEL_IMD 0x504 238 #define RK3528_OVL_SYS_GATING_EN_IMD 0x508 239 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 240 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 241 #define ESMART_DLY_NUM_MASK 0xff 242 #define ESMART_DLY_NUM_SHIFT 0 243 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 244 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 245 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 246 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 247 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 248 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 249 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 250 251 #define RK3528_OVL_PORT0_CTRL 0x600 252 #define RK3568_OVL_CTRL 0x600 253 #define OVL_MODE_SEL_MASK 0x1 254 #define OVL_MODE_SEL_SHIFT 0 255 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 256 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 257 #define RK3568_OVL_LAYER_SEL 0x604 258 #define LAYER_SEL_MASK 0xf 259 260 #define RK3568_OVL_PORT_SEL 0x608 261 #define PORT_MUX_MASK 0xf 262 #define PORT_MUX_SHIFT 0 263 #define LAYER_SEL_PORT_MASK 0x3 264 #define LAYER_SEL_PORT_SHIFT 16 265 266 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 267 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 268 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 269 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 270 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 271 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 272 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 273 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 274 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 275 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 276 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 277 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 278 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 279 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 280 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 281 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 282 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 283 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 284 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 285 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 286 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 287 #define RK3528_HDR_DST_COLOR_CTRL 0x664 288 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 289 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 290 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 291 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 292 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 293 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 294 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 295 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 296 #define BG_MIX_CTRL_MASK 0xff 297 #define BG_MIX_CTRL_SHIFT 24 298 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 299 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 300 #define RK3568_CLUSTER_DLY_NUM 0x6F0 301 #define RK3568_SMART_DLY_NUM 0x6F8 302 303 #define RK3528_OVL_PORT1_CTRL 0x700 304 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 305 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 306 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 307 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 308 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 309 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 310 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 311 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 312 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 313 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 314 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 315 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 316 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 317 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 318 319 /* Video Port registers definition */ 320 #define RK3568_VP0_DSP_CTRL 0xC00 321 #define OUT_MODE_MASK 0xf 322 #define OUT_MODE_SHIFT 0 323 #define DATA_SWAP_MASK 0x1f 324 #define DATA_SWAP_SHIFT 8 325 #define DSP_BG_SWAP 0x1 326 #define DSP_RB_SWAP 0x2 327 #define DSP_RG_SWAP 0x4 328 #define DSP_DELTA_SWAP 0x8 329 #define CORE_DCLK_DIV_EN_SHIFT 4 330 #define P2I_EN_SHIFT 5 331 #define DSP_FILED_POL 6 332 #define INTERLACE_EN_SHIFT 7 333 #define DSP_X_MIR_EN_SHIFT 13 334 #define POST_DSP_OUT_R2Y_SHIFT 15 335 #define PRE_DITHER_DOWN_EN_SHIFT 16 336 #define DITHER_DOWN_EN_SHIFT 17 337 #define DITHER_DOWN_MODE_SHIFT 20 338 #define GAMMA_UPDATE_EN_SHIFT 22 339 #define DSP_LUT_EN_SHIFT 28 340 341 #define STANDBY_EN_SHIFT 31 342 343 #define RK3568_VP0_MIPI_CTRL 0xC04 344 #define DCLK_DIV2_SHIFT 4 345 #define DCLK_DIV2_MASK 0x3 346 #define MIPI_DUAL_EN_SHIFT 20 347 #define MIPI_DUAL_SWAP_EN_SHIFT 21 348 #define EDPI_TE_EN 28 349 #define EDPI_WMS_HOLD_EN 30 350 #define EDPI_WMS_FS 31 351 352 353 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 354 355 #define RK3568_VP0_DCLK_SEL 0xC0C 356 357 #define RK3568_VP0_3D_LUT_CTRL 0xC10 358 #define VP0_3D_LUT_EN_SHIFT 0 359 #define VP0_3D_LUT_UPDATE_SHIFT 2 360 361 #define RK3588_VP0_CLK_CTRL 0xC0C 362 #define DCLK_CORE_DIV_SHIFT 0 363 #define DCLK_OUT_DIV_SHIFT 2 364 365 #define RK3568_VP0_3D_LUT_MST 0xC20 366 367 #define RK3568_VP0_DSP_BG 0xC2C 368 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 369 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 370 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 371 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 372 #define RK3568_VP0_POST_SCL_CTRL 0xC40 373 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 374 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 375 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 376 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 377 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 378 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 379 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 380 381 #define RK3568_VP0_BCSH_CTRL 0xC60 382 #define BCSH_CTRL_Y2R_SHIFT 0 383 #define BCSH_CTRL_Y2R_MASK 0x1 384 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 385 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 386 #define BCSH_CTRL_R2Y_SHIFT 4 387 #define BCSH_CTRL_R2Y_MASK 0x1 388 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 389 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 390 391 #define RK3568_VP0_BCSH_BCS 0xC64 392 #define BCSH_BRIGHTNESS_SHIFT 0 393 #define BCSH_BRIGHTNESS_MASK 0xFF 394 #define BCSH_CONTRAST_SHIFT 8 395 #define BCSH_CONTRAST_MASK 0x1FF 396 #define BCSH_SATURATION_SHIFT 20 397 #define BCSH_SATURATION_MASK 0x3FF 398 #define BCSH_OUT_MODE_SHIFT 30 399 #define BCSH_OUT_MODE_MASK 0x3 400 401 #define RK3568_VP0_BCSH_H 0xC68 402 #define BCSH_SIN_HUE_SHIFT 0 403 #define BCSH_SIN_HUE_MASK 0x1FF 404 #define BCSH_COS_HUE_SHIFT 16 405 #define BCSH_COS_HUE_MASK 0x1FF 406 407 #define RK3568_VP0_BCSH_COLOR 0xC6C 408 #define BCSH_EN_SHIFT 31 409 #define BCSH_EN_MASK 1 410 411 #define RK3528_VP0_ACM_CTRL 0xCD0 412 #define POST_CSC_COE00_MASK 0xFFFF 413 #define POST_CSC_COE00_SHIFT 16 414 #define POST_R2Y_MODE_MASK 0x7 415 #define POST_R2Y_MODE_SHIFT 8 416 #define POST_CSC_MODE_MASK 0x7 417 #define POST_CSC_MODE_SHIFT 3 418 #define POST_R2Y_EN_MASK 0x1 419 #define POST_R2Y_EN_SHIFT 2 420 #define POST_CSC_EN_MASK 0x1 421 #define POST_CSC_EN_SHIFT 1 422 #define POST_ACM_BYPASS_EN_MASK 0x1 423 #define POST_ACM_BYPASS_EN_SHIFT 0 424 #define RK3528_VP0_CSC_COE01_02 0xCD4 425 #define RK3528_VP0_CSC_COE10_11 0xCD8 426 #define RK3528_VP0_CSC_COE12_20 0xCDC 427 #define RK3528_VP0_CSC_COE21_22 0xCE0 428 #define RK3528_VP0_CSC_OFFSET0 0xCE4 429 #define RK3528_VP0_CSC_OFFSET1 0xCE8 430 #define RK3528_VP0_CSC_OFFSET2 0xCEC 431 432 #define RK3568_VP1_DSP_CTRL 0xD00 433 #define RK3568_VP1_MIPI_CTRL 0xD04 434 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 435 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 436 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 437 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 438 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 439 #define RK3568_VP1_POST_SCL_CTRL 0xD40 440 #define RK3568_VP1_DSP_HACT_INFO 0xD34 441 #define RK3568_VP1_DSP_VACT_INFO 0xD38 442 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 443 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 444 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 445 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 446 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 447 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 448 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 449 450 #define RK3568_VP2_DSP_CTRL 0xE00 451 #define RK3568_VP2_MIPI_CTRL 0xE04 452 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 453 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 454 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 455 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 456 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 457 #define RK3568_VP2_POST_SCL_CTRL 0xE40 458 #define RK3568_VP2_DSP_HACT_INFO 0xE34 459 #define RK3568_VP2_DSP_VACT_INFO 0xE38 460 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 461 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 462 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 463 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 464 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 465 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 466 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 467 468 /* Cluster0 register definition */ 469 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 470 #define CLUSTER_YUV2RGB_EN_SHIFT 8 471 #define CLUSTER_RGB2YUV_EN_SHIFT 9 472 #define CLUSTER_CSC_MODE_SHIFT 10 473 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 474 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 475 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 476 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 477 #define AVG2_MASK 0x1 478 #define CLUSTER_AVG2_SHIFT 18 479 #define AVG4_MASK 0x1 480 #define CLUSTER_AVG4_SHIFT 19 481 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 482 #define CLUSTER_XGT_EN_SHIFT 24 483 #define XGT_MODE_MASK 0x3 484 #define CLUSTER_XGT_MODE_SHIFT 25 485 #define CLUSTER_XAVG_EN_SHIFT 27 486 #define CLUSTER_YRGB_GT2_SHIFT 28 487 #define CLUSTER_YRGB_GT4_SHIFT 29 488 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 489 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 490 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 491 #define CLUSTER_AXI_UV_ID_MASK 0x1f 492 #define CLUSTER_AXI_UV_ID_SHIFT 5 493 494 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 495 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 496 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 497 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 498 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 499 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 500 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 501 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 502 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 503 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 504 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 505 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 506 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 507 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 508 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 509 510 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 511 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 512 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 513 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 514 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 515 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 516 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 517 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 518 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 519 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 520 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 521 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 522 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 523 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 524 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 525 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 526 527 #define RK3568_CLUSTER0_CTRL 0x1100 528 #define CLUSTER_EN_SHIFT 0 529 #define CLUSTER_AXI_ID_MASK 0x1 530 #define CLUSTER_AXI_ID_SHIFT 13 531 532 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 533 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 534 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 535 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 536 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 537 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 538 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 539 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 540 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 541 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 542 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 543 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 544 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 545 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 546 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 547 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 548 549 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 550 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 551 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 552 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 553 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 554 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 555 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 556 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 557 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 558 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 559 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 560 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 561 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 562 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 563 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 564 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 565 566 #define RK3568_CLUSTER1_CTRL 0x1300 567 568 /* Esmart register definition */ 569 #define RK3568_ESMART0_CTRL0 0x1800 570 #define RGB2YUV_EN_SHIFT 1 571 #define CSC_MODE_SHIFT 2 572 #define CSC_MODE_MASK 0x3 573 #define ESMART_LB_SELECT_SHIFT 12 574 #define ESMART_LB_SELECT_MASK 0x3 575 576 #define RK3568_ESMART0_CTRL1 0x1804 577 #define ESMART_AXI_YRGB_ID_MASK 0x1f 578 #define ESMART_AXI_YRGB_ID_SHIFT 4 579 #define ESMART_AXI_UV_ID_MASK 0x1f 580 #define ESMART_AXI_UV_ID_SHIFT 12 581 #define YMIRROR_EN_SHIFT 31 582 583 #define RK3568_ESMART0_AXI_CTRL 0x1808 584 #define ESMART_AXI_ID_MASK 0x1 585 #define ESMART_AXI_ID_SHIFT 1 586 587 #define RK3568_ESMART0_REGION0_CTRL 0x1810 588 #define WIN_EN_SHIFT 0 589 #define WIN_FORMAT_MASK 0x1f 590 #define WIN_FORMAT_SHIFT 1 591 #define REGION0_RB_SWAP_SHIFT 14 592 #define ESMART_XAVG_EN_SHIFT 20 593 #define ESMART_XGT_EN_SHIFT 21 594 #define ESMART_XGT_MODE_SHIFT 22 595 596 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 597 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 598 #define RK3568_ESMART0_REGION0_VIR 0x181C 599 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 600 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 601 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 602 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 603 #define YRGB_XSCL_MODE_MASK 0x3 604 #define YRGB_XSCL_MODE_SHIFT 0 605 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 606 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 607 #define YRGB_YSCL_MODE_MASK 0x3 608 #define YRGB_YSCL_MODE_SHIFT 4 609 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 610 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 611 612 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 613 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 614 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 615 #define RK3568_ESMART0_REGION1_CTRL 0x1840 616 #define YRGB_GT2_MASK 0x1 617 #define YRGB_GT2_SHIFT 8 618 #define YRGB_GT4_MASK 0x1 619 #define YRGB_GT4_SHIFT 9 620 621 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 622 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 623 #define RK3568_ESMART0_REGION1_VIR 0x184C 624 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 625 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 626 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 627 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 628 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 629 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 630 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 631 #define RK3568_ESMART0_REGION2_CTRL 0x1870 632 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 633 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 634 #define RK3568_ESMART0_REGION2_VIR 0x187C 635 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 636 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 637 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 638 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 639 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 640 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 641 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 642 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 643 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 644 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 645 #define RK3568_ESMART0_REGION3_VIR 0x18AC 646 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 647 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 648 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 649 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 650 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 651 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 652 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 653 654 #define RK3568_ESMART1_CTRL0 0x1A00 655 #define RK3568_ESMART1_CTRL1 0x1A04 656 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 657 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 658 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 659 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 660 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 661 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 662 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 663 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 664 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 665 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 666 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 667 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 668 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 669 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 670 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 671 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 672 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 673 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 674 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 675 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 676 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 677 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 678 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 679 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 680 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 681 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 682 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 683 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 684 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 685 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 686 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 687 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 688 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 689 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 690 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 691 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 692 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 693 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 694 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 695 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 696 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 697 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 698 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 699 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 700 701 #define RK3568_SMART0_CTRL0 0x1C00 702 #define RK3568_SMART0_CTRL1 0x1C04 703 #define RK3568_SMART0_REGION0_CTRL 0x1C10 704 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 705 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 706 #define RK3568_SMART0_REGION0_VIR 0x1C1C 707 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 708 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 709 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 710 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 711 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 712 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 713 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 714 #define RK3568_SMART0_REGION1_CTRL 0x1C40 715 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 716 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 717 #define RK3568_SMART0_REGION1_VIR 0x1C4C 718 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 719 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 720 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 721 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 722 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 723 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 724 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 725 #define RK3568_SMART0_REGION2_CTRL 0x1C70 726 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 727 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 728 #define RK3568_SMART0_REGION2_VIR 0x1C7C 729 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 730 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 731 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 732 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 733 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 734 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 735 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 736 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 737 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 738 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 739 #define RK3568_SMART0_REGION3_VIR 0x1CAC 740 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 741 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 742 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 743 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 744 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 745 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 746 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 747 748 #define RK3568_SMART1_CTRL0 0x1E00 749 #define RK3568_SMART1_CTRL1 0x1E04 750 #define RK3568_SMART1_REGION0_CTRL 0x1E10 751 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 752 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 753 #define RK3568_SMART1_REGION0_VIR 0x1E1C 754 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 755 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 756 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 757 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 758 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 759 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 760 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 761 #define RK3568_SMART1_REGION1_CTRL 0x1E40 762 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 763 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 764 #define RK3568_SMART1_REGION1_VIR 0x1E4C 765 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 766 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 767 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 768 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 769 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 770 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 771 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 772 #define RK3568_SMART1_REGION2_CTRL 0x1E70 773 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 774 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 775 #define RK3568_SMART1_REGION2_VIR 0x1E7C 776 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 777 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 778 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 779 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 780 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 781 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 782 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 783 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 784 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 785 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 786 #define RK3568_SMART1_REGION3_VIR 0x1EAC 787 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 788 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 789 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 790 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 791 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 792 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 793 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 794 795 /* HDR register definition */ 796 #define RK3568_HDR_LUT_CTRL 0x2000 797 798 #define RK3588_VP3_DSP_CTRL 0xF00 799 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 800 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 801 802 /* DSC 8K/4K register definition */ 803 #define RK3588_DSC_8K_PPS0_3 0x4000 804 #define RK3588_DSC_8K_CTRL0 0x40A0 805 #define DSC_EN_SHIFT 0 806 #define DSC_RBIT_SHIFT 2 807 #define DSC_RBYT_SHIFT 3 808 #define DSC_FLAL_SHIFT 4 809 #define DSC_MER_SHIFT 5 810 #define DSC_EPB_SHIFT 6 811 #define DSC_EPL_SHIFT 7 812 #define DSC_NSLC_MASK 0x7 813 #define DSC_NSLC_SHIFT 16 814 #define DSC_SBO_SHIFT 28 815 #define DSC_IFEP_SHIFT 29 816 #define DSC_PPS_UPD_SHIFT 31 817 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 818 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 819 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 820 821 #define RK3588_DSC_8K_CTRL1 0x40A4 822 #define RK3588_DSC_8K_STS0 0x40A8 823 #define RK3588_DSC_8K_ERS 0x40C4 824 825 #define RK3588_DSC_4K_PPS0_3 0x4100 826 #define RK3588_DSC_4K_CTRL0 0x41A0 827 #define RK3588_DSC_4K_CTRL1 0x41A4 828 #define RK3588_DSC_4K_STS0 0x41A8 829 #define RK3588_DSC_4K_ERS 0x41C4 830 831 /* RK3528 HDR register definition */ 832 #define RK3528_HDR_LUT_CTRL 0x2000 833 834 /* RK3528 ACM register definition */ 835 #define RK3528_ACM_CTRL 0x6400 836 #define RK3528_ACM_DELTA_RANGE 0x6404 837 #define RK3528_ACM_FETCH_START 0x6408 838 #define RK3528_ACM_FETCH_DONE 0x6420 839 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 840 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 841 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 842 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 843 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 844 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 845 846 #define RK3568_MAX_REG 0x1ED0 847 848 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 849 #define RK3568_GRF_VO_CON1 0x0364 850 #define GRF_BT656_CLK_INV_SHIFT 1 851 #define GRF_BT1120_CLK_INV_SHIFT 2 852 #define GRF_RGB_DCLK_INV_SHIFT 3 853 854 #define RK3588_GRF_VOP_CON2 0x0008 855 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 856 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 857 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 858 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 859 860 #define RK3588_GRF_VO1_CON0 0x0000 861 #define HDMI_SYNC_POL_MASK 0x3 862 #define HDMI0_SYNC_POL_SHIFT 5 863 #define HDMI1_SYNC_POL_SHIFT 7 864 865 #define RK3588_PMU_BISR_CON3 0x20C 866 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 867 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 868 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 869 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 870 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 871 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 872 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 873 874 #define RK3588_PMU_BISR_STATUS5 0x294 875 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 876 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 877 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 878 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 879 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 880 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 881 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 882 883 #define VOP2_LAYER_MAX 8 884 885 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 886 887 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 888 889 /* KHz */ 890 #define VOP2_MAX_DCLK_RATE 600000 891 892 /* 893 * vop2 dsc id 894 */ 895 #define ROCKCHIP_VOP2_DSC_8K 0 896 #define ROCKCHIP_VOP2_DSC_4K 1 897 898 /* 899 * vop2 internal power domain id, 900 * should be all none zero, 0 will be 901 * treat as invalid; 902 */ 903 #define VOP2_PD_CLUSTER0 BIT(0) 904 #define VOP2_PD_CLUSTER1 BIT(1) 905 #define VOP2_PD_CLUSTER2 BIT(2) 906 #define VOP2_PD_CLUSTER3 BIT(3) 907 #define VOP2_PD_DSC_8K BIT(5) 908 #define VOP2_PD_DSC_4K BIT(6) 909 #define VOP2_PD_ESMART BIT(7) 910 911 #define VOP2_PLANE_NO_SCALING BIT(16) 912 913 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 914 #define VOP_FEATURE_AFBDC BIT(1) 915 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 916 #define VOP_FEATURE_HDR10 BIT(3) 917 #define VOP_FEATURE_NEXT_HDR BIT(4) 918 /* a feature to splice two windows and two vps to support resolution > 4096 */ 919 #define VOP_FEATURE_SPLICE BIT(5) 920 #define VOP_FEATURE_OVERSCAN BIT(6) 921 #define VOP_FEATURE_VIVID_HDR BIT(7) 922 #define VOP_FEATURE_POST_ACM BIT(8) 923 #define VOP_FEATURE_POST_CSC BIT(9) 924 925 #define WIN_FEATURE_HDR2SDR BIT(0) 926 #define WIN_FEATURE_SDR2HDR BIT(1) 927 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 928 #define WIN_FEATURE_AFBDC BIT(3) 929 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 930 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 931 /* a mirror win can only get fb address 932 * from source win: 933 * Cluster1---->Cluster0 934 * Esmart1 ---->Esmart0 935 * Smart1 ---->Smart0 936 * This is a feather on rk3566 937 */ 938 #define WIN_FEATURE_MIRROR BIT(6) 939 #define WIN_FEATURE_MULTI_AREA BIT(7) 940 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 941 942 #define V4L2_COLORSPACE_BT709F 0xfe 943 #define V4L2_COLORSPACE_BT2020F 0xff 944 945 enum vop_csc_format { 946 CSC_BT601L, 947 CSC_BT709L, 948 CSC_BT601F, 949 CSC_BT2020, 950 CSC_BT709L_13BIT, 951 CSC_BT709F_13BIT, 952 CSC_BT2020L_13BIT, 953 CSC_BT2020F_13BIT, 954 }; 955 956 enum vop_csc_bit_depth { 957 CSC_10BIT_DEPTH, 958 CSC_13BIT_DEPTH, 959 }; 960 961 enum vop2_pol { 962 HSYNC_POSITIVE = 0, 963 VSYNC_POSITIVE = 1, 964 DEN_NEGATIVE = 2, 965 DCLK_INVERT = 3 966 }; 967 968 enum vop2_bcsh_out_mode { 969 BCSH_OUT_MODE_BLACK, 970 BCSH_OUT_MODE_BLUE, 971 BCSH_OUT_MODE_COLOR_BAR, 972 BCSH_OUT_MODE_NORMAL_VIDEO, 973 }; 974 975 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 976 { \ 977 .offset = off, \ 978 .mask = _mask, \ 979 .shift = _shift, \ 980 .write_mask = _write_mask, \ 981 } 982 983 #define VOP_REG(off, _mask, _shift) \ 984 _VOP_REG(off, _mask, _shift, false) 985 enum dither_down_mode { 986 RGB888_TO_RGB565 = 0x0, 987 RGB888_TO_RGB666 = 0x1 988 }; 989 990 enum vop2_video_ports_id { 991 VOP2_VP0, 992 VOP2_VP1, 993 VOP2_VP2, 994 VOP2_VP3, 995 VOP2_VP_MAX, 996 }; 997 998 enum vop2_layer_type { 999 CLUSTER_LAYER = 0, 1000 ESMART_LAYER = 1, 1001 SMART_LAYER = 2, 1002 }; 1003 1004 /* This define must same with kernel win phy id */ 1005 enum vop2_layer_phy_id { 1006 ROCKCHIP_VOP2_CLUSTER0 = 0, 1007 ROCKCHIP_VOP2_CLUSTER1, 1008 ROCKCHIP_VOP2_ESMART0, 1009 ROCKCHIP_VOP2_ESMART1, 1010 ROCKCHIP_VOP2_SMART0, 1011 ROCKCHIP_VOP2_SMART1, 1012 ROCKCHIP_VOP2_CLUSTER2, 1013 ROCKCHIP_VOP2_CLUSTER3, 1014 ROCKCHIP_VOP2_ESMART2, 1015 ROCKCHIP_VOP2_ESMART3, 1016 ROCKCHIP_VOP2_LAYER_MAX, 1017 }; 1018 1019 enum vop2_scale_up_mode { 1020 VOP2_SCALE_UP_NRST_NBOR, 1021 VOP2_SCALE_UP_BIL, 1022 VOP2_SCALE_UP_BIC, 1023 }; 1024 1025 enum vop2_scale_down_mode { 1026 VOP2_SCALE_DOWN_NRST_NBOR, 1027 VOP2_SCALE_DOWN_BIL, 1028 VOP2_SCALE_DOWN_AVG, 1029 }; 1030 1031 enum scale_mode { 1032 SCALE_NONE = 0x0, 1033 SCALE_UP = 0x1, 1034 SCALE_DOWN = 0x2 1035 }; 1036 1037 enum vop_dsc_interface_mode { 1038 VOP_DSC_IF_DISABLE = 0, 1039 VOP_DSC_IF_HDMI = 1, 1040 VOP_DSC_IF_MIPI_DS_MODE = 2, 1041 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1042 }; 1043 1044 enum vop3_pre_scale_down_mode { 1045 VOP3_PRE_SCALE_UNSPPORT, 1046 VOP3_PRE_SCALE_DOWN_GT, 1047 VOP3_PRE_SCALE_DOWN_AVG, 1048 }; 1049 1050 enum vop3_esmart_lb_mode { 1051 VOP3_ESMART_8K_MODE, 1052 VOP3_ESMART_4K_4K_MODE, 1053 VOP3_ESMART_4K_2K_2K_MODE, 1054 VOP3_ESMART_2K_2K_2K_2K_MODE, 1055 }; 1056 1057 struct vop2_layer { 1058 u8 id; 1059 /** 1060 * @win_phys_id: window id of the layer selected. 1061 * Every layer must make sure to select different 1062 * windows of others. 1063 */ 1064 u8 win_phys_id; 1065 }; 1066 1067 struct vop2_power_domain_data { 1068 u8 id; 1069 u8 parent_id; 1070 /* 1071 * @module_id_mask: module id of which module this power domain is belongs to. 1072 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1073 */ 1074 u32 module_id_mask; 1075 }; 1076 1077 struct vop2_win_data { 1078 char *name; 1079 u8 phys_id; 1080 enum vop2_layer_type type; 1081 u8 win_sel_port_offset; 1082 u8 layer_sel_win_id[VOP2_VP_MAX]; 1083 u8 axi_id; 1084 u8 axi_uv_id; 1085 u8 axi_yrgb_id; 1086 u8 splice_win_id; 1087 u8 pd_id; 1088 u8 hsu_filter_mode; 1089 u8 hsd_filter_mode; 1090 u8 vsu_filter_mode; 1091 u8 vsd_filter_mode; 1092 u8 hsd_pre_filter_mode; 1093 u8 vsd_pre_filter_mode; 1094 u8 scale_engine_num; 1095 u32 reg_offset; 1096 u32 max_upscale_factor; 1097 u32 max_downscale_factor; 1098 bool splice_mode_right; 1099 }; 1100 1101 struct vop2_vp_data { 1102 u32 feature; 1103 u8 pre_scan_max_dly; 1104 u8 layer_mix_dly; 1105 u8 hdr_mix_dly; 1106 u8 win_dly; 1107 u8 splice_vp_id; 1108 struct vop_rect max_output; 1109 u32 max_dclk; 1110 }; 1111 1112 struct vop2_plane_table { 1113 enum vop2_layer_phy_id plane_id; 1114 enum vop2_layer_type plane_type; 1115 }; 1116 1117 struct vop2_vp_plane_mask { 1118 u8 primary_plane_id; /* use this win to show logo */ 1119 u8 attached_layers_nr; /* number layers attach to this vp */ 1120 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1121 u32 plane_mask; 1122 int cursor_plane_id; 1123 }; 1124 1125 struct vop2_dsc_data { 1126 u8 id; 1127 u8 pd_id; 1128 u8 max_slice_num; 1129 u8 max_linebuf_depth; /* used to generate the bitstream */ 1130 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1131 const char *dsc_txp_clk_src_name; 1132 const char *dsc_txp_clk_name; 1133 const char *dsc_pxl_clk_name; 1134 const char *dsc_cds_clk_name; 1135 }; 1136 1137 struct dsc_error_info { 1138 u32 dsc_error_val; 1139 char dsc_error_info[50]; 1140 }; 1141 1142 struct vop2_dump_regs { 1143 u32 offset; 1144 const char *name; 1145 u32 state_base; 1146 u32 state_mask; 1147 u32 state_shift; 1148 bool enable_state; 1149 }; 1150 1151 struct vop2_data { 1152 u32 version; 1153 u32 esmart_lb_mode; 1154 struct vop2_vp_data *vp_data; 1155 struct vop2_win_data *win_data; 1156 struct vop2_vp_plane_mask *plane_mask; 1157 struct vop2_plane_table *plane_table; 1158 struct vop2_power_domain_data *pd; 1159 struct vop2_dsc_data *dsc; 1160 struct dsc_error_info *dsc_error_ecw; 1161 struct dsc_error_info *dsc_error_buffer_flow; 1162 struct vop2_dump_regs *dump_regs; 1163 u8 *vp_primary_plane_order; 1164 u8 nr_vps; 1165 u8 nr_layers; 1166 u8 nr_mixers; 1167 u8 nr_gammas; 1168 u8 nr_pd; 1169 u8 nr_dscs; 1170 u8 nr_dsc_ecw; 1171 u8 nr_dsc_buffer_flow; 1172 u32 reg_len; 1173 u32 dump_regs_size; 1174 }; 1175 1176 struct vop2 { 1177 u32 *regsbak; 1178 void *regs; 1179 void *grf; 1180 void *vop_grf; 1181 void *vo1_grf; 1182 void *sys_pmu; 1183 u32 reg_len; 1184 u32 version; 1185 u32 esmart_lb_mode; 1186 bool global_init; 1187 const struct vop2_data *data; 1188 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1189 }; 1190 1191 static struct vop2 *rockchip_vop2; 1192 1193 static inline bool is_vop3(struct vop2 *vop2) 1194 { 1195 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1196 return false; 1197 else 1198 return true; 1199 } 1200 1201 /* 1202 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1203 * avg_sd_factor: 1204 * bli_su_factor: 1205 * bic_su_factor: 1206 * = (src - 1) / (dst - 1) << 16; 1207 * 1208 * ygt2 enable: dst get one line from two line of the src 1209 * ygt4 enable: dst get one line from four line of the src. 1210 * 1211 */ 1212 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1213 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1214 1215 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1216 (fac * (dst - 1) >> 12 < (src - 1)) 1217 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1218 (fac * (dst - 1) >> 16 < (src - 1)) 1219 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1220 (fac * (dst - 1) >> 16 < (src - 1)) 1221 1222 static uint16_t vop2_scale_factor(enum scale_mode mode, 1223 int32_t filter_mode, 1224 uint32_t src, uint32_t dst) 1225 { 1226 uint32_t fac = 0; 1227 int i = 0; 1228 1229 if (mode == SCALE_NONE) 1230 return 0; 1231 1232 /* 1233 * A workaround to avoid zero div. 1234 */ 1235 if ((dst == 1) || (src == 1)) { 1236 dst = dst + 1; 1237 src = src + 1; 1238 } 1239 1240 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1241 fac = VOP2_BILI_SCL_DN(src, dst); 1242 for (i = 0; i < 100; i++) { 1243 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1244 break; 1245 fac -= 1; 1246 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1247 } 1248 } else { 1249 fac = VOP2_COMMON_SCL(src, dst); 1250 for (i = 0; i < 100; i++) { 1251 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1252 break; 1253 fac -= 1; 1254 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1255 } 1256 } 1257 1258 return fac; 1259 } 1260 1261 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1262 { 1263 if (is_hor) 1264 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1265 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1266 } 1267 1268 static uint16_t vop3_scale_factor(enum scale_mode mode, 1269 uint32_t src, uint32_t dst, bool is_hor) 1270 { 1271 uint32_t fac = 0; 1272 int i = 0; 1273 1274 if (mode == SCALE_NONE) 1275 return 0; 1276 1277 /* 1278 * A workaround to avoid zero div. 1279 */ 1280 if ((dst == 1) || (src == 1)) { 1281 dst = dst + 1; 1282 src = src + 1; 1283 } 1284 1285 if (mode == SCALE_DOWN) { 1286 fac = VOP2_BILI_SCL_DN(src, dst); 1287 for (i = 0; i < 100; i++) { 1288 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1289 break; 1290 fac -= 1; 1291 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1292 } 1293 } else { 1294 fac = VOP2_COMMON_SCL(src, dst); 1295 for (i = 0; i < 100; i++) { 1296 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1297 break; 1298 fac -= 1; 1299 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1300 } 1301 } 1302 1303 return fac; 1304 } 1305 1306 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1307 { 1308 if (src < dst) 1309 return SCALE_UP; 1310 else if (src > dst) 1311 return SCALE_DOWN; 1312 1313 return SCALE_NONE; 1314 } 1315 1316 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1317 { 1318 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1319 } 1320 1321 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1322 { 1323 int i = 0; 1324 1325 for (i = 0; i < vop2->data->nr_layers; i++) { 1326 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1327 return vop2->data->vp_primary_plane_order[i]; 1328 } 1329 1330 return vop2->data->vp_primary_plane_order[0]; 1331 } 1332 1333 static inline u16 scl_cal_scale(int src, int dst, int shift) 1334 { 1335 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1336 } 1337 1338 static inline u16 scl_cal_scale2(int src, int dst) 1339 { 1340 return ((src - 1) << 12) / (dst - 1); 1341 } 1342 1343 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1344 { 1345 writel(v, vop2->regs + offset); 1346 vop2->regsbak[offset >> 2] = v; 1347 } 1348 1349 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1350 { 1351 return readl(vop2->regs + offset); 1352 } 1353 1354 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1355 u32 mask, u32 shift, u32 v, 1356 bool write_mask) 1357 { 1358 if (!mask) 1359 return; 1360 1361 if (write_mask) { 1362 v = ((v & mask) << shift) | (mask << (shift + 16)); 1363 } else { 1364 u32 cached_val = vop2->regsbak[offset >> 2]; 1365 1366 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1367 vop2->regsbak[offset >> 2] = v; 1368 } 1369 1370 writel(v, vop2->regs + offset); 1371 } 1372 1373 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1374 u32 mask, u32 shift, u32 v) 1375 { 1376 u32 val = 0; 1377 1378 val = (v << shift) | (mask << (shift + 16)); 1379 writel(val, grf_base + offset); 1380 } 1381 1382 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1383 u32 mask, u32 shift) 1384 { 1385 return (readl(grf_base + offset) >> shift) & mask; 1386 } 1387 1388 static char* get_output_if_name(u32 output_if, char *name) 1389 { 1390 if (output_if & VOP_OUTPUT_IF_RGB) 1391 strcat(name, " RGB"); 1392 if (output_if & VOP_OUTPUT_IF_BT1120) 1393 strcat(name, " BT1120"); 1394 if (output_if & VOP_OUTPUT_IF_BT656) 1395 strcat(name, " BT656"); 1396 if (output_if & VOP_OUTPUT_IF_LVDS0) 1397 strcat(name, " LVDS0"); 1398 if (output_if & VOP_OUTPUT_IF_LVDS1) 1399 strcat(name, " LVDS1"); 1400 if (output_if & VOP_OUTPUT_IF_MIPI0) 1401 strcat(name, " MIPI0"); 1402 if (output_if & VOP_OUTPUT_IF_MIPI1) 1403 strcat(name, " MIPI1"); 1404 if (output_if & VOP_OUTPUT_IF_eDP0) 1405 strcat(name, " eDP0"); 1406 if (output_if & VOP_OUTPUT_IF_eDP1) 1407 strcat(name, " eDP1"); 1408 if (output_if & VOP_OUTPUT_IF_DP0) 1409 strcat(name, " DP0"); 1410 if (output_if & VOP_OUTPUT_IF_DP1) 1411 strcat(name, " DP1"); 1412 if (output_if & VOP_OUTPUT_IF_HDMI0) 1413 strcat(name, " HDMI0"); 1414 if (output_if & VOP_OUTPUT_IF_HDMI1) 1415 strcat(name, " HDMI1"); 1416 1417 return name; 1418 } 1419 1420 static char *get_plane_name(int plane_id, char *name) 1421 { 1422 switch (plane_id) { 1423 case ROCKCHIP_VOP2_CLUSTER0: 1424 strcat(name, "Cluster0"); 1425 break; 1426 case ROCKCHIP_VOP2_CLUSTER1: 1427 strcat(name, "Cluster1"); 1428 break; 1429 case ROCKCHIP_VOP2_ESMART0: 1430 strcat(name, "Esmart0"); 1431 break; 1432 case ROCKCHIP_VOP2_ESMART1: 1433 strcat(name, "Esmart1"); 1434 break; 1435 case ROCKCHIP_VOP2_SMART0: 1436 strcat(name, "Smart0"); 1437 break; 1438 case ROCKCHIP_VOP2_SMART1: 1439 strcat(name, "Smart1"); 1440 break; 1441 case ROCKCHIP_VOP2_CLUSTER2: 1442 strcat(name, "Cluster2"); 1443 break; 1444 case ROCKCHIP_VOP2_CLUSTER3: 1445 strcat(name, "Cluster3"); 1446 break; 1447 case ROCKCHIP_VOP2_ESMART2: 1448 strcat(name, "Esmart2"); 1449 break; 1450 case ROCKCHIP_VOP2_ESMART3: 1451 strcat(name, "Esmart3"); 1452 break; 1453 } 1454 1455 return name; 1456 } 1457 1458 static bool is_yuv_output(u32 bus_format) 1459 { 1460 switch (bus_format) { 1461 case MEDIA_BUS_FMT_YUV8_1X24: 1462 case MEDIA_BUS_FMT_YUV10_1X30: 1463 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1464 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1465 case MEDIA_BUS_FMT_YUYV8_2X8: 1466 case MEDIA_BUS_FMT_YVYU8_2X8: 1467 case MEDIA_BUS_FMT_UYVY8_2X8: 1468 case MEDIA_BUS_FMT_VYUY8_2X8: 1469 case MEDIA_BUS_FMT_YUYV8_1X16: 1470 case MEDIA_BUS_FMT_YVYU8_1X16: 1471 case MEDIA_BUS_FMT_UYVY8_1X16: 1472 case MEDIA_BUS_FMT_VYUY8_1X16: 1473 return true; 1474 default: 1475 return false; 1476 } 1477 } 1478 1479 static int vop2_convert_csc_mode(int csc_mode, int bit_depth) 1480 { 1481 switch (csc_mode) { 1482 case V4L2_COLORSPACE_SMPTE170M: 1483 case V4L2_COLORSPACE_470_SYSTEM_M: 1484 case V4L2_COLORSPACE_470_SYSTEM_BG: 1485 return CSC_BT601L; 1486 case V4L2_COLORSPACE_REC709: 1487 case V4L2_COLORSPACE_SMPTE240M: 1488 case V4L2_COLORSPACE_DEFAULT: 1489 if (bit_depth == CSC_13BIT_DEPTH) 1490 return CSC_BT709L_13BIT; 1491 else 1492 return CSC_BT709L; 1493 case V4L2_COLORSPACE_JPEG: 1494 return CSC_BT601F; 1495 case V4L2_COLORSPACE_BT2020: 1496 if (bit_depth == CSC_13BIT_DEPTH) 1497 return CSC_BT2020L_13BIT; 1498 else 1499 return CSC_BT2020; 1500 case V4L2_COLORSPACE_BT709F: 1501 if (bit_depth == CSC_10BIT_DEPTH) { 1502 printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1503 return CSC_BT601F; 1504 } else { 1505 return CSC_BT709F_13BIT; 1506 } 1507 case V4L2_COLORSPACE_BT2020F: 1508 if (bit_depth == CSC_10BIT_DEPTH) { 1509 printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1510 return CSC_BT601F; 1511 } else { 1512 return CSC_BT2020F_13BIT; 1513 } 1514 default: 1515 return CSC_BT709L; 1516 } 1517 } 1518 1519 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1520 { 1521 /* 1522 * FIXME: 1523 * 1524 * There is no media type for YUV444 output, 1525 * so when out_mode is AAAA or P888, assume output is YUV444 on 1526 * yuv format. 1527 * 1528 * From H/W testing, YUV444 mode need a rb swap. 1529 */ 1530 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1531 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1532 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1533 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1534 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1535 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1536 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1537 output_mode == ROCKCHIP_OUT_MODE_P888))) 1538 return true; 1539 else 1540 return false; 1541 } 1542 1543 static inline bool is_hot_plug_devices(int output_type) 1544 { 1545 switch (output_type) { 1546 case DRM_MODE_CONNECTOR_HDMIA: 1547 case DRM_MODE_CONNECTOR_HDMIB: 1548 case DRM_MODE_CONNECTOR_TV: 1549 case DRM_MODE_CONNECTOR_DisplayPort: 1550 case DRM_MODE_CONNECTOR_VGA: 1551 case DRM_MODE_CONNECTOR_Unknown: 1552 return true; 1553 default: 1554 return false; 1555 } 1556 } 1557 1558 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1559 { 1560 int i = 0; 1561 1562 for (i = 0; i < vop2->data->nr_layers; i++) { 1563 if (vop2->data->win_data[i].phys_id == phys_id) 1564 return &vop2->data->win_data[i]; 1565 } 1566 1567 return NULL; 1568 } 1569 1570 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1571 { 1572 int i = 0; 1573 1574 for (i = 0; i < vop2->data->nr_pd; i++) { 1575 if (vop2->data->pd[i].id == pd_id) 1576 return &vop2->data->pd[i]; 1577 } 1578 1579 return NULL; 1580 } 1581 1582 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1583 u32 *lut_regs, u32 *lut_val, int lut_len) 1584 { 1585 u32 vp_offset = crtc_id * 0x100; 1586 int i; 1587 1588 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1589 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1590 crtc_id, false); 1591 1592 for (i = 0; i < lut_len; i++) 1593 writel(lut_val[i], lut_regs + i); 1594 1595 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1596 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1597 } 1598 1599 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1600 u32 *lut_regs, u32 *lut_val, int lut_len) 1601 { 1602 u32 vp_offset = crtc_id * 0x100; 1603 int i; 1604 1605 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1606 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1607 crtc_id, false); 1608 1609 for (i = 0; i < lut_len; i++) 1610 writel(lut_val[i], lut_regs + i); 1611 1612 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1613 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1614 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1615 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1616 } 1617 1618 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1619 struct display_state *state) 1620 { 1621 struct connector_state *conn_state = &state->conn_state; 1622 struct crtc_state *cstate = &state->crtc_state; 1623 struct resource gamma_res; 1624 fdt_size_t lut_size; 1625 int i, lut_len, ret = 0; 1626 u32 *lut_regs; 1627 u32 *lut_val; 1628 u32 r, g, b; 1629 struct base2_disp_info *disp_info = conn_state->disp_info; 1630 static int gamma_lut_en_num = 1; 1631 1632 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1633 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1634 return 0; 1635 } 1636 1637 if (!disp_info) 1638 return 0; 1639 1640 if (!disp_info->gamma_lut_data.size) 1641 return 0; 1642 1643 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1644 if (ret) 1645 printf("failed to get gamma lut res\n"); 1646 lut_regs = (u32 *)gamma_res.start; 1647 lut_size = gamma_res.end - gamma_res.start + 1; 1648 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1649 printf("failed to get gamma lut register\n"); 1650 return 0; 1651 } 1652 lut_len = lut_size / 4; 1653 if (lut_len != 256 && lut_len != 1024) { 1654 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1655 return 0; 1656 } 1657 lut_val = (u32 *)calloc(1, lut_size); 1658 for (i = 0; i < lut_len; i++) { 1659 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1660 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1661 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1662 1663 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1664 } 1665 1666 if (vop2->version == VOP_VERSION_RK3568) { 1667 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1668 gamma_lut_en_num++; 1669 } else if (vop2->version == VOP_VERSION_RK3588) { 1670 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1671 if (cstate->splice_mode) { 1672 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len); 1673 gamma_lut_en_num++; 1674 } 1675 gamma_lut_en_num++; 1676 } 1677 1678 return 0; 1679 } 1680 1681 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1682 struct display_state *state) 1683 { 1684 struct connector_state *conn_state = &state->conn_state; 1685 struct crtc_state *cstate = &state->crtc_state; 1686 int i, cubic_lut_len; 1687 u32 vp_offset = cstate->crtc_id * 0x100; 1688 struct base2_disp_info *disp_info = conn_state->disp_info; 1689 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1690 u32 *cubic_lut_addr; 1691 1692 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1693 return 0; 1694 1695 if (!disp_info->cubic_lut_data.size) 1696 return 0; 1697 1698 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1699 cubic_lut_len = disp_info->cubic_lut_data.size; 1700 1701 for (i = 0; i < cubic_lut_len / 2; i++) { 1702 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1703 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1704 ((lut->lblue[2 * i] & 0xff) << 24); 1705 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1706 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1707 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1708 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1709 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1710 *cubic_lut_addr++ = 0; 1711 } 1712 1713 if (cubic_lut_len % 2) { 1714 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1715 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1716 ((lut->lblue[2 * i] & 0xff) << 24); 1717 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1718 *cubic_lut_addr++ = 0; 1719 *cubic_lut_addr = 0; 1720 } 1721 1722 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1723 get_cubic_lut_buffer(cstate->crtc_id)); 1724 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1725 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1726 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1727 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1728 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1729 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1730 1731 return 0; 1732 } 1733 1734 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1735 struct bcsh_state *bcsh_state, int crtc_id) 1736 { 1737 struct crtc_state *cstate = &state->crtc_state; 1738 u32 vp_offset = crtc_id * 0x100; 1739 1740 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1741 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1742 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1743 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1744 1745 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1746 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1747 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1748 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1749 1750 if (!cstate->bcsh_en) { 1751 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1752 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1753 return; 1754 } 1755 1756 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1757 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1758 bcsh_state->brightness, false); 1759 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1760 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1761 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1762 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1763 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1764 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1765 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1766 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1767 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1768 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1769 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1770 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1771 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1772 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1773 } 1774 1775 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1776 { 1777 struct connector_state *conn_state = &state->conn_state; 1778 struct base_bcsh_info *bcsh_info; 1779 struct crtc_state *cstate = &state->crtc_state; 1780 struct bcsh_state bcsh_state; 1781 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1782 1783 if (!conn_state->disp_info) 1784 return; 1785 bcsh_info = &conn_state->disp_info->bcsh_info; 1786 if (!bcsh_info) 1787 return; 1788 1789 if (bcsh_info->brightness != 50 || 1790 bcsh_info->contrast != 50 || 1791 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1792 cstate->bcsh_en = true; 1793 1794 if (cstate->bcsh_en) { 1795 if (!cstate->yuv_overlay) 1796 cstate->post_r2y_en = 1; 1797 if (!is_yuv_output(conn_state->bus_format)) 1798 cstate->post_y2r_en = 1; 1799 } else { 1800 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1801 cstate->post_r2y_en = 1; 1802 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1803 cstate->post_y2r_en = 1; 1804 } 1805 1806 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 1807 1808 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1809 brightness = interpolate(0, -128, 100, 127, 1810 bcsh_info->brightness); 1811 else 1812 brightness = interpolate(0, -32, 100, 31, 1813 bcsh_info->brightness); 1814 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1815 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1816 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1817 1818 1819 /* 1820 * a:[-30~0): 1821 * sin_hue = 0x100 - sin(a)*256; 1822 * cos_hue = cos(a)*256; 1823 * a:[0~30] 1824 * sin_hue = sin(a)*256; 1825 * cos_hue = cos(a)*256; 1826 */ 1827 sin_hue = fixp_sin32(hue) >> 23; 1828 cos_hue = fixp_cos32(hue) >> 23; 1829 1830 bcsh_state.brightness = brightness; 1831 bcsh_state.contrast = contrast; 1832 bcsh_state.saturation = saturation; 1833 bcsh_state.sin_hue = sin_hue; 1834 bcsh_state.cos_hue = cos_hue; 1835 1836 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 1837 if (cstate->splice_mode) 1838 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 1839 } 1840 1841 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 1842 { 1843 struct connector_state *conn_state = &state->conn_state; 1844 struct drm_display_mode *mode = &conn_state->mode; 1845 struct crtc_state *cstate = &state->crtc_state; 1846 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1847 u16 hdisplay = mode->crtc_hdisplay; 1848 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1849 1850 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 1851 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 1852 bg_dly -= bg_ovl_dly; 1853 1854 if (cstate->splice_mode) 1855 pre_scan_dly = bg_dly + (hdisplay >> 2) - 1; 1856 else 1857 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1858 1859 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1860 hsync_len = 8; 1861 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1862 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 1863 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1864 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1865 } 1866 1867 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 1868 { 1869 struct connector_state *conn_state = &state->conn_state; 1870 struct drm_display_mode *mode = &conn_state->mode; 1871 struct crtc_state *cstate = &state->crtc_state; 1872 struct vop2_win_data *win_data; 1873 u32 bg_dly, pre_scan_dly; 1874 u16 hdisplay = mode->crtc_hdisplay; 1875 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1876 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 1877 u8 win_id; 1878 1879 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 1880 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 1881 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 1882 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 1883 1884 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 1885 vop2->data->vp_data[crtc_id].layer_mix_dly + 1886 vop2->data->vp_data[crtc_id].hdr_mix_dly; 1887 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1888 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1889 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 1890 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1891 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1892 } 1893 1894 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1895 { 1896 struct connector_state *conn_state = &state->conn_state; 1897 struct drm_display_mode *mode = &conn_state->mode; 1898 struct crtc_state *cstate = &state->crtc_state; 1899 u32 vp_offset = (cstate->crtc_id * 0x100); 1900 u16 vtotal = mode->crtc_vtotal; 1901 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1902 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1903 u16 hdisplay = mode->crtc_hdisplay; 1904 u16 vdisplay = mode->crtc_vdisplay; 1905 u16 hsize = 1906 hdisplay * (conn_state->overscan.left_margin + 1907 conn_state->overscan.right_margin) / 200; 1908 u16 vsize = 1909 vdisplay * (conn_state->overscan.top_margin + 1910 conn_state->overscan.bottom_margin) / 200; 1911 u16 hact_end, vact_end; 1912 u32 val; 1913 1914 hsize = round_down(hsize, 2); 1915 vsize = round_down(vsize, 2); 1916 1917 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1918 hact_end = hact_st + hsize; 1919 val = hact_st << 16; 1920 val |= hact_end; 1921 1922 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1923 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1924 vact_end = vact_st + vsize; 1925 val = vact_st << 16; 1926 val |= vact_end; 1927 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1928 val = scl_cal_scale2(vdisplay, vsize) << 16; 1929 val |= scl_cal_scale2(hdisplay, hsize); 1930 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1931 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1932 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1933 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1934 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1935 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1936 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1937 u16 vact_st_f1 = vtotal + vact_st + 1; 1938 u16 vact_end_f1 = vact_st_f1 + vsize; 1939 1940 val = vact_st_f1 << 16 | vact_end_f1; 1941 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1942 } 1943 1944 if (is_vop3(vop2)) { 1945 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 1946 } else { 1947 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 1948 if (cstate->splice_mode) 1949 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 1950 } 1951 } 1952 1953 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 1954 { 1955 struct connector_state *conn_state = &state->conn_state; 1956 struct crtc_state *cstate = &state->crtc_state; 1957 struct acm_data *acm = &conn_state->disp_info->acm_data; 1958 struct drm_display_mode *mode = &conn_state->mode; 1959 u32 vp_offset = (cstate->crtc_id * 0x100); 1960 s16 *lut_y; 1961 s16 *lut_h; 1962 s16 *lut_s; 1963 u32 value; 1964 int i; 1965 1966 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 1967 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 1968 if (!acm->acm_enable) { 1969 writel(0, vop2->regs + RK3528_ACM_CTRL); 1970 return; 1971 } 1972 1973 printf("post acm enable\n"); 1974 1975 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 1976 1977 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 1978 ((mode->vdisplay & 0xfff) << 20); 1979 writel(value, vop2->regs + RK3528_ACM_CTRL); 1980 1981 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 1982 ((acm->s_gain << 20) & 0x3ff00000); 1983 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 1984 1985 lut_y = &acm->gain_lut_hy[0]; 1986 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 1987 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 1988 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 1989 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 1990 ((lut_s[i] << 16) & 0xff0000); 1991 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 1992 } 1993 1994 lut_y = &acm->gain_lut_hs[0]; 1995 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 1996 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 1997 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 1998 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 1999 ((lut_s[i] << 16) & 0xff0000); 2000 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2001 } 2002 2003 lut_y = &acm->delta_lut_h[0]; 2004 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2005 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2006 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2007 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2008 ((lut_s[i] << 20) & 0x3ff00000); 2009 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2010 } 2011 2012 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2013 } 2014 2015 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2016 { 2017 struct connector_state *conn_state = &state->conn_state; 2018 struct crtc_state *cstate = &state->crtc_state; 2019 struct acm_data *acm = &conn_state->disp_info->acm_data; 2020 struct csc_info *csc = &conn_state->disp_info->csc_info; 2021 struct post_csc_coef csc_coef; 2022 bool is_input_yuv = false; 2023 bool is_output_yuv = false; 2024 bool post_r2y_en = false; 2025 bool post_csc_en = false; 2026 u32 vp_offset = (cstate->crtc_id * 0x100); 2027 u32 value; 2028 int range_type; 2029 2030 printf("post csc enable\n"); 2031 2032 if (acm->acm_enable) { 2033 if (!cstate->yuv_overlay) 2034 post_r2y_en = true; 2035 2036 /* do y2r in csc module */ 2037 if (!is_yuv_output(conn_state->bus_format)) 2038 post_csc_en = true; 2039 } else { 2040 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2041 post_r2y_en = true; 2042 2043 /* do y2r in csc module */ 2044 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2045 post_csc_en = true; 2046 } 2047 2048 if (csc->csc_enable) 2049 post_csc_en = true; 2050 2051 if (cstate->yuv_overlay || post_r2y_en) 2052 is_input_yuv = true; 2053 2054 if (is_yuv_output(conn_state->bus_format)) 2055 is_output_yuv = true; 2056 2057 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH); 2058 2059 if (post_csc_en) { 2060 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2061 is_output_yuv); 2062 2063 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2064 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2065 csc_coef.csc_coef00, false); 2066 value = csc_coef.csc_coef01 & 0xffff; 2067 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2068 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2069 value = csc_coef.csc_coef10 & 0xffff; 2070 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2071 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2072 value = csc_coef.csc_coef12 & 0xffff; 2073 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2074 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2075 value = csc_coef.csc_coef21 & 0xffff; 2076 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2077 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2078 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2079 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2080 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2081 2082 range_type = csc_coef.range_type ? 0 : 1; 2083 range_type <<= is_input_yuv ? 0 : 1; 2084 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2085 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2086 } 2087 2088 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2089 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2090 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2091 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2092 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2093 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2094 } 2095 2096 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2097 { 2098 struct connector_state *conn_state = &state->conn_state; 2099 struct base2_disp_info *disp_info = conn_state->disp_info; 2100 const char *enable_flag; 2101 if (!disp_info) { 2102 printf("disp_info is empty\n"); 2103 return; 2104 } 2105 2106 enable_flag = (const char *)&disp_info->cacm_header; 2107 if (strncasecmp(enable_flag, "CACM", 4)) { 2108 printf("acm and csc is not support\n"); 2109 return; 2110 } 2111 2112 vop3_post_acm_config(state, vop2); 2113 vop3_post_csc_config(state, vop2); 2114 } 2115 2116 /* 2117 * Read VOP internal power domain on/off status. 2118 * We should query BISR_STS register in PMU for 2119 * power up/down status when memory repair is enabled. 2120 * Return value: 1 for power on, 0 for power off; 2121 */ 2122 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2123 { 2124 int val = 0; 2125 int shift = 0; 2126 int shift_factor = 0; 2127 bool is_bisr_en = false; 2128 2129 /* 2130 * The order of pd status bits in BISR_STS register 2131 * is different from that in VOP SYS_STS register. 2132 */ 2133 if (pd_data->id == VOP2_PD_DSC_8K || 2134 pd_data->id == VOP2_PD_DSC_4K || 2135 pd_data->id == VOP2_PD_ESMART) 2136 shift_factor = 1; 2137 2138 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2139 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2140 if (is_bisr_en) { 2141 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2142 2143 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2144 ((val >> shift) & 0x1), 50 * 1000); 2145 } else { 2146 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2147 2148 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2149 !((val >> shift) & 0x1), 50 * 1000); 2150 } 2151 } 2152 2153 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2154 { 2155 struct vop2_power_domain_data *pd_data; 2156 int ret = 0; 2157 2158 if (!pd_id) 2159 return 0; 2160 2161 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2162 if (!pd_data) { 2163 printf("can't find pd_data by id\n"); 2164 return -EINVAL; 2165 } 2166 2167 if (pd_data->parent_id) { 2168 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2169 if (ret) { 2170 printf("can't open parent power domain\n"); 2171 return -EINVAL; 2172 } 2173 } 2174 2175 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, 2176 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false); 2177 ret = vop2_wait_power_domain_on(vop2, pd_data); 2178 if (ret) { 2179 printf("wait vop2 power domain timeout\n"); 2180 return ret; 2181 } 2182 2183 return 0; 2184 } 2185 2186 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2187 { 2188 u32 *base = vop2->regs; 2189 int i = 0; 2190 2191 /* 2192 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2193 */ 2194 for (i = 0; i < (vop2->reg_len >> 2); i++) 2195 vop2->regsbak[i] = base[i]; 2196 } 2197 2198 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2199 { 2200 struct vop2_win_data *win_data; 2201 int layer_phy_id = 0; 2202 int i, j; 2203 u32 ovl_port_offset = 0; 2204 u32 layer_nr = 0; 2205 u8 shift = 0; 2206 2207 /* layer sel win id */ 2208 for (i = 0; i < vop2->data->nr_vps; i++) { 2209 shift = 0; 2210 ovl_port_offset = 0x100 * i; 2211 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2212 for (j = 0; j < layer_nr; j++) { 2213 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2214 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2215 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2216 shift, win_data->layer_sel_win_id[i], false); 2217 shift += 4; 2218 } 2219 } 2220 2221 /* win sel port */ 2222 for (i = 0; i < vop2->data->nr_vps; i++) { 2223 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2224 for (j = 0; j < layer_nr; j++) { 2225 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2226 continue; 2227 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2228 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2229 shift = win_data->win_sel_port_offset * 2; 2230 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK, 2231 shift, i, false); 2232 } 2233 } 2234 } 2235 2236 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2237 { 2238 struct crtc_state *cstate = &state->crtc_state; 2239 struct vop2_win_data *win_data; 2240 int layer_phy_id = 0; 2241 int total_used_layer = 0; 2242 int port_mux = 0; 2243 int i, j; 2244 u32 layer_nr = 0; 2245 u8 shift = 0; 2246 2247 /* layer sel win id */ 2248 for (i = 0; i < vop2->data->nr_vps; i++) { 2249 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2250 for (j = 0; j < layer_nr; j++) { 2251 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2252 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2253 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2254 shift, win_data->layer_sel_win_id[i], false); 2255 shift += 4; 2256 } 2257 } 2258 2259 /* win sel port */ 2260 for (i = 0; i < vop2->data->nr_vps; i++) { 2261 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2262 for (j = 0; j < layer_nr; j++) { 2263 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2264 continue; 2265 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2266 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2267 shift = win_data->win_sel_port_offset * 2; 2268 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2269 LAYER_SEL_PORT_SHIFT + shift, i, false); 2270 } 2271 } 2272 2273 /** 2274 * port mux config 2275 */ 2276 for (i = 0; i < vop2->data->nr_vps; i++) { 2277 shift = i * 4; 2278 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2279 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2280 port_mux = total_used_layer - 1; 2281 } else { 2282 port_mux = 8; 2283 } 2284 2285 if (i == vop2->data->nr_vps - 1) 2286 port_mux = vop2->data->nr_mixers; 2287 2288 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2289 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2290 PORT_MUX_SHIFT + shift, port_mux, false); 2291 } 2292 } 2293 2294 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2295 { 2296 if (!is_vop3(vop2)) 2297 return false; 2298 2299 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2300 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2301 return true; 2302 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2303 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2304 return true; 2305 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2306 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2307 return true; 2308 else 2309 return false; 2310 } 2311 2312 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2313 { 2314 struct vop2_win_data *win_data; 2315 int i; 2316 u8 scale_engine_num = 0; 2317 2318 /* store plane mask for vop2_fixup_dts */ 2319 for (i = 0; i < vop2->data->nr_layers; i++) { 2320 win_data = &vop2->data->win_data[i]; 2321 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2322 continue; 2323 2324 win_data->scale_engine_num = scale_engine_num++; 2325 } 2326 } 2327 2328 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2329 { 2330 struct crtc_state *cstate = &state->crtc_state; 2331 struct vop2_vp_plane_mask *plane_mask; 2332 int layer_phy_id = 0; 2333 int i, j; 2334 int ret; 2335 u32 layer_nr = 0; 2336 2337 if (vop2->global_init) 2338 return; 2339 2340 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2341 if (soc_is_rk3566()) 2342 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2343 OTP_WIN_EN_SHIFT, 1, false); 2344 2345 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2346 u32 plane_mask; 2347 int primary_plane_id; 2348 2349 for (i = 0; i < vop2->data->nr_vps; i++) { 2350 plane_mask = cstate->crtc->vps[i].plane_mask; 2351 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2352 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2353 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2354 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2355 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2356 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2357 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2358 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2359 2360 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2361 for (j = 0; j < layer_nr; j++) { 2362 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2363 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2364 } 2365 } 2366 } else {/* need soft assign plane mask */ 2367 /* find the first unplug devices and set it as main display */ 2368 int main_vp_index = -1; 2369 int active_vp_num = 0; 2370 2371 for (i = 0; i < vop2->data->nr_vps; i++) { 2372 if (cstate->crtc->vps[i].enable) 2373 active_vp_num++; 2374 } 2375 printf("VOP have %d active VP\n", active_vp_num); 2376 2377 if (soc_is_rk3566() && active_vp_num > 2) 2378 printf("ERROR: rk3566 only support 2 display output!!\n"); 2379 plane_mask = vop2->data->plane_mask; 2380 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2381 /* 2382 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other 2383 * for cvbs store in plane_mask[2]. 2384 */ 2385 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2386 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2387 plane_mask += 2 * VOP2_VP_MAX; 2388 2389 if (vop2->version == VOP_VERSION_RK3528) { 2390 /* 2391 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected 2392 * by both vp0 and vp1. 2393 */ 2394 j = 0; 2395 } else { 2396 for (i = 0; i < vop2->data->nr_vps; i++) { 2397 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2398 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 2399 main_vp_index = i; 2400 break; 2401 } 2402 } 2403 2404 /* if no find unplug devices, use vp0 as main display */ 2405 if (main_vp_index < 0) { 2406 main_vp_index = 0; 2407 vop2->vp_plane_mask[0] = plane_mask[0]; 2408 } 2409 2410 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 2411 } 2412 2413 /* init other display except main display */ 2414 for (i = 0; i < vop2->data->nr_vps; i++) { 2415 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 2416 continue; 2417 vop2->vp_plane_mask[i] = plane_mask[j++]; 2418 } 2419 2420 /* store plane mask for vop2_fixup_dts */ 2421 for (i = 0; i < vop2->data->nr_vps; i++) { 2422 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2423 for (j = 0; j < layer_nr; j++) { 2424 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2425 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2426 } 2427 } 2428 } 2429 2430 if (vop2->version == VOP_VERSION_RK3588) 2431 rk3588_vop2_regsbak(vop2); 2432 else 2433 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2434 2435 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2436 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2437 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2438 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2439 2440 for (i = 0; i < vop2->data->nr_vps; i++) { 2441 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2442 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2443 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2444 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2445 } 2446 2447 if (is_vop3(vop2)) 2448 vop3_overlay_init(vop2, state); 2449 else 2450 vop2_overlay_init(vop2, state); 2451 2452 if (is_vop3(vop2)) { 2453 /* 2454 * you can rewrite at dts vop node: 2455 * 2456 * VOP3_ESMART_8K_MODE = 0, 2457 * VOP3_ESMART_4K_4K_MODE = 1, 2458 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2459 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2460 * 2461 * &vop { 2462 * esmart_lb_mode = /bits/ 8 <2>; 2463 * }; 2464 */ 2465 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2466 if (ret < 0) 2467 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2468 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK, 2469 ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false); 2470 2471 vop3_init_esmart_scale_engine(vop2); 2472 2473 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2474 DSP_VS_T_SEL_SHIFT, 0, false); 2475 } 2476 2477 if (vop2->version == VOP_VERSION_RK3568) 2478 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2479 2480 vop2->global_init = true; 2481 } 2482 2483 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2484 { 2485 struct crtc_state *cstate = &state->crtc_state; 2486 int ret; 2487 2488 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 2489 ret = clk_set_defaults(cstate->dev); 2490 if (ret) 2491 debug("%s clk_set_defaults failed %d\n", __func__, ret); 2492 2493 rockchip_vop2_gamma_lut_init(vop2, state); 2494 rockchip_vop2_cubic_lut_init(vop2, state); 2495 2496 return 0; 2497 } 2498 2499 /* 2500 * VOP2 have multi video ports. 2501 * video port ------- crtc 2502 */ 2503 static int rockchip_vop2_preinit(struct display_state *state) 2504 { 2505 struct crtc_state *cstate = &state->crtc_state; 2506 const struct vop2_data *vop2_data = cstate->crtc->data; 2507 2508 if (!rockchip_vop2) { 2509 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 2510 if (!rockchip_vop2) 2511 return -ENOMEM; 2512 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 2513 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 2514 rockchip_vop2->reg_len = RK3568_MAX_REG; 2515 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 2516 if (rockchip_vop2->grf <= 0) 2517 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 2518 rockchip_vop2->version = vop2_data->version; 2519 rockchip_vop2->data = vop2_data; 2520 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 2521 struct regmap *map; 2522 2523 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 2524 if (rockchip_vop2->vop_grf <= 0) 2525 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 2526 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 2527 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 2528 if (rockchip_vop2->vo1_grf <= 0) 2529 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 2530 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 2531 if (rockchip_vop2->sys_pmu <= 0) 2532 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 2533 } 2534 } 2535 2536 cstate->private = rockchip_vop2; 2537 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 2538 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 2539 2540 vop2_global_initial(rockchip_vop2, state); 2541 2542 return 0; 2543 } 2544 2545 /* 2546 * calc the dclk on rk3588 2547 * the available div of dclk is 1, 2, 4 2548 * 2549 */ 2550 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 2551 { 2552 if (child_clk * 4 <= max_dclk) 2553 return child_clk * 4; 2554 else if (child_clk * 2 <= max_dclk) 2555 return child_clk * 2; 2556 else if (child_clk <= max_dclk) 2557 return child_clk; 2558 else 2559 return 0; 2560 } 2561 2562 /* 2563 * 4 pixclk/cycle on rk3588 2564 * RGB/eDP/HDMI: if_pixclk >= dclk_core 2565 * DP: dp_pixclk = dclk_out <= dclk_core 2566 * DSI: mipi_pixclk <= dclk_out <= dclk_core 2567 */ 2568 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 2569 int *dclk_core_div, int *dclk_out_div, 2570 int *if_pixclk_div, int *if_dclk_div) 2571 { 2572 struct crtc_state *cstate = &state->crtc_state; 2573 struct connector_state *conn_state = &state->conn_state; 2574 struct drm_display_mode *mode = &conn_state->mode; 2575 struct vop2 *vop2 = cstate->private; 2576 unsigned long v_pixclk = mode->crtc_clock; 2577 unsigned long dclk_core_rate = v_pixclk >> 2; 2578 unsigned long dclk_rate = v_pixclk; 2579 unsigned long dclk_out_rate; 2580 u64 if_dclk_rate; 2581 u64 if_pixclk_rate; 2582 int output_type = conn_state->type; 2583 int output_mode = conn_state->output_mode; 2584 int K = 1; 2585 2586 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 2587 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2588 printf("Dual channel and YUV420 can't work together\n"); 2589 return -EINVAL; 2590 } 2591 2592 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2593 output_mode == ROCKCHIP_OUT_MODE_YUV420) 2594 K = 2; 2595 2596 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 2597 /* 2598 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 2599 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 2600 */ 2601 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2602 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2603 dclk_rate = dclk_rate >> 1; 2604 K = 2; 2605 } 2606 if (cstate->dsc_enable) { 2607 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 2608 if_dclk_rate = cstate->dsc_cds_clk_rate; 2609 } else { 2610 if_pixclk_rate = (dclk_core_rate << 1) / K; 2611 if_dclk_rate = dclk_core_rate / K; 2612 } 2613 2614 if (v_pixclk > VOP2_MAX_DCLK_RATE) 2615 dclk_rate = vop2_calc_dclk(dclk_core_rate, 2616 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2617 2618 if (!dclk_rate) { 2619 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 2620 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 2621 return -EINVAL; 2622 } 2623 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2624 *if_dclk_div = dclk_rate / if_dclk_rate; 2625 *dclk_core_div = dclk_rate / dclk_core_rate; 2626 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 2627 dclk_rate, *if_pixclk_div, *if_dclk_div); 2628 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 2629 /* edp_pixclk = edp_dclk > dclk_core */ 2630 if_pixclk_rate = v_pixclk / K; 2631 if_dclk_rate = v_pixclk / K; 2632 dclk_rate = if_pixclk_rate * K; 2633 *dclk_core_div = dclk_rate / dclk_core_rate; 2634 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2635 *if_dclk_div = *if_pixclk_div; 2636 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 2637 dclk_out_rate = v_pixclk >> 2; 2638 dclk_out_rate = dclk_out_rate / K; 2639 2640 dclk_rate = vop2_calc_dclk(dclk_out_rate, 2641 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2642 if (!dclk_rate) { 2643 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 2644 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 2645 return -EINVAL; 2646 } 2647 *dclk_out_div = dclk_rate / dclk_out_rate; 2648 *dclk_core_div = dclk_rate / dclk_core_rate; 2649 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 2650 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2651 K = 2; 2652 if (cstate->dsc_enable) 2653 /* dsc output is 96bit, dsi input is 192 bit */ 2654 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 2655 else 2656 if_pixclk_rate = dclk_core_rate / K; 2657 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 2658 dclk_out_rate = dclk_core_rate / K; 2659 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 2660 dclk_rate = vop2_calc_dclk(dclk_out_rate, 2661 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2662 if (!dclk_rate) { 2663 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 2664 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 2665 return -EINVAL; 2666 } 2667 2668 if (cstate->dsc_enable) 2669 dclk_rate = dclk_rate >> 1; 2670 2671 *dclk_out_div = dclk_rate / dclk_out_rate; 2672 *dclk_core_div = dclk_rate / dclk_core_rate; 2673 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 2674 if (cstate->dsc_enable) 2675 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 2676 2677 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 2678 dclk_rate = v_pixclk; 2679 *dclk_core_div = dclk_rate / dclk_core_rate; 2680 } 2681 2682 *if_pixclk_div = ilog2(*if_pixclk_div); 2683 *if_dclk_div = ilog2(*if_dclk_div); 2684 *dclk_core_div = ilog2(*dclk_core_div); 2685 *dclk_out_div = ilog2(*dclk_out_div); 2686 2687 return dclk_rate; 2688 } 2689 2690 static int vop2_calc_dsc_clk(struct display_state *state) 2691 { 2692 struct connector_state *conn_state = &state->conn_state; 2693 struct drm_display_mode *mode = &conn_state->mode; 2694 struct crtc_state *cstate = &state->crtc_state; 2695 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 2696 u8 k = 1; 2697 2698 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2699 k = 2; 2700 2701 cstate->dsc_txp_clk_rate = v_pixclk; 2702 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 2703 2704 cstate->dsc_pxl_clk_rate = v_pixclk; 2705 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 2706 2707 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 2708 * cds_dat_width = 96; 2709 * bits_per_pixel = [8-12]; 2710 * As cds clk is div from txp clk and only support 1/2/4 div, 2711 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 2712 * otherwise dsc_cds = crtc_clock / 8; 2713 */ 2714 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 2715 2716 return 0; 2717 } 2718 2719 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 2720 { 2721 struct crtc_state *cstate = &state->crtc_state; 2722 struct connector_state *conn_state = &state->conn_state; 2723 struct drm_display_mode *mode = &conn_state->mode; 2724 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 2725 struct vop2 *vop2 = cstate->private; 2726 u32 vp_offset = (cstate->crtc_id * 0x100); 2727 u16 hdisplay = mode->crtc_hdisplay; 2728 int output_if = conn_state->output_if; 2729 int if_pixclk_div = 0; 2730 int if_dclk_div = 0; 2731 unsigned long dclk_rate; 2732 u32 val; 2733 2734 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 2735 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 2736 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 2737 } else { 2738 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2739 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2740 } 2741 2742 if (cstate->dsc_enable) { 2743 int k = 1; 2744 2745 if (!vop2->data->nr_dscs) { 2746 printf("Unsupported DSC\n"); 2747 return 0; 2748 } 2749 2750 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2751 k = 2; 2752 2753 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 2754 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 2755 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 2756 2757 vop2_calc_dsc_clk(state); 2758 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 2759 cstate->dsc_id, dsc_sink_cap->slice_width, 2760 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 2761 } 2762 2763 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 2764 2765 if (output_if & VOP_OUTPUT_IF_RGB) { 2766 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2767 4, false); 2768 } 2769 2770 if (output_if & VOP_OUTPUT_IF_BT1120) { 2771 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2772 3, false); 2773 } 2774 2775 if (output_if & VOP_OUTPUT_IF_BT656) { 2776 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2777 2, false); 2778 } 2779 2780 if (output_if & VOP_OUTPUT_IF_MIPI0) { 2781 if (cstate->crtc_id == 2) 2782 val = 0; 2783 else 2784 val = 1; 2785 2786 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2787 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2788 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 2789 2790 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 2791 1, false); 2792 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 2793 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 2794 if_pixclk_div, false); 2795 2796 if (conn_state->hold_mode) { 2797 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2798 EN_MASK, EDPI_TE_EN, 1, false); 2799 2800 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2801 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2802 } 2803 } 2804 2805 if (output_if & VOP_OUTPUT_IF_MIPI1) { 2806 if (cstate->crtc_id == 2) 2807 val = 0; 2808 else if (cstate->crtc_id == 3) 2809 val = 1; 2810 else 2811 val = 3; /*VP1*/ 2812 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2813 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2814 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 2815 2816 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 2817 1, false); 2818 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 2819 val, false); 2820 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 2821 if_pixclk_div, false); 2822 2823 if (conn_state->hold_mode) { 2824 /* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */ 2825 if (vop2->version == VOP_VERSION_RK3588 && val == 3) 2826 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2827 EN_MASK, EDPI_TE_EN, 0, false); 2828 else 2829 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2830 EN_MASK, EDPI_TE_EN, 1, false); 2831 2832 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2833 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2834 } 2835 } 2836 2837 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2838 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2839 MIPI_DUAL_EN_SHIFT, 1, false); 2840 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2841 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2842 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2843 false); 2844 switch (conn_state->type) { 2845 case DRM_MODE_CONNECTOR_DisplayPort: 2846 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2847 RK3588_DP_DUAL_EN_SHIFT, 1, false); 2848 break; 2849 case DRM_MODE_CONNECTOR_eDP: 2850 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2851 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 2852 break; 2853 case DRM_MODE_CONNECTOR_HDMIA: 2854 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2855 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 2856 break; 2857 case DRM_MODE_CONNECTOR_DSI: 2858 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2859 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 2860 break; 2861 default: 2862 break; 2863 } 2864 } 2865 2866 if (output_if & VOP_OUTPUT_IF_eDP0) { 2867 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 2868 1, false); 2869 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2870 cstate->crtc_id, false); 2871 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2872 if_dclk_div, false); 2873 2874 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2875 if_pixclk_div, false); 2876 2877 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2878 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 2879 } 2880 2881 if (output_if & VOP_OUTPUT_IF_eDP1) { 2882 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 2883 1, false); 2884 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2885 cstate->crtc_id, false); 2886 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2887 if_dclk_div, false); 2888 2889 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2890 if_pixclk_div, false); 2891 2892 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2893 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 2894 } 2895 2896 if (output_if & VOP_OUTPUT_IF_HDMI0) { 2897 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 2898 1, false); 2899 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2900 cstate->crtc_id, false); 2901 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2902 if_dclk_div, false); 2903 2904 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2905 if_pixclk_div, false); 2906 2907 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2908 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 2909 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2910 HDMI_SYNC_POL_MASK, 2911 HDMI0_SYNC_POL_SHIFT, val); 2912 } 2913 2914 if (output_if & VOP_OUTPUT_IF_HDMI1) { 2915 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 2916 1, false); 2917 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2918 cstate->crtc_id, false); 2919 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2920 if_dclk_div, false); 2921 2922 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2923 if_pixclk_div, false); 2924 2925 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2926 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 2927 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2928 HDMI_SYNC_POL_MASK, 2929 HDMI1_SYNC_POL_SHIFT, val); 2930 } 2931 2932 if (output_if & VOP_OUTPUT_IF_DP0) { 2933 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 2934 1, false); 2935 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 2936 cstate->crtc_id, false); 2937 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2938 RK3588_DP0_PIN_POL_SHIFT, val, false); 2939 } 2940 2941 if (output_if & VOP_OUTPUT_IF_DP1) { 2942 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 2943 1, false); 2944 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 2945 cstate->crtc_id, false); 2946 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2947 RK3588_DP1_PIN_POL_SHIFT, val, false); 2948 } 2949 2950 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2951 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 2952 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2953 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 2954 2955 return dclk_rate; 2956 } 2957 2958 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 2959 { 2960 struct crtc_state *cstate = &state->crtc_state; 2961 struct connector_state *conn_state = &state->conn_state; 2962 struct drm_display_mode *mode = &conn_state->mode; 2963 struct vop2 *vop2 = cstate->private; 2964 u32 vp_offset = (cstate->crtc_id * 0x100); 2965 bool dclk_inv; 2966 u32 val; 2967 2968 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 2969 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2970 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2971 2972 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 2973 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2974 1, false); 2975 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2976 RGB_MUX_SHIFT, cstate->crtc_id, false); 2977 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2978 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 2979 } 2980 2981 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 2982 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2983 1, false); 2984 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 2985 BT1120_EN_SHIFT, 1, false); 2986 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2987 RGB_MUX_SHIFT, cstate->crtc_id, false); 2988 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2989 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2990 } 2991 2992 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2993 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2994 1, false); 2995 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2996 RGB_MUX_SHIFT, cstate->crtc_id, false); 2997 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2998 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2999 } 3000 3001 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3002 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3003 1, false); 3004 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3005 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3006 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3007 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 3008 } 3009 3010 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3011 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 3012 1, false); 3013 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3014 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 3015 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3016 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 3017 } 3018 3019 if (conn_state->output_flags & 3020 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 3021 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 3022 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3023 LVDS_DUAL_EN_SHIFT, 1, false); 3024 if (conn_state->output_flags & 3025 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3026 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3027 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 3028 false); 3029 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3030 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3031 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3032 } 3033 3034 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3035 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3036 1, false); 3037 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3038 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3039 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3040 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3041 } 3042 3043 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3044 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3045 1, false); 3046 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3047 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3048 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3049 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3050 } 3051 3052 if (conn_state->output_flags & 3053 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3054 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3055 MIPI_DUAL_EN_SHIFT, 1, false); 3056 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3057 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3058 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3059 false); 3060 } 3061 3062 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3063 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3064 1, false); 3065 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3066 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3067 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3068 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3069 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 3070 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 3071 } 3072 3073 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3074 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3075 1, false); 3076 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3077 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3078 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3079 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3080 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3081 IF_CRTL_HDMI_PIN_POL_MASK, 3082 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3083 } 3084 3085 return mode->clock; 3086 } 3087 3088 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 3089 { 3090 struct crtc_state *cstate = &state->crtc_state; 3091 struct connector_state *conn_state = &state->conn_state; 3092 struct drm_display_mode *mode = &conn_state->mode; 3093 struct vop2 *vop2 = cstate->private; 3094 u32 val; 3095 3096 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3097 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3098 3099 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3100 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3101 1, false); 3102 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3103 RGB_MUX_SHIFT, cstate->crtc_id, false); 3104 } 3105 3106 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3107 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3108 1, false); 3109 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3110 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3111 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3112 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3113 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3114 IF_CRTL_HDMI_PIN_POL_MASK, 3115 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3116 } 3117 3118 return mode->crtc_clock; 3119 } 3120 3121 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3122 { 3123 struct crtc_state *cstate = &state->crtc_state; 3124 struct connector_state *conn_state = &state->conn_state; 3125 struct drm_display_mode *mode = &conn_state->mode; 3126 struct vop2 *vop2 = cstate->private; 3127 bool dclk_inv; 3128 u32 val; 3129 3130 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 3131 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3132 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3133 3134 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3135 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3136 1, false); 3137 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3138 RGB_MUX_SHIFT, cstate->crtc_id, false); 3139 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 3140 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3141 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3142 IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3143 } 3144 3145 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3146 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3147 1, false); 3148 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3149 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3150 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3151 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 3152 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3153 IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3154 } 3155 3156 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3157 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3158 1, false); 3159 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3160 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3161 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3162 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 3163 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3164 RK3562_MIPI_PIN_POL_SHIFT, val, false); 3165 } 3166 3167 return mode->crtc_clock; 3168 } 3169 3170 static void vop2_post_color_swap(struct display_state *state) 3171 { 3172 struct crtc_state *cstate = &state->crtc_state; 3173 struct connector_state *conn_state = &state->conn_state; 3174 struct vop2 *vop2 = cstate->private; 3175 u32 vp_offset = (cstate->crtc_id * 0x100); 3176 u32 output_type = conn_state->type; 3177 u32 data_swap = 0; 3178 3179 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 3180 data_swap = DSP_RB_SWAP; 3181 3182 if (vop2->version == VOP_VERSION_RK3588 && 3183 (output_type == DRM_MODE_CONNECTOR_HDMIA || 3184 output_type == DRM_MODE_CONNECTOR_eDP) && 3185 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 3186 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 3187 data_swap |= DSP_RG_SWAP; 3188 3189 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 3190 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 3191 } 3192 3193 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 3194 { 3195 int ret = 0; 3196 3197 if (parent->dev) 3198 ret = clk_set_parent(clk, parent); 3199 if (ret < 0) 3200 debug("failed to set %s as parent for %s\n", 3201 parent->dev->name, clk->dev->name); 3202 } 3203 3204 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 3205 { 3206 int ret = 0; 3207 3208 if (clk->dev) 3209 ret = clk_set_rate(clk, rate); 3210 if (ret < 0) 3211 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 3212 3213 return ret; 3214 } 3215 3216 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 3217 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 3218 int *dsc_cds_clk_div, u64 dclk_rate) 3219 { 3220 struct crtc_state *cstate = &state->crtc_state; 3221 3222 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 3223 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 3224 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 3225 3226 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 3227 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 3228 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 3229 } 3230 3231 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 3232 { 3233 struct crtc_state *cstate = &state->crtc_state; 3234 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 3235 struct drm_dsc_picture_parameter_set config_pps; 3236 const struct vop2_data *vop2_data = vop2->data; 3237 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3238 u32 *pps_val = (u32 *)&config_pps; 3239 u32 decoder_regs_offset = (dsc_id * 0x100); 3240 int i = 0; 3241 3242 memcpy(&config_pps, pps, sizeof(config_pps)); 3243 3244 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 3245 config_pps.pps_3 &= 0xf0; 3246 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 3247 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 3248 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 3249 } 3250 3251 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 3252 config_pps.rc_range_parameters[i] = 3253 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 3254 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 3255 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 3256 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 3257 } 3258 3259 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 3260 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 3261 } 3262 3263 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 3264 { 3265 struct connector_state *conn_state = &state->conn_state; 3266 struct drm_display_mode *mode = &conn_state->mode; 3267 struct crtc_state *cstate = &state->crtc_state; 3268 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3269 const struct vop2_data *vop2_data = vop2->data; 3270 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3271 bool mipi_ds_mode = false; 3272 u8 dsc_interface_mode = 0; 3273 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3274 u16 hdisplay = mode->crtc_hdisplay; 3275 u16 htotal = mode->crtc_htotal; 3276 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3277 u16 vdisplay = mode->crtc_vdisplay; 3278 u16 vtotal = mode->crtc_vtotal; 3279 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3280 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3281 u16 vact_end = vact_st + vdisplay; 3282 u32 ctrl_regs_offset = (dsc_id * 0x30); 3283 u32 decoder_regs_offset = (dsc_id * 0x100); 3284 int dsc_txp_clk_div = 0; 3285 int dsc_pxl_clk_div = 0; 3286 int dsc_cds_clk_div = 0; 3287 int val = 0; 3288 3289 if (!vop2->data->nr_dscs) { 3290 printf("Unsupported DSC\n"); 3291 return; 3292 } 3293 3294 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 3295 printf("DSC%d supported max slice is: %d, current is: %d\n", 3296 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 3297 3298 if (dsc_data->pd_id) { 3299 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 3300 printf("open dsc%d pd fail\n", dsc_id); 3301 } 3302 3303 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 3304 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 3305 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 3306 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 3307 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3308 dsc_interface_mode = VOP_DSC_IF_HDMI; 3309 } else { 3310 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 3311 if (mipi_ds_mode) 3312 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 3313 else 3314 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 3315 } 3316 3317 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3318 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3319 DSC_MAN_MODE_SHIFT, 0, false); 3320 else 3321 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3322 DSC_MAN_MODE_SHIFT, 1, false); 3323 3324 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 3325 3326 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 3327 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 3328 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 3329 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 3330 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 3331 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 3332 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 3333 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 3334 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3335 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 3336 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 3337 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 3338 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3339 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 3340 3341 if (!mipi_ds_mode) { 3342 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 3343 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 3344 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 3345 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 3346 u32 dly_num, dsc_cds_rate_mhz, val = 0; 3347 int k = 1; 3348 3349 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3350 k = 2; 3351 3352 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 3353 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 3354 3355 /* 3356 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 3357 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 3358 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 3359 * 3360 * HDMI: 3361 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 3362 * delay_line_num = 4 - BPP / 8 3363 * = (64 - target_bpp / 8) / 16 3364 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3365 * 3366 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 3367 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 3368 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3369 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 3370 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3371 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 3372 */ 3373 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 3374 dsc_cds_rate_mhz = dsc_cds_rate; 3375 dsc_hsync = hsync_len / 2; 3376 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 3377 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3378 } else { 3379 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 3380 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 3381 be16_to_cpu(cstate->pps.chunk_size); 3382 3383 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3384 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 3385 3386 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 3387 if (dsc_hsync < 8) 3388 dsc_hsync = 8; 3389 } 3390 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 3391 DSC_INIT_DLY_MODE_SHIFT, 0, false); 3392 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 3393 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 3394 3395 /* 3396 * htotal / dclk_core = dsc_htotal /cds_clk 3397 * 3398 * dclk_core = DCLK / (1 << dclk_core->div_val) 3399 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 3400 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 3401 * 3402 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 3403 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 3404 */ 3405 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 3406 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 3407 val = dsc_htotal << 16 | dsc_hsync; 3408 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 3409 DSC_HTOTAL_PW_SHIFT, val, false); 3410 3411 dsc_hact_st = hact_st / 2; 3412 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 3413 val = dsc_hact_end << 16 | dsc_hact_st; 3414 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 3415 DSC_HACT_ST_END_SHIFT, val, false); 3416 3417 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 3418 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 3419 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 3420 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 3421 } 3422 3423 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 3424 RST_DEASSERT_SHIFT, 1, false); 3425 udelay(10); 3426 3427 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 3428 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 3429 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3430 3431 vop2_load_pps(state, vop2, dsc_id); 3432 3433 val |= (1 << DSC_PPS_UPD_SHIFT); 3434 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3435 3436 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 3437 dsc_id, 3438 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 3439 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 3440 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 3441 } 3442 3443 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 3444 { 3445 struct crtc_state *cstate = &state->crtc_state; 3446 struct vop2 *vop2 = cstate->private; 3447 struct udevice *vp_dev, *dev; 3448 struct ofnode_phandle_args args; 3449 char vp_name[10]; 3450 int ret; 3451 3452 if (vop2->version != VOP_VERSION_RK3588) 3453 return false; 3454 3455 sprintf(vp_name, "port@%d", cstate->crtc_id); 3456 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 3457 debug("warn: can't get vp device\n"); 3458 return false; 3459 } 3460 3461 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 3462 0, &args); 3463 if (ret) { 3464 debug("assigned-clock-parents's node not define\n"); 3465 return false; 3466 } 3467 3468 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 3469 debug("warn: can't get clk device\n"); 3470 return false; 3471 } 3472 3473 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 3474 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 3475 if (clk_dev) 3476 *clk_dev = dev; 3477 return true; 3478 } 3479 3480 return false; 3481 } 3482 3483 static int rockchip_vop2_init(struct display_state *state) 3484 { 3485 struct crtc_state *cstate = &state->crtc_state; 3486 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 3487 struct connector_state *conn_state = &state->conn_state; 3488 struct drm_display_mode *mode = &conn_state->mode; 3489 struct vop2 *vop2 = cstate->private; 3490 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3491 u16 hdisplay = mode->crtc_hdisplay; 3492 u16 htotal = mode->crtc_htotal; 3493 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3494 u16 hact_end = hact_st + hdisplay; 3495 u16 vdisplay = mode->crtc_vdisplay; 3496 u16 vtotal = mode->crtc_vtotal; 3497 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3498 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3499 u16 vact_end = vact_st + vdisplay; 3500 bool yuv_overlay = false; 3501 u32 vp_offset = (cstate->crtc_id * 0x100); 3502 u32 line_flag_offset = (cstate->crtc_id * 4); 3503 u32 val, act_end; 3504 u8 dither_down_en = 0; 3505 u8 dither_down_mode = 0; 3506 u8 pre_dither_down_en = 0; 3507 u8 dclk_div_factor = 0; 3508 char output_type_name[30] = {0}; 3509 char dclk_name[9]; 3510 struct clk dclk; 3511 struct clk hdmi0_phy_pll; 3512 struct clk hdmi1_phy_pll; 3513 struct clk hdmi_phy_pll; 3514 struct udevice *disp_dev; 3515 unsigned long dclk_rate = 0; 3516 int ret; 3517 3518 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 3519 mode->crtc_hdisplay, mode->vdisplay, 3520 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 3521 mode->vrefresh, 3522 get_output_if_name(conn_state->output_if, output_type_name), 3523 cstate->crtc_id); 3524 3525 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 3526 cstate->splice_mode = true; 3527 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 3528 if (!cstate->splice_crtc_id) { 3529 printf("%s: Splice mode is unsupported by vp%d\n", 3530 __func__, cstate->crtc_id); 3531 return -EINVAL; 3532 } 3533 3534 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 3535 PORT_MERGE_EN_SHIFT, 1, false); 3536 } 3537 3538 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3539 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3540 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3541 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3542 3543 vop2_initial(vop2, state); 3544 if (vop2->version == VOP_VERSION_RK3588) 3545 dclk_rate = rk3588_vop2_if_cfg(state); 3546 else if (vop2->version == VOP_VERSION_RK3568) 3547 dclk_rate = rk3568_vop2_if_cfg(state); 3548 else if (vop2->version == VOP_VERSION_RK3528) 3549 dclk_rate = rk3528_vop2_if_cfg(state); 3550 else if (vop2->version == VOP_VERSION_RK3562) 3551 dclk_rate = rk3562_vop2_if_cfg(state); 3552 3553 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 3554 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 3555 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 3556 3557 vop2_post_color_swap(state); 3558 3559 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 3560 OUT_MODE_SHIFT, conn_state->output_mode, false); 3561 3562 switch (conn_state->bus_format) { 3563 case MEDIA_BUS_FMT_RGB565_1X16: 3564 dither_down_en = 1; 3565 dither_down_mode = RGB888_TO_RGB565; 3566 pre_dither_down_en = 1; 3567 break; 3568 case MEDIA_BUS_FMT_RGB666_1X18: 3569 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 3570 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 3571 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 3572 dither_down_en = 1; 3573 dither_down_mode = RGB888_TO_RGB666; 3574 pre_dither_down_en = 1; 3575 break; 3576 case MEDIA_BUS_FMT_YUV8_1X24: 3577 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 3578 dither_down_en = 0; 3579 pre_dither_down_en = 1; 3580 break; 3581 case MEDIA_BUS_FMT_YUV10_1X30: 3582 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 3583 dither_down_en = 0; 3584 pre_dither_down_en = 0; 3585 break; 3586 case MEDIA_BUS_FMT_RGB888_1X24: 3587 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 3588 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 3589 default: 3590 dither_down_en = 0; 3591 pre_dither_down_en = 1; 3592 break; 3593 } 3594 3595 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA) 3596 pre_dither_down_en = 0; 3597 else 3598 pre_dither_down_en = 1; 3599 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3600 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 3601 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3602 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 3603 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3604 DITHER_DOWN_MODE_SHIFT, dither_down_mode, false); 3605 3606 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 3607 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 3608 yuv_overlay, false); 3609 3610 cstate->yuv_overlay = yuv_overlay; 3611 3612 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 3613 (htotal << 16) | hsync_len); 3614 val = hact_st << 16; 3615 val |= hact_end; 3616 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 3617 val = vact_st << 16; 3618 val |= vact_end; 3619 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 3620 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 3621 u16 vact_st_f1 = vtotal + vact_st + 1; 3622 u16 vact_end_f1 = vact_st_f1 + vdisplay; 3623 3624 val = vact_st_f1 << 16 | vact_end_f1; 3625 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 3626 val); 3627 3628 val = vtotal << 16 | (vtotal + vsync_len); 3629 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 3630 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3631 INTERLACE_EN_SHIFT, 1, false); 3632 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3633 DSP_FILED_POL, 1, false); 3634 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3635 P2I_EN_SHIFT, 1, false); 3636 vtotal += vtotal + 1; 3637 act_end = vact_end_f1; 3638 } else { 3639 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3640 INTERLACE_EN_SHIFT, 0, false); 3641 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3642 P2I_EN_SHIFT, 0, false); 3643 act_end = vact_end; 3644 } 3645 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 3646 (vtotal << 16) | vsync_len); 3647 3648 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) { 3649 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 3650 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3651 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3652 CORE_DCLK_DIV_EN_SHIFT, 1, false); 3653 else 3654 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3655 CORE_DCLK_DIV_EN_SHIFT, 0, false); 3656 } 3657 3658 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 3659 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3660 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 3661 else 3662 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3663 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 3664 3665 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3666 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 3667 3668 if (yuv_overlay) 3669 val = 0x20010200; 3670 else 3671 val = 0; 3672 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 3673 if (cstate->splice_mode) { 3674 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3675 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 3676 yuv_overlay, false); 3677 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 3678 } 3679 3680 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3681 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 3682 3683 if (vp->xmirror_en) 3684 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3685 DSP_X_MIR_EN_SHIFT, 1, false); 3686 3687 vop2_tv_config_update(state, vop2); 3688 vop2_post_config(state, vop2); 3689 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 3690 vop3_post_config(state, vop2); 3691 3692 if (cstate->dsc_enable) { 3693 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3694 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 3695 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 3696 } else { 3697 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 3698 } 3699 } 3700 3701 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3702 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 3703 if (ret) { 3704 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 3705 return ret; 3706 } 3707 3708 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 3709 if (!ret) { 3710 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 3711 if (ret) 3712 debug("%s: hdmi0_phy_pll may not define\n", __func__); 3713 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 3714 if (ret) 3715 debug("%s: hdmi1_phy_pll may not define\n", __func__); 3716 } else { 3717 hdmi0_phy_pll.dev = NULL; 3718 hdmi1_phy_pll.dev = NULL; 3719 debug("%s: Faile to find display-subsystem node\n", __func__); 3720 } 3721 3722 if (vop2->version == VOP_VERSION_RK3528) { 3723 struct ofnode_phandle_args args; 3724 3725 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 3726 "#clock-cells", 0, 0, &args); 3727 if (!ret) { 3728 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 3729 if (ret) { 3730 debug("warn: can't get clk device\n"); 3731 return ret; 3732 } 3733 } else { 3734 debug("assigned-clock-parents's node not define\n"); 3735 } 3736 } 3737 3738 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 3739 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 3740 vop2_clk_set_parent(&dclk, &hdmi0_phy_pll); 3741 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 3742 vop2_clk_set_parent(&dclk, &hdmi1_phy_pll); 3743 3744 /* 3745 * uboot clk driver won't set dclk parent's rate when use 3746 * hdmi phypll as dclk source. 3747 * So set dclk rate is meaningless. Set hdmi phypll rate 3748 * directly. 3749 */ 3750 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 3751 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000); 3752 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 3753 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000); 3754 } else { 3755 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 3756 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3757 } else { 3758 /* 3759 * For RK3528, the path of CVBS output is like: 3760 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 3761 * The vop2 dclk should be four times crtc_clock for CVBS sampling 3762 * clock needs. 3763 */ 3764 if (vop2->version == VOP_VERSION_RK3528 && 3765 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3766 ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000); 3767 else 3768 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3769 } 3770 } 3771 } else { 3772 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 3773 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3774 else 3775 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3776 } 3777 3778 if (IS_ERR_VALUE(ret)) { 3779 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 3780 __func__, cstate->crtc_id, dclk_rate, ret); 3781 return ret; 3782 } else { 3783 dclk_div_factor = mode->clock / dclk_rate; 3784 if (vop2->version == VOP_VERSION_RK3528 && 3785 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3786 mode->crtc_clock = ret / 4 / 1000; 3787 else 3788 mode->crtc_clock = ret * dclk_div_factor / 1000; 3789 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 3790 } 3791 3792 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3793 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 3794 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3795 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 3796 3797 return 0; 3798 } 3799 3800 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 3801 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 3802 uint32_t dst_h) 3803 { 3804 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 3805 uint16_t hscl_filter_mode, vscl_filter_mode; 3806 uint8_t xgt2 = 0, xgt4 = 0; 3807 uint8_t ygt2 = 0, ygt4 = 0; 3808 uint32_t xfac = 0, yfac = 0; 3809 u32 win_offset = win->reg_offset; 3810 bool xgt_en = false; 3811 bool xavg_en = false; 3812 3813 if (is_vop3(vop2)) { 3814 if (src_w >= (4 * dst_w)) { 3815 xgt4 = 1; 3816 src_w >>= 2; 3817 } else if (src_w >= (2 * dst_w)) { 3818 xgt2 = 1; 3819 src_w >>= 1; 3820 } 3821 } 3822 3823 if (src_h >= (4 * dst_h)) { 3824 ygt4 = 1; 3825 src_h >>= 2; 3826 } else if (src_h >= (2 * dst_h)) { 3827 ygt2 = 1; 3828 src_h >>= 1; 3829 } 3830 3831 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 3832 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 3833 3834 if (yrgb_hor_scl_mode == SCALE_UP) 3835 hscl_filter_mode = win->hsu_filter_mode; 3836 else 3837 hscl_filter_mode = win->hsd_filter_mode; 3838 3839 if (yrgb_ver_scl_mode == SCALE_UP) 3840 vscl_filter_mode = win->vsu_filter_mode; 3841 else 3842 vscl_filter_mode = win->vsd_filter_mode; 3843 3844 /* 3845 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 3846 * at scale down mode 3847 */ 3848 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 3849 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 3850 dst_w += 1; 3851 } 3852 3853 if (is_vop3(vop2)) { 3854 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 3855 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 3856 3857 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 3858 xavg_en = xgt2 || xgt4; 3859 else 3860 xgt_en = xgt2 || xgt4; 3861 } else { 3862 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 3863 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 3864 } 3865 3866 if (win->type == CLUSTER_LAYER) { 3867 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 3868 yfac << 16 | xfac); 3869 3870 if (is_vop3(vop2)) { 3871 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3872 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 3873 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3874 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 3875 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3876 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3877 3878 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3879 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3880 yrgb_hor_scl_mode, false); 3881 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3882 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3883 yrgb_ver_scl_mode, false); 3884 } else { 3885 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3886 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3887 yrgb_hor_scl_mode, false); 3888 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3889 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3890 yrgb_ver_scl_mode, false); 3891 } 3892 3893 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 3894 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3895 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 3896 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3897 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 3898 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3899 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 3900 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3901 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 3902 } else { 3903 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3904 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 3905 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3906 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 3907 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3908 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 3909 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3910 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 3911 } 3912 } else { 3913 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 3914 yfac << 16 | xfac); 3915 3916 if (is_vop3(vop2)) { 3917 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3918 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 3919 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3920 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 3921 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3922 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3923 } 3924 3925 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3926 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 3927 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3928 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 3929 3930 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3931 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 3932 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3933 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 3934 3935 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3936 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 3937 hscl_filter_mode, false); 3938 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3939 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 3940 vscl_filter_mode, false); 3941 } 3942 } 3943 3944 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 3945 { 3946 u32 win_offset = win->reg_offset; 3947 3948 if (win->type == CLUSTER_LAYER) { 3949 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 3950 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 3951 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 3952 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3953 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 3954 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3955 } else { 3956 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 3957 ESMART_AXI_ID_SHIFT, win->axi_id, false); 3958 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 3959 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3960 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 3961 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3962 } 3963 } 3964 3965 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 3966 { 3967 struct crtc_state *cstate = &state->crtc_state; 3968 struct connector_state *conn_state = &state->conn_state; 3969 struct drm_display_mode *mode = &conn_state->mode; 3970 struct vop2 *vop2 = cstate->private; 3971 int src_w = cstate->src_rect.w; 3972 int src_h = cstate->src_rect.h; 3973 int crtc_x = cstate->crtc_rect.x; 3974 int crtc_y = cstate->crtc_rect.y; 3975 int crtc_w = cstate->crtc_rect.w; 3976 int crtc_h = cstate->crtc_rect.h; 3977 int xvir = cstate->xvir; 3978 int y_mirror = 0; 3979 int csc_mode; 3980 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 3981 /* offset of the right window in splice mode */ 3982 u32 splice_pixel_offset = 0; 3983 u32 splice_yrgb_offset = 0; 3984 u32 win_offset = win->reg_offset; 3985 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3986 3987 if (win->splice_mode_right) { 3988 src_w = cstate->right_src_rect.w; 3989 src_h = cstate->right_src_rect.h; 3990 crtc_x = cstate->right_crtc_rect.x; 3991 crtc_y = cstate->right_crtc_rect.y; 3992 crtc_w = cstate->right_crtc_rect.w; 3993 crtc_h = cstate->right_crtc_rect.h; 3994 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 3995 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 3996 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3997 } 3998 3999 act_info = (src_h - 1) << 16; 4000 act_info |= (src_w - 1) & 0xffff; 4001 4002 dsp_info = (crtc_h - 1) << 16; 4003 dsp_info |= (crtc_w - 1) & 0xffff; 4004 4005 dsp_stx = crtc_x; 4006 dsp_sty = crtc_y; 4007 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 4008 4009 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 4010 y_mirror = 1; 4011 else 4012 y_mirror = 0; 4013 4014 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 4015 4016 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 4017 vop2->version == VOP_VERSION_RK3562) 4018 vop2_axi_config(vop2, win); 4019 4020 if (y_mirror) 4021 printf("WARN: y mirror is unsupported by cluster window\n"); 4022 4023 /* rk3588 should set half_blocK_en to 1 in line and tile mode */ 4024 if (vop2->version == VOP_VERSION_RK3588) 4025 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 4026 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 4027 4028 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 4029 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4030 false); 4031 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 4032 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 4033 cstate->dma_addr + splice_yrgb_offset); 4034 4035 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 4036 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 4037 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 4038 4039 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 4040 4041 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4042 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 4043 CLUSTER_RGB2YUV_EN_SHIFT, 4044 is_yuv_output(conn_state->bus_format), false); 4045 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 4046 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 4047 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 4048 4049 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4050 } 4051 4052 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 4053 { 4054 struct crtc_state *cstate = &state->crtc_state; 4055 struct connector_state *conn_state = &state->conn_state; 4056 struct drm_display_mode *mode = &conn_state->mode; 4057 struct vop2 *vop2 = cstate->private; 4058 int src_w = cstate->src_rect.w; 4059 int src_h = cstate->src_rect.h; 4060 int crtc_x = cstate->crtc_rect.x; 4061 int crtc_y = cstate->crtc_rect.y; 4062 int crtc_w = cstate->crtc_rect.w; 4063 int crtc_h = cstate->crtc_rect.h; 4064 int xvir = cstate->xvir; 4065 int y_mirror = 0; 4066 int csc_mode; 4067 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 4068 /* offset of the right window in splice mode */ 4069 u32 splice_pixel_offset = 0; 4070 u32 splice_yrgb_offset = 0; 4071 u32 win_offset = win->reg_offset; 4072 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4073 4074 if (win->splice_mode_right) { 4075 src_w = cstate->right_src_rect.w; 4076 src_h = cstate->right_src_rect.h; 4077 crtc_x = cstate->right_crtc_rect.x; 4078 crtc_y = cstate->right_crtc_rect.y; 4079 crtc_w = cstate->right_crtc_rect.w; 4080 crtc_h = cstate->right_crtc_rect.h; 4081 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 4082 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 4083 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4084 } 4085 4086 /* 4087 * This is workaround solution for IC design: 4088 * esmart can't support scale down when actual_w % 16 == 1. 4089 */ 4090 if (src_w > crtc_w && (src_w & 0xf) == 1) { 4091 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 4092 src_w -= 1; 4093 } 4094 4095 act_info = (src_h - 1) << 16; 4096 act_info |= (src_w - 1) & 0xffff; 4097 4098 dsp_info = (crtc_h - 1) << 16; 4099 dsp_info |= (crtc_w - 1) & 0xffff; 4100 4101 dsp_stx = crtc_x; 4102 dsp_sty = crtc_y; 4103 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 4104 4105 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 4106 y_mirror = 1; 4107 else 4108 y_mirror = 0; 4109 4110 if (is_vop3(vop2)) 4111 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK, 4112 ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false); 4113 4114 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 4115 4116 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 4117 vop2->version == VOP_VERSION_RK3562) 4118 vop2_axi_config(vop2, win); 4119 4120 if (y_mirror) 4121 cstate->dma_addr += (src_h - 1) * xvir * 4; 4122 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 4123 YMIRROR_EN_SHIFT, y_mirror, false); 4124 4125 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4126 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4127 false); 4128 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 4129 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 4130 cstate->dma_addr + splice_yrgb_offset); 4131 4132 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 4133 act_info); 4134 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 4135 dsp_info); 4136 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 4137 4138 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 4139 WIN_EN_SHIFT, 1, false); 4140 4141 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4142 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 4143 RGB2YUV_EN_SHIFT, 4144 is_yuv_output(conn_state->bus_format), false); 4145 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 4146 CSC_MODE_SHIFT, csc_mode, false); 4147 4148 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4149 } 4150 4151 static void vop2_calc_display_rect_for_splice(struct display_state *state) 4152 { 4153 struct crtc_state *cstate = &state->crtc_state; 4154 struct connector_state *conn_state = &state->conn_state; 4155 struct drm_display_mode *mode = &conn_state->mode; 4156 struct display_rect *src_rect = &cstate->src_rect; 4157 struct display_rect *dst_rect = &cstate->crtc_rect; 4158 struct display_rect left_src, left_dst, right_src, right_dst; 4159 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 4160 int left_src_w, left_dst_w, right_dst_w; 4161 4162 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 4163 if (left_dst_w < 0) 4164 left_dst_w = 0; 4165 right_dst_w = dst_rect->w - left_dst_w; 4166 4167 if (!right_dst_w) 4168 left_src_w = src_rect->w; 4169 else 4170 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 4171 4172 left_src.x = src_rect->x; 4173 left_src.w = left_src_w; 4174 left_dst.x = dst_rect->x; 4175 left_dst.w = left_dst_w; 4176 right_src.x = left_src.x + left_src.w; 4177 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 4178 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 4179 right_dst.w = right_dst_w; 4180 4181 left_src.y = src_rect->y; 4182 left_src.h = src_rect->h; 4183 left_dst.y = dst_rect->y; 4184 left_dst.h = dst_rect->h; 4185 right_src.y = src_rect->y; 4186 right_src.h = src_rect->h; 4187 right_dst.y = dst_rect->y; 4188 right_dst.h = dst_rect->h; 4189 4190 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 4191 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 4192 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 4193 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 4194 } 4195 4196 static int rockchip_vop2_set_plane(struct display_state *state) 4197 { 4198 struct crtc_state *cstate = &state->crtc_state; 4199 struct vop2 *vop2 = cstate->private; 4200 struct vop2_win_data *win_data; 4201 struct vop2_win_data *splice_win_data; 4202 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4203 char plane_name[10] = {0}; 4204 4205 if (cstate->crtc_rect.w > cstate->max_output.width) { 4206 printf("ERROR: output w[%d] exceeded max width[%d]\n", 4207 cstate->crtc_rect.w, cstate->max_output.width); 4208 return -EINVAL; 4209 } 4210 4211 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4212 if (!win_data) { 4213 printf("invalid win id %d\n", primary_plane_id); 4214 return -ENODEV; 4215 } 4216 4217 /* ignore some plane register according vop3 esmart lb mode */ 4218 if (vop3_ignore_plane(vop2, win_data)) 4219 return -EACCES; 4220 4221 if (vop2->version == VOP_VERSION_RK3588) { 4222 if (vop2_power_domain_on(vop2, win_data->pd_id)) 4223 printf("open vp%d plane pd fail\n", cstate->crtc_id); 4224 } 4225 4226 if (cstate->splice_mode) { 4227 if (win_data->splice_win_id) { 4228 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 4229 splice_win_data->splice_mode_right = true; 4230 4231 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 4232 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 4233 4234 vop2_calc_display_rect_for_splice(state); 4235 if (win_data->type == CLUSTER_LAYER) 4236 vop2_set_cluster_win(state, splice_win_data); 4237 else 4238 vop2_set_smart_win(state, splice_win_data); 4239 } else { 4240 printf("ERROR: splice mode is unsupported by plane %s\n", 4241 get_plane_name(primary_plane_id, plane_name)); 4242 return -EINVAL; 4243 } 4244 } 4245 4246 if (win_data->type == CLUSTER_LAYER) 4247 vop2_set_cluster_win(state, win_data); 4248 else 4249 vop2_set_smart_win(state, win_data); 4250 4251 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 4252 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 4253 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 4254 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 4255 cstate->dma_addr); 4256 4257 return 0; 4258 } 4259 4260 static int rockchip_vop2_prepare(struct display_state *state) 4261 { 4262 return 0; 4263 } 4264 4265 static void vop2_dsc_cfg_done(struct display_state *state) 4266 { 4267 struct connector_state *conn_state = &state->conn_state; 4268 struct crtc_state *cstate = &state->crtc_state; 4269 struct vop2 *vop2 = cstate->private; 4270 u8 dsc_id = cstate->dsc_id; 4271 u32 ctrl_regs_offset = (dsc_id * 0x30); 4272 4273 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4274 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 4275 DSC_CFG_DONE_SHIFT, 1, false); 4276 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 4277 DSC_CFG_DONE_SHIFT, 1, false); 4278 } else { 4279 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 4280 DSC_CFG_DONE_SHIFT, 1, false); 4281 } 4282 } 4283 4284 static int rockchip_vop2_enable(struct display_state *state) 4285 { 4286 struct crtc_state *cstate = &state->crtc_state; 4287 struct vop2 *vop2 = cstate->private; 4288 u32 vp_offset = (cstate->crtc_id * 0x100); 4289 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4290 4291 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4292 STANDBY_EN_SHIFT, 0, false); 4293 4294 if (cstate->splice_mode) 4295 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4296 4297 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4298 4299 if (cstate->dsc_enable) 4300 vop2_dsc_cfg_done(state); 4301 4302 return 0; 4303 } 4304 4305 static int rockchip_vop2_disable(struct display_state *state) 4306 { 4307 struct crtc_state *cstate = &state->crtc_state; 4308 struct vop2 *vop2 = cstate->private; 4309 u32 vp_offset = (cstate->crtc_id * 0x100); 4310 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4311 4312 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4313 STANDBY_EN_SHIFT, 1, false); 4314 4315 if (cstate->splice_mode) 4316 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4317 4318 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4319 4320 return 0; 4321 } 4322 4323 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 4324 { 4325 struct crtc_state *cstate = &state->crtc_state; 4326 struct vop2 *vop2 = cstate->private; 4327 int i = 0; 4328 int correct_cursor_plane = -1; 4329 int plane_type = -1; 4330 4331 if (cursor_plane < 0) 4332 return -1; 4333 4334 if (plane_mask & (1 << cursor_plane)) 4335 return cursor_plane; 4336 4337 /* Get current cursor plane type */ 4338 for (i = 0; i < vop2->data->nr_layers; i++) { 4339 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 4340 plane_type = vop2->data->plane_table[i].plane_type; 4341 break; 4342 } 4343 } 4344 4345 /* Get the other same plane type plane id */ 4346 for (i = 0; i < vop2->data->nr_layers; i++) { 4347 if (vop2->data->plane_table[i].plane_type == plane_type && 4348 vop2->data->plane_table[i].plane_id != cursor_plane) { 4349 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 4350 break; 4351 } 4352 } 4353 4354 /* To check whether the new correct_cursor_plane is attach to current vp */ 4355 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 4356 printf("error: faild to find correct plane as cursor plane\n"); 4357 return -1; 4358 } 4359 4360 printf("vp%d adjust cursor plane from %d to %d\n", 4361 cstate->crtc_id, cursor_plane, correct_cursor_plane); 4362 4363 return correct_cursor_plane; 4364 } 4365 4366 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 4367 { 4368 struct crtc_state *cstate = &state->crtc_state; 4369 struct vop2 *vop2 = cstate->private; 4370 ofnode vp_node; 4371 struct device_node *port_parent_node = cstate->ports_node; 4372 static bool vop_fix_dts; 4373 const char *path; 4374 u32 plane_mask = 0; 4375 int vp_id = 0; 4376 int cursor_plane_id = -1; 4377 4378 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 4379 return 0; 4380 4381 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 4382 path = vp_node.np->full_name; 4383 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 4384 4385 if (cstate->crtc->assign_plane) 4386 continue; 4387 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 4388 cstate->crtc->vps[vp_id].cursor_plane); 4389 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 4390 vp_id, plane_mask, 4391 vop2->vp_plane_mask[vp_id].primary_plane_id, 4392 cursor_plane_id); 4393 4394 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 4395 plane_mask, 1); 4396 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 4397 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 4398 if (cursor_plane_id >= 0) 4399 do_fixup_by_path_u32(blob, path, "cursor-win-id", 4400 cursor_plane_id, 1); 4401 vp_id++; 4402 } 4403 4404 vop_fix_dts = true; 4405 4406 return 0; 4407 } 4408 4409 static int rockchip_vop2_check(struct display_state *state) 4410 { 4411 struct crtc_state *cstate = &state->crtc_state; 4412 struct rockchip_crtc *crtc = cstate->crtc; 4413 4414 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 4415 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 4416 return -ENOTSUPP; 4417 } 4418 4419 if (cstate->splice_mode) { 4420 crtc->splice_mode = true; 4421 crtc->splice_crtc_id = cstate->splice_crtc_id; 4422 } 4423 4424 return 0; 4425 } 4426 4427 static int rockchip_vop2_mode_valid(struct display_state *state) 4428 { 4429 struct connector_state *conn_state = &state->conn_state; 4430 struct crtc_state *cstate = &state->crtc_state; 4431 struct drm_display_mode *mode = &conn_state->mode; 4432 struct videomode vm; 4433 4434 drm_display_mode_to_videomode(mode, &vm); 4435 4436 if (vm.hactive < 32 || vm.vactive < 32 || 4437 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 4438 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 4439 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 4440 return -EINVAL; 4441 } 4442 4443 return 0; 4444 } 4445 4446 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 4447 4448 static int rockchip_vop2_plane_check(struct display_state *state) 4449 { 4450 struct crtc_state *cstate = &state->crtc_state; 4451 struct vop2 *vop2 = cstate->private; 4452 struct display_rect *src = &cstate->src_rect; 4453 struct display_rect *dst = &cstate->crtc_rect; 4454 struct vop2_win_data *win_data; 4455 int min_scale, max_scale; 4456 int hscale, vscale; 4457 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4458 4459 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4460 if (!win_data) { 4461 printf("ERROR: invalid win id %d\n", primary_plane_id); 4462 return -ENODEV; 4463 } 4464 4465 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 4466 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 4467 4468 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 4469 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 4470 if (hscale < 0 || vscale < 0) { 4471 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 4472 return -ERANGE; 4473 } 4474 4475 return 0; 4476 } 4477 4478 static int rockchip_vop2_regs_dump(struct display_state *state) 4479 { 4480 struct crtc_state *cstate = &state->crtc_state; 4481 struct vop2 *vop2 = cstate->private; 4482 const struct vop2_data *vop2_data = vop2->data; 4483 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 4484 u32 n, i, j; 4485 u32 base; 4486 4487 if (!cstate->crtc->active) 4488 return -EINVAL; 4489 4490 n = vop2_data->dump_regs_size; 4491 for (i = 0; i < n; i++) { 4492 base = regs[i].offset; 4493 printf("\n%s:\n", regs[i].name); 4494 for (j = 0; j < 68;) { 4495 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 4496 vop2_readl(vop2, base + (4 * j)), 4497 vop2_readl(vop2, base + (4 * (j + 1))), 4498 vop2_readl(vop2, base + (4 * (j + 2))), 4499 vop2_readl(vop2, base + (4 * (j + 3)))); 4500 j += 4; 4501 } 4502 } 4503 4504 return 0; 4505 } 4506 4507 static int rockchip_vop2_active_regs_dump(struct display_state *state) 4508 { 4509 struct crtc_state *cstate = &state->crtc_state; 4510 struct vop2 *vop2 = cstate->private; 4511 const struct vop2_data *vop2_data = vop2->data; 4512 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 4513 u32 n, i, j; 4514 u32 base; 4515 bool enable_state; 4516 4517 if (!cstate->crtc->active) 4518 return -EINVAL; 4519 4520 n = vop2_data->dump_regs_size; 4521 for (i = 0; i < n; i++) { 4522 if (regs[i].state_mask) { 4523 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 4524 regs[i].state_mask; 4525 if (enable_state != regs[i].enable_state) 4526 continue; 4527 } 4528 4529 base = regs[i].offset; 4530 printf("\n%s:\n", regs[i].name); 4531 for (j = 0; j < 68;) { 4532 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 4533 vop2_readl(vop2, base + (4 * j)), 4534 vop2_readl(vop2, base + (4 * (j + 1))), 4535 vop2_readl(vop2, base + (4 * (j + 2))), 4536 vop2_readl(vop2, base + (4 * (j + 3)))); 4537 j += 4; 4538 } 4539 } 4540 4541 return 0; 4542 } 4543 4544 static struct vop2_dump_regs rk3528_dump_regs[] = { 4545 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 4546 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 4547 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 4548 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4549 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 4550 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4551 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 4552 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 4553 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 4554 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 4555 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 4556 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 4557 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 4558 }; 4559 4560 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4561 ROCKCHIP_VOP2_ESMART0, 4562 ROCKCHIP_VOP2_ESMART1, 4563 ROCKCHIP_VOP2_ESMART2, 4564 ROCKCHIP_VOP2_ESMART3, 4565 }; 4566 4567 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4568 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4569 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4570 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4571 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4572 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4573 }; 4574 4575 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4576 { /* one display policy for hdmi */ 4577 {/* main display */ 4578 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4579 .attached_layers_nr = 4, 4580 .attached_layers = { 4581 ROCKCHIP_VOP2_CLUSTER0, 4582 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 4583 }, 4584 }, 4585 {/* second display */}, 4586 {/* third display */}, 4587 {/* fourth display */}, 4588 }, 4589 4590 { /* two display policy */ 4591 {/* main display */ 4592 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4593 .attached_layers_nr = 3, 4594 .attached_layers = { 4595 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4596 }, 4597 }, 4598 4599 {/* second display */ 4600 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4601 .attached_layers_nr = 2, 4602 .attached_layers = { 4603 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4604 }, 4605 }, 4606 {/* third display */}, 4607 {/* fourth display */}, 4608 }, 4609 4610 { /* one display policy for cvbs */ 4611 {/* main display */ 4612 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4613 .attached_layers_nr = 2, 4614 .attached_layers = { 4615 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4616 }, 4617 }, 4618 {/* second display */}, 4619 {/* third display */}, 4620 {/* fourth display */}, 4621 }, 4622 4623 {/* reserved */}, 4624 }; 4625 4626 static struct vop2_win_data rk3528_win_data[5] = { 4627 { 4628 .name = "Esmart0", 4629 .phys_id = ROCKCHIP_VOP2_ESMART0, 4630 .type = ESMART_LAYER, 4631 .win_sel_port_offset = 8, 4632 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 4633 .reg_offset = 0, 4634 .axi_id = 0, 4635 .axi_yrgb_id = 0x06, 4636 .axi_uv_id = 0x07, 4637 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4638 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4639 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4640 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4641 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4642 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4643 .max_upscale_factor = 8, 4644 .max_downscale_factor = 8, 4645 }, 4646 4647 { 4648 .name = "Esmart1", 4649 .phys_id = ROCKCHIP_VOP2_ESMART1, 4650 .type = ESMART_LAYER, 4651 .win_sel_port_offset = 10, 4652 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 4653 .reg_offset = 0x200, 4654 .axi_id = 0, 4655 .axi_yrgb_id = 0x08, 4656 .axi_uv_id = 0x09, 4657 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4658 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4659 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4660 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4661 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4662 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4663 .max_upscale_factor = 8, 4664 .max_downscale_factor = 8, 4665 }, 4666 4667 { 4668 .name = "Esmart2", 4669 .phys_id = ROCKCHIP_VOP2_ESMART2, 4670 .type = ESMART_LAYER, 4671 .win_sel_port_offset = 12, 4672 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 4673 .reg_offset = 0x400, 4674 .axi_id = 0, 4675 .axi_yrgb_id = 0x0a, 4676 .axi_uv_id = 0x0b, 4677 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4678 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4679 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4680 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4681 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4682 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4683 .max_upscale_factor = 8, 4684 .max_downscale_factor = 8, 4685 }, 4686 4687 { 4688 .name = "Esmart3", 4689 .phys_id = ROCKCHIP_VOP2_ESMART3, 4690 .type = ESMART_LAYER, 4691 .win_sel_port_offset = 14, 4692 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 4693 .reg_offset = 0x600, 4694 .axi_id = 0, 4695 .axi_yrgb_id = 0x0c, 4696 .axi_uv_id = 0x0d, 4697 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4698 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4699 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4700 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4701 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4702 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4703 .max_upscale_factor = 8, 4704 .max_downscale_factor = 8, 4705 }, 4706 4707 { 4708 .name = "Cluster0", 4709 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4710 .type = CLUSTER_LAYER, 4711 .win_sel_port_offset = 0, 4712 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 4713 .reg_offset = 0, 4714 .axi_id = 0, 4715 .axi_yrgb_id = 0x02, 4716 .axi_uv_id = 0x03, 4717 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4718 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4719 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4720 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4721 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4722 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4723 .max_upscale_factor = 8, 4724 .max_downscale_factor = 8, 4725 }, 4726 }; 4727 4728 static struct vop2_vp_data rk3528_vp_data[2] = { 4729 { 4730 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 4731 VOP_FEATURE_POST_CSC, 4732 .max_output = {4096, 4096}, 4733 .layer_mix_dly = 6, 4734 .hdr_mix_dly = 2, 4735 .win_dly = 8, 4736 }, 4737 { 4738 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4739 .max_output = {1920, 1080}, 4740 .layer_mix_dly = 2, 4741 .hdr_mix_dly = 0, 4742 .win_dly = 8, 4743 }, 4744 }; 4745 4746 const struct vop2_data rk3528_vop = { 4747 .version = VOP_VERSION_RK3528, 4748 .nr_vps = 2, 4749 .vp_data = rk3528_vp_data, 4750 .win_data = rk3528_win_data, 4751 .plane_mask = rk3528_vp_plane_mask[0], 4752 .plane_table = rk3528_plane_table, 4753 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 4754 .nr_layers = 5, 4755 .nr_mixers = 3, 4756 .nr_gammas = 2, 4757 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 4758 .dump_regs = rk3528_dump_regs, 4759 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 4760 }; 4761 4762 static struct vop2_dump_regs rk3562_dump_regs[] = { 4763 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 4764 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 4765 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 4766 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4767 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 4768 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4769 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 4770 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 4771 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 4772 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 4773 }; 4774 4775 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4776 ROCKCHIP_VOP2_ESMART0, 4777 ROCKCHIP_VOP2_ESMART1, 4778 ROCKCHIP_VOP2_ESMART2, 4779 ROCKCHIP_VOP2_ESMART3, 4780 }; 4781 4782 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4783 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4784 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4785 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4786 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4787 }; 4788 4789 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4790 { /* one display policy for hdmi */ 4791 {/* main display */ 4792 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4793 .attached_layers_nr = 4, 4794 .attached_layers = { 4795 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 4796 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4797 }, 4798 }, 4799 {/* second display */}, 4800 {/* third display */}, 4801 {/* fourth display */}, 4802 }, 4803 4804 { /* two display policy */ 4805 {/* main display */ 4806 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4807 .attached_layers_nr = 2, 4808 .attached_layers = { 4809 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4810 }, 4811 }, 4812 4813 {/* second display */ 4814 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 4815 .attached_layers_nr = 2, 4816 .attached_layers = { 4817 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4818 }, 4819 }, 4820 {/* third display */}, 4821 {/* fourth display */}, 4822 }, 4823 4824 {/* reserved */}, 4825 }; 4826 4827 static struct vop2_win_data rk3562_win_data[4] = { 4828 { 4829 .name = "Esmart0", 4830 .phys_id = ROCKCHIP_VOP2_ESMART0, 4831 .type = ESMART_LAYER, 4832 .win_sel_port_offset = 8, 4833 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 4834 .reg_offset = 0, 4835 .axi_id = 0, 4836 .axi_yrgb_id = 0x02, 4837 .axi_uv_id = 0x03, 4838 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4839 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4840 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4841 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4842 .max_upscale_factor = 8, 4843 .max_downscale_factor = 8, 4844 }, 4845 4846 { 4847 .name = "Esmart1", 4848 .phys_id = ROCKCHIP_VOP2_ESMART1, 4849 .type = ESMART_LAYER, 4850 .win_sel_port_offset = 10, 4851 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 4852 .reg_offset = 0x200, 4853 .axi_id = 0, 4854 .axi_yrgb_id = 0x04, 4855 .axi_uv_id = 0x05, 4856 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4857 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4858 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4859 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4860 .max_upscale_factor = 8, 4861 .max_downscale_factor = 8, 4862 }, 4863 4864 { 4865 .name = "Esmart2", 4866 .phys_id = ROCKCHIP_VOP2_ESMART2, 4867 .type = ESMART_LAYER, 4868 .win_sel_port_offset = 12, 4869 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 4870 .reg_offset = 0x400, 4871 .axi_id = 0, 4872 .axi_yrgb_id = 0x06, 4873 .axi_uv_id = 0x07, 4874 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4875 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4876 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4877 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4878 .max_upscale_factor = 8, 4879 .max_downscale_factor = 8, 4880 }, 4881 4882 { 4883 .name = "Esmart3", 4884 .phys_id = ROCKCHIP_VOP2_ESMART3, 4885 .type = ESMART_LAYER, 4886 .win_sel_port_offset = 14, 4887 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 4888 .reg_offset = 0x600, 4889 .axi_id = 0, 4890 .axi_yrgb_id = 0x08, 4891 .axi_uv_id = 0x0d, 4892 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4893 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4894 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4895 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4896 .max_upscale_factor = 8, 4897 .max_downscale_factor = 8, 4898 }, 4899 }; 4900 4901 static struct vop2_vp_data rk3562_vp_data[2] = { 4902 { 4903 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4904 .max_output = {2048, 4096}, 4905 .win_dly = 8, 4906 .layer_mix_dly = 8, 4907 }, 4908 { 4909 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4910 .max_output = {2048, 1080}, 4911 .win_dly = 8, 4912 .layer_mix_dly = 8, 4913 }, 4914 }; 4915 4916 const struct vop2_data rk3562_vop = { 4917 .version = VOP_VERSION_RK3562, 4918 .nr_vps = 2, 4919 .vp_data = rk3562_vp_data, 4920 .win_data = rk3562_win_data, 4921 .plane_mask = rk3562_vp_plane_mask[0], 4922 .plane_table = rk3562_plane_table, 4923 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 4924 .nr_layers = 4, 4925 .nr_mixers = 3, 4926 .nr_gammas = 2, 4927 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 4928 .dump_regs = rk3562_dump_regs, 4929 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 4930 }; 4931 4932 static struct vop2_dump_regs rk3568_dump_regs[] = { 4933 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 4934 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 4935 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4936 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4937 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 4938 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 4939 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 4940 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 4941 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 4942 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 4943 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 4944 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 4945 }; 4946 4947 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4948 ROCKCHIP_VOP2_SMART0, 4949 ROCKCHIP_VOP2_SMART1, 4950 ROCKCHIP_VOP2_ESMART0, 4951 ROCKCHIP_VOP2_ESMART1, 4952 }; 4953 4954 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4955 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4956 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 4957 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4958 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4959 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4960 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4961 }; 4962 4963 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4964 { /* one display policy */ 4965 {/* main display */ 4966 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4967 .attached_layers_nr = 6, 4968 .attached_layers = { 4969 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 4970 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4971 }, 4972 }, 4973 {/* second display */}, 4974 {/* third display */}, 4975 {/* fourth display */}, 4976 }, 4977 4978 { /* two display policy */ 4979 {/* main display */ 4980 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4981 .attached_layers_nr = 3, 4982 .attached_layers = { 4983 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 4984 }, 4985 }, 4986 4987 {/* second display */ 4988 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 4989 .attached_layers_nr = 3, 4990 .attached_layers = { 4991 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4992 }, 4993 }, 4994 {/* third display */}, 4995 {/* fourth display */}, 4996 }, 4997 4998 { /* three display policy */ 4999 {/* main display */ 5000 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 5001 .attached_layers_nr = 3, 5002 .attached_layers = { 5003 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 5004 }, 5005 }, 5006 5007 {/* second display */ 5008 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 5009 .attached_layers_nr = 2, 5010 .attached_layers = { 5011 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 5012 }, 5013 }, 5014 5015 {/* third display */ 5016 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 5017 .attached_layers_nr = 1, 5018 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 5019 }, 5020 5021 {/* fourth display */}, 5022 }, 5023 5024 {/* reserved for four display policy */}, 5025 }; 5026 5027 static struct vop2_win_data rk3568_win_data[6] = { 5028 { 5029 .name = "Cluster0", 5030 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5031 .type = CLUSTER_LAYER, 5032 .win_sel_port_offset = 0, 5033 .layer_sel_win_id = { 0, 0, 0, 0xff }, 5034 .reg_offset = 0, 5035 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5036 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5037 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5038 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5039 .max_upscale_factor = 4, 5040 .max_downscale_factor = 4, 5041 }, 5042 5043 { 5044 .name = "Cluster1", 5045 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 5046 .type = CLUSTER_LAYER, 5047 .win_sel_port_offset = 1, 5048 .layer_sel_win_id = { 1, 1, 1, 0xff }, 5049 .reg_offset = 0x200, 5050 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5051 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5052 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5053 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5054 .max_upscale_factor = 4, 5055 .max_downscale_factor = 4, 5056 }, 5057 5058 { 5059 .name = "Esmart0", 5060 .phys_id = ROCKCHIP_VOP2_ESMART0, 5061 .type = ESMART_LAYER, 5062 .win_sel_port_offset = 4, 5063 .layer_sel_win_id = { 2, 2, 2, 0xff }, 5064 .reg_offset = 0, 5065 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5066 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5067 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5068 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5069 .max_upscale_factor = 8, 5070 .max_downscale_factor = 8, 5071 }, 5072 5073 { 5074 .name = "Esmart1", 5075 .phys_id = ROCKCHIP_VOP2_ESMART1, 5076 .type = ESMART_LAYER, 5077 .win_sel_port_offset = 5, 5078 .layer_sel_win_id = { 6, 6, 6, 0xff }, 5079 .reg_offset = 0x200, 5080 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5081 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5082 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5083 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5084 .max_upscale_factor = 8, 5085 .max_downscale_factor = 8, 5086 }, 5087 5088 { 5089 .name = "Smart0", 5090 .phys_id = ROCKCHIP_VOP2_SMART0, 5091 .type = SMART_LAYER, 5092 .win_sel_port_offset = 6, 5093 .layer_sel_win_id = { 3, 3, 3, 0xff }, 5094 .reg_offset = 0x400, 5095 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5096 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5097 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5098 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5099 .max_upscale_factor = 8, 5100 .max_downscale_factor = 8, 5101 }, 5102 5103 { 5104 .name = "Smart1", 5105 .phys_id = ROCKCHIP_VOP2_SMART1, 5106 .type = SMART_LAYER, 5107 .win_sel_port_offset = 7, 5108 .layer_sel_win_id = { 7, 7, 7, 0xff }, 5109 .reg_offset = 0x600, 5110 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5111 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5112 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5113 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5114 .max_upscale_factor = 8, 5115 .max_downscale_factor = 8, 5116 }, 5117 }; 5118 5119 static struct vop2_vp_data rk3568_vp_data[3] = { 5120 { 5121 .feature = VOP_FEATURE_OUTPUT_10BIT, 5122 .pre_scan_max_dly = 42, 5123 .max_output = {4096, 2304}, 5124 }, 5125 { 5126 .feature = 0, 5127 .pre_scan_max_dly = 40, 5128 .max_output = {2048, 1536}, 5129 }, 5130 { 5131 .feature = 0, 5132 .pre_scan_max_dly = 40, 5133 .max_output = {1920, 1080}, 5134 }, 5135 }; 5136 5137 const struct vop2_data rk3568_vop = { 5138 .version = VOP_VERSION_RK3568, 5139 .nr_vps = 3, 5140 .vp_data = rk3568_vp_data, 5141 .win_data = rk3568_win_data, 5142 .plane_mask = rk356x_vp_plane_mask[0], 5143 .plane_table = rk356x_plane_table, 5144 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 5145 .nr_layers = 6, 5146 .nr_mixers = 5, 5147 .nr_gammas = 1, 5148 .dump_regs = rk3568_dump_regs, 5149 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 5150 }; 5151 5152 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5153 ROCKCHIP_VOP2_ESMART0, 5154 ROCKCHIP_VOP2_ESMART1, 5155 ROCKCHIP_VOP2_ESMART2, 5156 ROCKCHIP_VOP2_ESMART3, 5157 ROCKCHIP_VOP2_CLUSTER0, 5158 ROCKCHIP_VOP2_CLUSTER1, 5159 ROCKCHIP_VOP2_CLUSTER2, 5160 ROCKCHIP_VOP2_CLUSTER3, 5161 }; 5162 5163 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5164 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5165 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 5166 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 5167 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 5168 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5169 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5170 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5171 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5172 }; 5173 5174 static struct vop2_dump_regs rk3588_dump_regs[] = { 5175 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 5176 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 5177 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5178 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5179 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 5180 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 5181 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 5182 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 5183 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 5184 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 5185 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 5186 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 5187 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 5188 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 5189 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 5190 }; 5191 5192 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5193 { /* one display policy */ 5194 {/* main display */ 5195 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5196 .attached_layers_nr = 8, 5197 .attached_layers = { 5198 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 5199 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 5200 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 5201 }, 5202 }, 5203 {/* second display */}, 5204 {/* third display */}, 5205 {/* fourth display */}, 5206 }, 5207 5208 { /* two display policy */ 5209 {/* main display */ 5210 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5211 .attached_layers_nr = 4, 5212 .attached_layers = { 5213 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 5214 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 5215 }, 5216 }, 5217 5218 {/* second display */ 5219 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5220 .attached_layers_nr = 4, 5221 .attached_layers = { 5222 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 5223 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 5224 }, 5225 }, 5226 {/* third display */}, 5227 {/* fourth display */}, 5228 }, 5229 5230 { /* three display policy */ 5231 {/* main display */ 5232 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5233 .attached_layers_nr = 3, 5234 .attached_layers = { 5235 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 5236 }, 5237 }, 5238 5239 {/* second display */ 5240 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 5241 .attached_layers_nr = 3, 5242 .attached_layers = { 5243 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 5244 }, 5245 }, 5246 5247 {/* third display */ 5248 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5249 .attached_layers_nr = 2, 5250 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 5251 }, 5252 5253 {/* fourth display */}, 5254 }, 5255 5256 { /* four display policy */ 5257 {/* main display */ 5258 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5259 .attached_layers_nr = 2, 5260 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 5261 }, 5262 5263 {/* second display */ 5264 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 5265 .attached_layers_nr = 2, 5266 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 5267 }, 5268 5269 {/* third display */ 5270 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5271 .attached_layers_nr = 2, 5272 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 5273 }, 5274 5275 {/* fourth display */ 5276 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5277 .attached_layers_nr = 2, 5278 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 5279 }, 5280 }, 5281 5282 }; 5283 5284 static struct vop2_win_data rk3588_win_data[8] = { 5285 { 5286 .name = "Cluster0", 5287 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5288 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 5289 .type = CLUSTER_LAYER, 5290 .win_sel_port_offset = 0, 5291 .layer_sel_win_id = { 0, 0, 0, 0 }, 5292 .reg_offset = 0, 5293 .axi_id = 0, 5294 .axi_yrgb_id = 2, 5295 .axi_uv_id = 3, 5296 .pd_id = VOP2_PD_CLUSTER0, 5297 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5298 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5299 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5300 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5301 .max_upscale_factor = 4, 5302 .max_downscale_factor = 4, 5303 }, 5304 5305 { 5306 .name = "Cluster1", 5307 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 5308 .type = CLUSTER_LAYER, 5309 .win_sel_port_offset = 1, 5310 .layer_sel_win_id = { 1, 1, 1, 1 }, 5311 .reg_offset = 0x200, 5312 .axi_id = 0, 5313 .axi_yrgb_id = 6, 5314 .axi_uv_id = 7, 5315 .pd_id = VOP2_PD_CLUSTER1, 5316 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5317 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5318 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5319 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5320 .max_upscale_factor = 4, 5321 .max_downscale_factor = 4, 5322 }, 5323 5324 { 5325 .name = "Cluster2", 5326 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 5327 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 5328 .type = CLUSTER_LAYER, 5329 .win_sel_port_offset = 2, 5330 .layer_sel_win_id = { 4, 4, 4, 4 }, 5331 .reg_offset = 0x400, 5332 .axi_id = 1, 5333 .axi_yrgb_id = 2, 5334 .axi_uv_id = 3, 5335 .pd_id = VOP2_PD_CLUSTER2, 5336 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5337 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5338 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5339 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5340 .max_upscale_factor = 4, 5341 .max_downscale_factor = 4, 5342 }, 5343 5344 { 5345 .name = "Cluster3", 5346 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 5347 .type = CLUSTER_LAYER, 5348 .win_sel_port_offset = 3, 5349 .layer_sel_win_id = { 5, 5, 5, 5 }, 5350 .reg_offset = 0x600, 5351 .axi_id = 1, 5352 .axi_yrgb_id = 6, 5353 .axi_uv_id = 7, 5354 .pd_id = VOP2_PD_CLUSTER3, 5355 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5356 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5357 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5358 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5359 .max_upscale_factor = 4, 5360 .max_downscale_factor = 4, 5361 }, 5362 5363 { 5364 .name = "Esmart0", 5365 .phys_id = ROCKCHIP_VOP2_ESMART0, 5366 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 5367 .type = ESMART_LAYER, 5368 .win_sel_port_offset = 4, 5369 .layer_sel_win_id = { 2, 2, 2, 2 }, 5370 .reg_offset = 0, 5371 .axi_id = 0, 5372 .axi_yrgb_id = 0x0a, 5373 .axi_uv_id = 0x0b, 5374 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5375 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5376 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5377 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5378 .max_upscale_factor = 8, 5379 .max_downscale_factor = 8, 5380 }, 5381 5382 { 5383 .name = "Esmart1", 5384 .phys_id = ROCKCHIP_VOP2_ESMART1, 5385 .type = ESMART_LAYER, 5386 .win_sel_port_offset = 5, 5387 .layer_sel_win_id = { 3, 3, 3, 3 }, 5388 .reg_offset = 0x200, 5389 .axi_id = 0, 5390 .axi_yrgb_id = 0x0c, 5391 .axi_uv_id = 0x0d, 5392 .pd_id = VOP2_PD_ESMART, 5393 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5394 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5395 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5396 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5397 .max_upscale_factor = 8, 5398 .max_downscale_factor = 8, 5399 }, 5400 5401 { 5402 .name = "Esmart2", 5403 .phys_id = ROCKCHIP_VOP2_ESMART2, 5404 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 5405 .type = ESMART_LAYER, 5406 .win_sel_port_offset = 6, 5407 .layer_sel_win_id = { 6, 6, 6, 6 }, 5408 .reg_offset = 0x400, 5409 .axi_id = 1, 5410 .axi_yrgb_id = 0x0a, 5411 .axi_uv_id = 0x0b, 5412 .pd_id = VOP2_PD_ESMART, 5413 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5414 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5415 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5416 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5417 .max_upscale_factor = 8, 5418 .max_downscale_factor = 8, 5419 }, 5420 5421 { 5422 .name = "Esmart3", 5423 .phys_id = ROCKCHIP_VOP2_ESMART3, 5424 .type = ESMART_LAYER, 5425 .win_sel_port_offset = 7, 5426 .layer_sel_win_id = { 7, 7, 7, 7 }, 5427 .reg_offset = 0x600, 5428 .axi_id = 1, 5429 .axi_yrgb_id = 0x0c, 5430 .axi_uv_id = 0x0d, 5431 .pd_id = VOP2_PD_ESMART, 5432 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5433 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5434 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5435 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5436 .max_upscale_factor = 8, 5437 .max_downscale_factor = 8, 5438 }, 5439 }; 5440 5441 static struct dsc_error_info dsc_ecw[] = { 5442 {0x00000000, "no error detected by DSC encoder"}, 5443 {0x0030ffff, "bits per component error"}, 5444 {0x0040ffff, "multiple mode error"}, 5445 {0x0050ffff, "line buffer depth error"}, 5446 {0x0060ffff, "minor version error"}, 5447 {0x0070ffff, "picture height error"}, 5448 {0x0080ffff, "picture width error"}, 5449 {0x0090ffff, "number of slices error"}, 5450 {0x00c0ffff, "slice height Error "}, 5451 {0x00d0ffff, "slice width error"}, 5452 {0x00e0ffff, "second line BPG offset error"}, 5453 {0x00f0ffff, "non second line BPG offset error"}, 5454 {0x0100ffff, "PPS ID error"}, 5455 {0x0110ffff, "bits per pixel (BPP) Error"}, 5456 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 5457 5458 {0x01510001, "slice 0 RC buffer model overflow error"}, 5459 {0x01510002, "slice 1 RC buffer model overflow error"}, 5460 {0x01510004, "slice 2 RC buffer model overflow error"}, 5461 {0x01510008, "slice 3 RC buffer model overflow error"}, 5462 {0x01510010, "slice 4 RC buffer model overflow error"}, 5463 {0x01510020, "slice 5 RC buffer model overflow error"}, 5464 {0x01510040, "slice 6 RC buffer model overflow error"}, 5465 {0x01510080, "slice 7 RC buffer model overflow error"}, 5466 5467 {0x01610001, "slice 0 RC buffer model underflow error"}, 5468 {0x01610002, "slice 1 RC buffer model underflow error"}, 5469 {0x01610004, "slice 2 RC buffer model underflow error"}, 5470 {0x01610008, "slice 3 RC buffer model underflow error"}, 5471 {0x01610010, "slice 4 RC buffer model underflow error"}, 5472 {0x01610020, "slice 5 RC buffer model underflow error"}, 5473 {0x01610040, "slice 6 RC buffer model underflow error"}, 5474 {0x01610080, "slice 7 RC buffer model underflow error"}, 5475 5476 {0xffffffff, "unsuccessful RESET cycle status"}, 5477 {0x00a0ffff, "ICH full error precision settings error"}, 5478 {0x0020ffff, "native mode"}, 5479 }; 5480 5481 static struct dsc_error_info dsc_buffer_flow[] = { 5482 {0x00000000, "rate buffer status"}, 5483 {0x00000001, "line buffer status"}, 5484 {0x00000002, "decoder model status"}, 5485 {0x00000003, "pixel buffer status"}, 5486 {0x00000004, "balance fifo buffer status"}, 5487 {0x00000005, "syntax element fifo status"}, 5488 }; 5489 5490 static struct vop2_dsc_data rk3588_dsc_data[] = { 5491 { 5492 .id = ROCKCHIP_VOP2_DSC_8K, 5493 .pd_id = VOP2_PD_DSC_8K, 5494 .max_slice_num = 8, 5495 .max_linebuf_depth = 11, 5496 .min_bits_per_pixel = 8, 5497 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 5498 .dsc_txp_clk_name = "dsc_8k_txp_clk", 5499 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 5500 .dsc_cds_clk_name = "dsc_8k_cds_clk", 5501 }, 5502 5503 { 5504 .id = ROCKCHIP_VOP2_DSC_4K, 5505 .pd_id = VOP2_PD_DSC_4K, 5506 .max_slice_num = 2, 5507 .max_linebuf_depth = 11, 5508 .min_bits_per_pixel = 8, 5509 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 5510 .dsc_txp_clk_name = "dsc_4k_txp_clk", 5511 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 5512 .dsc_cds_clk_name = "dsc_4k_cds_clk", 5513 }, 5514 }; 5515 5516 static struct vop2_vp_data rk3588_vp_data[4] = { 5517 { 5518 .splice_vp_id = 1, 5519 .feature = VOP_FEATURE_OUTPUT_10BIT, 5520 .pre_scan_max_dly = 54, 5521 .max_dclk = 600000, 5522 .max_output = {7680, 4320}, 5523 }, 5524 { 5525 .feature = VOP_FEATURE_OUTPUT_10BIT, 5526 .pre_scan_max_dly = 54, 5527 .max_dclk = 600000, 5528 .max_output = {4096, 2304}, 5529 }, 5530 { 5531 .feature = VOP_FEATURE_OUTPUT_10BIT, 5532 .pre_scan_max_dly = 52, 5533 .max_dclk = 600000, 5534 .max_output = {4096, 2304}, 5535 }, 5536 { 5537 .feature = 0, 5538 .pre_scan_max_dly = 52, 5539 .max_dclk = 200000, 5540 .max_output = {1920, 1080}, 5541 }, 5542 }; 5543 5544 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 5545 { 5546 .id = VOP2_PD_CLUSTER0, 5547 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 5548 }, 5549 { 5550 .id = VOP2_PD_CLUSTER1, 5551 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 5552 .parent_id = VOP2_PD_CLUSTER0, 5553 }, 5554 { 5555 .id = VOP2_PD_CLUSTER2, 5556 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 5557 .parent_id = VOP2_PD_CLUSTER0, 5558 }, 5559 { 5560 .id = VOP2_PD_CLUSTER3, 5561 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 5562 .parent_id = VOP2_PD_CLUSTER0, 5563 }, 5564 { 5565 .id = VOP2_PD_ESMART, 5566 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 5567 BIT(ROCKCHIP_VOP2_ESMART2) | 5568 BIT(ROCKCHIP_VOP2_ESMART3), 5569 }, 5570 { 5571 .id = VOP2_PD_DSC_8K, 5572 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 5573 }, 5574 { 5575 .id = VOP2_PD_DSC_4K, 5576 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 5577 }, 5578 }; 5579 5580 const struct vop2_data rk3588_vop = { 5581 .version = VOP_VERSION_RK3588, 5582 .nr_vps = 4, 5583 .vp_data = rk3588_vp_data, 5584 .win_data = rk3588_win_data, 5585 .plane_mask = rk3588_vp_plane_mask[0], 5586 .plane_table = rk3588_plane_table, 5587 .pd = rk3588_vop_pd_data, 5588 .dsc = rk3588_dsc_data, 5589 .dsc_error_ecw = dsc_ecw, 5590 .dsc_error_buffer_flow = dsc_buffer_flow, 5591 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 5592 .nr_layers = 8, 5593 .nr_mixers = 7, 5594 .nr_gammas = 4, 5595 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 5596 .nr_dscs = 2, 5597 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 5598 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 5599 .dump_regs = rk3588_dump_regs, 5600 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 5601 }; 5602 5603 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 5604 .preinit = rockchip_vop2_preinit, 5605 .prepare = rockchip_vop2_prepare, 5606 .init = rockchip_vop2_init, 5607 .set_plane = rockchip_vop2_set_plane, 5608 .enable = rockchip_vop2_enable, 5609 .disable = rockchip_vop2_disable, 5610 .fixup_dts = rockchip_vop2_fixup_dts, 5611 .check = rockchip_vop2_check, 5612 .mode_valid = rockchip_vop2_mode_valid, 5613 .plane_check = rockchip_vop2_plane_check, 5614 .regs_dump = rockchip_vop2_regs_dump, 5615 .active_regs_dump = rockchip_vop2_active_regs_dump, 5616 }; 5617