1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <clk.h> 21 #include <asm/arch/clock.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 33 #include "rockchip_display.h" 34 #include "rockchip_crtc.h" 35 #include "rockchip_connector.h" 36 #include "rockchip_post_csc.h" 37 38 /* System registers definition */ 39 #define RK3568_REG_CFG_DONE 0x000 40 #define CFG_DONE_EN BIT(15) 41 42 #define RK3568_VERSION_INFO 0x004 43 #define EN_MASK 1 44 45 #define RK3568_AUTO_GATING_CTRL 0x008 46 47 #define RK3568_SYS_AXI_LUT_CTRL 0x024 48 #define LUT_DMA_EN_SHIFT 0 49 #define DSP_VS_T_SEL_SHIFT 16 50 51 #define RK3568_DSP_IF_EN 0x028 52 #define RGB_EN_SHIFT 0 53 #define RK3588_DP0_EN_SHIFT 0 54 #define RK3588_DP1_EN_SHIFT 1 55 #define RK3588_RGB_EN_SHIFT 8 56 #define HDMI0_EN_SHIFT 1 57 #define EDP0_EN_SHIFT 3 58 #define RK3588_EDP0_EN_SHIFT 2 59 #define RK3588_HDMI0_EN_SHIFT 3 60 #define MIPI0_EN_SHIFT 4 61 #define RK3588_EDP1_EN_SHIFT 4 62 #define RK3588_HDMI1_EN_SHIFT 5 63 #define RK3588_MIPI0_EN_SHIFT 6 64 #define MIPI1_EN_SHIFT 20 65 #define RK3588_MIPI1_EN_SHIFT 7 66 #define LVDS0_EN_SHIFT 5 67 #define LVDS1_EN_SHIFT 24 68 #define BT1120_EN_SHIFT 6 69 #define BT656_EN_SHIFT 7 70 #define IF_MUX_MASK 3 71 #define RGB_MUX_SHIFT 8 72 #define HDMI0_MUX_SHIFT 10 73 #define RK3588_DP0_MUX_SHIFT 12 74 #define RK3588_DP1_MUX_SHIFT 14 75 #define EDP0_MUX_SHIFT 14 76 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 77 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 78 #define MIPI0_MUX_SHIFT 16 79 #define RK3588_MIPI0_MUX_SHIFT 20 80 #define MIPI1_MUX_SHIFT 21 81 #define LVDS0_MUX_SHIFT 18 82 #define LVDS1_MUX_SHIFT 25 83 84 #define RK3568_DSP_IF_CTRL 0x02c 85 #define LVDS_DUAL_EN_SHIFT 0 86 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 87 #define LVDS_DUAL_SWAP_EN_SHIFT 2 88 #define BT656_UV_SWAP 4 89 #define BT656_YC_SWAP 5 90 #define BT656_DCLK_POL 6 91 #define RK3588_HDMI_DUAL_EN_SHIFT 8 92 #define RK3588_EDP_DUAL_EN_SHIFT 8 93 #define RK3588_DP_DUAL_EN_SHIFT 9 94 #define RK3568_MIPI_DUAL_EN_SHIFT 10 95 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 96 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 97 98 #define RK3568_DSP_IF_POL 0x030 99 #define IF_CTRL_REG_DONE_IMD_MASK 1 100 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 101 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 102 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 103 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 104 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 105 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 106 107 #define RK3562_MIPI_DCLK_POL_SHIFT 15 108 #define RK3562_MIPI_PIN_POL_SHIFT 12 109 #define RK3562_IF_PIN_POL_MASK 0x7 110 111 #define RK3588_DP0_PIN_POL_SHIFT 8 112 #define RK3588_DP1_PIN_POL_SHIFT 12 113 #define RK3588_IF_PIN_POL_MASK 0x7 114 115 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT 3 116 #define IF_CRTL_RGB_LVDS_PIN_POL_SHIFT 0 117 118 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 119 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 120 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 121 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 122 #define MIPI0_PIXCLK_DIV_SHIFT 24 123 #define MIPI1_PIXCLK_DIV_SHIFT 26 124 125 #define RK3568_SYS_OTP_WIN_EN 0x50 126 #define OTP_WIN_EN_SHIFT 0 127 #define RK3568_SYS_LUT_PORT_SEL 0x58 128 #define GAMMA_PORT_SEL_MASK 0x3 129 #define GAMMA_PORT_SEL_SHIFT 0 130 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 131 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 132 #define PORT_MERGE_EN_SHIFT 16 133 #define ESMART_LB_MODE_SEL_MASK 0x3 134 #define ESMART_LB_MODE_SEL_SHIFT 26 135 136 #define RK3568_SYS_PD_CTRL 0x034 137 #define RK3568_VP0_LINE_FLAG 0x70 138 #define RK3568_VP1_LINE_FLAG 0x74 139 #define RK3568_VP2_LINE_FLAG 0x78 140 #define RK3568_SYS0_INT_EN 0x80 141 #define RK3568_SYS0_INT_CLR 0x84 142 #define RK3568_SYS0_INT_STATUS 0x88 143 #define RK3568_SYS1_INT_EN 0x90 144 #define RK3568_SYS1_INT_CLR 0x94 145 #define RK3568_SYS1_INT_STATUS 0x98 146 #define RK3568_VP0_INT_EN 0xA0 147 #define RK3568_VP0_INT_CLR 0xA4 148 #define RK3568_VP0_INT_STATUS 0xA8 149 #define RK3568_VP1_INT_EN 0xB0 150 #define RK3568_VP1_INT_CLR 0xB4 151 #define RK3568_VP1_INT_STATUS 0xB8 152 #define RK3568_VP2_INT_EN 0xC0 153 #define RK3568_VP2_INT_CLR 0xC4 154 #define RK3568_VP2_INT_STATUS 0xC8 155 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 156 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 157 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 158 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 159 #define RK3588_DSC_8K_PD_EN_SHIFT 5 160 #define RK3588_DSC_4K_PD_EN_SHIFT 6 161 #define RK3588_ESMART_PD_EN_SHIFT 7 162 163 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 164 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 165 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 166 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 167 168 #define RK3568_SYS_STATUS0 0x60 169 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 170 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 171 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 172 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 173 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 174 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 175 #define RK3588_ESMART_PD_STATUS_SHIFT 15 176 177 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 178 #define LINE_FLAG_NUM_MASK 0x1fff 179 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 180 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 181 182 /* DSC CTRL registers definition */ 183 #define RK3588_DSC_8K_SYS_CTRL 0x200 184 #define DSC_PORT_SEL_MASK 0x3 185 #define DSC_PORT_SEL_SHIFT 0 186 #define DSC_MAN_MODE_MASK 0x1 187 #define DSC_MAN_MODE_SHIFT 2 188 #define DSC_INTERFACE_MODE_MASK 0x3 189 #define DSC_INTERFACE_MODE_SHIFT 4 190 #define DSC_PIXEL_NUM_MASK 0x3 191 #define DSC_PIXEL_NUM_SHIFT 6 192 #define DSC_PXL_CLK_DIV_MASK 0x1 193 #define DSC_PXL_CLK_DIV_SHIFT 8 194 #define DSC_CDS_CLK_DIV_MASK 0x3 195 #define DSC_CDS_CLK_DIV_SHIFT 12 196 #define DSC_TXP_CLK_DIV_MASK 0x3 197 #define DSC_TXP_CLK_DIV_SHIFT 14 198 #define DSC_INIT_DLY_MODE_MASK 0x1 199 #define DSC_INIT_DLY_MODE_SHIFT 16 200 #define DSC_SCAN_EN_SHIFT 17 201 #define DSC_HALT_EN_SHIFT 18 202 203 #define RK3588_DSC_8K_RST 0x204 204 #define RST_DEASSERT_MASK 0x1 205 #define RST_DEASSERT_SHIFT 0 206 207 #define RK3588_DSC_8K_CFG_DONE 0x208 208 #define DSC_CFG_DONE_SHIFT 0 209 210 #define RK3588_DSC_8K_INIT_DLY 0x20C 211 #define DSC_INIT_DLY_NUM_MASK 0xffff 212 #define DSC_INIT_DLY_NUM_SHIFT 0 213 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 214 215 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 216 #define DSC_HTOTAL_PW_MASK 0xffffffff 217 #define DSC_HTOTAL_PW_SHIFT 0 218 219 #define RK3588_DSC_8K_HACT_ST_END 0x214 220 #define DSC_HACT_ST_END_MASK 0xffffffff 221 #define DSC_HACT_ST_END_SHIFT 0 222 223 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 224 #define DSC_VTOTAL_PW_MASK 0xffffffff 225 #define DSC_VTOTAL_PW_SHIFT 0 226 227 #define RK3588_DSC_8K_VACT_ST_END 0x21C 228 #define DSC_VACT_ST_END_MASK 0xffffffff 229 #define DSC_VACT_ST_END_SHIFT 0 230 231 #define RK3588_DSC_8K_STATUS 0x220 232 233 /* Overlay registers definition */ 234 #define RK3528_OVL_SYS 0x500 235 #define RK3528_OVL_SYS_PORT_SEL_IMD 0x504 236 #define RK3528_OVL_SYS_GATING_EN_IMD 0x508 237 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 238 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 239 #define ESMART_DLY_NUM_MASK 0xff 240 #define ESMART_DLY_NUM_SHIFT 0 241 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 242 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 243 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 244 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 245 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 246 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 247 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 248 249 #define RK3528_OVL_PORT0_CTRL 0x600 250 #define RK3568_OVL_CTRL 0x600 251 #define OVL_MODE_SEL_MASK 0x1 252 #define OVL_MODE_SEL_SHIFT 0 253 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 254 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 255 #define RK3568_OVL_LAYER_SEL 0x604 256 #define LAYER_SEL_MASK 0xf 257 258 #define RK3568_OVL_PORT_SEL 0x608 259 #define PORT_MUX_MASK 0xf 260 #define PORT_MUX_SHIFT 0 261 #define LAYER_SEL_PORT_MASK 0x3 262 #define LAYER_SEL_PORT_SHIFT 16 263 264 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 265 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 266 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 267 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 268 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 269 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 270 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 271 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 272 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 273 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 274 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 275 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 276 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 277 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 278 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 279 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 280 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 281 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 282 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 283 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 284 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 285 #define RK3528_HDR_DST_COLOR_CTRL 0x664 286 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 287 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 288 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 289 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 290 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 291 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 292 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 293 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 294 #define BG_MIX_CTRL_MASK 0xff 295 #define BG_MIX_CTRL_SHIFT 24 296 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 297 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 298 #define RK3568_CLUSTER_DLY_NUM 0x6F0 299 #define RK3568_SMART_DLY_NUM 0x6F8 300 301 #define RK3528_OVL_PORT1_CTRL 0x700 302 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 303 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 304 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 305 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 306 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 307 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 308 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 309 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 310 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 311 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 312 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 313 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 314 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 315 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 316 317 /* Video Port registers definition */ 318 #define RK3568_VP0_DSP_CTRL 0xC00 319 #define OUT_MODE_MASK 0xf 320 #define OUT_MODE_SHIFT 0 321 #define DATA_SWAP_MASK 0x1f 322 #define DATA_SWAP_SHIFT 8 323 #define DSP_BG_SWAP 0x1 324 #define DSP_RB_SWAP 0x2 325 #define DSP_RG_SWAP 0x4 326 #define DSP_DELTA_SWAP 0x8 327 #define CORE_DCLK_DIV_EN_SHIFT 4 328 #define P2I_EN_SHIFT 5 329 #define DSP_FILED_POL 6 330 #define INTERLACE_EN_SHIFT 7 331 #define DSP_X_MIR_EN_SHIFT 13 332 #define POST_DSP_OUT_R2Y_SHIFT 15 333 #define PRE_DITHER_DOWN_EN_SHIFT 16 334 #define DITHER_DOWN_EN_SHIFT 17 335 #define DITHER_DOWN_MODE_SHIFT 20 336 #define GAMMA_UPDATE_EN_SHIFT 22 337 #define DSP_LUT_EN_SHIFT 28 338 339 #define STANDBY_EN_SHIFT 31 340 341 #define RK3568_VP0_MIPI_CTRL 0xC04 342 #define DCLK_DIV2_SHIFT 4 343 #define DCLK_DIV2_MASK 0x3 344 #define MIPI_DUAL_EN_SHIFT 20 345 #define MIPI_DUAL_SWAP_EN_SHIFT 21 346 #define EDPI_TE_EN 28 347 #define EDPI_WMS_HOLD_EN 30 348 #define EDPI_WMS_FS 31 349 350 351 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 352 353 #define RK3568_VP0_DCLK_SEL 0xC0C 354 355 #define RK3568_VP0_3D_LUT_CTRL 0xC10 356 #define VP0_3D_LUT_EN_SHIFT 0 357 #define VP0_3D_LUT_UPDATE_SHIFT 2 358 359 #define RK3588_VP0_CLK_CTRL 0xC0C 360 #define DCLK_CORE_DIV_SHIFT 0 361 #define DCLK_OUT_DIV_SHIFT 2 362 363 #define RK3568_VP0_3D_LUT_MST 0xC20 364 365 #define RK3568_VP0_DSP_BG 0xC2C 366 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 367 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 368 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 369 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 370 #define RK3568_VP0_POST_SCL_CTRL 0xC40 371 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 372 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 373 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 374 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 375 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 376 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 377 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 378 379 #define RK3568_VP0_BCSH_CTRL 0xC60 380 #define BCSH_CTRL_Y2R_SHIFT 0 381 #define BCSH_CTRL_Y2R_MASK 0x1 382 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 383 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 384 #define BCSH_CTRL_R2Y_SHIFT 4 385 #define BCSH_CTRL_R2Y_MASK 0x1 386 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 387 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 388 389 #define RK3568_VP0_BCSH_BCS 0xC64 390 #define BCSH_BRIGHTNESS_SHIFT 0 391 #define BCSH_BRIGHTNESS_MASK 0xFF 392 #define BCSH_CONTRAST_SHIFT 8 393 #define BCSH_CONTRAST_MASK 0x1FF 394 #define BCSH_SATURATION_SHIFT 20 395 #define BCSH_SATURATION_MASK 0x3FF 396 #define BCSH_OUT_MODE_SHIFT 30 397 #define BCSH_OUT_MODE_MASK 0x3 398 399 #define RK3568_VP0_BCSH_H 0xC68 400 #define BCSH_SIN_HUE_SHIFT 0 401 #define BCSH_SIN_HUE_MASK 0x1FF 402 #define BCSH_COS_HUE_SHIFT 16 403 #define BCSH_COS_HUE_MASK 0x1FF 404 405 #define RK3568_VP0_BCSH_COLOR 0xC6C 406 #define BCSH_EN_SHIFT 31 407 #define BCSH_EN_MASK 1 408 409 #define RK3528_VP0_ACM_CTRL 0xCD0 410 #define POST_CSC_COE00_MASK 0xFFFF 411 #define POST_CSC_COE00_SHIFT 16 412 #define POST_R2Y_MODE_MASK 0x7 413 #define POST_R2Y_MODE_SHIFT 8 414 #define POST_CSC_MODE_MASK 0x7 415 #define POST_CSC_MODE_SHIFT 3 416 #define POST_R2Y_EN_MASK 0x1 417 #define POST_R2Y_EN_SHIFT 2 418 #define POST_CSC_EN_MASK 0x1 419 #define POST_CSC_EN_SHIFT 1 420 #define POST_ACM_BYPASS_EN_MASK 0x1 421 #define POST_ACM_BYPASS_EN_SHIFT 0 422 #define RK3528_VP0_CSC_COE01_02 0xCD4 423 #define RK3528_VP0_CSC_COE10_11 0xCD8 424 #define RK3528_VP0_CSC_COE12_20 0xCDC 425 #define RK3528_VP0_CSC_COE21_22 0xCE0 426 #define RK3528_VP0_CSC_OFFSET0 0xCE4 427 #define RK3528_VP0_CSC_OFFSET1 0xCE8 428 #define RK3528_VP0_CSC_OFFSET2 0xCEC 429 430 #define RK3568_VP1_DSP_CTRL 0xD00 431 #define RK3568_VP1_MIPI_CTRL 0xD04 432 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 433 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 434 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 435 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 436 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 437 #define RK3568_VP1_POST_SCL_CTRL 0xD40 438 #define RK3568_VP1_DSP_HACT_INFO 0xD34 439 #define RK3568_VP1_DSP_VACT_INFO 0xD38 440 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 441 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 442 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 443 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 444 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 445 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 446 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 447 448 #define RK3568_VP2_DSP_CTRL 0xE00 449 #define RK3568_VP2_MIPI_CTRL 0xE04 450 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 451 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 452 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 453 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 454 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 455 #define RK3568_VP2_POST_SCL_CTRL 0xE40 456 #define RK3568_VP2_DSP_HACT_INFO 0xE34 457 #define RK3568_VP2_DSP_VACT_INFO 0xE38 458 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 459 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 460 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 461 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 462 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 463 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 464 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 465 466 /* Cluster0 register definition */ 467 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 468 #define CLUSTER_YUV2RGB_EN_SHIFT 8 469 #define CLUSTER_RGB2YUV_EN_SHIFT 9 470 #define CLUSTER_CSC_MODE_SHIFT 10 471 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 472 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 473 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 474 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 475 #define AVG2_MASK 0x1 476 #define CLUSTER_AVG2_SHIFT 18 477 #define AVG4_MASK 0x1 478 #define CLUSTER_AVG4_SHIFT 19 479 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 480 #define CLUSTER_XGT_EN_SHIFT 24 481 #define XGT_MODE_MASK 0x3 482 #define CLUSTER_XGT_MODE_SHIFT 25 483 #define CLUSTER_XAVG_EN_SHIFT 27 484 #define CLUSTER_YRGB_GT2_SHIFT 28 485 #define CLUSTER_YRGB_GT4_SHIFT 29 486 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 487 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 488 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 489 #define CLUSTER_AXI_UV_ID_MASK 0x1f 490 #define CLUSTER_AXI_UV_ID_SHIFT 5 491 492 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 493 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 494 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 495 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 496 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 497 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 498 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 499 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 500 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 501 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 502 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 503 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 504 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 505 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 506 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 507 508 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 509 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 510 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 511 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 512 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 513 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 514 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 515 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 516 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 517 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 518 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 519 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 520 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 521 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 522 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 523 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 524 525 #define RK3568_CLUSTER0_CTRL 0x1100 526 #define CLUSTER_EN_SHIFT 0 527 #define CLUSTER_AXI_ID_MASK 0x1 528 #define CLUSTER_AXI_ID_SHIFT 13 529 530 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 531 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 532 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 533 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 534 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 535 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 536 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 537 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 538 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 539 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 540 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 541 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 542 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 543 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 544 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 545 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 546 547 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 548 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 549 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 550 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 551 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 552 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 553 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 554 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 555 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 556 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 557 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 558 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 559 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 560 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 561 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 562 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 563 564 #define RK3568_CLUSTER1_CTRL 0x1300 565 566 /* Esmart register definition */ 567 #define RK3568_ESMART0_CTRL0 0x1800 568 #define RGB2YUV_EN_SHIFT 1 569 #define CSC_MODE_SHIFT 2 570 #define CSC_MODE_MASK 0x3 571 #define ESMART_LB_SELECT_SHIFT 12 572 #define ESMART_LB_SELECT_MASK 0x3 573 574 #define RK3568_ESMART0_CTRL1 0x1804 575 #define ESMART_AXI_YRGB_ID_MASK 0x1f 576 #define ESMART_AXI_YRGB_ID_SHIFT 4 577 #define ESMART_AXI_UV_ID_MASK 0x1f 578 #define ESMART_AXI_UV_ID_SHIFT 12 579 #define YMIRROR_EN_SHIFT 31 580 581 #define RK3568_ESMART0_AXI_CTRL 0x1808 582 #define ESMART_AXI_ID_MASK 0x1 583 #define ESMART_AXI_ID_SHIFT 1 584 585 #define RK3568_ESMART0_REGION0_CTRL 0x1810 586 #define WIN_EN_SHIFT 0 587 #define WIN_FORMAT_MASK 0x1f 588 #define WIN_FORMAT_SHIFT 1 589 #define REGION0_RB_SWAP_SHIFT 14 590 #define ESMART_XAVG_EN_SHIFT 20 591 #define ESMART_XGT_EN_SHIFT 21 592 #define ESMART_XGT_MODE_SHIFT 22 593 594 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 595 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 596 #define RK3568_ESMART0_REGION0_VIR 0x181C 597 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 598 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 599 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 600 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 601 #define YRGB_XSCL_MODE_MASK 0x3 602 #define YRGB_XSCL_MODE_SHIFT 0 603 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 604 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 605 #define YRGB_YSCL_MODE_MASK 0x3 606 #define YRGB_YSCL_MODE_SHIFT 4 607 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 608 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 609 610 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 611 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 612 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 613 #define RK3568_ESMART0_REGION1_CTRL 0x1840 614 #define YRGB_GT2_MASK 0x1 615 #define YRGB_GT2_SHIFT 8 616 #define YRGB_GT4_MASK 0x1 617 #define YRGB_GT4_SHIFT 9 618 619 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 620 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 621 #define RK3568_ESMART0_REGION1_VIR 0x184C 622 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 623 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 624 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 625 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 626 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 627 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 628 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 629 #define RK3568_ESMART0_REGION2_CTRL 0x1870 630 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 631 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 632 #define RK3568_ESMART0_REGION2_VIR 0x187C 633 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 634 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 635 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 636 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 637 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 638 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 639 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 640 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 641 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 642 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 643 #define RK3568_ESMART0_REGION3_VIR 0x18AC 644 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 645 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 646 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 647 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 648 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 649 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 650 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 651 652 #define RK3568_ESMART1_CTRL0 0x1A00 653 #define RK3568_ESMART1_CTRL1 0x1A04 654 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 655 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 656 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 657 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 658 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 659 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 660 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 661 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 662 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 663 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 664 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 665 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 666 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 667 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 668 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 669 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 670 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 671 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 672 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 673 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 674 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 675 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 676 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 677 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 678 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 679 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 680 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 681 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 682 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 683 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 684 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 685 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 686 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 687 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 688 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 689 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 690 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 691 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 692 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 693 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 694 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 695 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 696 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 697 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 698 699 #define RK3568_SMART0_CTRL0 0x1C00 700 #define RK3568_SMART0_CTRL1 0x1C04 701 #define RK3568_SMART0_REGION0_CTRL 0x1C10 702 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 703 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 704 #define RK3568_SMART0_REGION0_VIR 0x1C1C 705 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 706 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 707 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 708 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 709 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 710 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 711 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 712 #define RK3568_SMART0_REGION1_CTRL 0x1C40 713 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 714 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 715 #define RK3568_SMART0_REGION1_VIR 0x1C4C 716 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 717 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 718 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 719 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 720 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 721 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 722 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 723 #define RK3568_SMART0_REGION2_CTRL 0x1C70 724 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 725 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 726 #define RK3568_SMART0_REGION2_VIR 0x1C7C 727 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 728 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 729 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 730 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 731 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 732 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 733 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 734 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 735 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 736 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 737 #define RK3568_SMART0_REGION3_VIR 0x1CAC 738 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 739 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 740 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 741 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 742 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 743 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 744 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 745 746 #define RK3568_SMART1_CTRL0 0x1E00 747 #define RK3568_SMART1_CTRL1 0x1E04 748 #define RK3568_SMART1_REGION0_CTRL 0x1E10 749 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 750 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 751 #define RK3568_SMART1_REGION0_VIR 0x1E1C 752 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 753 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 754 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 755 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 756 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 757 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 758 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 759 #define RK3568_SMART1_REGION1_CTRL 0x1E40 760 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 761 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 762 #define RK3568_SMART1_REGION1_VIR 0x1E4C 763 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 764 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 765 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 766 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 767 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 768 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 769 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 770 #define RK3568_SMART1_REGION2_CTRL 0x1E70 771 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 772 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 773 #define RK3568_SMART1_REGION2_VIR 0x1E7C 774 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 775 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 776 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 777 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 778 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 779 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 780 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 781 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 782 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 783 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 784 #define RK3568_SMART1_REGION3_VIR 0x1EAC 785 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 786 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 787 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 788 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 789 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 790 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 791 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 792 793 /* DSC 8K/4K register definition */ 794 #define RK3588_DSC_8K_PPS0_3 0x4000 795 #define RK3588_DSC_8K_CTRL0 0x40A0 796 #define DSC_EN_SHIFT 0 797 #define DSC_RBIT_SHIFT 2 798 #define DSC_RBYT_SHIFT 3 799 #define DSC_FLAL_SHIFT 4 800 #define DSC_MER_SHIFT 5 801 #define DSC_EPB_SHIFT 6 802 #define DSC_EPL_SHIFT 7 803 #define DSC_NSLC_MASK 0x7 804 #define DSC_NSLC_SHIFT 16 805 #define DSC_SBO_SHIFT 28 806 #define DSC_IFEP_SHIFT 29 807 #define DSC_PPS_UPD_SHIFT 31 808 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 809 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 810 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 811 812 #define RK3588_DSC_8K_CTRL1 0x40A4 813 #define RK3588_DSC_8K_STS0 0x40A8 814 #define RK3588_DSC_8K_ERS 0x40C4 815 816 #define RK3588_DSC_4K_PPS0_3 0x4100 817 #define RK3588_DSC_4K_CTRL0 0x41A0 818 #define RK3588_DSC_4K_CTRL1 0x41A4 819 #define RK3588_DSC_4K_STS0 0x41A8 820 #define RK3588_DSC_4K_ERS 0x41C4 821 822 /* RK3528 ACM register definition */ 823 #define RK3528_ACM_CTRL 0x6400 824 #define RK3528_ACM_DELTA_RANGE 0x6404 825 #define RK3528_ACM_FETCH_START 0x6408 826 #define RK3528_ACM_FETCH_DONE 0x6420 827 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 828 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 829 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 830 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 831 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 832 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 833 834 #define RK3568_MAX_REG 0x1ED0 835 836 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 837 #define RK3568_GRF_VO_CON1 0x0364 838 #define GRF_BT656_CLK_INV_SHIFT 1 839 #define GRF_BT1120_CLK_INV_SHIFT 2 840 #define GRF_RGB_DCLK_INV_SHIFT 3 841 842 #define RK3588_GRF_VOP_CON2 0x0008 843 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 844 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 845 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 846 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 847 848 #define RK3588_GRF_VO1_CON0 0x0000 849 #define HDMI_SYNC_POL_MASK 0x3 850 #define HDMI0_SYNC_POL_SHIFT 5 851 #define HDMI1_SYNC_POL_SHIFT 7 852 853 #define RK3588_PMU_BISR_CON3 0x20C 854 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 855 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 856 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 857 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 858 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 859 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 860 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 861 862 #define RK3588_PMU_BISR_STATUS5 0x294 863 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 864 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 865 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 866 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 867 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 868 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 869 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 870 871 #define VOP2_LAYER_MAX 8 872 873 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 874 875 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 876 877 /* KHz */ 878 #define VOP2_MAX_DCLK_RATE 600000 879 880 /* 881 * vop2 dsc id 882 */ 883 #define ROCKCHIP_VOP2_DSC_8K 0 884 #define ROCKCHIP_VOP2_DSC_4K 1 885 886 /* 887 * vop2 internal power domain id, 888 * should be all none zero, 0 will be 889 * treat as invalid; 890 */ 891 #define VOP2_PD_CLUSTER0 BIT(0) 892 #define VOP2_PD_CLUSTER1 BIT(1) 893 #define VOP2_PD_CLUSTER2 BIT(2) 894 #define VOP2_PD_CLUSTER3 BIT(3) 895 #define VOP2_PD_DSC_8K BIT(5) 896 #define VOP2_PD_DSC_4K BIT(6) 897 #define VOP2_PD_ESMART BIT(7) 898 899 #define VOP2_PLANE_NO_SCALING BIT(16) 900 901 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 902 #define VOP_FEATURE_AFBDC BIT(1) 903 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 904 #define VOP_FEATURE_HDR10 BIT(3) 905 #define VOP_FEATURE_NEXT_HDR BIT(4) 906 /* a feature to splice two windows and two vps to support resolution > 4096 */ 907 #define VOP_FEATURE_SPLICE BIT(5) 908 #define VOP_FEATURE_OVERSCAN BIT(6) 909 #define VOP_FEATURE_VIVID_HDR BIT(7) 910 #define VOP_FEATURE_POST_ACM BIT(8) 911 #define VOP_FEATURE_POST_CSC BIT(9) 912 913 #define WIN_FEATURE_HDR2SDR BIT(0) 914 #define WIN_FEATURE_SDR2HDR BIT(1) 915 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 916 #define WIN_FEATURE_AFBDC BIT(3) 917 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 918 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 919 /* a mirror win can only get fb address 920 * from source win: 921 * Cluster1---->Cluster0 922 * Esmart1 ---->Esmart0 923 * Smart1 ---->Smart0 924 * This is a feather on rk3566 925 */ 926 #define WIN_FEATURE_MIRROR BIT(6) 927 #define WIN_FEATURE_MULTI_AREA BIT(7) 928 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 929 930 #define V4L2_COLORSPACE_BT709F 0xfe 931 #define V4L2_COLORSPACE_BT2020F 0xff 932 933 enum vop_csc_format { 934 CSC_BT601L, 935 CSC_BT709L, 936 CSC_BT601F, 937 CSC_BT2020, 938 CSC_BT709L_13BIT, 939 CSC_BT709F_13BIT, 940 CSC_BT2020L_13BIT, 941 CSC_BT2020F_13BIT, 942 }; 943 944 enum vop_csc_bit_depth { 945 CSC_10BIT_DEPTH, 946 CSC_13BIT_DEPTH, 947 }; 948 949 enum vop2_pol { 950 HSYNC_POSITIVE = 0, 951 VSYNC_POSITIVE = 1, 952 DEN_NEGATIVE = 2, 953 DCLK_INVERT = 3 954 }; 955 956 enum vop2_bcsh_out_mode { 957 BCSH_OUT_MODE_BLACK, 958 BCSH_OUT_MODE_BLUE, 959 BCSH_OUT_MODE_COLOR_BAR, 960 BCSH_OUT_MODE_NORMAL_VIDEO, 961 }; 962 963 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 964 { \ 965 .offset = off, \ 966 .mask = _mask, \ 967 .shift = _shift, \ 968 .write_mask = _write_mask, \ 969 } 970 971 #define VOP_REG(off, _mask, _shift) \ 972 _VOP_REG(off, _mask, _shift, false) 973 enum dither_down_mode { 974 RGB888_TO_RGB565 = 0x0, 975 RGB888_TO_RGB666 = 0x1 976 }; 977 978 enum vop2_video_ports_id { 979 VOP2_VP0, 980 VOP2_VP1, 981 VOP2_VP2, 982 VOP2_VP3, 983 VOP2_VP_MAX, 984 }; 985 986 enum vop2_layer_type { 987 CLUSTER_LAYER = 0, 988 ESMART_LAYER = 1, 989 SMART_LAYER = 2, 990 }; 991 992 /* This define must same with kernel win phy id */ 993 enum vop2_layer_phy_id { 994 ROCKCHIP_VOP2_CLUSTER0 = 0, 995 ROCKCHIP_VOP2_CLUSTER1, 996 ROCKCHIP_VOP2_ESMART0, 997 ROCKCHIP_VOP2_ESMART1, 998 ROCKCHIP_VOP2_SMART0, 999 ROCKCHIP_VOP2_SMART1, 1000 ROCKCHIP_VOP2_CLUSTER2, 1001 ROCKCHIP_VOP2_CLUSTER3, 1002 ROCKCHIP_VOP2_ESMART2, 1003 ROCKCHIP_VOP2_ESMART3, 1004 ROCKCHIP_VOP2_LAYER_MAX, 1005 }; 1006 1007 enum vop2_scale_up_mode { 1008 VOP2_SCALE_UP_NRST_NBOR, 1009 VOP2_SCALE_UP_BIL, 1010 VOP2_SCALE_UP_BIC, 1011 }; 1012 1013 enum vop2_scale_down_mode { 1014 VOP2_SCALE_DOWN_NRST_NBOR, 1015 VOP2_SCALE_DOWN_BIL, 1016 VOP2_SCALE_DOWN_AVG, 1017 }; 1018 1019 enum scale_mode { 1020 SCALE_NONE = 0x0, 1021 SCALE_UP = 0x1, 1022 SCALE_DOWN = 0x2 1023 }; 1024 1025 enum vop_dsc_interface_mode { 1026 VOP_DSC_IF_DISABLE = 0, 1027 VOP_DSC_IF_HDMI = 1, 1028 VOP_DSC_IF_MIPI_DS_MODE = 2, 1029 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1030 }; 1031 1032 enum vop3_pre_scale_down_mode { 1033 VOP3_PRE_SCALE_UNSPPORT, 1034 VOP3_PRE_SCALE_DOWN_GT, 1035 VOP3_PRE_SCALE_DOWN_AVG, 1036 }; 1037 1038 enum vop3_esmart_lb_mode { 1039 VOP3_ESMART_8K_MODE, 1040 VOP3_ESMART_4K_4K_MODE, 1041 VOP3_ESMART_4K_2K_2K_MODE, 1042 VOP3_ESMART_2K_2K_2K_2K_MODE, 1043 }; 1044 1045 struct vop2_layer { 1046 u8 id; 1047 /** 1048 * @win_phys_id: window id of the layer selected. 1049 * Every layer must make sure to select different 1050 * windows of others. 1051 */ 1052 u8 win_phys_id; 1053 }; 1054 1055 struct vop2_power_domain_data { 1056 u8 id; 1057 u8 parent_id; 1058 /* 1059 * @module_id_mask: module id of which module this power domain is belongs to. 1060 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1061 */ 1062 u32 module_id_mask; 1063 }; 1064 1065 struct vop2_win_data { 1066 char *name; 1067 u8 phys_id; 1068 enum vop2_layer_type type; 1069 u8 win_sel_port_offset; 1070 u8 layer_sel_win_id[VOP2_VP_MAX]; 1071 u8 axi_id; 1072 u8 axi_uv_id; 1073 u8 axi_yrgb_id; 1074 u8 splice_win_id; 1075 u8 pd_id; 1076 u8 hsu_filter_mode; 1077 u8 hsd_filter_mode; 1078 u8 vsu_filter_mode; 1079 u8 vsd_filter_mode; 1080 u8 hsd_pre_filter_mode; 1081 u8 vsd_pre_filter_mode; 1082 u8 scale_engine_num; 1083 u32 reg_offset; 1084 u32 max_upscale_factor; 1085 u32 max_downscale_factor; 1086 bool splice_mode_right; 1087 }; 1088 1089 struct vop2_vp_data { 1090 u32 feature; 1091 u8 pre_scan_max_dly; 1092 u8 layer_mix_dly; 1093 u8 hdr_mix_dly; 1094 u8 win_dly; 1095 u8 splice_vp_id; 1096 struct vop_rect max_output; 1097 u32 max_dclk; 1098 }; 1099 1100 struct vop2_plane_table { 1101 enum vop2_layer_phy_id plane_id; 1102 enum vop2_layer_type plane_type; 1103 }; 1104 1105 struct vop2_vp_plane_mask { 1106 u8 primary_plane_id; /* use this win to show logo */ 1107 u8 attached_layers_nr; /* number layers attach to this vp */ 1108 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1109 u32 plane_mask; 1110 int cursor_plane_id; 1111 }; 1112 1113 struct vop2_dsc_data { 1114 u8 id; 1115 u8 pd_id; 1116 u8 max_slice_num; 1117 u8 max_linebuf_depth; /* used to generate the bitstream */ 1118 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1119 const char *dsc_txp_clk_src_name; 1120 const char *dsc_txp_clk_name; 1121 const char *dsc_pxl_clk_name; 1122 const char *dsc_cds_clk_name; 1123 }; 1124 1125 struct dsc_error_info { 1126 u32 dsc_error_val; 1127 char dsc_error_info[50]; 1128 }; 1129 1130 struct vop2_data { 1131 u32 version; 1132 u32 esmart_lb_mode; 1133 struct vop2_vp_data *vp_data; 1134 struct vop2_win_data *win_data; 1135 struct vop2_vp_plane_mask *plane_mask; 1136 struct vop2_plane_table *plane_table; 1137 struct vop2_power_domain_data *pd; 1138 struct vop2_dsc_data *dsc; 1139 struct dsc_error_info *dsc_error_ecw; 1140 struct dsc_error_info *dsc_error_buffer_flow; 1141 u8 *vp_primary_plane_order; 1142 u8 nr_vps; 1143 u8 nr_layers; 1144 u8 nr_mixers; 1145 u8 nr_gammas; 1146 u8 nr_pd; 1147 u8 nr_dscs; 1148 u8 nr_dsc_ecw; 1149 u8 nr_dsc_buffer_flow; 1150 u32 reg_len; 1151 }; 1152 1153 struct vop2 { 1154 u32 *regsbak; 1155 void *regs; 1156 void *grf; 1157 void *vop_grf; 1158 void *vo1_grf; 1159 void *sys_pmu; 1160 u32 reg_len; 1161 u32 version; 1162 u32 esmart_lb_mode; 1163 bool global_init; 1164 const struct vop2_data *data; 1165 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1166 }; 1167 1168 static struct vop2 *rockchip_vop2; 1169 1170 static inline bool is_vop3(struct vop2 *vop2) 1171 { 1172 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1173 return false; 1174 else 1175 return true; 1176 } 1177 1178 /* 1179 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1180 * avg_sd_factor: 1181 * bli_su_factor: 1182 * bic_su_factor: 1183 * = (src - 1) / (dst - 1) << 16; 1184 * 1185 * ygt2 enable: dst get one line from two line of the src 1186 * ygt4 enable: dst get one line from four line of the src. 1187 * 1188 */ 1189 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1190 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1191 1192 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1193 (fac * (dst - 1) >> 12 < (src - 1)) 1194 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1195 (fac * (dst - 1) >> 16 < (src - 1)) 1196 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1197 (fac * (dst - 1) >> 16 < (src - 1)) 1198 1199 static uint16_t vop2_scale_factor(enum scale_mode mode, 1200 int32_t filter_mode, 1201 uint32_t src, uint32_t dst) 1202 { 1203 uint32_t fac = 0; 1204 int i = 0; 1205 1206 if (mode == SCALE_NONE) 1207 return 0; 1208 1209 /* 1210 * A workaround to avoid zero div. 1211 */ 1212 if ((dst == 1) || (src == 1)) { 1213 dst = dst + 1; 1214 src = src + 1; 1215 } 1216 1217 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1218 fac = VOP2_BILI_SCL_DN(src, dst); 1219 for (i = 0; i < 100; i++) { 1220 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1221 break; 1222 fac -= 1; 1223 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1224 } 1225 } else { 1226 fac = VOP2_COMMON_SCL(src, dst); 1227 for (i = 0; i < 100; i++) { 1228 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1229 break; 1230 fac -= 1; 1231 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1232 } 1233 } 1234 1235 return fac; 1236 } 1237 1238 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1239 { 1240 if (is_hor) 1241 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1242 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1243 } 1244 1245 static uint16_t vop3_scale_factor(enum scale_mode mode, 1246 uint32_t src, uint32_t dst, bool is_hor) 1247 { 1248 uint32_t fac = 0; 1249 int i = 0; 1250 1251 if (mode == SCALE_NONE) 1252 return 0; 1253 1254 /* 1255 * A workaround to avoid zero div. 1256 */ 1257 if ((dst == 1) || (src == 1)) { 1258 dst = dst + 1; 1259 src = src + 1; 1260 } 1261 1262 if (mode == SCALE_DOWN) { 1263 fac = VOP2_BILI_SCL_DN(src, dst); 1264 for (i = 0; i < 100; i++) { 1265 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1266 break; 1267 fac -= 1; 1268 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1269 } 1270 } else { 1271 fac = VOP2_COMMON_SCL(src, dst); 1272 for (i = 0; i < 100; i++) { 1273 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1274 break; 1275 fac -= 1; 1276 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1277 } 1278 } 1279 1280 return fac; 1281 } 1282 1283 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1284 { 1285 if (src < dst) 1286 return SCALE_UP; 1287 else if (src > dst) 1288 return SCALE_DOWN; 1289 1290 return SCALE_NONE; 1291 } 1292 1293 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1294 { 1295 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1296 } 1297 1298 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1299 { 1300 int i = 0; 1301 1302 for (i = 0; i < vop2->data->nr_layers; i++) { 1303 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1304 return vop2->data->vp_primary_plane_order[i]; 1305 } 1306 1307 return vop2->data->vp_primary_plane_order[0]; 1308 } 1309 1310 static inline u16 scl_cal_scale(int src, int dst, int shift) 1311 { 1312 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1313 } 1314 1315 static inline u16 scl_cal_scale2(int src, int dst) 1316 { 1317 return ((src - 1) << 12) / (dst - 1); 1318 } 1319 1320 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1321 { 1322 writel(v, vop2->regs + offset); 1323 vop2->regsbak[offset >> 2] = v; 1324 } 1325 1326 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1327 { 1328 return readl(vop2->regs + offset); 1329 } 1330 1331 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1332 u32 mask, u32 shift, u32 v, 1333 bool write_mask) 1334 { 1335 if (!mask) 1336 return; 1337 1338 if (write_mask) { 1339 v = ((v & mask) << shift) | (mask << (shift + 16)); 1340 } else { 1341 u32 cached_val = vop2->regsbak[offset >> 2]; 1342 1343 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1344 vop2->regsbak[offset >> 2] = v; 1345 } 1346 1347 writel(v, vop2->regs + offset); 1348 } 1349 1350 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1351 u32 mask, u32 shift, u32 v) 1352 { 1353 u32 val = 0; 1354 1355 val = (v << shift) | (mask << (shift + 16)); 1356 writel(val, grf_base + offset); 1357 } 1358 1359 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1360 u32 mask, u32 shift) 1361 { 1362 return (readl(grf_base + offset) >> shift) & mask; 1363 } 1364 1365 static char* get_output_if_name(u32 output_if, char *name) 1366 { 1367 if (output_if & VOP_OUTPUT_IF_RGB) 1368 strcat(name, " RGB"); 1369 if (output_if & VOP_OUTPUT_IF_BT1120) 1370 strcat(name, " BT1120"); 1371 if (output_if & VOP_OUTPUT_IF_BT656) 1372 strcat(name, " BT656"); 1373 if (output_if & VOP_OUTPUT_IF_LVDS0) 1374 strcat(name, " LVDS0"); 1375 if (output_if & VOP_OUTPUT_IF_LVDS1) 1376 strcat(name, " LVDS1"); 1377 if (output_if & VOP_OUTPUT_IF_MIPI0) 1378 strcat(name, " MIPI0"); 1379 if (output_if & VOP_OUTPUT_IF_MIPI1) 1380 strcat(name, " MIPI1"); 1381 if (output_if & VOP_OUTPUT_IF_eDP0) 1382 strcat(name, " eDP0"); 1383 if (output_if & VOP_OUTPUT_IF_eDP1) 1384 strcat(name, " eDP1"); 1385 if (output_if & VOP_OUTPUT_IF_DP0) 1386 strcat(name, " DP0"); 1387 if (output_if & VOP_OUTPUT_IF_DP1) 1388 strcat(name, " DP1"); 1389 if (output_if & VOP_OUTPUT_IF_HDMI0) 1390 strcat(name, " HDMI0"); 1391 if (output_if & VOP_OUTPUT_IF_HDMI1) 1392 strcat(name, " HDMI1"); 1393 1394 return name; 1395 } 1396 1397 static char *get_plane_name(int plane_id, char *name) 1398 { 1399 switch (plane_id) { 1400 case ROCKCHIP_VOP2_CLUSTER0: 1401 strcat(name, "Cluster0"); 1402 break; 1403 case ROCKCHIP_VOP2_CLUSTER1: 1404 strcat(name, "Cluster1"); 1405 break; 1406 case ROCKCHIP_VOP2_ESMART0: 1407 strcat(name, "Esmart0"); 1408 break; 1409 case ROCKCHIP_VOP2_ESMART1: 1410 strcat(name, "Esmart1"); 1411 break; 1412 case ROCKCHIP_VOP2_SMART0: 1413 strcat(name, "Smart0"); 1414 break; 1415 case ROCKCHIP_VOP2_SMART1: 1416 strcat(name, "Smart1"); 1417 break; 1418 case ROCKCHIP_VOP2_CLUSTER2: 1419 strcat(name, "Cluster2"); 1420 break; 1421 case ROCKCHIP_VOP2_CLUSTER3: 1422 strcat(name, "Cluster3"); 1423 break; 1424 case ROCKCHIP_VOP2_ESMART2: 1425 strcat(name, "Esmart2"); 1426 break; 1427 case ROCKCHIP_VOP2_ESMART3: 1428 strcat(name, "Esmart3"); 1429 break; 1430 } 1431 1432 return name; 1433 } 1434 1435 static bool is_yuv_output(u32 bus_format) 1436 { 1437 switch (bus_format) { 1438 case MEDIA_BUS_FMT_YUV8_1X24: 1439 case MEDIA_BUS_FMT_YUV10_1X30: 1440 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1441 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1442 case MEDIA_BUS_FMT_YUYV8_2X8: 1443 case MEDIA_BUS_FMT_YVYU8_2X8: 1444 case MEDIA_BUS_FMT_UYVY8_2X8: 1445 case MEDIA_BUS_FMT_VYUY8_2X8: 1446 case MEDIA_BUS_FMT_YUYV8_1X16: 1447 case MEDIA_BUS_FMT_YVYU8_1X16: 1448 case MEDIA_BUS_FMT_UYVY8_1X16: 1449 case MEDIA_BUS_FMT_VYUY8_1X16: 1450 return true; 1451 default: 1452 return false; 1453 } 1454 } 1455 1456 static int vop2_convert_csc_mode(int csc_mode, int bit_depth) 1457 { 1458 switch (csc_mode) { 1459 case V4L2_COLORSPACE_SMPTE170M: 1460 case V4L2_COLORSPACE_470_SYSTEM_M: 1461 case V4L2_COLORSPACE_470_SYSTEM_BG: 1462 return CSC_BT601L; 1463 case V4L2_COLORSPACE_REC709: 1464 case V4L2_COLORSPACE_SMPTE240M: 1465 case V4L2_COLORSPACE_DEFAULT: 1466 if (bit_depth == CSC_13BIT_DEPTH) 1467 return CSC_BT709L_13BIT; 1468 else 1469 return CSC_BT709L; 1470 case V4L2_COLORSPACE_JPEG: 1471 return CSC_BT601F; 1472 case V4L2_COLORSPACE_BT2020: 1473 if (bit_depth == CSC_13BIT_DEPTH) 1474 return CSC_BT2020L_13BIT; 1475 else 1476 return CSC_BT2020; 1477 case V4L2_COLORSPACE_BT709F: 1478 if (bit_depth == CSC_10BIT_DEPTH) { 1479 printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1480 return CSC_BT601F; 1481 } else { 1482 return CSC_BT709F_13BIT; 1483 } 1484 case V4L2_COLORSPACE_BT2020F: 1485 if (bit_depth == CSC_10BIT_DEPTH) { 1486 printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1487 return CSC_BT601F; 1488 } else { 1489 return CSC_BT2020F_13BIT; 1490 } 1491 default: 1492 return CSC_BT709L; 1493 } 1494 } 1495 1496 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1497 { 1498 /* 1499 * FIXME: 1500 * 1501 * There is no media type for YUV444 output, 1502 * so when out_mode is AAAA or P888, assume output is YUV444 on 1503 * yuv format. 1504 * 1505 * From H/W testing, YUV444 mode need a rb swap. 1506 */ 1507 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1508 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1509 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1510 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1511 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1512 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1513 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1514 output_mode == ROCKCHIP_OUT_MODE_P888))) 1515 return true; 1516 else 1517 return false; 1518 } 1519 1520 static inline bool is_hot_plug_devices(int output_type) 1521 { 1522 switch (output_type) { 1523 case DRM_MODE_CONNECTOR_HDMIA: 1524 case DRM_MODE_CONNECTOR_HDMIB: 1525 case DRM_MODE_CONNECTOR_TV: 1526 case DRM_MODE_CONNECTOR_DisplayPort: 1527 case DRM_MODE_CONNECTOR_VGA: 1528 case DRM_MODE_CONNECTOR_Unknown: 1529 return true; 1530 default: 1531 return false; 1532 } 1533 } 1534 1535 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1536 { 1537 int i = 0; 1538 1539 for (i = 0; i < vop2->data->nr_layers; i++) { 1540 if (vop2->data->win_data[i].phys_id == phys_id) 1541 return &vop2->data->win_data[i]; 1542 } 1543 1544 return NULL; 1545 } 1546 1547 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1548 { 1549 int i = 0; 1550 1551 for (i = 0; i < vop2->data->nr_pd; i++) { 1552 if (vop2->data->pd[i].id == pd_id) 1553 return &vop2->data->pd[i]; 1554 } 1555 1556 return NULL; 1557 } 1558 1559 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1560 u32 *lut_regs, u32 *lut_val, int lut_len) 1561 { 1562 u32 vp_offset = crtc_id * 0x100; 1563 int i; 1564 1565 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1566 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1567 crtc_id, false); 1568 1569 for (i = 0; i < lut_len; i++) 1570 writel(lut_val[i], lut_regs + i); 1571 1572 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1573 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1574 } 1575 1576 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1577 u32 *lut_regs, u32 *lut_val, int lut_len) 1578 { 1579 u32 vp_offset = crtc_id * 0x100; 1580 int i; 1581 1582 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1583 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1584 crtc_id, false); 1585 1586 for (i = 0; i < lut_len; i++) 1587 writel(lut_val[i], lut_regs + i); 1588 1589 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1590 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1591 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1592 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1593 } 1594 1595 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1596 struct display_state *state) 1597 { 1598 struct connector_state *conn_state = &state->conn_state; 1599 struct crtc_state *cstate = &state->crtc_state; 1600 struct resource gamma_res; 1601 fdt_size_t lut_size; 1602 int i, lut_len, ret = 0; 1603 u32 *lut_regs; 1604 u32 *lut_val; 1605 u32 r, g, b; 1606 struct base2_disp_info *disp_info = conn_state->disp_info; 1607 static int gamma_lut_en_num = 1; 1608 1609 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1610 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1611 return 0; 1612 } 1613 1614 if (!disp_info) 1615 return 0; 1616 1617 if (!disp_info->gamma_lut_data.size) 1618 return 0; 1619 1620 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1621 if (ret) 1622 printf("failed to get gamma lut res\n"); 1623 lut_regs = (u32 *)gamma_res.start; 1624 lut_size = gamma_res.end - gamma_res.start + 1; 1625 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1626 printf("failed to get gamma lut register\n"); 1627 return 0; 1628 } 1629 lut_len = lut_size / 4; 1630 if (lut_len != 256 && lut_len != 1024) { 1631 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1632 return 0; 1633 } 1634 lut_val = (u32 *)calloc(1, lut_size); 1635 for (i = 0; i < lut_len; i++) { 1636 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1637 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1638 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1639 1640 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1641 } 1642 1643 if (vop2->version == VOP_VERSION_RK3568) { 1644 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1645 gamma_lut_en_num++; 1646 } else if (vop2->version == VOP_VERSION_RK3588) { 1647 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1648 if (cstate->splice_mode) { 1649 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len); 1650 gamma_lut_en_num++; 1651 } 1652 gamma_lut_en_num++; 1653 } 1654 1655 return 0; 1656 } 1657 1658 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1659 struct display_state *state) 1660 { 1661 struct connector_state *conn_state = &state->conn_state; 1662 struct crtc_state *cstate = &state->crtc_state; 1663 int i, cubic_lut_len; 1664 u32 vp_offset = cstate->crtc_id * 0x100; 1665 struct base2_disp_info *disp_info = conn_state->disp_info; 1666 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1667 u32 *cubic_lut_addr; 1668 1669 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1670 return 0; 1671 1672 if (!disp_info->cubic_lut_data.size) 1673 return 0; 1674 1675 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1676 cubic_lut_len = disp_info->cubic_lut_data.size; 1677 1678 for (i = 0; i < cubic_lut_len / 2; i++) { 1679 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1680 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1681 ((lut->lblue[2 * i] & 0xff) << 24); 1682 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1683 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1684 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1685 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1686 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1687 *cubic_lut_addr++ = 0; 1688 } 1689 1690 if (cubic_lut_len % 2) { 1691 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1692 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1693 ((lut->lblue[2 * i] & 0xff) << 24); 1694 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1695 *cubic_lut_addr++ = 0; 1696 *cubic_lut_addr = 0; 1697 } 1698 1699 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1700 get_cubic_lut_buffer(cstate->crtc_id)); 1701 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1702 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1703 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1704 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1705 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1706 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1707 1708 return 0; 1709 } 1710 1711 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1712 struct bcsh_state *bcsh_state, int crtc_id) 1713 { 1714 struct crtc_state *cstate = &state->crtc_state; 1715 u32 vp_offset = crtc_id * 0x100; 1716 1717 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1718 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1719 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1720 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1721 1722 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1723 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1724 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1725 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1726 1727 if (!cstate->bcsh_en) { 1728 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1729 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1730 return; 1731 } 1732 1733 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1734 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1735 bcsh_state->brightness, false); 1736 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1737 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1738 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1739 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1740 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1741 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1742 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1743 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1744 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1745 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1746 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1747 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1748 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1749 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1750 } 1751 1752 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1753 { 1754 struct connector_state *conn_state = &state->conn_state; 1755 struct base_bcsh_info *bcsh_info; 1756 struct crtc_state *cstate = &state->crtc_state; 1757 struct bcsh_state bcsh_state; 1758 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1759 1760 if (!conn_state->disp_info) 1761 return; 1762 bcsh_info = &conn_state->disp_info->bcsh_info; 1763 if (!bcsh_info) 1764 return; 1765 1766 if (bcsh_info->brightness != 50 || 1767 bcsh_info->contrast != 50 || 1768 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1769 cstate->bcsh_en = true; 1770 1771 if (cstate->bcsh_en) { 1772 if (!cstate->yuv_overlay) 1773 cstate->post_r2y_en = 1; 1774 if (!is_yuv_output(conn_state->bus_format)) 1775 cstate->post_y2r_en = 1; 1776 } else { 1777 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1778 cstate->post_r2y_en = 1; 1779 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1780 cstate->post_y2r_en = 1; 1781 } 1782 1783 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 1784 1785 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1786 brightness = interpolate(0, -128, 100, 127, 1787 bcsh_info->brightness); 1788 else 1789 brightness = interpolate(0, -32, 100, 31, 1790 bcsh_info->brightness); 1791 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1792 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1793 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1794 1795 1796 /* 1797 * a:[-30~0): 1798 * sin_hue = 0x100 - sin(a)*256; 1799 * cos_hue = cos(a)*256; 1800 * a:[0~30] 1801 * sin_hue = sin(a)*256; 1802 * cos_hue = cos(a)*256; 1803 */ 1804 sin_hue = fixp_sin32(hue) >> 23; 1805 cos_hue = fixp_cos32(hue) >> 23; 1806 1807 bcsh_state.brightness = brightness; 1808 bcsh_state.contrast = contrast; 1809 bcsh_state.saturation = saturation; 1810 bcsh_state.sin_hue = sin_hue; 1811 bcsh_state.cos_hue = cos_hue; 1812 1813 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 1814 if (cstate->splice_mode) 1815 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 1816 } 1817 1818 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 1819 { 1820 struct connector_state *conn_state = &state->conn_state; 1821 struct drm_display_mode *mode = &conn_state->mode; 1822 struct crtc_state *cstate = &state->crtc_state; 1823 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1824 u16 hdisplay = mode->crtc_hdisplay; 1825 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1826 1827 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 1828 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 1829 bg_dly -= bg_ovl_dly; 1830 1831 if (cstate->splice_mode) 1832 pre_scan_dly = bg_dly + (hdisplay >> 2) - 1; 1833 else 1834 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1835 1836 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1837 hsync_len = 8; 1838 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1839 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 1840 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1841 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1842 } 1843 1844 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 1845 { 1846 struct connector_state *conn_state = &state->conn_state; 1847 struct drm_display_mode *mode = &conn_state->mode; 1848 struct crtc_state *cstate = &state->crtc_state; 1849 struct vop2_win_data *win_data; 1850 u32 bg_dly, pre_scan_dly; 1851 u16 hdisplay = mode->crtc_hdisplay; 1852 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1853 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 1854 u8 win_id; 1855 1856 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 1857 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 1858 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 1859 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 1860 1861 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 1862 vop2->data->vp_data[crtc_id].layer_mix_dly + 1863 vop2->data->vp_data[crtc_id].hdr_mix_dly; 1864 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1865 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1866 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 1867 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1868 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1869 } 1870 1871 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1872 { 1873 struct connector_state *conn_state = &state->conn_state; 1874 struct drm_display_mode *mode = &conn_state->mode; 1875 struct crtc_state *cstate = &state->crtc_state; 1876 u32 vp_offset = (cstate->crtc_id * 0x100); 1877 u16 vtotal = mode->crtc_vtotal; 1878 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1879 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1880 u16 hdisplay = mode->crtc_hdisplay; 1881 u16 vdisplay = mode->crtc_vdisplay; 1882 u16 hsize = 1883 hdisplay * (conn_state->overscan.left_margin + 1884 conn_state->overscan.right_margin) / 200; 1885 u16 vsize = 1886 vdisplay * (conn_state->overscan.top_margin + 1887 conn_state->overscan.bottom_margin) / 200; 1888 u16 hact_end, vact_end; 1889 u32 val; 1890 1891 hsize = round_down(hsize, 2); 1892 vsize = round_down(vsize, 2); 1893 1894 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1895 hact_end = hact_st + hsize; 1896 val = hact_st << 16; 1897 val |= hact_end; 1898 1899 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1900 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1901 vact_end = vact_st + vsize; 1902 val = vact_st << 16; 1903 val |= vact_end; 1904 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1905 val = scl_cal_scale2(vdisplay, vsize) << 16; 1906 val |= scl_cal_scale2(hdisplay, hsize); 1907 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1908 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1909 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1910 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1911 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1912 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1913 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1914 u16 vact_st_f1 = vtotal + vact_st + 1; 1915 u16 vact_end_f1 = vact_st_f1 + vsize; 1916 1917 val = vact_st_f1 << 16 | vact_end_f1; 1918 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1919 } 1920 1921 if (is_vop3(vop2)) { 1922 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 1923 } else { 1924 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 1925 if (cstate->splice_mode) 1926 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 1927 } 1928 } 1929 1930 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 1931 { 1932 struct connector_state *conn_state = &state->conn_state; 1933 struct crtc_state *cstate = &state->crtc_state; 1934 struct acm_data *acm = &conn_state->disp_info->acm_data; 1935 struct drm_display_mode *mode = &conn_state->mode; 1936 u32 vp_offset = (cstate->crtc_id * 0x100); 1937 s16 *lut_y; 1938 s16 *lut_h; 1939 s16 *lut_s; 1940 u32 value; 1941 int i; 1942 1943 if (!acm->acm_enable) { 1944 writel(0x2, vop2->regs + RK3528_ACM_CTRL); 1945 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 1946 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 1, false); 1947 return; 1948 } 1949 1950 printf("post acm enable\n"); 1951 1952 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 1953 1954 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 1955 ((mode->vdisplay & 0xfff) << 20); 1956 writel(value, vop2->regs + RK3528_ACM_CTRL); 1957 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 1958 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 1959 1960 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 1961 ((acm->s_gain << 20) & 0x3ff00000); 1962 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 1963 1964 lut_y = &acm->gain_lut_hy[0]; 1965 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 1966 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 1967 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 1968 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 1969 ((lut_s[i] << 16) & 0xff0000); 1970 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 1971 } 1972 1973 lut_y = &acm->gain_lut_hs[0]; 1974 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 1975 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 1976 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 1977 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 1978 ((lut_s[i] << 16) & 0xff0000); 1979 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 1980 } 1981 1982 lut_y = &acm->delta_lut_h[0]; 1983 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 1984 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 1985 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 1986 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 1987 ((lut_s[i] << 20) & 0x3ff00000); 1988 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 1989 } 1990 1991 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 1992 } 1993 1994 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 1995 { 1996 struct connector_state *conn_state = &state->conn_state; 1997 struct crtc_state *cstate = &state->crtc_state; 1998 struct acm_data *acm = &conn_state->disp_info->acm_data; 1999 struct csc_info *csc = &conn_state->disp_info->csc_info; 2000 struct post_csc_coef csc_coef; 2001 bool is_input_yuv = false; 2002 bool is_output_yuv = false; 2003 bool post_r2y_en = false; 2004 bool post_csc_en = false; 2005 u32 vp_offset = (cstate->crtc_id * 0x100); 2006 u32 value; 2007 int range_type; 2008 2009 printf("post csc enable\n"); 2010 2011 if (acm->acm_enable) { 2012 if (!cstate->yuv_overlay) 2013 post_r2y_en = true; 2014 2015 /* do y2r in csc module */ 2016 if (!is_yuv_output(conn_state->bus_format)) 2017 post_csc_en = true; 2018 } else { 2019 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2020 post_r2y_en = true; 2021 2022 /* do y2r in csc module */ 2023 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2024 post_csc_en = true; 2025 } 2026 2027 if (csc->csc_enable) 2028 post_csc_en = true; 2029 2030 if (cstate->yuv_overlay || post_r2y_en) 2031 is_input_yuv = true; 2032 2033 if (is_yuv_output(conn_state->bus_format)) 2034 is_output_yuv = true; 2035 2036 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH); 2037 2038 if (post_csc_en) { 2039 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2040 is_output_yuv); 2041 2042 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2043 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2044 csc_coef.csc_coef00, false); 2045 value = (csc_coef.csc_coef02 << 16) | csc_coef.csc_coef01; 2046 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2047 value = (csc_coef.csc_coef11 << 16) | csc_coef.csc_coef10; 2048 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2049 value = (csc_coef.csc_coef20 << 16) | csc_coef.csc_coef12; 2050 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2051 value = (csc_coef.csc_coef22 << 16) | csc_coef.csc_coef21; 2052 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2053 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2054 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2055 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2056 2057 range_type = csc_coef.range_type ? 0 : 1; 2058 range_type <<= is_input_yuv ? 0 : 1; 2059 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2060 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2061 } 2062 2063 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2064 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, post_r2y_en ? 1 : 0, false); 2065 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2066 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2067 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2068 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2069 } 2070 2071 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2072 { 2073 struct connector_state *conn_state = &state->conn_state; 2074 struct base2_disp_info *disp_info = conn_state->disp_info; 2075 const char *enable_flag; 2076 2077 if (!disp_info) { 2078 printf("disp_info is empty\n"); 2079 return; 2080 } 2081 2082 enable_flag = (const char *)&disp_info->cacm_header; 2083 if (strncasecmp(enable_flag, "CACM", 4)) { 2084 printf("acm and csc is not support\n"); 2085 return; 2086 } 2087 2088 vop3_post_acm_config(state, vop2); 2089 vop3_post_csc_config(state, vop2); 2090 } 2091 2092 /* 2093 * Read VOP internal power domain on/off status. 2094 * We should query BISR_STS register in PMU for 2095 * power up/down status when memory repair is enabled. 2096 * Return value: 1 for power on, 0 for power off; 2097 */ 2098 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2099 { 2100 int val = 0; 2101 int shift = 0; 2102 int shift_factor = 0; 2103 bool is_bisr_en = false; 2104 2105 /* 2106 * The order of pd status bits in BISR_STS register 2107 * is different from that in VOP SYS_STS register. 2108 */ 2109 if (pd_data->id == VOP2_PD_DSC_8K || 2110 pd_data->id == VOP2_PD_DSC_4K || 2111 pd_data->id == VOP2_PD_ESMART) 2112 shift_factor = 1; 2113 2114 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2115 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2116 if (is_bisr_en) { 2117 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2118 2119 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2120 ((val >> shift) & 0x1), 50 * 1000); 2121 } else { 2122 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2123 2124 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2125 !((val >> shift) & 0x1), 50 * 1000); 2126 } 2127 } 2128 2129 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2130 { 2131 struct vop2_power_domain_data *pd_data; 2132 int ret = 0; 2133 2134 if (!pd_id) 2135 return 0; 2136 2137 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2138 if (!pd_data) { 2139 printf("can't find pd_data by id\n"); 2140 return -EINVAL; 2141 } 2142 2143 if (pd_data->parent_id) { 2144 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2145 if (ret) { 2146 printf("can't open parent power domain\n"); 2147 return -EINVAL; 2148 } 2149 } 2150 2151 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, 2152 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false); 2153 ret = vop2_wait_power_domain_on(vop2, pd_data); 2154 if (ret) { 2155 printf("wait vop2 power domain timeout\n"); 2156 return ret; 2157 } 2158 2159 return 0; 2160 } 2161 2162 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2163 { 2164 u32 *base = vop2->regs; 2165 int i = 0; 2166 2167 /* 2168 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2169 */ 2170 for (i = 0; i < (vop2->reg_len >> 2); i++) 2171 vop2->regsbak[i] = base[i]; 2172 } 2173 2174 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2175 { 2176 struct vop2_win_data *win_data; 2177 int layer_phy_id = 0; 2178 int i, j; 2179 u32 ovl_port_offset = 0; 2180 u32 layer_nr = 0; 2181 u8 shift = 0; 2182 2183 /* layer sel win id */ 2184 for (i = 0; i < vop2->data->nr_vps; i++) { 2185 shift = 0; 2186 ovl_port_offset = 0x100 * i; 2187 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2188 for (j = 0; j < layer_nr; j++) { 2189 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2190 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2191 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2192 shift, win_data->layer_sel_win_id[i], false); 2193 shift += 4; 2194 } 2195 } 2196 2197 /* win sel port */ 2198 for (i = 0; i < vop2->data->nr_vps; i++) { 2199 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2200 for (j = 0; j < layer_nr; j++) { 2201 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2202 continue; 2203 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2204 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2205 shift = win_data->win_sel_port_offset * 2; 2206 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK, 2207 shift, i, false); 2208 } 2209 } 2210 } 2211 2212 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2213 { 2214 struct crtc_state *cstate = &state->crtc_state; 2215 struct vop2_win_data *win_data; 2216 int layer_phy_id = 0; 2217 int total_used_layer = 0; 2218 int port_mux = 0; 2219 int i, j; 2220 u32 layer_nr = 0; 2221 u8 shift = 0; 2222 2223 /* layer sel win id */ 2224 for (i = 0; i < vop2->data->nr_vps; i++) { 2225 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2226 for (j = 0; j < layer_nr; j++) { 2227 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2228 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2229 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2230 shift, win_data->layer_sel_win_id[i], false); 2231 shift += 4; 2232 } 2233 } 2234 2235 /* win sel port */ 2236 for (i = 0; i < vop2->data->nr_vps; i++) { 2237 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2238 for (j = 0; j < layer_nr; j++) { 2239 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2240 continue; 2241 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2242 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2243 shift = win_data->win_sel_port_offset * 2; 2244 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2245 LAYER_SEL_PORT_SHIFT + shift, i, false); 2246 } 2247 } 2248 2249 /** 2250 * port mux config 2251 */ 2252 for (i = 0; i < vop2->data->nr_vps; i++) { 2253 shift = i * 4; 2254 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2255 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2256 port_mux = total_used_layer - 1; 2257 } else { 2258 port_mux = 8; 2259 } 2260 2261 if (i == vop2->data->nr_vps - 1) 2262 port_mux = vop2->data->nr_mixers; 2263 2264 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2265 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2266 PORT_MUX_SHIFT + shift, port_mux, false); 2267 } 2268 } 2269 2270 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2271 { 2272 if (!is_vop3(vop2)) 2273 return false; 2274 2275 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2276 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2277 return true; 2278 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2279 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2280 return true; 2281 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2282 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2283 return true; 2284 else 2285 return false; 2286 } 2287 2288 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2289 { 2290 struct vop2_win_data *win_data; 2291 int i; 2292 u8 scale_engine_num = 0; 2293 2294 /* store plane mask for vop2_fixup_dts */ 2295 for (i = 0; i < vop2->data->nr_layers; i++) { 2296 win_data = &vop2->data->win_data[i]; 2297 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2298 continue; 2299 2300 win_data->scale_engine_num = scale_engine_num++; 2301 } 2302 } 2303 2304 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2305 { 2306 struct crtc_state *cstate = &state->crtc_state; 2307 struct vop2_vp_plane_mask *plane_mask; 2308 int layer_phy_id = 0; 2309 int i, j; 2310 int ret; 2311 u32 layer_nr = 0; 2312 2313 if (vop2->global_init) 2314 return; 2315 2316 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2317 if (soc_is_rk3566()) 2318 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2319 OTP_WIN_EN_SHIFT, 1, false); 2320 2321 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2322 u32 plane_mask; 2323 int primary_plane_id; 2324 2325 for (i = 0; i < vop2->data->nr_vps; i++) { 2326 plane_mask = cstate->crtc->vps[i].plane_mask; 2327 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2328 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2329 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2330 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2331 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2332 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2333 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2334 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2335 2336 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2337 for (j = 0; j < layer_nr; j++) { 2338 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2339 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2340 } 2341 } 2342 } else {/* need soft assign plane mask */ 2343 /* find the first unplug devices and set it as main display */ 2344 int main_vp_index = -1; 2345 int active_vp_num = 0; 2346 2347 for (i = 0; i < vop2->data->nr_vps; i++) { 2348 if (cstate->crtc->vps[i].enable) 2349 active_vp_num++; 2350 } 2351 printf("VOP have %d active VP\n", active_vp_num); 2352 2353 if (soc_is_rk3566() && active_vp_num > 2) 2354 printf("ERROR: rk3566 only support 2 display output!!\n"); 2355 plane_mask = vop2->data->plane_mask; 2356 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2357 /* 2358 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other 2359 * for cvbs store in plane_mask[2]. 2360 */ 2361 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2362 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2363 plane_mask += 2 * VOP2_VP_MAX; 2364 2365 if (vop2->version == VOP_VERSION_RK3528) { 2366 /* 2367 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected 2368 * by both vp0 and vp1. 2369 */ 2370 j = 0; 2371 } else { 2372 for (i = 0; i < vop2->data->nr_vps; i++) { 2373 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2374 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 2375 main_vp_index = i; 2376 break; 2377 } 2378 } 2379 2380 /* if no find unplug devices, use vp0 as main display */ 2381 if (main_vp_index < 0) { 2382 main_vp_index = 0; 2383 vop2->vp_plane_mask[0] = plane_mask[0]; 2384 } 2385 2386 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 2387 } 2388 2389 /* init other display except main display */ 2390 for (i = 0; i < vop2->data->nr_vps; i++) { 2391 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 2392 continue; 2393 vop2->vp_plane_mask[i] = plane_mask[j++]; 2394 } 2395 2396 /* store plane mask for vop2_fixup_dts */ 2397 for (i = 0; i < vop2->data->nr_vps; i++) { 2398 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2399 for (j = 0; j < layer_nr; j++) { 2400 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2401 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2402 } 2403 } 2404 } 2405 2406 if (vop2->version == VOP_VERSION_RK3588) 2407 rk3588_vop2_regsbak(vop2); 2408 else 2409 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2410 2411 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2412 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2413 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2414 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2415 2416 for (i = 0; i < vop2->data->nr_vps; i++) { 2417 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2418 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2419 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2420 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2421 } 2422 2423 if (is_vop3(vop2)) 2424 vop3_overlay_init(vop2, state); 2425 else 2426 vop2_overlay_init(vop2, state); 2427 2428 if (is_vop3(vop2)) { 2429 /* 2430 * you can rewrite at dts vop node: 2431 * 2432 * VOP3_ESMART_8K_MODE = 0, 2433 * VOP3_ESMART_4K_4K_MODE = 1, 2434 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2435 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2436 * 2437 * &vop { 2438 * esmart_lb_mode = /bits/ 8 <2>; 2439 * }; 2440 */ 2441 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2442 if (ret < 0) 2443 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2444 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK, 2445 ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false); 2446 2447 vop3_init_esmart_scale_engine(vop2); 2448 2449 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2450 DSP_VS_T_SEL_SHIFT, 0, false); 2451 } 2452 2453 if (vop2->version == VOP_VERSION_RK3568) 2454 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2455 2456 vop2->global_init = true; 2457 } 2458 2459 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2460 { 2461 struct crtc_state *cstate = &state->crtc_state; 2462 int ret; 2463 2464 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 2465 ret = clk_set_defaults(cstate->dev); 2466 if (ret) 2467 debug("%s clk_set_defaults failed %d\n", __func__, ret); 2468 2469 rockchip_vop2_gamma_lut_init(vop2, state); 2470 rockchip_vop2_cubic_lut_init(vop2, state); 2471 2472 return 0; 2473 } 2474 2475 /* 2476 * VOP2 have multi video ports. 2477 * video port ------- crtc 2478 */ 2479 static int rockchip_vop2_preinit(struct display_state *state) 2480 { 2481 struct crtc_state *cstate = &state->crtc_state; 2482 const struct vop2_data *vop2_data = cstate->crtc->data; 2483 2484 if (!rockchip_vop2) { 2485 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 2486 if (!rockchip_vop2) 2487 return -ENOMEM; 2488 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 2489 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 2490 rockchip_vop2->reg_len = RK3568_MAX_REG; 2491 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 2492 if (rockchip_vop2->grf <= 0) 2493 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 2494 rockchip_vop2->version = vop2_data->version; 2495 rockchip_vop2->data = vop2_data; 2496 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 2497 struct regmap *map; 2498 2499 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 2500 if (rockchip_vop2->vop_grf <= 0) 2501 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 2502 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 2503 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 2504 if (rockchip_vop2->vo1_grf <= 0) 2505 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 2506 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 2507 if (rockchip_vop2->sys_pmu <= 0) 2508 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 2509 } 2510 } 2511 2512 cstate->private = rockchip_vop2; 2513 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 2514 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 2515 2516 vop2_global_initial(rockchip_vop2, state); 2517 2518 return 0; 2519 } 2520 2521 /* 2522 * calc the dclk on rk3588 2523 * the available div of dclk is 1, 2, 4 2524 * 2525 */ 2526 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 2527 { 2528 if (child_clk * 4 <= max_dclk) 2529 return child_clk * 4; 2530 else if (child_clk * 2 <= max_dclk) 2531 return child_clk * 2; 2532 else if (child_clk <= max_dclk) 2533 return child_clk; 2534 else 2535 return 0; 2536 } 2537 2538 /* 2539 * 4 pixclk/cycle on rk3588 2540 * RGB/eDP/HDMI: if_pixclk >= dclk_core 2541 * DP: dp_pixclk = dclk_out <= dclk_core 2542 * DSI: mipi_pixclk <= dclk_out <= dclk_core 2543 */ 2544 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 2545 int *dclk_core_div, int *dclk_out_div, 2546 int *if_pixclk_div, int *if_dclk_div) 2547 { 2548 struct crtc_state *cstate = &state->crtc_state; 2549 struct connector_state *conn_state = &state->conn_state; 2550 struct drm_display_mode *mode = &conn_state->mode; 2551 struct vop2 *vop2 = cstate->private; 2552 unsigned long v_pixclk = mode->crtc_clock; 2553 unsigned long dclk_core_rate = v_pixclk >> 2; 2554 unsigned long dclk_rate = v_pixclk; 2555 unsigned long dclk_out_rate; 2556 u64 if_dclk_rate; 2557 u64 if_pixclk_rate; 2558 int output_type = conn_state->type; 2559 int output_mode = conn_state->output_mode; 2560 int K = 1; 2561 2562 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 2563 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2564 printf("Dual channel and YUV420 can't work together\n"); 2565 return -EINVAL; 2566 } 2567 2568 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2569 output_mode == ROCKCHIP_OUT_MODE_YUV420) 2570 K = 2; 2571 2572 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 2573 /* 2574 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 2575 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 2576 */ 2577 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2578 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2579 dclk_rate = dclk_rate >> 1; 2580 K = 2; 2581 } 2582 if (cstate->dsc_enable) { 2583 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 2584 if_dclk_rate = cstate->dsc_cds_clk_rate; 2585 } else { 2586 if_pixclk_rate = (dclk_core_rate << 1) / K; 2587 if_dclk_rate = dclk_core_rate / K; 2588 } 2589 2590 if (v_pixclk > VOP2_MAX_DCLK_RATE) 2591 dclk_rate = vop2_calc_dclk(dclk_core_rate, 2592 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2593 2594 if (!dclk_rate) { 2595 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 2596 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 2597 return -EINVAL; 2598 } 2599 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2600 *if_dclk_div = dclk_rate / if_dclk_rate; 2601 *dclk_core_div = dclk_rate / dclk_core_rate; 2602 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 2603 dclk_rate, *if_pixclk_div, *if_dclk_div); 2604 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 2605 /* edp_pixclk = edp_dclk > dclk_core */ 2606 if_pixclk_rate = v_pixclk / K; 2607 if_dclk_rate = v_pixclk / K; 2608 dclk_rate = if_pixclk_rate * K; 2609 *dclk_core_div = dclk_rate / dclk_core_rate; 2610 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2611 *if_dclk_div = *if_pixclk_div; 2612 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 2613 dclk_out_rate = v_pixclk >> 2; 2614 dclk_out_rate = dclk_out_rate / K; 2615 2616 dclk_rate = vop2_calc_dclk(dclk_out_rate, 2617 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2618 if (!dclk_rate) { 2619 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 2620 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 2621 return -EINVAL; 2622 } 2623 *dclk_out_div = dclk_rate / dclk_out_rate; 2624 *dclk_core_div = dclk_rate / dclk_core_rate; 2625 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 2626 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2627 K = 2; 2628 if (cstate->dsc_enable) 2629 /* dsc output is 96bit, dsi input is 192 bit */ 2630 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 2631 else 2632 if_pixclk_rate = dclk_core_rate / K; 2633 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 2634 dclk_out_rate = dclk_core_rate / K; 2635 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 2636 dclk_rate = vop2_calc_dclk(dclk_out_rate, 2637 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2638 if (!dclk_rate) { 2639 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 2640 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 2641 return -EINVAL; 2642 } 2643 2644 if (cstate->dsc_enable) 2645 dclk_rate = dclk_rate >> 1; 2646 2647 *dclk_out_div = dclk_rate / dclk_out_rate; 2648 *dclk_core_div = dclk_rate / dclk_core_rate; 2649 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 2650 if (cstate->dsc_enable) 2651 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 2652 2653 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 2654 dclk_rate = v_pixclk; 2655 *dclk_core_div = dclk_rate / dclk_core_rate; 2656 } 2657 2658 *if_pixclk_div = ilog2(*if_pixclk_div); 2659 *if_dclk_div = ilog2(*if_dclk_div); 2660 *dclk_core_div = ilog2(*dclk_core_div); 2661 *dclk_out_div = ilog2(*dclk_out_div); 2662 2663 return dclk_rate; 2664 } 2665 2666 static int vop2_calc_dsc_clk(struct display_state *state) 2667 { 2668 struct connector_state *conn_state = &state->conn_state; 2669 struct drm_display_mode *mode = &conn_state->mode; 2670 struct crtc_state *cstate = &state->crtc_state; 2671 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 2672 u8 k = 1; 2673 2674 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2675 k = 2; 2676 2677 cstate->dsc_txp_clk_rate = v_pixclk; 2678 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 2679 2680 cstate->dsc_pxl_clk_rate = v_pixclk; 2681 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 2682 2683 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 2684 * cds_dat_width = 96; 2685 * bits_per_pixel = [8-12]; 2686 * As cds clk is div from txp clk and only support 1/2/4 div, 2687 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 2688 * otherwise dsc_cds = crtc_clock / 8; 2689 */ 2690 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 2691 2692 return 0; 2693 } 2694 2695 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 2696 { 2697 struct crtc_state *cstate = &state->crtc_state; 2698 struct connector_state *conn_state = &state->conn_state; 2699 struct drm_display_mode *mode = &conn_state->mode; 2700 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 2701 struct vop2 *vop2 = cstate->private; 2702 u32 vp_offset = (cstate->crtc_id * 0x100); 2703 u16 hdisplay = mode->crtc_hdisplay; 2704 int output_if = conn_state->output_if; 2705 int if_pixclk_div = 0; 2706 int if_dclk_div = 0; 2707 unsigned long dclk_rate; 2708 u32 val; 2709 2710 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 2711 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 2712 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 2713 } else { 2714 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2715 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2716 } 2717 2718 if (cstate->dsc_enable) { 2719 int k = 1; 2720 2721 if (!vop2->data->nr_dscs) { 2722 printf("Unsupported DSC\n"); 2723 return 0; 2724 } 2725 2726 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2727 k = 2; 2728 2729 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 2730 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 2731 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 2732 2733 vop2_calc_dsc_clk(state); 2734 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 2735 cstate->dsc_id, dsc_sink_cap->slice_width, 2736 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 2737 } 2738 2739 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 2740 2741 if (output_if & VOP_OUTPUT_IF_RGB) { 2742 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2743 4, false); 2744 } 2745 2746 if (output_if & VOP_OUTPUT_IF_BT1120) { 2747 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2748 3, false); 2749 } 2750 2751 if (output_if & VOP_OUTPUT_IF_BT656) { 2752 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2753 2, false); 2754 } 2755 2756 if (output_if & VOP_OUTPUT_IF_MIPI0) { 2757 if (cstate->crtc_id == 2) 2758 val = 0; 2759 else 2760 val = 1; 2761 2762 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2763 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2764 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 2765 2766 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 2767 1, false); 2768 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 2769 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 2770 if_pixclk_div, false); 2771 2772 if (conn_state->hold_mode) { 2773 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2774 EN_MASK, EDPI_TE_EN, 1, false); 2775 2776 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2777 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2778 } 2779 } 2780 2781 if (output_if & VOP_OUTPUT_IF_MIPI1) { 2782 if (cstate->crtc_id == 2) 2783 val = 0; 2784 else if (cstate->crtc_id == 3) 2785 val = 1; 2786 else 2787 val = 3; /*VP1*/ 2788 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2789 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2790 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 2791 2792 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 2793 1, false); 2794 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 2795 val, false); 2796 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 2797 if_pixclk_div, false); 2798 2799 if (conn_state->hold_mode) { 2800 /* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */ 2801 if (vop2->version == VOP_VERSION_RK3588 && val == 3) 2802 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2803 EN_MASK, EDPI_TE_EN, 0, false); 2804 else 2805 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2806 EN_MASK, EDPI_TE_EN, 1, false); 2807 2808 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2809 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2810 } 2811 } 2812 2813 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2814 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2815 MIPI_DUAL_EN_SHIFT, 1, false); 2816 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2817 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2818 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2819 false); 2820 switch (conn_state->type) { 2821 case DRM_MODE_CONNECTOR_DisplayPort: 2822 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2823 RK3588_DP_DUAL_EN_SHIFT, 1, false); 2824 break; 2825 case DRM_MODE_CONNECTOR_eDP: 2826 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2827 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 2828 break; 2829 case DRM_MODE_CONNECTOR_HDMIA: 2830 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2831 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 2832 break; 2833 case DRM_MODE_CONNECTOR_DSI: 2834 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2835 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 2836 break; 2837 default: 2838 break; 2839 } 2840 } 2841 2842 if (output_if & VOP_OUTPUT_IF_eDP0) { 2843 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 2844 1, false); 2845 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2846 cstate->crtc_id, false); 2847 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2848 if_dclk_div, false); 2849 2850 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2851 if_pixclk_div, false); 2852 2853 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2854 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 2855 } 2856 2857 if (output_if & VOP_OUTPUT_IF_eDP1) { 2858 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 2859 1, false); 2860 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2861 cstate->crtc_id, false); 2862 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2863 if_dclk_div, false); 2864 2865 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2866 if_pixclk_div, false); 2867 2868 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2869 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 2870 } 2871 2872 if (output_if & VOP_OUTPUT_IF_HDMI0) { 2873 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 2874 1, false); 2875 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2876 cstate->crtc_id, false); 2877 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2878 if_dclk_div, false); 2879 2880 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2881 if_pixclk_div, false); 2882 2883 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2884 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 2885 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2886 HDMI_SYNC_POL_MASK, 2887 HDMI0_SYNC_POL_SHIFT, val); 2888 } 2889 2890 if (output_if & VOP_OUTPUT_IF_HDMI1) { 2891 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 2892 1, false); 2893 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2894 cstate->crtc_id, false); 2895 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2896 if_dclk_div, false); 2897 2898 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2899 if_pixclk_div, false); 2900 2901 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2902 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 2903 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2904 HDMI_SYNC_POL_MASK, 2905 HDMI1_SYNC_POL_SHIFT, val); 2906 } 2907 2908 if (output_if & VOP_OUTPUT_IF_DP0) { 2909 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 2910 1, false); 2911 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 2912 cstate->crtc_id, false); 2913 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2914 RK3588_DP0_PIN_POL_SHIFT, val, false); 2915 } 2916 2917 if (output_if & VOP_OUTPUT_IF_DP1) { 2918 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 2919 1, false); 2920 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 2921 cstate->crtc_id, false); 2922 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2923 RK3588_DP1_PIN_POL_SHIFT, val, false); 2924 } 2925 2926 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2927 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 2928 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2929 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 2930 2931 return dclk_rate; 2932 } 2933 2934 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 2935 { 2936 struct crtc_state *cstate = &state->crtc_state; 2937 struct connector_state *conn_state = &state->conn_state; 2938 struct drm_display_mode *mode = &conn_state->mode; 2939 struct vop2 *vop2 = cstate->private; 2940 u32 vp_offset = (cstate->crtc_id * 0x100); 2941 bool dclk_inv; 2942 u32 val; 2943 2944 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 2945 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2946 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2947 2948 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 2949 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2950 1, false); 2951 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2952 RGB_MUX_SHIFT, cstate->crtc_id, false); 2953 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2954 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 2955 } 2956 2957 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 2958 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2959 1, false); 2960 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 2961 BT1120_EN_SHIFT, 1, false); 2962 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2963 RGB_MUX_SHIFT, cstate->crtc_id, false); 2964 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2965 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2966 } 2967 2968 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2969 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2970 1, false); 2971 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2972 RGB_MUX_SHIFT, cstate->crtc_id, false); 2973 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2974 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2975 } 2976 2977 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 2978 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 2979 1, false); 2980 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2981 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 2982 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2983 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2984 } 2985 2986 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 2987 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 2988 1, false); 2989 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2990 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 2991 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2992 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2993 } 2994 2995 if (conn_state->output_flags & 2996 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 2997 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 2998 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2999 LVDS_DUAL_EN_SHIFT, 1, false); 3000 if (conn_state->output_flags & 3001 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3002 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3003 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 3004 false); 3005 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3006 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3007 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3008 } 3009 3010 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3011 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3012 1, false); 3013 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3014 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3015 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3016 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3017 } 3018 3019 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3020 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3021 1, false); 3022 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3023 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3024 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3025 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3026 } 3027 3028 if (conn_state->output_flags & 3029 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3030 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3031 MIPI_DUAL_EN_SHIFT, 1, false); 3032 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3033 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3034 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3035 false); 3036 } 3037 3038 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3039 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3040 1, false); 3041 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3042 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3043 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3044 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3045 } 3046 3047 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3048 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3049 1, false); 3050 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3051 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3052 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3053 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3054 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3055 IF_CRTL_HDMI_PIN_POL_MASK, 3056 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3057 } 3058 3059 return mode->clock; 3060 } 3061 3062 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 3063 { 3064 struct crtc_state *cstate = &state->crtc_state; 3065 struct connector_state *conn_state = &state->conn_state; 3066 struct drm_display_mode *mode = &conn_state->mode; 3067 struct vop2 *vop2 = cstate->private; 3068 u32 val; 3069 3070 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3071 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3072 3073 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3074 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3075 1, false); 3076 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3077 RGB_MUX_SHIFT, cstate->crtc_id, false); 3078 } 3079 3080 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3081 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3082 1, false); 3083 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3084 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3085 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3086 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3087 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3088 IF_CRTL_HDMI_PIN_POL_MASK, 3089 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3090 } 3091 3092 return mode->crtc_clock; 3093 } 3094 3095 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3096 { 3097 struct crtc_state *cstate = &state->crtc_state; 3098 struct connector_state *conn_state = &state->conn_state; 3099 struct drm_display_mode *mode = &conn_state->mode; 3100 struct vop2 *vop2 = cstate->private; 3101 bool dclk_inv; 3102 u32 val; 3103 3104 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 3105 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3106 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3107 3108 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3109 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3110 1, false); 3111 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3112 RGB_MUX_SHIFT, cstate->crtc_id, false); 3113 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 3114 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3115 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3116 IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3117 } 3118 3119 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3120 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3121 1, false); 3122 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3123 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3124 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3125 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 3126 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3127 IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3128 } 3129 3130 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3131 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3132 1, false); 3133 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3134 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3135 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3136 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 3137 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3138 RK3562_MIPI_PIN_POL_SHIFT, val, false); 3139 } 3140 3141 return mode->crtc_clock; 3142 } 3143 3144 static void vop2_post_color_swap(struct display_state *state) 3145 { 3146 struct crtc_state *cstate = &state->crtc_state; 3147 struct connector_state *conn_state = &state->conn_state; 3148 struct vop2 *vop2 = cstate->private; 3149 u32 vp_offset = (cstate->crtc_id * 0x100); 3150 u32 output_type = conn_state->type; 3151 u32 data_swap = 0; 3152 3153 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 3154 data_swap = DSP_RB_SWAP; 3155 3156 if (vop2->version == VOP_VERSION_RK3588 && 3157 (output_type == DRM_MODE_CONNECTOR_HDMIA || 3158 output_type == DRM_MODE_CONNECTOR_eDP) && 3159 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 3160 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 3161 data_swap |= DSP_RG_SWAP; 3162 3163 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 3164 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 3165 } 3166 3167 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 3168 { 3169 int ret = 0; 3170 3171 if (parent->dev) 3172 ret = clk_set_parent(clk, parent); 3173 if (ret < 0) 3174 debug("failed to set %s as parent for %s\n", 3175 parent->dev->name, clk->dev->name); 3176 } 3177 3178 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 3179 { 3180 int ret = 0; 3181 3182 if (clk->dev) 3183 ret = clk_set_rate(clk, rate); 3184 if (ret < 0) 3185 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 3186 3187 return ret; 3188 } 3189 3190 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 3191 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 3192 int *dsc_cds_clk_div, u64 dclk_rate) 3193 { 3194 struct crtc_state *cstate = &state->crtc_state; 3195 3196 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 3197 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 3198 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 3199 3200 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 3201 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 3202 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 3203 } 3204 3205 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 3206 { 3207 struct crtc_state *cstate = &state->crtc_state; 3208 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 3209 struct drm_dsc_picture_parameter_set config_pps; 3210 const struct vop2_data *vop2_data = vop2->data; 3211 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3212 u32 *pps_val = (u32 *)&config_pps; 3213 u32 decoder_regs_offset = (dsc_id * 0x100); 3214 int i = 0; 3215 3216 memcpy(&config_pps, pps, sizeof(config_pps)); 3217 3218 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 3219 config_pps.pps_3 &= 0xf0; 3220 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 3221 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 3222 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 3223 } 3224 3225 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 3226 config_pps.rc_range_parameters[i] = 3227 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 3228 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 3229 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 3230 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 3231 } 3232 3233 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 3234 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 3235 } 3236 3237 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 3238 { 3239 struct connector_state *conn_state = &state->conn_state; 3240 struct drm_display_mode *mode = &conn_state->mode; 3241 struct crtc_state *cstate = &state->crtc_state; 3242 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3243 const struct vop2_data *vop2_data = vop2->data; 3244 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3245 bool mipi_ds_mode = false; 3246 u8 dsc_interface_mode = 0; 3247 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3248 u16 hdisplay = mode->crtc_hdisplay; 3249 u16 htotal = mode->crtc_htotal; 3250 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3251 u16 vdisplay = mode->crtc_vdisplay; 3252 u16 vtotal = mode->crtc_vtotal; 3253 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3254 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3255 u16 vact_end = vact_st + vdisplay; 3256 u32 ctrl_regs_offset = (dsc_id * 0x30); 3257 u32 decoder_regs_offset = (dsc_id * 0x100); 3258 int dsc_txp_clk_div = 0; 3259 int dsc_pxl_clk_div = 0; 3260 int dsc_cds_clk_div = 0; 3261 int val = 0; 3262 3263 if (!vop2->data->nr_dscs) { 3264 printf("Unsupported DSC\n"); 3265 return; 3266 } 3267 3268 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 3269 printf("DSC%d supported max slice is: %d, current is: %d\n", 3270 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 3271 3272 if (dsc_data->pd_id) { 3273 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 3274 printf("open dsc%d pd fail\n", dsc_id); 3275 } 3276 3277 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 3278 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 3279 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 3280 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 3281 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3282 dsc_interface_mode = VOP_DSC_IF_HDMI; 3283 } else { 3284 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 3285 if (mipi_ds_mode) 3286 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 3287 else 3288 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 3289 } 3290 3291 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3292 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3293 DSC_MAN_MODE_SHIFT, 0, false); 3294 else 3295 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3296 DSC_MAN_MODE_SHIFT, 1, false); 3297 3298 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 3299 3300 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 3301 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 3302 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 3303 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 3304 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 3305 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 3306 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 3307 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 3308 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3309 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 3310 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 3311 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 3312 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3313 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 3314 3315 if (!mipi_ds_mode) { 3316 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 3317 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 3318 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 3319 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 3320 u32 dly_num, dsc_cds_rate_mhz, val = 0; 3321 int k = 1; 3322 3323 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3324 k = 2; 3325 3326 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 3327 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 3328 3329 /* 3330 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 3331 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 3332 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 3333 * 3334 * HDMI: 3335 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 3336 * delay_line_num = 4 - BPP / 8 3337 * = (64 - target_bpp / 8) / 16 3338 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3339 * 3340 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 3341 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 3342 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3343 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 3344 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3345 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 3346 */ 3347 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 3348 dsc_cds_rate_mhz = dsc_cds_rate; 3349 dsc_hsync = hsync_len / 2; 3350 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 3351 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3352 } else { 3353 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 3354 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 3355 be16_to_cpu(cstate->pps.chunk_size); 3356 3357 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3358 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 3359 3360 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 3361 if (dsc_hsync < 8) 3362 dsc_hsync = 8; 3363 } 3364 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 3365 DSC_INIT_DLY_MODE_SHIFT, 0, false); 3366 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 3367 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 3368 3369 /* 3370 * htotal / dclk_core = dsc_htotal /cds_clk 3371 * 3372 * dclk_core = DCLK / (1 << dclk_core->div_val) 3373 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 3374 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 3375 * 3376 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 3377 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 3378 */ 3379 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 3380 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 3381 val = dsc_htotal << 16 | dsc_hsync; 3382 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 3383 DSC_HTOTAL_PW_SHIFT, val, false); 3384 3385 dsc_hact_st = hact_st / 2; 3386 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 3387 val = dsc_hact_end << 16 | dsc_hact_st; 3388 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 3389 DSC_HACT_ST_END_SHIFT, val, false); 3390 3391 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 3392 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 3393 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 3394 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 3395 } 3396 3397 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 3398 RST_DEASSERT_SHIFT, 1, false); 3399 udelay(10); 3400 3401 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 3402 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 3403 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3404 3405 vop2_load_pps(state, vop2, dsc_id); 3406 3407 val |= (1 << DSC_PPS_UPD_SHIFT); 3408 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3409 3410 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 3411 dsc_id, 3412 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 3413 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 3414 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 3415 } 3416 3417 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 3418 { 3419 struct crtc_state *cstate = &state->crtc_state; 3420 struct vop2 *vop2 = cstate->private; 3421 struct udevice *vp_dev, *dev; 3422 struct ofnode_phandle_args args; 3423 char vp_name[10]; 3424 int ret; 3425 3426 if (vop2->version != VOP_VERSION_RK3588) 3427 return false; 3428 3429 sprintf(vp_name, "port@%d", cstate->crtc_id); 3430 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 3431 debug("warn: can't get vp device\n"); 3432 return false; 3433 } 3434 3435 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 3436 0, &args); 3437 if (ret) { 3438 debug("assigned-clock-parents's node not define\n"); 3439 return false; 3440 } 3441 3442 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 3443 debug("warn: can't get clk device\n"); 3444 return false; 3445 } 3446 3447 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 3448 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 3449 if (clk_dev) 3450 *clk_dev = dev; 3451 return true; 3452 } 3453 3454 return false; 3455 } 3456 3457 static int rockchip_vop2_init(struct display_state *state) 3458 { 3459 struct crtc_state *cstate = &state->crtc_state; 3460 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 3461 struct connector_state *conn_state = &state->conn_state; 3462 struct drm_display_mode *mode = &conn_state->mode; 3463 struct vop2 *vop2 = cstate->private; 3464 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3465 u16 hdisplay = mode->crtc_hdisplay; 3466 u16 htotal = mode->crtc_htotal; 3467 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3468 u16 hact_end = hact_st + hdisplay; 3469 u16 vdisplay = mode->crtc_vdisplay; 3470 u16 vtotal = mode->crtc_vtotal; 3471 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3472 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3473 u16 vact_end = vact_st + vdisplay; 3474 bool yuv_overlay = false; 3475 u32 vp_offset = (cstate->crtc_id * 0x100); 3476 u32 line_flag_offset = (cstate->crtc_id * 4); 3477 u32 val, act_end; 3478 u8 dither_down_en = 0; 3479 u8 dither_down_mode = 0; 3480 u8 pre_dither_down_en = 0; 3481 u8 dclk_div_factor = 0; 3482 char output_type_name[30] = {0}; 3483 char dclk_name[9]; 3484 struct clk dclk; 3485 struct clk hdmi0_phy_pll; 3486 struct clk hdmi1_phy_pll; 3487 struct clk hdmi_phy_pll; 3488 struct udevice *disp_dev; 3489 unsigned long dclk_rate = 0; 3490 int ret; 3491 3492 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 3493 mode->crtc_hdisplay, mode->vdisplay, 3494 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 3495 mode->vrefresh, 3496 get_output_if_name(conn_state->output_if, output_type_name), 3497 cstate->crtc_id); 3498 3499 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 3500 cstate->splice_mode = true; 3501 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 3502 if (!cstate->splice_crtc_id) { 3503 printf("%s: Splice mode is unsupported by vp%d\n", 3504 __func__, cstate->crtc_id); 3505 return -EINVAL; 3506 } 3507 3508 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 3509 PORT_MERGE_EN_SHIFT, 1, false); 3510 } 3511 3512 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3513 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3514 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3515 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3516 3517 vop2_initial(vop2, state); 3518 if (vop2->version == VOP_VERSION_RK3588) 3519 dclk_rate = rk3588_vop2_if_cfg(state); 3520 else if (vop2->version == VOP_VERSION_RK3568) 3521 dclk_rate = rk3568_vop2_if_cfg(state); 3522 else if (vop2->version == VOP_VERSION_RK3528) 3523 dclk_rate = rk3528_vop2_if_cfg(state); 3524 else if (vop2->version == VOP_VERSION_RK3562) 3525 dclk_rate = rk3562_vop2_if_cfg(state); 3526 3527 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 3528 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 3529 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 3530 3531 vop2_post_color_swap(state); 3532 3533 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 3534 OUT_MODE_SHIFT, conn_state->output_mode, false); 3535 3536 switch (conn_state->bus_format) { 3537 case MEDIA_BUS_FMT_RGB565_1X16: 3538 dither_down_en = 1; 3539 dither_down_mode = RGB888_TO_RGB565; 3540 pre_dither_down_en = 1; 3541 break; 3542 case MEDIA_BUS_FMT_RGB666_1X18: 3543 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 3544 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 3545 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 3546 dither_down_en = 1; 3547 dither_down_mode = RGB888_TO_RGB666; 3548 pre_dither_down_en = 1; 3549 break; 3550 case MEDIA_BUS_FMT_YUV8_1X24: 3551 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 3552 dither_down_en = 0; 3553 pre_dither_down_en = 1; 3554 break; 3555 case MEDIA_BUS_FMT_YUV10_1X30: 3556 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 3557 dither_down_en = 0; 3558 pre_dither_down_en = 0; 3559 break; 3560 case MEDIA_BUS_FMT_RGB888_1X24: 3561 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 3562 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 3563 default: 3564 dither_down_en = 0; 3565 pre_dither_down_en = 1; 3566 break; 3567 } 3568 3569 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA) 3570 pre_dither_down_en = 0; 3571 else 3572 pre_dither_down_en = 1; 3573 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3574 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 3575 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3576 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 3577 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3578 DITHER_DOWN_MODE_SHIFT, dither_down_mode, false); 3579 3580 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 3581 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 3582 yuv_overlay, false); 3583 3584 cstate->yuv_overlay = yuv_overlay; 3585 3586 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 3587 (htotal << 16) | hsync_len); 3588 val = hact_st << 16; 3589 val |= hact_end; 3590 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 3591 val = vact_st << 16; 3592 val |= vact_end; 3593 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 3594 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 3595 u16 vact_st_f1 = vtotal + vact_st + 1; 3596 u16 vact_end_f1 = vact_st_f1 + vdisplay; 3597 3598 val = vact_st_f1 << 16 | vact_end_f1; 3599 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 3600 val); 3601 3602 val = vtotal << 16 | (vtotal + vsync_len); 3603 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 3604 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3605 INTERLACE_EN_SHIFT, 1, false); 3606 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3607 DSP_FILED_POL, 1, false); 3608 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3609 P2I_EN_SHIFT, 1, false); 3610 vtotal += vtotal + 1; 3611 act_end = vact_end_f1; 3612 } else { 3613 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3614 INTERLACE_EN_SHIFT, 0, false); 3615 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3616 P2I_EN_SHIFT, 0, false); 3617 act_end = vact_end; 3618 } 3619 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 3620 (vtotal << 16) | vsync_len); 3621 3622 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) { 3623 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 3624 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3625 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3626 CORE_DCLK_DIV_EN_SHIFT, 1, false); 3627 else 3628 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3629 CORE_DCLK_DIV_EN_SHIFT, 0, false); 3630 } 3631 3632 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 3633 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3634 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 3635 else 3636 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3637 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 3638 3639 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3640 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 3641 3642 if (yuv_overlay) 3643 val = 0x20010200; 3644 else 3645 val = 0; 3646 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 3647 if (cstate->splice_mode) { 3648 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3649 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 3650 yuv_overlay, false); 3651 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 3652 } 3653 3654 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3655 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 3656 3657 if (vp->xmirror_en) 3658 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3659 DSP_X_MIR_EN_SHIFT, 1, false); 3660 3661 vop2_tv_config_update(state, vop2); 3662 vop2_post_config(state, vop2); 3663 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 3664 vop3_post_config(state, vop2); 3665 3666 if (cstate->dsc_enable) { 3667 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3668 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 3669 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 3670 } else { 3671 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 3672 } 3673 } 3674 3675 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3676 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 3677 if (ret) { 3678 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 3679 return ret; 3680 } 3681 3682 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 3683 if (!ret) { 3684 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 3685 if (ret) 3686 debug("%s: hdmi0_phy_pll may not define\n", __func__); 3687 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 3688 if (ret) 3689 debug("%s: hdmi1_phy_pll may not define\n", __func__); 3690 } else { 3691 hdmi0_phy_pll.dev = NULL; 3692 hdmi1_phy_pll.dev = NULL; 3693 debug("%s: Faile to find display-subsystem node\n", __func__); 3694 } 3695 3696 if (vop2->version == VOP_VERSION_RK3528) { 3697 struct ofnode_phandle_args args; 3698 3699 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 3700 "#clock-cells", 0, 0, &args); 3701 if (!ret) { 3702 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 3703 if (ret) { 3704 debug("warn: can't get clk device\n"); 3705 return ret; 3706 } 3707 } else { 3708 debug("assigned-clock-parents's node not define\n"); 3709 } 3710 } 3711 3712 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 3713 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 3714 vop2_clk_set_parent(&dclk, &hdmi0_phy_pll); 3715 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 3716 vop2_clk_set_parent(&dclk, &hdmi1_phy_pll); 3717 3718 /* 3719 * uboot clk driver won't set dclk parent's rate when use 3720 * hdmi phypll as dclk source. 3721 * So set dclk rate is meaningless. Set hdmi phypll rate 3722 * directly. 3723 */ 3724 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 3725 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000); 3726 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 3727 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000); 3728 } else { 3729 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 3730 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3731 } else { 3732 /* 3733 * For RK3528, the path of CVBS output is like: 3734 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 3735 * The vop2 dclk should be four times crtc_clock for CVBS sampling 3736 * clock needs. 3737 */ 3738 if (vop2->version == VOP_VERSION_RK3528 && 3739 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3740 ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000); 3741 else 3742 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3743 } 3744 } 3745 } else { 3746 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 3747 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3748 else 3749 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3750 } 3751 3752 if (IS_ERR_VALUE(ret)) { 3753 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 3754 __func__, cstate->crtc_id, dclk_rate, ret); 3755 return ret; 3756 } else { 3757 dclk_div_factor = mode->clock / dclk_rate; 3758 if (vop2->version == VOP_VERSION_RK3528 && 3759 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3760 mode->crtc_clock = ret / 4 / 1000; 3761 else 3762 mode->crtc_clock = ret * dclk_div_factor / 1000; 3763 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 3764 } 3765 3766 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3767 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 3768 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3769 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 3770 3771 return 0; 3772 } 3773 3774 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 3775 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 3776 uint32_t dst_h) 3777 { 3778 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 3779 uint16_t hscl_filter_mode, vscl_filter_mode; 3780 uint8_t xgt2 = 0, xgt4 = 0; 3781 uint8_t ygt2 = 0, ygt4 = 0; 3782 uint32_t xfac = 0, yfac = 0; 3783 u32 win_offset = win->reg_offset; 3784 bool xgt_en = false; 3785 bool xavg_en = false; 3786 3787 if (is_vop3(vop2)) { 3788 if (src_w >= (4 * dst_w)) { 3789 xgt4 = 1; 3790 src_w >>= 2; 3791 } else if (src_w >= (2 * dst_w)) { 3792 xgt2 = 1; 3793 src_w >>= 1; 3794 } 3795 } 3796 3797 if (src_h >= (4 * dst_h)) { 3798 ygt4 = 1; 3799 src_h >>= 2; 3800 } else if (src_h >= (2 * dst_h)) { 3801 ygt2 = 1; 3802 src_h >>= 1; 3803 } 3804 3805 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 3806 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 3807 3808 if (yrgb_hor_scl_mode == SCALE_UP) 3809 hscl_filter_mode = win->hsu_filter_mode; 3810 else 3811 hscl_filter_mode = win->hsd_filter_mode; 3812 3813 if (yrgb_ver_scl_mode == SCALE_UP) 3814 vscl_filter_mode = win->vsu_filter_mode; 3815 else 3816 vscl_filter_mode = win->vsd_filter_mode; 3817 3818 /* 3819 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 3820 * at scale down mode 3821 */ 3822 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 3823 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 3824 dst_w += 1; 3825 } 3826 3827 if (is_vop3(vop2)) { 3828 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 3829 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 3830 3831 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 3832 xavg_en = xgt2 || xgt4; 3833 else 3834 xgt_en = xgt2 || xgt4; 3835 } else { 3836 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 3837 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 3838 } 3839 3840 if (win->type == CLUSTER_LAYER) { 3841 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 3842 yfac << 16 | xfac); 3843 3844 if (is_vop3(vop2)) { 3845 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3846 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 3847 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3848 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 3849 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3850 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3851 3852 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3853 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3854 yrgb_hor_scl_mode, false); 3855 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3856 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3857 yrgb_ver_scl_mode, false); 3858 } else { 3859 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3860 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3861 yrgb_hor_scl_mode, false); 3862 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3863 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3864 yrgb_ver_scl_mode, false); 3865 } 3866 3867 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 3868 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3869 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 3870 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3871 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 3872 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3873 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 3874 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3875 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 3876 } else { 3877 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3878 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 3879 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3880 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 3881 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3882 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 3883 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3884 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 3885 } 3886 } else { 3887 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 3888 yfac << 16 | xfac); 3889 3890 if (is_vop3(vop2)) { 3891 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3892 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 3893 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3894 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 3895 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3896 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3897 } 3898 3899 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3900 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 3901 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3902 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 3903 3904 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3905 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 3906 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3907 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 3908 3909 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3910 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 3911 hscl_filter_mode, false); 3912 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3913 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 3914 vscl_filter_mode, false); 3915 } 3916 } 3917 3918 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 3919 { 3920 u32 win_offset = win->reg_offset; 3921 3922 if (win->type == CLUSTER_LAYER) { 3923 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 3924 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 3925 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 3926 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3927 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 3928 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3929 } else { 3930 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 3931 ESMART_AXI_ID_SHIFT, win->axi_id, false); 3932 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 3933 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3934 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 3935 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3936 } 3937 } 3938 3939 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 3940 { 3941 struct crtc_state *cstate = &state->crtc_state; 3942 struct connector_state *conn_state = &state->conn_state; 3943 struct drm_display_mode *mode = &conn_state->mode; 3944 struct vop2 *vop2 = cstate->private; 3945 int src_w = cstate->src_rect.w; 3946 int src_h = cstate->src_rect.h; 3947 int crtc_x = cstate->crtc_rect.x; 3948 int crtc_y = cstate->crtc_rect.y; 3949 int crtc_w = cstate->crtc_rect.w; 3950 int crtc_h = cstate->crtc_rect.h; 3951 int xvir = cstate->xvir; 3952 int y_mirror = 0; 3953 int csc_mode; 3954 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 3955 /* offset of the right window in splice mode */ 3956 u32 splice_pixel_offset = 0; 3957 u32 splice_yrgb_offset = 0; 3958 u32 win_offset = win->reg_offset; 3959 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3960 3961 if (win->splice_mode_right) { 3962 src_w = cstate->right_src_rect.w; 3963 src_h = cstate->right_src_rect.h; 3964 crtc_x = cstate->right_crtc_rect.x; 3965 crtc_y = cstate->right_crtc_rect.y; 3966 crtc_w = cstate->right_crtc_rect.w; 3967 crtc_h = cstate->right_crtc_rect.h; 3968 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 3969 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 3970 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3971 } 3972 3973 act_info = (src_h - 1) << 16; 3974 act_info |= (src_w - 1) & 0xffff; 3975 3976 dsp_info = (crtc_h - 1) << 16; 3977 dsp_info |= (crtc_w - 1) & 0xffff; 3978 3979 dsp_stx = crtc_x; 3980 dsp_sty = crtc_y; 3981 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 3982 3983 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 3984 y_mirror = 1; 3985 else 3986 y_mirror = 0; 3987 3988 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 3989 3990 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 3991 vop2->version == VOP_VERSION_RK3562) 3992 vop2_axi_config(vop2, win); 3993 3994 if (y_mirror) 3995 printf("WARN: y mirror is unsupported by cluster window\n"); 3996 3997 /* rk3588 should set half_blocK_en to 1 in line and tile mode */ 3998 if (vop2->version == VOP_VERSION_RK3588) 3999 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 4000 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 4001 4002 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 4003 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4004 false); 4005 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 4006 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 4007 cstate->dma_addr + splice_yrgb_offset); 4008 4009 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 4010 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 4011 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 4012 4013 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 4014 4015 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4016 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 4017 CLUSTER_RGB2YUV_EN_SHIFT, 4018 is_yuv_output(conn_state->bus_format), false); 4019 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 4020 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 4021 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 4022 4023 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4024 } 4025 4026 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 4027 { 4028 struct crtc_state *cstate = &state->crtc_state; 4029 struct connector_state *conn_state = &state->conn_state; 4030 struct drm_display_mode *mode = &conn_state->mode; 4031 struct vop2 *vop2 = cstate->private; 4032 int src_w = cstate->src_rect.w; 4033 int src_h = cstate->src_rect.h; 4034 int crtc_x = cstate->crtc_rect.x; 4035 int crtc_y = cstate->crtc_rect.y; 4036 int crtc_w = cstate->crtc_rect.w; 4037 int crtc_h = cstate->crtc_rect.h; 4038 int xvir = cstate->xvir; 4039 int y_mirror = 0; 4040 int csc_mode; 4041 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 4042 /* offset of the right window in splice mode */ 4043 u32 splice_pixel_offset = 0; 4044 u32 splice_yrgb_offset = 0; 4045 u32 win_offset = win->reg_offset; 4046 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4047 4048 if (win->splice_mode_right) { 4049 src_w = cstate->right_src_rect.w; 4050 src_h = cstate->right_src_rect.h; 4051 crtc_x = cstate->right_crtc_rect.x; 4052 crtc_y = cstate->right_crtc_rect.y; 4053 crtc_w = cstate->right_crtc_rect.w; 4054 crtc_h = cstate->right_crtc_rect.h; 4055 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 4056 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 4057 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4058 } 4059 4060 /* 4061 * This is workaround solution for IC design: 4062 * esmart can't support scale down when actual_w % 16 == 1. 4063 */ 4064 if (src_w > crtc_w && (src_w & 0xf) == 1) { 4065 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 4066 src_w -= 1; 4067 } 4068 4069 act_info = (src_h - 1) << 16; 4070 act_info |= (src_w - 1) & 0xffff; 4071 4072 dsp_info = (crtc_h - 1) << 16; 4073 dsp_info |= (crtc_w - 1) & 0xffff; 4074 4075 dsp_stx = crtc_x; 4076 dsp_sty = crtc_y; 4077 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 4078 4079 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 4080 y_mirror = 1; 4081 else 4082 y_mirror = 0; 4083 4084 if (is_vop3(vop2)) 4085 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK, 4086 ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false); 4087 4088 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 4089 4090 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 4091 vop2->version == VOP_VERSION_RK3562) 4092 vop2_axi_config(vop2, win); 4093 4094 if (y_mirror) 4095 cstate->dma_addr += (src_h - 1) * xvir * 4; 4096 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 4097 YMIRROR_EN_SHIFT, y_mirror, false); 4098 4099 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4100 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4101 false); 4102 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 4103 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 4104 cstate->dma_addr + splice_yrgb_offset); 4105 4106 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 4107 act_info); 4108 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 4109 dsp_info); 4110 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 4111 4112 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 4113 WIN_EN_SHIFT, 1, false); 4114 4115 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4116 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 4117 RGB2YUV_EN_SHIFT, 4118 is_yuv_output(conn_state->bus_format), false); 4119 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 4120 CSC_MODE_SHIFT, csc_mode, false); 4121 4122 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4123 } 4124 4125 static void vop2_calc_display_rect_for_splice(struct display_state *state) 4126 { 4127 struct crtc_state *cstate = &state->crtc_state; 4128 struct connector_state *conn_state = &state->conn_state; 4129 struct drm_display_mode *mode = &conn_state->mode; 4130 struct display_rect *src_rect = &cstate->src_rect; 4131 struct display_rect *dst_rect = &cstate->crtc_rect; 4132 struct display_rect left_src, left_dst, right_src, right_dst; 4133 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 4134 int left_src_w, left_dst_w, right_dst_w; 4135 4136 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 4137 if (left_dst_w < 0) 4138 left_dst_w = 0; 4139 right_dst_w = dst_rect->w - left_dst_w; 4140 4141 if (!right_dst_w) 4142 left_src_w = src_rect->w; 4143 else 4144 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 4145 4146 left_src.x = src_rect->x; 4147 left_src.w = left_src_w; 4148 left_dst.x = dst_rect->x; 4149 left_dst.w = left_dst_w; 4150 right_src.x = left_src.x + left_src.w; 4151 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 4152 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 4153 right_dst.w = right_dst_w; 4154 4155 left_src.y = src_rect->y; 4156 left_src.h = src_rect->h; 4157 left_dst.y = dst_rect->y; 4158 left_dst.h = dst_rect->h; 4159 right_src.y = src_rect->y; 4160 right_src.h = src_rect->h; 4161 right_dst.y = dst_rect->y; 4162 right_dst.h = dst_rect->h; 4163 4164 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 4165 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 4166 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 4167 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 4168 } 4169 4170 static int rockchip_vop2_set_plane(struct display_state *state) 4171 { 4172 struct crtc_state *cstate = &state->crtc_state; 4173 struct vop2 *vop2 = cstate->private; 4174 struct vop2_win_data *win_data; 4175 struct vop2_win_data *splice_win_data; 4176 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4177 char plane_name[10] = {0}; 4178 4179 if (cstate->crtc_rect.w > cstate->max_output.width) { 4180 printf("ERROR: output w[%d] exceeded max width[%d]\n", 4181 cstate->crtc_rect.w, cstate->max_output.width); 4182 return -EINVAL; 4183 } 4184 4185 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4186 if (!win_data) { 4187 printf("invalid win id %d\n", primary_plane_id); 4188 return -ENODEV; 4189 } 4190 4191 /* ignore some plane register according vop3 esmart lb mode */ 4192 if (vop3_ignore_plane(vop2, win_data)) 4193 return -EACCES; 4194 4195 if (vop2->version == VOP_VERSION_RK3588) { 4196 if (vop2_power_domain_on(vop2, win_data->pd_id)) 4197 printf("open vp%d plane pd fail\n", cstate->crtc_id); 4198 } 4199 4200 if (cstate->splice_mode) { 4201 if (win_data->splice_win_id) { 4202 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 4203 splice_win_data->splice_mode_right = true; 4204 4205 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 4206 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 4207 4208 vop2_calc_display_rect_for_splice(state); 4209 if (win_data->type == CLUSTER_LAYER) 4210 vop2_set_cluster_win(state, splice_win_data); 4211 else 4212 vop2_set_smart_win(state, splice_win_data); 4213 } else { 4214 printf("ERROR: splice mode is unsupported by plane %s\n", 4215 get_plane_name(primary_plane_id, plane_name)); 4216 return -EINVAL; 4217 } 4218 } 4219 4220 if (win_data->type == CLUSTER_LAYER) 4221 vop2_set_cluster_win(state, win_data); 4222 else 4223 vop2_set_smart_win(state, win_data); 4224 4225 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 4226 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 4227 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 4228 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 4229 cstate->dma_addr); 4230 4231 return 0; 4232 } 4233 4234 static int rockchip_vop2_prepare(struct display_state *state) 4235 { 4236 return 0; 4237 } 4238 4239 static void vop2_dsc_cfg_done(struct display_state *state) 4240 { 4241 struct connector_state *conn_state = &state->conn_state; 4242 struct crtc_state *cstate = &state->crtc_state; 4243 struct vop2 *vop2 = cstate->private; 4244 u8 dsc_id = cstate->dsc_id; 4245 u32 ctrl_regs_offset = (dsc_id * 0x30); 4246 4247 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4248 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 4249 DSC_CFG_DONE_SHIFT, 1, false); 4250 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 4251 DSC_CFG_DONE_SHIFT, 1, false); 4252 } else { 4253 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 4254 DSC_CFG_DONE_SHIFT, 1, false); 4255 } 4256 } 4257 4258 static int rockchip_vop2_enable(struct display_state *state) 4259 { 4260 struct crtc_state *cstate = &state->crtc_state; 4261 struct vop2 *vop2 = cstate->private; 4262 u32 vp_offset = (cstate->crtc_id * 0x100); 4263 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4264 4265 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4266 STANDBY_EN_SHIFT, 0, false); 4267 4268 if (cstate->splice_mode) 4269 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4270 4271 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4272 4273 if (cstate->dsc_enable) 4274 vop2_dsc_cfg_done(state); 4275 4276 return 0; 4277 } 4278 4279 static int rockchip_vop2_disable(struct display_state *state) 4280 { 4281 struct crtc_state *cstate = &state->crtc_state; 4282 struct vop2 *vop2 = cstate->private; 4283 u32 vp_offset = (cstate->crtc_id * 0x100); 4284 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4285 4286 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4287 STANDBY_EN_SHIFT, 1, false); 4288 4289 if (cstate->splice_mode) 4290 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4291 4292 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4293 4294 return 0; 4295 } 4296 4297 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 4298 { 4299 struct crtc_state *cstate = &state->crtc_state; 4300 struct vop2 *vop2 = cstate->private; 4301 int i = 0; 4302 int correct_cursor_plane = -1; 4303 int plane_type = -1; 4304 4305 if (cursor_plane < 0) 4306 return -1; 4307 4308 if (plane_mask & (1 << cursor_plane)) 4309 return cursor_plane; 4310 4311 /* Get current cursor plane type */ 4312 for (i = 0; i < vop2->data->nr_layers; i++) { 4313 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 4314 plane_type = vop2->data->plane_table[i].plane_type; 4315 break; 4316 } 4317 } 4318 4319 /* Get the other same plane type plane id */ 4320 for (i = 0; i < vop2->data->nr_layers; i++) { 4321 if (vop2->data->plane_table[i].plane_type == plane_type && 4322 vop2->data->plane_table[i].plane_id != cursor_plane) { 4323 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 4324 break; 4325 } 4326 } 4327 4328 /* To check whether the new correct_cursor_plane is attach to current vp */ 4329 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 4330 printf("error: faild to find correct plane as cursor plane\n"); 4331 return -1; 4332 } 4333 4334 printf("vp%d adjust cursor plane from %d to %d\n", 4335 cstate->crtc_id, cursor_plane, correct_cursor_plane); 4336 4337 return correct_cursor_plane; 4338 } 4339 4340 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 4341 { 4342 struct crtc_state *cstate = &state->crtc_state; 4343 struct vop2 *vop2 = cstate->private; 4344 ofnode vp_node; 4345 struct device_node *port_parent_node = cstate->ports_node; 4346 static bool vop_fix_dts; 4347 const char *path; 4348 u32 plane_mask = 0; 4349 int vp_id = 0; 4350 int cursor_plane_id = -1; 4351 4352 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 4353 return 0; 4354 4355 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 4356 path = vp_node.np->full_name; 4357 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 4358 4359 if (cstate->crtc->assign_plane) 4360 continue; 4361 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 4362 cstate->crtc->vps[vp_id].cursor_plane); 4363 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 4364 vp_id, plane_mask, 4365 vop2->vp_plane_mask[vp_id].primary_plane_id, 4366 cursor_plane_id); 4367 4368 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 4369 plane_mask, 1); 4370 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 4371 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 4372 if (cursor_plane_id >= 0) 4373 do_fixup_by_path_u32(blob, path, "cursor-win-id", 4374 cursor_plane_id, 1); 4375 vp_id++; 4376 } 4377 4378 vop_fix_dts = true; 4379 4380 return 0; 4381 } 4382 4383 static int rockchip_vop2_check(struct display_state *state) 4384 { 4385 struct crtc_state *cstate = &state->crtc_state; 4386 struct rockchip_crtc *crtc = cstate->crtc; 4387 4388 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 4389 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 4390 return -ENOTSUPP; 4391 } 4392 4393 if (cstate->splice_mode) { 4394 crtc->splice_mode = true; 4395 crtc->splice_crtc_id = cstate->splice_crtc_id; 4396 } 4397 4398 return 0; 4399 } 4400 4401 static int rockchip_vop2_mode_valid(struct display_state *state) 4402 { 4403 struct connector_state *conn_state = &state->conn_state; 4404 struct crtc_state *cstate = &state->crtc_state; 4405 struct drm_display_mode *mode = &conn_state->mode; 4406 struct videomode vm; 4407 4408 drm_display_mode_to_videomode(mode, &vm); 4409 4410 if (vm.hactive < 32 || vm.vactive < 32 || 4411 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 4412 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 4413 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 4414 return -EINVAL; 4415 } 4416 4417 return 0; 4418 } 4419 4420 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 4421 4422 static int rockchip_vop2_plane_check(struct display_state *state) 4423 { 4424 struct crtc_state *cstate = &state->crtc_state; 4425 struct vop2 *vop2 = cstate->private; 4426 struct display_rect *src = &cstate->src_rect; 4427 struct display_rect *dst = &cstate->crtc_rect; 4428 struct vop2_win_data *win_data; 4429 int min_scale, max_scale; 4430 int hscale, vscale; 4431 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4432 4433 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4434 if (!win_data) { 4435 printf("ERROR: invalid win id %d\n", primary_plane_id); 4436 return -ENODEV; 4437 } 4438 4439 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 4440 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 4441 4442 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 4443 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 4444 if (hscale < 0 || vscale < 0) { 4445 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 4446 return -ERANGE; 4447 } 4448 4449 return 0; 4450 } 4451 4452 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4453 ROCKCHIP_VOP2_ESMART0, 4454 ROCKCHIP_VOP2_ESMART1, 4455 ROCKCHIP_VOP2_ESMART2, 4456 ROCKCHIP_VOP2_ESMART3, 4457 }; 4458 4459 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4460 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4461 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4462 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4463 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4464 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4465 }; 4466 4467 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4468 { /* one display policy for hdmi */ 4469 {/* main display */ 4470 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4471 .attached_layers_nr = 4, 4472 .attached_layers = { 4473 ROCKCHIP_VOP2_CLUSTER0, 4474 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 4475 }, 4476 }, 4477 {/* second display */}, 4478 {/* third display */}, 4479 {/* fourth display */}, 4480 }, 4481 4482 { /* two display policy */ 4483 {/* main display */ 4484 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4485 .attached_layers_nr = 3, 4486 .attached_layers = { 4487 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4488 }, 4489 }, 4490 4491 {/* second display */ 4492 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4493 .attached_layers_nr = 2, 4494 .attached_layers = { 4495 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4496 }, 4497 }, 4498 {/* third display */}, 4499 {/* fourth display */}, 4500 }, 4501 4502 { /* one display policy for cvbs */ 4503 {/* main display */ 4504 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4505 .attached_layers_nr = 2, 4506 .attached_layers = { 4507 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4508 }, 4509 }, 4510 {/* second display */}, 4511 {/* third display */}, 4512 {/* fourth display */}, 4513 }, 4514 4515 {/* reserved */}, 4516 }; 4517 4518 static struct vop2_win_data rk3528_win_data[5] = { 4519 { 4520 .name = "Esmart0", 4521 .phys_id = ROCKCHIP_VOP2_ESMART0, 4522 .type = ESMART_LAYER, 4523 .win_sel_port_offset = 8, 4524 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 4525 .reg_offset = 0, 4526 .axi_id = 0, 4527 .axi_yrgb_id = 0x06, 4528 .axi_uv_id = 0x07, 4529 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4530 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4531 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4532 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4533 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4534 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4535 .max_upscale_factor = 8, 4536 .max_downscale_factor = 8, 4537 }, 4538 4539 { 4540 .name = "Esmart1", 4541 .phys_id = ROCKCHIP_VOP2_ESMART1, 4542 .type = ESMART_LAYER, 4543 .win_sel_port_offset = 10, 4544 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 4545 .reg_offset = 0x200, 4546 .axi_id = 0, 4547 .axi_yrgb_id = 0x08, 4548 .axi_uv_id = 0x09, 4549 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4550 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4551 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4552 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4553 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4554 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4555 .max_upscale_factor = 8, 4556 .max_downscale_factor = 8, 4557 }, 4558 4559 { 4560 .name = "Esmart2", 4561 .phys_id = ROCKCHIP_VOP2_ESMART2, 4562 .type = ESMART_LAYER, 4563 .win_sel_port_offset = 12, 4564 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 4565 .reg_offset = 0x400, 4566 .axi_id = 0, 4567 .axi_yrgb_id = 0x0a, 4568 .axi_uv_id = 0x0b, 4569 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4570 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4571 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4572 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4573 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4574 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4575 .max_upscale_factor = 8, 4576 .max_downscale_factor = 8, 4577 }, 4578 4579 { 4580 .name = "Esmart3", 4581 .phys_id = ROCKCHIP_VOP2_ESMART3, 4582 .type = ESMART_LAYER, 4583 .win_sel_port_offset = 14, 4584 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 4585 .reg_offset = 0x600, 4586 .axi_id = 0, 4587 .axi_yrgb_id = 0x0c, 4588 .axi_uv_id = 0x0d, 4589 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4590 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4591 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4592 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4593 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4594 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4595 .max_upscale_factor = 8, 4596 .max_downscale_factor = 8, 4597 }, 4598 4599 { 4600 .name = "Cluster0", 4601 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4602 .type = CLUSTER_LAYER, 4603 .win_sel_port_offset = 0, 4604 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 4605 .reg_offset = 0, 4606 .axi_id = 0, 4607 .axi_yrgb_id = 0x02, 4608 .axi_uv_id = 0x03, 4609 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4610 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4611 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4612 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4613 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4614 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4615 .max_upscale_factor = 8, 4616 .max_downscale_factor = 8, 4617 }, 4618 }; 4619 4620 static struct vop2_vp_data rk3528_vp_data[2] = { 4621 { 4622 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 4623 VOP_FEATURE_POST_CSC, 4624 .max_output = {4096, 4096}, 4625 .layer_mix_dly = 6, 4626 .hdr_mix_dly = 2, 4627 .win_dly = 8, 4628 }, 4629 { 4630 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4631 .max_output = {1920, 1080}, 4632 .layer_mix_dly = 2, 4633 .hdr_mix_dly = 0, 4634 .win_dly = 8, 4635 }, 4636 }; 4637 4638 const struct vop2_data rk3528_vop = { 4639 .version = VOP_VERSION_RK3528, 4640 .nr_vps = 2, 4641 .vp_data = rk3528_vp_data, 4642 .win_data = rk3528_win_data, 4643 .plane_mask = rk3528_vp_plane_mask[0], 4644 .plane_table = rk3528_plane_table, 4645 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 4646 .nr_layers = 5, 4647 .nr_mixers = 3, 4648 .nr_gammas = 2, 4649 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 4650 }; 4651 4652 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4653 ROCKCHIP_VOP2_ESMART0, 4654 ROCKCHIP_VOP2_ESMART1, 4655 ROCKCHIP_VOP2_ESMART2, 4656 ROCKCHIP_VOP2_ESMART3, 4657 }; 4658 4659 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4660 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4661 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4662 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4663 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4664 }; 4665 4666 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4667 { /* one display policy for hdmi */ 4668 {/* main display */ 4669 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4670 .attached_layers_nr = 4, 4671 .attached_layers = { 4672 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 4673 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4674 }, 4675 }, 4676 {/* second display */}, 4677 {/* third display */}, 4678 {/* fourth display */}, 4679 }, 4680 4681 { /* two display policy */ 4682 {/* main display */ 4683 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4684 .attached_layers_nr = 2, 4685 .attached_layers = { 4686 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4687 }, 4688 }, 4689 4690 {/* second display */ 4691 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 4692 .attached_layers_nr = 2, 4693 .attached_layers = { 4694 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4695 }, 4696 }, 4697 {/* third display */}, 4698 {/* fourth display */}, 4699 }, 4700 4701 {/* reserved */}, 4702 }; 4703 4704 static struct vop2_win_data rk3562_win_data[4] = { 4705 { 4706 .name = "Esmart0", 4707 .phys_id = ROCKCHIP_VOP2_ESMART0, 4708 .type = ESMART_LAYER, 4709 .win_sel_port_offset = 8, 4710 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 4711 .reg_offset = 0, 4712 .axi_id = 0, 4713 .axi_yrgb_id = 0x02, 4714 .axi_uv_id = 0x03, 4715 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4716 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4717 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4718 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4719 .max_upscale_factor = 8, 4720 .max_downscale_factor = 8, 4721 }, 4722 4723 { 4724 .name = "Esmart1", 4725 .phys_id = ROCKCHIP_VOP2_ESMART1, 4726 .type = ESMART_LAYER, 4727 .win_sel_port_offset = 10, 4728 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 4729 .reg_offset = 0x200, 4730 .axi_id = 0, 4731 .axi_yrgb_id = 0x04, 4732 .axi_uv_id = 0x05, 4733 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4734 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4735 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4736 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4737 .max_upscale_factor = 8, 4738 .max_downscale_factor = 8, 4739 }, 4740 4741 { 4742 .name = "Esmart2", 4743 .phys_id = ROCKCHIP_VOP2_ESMART2, 4744 .type = ESMART_LAYER, 4745 .win_sel_port_offset = 12, 4746 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 4747 .reg_offset = 0x400, 4748 .axi_id = 0, 4749 .axi_yrgb_id = 0x06, 4750 .axi_uv_id = 0x07, 4751 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4752 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4753 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4754 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4755 .max_upscale_factor = 8, 4756 .max_downscale_factor = 8, 4757 }, 4758 4759 { 4760 .name = "Esmart3", 4761 .phys_id = ROCKCHIP_VOP2_ESMART3, 4762 .type = ESMART_LAYER, 4763 .win_sel_port_offset = 14, 4764 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 4765 .reg_offset = 0x600, 4766 .axi_id = 0, 4767 .axi_yrgb_id = 0x08, 4768 .axi_uv_id = 0x0d, 4769 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4770 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4771 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4772 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4773 .max_upscale_factor = 8, 4774 .max_downscale_factor = 8, 4775 }, 4776 }; 4777 4778 static struct vop2_vp_data rk3562_vp_data[2] = { 4779 { 4780 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4781 .max_output = {2048, 4096}, 4782 .win_dly = 8, 4783 .layer_mix_dly = 8, 4784 }, 4785 { 4786 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4787 .max_output = {2048, 1080}, 4788 .win_dly = 8, 4789 .layer_mix_dly = 8, 4790 }, 4791 }; 4792 4793 const struct vop2_data rk3562_vop = { 4794 .version = VOP_VERSION_RK3562, 4795 .nr_vps = 2, 4796 .vp_data = rk3562_vp_data, 4797 .win_data = rk3562_win_data, 4798 .plane_mask = rk3562_vp_plane_mask[0], 4799 .plane_table = rk3562_plane_table, 4800 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 4801 .nr_layers = 4, 4802 .nr_mixers = 3, 4803 .nr_gammas = 2, 4804 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 4805 }; 4806 4807 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4808 ROCKCHIP_VOP2_SMART0, 4809 ROCKCHIP_VOP2_SMART1, 4810 ROCKCHIP_VOP2_ESMART0, 4811 ROCKCHIP_VOP2_ESMART1, 4812 }; 4813 4814 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4815 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4816 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 4817 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4818 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4819 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4820 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4821 }; 4822 4823 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4824 { /* one display policy */ 4825 {/* main display */ 4826 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4827 .attached_layers_nr = 6, 4828 .attached_layers = { 4829 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 4830 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4831 }, 4832 }, 4833 {/* second display */}, 4834 {/* third display */}, 4835 {/* fourth display */}, 4836 }, 4837 4838 { /* two display policy */ 4839 {/* main display */ 4840 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4841 .attached_layers_nr = 3, 4842 .attached_layers = { 4843 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 4844 }, 4845 }, 4846 4847 {/* second display */ 4848 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 4849 .attached_layers_nr = 3, 4850 .attached_layers = { 4851 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4852 }, 4853 }, 4854 {/* third display */}, 4855 {/* fourth display */}, 4856 }, 4857 4858 { /* three display policy */ 4859 {/* main display */ 4860 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4861 .attached_layers_nr = 3, 4862 .attached_layers = { 4863 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 4864 }, 4865 }, 4866 4867 {/* second display */ 4868 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 4869 .attached_layers_nr = 2, 4870 .attached_layers = { 4871 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 4872 }, 4873 }, 4874 4875 {/* third display */ 4876 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 4877 .attached_layers_nr = 1, 4878 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 4879 }, 4880 4881 {/* fourth display */}, 4882 }, 4883 4884 {/* reserved for four display policy */}, 4885 }; 4886 4887 static struct vop2_win_data rk3568_win_data[6] = { 4888 { 4889 .name = "Cluster0", 4890 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4891 .type = CLUSTER_LAYER, 4892 .win_sel_port_offset = 0, 4893 .layer_sel_win_id = { 0, 0, 0, 0xff }, 4894 .reg_offset = 0, 4895 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4896 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4897 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4898 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4899 .max_upscale_factor = 4, 4900 .max_downscale_factor = 4, 4901 }, 4902 4903 { 4904 .name = "Cluster1", 4905 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 4906 .type = CLUSTER_LAYER, 4907 .win_sel_port_offset = 1, 4908 .layer_sel_win_id = { 1, 1, 1, 0xff }, 4909 .reg_offset = 0x200, 4910 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4911 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4912 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4913 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4914 .max_upscale_factor = 4, 4915 .max_downscale_factor = 4, 4916 }, 4917 4918 { 4919 .name = "Esmart0", 4920 .phys_id = ROCKCHIP_VOP2_ESMART0, 4921 .type = ESMART_LAYER, 4922 .win_sel_port_offset = 4, 4923 .layer_sel_win_id = { 2, 2, 2, 0xff }, 4924 .reg_offset = 0, 4925 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4926 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4927 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4928 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4929 .max_upscale_factor = 8, 4930 .max_downscale_factor = 8, 4931 }, 4932 4933 { 4934 .name = "Esmart1", 4935 .phys_id = ROCKCHIP_VOP2_ESMART1, 4936 .type = ESMART_LAYER, 4937 .win_sel_port_offset = 5, 4938 .layer_sel_win_id = { 6, 6, 6, 0xff }, 4939 .reg_offset = 0x200, 4940 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4941 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4942 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4943 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4944 .max_upscale_factor = 8, 4945 .max_downscale_factor = 8, 4946 }, 4947 4948 { 4949 .name = "Smart0", 4950 .phys_id = ROCKCHIP_VOP2_SMART0, 4951 .type = SMART_LAYER, 4952 .win_sel_port_offset = 6, 4953 .layer_sel_win_id = { 3, 3, 3, 0xff }, 4954 .reg_offset = 0x400, 4955 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4956 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4957 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4958 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4959 .max_upscale_factor = 8, 4960 .max_downscale_factor = 8, 4961 }, 4962 4963 { 4964 .name = "Smart1", 4965 .phys_id = ROCKCHIP_VOP2_SMART1, 4966 .type = SMART_LAYER, 4967 .win_sel_port_offset = 7, 4968 .layer_sel_win_id = { 7, 7, 7, 0xff }, 4969 .reg_offset = 0x600, 4970 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4971 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4972 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4973 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4974 .max_upscale_factor = 8, 4975 .max_downscale_factor = 8, 4976 }, 4977 }; 4978 4979 static struct vop2_vp_data rk3568_vp_data[3] = { 4980 { 4981 .feature = VOP_FEATURE_OUTPUT_10BIT, 4982 .pre_scan_max_dly = 42, 4983 .max_output = {4096, 2304}, 4984 }, 4985 { 4986 .feature = 0, 4987 .pre_scan_max_dly = 40, 4988 .max_output = {2048, 1536}, 4989 }, 4990 { 4991 .feature = 0, 4992 .pre_scan_max_dly = 40, 4993 .max_output = {1920, 1080}, 4994 }, 4995 }; 4996 4997 const struct vop2_data rk3568_vop = { 4998 .version = VOP_VERSION_RK3568, 4999 .nr_vps = 3, 5000 .vp_data = rk3568_vp_data, 5001 .win_data = rk3568_win_data, 5002 .plane_mask = rk356x_vp_plane_mask[0], 5003 .plane_table = rk356x_plane_table, 5004 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 5005 .nr_layers = 6, 5006 .nr_mixers = 5, 5007 .nr_gammas = 1, 5008 }; 5009 5010 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5011 ROCKCHIP_VOP2_ESMART0, 5012 ROCKCHIP_VOP2_ESMART1, 5013 ROCKCHIP_VOP2_ESMART2, 5014 ROCKCHIP_VOP2_ESMART3, 5015 ROCKCHIP_VOP2_CLUSTER0, 5016 ROCKCHIP_VOP2_CLUSTER1, 5017 ROCKCHIP_VOP2_CLUSTER2, 5018 ROCKCHIP_VOP2_CLUSTER3, 5019 }; 5020 5021 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5022 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5023 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 5024 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 5025 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 5026 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5027 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5028 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5029 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5030 }; 5031 5032 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5033 { /* one display policy */ 5034 {/* main display */ 5035 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5036 .attached_layers_nr = 8, 5037 .attached_layers = { 5038 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 5039 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 5040 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 5041 }, 5042 }, 5043 {/* second display */}, 5044 {/* third display */}, 5045 {/* fourth display */}, 5046 }, 5047 5048 { /* two display policy */ 5049 {/* main display */ 5050 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5051 .attached_layers_nr = 4, 5052 .attached_layers = { 5053 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 5054 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 5055 }, 5056 }, 5057 5058 {/* second display */ 5059 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 5060 .attached_layers_nr = 4, 5061 .attached_layers = { 5062 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 5063 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 5064 }, 5065 }, 5066 {/* third display */}, 5067 {/* fourth display */}, 5068 }, 5069 5070 { /* three display policy */ 5071 {/* main display */ 5072 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5073 .attached_layers_nr = 3, 5074 .attached_layers = { 5075 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 5076 }, 5077 }, 5078 5079 {/* second display */ 5080 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 5081 .attached_layers_nr = 3, 5082 .attached_layers = { 5083 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 5084 }, 5085 }, 5086 5087 {/* third display */ 5088 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5089 .attached_layers_nr = 2, 5090 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 5091 }, 5092 5093 {/* fourth display */}, 5094 }, 5095 5096 { /* four display policy */ 5097 {/* main display */ 5098 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5099 .attached_layers_nr = 2, 5100 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 5101 }, 5102 5103 {/* second display */ 5104 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER1, 5105 .attached_layers_nr = 2, 5106 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 5107 }, 5108 5109 {/* third display */ 5110 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 5111 .attached_layers_nr = 2, 5112 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 5113 }, 5114 5115 {/* fourth display */ 5116 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER3, 5117 .attached_layers_nr = 2, 5118 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 5119 }, 5120 }, 5121 5122 }; 5123 5124 static struct vop2_win_data rk3588_win_data[8] = { 5125 { 5126 .name = "Cluster0", 5127 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5128 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 5129 .type = CLUSTER_LAYER, 5130 .win_sel_port_offset = 0, 5131 .layer_sel_win_id = { 0, 0, 0, 0 }, 5132 .reg_offset = 0, 5133 .axi_id = 0, 5134 .axi_yrgb_id = 2, 5135 .axi_uv_id = 3, 5136 .pd_id = VOP2_PD_CLUSTER0, 5137 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5138 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5139 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5140 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5141 .max_upscale_factor = 4, 5142 .max_downscale_factor = 4, 5143 }, 5144 5145 { 5146 .name = "Cluster1", 5147 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 5148 .type = CLUSTER_LAYER, 5149 .win_sel_port_offset = 1, 5150 .layer_sel_win_id = { 1, 1, 1, 1 }, 5151 .reg_offset = 0x200, 5152 .axi_id = 0, 5153 .axi_yrgb_id = 6, 5154 .axi_uv_id = 7, 5155 .pd_id = VOP2_PD_CLUSTER1, 5156 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5157 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5158 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5159 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5160 .max_upscale_factor = 4, 5161 .max_downscale_factor = 4, 5162 }, 5163 5164 { 5165 .name = "Cluster2", 5166 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 5167 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 5168 .type = CLUSTER_LAYER, 5169 .win_sel_port_offset = 2, 5170 .layer_sel_win_id = { 4, 4, 4, 4 }, 5171 .reg_offset = 0x400, 5172 .axi_id = 1, 5173 .axi_yrgb_id = 2, 5174 .axi_uv_id = 3, 5175 .pd_id = VOP2_PD_CLUSTER2, 5176 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5177 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5178 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5179 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5180 .max_upscale_factor = 4, 5181 .max_downscale_factor = 4, 5182 }, 5183 5184 { 5185 .name = "Cluster3", 5186 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 5187 .type = CLUSTER_LAYER, 5188 .win_sel_port_offset = 3, 5189 .layer_sel_win_id = { 5, 5, 5, 5 }, 5190 .reg_offset = 0x600, 5191 .axi_id = 1, 5192 .axi_yrgb_id = 6, 5193 .axi_uv_id = 7, 5194 .pd_id = VOP2_PD_CLUSTER3, 5195 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5196 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5197 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5198 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5199 .max_upscale_factor = 4, 5200 .max_downscale_factor = 4, 5201 }, 5202 5203 { 5204 .name = "Esmart0", 5205 .phys_id = ROCKCHIP_VOP2_ESMART0, 5206 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 5207 .type = ESMART_LAYER, 5208 .win_sel_port_offset = 4, 5209 .layer_sel_win_id = { 2, 2, 2, 2 }, 5210 .reg_offset = 0, 5211 .axi_id = 0, 5212 .axi_yrgb_id = 0x0a, 5213 .axi_uv_id = 0x0b, 5214 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5215 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5216 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5217 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5218 .max_upscale_factor = 8, 5219 .max_downscale_factor = 8, 5220 }, 5221 5222 { 5223 .name = "Esmart1", 5224 .phys_id = ROCKCHIP_VOP2_ESMART1, 5225 .type = ESMART_LAYER, 5226 .win_sel_port_offset = 5, 5227 .layer_sel_win_id = { 3, 3, 3, 3 }, 5228 .reg_offset = 0x200, 5229 .axi_id = 0, 5230 .axi_yrgb_id = 0x0c, 5231 .axi_uv_id = 0x0d, 5232 .pd_id = VOP2_PD_ESMART, 5233 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5234 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5235 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5236 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5237 .max_upscale_factor = 8, 5238 .max_downscale_factor = 8, 5239 }, 5240 5241 { 5242 .name = "Esmart2", 5243 .phys_id = ROCKCHIP_VOP2_ESMART2, 5244 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 5245 .type = ESMART_LAYER, 5246 .win_sel_port_offset = 6, 5247 .layer_sel_win_id = { 6, 6, 6, 6 }, 5248 .reg_offset = 0x400, 5249 .axi_id = 1, 5250 .axi_yrgb_id = 0x0a, 5251 .axi_uv_id = 0x0b, 5252 .pd_id = VOP2_PD_ESMART, 5253 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5254 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5255 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5256 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5257 .max_upscale_factor = 8, 5258 .max_downscale_factor = 8, 5259 }, 5260 5261 { 5262 .name = "Esmart3", 5263 .phys_id = ROCKCHIP_VOP2_ESMART3, 5264 .type = ESMART_LAYER, 5265 .win_sel_port_offset = 7, 5266 .layer_sel_win_id = { 7, 7, 7, 7 }, 5267 .reg_offset = 0x600, 5268 .axi_id = 1, 5269 .axi_yrgb_id = 0x0c, 5270 .axi_uv_id = 0x0d, 5271 .pd_id = VOP2_PD_ESMART, 5272 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5273 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5274 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5275 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5276 .max_upscale_factor = 8, 5277 .max_downscale_factor = 8, 5278 }, 5279 }; 5280 5281 static struct dsc_error_info dsc_ecw[] = { 5282 {0x00000000, "no error detected by DSC encoder"}, 5283 {0x0030ffff, "bits per component error"}, 5284 {0x0040ffff, "multiple mode error"}, 5285 {0x0050ffff, "line buffer depth error"}, 5286 {0x0060ffff, "minor version error"}, 5287 {0x0070ffff, "picture height error"}, 5288 {0x0080ffff, "picture width error"}, 5289 {0x0090ffff, "number of slices error"}, 5290 {0x00c0ffff, "slice height Error "}, 5291 {0x00d0ffff, "slice width error"}, 5292 {0x00e0ffff, "second line BPG offset error"}, 5293 {0x00f0ffff, "non second line BPG offset error"}, 5294 {0x0100ffff, "PPS ID error"}, 5295 {0x0110ffff, "bits per pixel (BPP) Error"}, 5296 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 5297 5298 {0x01510001, "slice 0 RC buffer model overflow error"}, 5299 {0x01510002, "slice 1 RC buffer model overflow error"}, 5300 {0x01510004, "slice 2 RC buffer model overflow error"}, 5301 {0x01510008, "slice 3 RC buffer model overflow error"}, 5302 {0x01510010, "slice 4 RC buffer model overflow error"}, 5303 {0x01510020, "slice 5 RC buffer model overflow error"}, 5304 {0x01510040, "slice 6 RC buffer model overflow error"}, 5305 {0x01510080, "slice 7 RC buffer model overflow error"}, 5306 5307 {0x01610001, "slice 0 RC buffer model underflow error"}, 5308 {0x01610002, "slice 1 RC buffer model underflow error"}, 5309 {0x01610004, "slice 2 RC buffer model underflow error"}, 5310 {0x01610008, "slice 3 RC buffer model underflow error"}, 5311 {0x01610010, "slice 4 RC buffer model underflow error"}, 5312 {0x01610020, "slice 5 RC buffer model underflow error"}, 5313 {0x01610040, "slice 6 RC buffer model underflow error"}, 5314 {0x01610080, "slice 7 RC buffer model underflow error"}, 5315 5316 {0xffffffff, "unsuccessful RESET cycle status"}, 5317 {0x00a0ffff, "ICH full error precision settings error"}, 5318 {0x0020ffff, "native mode"}, 5319 }; 5320 5321 static struct dsc_error_info dsc_buffer_flow[] = { 5322 {0x00000000, "rate buffer status"}, 5323 {0x00000001, "line buffer status"}, 5324 {0x00000002, "decoder model status"}, 5325 {0x00000003, "pixel buffer status"}, 5326 {0x00000004, "balance fifo buffer status"}, 5327 {0x00000005, "syntax element fifo status"}, 5328 }; 5329 5330 static struct vop2_dsc_data rk3588_dsc_data[] = { 5331 { 5332 .id = ROCKCHIP_VOP2_DSC_8K, 5333 .pd_id = VOP2_PD_DSC_8K, 5334 .max_slice_num = 8, 5335 .max_linebuf_depth = 11, 5336 .min_bits_per_pixel = 8, 5337 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 5338 .dsc_txp_clk_name = "dsc_8k_txp_clk", 5339 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 5340 .dsc_cds_clk_name = "dsc_8k_cds_clk", 5341 }, 5342 5343 { 5344 .id = ROCKCHIP_VOP2_DSC_4K, 5345 .pd_id = VOP2_PD_DSC_4K, 5346 .max_slice_num = 2, 5347 .max_linebuf_depth = 11, 5348 .min_bits_per_pixel = 8, 5349 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 5350 .dsc_txp_clk_name = "dsc_4k_txp_clk", 5351 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 5352 .dsc_cds_clk_name = "dsc_4k_cds_clk", 5353 }, 5354 }; 5355 5356 static struct vop2_vp_data rk3588_vp_data[4] = { 5357 { 5358 .splice_vp_id = 1, 5359 .feature = VOP_FEATURE_OUTPUT_10BIT, 5360 .pre_scan_max_dly = 54, 5361 .max_dclk = 600000, 5362 .max_output = {7680, 4320}, 5363 }, 5364 { 5365 .feature = VOP_FEATURE_OUTPUT_10BIT, 5366 .pre_scan_max_dly = 54, 5367 .max_dclk = 600000, 5368 .max_output = {4096, 2304}, 5369 }, 5370 { 5371 .feature = VOP_FEATURE_OUTPUT_10BIT, 5372 .pre_scan_max_dly = 52, 5373 .max_dclk = 600000, 5374 .max_output = {4096, 2304}, 5375 }, 5376 { 5377 .feature = 0, 5378 .pre_scan_max_dly = 52, 5379 .max_dclk = 200000, 5380 .max_output = {1920, 1080}, 5381 }, 5382 }; 5383 5384 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 5385 { 5386 .id = VOP2_PD_CLUSTER0, 5387 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 5388 }, 5389 { 5390 .id = VOP2_PD_CLUSTER1, 5391 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 5392 .parent_id = VOP2_PD_CLUSTER0, 5393 }, 5394 { 5395 .id = VOP2_PD_CLUSTER2, 5396 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 5397 .parent_id = VOP2_PD_CLUSTER0, 5398 }, 5399 { 5400 .id = VOP2_PD_CLUSTER3, 5401 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 5402 .parent_id = VOP2_PD_CLUSTER0, 5403 }, 5404 { 5405 .id = VOP2_PD_ESMART, 5406 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 5407 BIT(ROCKCHIP_VOP2_ESMART2) | 5408 BIT(ROCKCHIP_VOP2_ESMART3), 5409 }, 5410 { 5411 .id = VOP2_PD_DSC_8K, 5412 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 5413 }, 5414 { 5415 .id = VOP2_PD_DSC_4K, 5416 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 5417 }, 5418 }; 5419 5420 const struct vop2_data rk3588_vop = { 5421 .version = VOP_VERSION_RK3588, 5422 .nr_vps = 4, 5423 .vp_data = rk3588_vp_data, 5424 .win_data = rk3588_win_data, 5425 .plane_mask = rk3588_vp_plane_mask[0], 5426 .plane_table = rk3588_plane_table, 5427 .pd = rk3588_vop_pd_data, 5428 .dsc = rk3588_dsc_data, 5429 .dsc_error_ecw = dsc_ecw, 5430 .dsc_error_buffer_flow = dsc_buffer_flow, 5431 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 5432 .nr_layers = 8, 5433 .nr_mixers = 7, 5434 .nr_gammas = 4, 5435 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 5436 .nr_dscs = 2, 5437 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 5438 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 5439 }; 5440 5441 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 5442 .preinit = rockchip_vop2_preinit, 5443 .prepare = rockchip_vop2_prepare, 5444 .init = rockchip_vop2_init, 5445 .set_plane = rockchip_vop2_set_plane, 5446 .enable = rockchip_vop2_enable, 5447 .disable = rockchip_vop2_disable, 5448 .fixup_dts = rockchip_vop2_fixup_dts, 5449 .check = rockchip_vop2_check, 5450 .mode_valid = rockchip_vop2_mode_valid, 5451 .plane_check = rockchip_vop2_plane_check, 5452 }; 5453