xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 463abfccb179f8e678f3b4e143208569d2ff9bb0)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <asm/arch/clock.h>
21 #include <asm/gpio.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 
33 #include "rockchip_display.h"
34 #include "rockchip_crtc.h"
35 #include "rockchip_connector.h"
36 #include "rockchip_phy.h"
37 #include "rockchip_post_csc.h"
38 
39 /* System registers definition */
40 #define RK3568_REG_CFG_DONE			0x000
41 #define	CFG_DONE_EN				BIT(15)
42 
43 #define RK3568_VERSION_INFO			0x004
44 #define EN_MASK					1
45 
46 #define RK3568_AUTO_GATING_CTRL			0x008
47 #define AUTO_GATING_EN_SHIFT			31
48 #define PORT_DCLK_AUTO_GATING_EN_SHIFT		14
49 
50 #define RK3576_SYS_MMU_CTRL			0x020
51 #define RKMMU_V2_EN_SHIFT			0
52 #define RKMMU_V2_SEL_AXI_SHIFT			1
53 
54 #define RK3568_SYS_AXI_LUT_CTRL			0x024
55 #define LUT_DMA_EN_SHIFT			0
56 #define DSP_VS_T_SEL_SHIFT			16
57 
58 #define RK3568_DSP_IF_EN			0x028
59 #define RGB_EN_SHIFT				0
60 #define RK3588_DP0_EN_SHIFT			0
61 #define RK3588_DP1_EN_SHIFT			1
62 #define RK3588_RGB_EN_SHIFT			8
63 #define HDMI0_EN_SHIFT				1
64 #define EDP0_EN_SHIFT				3
65 #define RK3588_EDP0_EN_SHIFT			2
66 #define RK3588_HDMI0_EN_SHIFT			3
67 #define MIPI0_EN_SHIFT				4
68 #define RK3588_EDP1_EN_SHIFT			4
69 #define RK3588_HDMI1_EN_SHIFT			5
70 #define RK3588_MIPI0_EN_SHIFT			6
71 #define MIPI1_EN_SHIFT				20
72 #define RK3588_MIPI1_EN_SHIFT			7
73 #define LVDS0_EN_SHIFT				5
74 #define LVDS1_EN_SHIFT				24
75 #define BT1120_EN_SHIFT				6
76 #define BT656_EN_SHIFT				7
77 #define IF_MUX_MASK				3
78 #define RGB_MUX_SHIFT				8
79 #define HDMI0_MUX_SHIFT				10
80 #define RK3588_DP0_MUX_SHIFT			12
81 #define RK3588_DP1_MUX_SHIFT			14
82 #define EDP0_MUX_SHIFT				14
83 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
84 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
85 #define MIPI0_MUX_SHIFT				16
86 #define RK3588_MIPI0_MUX_SHIFT			20
87 #define MIPI1_MUX_SHIFT				21
88 #define LVDS0_MUX_SHIFT				18
89 #define LVDS1_MUX_SHIFT				25
90 
91 #define RK3576_SYS_PORT_CTRL			0x028
92 #define VP_INTR_MERGE_EN_SHIFT			14
93 #define INTERLACE_FRM_REG_DONE_MASK		0x7
94 #define INTERLACE_FRM_REG_DONE_SHIFT		0
95 
96 #define RK3568_DSP_IF_CTRL			0x02c
97 #define LVDS_DUAL_EN_SHIFT			0
98 #define RK3588_BT656_UV_SWAP_SHIFT		0
99 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
100 #define RK3588_BT656_YC_SWAP_SHIFT		1
101 #define LVDS_DUAL_SWAP_EN_SHIFT			2
102 #define BT656_UV_SWAP				4
103 #define RK3588_BT1120_UV_SWAP_SHIFT		4
104 #define BT656_YC_SWAP				5
105 #define RK3588_BT1120_YC_SWAP_SHIFT		5
106 #define BT656_DCLK_POL				6
107 #define RK3588_HDMI_DUAL_EN_SHIFT		8
108 #define RK3588_EDP_DUAL_EN_SHIFT		8
109 #define RK3588_DP_DUAL_EN_SHIFT			9
110 #define RK3568_MIPI_DUAL_EN_SHIFT		10
111 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
112 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
113 
114 #define RK3568_DSP_IF_POL			0x030
115 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
116 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
117 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
118 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
119 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
120 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
121 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
122 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
123 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
124 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
125 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
126 
127 #define RK3562_MIPI_DCLK_POL_SHIFT		15
128 #define RK3562_MIPI_PIN_POL_SHIFT		12
129 #define RK3562_IF_PIN_POL_MASK			0x7
130 
131 #define RK3588_DP0_PIN_POL_SHIFT		8
132 #define RK3588_DP1_PIN_POL_SHIFT		12
133 #define RK3588_IF_PIN_POL_MASK			0x7
134 
135 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
136 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
137 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
138 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
139 #define MIPI0_PIXCLK_DIV_SHIFT			24
140 #define MIPI1_PIXCLK_DIV_SHIFT			26
141 
142 #define RK3576_SYS_CLUSTER_PD_CTRL		0x030
143 #define RK3576_CLUSTER_PD_EN_SHIFT		0
144 
145 #define RK3588_SYS_PD_CTRL			0x034
146 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
147 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
148 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
149 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
150 #define RK3588_DSC_8K_PD_EN_SHIFT		5
151 #define RK3588_DSC_4K_PD_EN_SHIFT		6
152 #define RK3588_ESMART_PD_EN_SHIFT		7
153 
154 #define RK3576_SYS_ESMART_PD_CTRL		0x034
155 #define RK3576_ESMART_PD_EN_SHIFT		0
156 #define RK3576_ESMART_LB_MODE_SEL_SHIFT		6
157 #define RK3576_ESMART_LB_MODE_SEL_MASK		0x3
158 
159 #define RK3568_SYS_OTP_WIN_EN			0x50
160 #define OTP_WIN_EN_SHIFT			0
161 #define RK3568_SYS_LUT_PORT_SEL			0x58
162 #define GAMMA_PORT_SEL_MASK			0x3
163 #define GAMMA_PORT_SEL_SHIFT			0
164 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
165 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
166 #define PORT_MERGE_EN_SHIFT			16
167 #define ESMART_LB_MODE_SEL_MASK			0x3
168 #define ESMART_LB_MODE_SEL_SHIFT		26
169 
170 #define RK3568_VP0_LINE_FLAG			0x70
171 #define RK3568_VP1_LINE_FLAG			0x74
172 #define RK3568_VP2_LINE_FLAG			0x78
173 #define RK3568_SYS0_INT_EN			0x80
174 #define RK3568_SYS0_INT_CLR			0x84
175 #define RK3568_SYS0_INT_STATUS			0x88
176 #define RK3568_SYS1_INT_EN			0x90
177 #define RK3568_SYS1_INT_CLR			0x94
178 #define RK3568_SYS1_INT_STATUS			0x98
179 #define RK3568_VP0_INT_EN			0xA0
180 #define RK3568_VP0_INT_CLR			0xA4
181 #define RK3568_VP0_INT_STATUS			0xA8
182 #define RK3568_VP1_INT_EN			0xB0
183 #define RK3568_VP1_INT_CLR			0xB4
184 #define RK3568_VP1_INT_STATUS			0xB8
185 #define RK3568_VP2_INT_EN			0xC0
186 #define RK3568_VP2_INT_CLR			0xC4
187 #define RK3568_VP2_INT_STATUS			0xC8
188 #define RK3568_VP2_INT_RAW_STATUS		0xCC
189 #define RK3588_VP3_INT_EN			0xD0
190 #define RK3588_VP3_INT_CLR			0xD4
191 #define RK3588_VP3_INT_STATUS			0xD8
192 #define RK3576_WB_CTRL				0x100
193 #define RK3576_WB_XSCAL_FACTOR			0x104
194 #define RK3576_WB_YRGB_MST			0x108
195 #define RK3576_WB_CBR_MST			0x10C
196 #define RK3576_WB_VIR_STRIDE			0x110
197 #define RK3576_WB_TIMEOUT_CTRL			0x114
198 #define RK3576_MIPI0_IF_CTRL			0x180
199 #define RK3576_IF_OUT_EN_SHIFT			0
200 #define RK3576_IF_CLK_OUT_EN_SHIFT		1
201 #define RK3576_IF_PORT_SEL_SHIFT		2
202 #define RK3576_IF_PORT_SEL_MASK			0x3
203 #define RK3576_IF_PIN_POL_SHIFT			4
204 #define RK3576_IF_PIN_POL_MASK			0x7
205 #define RK3576_IF_SPLIT_EN_SHIFT		8
206 #define RK3576_IF_DATA1_SEL_SHIFT		9
207 #define RK3576_MIPI_CMD_MODE_SHIFT		11
208 #define RK3576_IF_DCLK_SEL_SHIFT		21
209 #define RK3576_IF_DCLK_SEL_MASK			0x1
210 #define RK3576_IF_PIX_CLK_SEL_SHIFT		20
211 #define RK3576_IF_PIX_CLK_SEL_MASK		0x1
212 #define RK3576_IF_REGDONE_IMD_EN_SHIFT		31
213 #define RK3576_HDMI0_IF_CTRL			0x184
214 #define RK3576_EDP0_IF_CTRL			0x188
215 #define RK3576_DP0_IF_CTRL			0x18C
216 #define RK3576_RGB_IF_CTRL			0x194
217 #define RK3576_BT656_OUT_EN_SHIFT		12
218 #define RK3576_BT656_UV_SWAP_SHIFT		13
219 #define RK3576_BT656_YC_SWAP_SHIFT		14
220 #define RK3576_BT1120_OUT_EN_SHIFT		16
221 #define RK3576_BT1120_UV_SWAP_SHIFT		17
222 #define RK3576_BT1120_YC_SWAP_SHIFT		18
223 #define RK3576_DP1_IF_CTRL			0x1A4
224 #define RK3576_DP2_IF_CTRL			0x1B0
225 
226 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
227 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
228 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
229 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
230 
231 #define RK3568_SYS_STATUS0			0x60
232 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
233 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
234 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
235 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
236 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
237 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
238 #define RK3588_ESMART_PD_STATUS_SHIFT		15
239 
240 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
241 #define LINE_FLAG_NUM_MASK			0x1fff
242 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
243 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
244 
245 /* DSC CTRL registers definition */
246 #define RK3588_DSC_8K_SYS_CTRL			0x200
247 #define DSC_PORT_SEL_MASK			0x3
248 #define DSC_PORT_SEL_SHIFT			0
249 #define DSC_MAN_MODE_MASK			0x1
250 #define DSC_MAN_MODE_SHIFT			2
251 #define DSC_INTERFACE_MODE_MASK			0x3
252 #define DSC_INTERFACE_MODE_SHIFT		4
253 #define DSC_PIXEL_NUM_MASK			0x3
254 #define DSC_PIXEL_NUM_SHIFT			6
255 #define DSC_PXL_CLK_DIV_MASK			0x1
256 #define DSC_PXL_CLK_DIV_SHIFT			8
257 #define DSC_CDS_CLK_DIV_MASK			0x3
258 #define DSC_CDS_CLK_DIV_SHIFT			12
259 #define DSC_TXP_CLK_DIV_MASK			0x3
260 #define DSC_TXP_CLK_DIV_SHIFT			14
261 #define DSC_INIT_DLY_MODE_MASK			0x1
262 #define DSC_INIT_DLY_MODE_SHIFT			16
263 #define DSC_SCAN_EN_SHIFT			17
264 #define DSC_HALT_EN_SHIFT			18
265 
266 #define RK3588_DSC_8K_RST			0x204
267 #define RST_DEASSERT_MASK			0x1
268 #define RST_DEASSERT_SHIFT			0
269 
270 #define RK3588_DSC_8K_CFG_DONE			0x208
271 #define DSC_CFG_DONE_SHIFT			0
272 
273 #define RK3588_DSC_8K_INIT_DLY			0x20C
274 #define DSC_INIT_DLY_NUM_MASK			0xffff
275 #define DSC_INIT_DLY_NUM_SHIFT			0
276 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
277 
278 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
279 #define DSC_HTOTAL_PW_MASK			0xffffffff
280 #define DSC_HTOTAL_PW_SHIFT			0
281 
282 #define RK3588_DSC_8K_HACT_ST_END		0x214
283 #define DSC_HACT_ST_END_MASK			0xffffffff
284 #define DSC_HACT_ST_END_SHIFT			0
285 
286 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
287 #define DSC_VTOTAL_PW_MASK			0xffffffff
288 #define DSC_VTOTAL_PW_SHIFT			0
289 
290 #define RK3588_DSC_8K_VACT_ST_END		0x21C
291 #define DSC_VACT_ST_END_MASK			0xffffffff
292 #define DSC_VACT_ST_END_SHIFT			0
293 
294 #define RK3588_DSC_8K_STATUS			0x220
295 
296 /* Overlay registers definition    */
297 #define RK3528_OVL_SYS				0x500
298 #define RK3528_OVL_SYS_PORT_SEL			0x504
299 #define RK3528_OVL_SYS_GATING_EN		0x508
300 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
301 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
302 #define ESMART_DLY_NUM_MASK			0xff
303 #define ESMART_DLY_NUM_SHIFT			0
304 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
305 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
306 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
307 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
308 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
309 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
310 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
311 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL	0x540
312 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL	0x544
313 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL	0x548
314 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL	0x54c
315 
316 #define RK3528_OVL_PORT0_CTRL			0x600
317 #define RK3568_OVL_CTRL				0x600
318 #define OVL_MODE_SEL_MASK			0x1
319 #define OVL_MODE_SEL_SHIFT			0
320 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
321 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
322 #define RK3568_OVL_LAYER_SEL			0x604
323 #define LAYER_SEL_MASK				0xf
324 
325 #define RK3568_OVL_PORT_SEL			0x608
326 #define PORT_MUX_MASK				0xf
327 #define PORT_MUX_SHIFT				0
328 #define LAYER_SEL_PORT_MASK			0x3
329 #define LAYER_SEL_PORT_SHIFT			16
330 
331 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
332 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
333 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
334 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
335 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
336 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
337 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
338 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
339 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
340 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
341 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
342 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
343 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
344 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
345 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
346 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
347 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
348 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
349 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
350 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
351 #define RK3576_EXTRA_SRC_COLOR_CTRL		0x650
352 #define RK3576_EXTRA_DST_COLOR_CTRL		0x654
353 #define RK3576_EXTRA_SRC_ALPHA_CTRL		0x658
354 #define RK3576_EXTRA_DST_ALPHA_CTRL		0x65C
355 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
356 #define RK3528_HDR_DST_COLOR_CTRL		0x664
357 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
358 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
359 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
360 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
361 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
362 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
363 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
364 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
365 #define BG_MIX_CTRL_MASK			0xff
366 #define BG_MIX_CTRL_SHIFT			24
367 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
368 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
369 #define RK3568_CLUSTER_DLY_NUM			0x6F0
370 #define RK3568_SMART_DLY_NUM			0x6F8
371 
372 #define RK3528_OVL_PORT1_CTRL			0x700
373 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
374 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
375 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
376 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
377 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
378 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
379 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
380 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
381 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
382 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
383 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
384 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
385 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
386 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
387 #define RK3576_OVL_PORT2_CTRL			0x800
388 #define RK3576_OVL_PORT2_LAYER_SEL		0x804
389 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL	0x820
390 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL	0x824
391 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL	0x828
392 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL	0x82C
393 #define RK3576_OVL_PORT2_BG_MIX_CTRL		0x870
394 
395 /* Video Port registers definition */
396 #define RK3568_VP0_DSP_CTRL			0xC00
397 #define OUT_MODE_MASK				0xf
398 #define OUT_MODE_SHIFT				0
399 #define DATA_SWAP_MASK				0x1f
400 #define DATA_SWAP_SHIFT				8
401 #define DSP_BG_SWAP				0x1
402 #define DSP_RB_SWAP				0x2
403 #define DSP_RG_SWAP				0x4
404 #define DSP_DELTA_SWAP				0x8
405 #define CORE_DCLK_DIV_EN_SHIFT			4
406 #define P2I_EN_SHIFT				5
407 #define DSP_FILED_POL				6
408 #define INTERLACE_EN_SHIFT			7
409 #define DSP_X_MIR_EN_SHIFT			13
410 #define POST_DSP_OUT_R2Y_SHIFT			15
411 #define PRE_DITHER_DOWN_EN_SHIFT		16
412 #define DITHER_DOWN_EN_SHIFT			17
413 #define DITHER_DOWN_MODE_SHIFT			20
414 #define GAMMA_UPDATE_EN_SHIFT			22
415 #define DSP_LUT_EN_SHIFT			28
416 
417 #define STANDBY_EN_SHIFT			31
418 
419 #define RK3568_VP0_MIPI_CTRL			0xC04
420 #define DCLK_DIV2_SHIFT				4
421 #define DCLK_DIV2_MASK				0x3
422 #define MIPI_DUAL_EN_SHIFT			20
423 #define MIPI_DUAL_SWAP_EN_SHIFT			21
424 #define EDPI_TE_EN				28
425 #define EDPI_WMS_HOLD_EN			30
426 #define EDPI_WMS_FS				31
427 
428 
429 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
430 
431 #define RK3568_VP0_DCLK_SEL			0xC0C
432 #define RK3576_DCLK_CORE_SEL_SHIFT		0
433 #define RK3576_DCLK_OUT_SEL_SHIFT		2
434 
435 #define RK3568_VP0_3D_LUT_CTRL			0xC10
436 #define VP0_3D_LUT_EN_SHIFT				0
437 #define VP0_3D_LUT_UPDATE_SHIFT			2
438 
439 #define RK3588_VP0_CLK_CTRL			0xC0C
440 #define DCLK_CORE_DIV_SHIFT			0
441 #define DCLK_OUT_DIV_SHIFT			2
442 
443 #define RK3568_VP0_3D_LUT_MST			0xC20
444 
445 #define RK3568_VP0_DSP_BG			0xC2C
446 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
447 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
448 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
449 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
450 #define RK3568_VP0_POST_SCL_CTRL		0xC40
451 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
452 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
453 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
454 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
455 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
456 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
457 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
458 
459 #define RK3568_VP0_BCSH_CTRL			0xC60
460 #define BCSH_CTRL_Y2R_SHIFT			0
461 #define BCSH_CTRL_Y2R_MASK			0x1
462 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
463 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
464 #define BCSH_CTRL_R2Y_SHIFT			4
465 #define BCSH_CTRL_R2Y_MASK			0x1
466 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
467 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
468 
469 #define RK3568_VP0_BCSH_BCS			0xC64
470 #define BCSH_BRIGHTNESS_SHIFT			0
471 #define BCSH_BRIGHTNESS_MASK			0xFF
472 #define BCSH_CONTRAST_SHIFT			8
473 #define BCSH_CONTRAST_MASK			0x1FF
474 #define BCSH_SATURATION_SHIFT			20
475 #define BCSH_SATURATION_MASK			0x3FF
476 #define BCSH_OUT_MODE_SHIFT			30
477 #define BCSH_OUT_MODE_MASK			0x3
478 
479 #define RK3568_VP0_BCSH_H			0xC68
480 #define BCSH_SIN_HUE_SHIFT			0
481 #define BCSH_SIN_HUE_MASK			0x1FF
482 #define BCSH_COS_HUE_SHIFT			16
483 #define BCSH_COS_HUE_MASK			0x1FF
484 
485 #define RK3568_VP0_BCSH_COLOR			0xC6C
486 #define BCSH_EN_SHIFT				31
487 #define BCSH_EN_MASK				1
488 
489 #define RK3576_VP0_POST_DITHER_FRC_0		0xCA0
490 #define RK3576_VP0_POST_DITHER_FRC_1		0xCA4
491 #define RK3576_VP0_POST_DITHER_FRC_2		0xCA8
492 
493 #define RK3528_VP0_ACM_CTRL			0xCD0
494 #define POST_CSC_COE00_MASK			0xFFFF
495 #define POST_CSC_COE00_SHIFT			16
496 #define POST_R2Y_MODE_MASK			0x7
497 #define POST_R2Y_MODE_SHIFT			8
498 #define POST_CSC_MODE_MASK			0x7
499 #define POST_CSC_MODE_SHIFT			3
500 #define POST_R2Y_EN_MASK			0x1
501 #define POST_R2Y_EN_SHIFT			2
502 #define POST_CSC_EN_MASK			0x1
503 #define POST_CSC_EN_SHIFT			1
504 #define POST_ACM_BYPASS_EN_MASK			0x1
505 #define POST_ACM_BYPASS_EN_SHIFT		0
506 #define RK3528_VP0_CSC_COE01_02			0xCD4
507 #define RK3528_VP0_CSC_COE10_11			0xCD8
508 #define RK3528_VP0_CSC_COE12_20			0xCDC
509 #define RK3528_VP0_CSC_COE21_22			0xCE0
510 #define RK3528_VP0_CSC_OFFSET0			0xCE4
511 #define RK3528_VP0_CSC_OFFSET1			0xCE8
512 #define RK3528_VP0_CSC_OFFSET2			0xCEC
513 
514 #define RK3562_VP0_MCU_CTRL			0xCF8
515 #define MCU_TYPE_SHIFT				31
516 #define MCU_BYPASS_SHIFT			30
517 #define MCU_RS_SHIFT				29
518 #define MCU_FRAME_ST_SHIFT			28
519 #define MCU_HOLD_MODE_SHIFT			27
520 #define MCU_CLK_SEL_SHIFT			26
521 #define MCU_CLK_SEL_MASK			0x1
522 #define MCU_RW_PEND_SHIFT			20
523 #define MCU_RW_PEND_MASK			0x3F
524 #define MCU_RW_PST_SHIFT			16
525 #define MCU_RW_PST_MASK				0xF
526 #define MCU_CS_PEND_SHIFT			10
527 #define MCU_CS_PEND_MASK			0x3F
528 #define MCU_CS_PST_SHIFT			6
529 #define MCU_CS_PST_MASK				0xF
530 #define MCU_PIX_TOTAL_SHIFT			0
531 #define MCU_PIX_TOTAL_MASK			0x3F
532 
533 #define RK3562_VP0_MCU_RW_BYPASS_PORT		0xCFC
534 #define MCU_WRITE_DATA_BYPASS_SHIFT		0
535 #define MCU_WRITE_DATA_BYPASS_MASK		0xFFFFFFFF
536 
537 #define RK3568_VP1_DSP_CTRL			0xD00
538 #define RK3568_VP1_MIPI_CTRL			0xD04
539 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
540 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
541 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
542 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
543 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
544 #define RK3568_VP1_POST_SCL_CTRL		0xD40
545 #define RK3568_VP1_DSP_HACT_INFO		0xD34
546 #define RK3568_VP1_DSP_VACT_INFO		0xD38
547 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
548 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
549 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
550 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
551 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
552 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
553 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
554 
555 #define RK3568_VP2_DSP_CTRL			0xE00
556 #define RK3568_VP2_MIPI_CTRL			0xE04
557 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
558 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
559 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
560 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
561 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
562 #define RK3568_VP2_POST_SCL_CTRL		0xE40
563 #define RK3568_VP2_DSP_HACT_INFO		0xE34
564 #define RK3568_VP2_DSP_VACT_INFO		0xE38
565 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
566 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
567 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
568 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
569 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
570 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
571 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
572 #define RK3568_VP2_BCSH_CTRL			0xE60
573 #define RK3568_VP2_BCSH_BCS			0xE64
574 #define RK3568_VP2_BCSH_H			0xE68
575 #define RK3568_VP2_BCSH_COLOR_BAR		0xE6C
576 #define RK3576_VP2_MCU_CTRL			0xEF8
577 #define RK3576_VP2_MCU_RW_BYPASS_PORT		0xEFC
578 
579 /* Cluster0 register definition */
580 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
581 #define CLUSTER_YUV2RGB_EN_SHIFT		8
582 #define CLUSTER_RGB2YUV_EN_SHIFT		9
583 #define CLUSTER_CSC_MODE_SHIFT			10
584 #define CLUSTER_DITHER_UP_EN_SHIFT		18
585 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
586 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
587 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
588 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
589 #define AVG2_MASK				0x1
590 #define CLUSTER_AVG2_SHIFT			18
591 #define AVG4_MASK				0x1
592 #define CLUSTER_AVG4_SHIFT			19
593 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
594 #define CLUSTER_XGT_EN_SHIFT			24
595 #define XGT_MODE_MASK				0x3
596 #define CLUSTER_XGT_MODE_SHIFT			25
597 #define CLUSTER_XAVG_EN_SHIFT			27
598 #define CLUSTER_YRGB_GT2_SHIFT			28
599 #define CLUSTER_YRGB_GT4_SHIFT			29
600 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
601 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
602 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
603 #define CLUSTER_AXI_UV_ID_MASK			0x1f
604 #define CLUSTER_AXI_UV_ID_SHIFT			5
605 
606 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
607 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
608 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
609 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
610 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
611 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
612 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
613 #define RK3576_CLUSTER0_WIN0_ZME_CTRL		0x1040
614 #define WIN0_ZME_DERING_EN_SHIFT		3
615 #define WIN0_ZME_GATING_EN_SHIFT		31
616 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA	0x1044
617 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
618 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
619 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
620 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
621 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
622 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
623 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
624 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
625 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET	0x1078
626 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE	0x107C
627 
628 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
629 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
630 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
631 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
632 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
633 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
634 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
635 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
636 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
637 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
638 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
639 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
640 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
641 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
642 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
643 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
644 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET	0x10F8
645 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE	0x10FC
646 
647 #define RK3568_CLUSTER0_CTRL			0x1100
648 #define CLUSTER_EN_SHIFT			0
649 #define CLUSTER_AXI_ID_MASK			0x1
650 #define CLUSTER_AXI_ID_SHIFT			13
651 #define RK3576_CLUSTER0_PORT_SEL		0x11F4
652 #define CLUSTER_PORT_SEL_SHIFT			0
653 #define CLUSTER_PORT_SEL_MASK			0x3
654 #define RK3576_CLUSTER0_DLY_NUM			0x11F8
655 #define CLUSTER_WIN0_DLY_NUM_SHIFT		0
656 #define CLUSTER_WIN0_DLY_NUM_MASK		0xff
657 #define CLUSTER_WIN1_DLY_NUM_SHIFT		0
658 #define CLUSTER_WIN1_DLY_NUM_MASK		0xff
659 
660 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
661 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
662 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
663 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
664 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
665 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
666 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
667 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
668 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
669 #define RK3576_CLUSTER1_WIN0_ZME_CTRL		0x1240
670 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA	0x1244
671 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
672 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
673 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
674 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
675 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
676 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
677 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
678 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET	0x1278
679 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE	0x127C
680 
681 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
682 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
683 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
684 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
685 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
686 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
687 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
688 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
689 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
690 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
691 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
692 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
693 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
694 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
695 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
696 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
697 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET	0x12F8
698 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE	0x12FC
699 
700 #define RK3568_CLUSTER1_CTRL			0x1300
701 #define RK3576_CLUSTER1_PORT_SEL		0x13F4
702 #define RK3576_CLUSTER1_DLY_NUM			0x13F8
703 
704 /* Esmart register definition */
705 #define RK3568_ESMART0_CTRL0			0x1800
706 #define RGB2YUV_EN_SHIFT			1
707 #define CSC_MODE_SHIFT				2
708 #define CSC_MODE_MASK				0x3
709 #define ESMART_LB_SELECT_SHIFT			12
710 #define ESMART_LB_SELECT_MASK			0x3
711 
712 #define RK3568_ESMART0_CTRL1			0x1804
713 #define ESMART_AXI_YRGB_ID_MASK			0x1f
714 #define ESMART_AXI_YRGB_ID_SHIFT		4
715 #define ESMART_AXI_UV_ID_MASK			0x1f
716 #define ESMART_AXI_UV_ID_SHIFT			12
717 #define YMIRROR_EN_SHIFT			31
718 
719 #define RK3568_ESMART0_AXI_CTRL			0x1808
720 #define ESMART_AXI_ID_MASK			0x1
721 #define ESMART_AXI_ID_SHIFT			1
722 
723 #define RK3568_ESMART0_REGION0_CTRL		0x1810
724 #define WIN_EN_SHIFT				0
725 #define WIN_FORMAT_MASK				0x1f
726 #define WIN_FORMAT_SHIFT			1
727 #define REGION0_DITHER_UP_EN_SHIFT		12
728 #define REGION0_RB_SWAP_SHIFT			14
729 #define ESMART_XAVG_EN_SHIFT			20
730 #define ESMART_XGT_EN_SHIFT			21
731 #define ESMART_XGT_MODE_SHIFT			22
732 
733 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
734 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
735 #define RK3568_ESMART0_REGION0_VIR		0x181C
736 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
737 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
738 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
739 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
740 #define YRGB_XSCL_MODE_MASK			0x3
741 #define YRGB_XSCL_MODE_SHIFT			0
742 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
743 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
744 #define YRGB_YSCL_MODE_MASK			0x3
745 #define YRGB_YSCL_MODE_SHIFT			4
746 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
747 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
748 
749 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
750 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
751 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
752 #define RK3568_ESMART0_REGION1_CTRL		0x1840
753 #define YRGB_GT2_MASK				0x1
754 #define YRGB_GT2_SHIFT				8
755 #define YRGB_GT4_MASK				0x1
756 #define YRGB_GT4_SHIFT				9
757 
758 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
759 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
760 #define RK3568_ESMART0_REGION1_VIR		0x184C
761 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
762 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
763 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
764 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
765 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
766 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
767 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
768 #define RK3568_ESMART0_REGION2_CTRL		0x1870
769 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
770 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
771 #define RK3568_ESMART0_REGION2_VIR		0x187C
772 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
773 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
774 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
775 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
776 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
777 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
778 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
779 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
780 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
781 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
782 #define RK3568_ESMART0_REGION3_VIR		0x18AC
783 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
784 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
785 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
786 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
787 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
788 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
789 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
790 #define RK3568_ESMART0_COLOR_KEY_CTRL		0x18D0
791 #define RK3576_ESMART0_ALPHA_MAP		0x18D8
792 #define RK3576_ESMART0_PORT_SEL			0x18F4
793 #define ESMART_PORT_SEL_SHIFT			0
794 #define ESMART_PORT_SEL_MASK			0x3
795 #define RK3576_ESMART0_DLY_NUM			0x18F8
796 
797 #define RK3568_ESMART1_CTRL0			0x1A00
798 #define RK3568_ESMART1_CTRL1			0x1A04
799 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
800 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
801 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
802 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
803 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
804 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
805 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
806 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
807 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
808 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
809 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
810 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
811 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
812 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
813 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
814 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
815 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
816 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
817 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
818 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
819 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
820 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
821 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
822 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
823 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
824 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
825 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
826 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
827 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
828 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
829 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
830 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
831 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
832 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
833 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
834 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
835 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
836 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
837 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
838 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
839 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
840 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
841 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
842 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
843 #define RK3576_ESMART1_ALPHA_MAP		0x1AD8
844 #define RK3576_ESMART1_PORT_SEL			0x1AF4
845 #define RK3576_ESMART1_DLY_NUM			0x1AF8
846 
847 #define RK3568_SMART0_CTRL0			0x1C00
848 #define RK3568_SMART0_CTRL1			0x1C04
849 #define RK3568_SMART0_REGION0_CTRL		0x1C10
850 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
851 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
852 #define RK3568_SMART0_REGION0_VIR		0x1C1C
853 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
854 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
855 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
856 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
857 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
858 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
859 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
860 #define RK3568_SMART0_REGION1_CTRL		0x1C40
861 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
862 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
863 #define RK3568_SMART0_REGION1_VIR		0x1C4C
864 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
865 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
866 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
867 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
868 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
869 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
870 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
871 #define RK3568_SMART0_REGION2_CTRL		0x1C70
872 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
873 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
874 #define RK3568_SMART0_REGION2_VIR		0x1C7C
875 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
876 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
877 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
878 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
879 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
880 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
881 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
882 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
883 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
884 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
885 #define RK3568_SMART0_REGION3_VIR		0x1CAC
886 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
887 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
888 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
889 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
890 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
891 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
892 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
893 #define RK3576_ESMART2_ALPHA_MAP		0x1CD8
894 #define RK3576_ESMART2_PORT_SEL			0x1CF4
895 #define RK3576_ESMART2_DLY_NUM			0x1CF8
896 
897 #define RK3568_SMART1_CTRL0			0x1E00
898 #define RK3568_SMART1_CTRL1			0x1E04
899 #define RK3568_SMART1_REGION0_CTRL		0x1E10
900 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
901 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
902 #define RK3568_SMART1_REGION0_VIR		0x1E1C
903 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
904 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
905 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
906 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
907 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
908 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
909 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
910 #define RK3568_SMART1_REGION1_CTRL		0x1E40
911 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
912 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
913 #define RK3568_SMART1_REGION1_VIR		0x1E4C
914 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
915 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
916 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
917 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
918 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
919 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
920 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
921 #define RK3568_SMART1_REGION2_CTRL		0x1E70
922 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
923 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
924 #define RK3568_SMART1_REGION2_VIR		0x1E7C
925 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
926 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
927 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
928 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
929 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
930 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
931 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
932 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
933 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
934 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
935 #define RK3568_SMART1_REGION3_VIR		0x1EAC
936 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
937 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
938 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
939 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
940 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
941 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
942 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
943 #define RK3576_ESMART3_ALPHA_MAP		0x1ED8
944 #define RK3576_ESMART3_PORT_SEL			0x1EF4
945 #define RK3576_ESMART3_DLY_NUM			0x1EF8
946 
947 /* HDR register definition */
948 #define RK3568_HDR_LUT_CTRL			0x2000
949 
950 #define RK3588_VP3_DSP_CTRL			0xF00
951 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
952 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
953 
954 /* DSC 8K/4K register definition */
955 #define RK3588_DSC_8K_PPS0_3			0x4000
956 #define RK3588_DSC_8K_CTRL0			0x40A0
957 #define DSC_EN_SHIFT				0
958 #define DSC_RBIT_SHIFT				2
959 #define DSC_RBYT_SHIFT				3
960 #define DSC_FLAL_SHIFT				4
961 #define DSC_MER_SHIFT				5
962 #define DSC_EPB_SHIFT				6
963 #define DSC_EPL_SHIFT				7
964 #define DSC_NSLC_MASK				0x7
965 #define DSC_NSLC_SHIFT				16
966 #define DSC_SBO_SHIFT				28
967 #define DSC_IFEP_SHIFT				29
968 #define DSC_PPS_UPD_SHIFT			31
969 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
970 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
971 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
972 
973 #define RK3588_DSC_8K_CTRL1			0x40A4
974 #define RK3588_DSC_8K_STS0			0x40A8
975 #define RK3588_DSC_8K_ERS			0x40C4
976 
977 #define RK3588_DSC_4K_PPS0_3			0x4100
978 #define RK3588_DSC_4K_CTRL0			0x41A0
979 #define RK3588_DSC_4K_CTRL1			0x41A4
980 #define RK3588_DSC_4K_STS0			0x41A8
981 #define RK3588_DSC_4K_ERS			0x41C4
982 
983 /* RK3528 HDR register definition */
984 #define RK3528_HDR_LUT_CTRL			0x2000
985 
986 /* RK3528 ACM register definition */
987 #define RK3528_ACM_CTRL				0x6400
988 #define RK3528_ACM_DELTA_RANGE			0x6404
989 #define RK3528_ACM_FETCH_START			0x6408
990 #define RK3528_ACM_FETCH_DONE			0x6420
991 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
992 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
993 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
994 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
995 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
996 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
997 
998 #define RK3568_MAX_REG				0x1ED0
999 
1000 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
1001 #define RK3568_GRF_VO_CON1			0x0364
1002 #define GRF_BT656_CLK_INV_SHIFT			1
1003 #define GRF_BT1120_CLK_INV_SHIFT		2
1004 #define GRF_RGB_DCLK_INV_SHIFT			3
1005 
1006 /* Base SYS_GRF: 0x2600a000*/
1007 #define RK3576_SYS_GRF_MEMFAULT_STATUS0		0x0148
1008 
1009 /* Base IOC_GRF: 0x26040000 */
1010 #define RK3576_VCCIO_IOC_MISC_CON8		0x6420
1011 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT	9
1012 #define RK3576_IOC_VOPLITE_SEL_SHIFT		11
1013 
1014 /* Base PMU2: 0x27380000 */
1015 #define RK3576_PMU_PWR_GATE_STS			0x0230
1016 #define PD_VOP_ESMART_DWN_STAT			12
1017 #define PD_VOP_CLUSTER_DWN_STAT			13
1018 #define RK3576_PMU_BISR_PDGEN_CON0		0x0510
1019 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT		12
1020 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT		13
1021 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0	0x0570
1022 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT	12
1023 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT	13
1024 
1025 #define RK3588_GRF_SOC_CON1			0x0304
1026 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT	14
1027 
1028 #define RK3588_GRF_VOP_CON2			0x0008
1029 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
1030 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
1031 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
1032 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
1033 
1034 #define RK3588_GRF_VO1_CON0			0x0000
1035 #define HDMI_SYNC_POL_MASK			0x3
1036 #define HDMI0_SYNC_POL_SHIFT			5
1037 #define HDMI1_SYNC_POL_SHIFT			7
1038 
1039 #define RK3588_PMU_BISR_CON3			0x20C
1040 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
1041 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
1042 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
1043 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
1044 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
1045 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
1046 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
1047 
1048 #define RK3588_PMU_BISR_STATUS5			0x294
1049 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
1050 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
1051 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
1052 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
1053 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
1054 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
1055 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
1056 
1057 #define VOP2_LAYER_MAX				8
1058 
1059 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
1060 
1061 /* KHz */
1062 #define VOP2_MAX_DCLK_RATE			600000
1063 
1064 /*
1065  * vop2 dsc id
1066  */
1067 #define ROCKCHIP_VOP2_DSC_8K	0
1068 #define ROCKCHIP_VOP2_DSC_4K	1
1069 
1070 /*
1071  * vop2 internal power domain id,
1072  * should be all none zero, 0 will be
1073  * treat as invalid;
1074  */
1075 #define VOP2_PD_CLUSTER0			BIT(0)
1076 #define VOP2_PD_CLUSTER1			BIT(1)
1077 #define VOP2_PD_CLUSTER2			BIT(2)
1078 #define VOP2_PD_CLUSTER3			BIT(3)
1079 #define VOP2_PD_DSC_8K				BIT(5)
1080 #define VOP2_PD_DSC_4K				BIT(6)
1081 #define VOP2_PD_ESMART				BIT(7)
1082 #define VOP2_PD_CLUSTER				BIT(8)
1083 
1084 #define VOP2_PLANE_NO_SCALING			BIT(16)
1085 
1086 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
1087 #define VOP_FEATURE_AFBDC		BIT(1)
1088 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
1089 #define VOP_FEATURE_HDR10		BIT(3)
1090 #define VOP_FEATURE_NEXT_HDR		BIT(4)
1091 /* a feature to splice two windows and two vps to support resolution > 4096 */
1092 #define VOP_FEATURE_SPLICE		BIT(5)
1093 #define VOP_FEATURE_OVERSCAN		BIT(6)
1094 #define VOP_FEATURE_VIVID_HDR		BIT(7)
1095 #define VOP_FEATURE_POST_ACM		BIT(8)
1096 #define VOP_FEATURE_POST_CSC		BIT(9)
1097 #define VOP_FEATURE_POST_FRC_V2		BIT(10)
1098 #define VOP_FEATURE_POST_SHARP		BIT(11)
1099 
1100 #define WIN_FEATURE_HDR2SDR		BIT(0)
1101 #define WIN_FEATURE_SDR2HDR		BIT(1)
1102 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
1103 #define WIN_FEATURE_AFBDC		BIT(3)
1104 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
1105 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
1106 /* a mirror win can only get fb address
1107  * from source win:
1108  * Cluster1---->Cluster0
1109  * Esmart1 ---->Esmart0
1110  * Smart1  ---->Smart0
1111  * This is a feather on rk3566
1112  */
1113 #define WIN_FEATURE_MIRROR		BIT(6)
1114 #define WIN_FEATURE_MULTI_AREA		BIT(7)
1115 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
1116 #define WIN_FEATURE_DCI			BIT(9)
1117 
1118 #define V4L2_COLORSPACE_BT709F		0xfe
1119 #define V4L2_COLORSPACE_BT2020F		0xff
1120 
1121 enum vop_csc_format {
1122 	CSC_BT601L,
1123 	CSC_BT709L,
1124 	CSC_BT601F,
1125 	CSC_BT2020L,
1126 	CSC_BT709L_13BIT,
1127 	CSC_BT709F_13BIT,
1128 	CSC_BT2020L_13BIT,
1129 	CSC_BT2020F_13BIT,
1130 };
1131 
1132 enum vop_csc_bit_depth {
1133 	CSC_10BIT_DEPTH,
1134 	CSC_13BIT_DEPTH,
1135 };
1136 
1137 enum vop2_pol {
1138 	HSYNC_POSITIVE = 0,
1139 	VSYNC_POSITIVE = 1,
1140 	DEN_NEGATIVE   = 2,
1141 	DCLK_INVERT    = 3
1142 };
1143 
1144 enum vop2_bcsh_out_mode {
1145 	BCSH_OUT_MODE_BLACK,
1146 	BCSH_OUT_MODE_BLUE,
1147 	BCSH_OUT_MODE_COLOR_BAR,
1148 	BCSH_OUT_MODE_NORMAL_VIDEO,
1149 };
1150 
1151 #define _VOP_REG(off, _mask, _shift, _write_mask) \
1152 		{ \
1153 		 .offset = off, \
1154 		 .mask = _mask, \
1155 		 .shift = _shift, \
1156 		 .write_mask = _write_mask, \
1157 		}
1158 
1159 #define VOP_REG(off, _mask, _shift) \
1160 		_VOP_REG(off, _mask, _shift, false)
1161 enum dither_down_mode {
1162 	RGB888_TO_RGB565 = 0x0,
1163 	RGB888_TO_RGB666 = 0x1
1164 };
1165 
1166 enum dither_down_mode_sel {
1167 	DITHER_DOWN_ALLEGRO = 0x0,
1168 	DITHER_DOWN_FRC = 0x1
1169 };
1170 
1171 enum vop2_video_ports_id {
1172 	VOP2_VP0,
1173 	VOP2_VP1,
1174 	VOP2_VP2,
1175 	VOP2_VP3,
1176 	VOP2_VP_MAX,
1177 };
1178 
1179 enum vop2_layer_type {
1180 	CLUSTER_LAYER = 0,
1181 	ESMART_LAYER = 1,
1182 	SMART_LAYER = 2,
1183 };
1184 
1185 /* This define must same with kernel win phy id */
1186 enum vop2_layer_phy_id {
1187 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1188 	ROCKCHIP_VOP2_CLUSTER1,
1189 	ROCKCHIP_VOP2_ESMART0,
1190 	ROCKCHIP_VOP2_ESMART1,
1191 	ROCKCHIP_VOP2_SMART0,
1192 	ROCKCHIP_VOP2_SMART1,
1193 	ROCKCHIP_VOP2_CLUSTER2,
1194 	ROCKCHIP_VOP2_CLUSTER3,
1195 	ROCKCHIP_VOP2_ESMART2,
1196 	ROCKCHIP_VOP2_ESMART3,
1197 	ROCKCHIP_VOP2_LAYER_MAX,
1198 };
1199 
1200 enum vop2_scale_up_mode {
1201 	VOP2_SCALE_UP_NRST_NBOR,
1202 	VOP2_SCALE_UP_BIL,
1203 	VOP2_SCALE_UP_BIC,
1204 	VOP2_SCALE_UP_ZME,
1205 };
1206 
1207 enum vop2_scale_down_mode {
1208 	VOP2_SCALE_DOWN_NRST_NBOR,
1209 	VOP2_SCALE_DOWN_BIL,
1210 	VOP2_SCALE_DOWN_AVG,
1211 	VOP2_SCALE_DOWN_ZME,
1212 };
1213 
1214 enum scale_mode {
1215 	SCALE_NONE = 0x0,
1216 	SCALE_UP   = 0x1,
1217 	SCALE_DOWN = 0x2
1218 };
1219 
1220 enum vop_dsc_interface_mode {
1221 	VOP_DSC_IF_DISABLE = 0,
1222 	VOP_DSC_IF_HDMI = 1,
1223 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1224 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1225 };
1226 
1227 enum vop3_pre_scale_down_mode {
1228 	VOP3_PRE_SCALE_UNSPPORT,
1229 	VOP3_PRE_SCALE_DOWN_GT,
1230 	VOP3_PRE_SCALE_DOWN_AVG,
1231 };
1232 
1233 enum vop3_esmart_lb_mode {
1234 	VOP3_ESMART_8K_MODE,
1235 	VOP3_ESMART_4K_4K_MODE,
1236 	VOP3_ESMART_4K_2K_2K_MODE,
1237 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1238 	VOP3_ESMART_4K_4K_4K_MODE,
1239 	VOP3_ESMART_4K_4K_2K_2K_MODE,
1240 };
1241 
1242 struct vop2_layer {
1243 	u8 id;
1244 	/**
1245 	 * @win_phys_id: window id of the layer selected.
1246 	 * Every layer must make sure to select different
1247 	 * windows of others.
1248 	 */
1249 	u8 win_phys_id;
1250 };
1251 
1252 struct vop2_power_domain_data {
1253 	u16 id;
1254 	u16 parent_id;
1255 	/*
1256 	 * @module_id_mask: module id of which module this power domain is belongs to.
1257 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1258 	 */
1259 	u32 module_id_mask;
1260 };
1261 
1262 struct vop2_win_data {
1263 	char *name;
1264 	u8 phys_id;
1265 	enum vop2_layer_type type;
1266 	u8 win_sel_port_offset;
1267 	u8 layer_sel_win_id[VOP2_VP_MAX];
1268 	u8 axi_id;
1269 	u8 axi_uv_id;
1270 	u8 axi_yrgb_id;
1271 	u8 splice_win_id;
1272 	u8 hsu_filter_mode;
1273 	u8 hsd_filter_mode;
1274 	u8 vsu_filter_mode;
1275 	u8 vsd_filter_mode;
1276 	u8 hsd_pre_filter_mode;
1277 	u8 vsd_pre_filter_mode;
1278 	u8 scale_engine_num;
1279 	u8 source_win_id;
1280 	u8 possible_crtcs;
1281 	u16 pd_id;
1282 	u32 reg_offset;
1283 	u32 max_upscale_factor;
1284 	u32 max_downscale_factor;
1285 	u32 feature;
1286 	u32 supported_rotations;
1287 	bool splice_mode_right;
1288 };
1289 
1290 struct vop2_vp_data {
1291 	u32 feature;
1292 	u8 pre_scan_max_dly;
1293 	u8 layer_mix_dly;
1294 	u8 hdrvivid_dly;
1295 	u8 sdr2hdr_dly;
1296 	u8 hdr_mix_dly;
1297 	u8 win_dly;
1298 	u8 splice_vp_id;
1299 	u8 pixel_rate;
1300 	struct vop_rect max_output;
1301 	u32 max_dclk;
1302 };
1303 
1304 struct vop2_plane_table {
1305 	enum vop2_layer_phy_id plane_id;
1306 	enum vop2_layer_type plane_type;
1307 };
1308 
1309 struct vop2_vp_plane_mask {
1310 	u8 primary_plane_id; /* use this win to show logo */
1311 	u8 attached_layers_nr; /* number layers attach to this vp */
1312 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1313 	u32 plane_mask;
1314 	int cursor_plane_id;
1315 };
1316 
1317 struct vop2_dsc_data {
1318 	u8 id;
1319 	u8 max_slice_num;
1320 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1321 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1322 	u16 pd_id;
1323 	const char *dsc_txp_clk_src_name;
1324 	const char *dsc_txp_clk_name;
1325 	const char *dsc_pxl_clk_name;
1326 	const char *dsc_cds_clk_name;
1327 };
1328 
1329 struct dsc_error_info {
1330 	u32 dsc_error_val;
1331 	char dsc_error_info[50];
1332 };
1333 
1334 struct vop2_dump_regs {
1335 	u32 offset;
1336 	const char *name;
1337 	u32 state_base;
1338 	u32 state_mask;
1339 	u32 state_shift;
1340 	bool enable_state;
1341 	u32 size;
1342 };
1343 
1344 struct vop2_esmart_lb_map {
1345 	u8 lb_mode;
1346 	u8 lb_map_value;
1347 };
1348 
1349 struct vop2_data {
1350 	u32 version;
1351 	u32 esmart_lb_mode;
1352 	struct vop2_vp_data *vp_data;
1353 	struct vop2_win_data *win_data;
1354 	struct vop2_vp_plane_mask *plane_mask;
1355 	struct vop2_plane_table *plane_table;
1356 	struct vop2_power_domain_data *pd;
1357 	struct vop2_dsc_data *dsc;
1358 	struct dsc_error_info *dsc_error_ecw;
1359 	struct dsc_error_info *dsc_error_buffer_flow;
1360 	struct vop2_dump_regs *dump_regs;
1361 	const struct vop2_esmart_lb_map *esmart_lb_mode_map;
1362 	u8 *vp_primary_plane_order;
1363 	u8 *vp_default_primary_plane;
1364 	u8 nr_vps;
1365 	u8 nr_layers;
1366 	u8 nr_mixers;
1367 	u8 nr_gammas;
1368 	u8 nr_pd;
1369 	u8 nr_dscs;
1370 	u8 nr_dsc_ecw;
1371 	u8 nr_dsc_buffer_flow;
1372 	u8 esmart_lb_mode_num;
1373 	u32 reg_len;
1374 	u32 dump_regs_size;
1375 };
1376 
1377 struct vop2 {
1378 	u32 *regsbak;
1379 	void *regs;
1380 	void *grf;
1381 	void *vop_grf;
1382 	void *vo1_grf;
1383 	void *sys_pmu;
1384 	void *ioc_grf;
1385 	u32 reg_len;
1386 	u32 version;
1387 	u32 esmart_lb_mode;
1388 	bool global_init;
1389 	bool merge_irq;
1390 	const struct vop2_data *data;
1391 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1392 };
1393 
1394 static struct vop2 *rockchip_vop2;
1395 
1396 static inline bool is_vop3(struct vop2 *vop2)
1397 {
1398 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1399 		return false;
1400 	else
1401 		return true;
1402 }
1403 
1404 /*
1405  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1406  * avg_sd_factor:
1407  * bli_su_factor:
1408  * bic_su_factor:
1409  * = (src - 1) / (dst - 1) << 16;
1410  *
1411  * ygt2 enable: dst get one line from two line of the src
1412  * ygt4 enable: dst get one line from four line of the src.
1413  *
1414  */
1415 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1416 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1417 
1418 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1419 				(fac * (dst - 1) >> 12 < (src - 1))
1420 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1421 				(fac * (dst - 1) >> 16 < (src - 1))
1422 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1423 				(fac * (dst - 1) >> 16 < (src - 1))
1424 
1425 static uint16_t vop2_scale_factor(enum scale_mode mode,
1426 				  int32_t filter_mode,
1427 				  uint32_t src, uint32_t dst)
1428 {
1429 	uint32_t fac = 0;
1430 	int i = 0;
1431 
1432 	if (mode == SCALE_NONE)
1433 		return 0;
1434 
1435 	/*
1436 	 * A workaround to avoid zero div.
1437 	 */
1438 	if ((dst == 1) || (src == 1)) {
1439 		dst = dst + 1;
1440 		src = src + 1;
1441 	}
1442 
1443 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1444 		fac = VOP2_BILI_SCL_DN(src, dst);
1445 		for (i = 0; i < 100; i++) {
1446 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1447 				break;
1448 			fac -= 1;
1449 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1450 		}
1451 	} else {
1452 		fac = VOP2_COMMON_SCL(src, dst);
1453 		for (i = 0; i < 100; i++) {
1454 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1455 				break;
1456 			fac -= 1;
1457 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1458 		}
1459 	}
1460 
1461 	return fac;
1462 }
1463 
1464 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1465 {
1466 	if (is_hor)
1467 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1468 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1469 }
1470 
1471 static uint16_t vop3_scale_factor(enum scale_mode mode,
1472 				  uint32_t src, uint32_t dst, bool is_hor)
1473 {
1474 	uint32_t fac = 0;
1475 	int i = 0;
1476 
1477 	if (mode == SCALE_NONE)
1478 		return 0;
1479 
1480 	/*
1481 	 * A workaround to avoid zero div.
1482 	 */
1483 	if ((dst == 1) || (src == 1)) {
1484 		dst = dst + 1;
1485 		src = src + 1;
1486 	}
1487 
1488 	if (mode == SCALE_DOWN) {
1489 		fac = VOP2_BILI_SCL_DN(src, dst);
1490 		for (i = 0; i < 100; i++) {
1491 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1492 				break;
1493 			fac -= 1;
1494 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1495 		}
1496 	} else {
1497 		fac = VOP2_COMMON_SCL(src, dst);
1498 		for (i = 0; i < 100; i++) {
1499 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1500 				break;
1501 			fac -= 1;
1502 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1503 		}
1504 	}
1505 
1506 	return fac;
1507 }
1508 
1509 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1510 {
1511 	if (src < dst)
1512 		return SCALE_UP;
1513 	else if (src > dst)
1514 		return SCALE_DOWN;
1515 
1516 	return SCALE_NONE;
1517 }
1518 
1519 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1520 {
1521 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1522 }
1523 
1524 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1525 {
1526 	int i = 0;
1527 
1528 	for (i = 0; i < vop2->data->nr_layers; i++) {
1529 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1530 			return vop2->data->vp_primary_plane_order[i];
1531 	}
1532 
1533 	return vop2->data->vp_primary_plane_order[0];
1534 }
1535 
1536 static inline u16 scl_cal_scale(int src, int dst, int shift)
1537 {
1538 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1539 }
1540 
1541 static inline u16 scl_cal_scale2(int src, int dst)
1542 {
1543 	return ((src - 1) << 12) / (dst - 1);
1544 }
1545 
1546 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1547 {
1548 	writel(v, vop2->regs + offset);
1549 	vop2->regsbak[offset >> 2] = v;
1550 }
1551 
1552 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1553 {
1554 	return readl(vop2->regs + offset);
1555 }
1556 
1557 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1558 				   u32 mask, u32 shift, u32 v,
1559 				   bool write_mask)
1560 {
1561 	if (!mask)
1562 		return;
1563 
1564 	if (write_mask) {
1565 		v = ((v & mask) << shift) | (mask << (shift + 16));
1566 	} else {
1567 		u32 cached_val = vop2->regsbak[offset >> 2];
1568 
1569 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1570 		vop2->regsbak[offset >> 2] = v;
1571 	}
1572 
1573 	writel(v, vop2->regs + offset);
1574 }
1575 
1576 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1577 				   u32 mask, u32 shift, u32 v)
1578 {
1579 	u32 val = 0;
1580 
1581 	val = (v << shift) | (mask << (shift + 16));
1582 	writel(val, grf_base + offset);
1583 }
1584 
1585 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1586 				  u32 mask, u32 shift)
1587 {
1588 	return (readl(grf_base + offset) >> shift) & mask;
1589 }
1590 
1591 static char *get_plane_name(int plane_id, char *name)
1592 {
1593 	switch (plane_id) {
1594 	case ROCKCHIP_VOP2_CLUSTER0:
1595 		strcat(name, "Cluster0");
1596 		break;
1597 	case ROCKCHIP_VOP2_CLUSTER1:
1598 		strcat(name, "Cluster1");
1599 		break;
1600 	case ROCKCHIP_VOP2_ESMART0:
1601 		strcat(name, "Esmart0");
1602 		break;
1603 	case ROCKCHIP_VOP2_ESMART1:
1604 		strcat(name, "Esmart1");
1605 		break;
1606 	case ROCKCHIP_VOP2_SMART0:
1607 		strcat(name, "Smart0");
1608 		break;
1609 	case ROCKCHIP_VOP2_SMART1:
1610 		strcat(name, "Smart1");
1611 		break;
1612 	case ROCKCHIP_VOP2_CLUSTER2:
1613 		strcat(name, "Cluster2");
1614 		break;
1615 	case ROCKCHIP_VOP2_CLUSTER3:
1616 		strcat(name, "Cluster3");
1617 		break;
1618 	case ROCKCHIP_VOP2_ESMART2:
1619 		strcat(name, "Esmart2");
1620 		break;
1621 	case ROCKCHIP_VOP2_ESMART3:
1622 		strcat(name, "Esmart3");
1623 		break;
1624 	}
1625 
1626 	return name;
1627 }
1628 
1629 static bool is_yuv_output(u32 bus_format)
1630 {
1631 	switch (bus_format) {
1632 	case MEDIA_BUS_FMT_YUV8_1X24:
1633 	case MEDIA_BUS_FMT_YUV10_1X30:
1634 	case MEDIA_BUS_FMT_YUYV10_1X20:
1635 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1636 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1637 	case MEDIA_BUS_FMT_YUYV8_2X8:
1638 	case MEDIA_BUS_FMT_YVYU8_2X8:
1639 	case MEDIA_BUS_FMT_UYVY8_2X8:
1640 	case MEDIA_BUS_FMT_VYUY8_2X8:
1641 	case MEDIA_BUS_FMT_YUYV8_1X16:
1642 	case MEDIA_BUS_FMT_YVYU8_1X16:
1643 	case MEDIA_BUS_FMT_UYVY8_1X16:
1644 	case MEDIA_BUS_FMT_VYUY8_1X16:
1645 		return true;
1646 	default:
1647 		return false;
1648 	}
1649 }
1650 
1651 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding,
1652 						 enum drm_color_range color_range,
1653 						 int bit_depth)
1654 {
1655 	bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0;
1656 	enum vop_csc_format csc_mode = CSC_BT709L;
1657 
1658 
1659 	switch (color_encoding) {
1660 	case DRM_COLOR_YCBCR_BT601:
1661 		if (full_range)
1662 			csc_mode = CSC_BT601F;
1663 		else
1664 			csc_mode = CSC_BT601L;
1665 		break;
1666 
1667 	case DRM_COLOR_YCBCR_BT709:
1668 		if (full_range) {
1669 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F;
1670 			if (bit_depth != CSC_13BIT_DEPTH)
1671 				printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1672 		} else {
1673 			csc_mode = CSC_BT709L;
1674 		}
1675 		break;
1676 
1677 	case DRM_COLOR_YCBCR_BT2020:
1678 		if (full_range) {
1679 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F;
1680 			if (bit_depth != CSC_13BIT_DEPTH)
1681 				printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1682 		} else {
1683 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L;
1684 		}
1685 		break;
1686 
1687 	default:
1688 		printf("Unsuport color_encoding:%d\n", color_encoding);
1689 	}
1690 
1691 	return csc_mode;
1692 }
1693 
1694 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1695 {
1696 	/*
1697 	 * FIXME:
1698 	 *
1699 	 * There is no media type for YUV444 output,
1700 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1701 	 * yuv format.
1702 	 *
1703 	 * From H/W testing, YUV444 mode need a rb swap.
1704 	 */
1705 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1706 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1707 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1708 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1709 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1710 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1711 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1712 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1713 		return true;
1714 	else
1715 		return false;
1716 }
1717 
1718 static bool is_rb_swap(u32 bus_format, u32 output_mode)
1719 {
1720 	/*
1721 	 * The default component order of serial rgb3x8 formats
1722 	 * is BGR. So it is needed to enable RB swap.
1723 	 */
1724 	if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 ||
1725 	    bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8)
1726 		return true;
1727 	else
1728 		return false;
1729 }
1730 
1731 static bool is_yc_swap(u32 bus_format)
1732 {
1733 	switch (bus_format) {
1734 	case MEDIA_BUS_FMT_YUYV8_1X16:
1735 	case MEDIA_BUS_FMT_YVYU8_1X16:
1736 	case MEDIA_BUS_FMT_YUYV8_2X8:
1737 	case MEDIA_BUS_FMT_YVYU8_2X8:
1738 		return true;
1739 	default:
1740 		return false;
1741 	}
1742 }
1743 
1744 static inline bool is_hot_plug_devices(int output_type)
1745 {
1746 	switch (output_type) {
1747 	case DRM_MODE_CONNECTOR_HDMIA:
1748 	case DRM_MODE_CONNECTOR_HDMIB:
1749 	case DRM_MODE_CONNECTOR_TV:
1750 	case DRM_MODE_CONNECTOR_DisplayPort:
1751 	case DRM_MODE_CONNECTOR_VGA:
1752 	case DRM_MODE_CONNECTOR_Unknown:
1753 		return true;
1754 	default:
1755 		return false;
1756 	}
1757 }
1758 
1759 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1760 {
1761 	int i = 0;
1762 
1763 	for (i = 0; i < vop2->data->nr_layers; i++) {
1764 		if (vop2->data->win_data[i].phys_id == phys_id)
1765 			return &vop2->data->win_data[i];
1766 	}
1767 
1768 	return NULL;
1769 }
1770 
1771 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1772 {
1773 	int i = 0;
1774 
1775 	for (i = 0; i < vop2->data->nr_pd; i++) {
1776 		if (vop2->data->pd[i].id == pd_id)
1777 			return &vop2->data->pd[i];
1778 	}
1779 
1780 	return NULL;
1781 }
1782 
1783 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1784 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1785 {
1786 	u32 vp_offset = crtc_id * 0x100;
1787 	int i;
1788 
1789 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1790 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1791 			crtc_id, false);
1792 
1793 	for (i = 0; i < lut_len; i++)
1794 		writel(lut_val[i], lut_regs + i);
1795 
1796 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1797 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1798 }
1799 
1800 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1801 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1802 {
1803 	u32 vp_offset = crtc_id * 0x100;
1804 	int i;
1805 
1806 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1807 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1808 			crtc_id, false);
1809 
1810 	for (i = 0; i < lut_len; i++)
1811 		writel(lut_val[i], lut_regs + i);
1812 
1813 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1814 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1815 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1816 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1817 }
1818 
1819 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1820 					struct display_state *state)
1821 {
1822 	struct connector_state *conn_state = &state->conn_state;
1823 	struct crtc_state *cstate = &state->crtc_state;
1824 	struct resource gamma_res;
1825 	fdt_size_t lut_size;
1826 	int i, lut_len, ret = 0;
1827 	u32 *lut_regs;
1828 	u32 *lut_val;
1829 	u32 r, g, b;
1830 	struct base2_disp_info *disp_info = conn_state->disp_info;
1831 	static int gamma_lut_en_num = 1;
1832 
1833 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1834 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1835 		return 0;
1836 	}
1837 
1838 	if (!disp_info)
1839 		return 0;
1840 
1841 	if (!disp_info->gamma_lut_data.size)
1842 		return 0;
1843 
1844 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1845 	if (ret)
1846 		printf("failed to get gamma lut res\n");
1847 	lut_regs = (u32 *)gamma_res.start;
1848 	lut_size = gamma_res.end - gamma_res.start + 1;
1849 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1850 		printf("failed to get gamma lut register\n");
1851 		return 0;
1852 	}
1853 	lut_len = lut_size / 4;
1854 	if (lut_len != 256 && lut_len != 1024) {
1855 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1856 		return 0;
1857 	}
1858 	lut_val = (u32 *)calloc(1, lut_size);
1859 	for (i = 0; i < lut_len; i++) {
1860 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1861 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1862 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1863 
1864 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1865 	}
1866 
1867 	if (vop2->version == VOP_VERSION_RK3568) {
1868 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1869 		gamma_lut_en_num++;
1870 	} else if (vop2->version == VOP_VERSION_RK3588) {
1871 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1872 		if (cstate->splice_mode) {
1873 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1874 			gamma_lut_en_num++;
1875 		}
1876 		gamma_lut_en_num++;
1877 	}
1878 
1879 	return 0;
1880 }
1881 
1882 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1883 					struct display_state *state)
1884 {
1885 	struct connector_state *conn_state = &state->conn_state;
1886 	struct crtc_state *cstate = &state->crtc_state;
1887 	int i, cubic_lut_len;
1888 	u32 vp_offset = cstate->crtc_id * 0x100;
1889 	struct base2_disp_info *disp_info = conn_state->disp_info;
1890 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1891 	u32 *cubic_lut_addr;
1892 
1893 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1894 		return 0;
1895 
1896 	if (!disp_info->cubic_lut_data.size)
1897 		return 0;
1898 
1899 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1900 	cubic_lut_len = disp_info->cubic_lut_data.size;
1901 
1902 	for (i = 0; i < cubic_lut_len / 2; i++) {
1903 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1904 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1905 					((lut->lblue[2 * i] & 0xff) << 24);
1906 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1907 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1908 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1909 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1910 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1911 		*cubic_lut_addr++ = 0;
1912 	}
1913 
1914 	if (cubic_lut_len % 2) {
1915 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1916 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1917 					((lut->lblue[2 * i] & 0xff) << 24);
1918 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1919 		*cubic_lut_addr++ = 0;
1920 		*cubic_lut_addr = 0;
1921 	}
1922 
1923 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1924 		    get_cubic_lut_buffer(cstate->crtc_id));
1925 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1926 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1927 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1928 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1929 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1930 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1931 
1932 	return 0;
1933 }
1934 
1935 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1936 				 struct bcsh_state *bcsh_state, int crtc_id)
1937 {
1938 	struct crtc_state *cstate = &state->crtc_state;
1939 	u32 vp_offset = crtc_id * 0x100;
1940 
1941 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1942 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1943 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1944 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1945 
1946 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1947 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1948 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1949 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1950 
1951 	if (!cstate->bcsh_en) {
1952 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1953 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1954 		return;
1955 	}
1956 
1957 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1958 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1959 			bcsh_state->brightness, false);
1960 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1961 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1962 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1963 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1964 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1965 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1966 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1967 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1968 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1969 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1970 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1971 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1972 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1973 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1974 }
1975 
1976 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1977 {
1978 	struct connector_state *conn_state = &state->conn_state;
1979 	struct base_bcsh_info *bcsh_info;
1980 	struct crtc_state *cstate = &state->crtc_state;
1981 	struct bcsh_state bcsh_state;
1982 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1983 
1984 	if (!conn_state->disp_info)
1985 		return;
1986 	bcsh_info = &conn_state->disp_info->bcsh_info;
1987 	if (!bcsh_info)
1988 		return;
1989 
1990 	if (bcsh_info->brightness != 50 ||
1991 	    bcsh_info->contrast != 50 ||
1992 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1993 		cstate->bcsh_en = true;
1994 
1995 	if (cstate->bcsh_en) {
1996 		if (!cstate->yuv_overlay)
1997 			cstate->post_r2y_en = 1;
1998 		if (!is_yuv_output(conn_state->bus_format))
1999 			cstate->post_y2r_en = 1;
2000 	} else {
2001 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2002 			cstate->post_r2y_en = 1;
2003 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2004 			cstate->post_y2r_en = 1;
2005 	}
2006 
2007 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2008 						      conn_state->color_range,
2009 						      CSC_10BIT_DEPTH);
2010 
2011 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
2012 		brightness = interpolate(0, -128, 100, 127,
2013 					 bcsh_info->brightness);
2014 	else
2015 		brightness = interpolate(0, -32, 100, 31,
2016 					 bcsh_info->brightness);
2017 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
2018 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
2019 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
2020 
2021 
2022 	/*
2023 	 *  a:[-30~0):
2024 	 *    sin_hue = 0x100 - sin(a)*256;
2025 	 *    cos_hue = cos(a)*256;
2026 	 *  a:[0~30]
2027 	 *    sin_hue = sin(a)*256;
2028 	 *    cos_hue = cos(a)*256;
2029 	 */
2030 	sin_hue = fixp_sin32(hue) >> 23;
2031 	cos_hue = fixp_cos32(hue) >> 23;
2032 
2033 	bcsh_state.brightness = brightness;
2034 	bcsh_state.contrast = contrast;
2035 	bcsh_state.saturation = saturation;
2036 	bcsh_state.sin_hue = sin_hue;
2037 	bcsh_state.cos_hue = cos_hue;
2038 
2039 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
2040 	if (cstate->splice_mode)
2041 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
2042 }
2043 
2044 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
2045 {
2046 	struct connector_state *conn_state = &state->conn_state;
2047 	struct drm_display_mode *mode = &conn_state->mode;
2048 	struct crtc_state *cstate = &state->crtc_state;
2049 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
2050 	u16 hdisplay = mode->crtc_hdisplay;
2051 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2052 
2053 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
2054 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
2055 	bg_dly -= bg_ovl_dly;
2056 
2057 	/*
2058 	 * splice mode: hdisplay must roundup as 4 pixel,
2059 	 * no splice mode: hdisplay must roundup as 2 pixel.
2060 	 */
2061 	if (cstate->splice_mode)
2062 		pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1;
2063 	else
2064 		pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2065 
2066 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
2067 		hsync_len = 8;
2068 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
2069 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
2070 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2071 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2072 }
2073 
2074 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
2075 {
2076 	struct connector_state *conn_state = &state->conn_state;
2077 	struct drm_display_mode *mode = &conn_state->mode;
2078 	struct crtc_state *cstate = &state->crtc_state;
2079 	struct vop2_win_data *win_data;
2080 	u32 bg_dly, pre_scan_dly;
2081 	u16 hdisplay = mode->crtc_hdisplay;
2082 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2083 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
2084 	u8 win_id;
2085 
2086 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
2087 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
2088 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
2089 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
2090 
2091 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
2092 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
2093 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
2094 	/* hdisplay must roundup as 2 pixel */
2095 	pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2096 	/**
2097 	 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will
2098 	 * lead to first line data be zero.
2099 	 */
2100 	pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len);
2101 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
2102 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2103 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2104 }
2105 
2106 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
2107 {
2108 	struct connector_state *conn_state = &state->conn_state;
2109 	struct drm_display_mode *mode = &conn_state->mode;
2110 	struct crtc_state *cstate = &state->crtc_state;
2111 	u32 vp_offset = (cstate->crtc_id * 0x100);
2112 	u16 vtotal = mode->crtc_vtotal;
2113 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2114 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2115 	u16 hdisplay = mode->crtc_hdisplay;
2116 	u16 vdisplay = mode->crtc_vdisplay;
2117 	u16 hsize =
2118 	    hdisplay * (conn_state->overscan.left_margin +
2119 			conn_state->overscan.right_margin) / 200;
2120 	u16 vsize =
2121 	    vdisplay * (conn_state->overscan.top_margin +
2122 			conn_state->overscan.bottom_margin) / 200;
2123 	u16 hact_end, vact_end;
2124 	u32 val;
2125 
2126 	hsize = round_down(hsize, 2);
2127 	vsize = round_down(vsize, 2);
2128 
2129 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
2130 	hact_end = hact_st + hsize;
2131 	val = hact_st << 16;
2132 	val |= hact_end;
2133 
2134 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
2135 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
2136 	vact_end = vact_st + vsize;
2137 	val = vact_st << 16;
2138 	val |= vact_end;
2139 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
2140 	val = scl_cal_scale2(vdisplay, vsize) << 16;
2141 	val |= scl_cal_scale2(hdisplay, hsize);
2142 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
2143 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
2144 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
2145 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
2146 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
2147 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
2148 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2149 		u16 vact_st_f1 = vtotal + vact_st + 1;
2150 		u16 vact_end_f1 = vact_st_f1 + vsize;
2151 
2152 		val = vact_st_f1 << 16 | vact_end_f1;
2153 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
2154 	}
2155 
2156 	if (is_vop3(vop2)) {
2157 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
2158 	} else {
2159 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
2160 		if (cstate->splice_mode)
2161 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
2162 	}
2163 }
2164 
2165 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
2166 {
2167 	struct connector_state *conn_state = &state->conn_state;
2168 	struct crtc_state *cstate = &state->crtc_state;
2169 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2170 	struct drm_display_mode *mode = &conn_state->mode;
2171 	u32 vp_offset = (cstate->crtc_id * 0x100);
2172 	s16 *lut_y;
2173 	s16 *lut_h;
2174 	s16 *lut_s;
2175 	u32 value;
2176 	int i;
2177 
2178 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2179 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2180 	if (!acm->acm_enable) {
2181 		writel(0, vop2->regs + RK3528_ACM_CTRL);
2182 		return;
2183 	}
2184 
2185 	printf("post acm enable\n");
2186 
2187 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
2188 
2189 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
2190 		((mode->vdisplay & 0xfff) << 20);
2191 	writel(value, vop2->regs + RK3528_ACM_CTRL);
2192 
2193 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
2194 		((acm->s_gain << 20) & 0x3ff00000);
2195 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
2196 
2197 	lut_y = &acm->gain_lut_hy[0];
2198 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
2199 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
2200 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
2201 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2202 			((lut_s[i] << 16) & 0xff0000);
2203 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
2204 	}
2205 
2206 	lut_y = &acm->gain_lut_hs[0];
2207 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
2208 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2209 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2210 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2211 			((lut_s[i] << 16) & 0xff0000);
2212 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2213 	}
2214 
2215 	lut_y = &acm->delta_lut_h[0];
2216 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2217 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2218 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2219 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2220 			((lut_s[i] << 20) & 0x3ff00000);
2221 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2222 	}
2223 
2224 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2225 }
2226 
2227 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2228 {
2229 	struct connector_state *conn_state = &state->conn_state;
2230 	struct crtc_state *cstate = &state->crtc_state;
2231 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2232 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2233 	struct post_csc_coef csc_coef;
2234 	bool is_input_yuv = false;
2235 	bool is_output_yuv = false;
2236 	bool post_r2y_en = false;
2237 	bool post_csc_en = false;
2238 	u32 vp_offset = (cstate->crtc_id * 0x100);
2239 	u32 value;
2240 	int range_type;
2241 
2242 	printf("post csc enable\n");
2243 
2244 	if (acm->acm_enable) {
2245 		if (!cstate->yuv_overlay)
2246 			post_r2y_en = true;
2247 
2248 		/* do y2r in csc module */
2249 		if (!is_yuv_output(conn_state->bus_format))
2250 			post_csc_en = true;
2251 	} else {
2252 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2253 			post_r2y_en = true;
2254 
2255 		/* do y2r in csc module */
2256 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2257 			post_csc_en = true;
2258 	}
2259 
2260 	if (csc->csc_enable)
2261 		post_csc_en = true;
2262 
2263 	if (cstate->yuv_overlay || post_r2y_en)
2264 		is_input_yuv = true;
2265 
2266 	if (is_yuv_output(conn_state->bus_format))
2267 		is_output_yuv = true;
2268 
2269 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2270 						      conn_state->color_range,
2271 						      CSC_13BIT_DEPTH);
2272 
2273 	if (post_csc_en) {
2274 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2275 				       is_output_yuv);
2276 
2277 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2278 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2279 				csc_coef.csc_coef00, false);
2280 		value = csc_coef.csc_coef01 & 0xffff;
2281 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2282 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2283 		value = csc_coef.csc_coef10 & 0xffff;
2284 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2285 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2286 		value = csc_coef.csc_coef12 & 0xffff;
2287 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2288 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2289 		value = csc_coef.csc_coef21 & 0xffff;
2290 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2291 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2292 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2293 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2294 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2295 
2296 		range_type = csc_coef.range_type ? 0 : 1;
2297 		range_type <<= is_input_yuv ? 0 : 1;
2298 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2299 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2300 	}
2301 
2302 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2303 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2304 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2305 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2306 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2307 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2308 }
2309 
2310 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2311 {
2312 	struct connector_state *conn_state = &state->conn_state;
2313 	struct base2_disp_info *disp_info = conn_state->disp_info;
2314 	const char *enable_flag;
2315 	if (!disp_info) {
2316 		printf("disp_info is empty\n");
2317 		return;
2318 	}
2319 
2320 	enable_flag = (const char *)&disp_info->cacm_header;
2321 	if (strncasecmp(enable_flag, "CACM", 4)) {
2322 		printf("acm and csc is not support\n");
2323 		return;
2324 	}
2325 
2326 	vop3_post_acm_config(state, vop2);
2327 	vop3_post_csc_config(state, vop2);
2328 }
2329 
2330 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2,
2331 					    struct vop2_power_domain_data *pd_data)
2332 {
2333 	int val = 0;
2334 	bool is_bisr_en, is_otp_bisr_en;
2335 
2336 	if (pd_data->id == VOP2_PD_CLUSTER) {
2337 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2338 					    EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2339 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2340 						EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2341 		if (is_bisr_en && is_otp_bisr_en)
2342 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2343 						  val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1),
2344 						  50 * 1000);
2345 		else
2346 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2347 						  val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1),
2348 						  50 * 1000);
2349 	} else {
2350 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2351 					    EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2352 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2353 						EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2354 		if (is_bisr_en && is_otp_bisr_en)
2355 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2356 						  val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1),
2357 						  50 * 1000);
2358 		else
2359 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2360 						  val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1),
2361 						  50 * 1000);
2362 	}
2363 }
2364 
2365 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2366 {
2367 	int ret = 0;
2368 
2369 	if (pd_data->id == VOP2_PD_CLUSTER)
2370 		vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK,
2371 				RK3576_CLUSTER_PD_EN_SHIFT, 0, true);
2372 	else
2373 		vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK,
2374 				RK3576_ESMART_PD_EN_SHIFT, 0, true);
2375 	ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data);
2376 	if (ret) {
2377 		printf("wait vop2 power domain timeout\n");
2378 		return ret;
2379 	}
2380 
2381 	return 0;
2382 }
2383 
2384 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2,
2385 					    struct vop2_power_domain_data *pd_data)
2386 {
2387 	int val = 0;
2388 	int shift = 0;
2389 	int shift_factor = 0;
2390 	bool is_bisr_en = false;
2391 
2392 	/*
2393 	 * The order of pd status bits in BISR_STS register
2394 	 * is different from that in VOP SYS_STS register.
2395 	 */
2396 	if (pd_data->id == VOP2_PD_DSC_8K ||
2397 	    pd_data->id == VOP2_PD_DSC_4K ||
2398 	    pd_data->id == VOP2_PD_ESMART)
2399 		shift_factor = 1;
2400 
2401 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2402 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2403 	if (is_bisr_en) {
2404 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2405 
2406 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2407 					  ((val >> shift) & 0x1), 50 * 1000);
2408 	} else {
2409 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2410 
2411 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2412 					  !((val >> shift) & 0x1), 50 * 1000);
2413 	}
2414 }
2415 
2416 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2417 {
2418 	int ret = 0;
2419 
2420 	vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK,
2421 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false);
2422 	ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data);
2423 	if (ret) {
2424 		printf("wait vop2 power domain timeout\n");
2425 		return ret;
2426 	}
2427 
2428 	return 0;
2429 }
2430 
2431 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2432 {
2433 	struct vop2_power_domain_data *pd_data;
2434 	int ret = 0;
2435 
2436 	if (!pd_id)
2437 		return 0;
2438 
2439 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2440 	if (!pd_data) {
2441 		printf("can't find pd_data by id\n");
2442 		return -EINVAL;
2443 	}
2444 
2445 	if (pd_data->parent_id) {
2446 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2447 		if (ret) {
2448 			printf("can't open parent power domain\n");
2449 			return -EINVAL;
2450 		}
2451 	}
2452 
2453 	/*
2454 	 * Read VOP internal power domain on/off status.
2455 	 * We should query BISR_STS register in PMU for
2456 	 * power up/down status when memory repair is enabled.
2457 	 * Return value: 1 for power on, 0 for power off;
2458 	 */
2459 	if (vop2->version == VOP_VERSION_RK3576)
2460 		ret = rk3576_vop2_power_domain_on(vop2, pd_data);
2461 	else
2462 		ret = rk3588_vop2_power_domain_on(vop2, pd_data);
2463 
2464 	return ret;
2465 }
2466 
2467 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2468 {
2469 	u32 *base = vop2->regs;
2470 	int i = 0;
2471 
2472 	/*
2473 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2474 	 */
2475 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2476 		vop2->regsbak[i] = base[i];
2477 }
2478 
2479 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2480 {
2481 	struct vop2_win_data *win_data;
2482 	int layer_phy_id = 0;
2483 	int i, j;
2484 	u32 ovl_port_offset = 0;
2485 	u32 layer_nr = 0;
2486 	u8 shift = 0;
2487 
2488 	/* layer sel win id */
2489 	for (i = 0; i < vop2->data->nr_vps; i++) {
2490 		shift = 0;
2491 		ovl_port_offset = 0x100 * i;
2492 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2493 		for (j = 0; j < layer_nr; j++) {
2494 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2495 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2496 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2497 					shift, win_data->layer_sel_win_id[i], false);
2498 			shift += 4;
2499 		}
2500 	}
2501 
2502 	if (vop2->version != VOP_VERSION_RK3576) {
2503 		/* win sel port */
2504 		for (i = 0; i < vop2->data->nr_vps; i++) {
2505 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2506 			for (j = 0; j < layer_nr; j++) {
2507 				if (!vop2->vp_plane_mask[i].attached_layers[j])
2508 					continue;
2509 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2510 				win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2511 				shift = win_data->win_sel_port_offset * 2;
2512 				vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL,
2513 						LAYER_SEL_PORT_MASK, shift, i, false);
2514 			}
2515 		}
2516 	}
2517 }
2518 
2519 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2520 {
2521 	struct crtc_state *cstate = &state->crtc_state;
2522 	struct vop2_win_data *win_data;
2523 	int layer_phy_id = 0;
2524 	int total_used_layer = 0;
2525 	int port_mux = 0;
2526 	int i, j;
2527 	u32 layer_nr = 0;
2528 	u8 shift = 0;
2529 
2530 	/* layer sel win id */
2531 	for (i = 0; i < vop2->data->nr_vps; i++) {
2532 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2533 		for (j = 0; j < layer_nr; j++) {
2534 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2535 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2536 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2537 					shift, win_data->layer_sel_win_id[i], false);
2538 			shift += 4;
2539 		}
2540 	}
2541 
2542 	/* win sel port */
2543 	for (i = 0; i < vop2->data->nr_vps; i++) {
2544 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2545 		for (j = 0; j < layer_nr; j++) {
2546 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2547 				continue;
2548 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2549 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2550 			shift = win_data->win_sel_port_offset * 2;
2551 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2552 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2553 		}
2554 	}
2555 
2556 	/**
2557 	 * port mux config
2558 	 */
2559 	for (i = 0; i < vop2->data->nr_vps; i++) {
2560 		shift = i * 4;
2561 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2562 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2563 			port_mux = total_used_layer - 1;
2564 		} else {
2565 			port_mux = 8;
2566 		}
2567 
2568 		if (i == vop2->data->nr_vps - 1)
2569 			port_mux = vop2->data->nr_mixers;
2570 
2571 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2572 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2573 				PORT_MUX_SHIFT + shift, port_mux, false);
2574 	}
2575 }
2576 
2577 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2578 {
2579 	if (!is_vop3(vop2))
2580 		return false;
2581 
2582 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2583 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2584 		return true;
2585 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2586 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2587 		return true;
2588 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2589 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2590 		return true;
2591 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE &&
2592 		 win->phys_id == ROCKCHIP_VOP2_ESMART3)
2593 		return true;
2594 	else
2595 		return false;
2596 }
2597 
2598 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2599 {
2600 	struct vop2_win_data *win_data;
2601 	int i;
2602 	u8 scale_engine_num = 0;
2603 
2604 	/* store plane mask for vop2_fixup_dts */
2605 	for (i = 0; i < vop2->data->nr_layers; i++) {
2606 		win_data = &vop2->data->win_data[i];
2607 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2608 			continue;
2609 
2610 		win_data->scale_engine_num = scale_engine_num++;
2611 	}
2612 }
2613 
2614 static int vop3_get_esmart_lb_mode(struct vop2 *vop2)
2615 {
2616 	const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map;
2617 	int i;
2618 
2619 	if (!esmart_lb_mode_map)
2620 		return vop2->esmart_lb_mode;
2621 
2622 	for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) {
2623 		if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode)
2624 			return esmart_lb_mode_map->lb_map_value;
2625 		esmart_lb_mode_map++;
2626 	}
2627 
2628 	if (i == vop2->data->esmart_lb_mode_num)
2629 		printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode);
2630 
2631 	return vop2->data->esmart_lb_mode_map[0].lb_map_value;
2632 }
2633 
2634 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2635 {
2636 	struct crtc_state *cstate = &state->crtc_state;
2637 	struct vop2_vp_plane_mask *plane_mask;
2638 	int active_vp_num = 0;
2639 	int layer_phy_id = 0;
2640 	int i, j;
2641 	int ret;
2642 	u32 layer_nr = 0;
2643 
2644 	if (vop2->global_init)
2645 		return;
2646 
2647 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2648 	if (soc_is_rk3566())
2649 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2650 				OTP_WIN_EN_SHIFT, 1, false);
2651 
2652 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2653 		u32 plane_mask;
2654 		int primary_plane_id;
2655 
2656 		for (i = 0; i < vop2->data->nr_vps; i++) {
2657 			plane_mask = cstate->crtc->vps[i].plane_mask;
2658 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2659 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2660 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2661 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2662 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2663 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2664 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2665 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2666 
2667 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2668 			for (j = 0; j < layer_nr; j++) {
2669 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2670 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2671 			}
2672 		}
2673 	} else {/* need soft assign plane mask */
2674 		printf("Assign plane mask automatically\n");
2675 		if (vop2->version == VOP_VERSION_RK3576) {
2676 			for (i = 0; i < vop2->data->nr_vps; i++) {
2677 				if (cstate->crtc->vps[i].enable) {
2678 					vop2->vp_plane_mask[i].attached_layers_nr = 1;
2679 					vop2->vp_plane_mask[i].primary_plane_id =
2680 						vop2->data->vp_default_primary_plane[i];
2681 					vop2->vp_plane_mask[i].attached_layers[0] =
2682 						vop2->data->vp_default_primary_plane[i];
2683 					vop2->vp_plane_mask[i].plane_mask |=
2684 						BIT(vop2->data->vp_default_primary_plane[i]);
2685 					active_vp_num++;
2686 				}
2687 			}
2688 			printf("VOP have %d active VP\n", active_vp_num);
2689 		} else {
2690 			plane_mask = vop2->data->plane_mask;
2691 			plane_mask += 2 * VOP2_VP_MAX;
2692 
2693 			for (i = 0; i < vop2->data->nr_vps; i++) {
2694 				vop2->vp_plane_mask[i] = plane_mask[i];
2695 			}
2696 
2697 			for (i = 0; i < vop2->data->nr_vps; i++) {
2698 				layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2699 				for (j = 0; j < layer_nr; j++) {
2700 					layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2701 					vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2702 				}
2703 			}
2704 			/* find the first unplug devices and set it as main display */
2705 			int main_vp_index = -1;
2706 
2707 			for (i = 0; i < vop2->data->nr_vps; i++) {
2708 				if (cstate->crtc->vps[i].enable)
2709 					active_vp_num++;
2710 			}
2711 			printf("VOP have %d active VP\n", active_vp_num);
2712 
2713 			if (soc_is_rk3566() && active_vp_num > 2)
2714 				printf("ERROR: rk3566 only support 2 display output!!\n");
2715 			plane_mask = vop2->data->plane_mask;
2716 			plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2717 			/*
2718 			 * For rk3528, one display policy for hdmi store in plane_mask[0], and
2719 			 * the other for cvbs store in plane_mask[2].
2720 			 */
2721 			if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2722 			    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2723 				plane_mask += 2 * VOP2_VP_MAX;
2724 
2725 			if (vop2->version == VOP_VERSION_RK3528) {
2726 				/*
2727 				 * For rk3528, the plane mask of vp is limited, only esmart2 can
2728 				 * be selected by both vp0 and vp1.
2729 				 */
2730 				j = 0;
2731 			} else {
2732 				for (i = 0; i < vop2->data->nr_vps; i++) {
2733 					if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2734 						/* the first store main display plane mask */
2735 						vop2->vp_plane_mask[i] = plane_mask[0];
2736 						main_vp_index = i;
2737 						break;
2738 					}
2739 				}
2740 
2741 				/* if no find unplug devices, use vp0 as main display */
2742 				if (main_vp_index < 0) {
2743 					main_vp_index = 0;
2744 					vop2->vp_plane_mask[0] = plane_mask[0];
2745 				}
2746 
2747 				/* plane_mask[0] store main display, so we from plane_mask[1] */
2748 				j = 1;
2749 			}
2750 
2751 			/* init other display except main display */
2752 			for (i = 0; i < vop2->data->nr_vps; i++) {
2753 				/* main display or no connect devices */
2754 				if (i == main_vp_index || !cstate->crtc->vps[i].enable)
2755 					continue;
2756 				vop2->vp_plane_mask[i] = plane_mask[j++];
2757 			}
2758 		}
2759 		/* store plane mask for vop2_fixup_dts */
2760 		for (i = 0; i < vop2->data->nr_vps; i++) {
2761 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2762 			for (j = 0; j < layer_nr; j++) {
2763 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2764 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2765 			}
2766 		}
2767 	}
2768 
2769 	if (vop2->version == VOP_VERSION_RK3588)
2770 		rk3588_vop2_regsbak(vop2);
2771 	else
2772 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2773 
2774 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2775 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2776 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2777 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2778 
2779 	for (i = 0; i < vop2->data->nr_vps; i++) {
2780 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2781 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2782 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2783 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2784 	}
2785 
2786 	if (is_vop3(vop2))
2787 		vop3_overlay_init(vop2, state);
2788 	else
2789 		vop2_overlay_init(vop2, state);
2790 
2791 	if (is_vop3(vop2)) {
2792 		/*
2793 		 * you can rewrite at dts vop node:
2794 		 *
2795 		 * VOP3_ESMART_8K_MODE = 0,
2796 		 * VOP3_ESMART_4K_4K_MODE = 1,
2797 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2798 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2799 		 *
2800 		 * &vop {
2801 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2802 		 * };
2803 		 */
2804 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2805 		if (ret < 0)
2806 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2807 		if (vop2->version == VOP_VERSION_RK3576)
2808 			vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL,
2809 					RK3576_ESMART_LB_MODE_SEL_MASK,
2810 					RK3576_ESMART_LB_MODE_SEL_SHIFT,
2811 					vop3_get_esmart_lb_mode(vop2), true);
2812 		else
2813 			vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
2814 					ESMART_LB_MODE_SEL_MASK,
2815 					ESMART_LB_MODE_SEL_SHIFT,
2816 					vop3_get_esmart_lb_mode(vop2), true);
2817 
2818 		vop3_init_esmart_scale_engine(vop2);
2819 
2820 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2821 				DSP_VS_T_SEL_SHIFT, 0, false);
2822 	}
2823 
2824 	if (vop2->version == VOP_VERSION_RK3568)
2825 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2826 
2827 	if (vop2->version == VOP_VERSION_RK3576) {
2828 		vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq");
2829 
2830 		/* Default use rkiommu 2.0 for axi0 */
2831 		vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 1, true);
2832 
2833 		/* Init frc2.0 config */
2834 		vop2_writel(vop2, 0xca0, 0xc8);
2835 		vop2_writel(vop2, 0xca4, 0x01000100);
2836 		vop2_writel(vop2, 0xca8, 0x03ff0100);
2837 		vop2_writel(vop2, 0xda0, 0xc8);
2838 		vop2_writel(vop2, 0xda4, 0x01000100);
2839 		vop2_writel(vop2, 0xda8, 0x03ff0100);
2840 
2841 		if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true)
2842 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
2843 					VP_INTR_MERGE_EN_SHIFT, 1, true);
2844 
2845 		/* Set reg done every field for interlace */
2846 		vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK,
2847 				INTERLACE_FRM_REG_DONE_SHIFT, 0, false);
2848 	}
2849 
2850 	vop2->global_init = true;
2851 }
2852 
2853 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2854 {
2855 	rockchip_vop2_gamma_lut_init(vop2, state);
2856 	rockchip_vop2_cubic_lut_init(vop2, state);
2857 
2858 	return 0;
2859 }
2860 
2861 /*
2862  * VOP2 have multi video ports.
2863  * video port ------- crtc
2864  */
2865 static int rockchip_vop2_preinit(struct display_state *state)
2866 {
2867 	struct crtc_state *cstate = &state->crtc_state;
2868 	const struct vop2_data *vop2_data = cstate->crtc->data;
2869 	struct regmap *map;
2870 
2871 	if (!rockchip_vop2) {
2872 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2873 		if (!rockchip_vop2)
2874 			return -ENOMEM;
2875 		memset(rockchip_vop2, 0, sizeof(struct vop2));
2876 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2877 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2878 #ifdef CONFIG_SPL_BUILD
2879 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
2880 #else
2881 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2882 		map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf");
2883 		rockchip_vop2->grf = regmap_get_range(map, 0);
2884 		if (rockchip_vop2->grf <= 0)
2885 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2886 #endif
2887 		rockchip_vop2->version = vop2_data->version;
2888 		rockchip_vop2->data = vop2_data;
2889 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2890 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf");
2891 			rockchip_vop2->vop_grf = regmap_get_range(map, 0);
2892 			if (rockchip_vop2->vop_grf <= 0)
2893 				printf("%s: Get syscon vop_grf failed (ret=%p)\n",
2894 				       __func__, rockchip_vop2->vop_grf);
2895 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2896 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2897 			if (rockchip_vop2->vo1_grf <= 0)
2898 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n",
2899 				       __func__, rockchip_vop2->vo1_grf);
2900 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
2901 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
2902 			if (rockchip_vop2->sys_pmu <= 0)
2903 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
2904 				       __func__, rockchip_vop2->sys_pmu);
2905 		} else if (rockchip_vop2->version == VOP_VERSION_RK3576) {
2906 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf");
2907 			rockchip_vop2->ioc_grf = regmap_get_range(map, 0);
2908 			if (rockchip_vop2->ioc_grf <= 0)
2909 				printf("%s: Get syscon ioc_grf failed (ret=%p)\n",
2910 				       __func__, rockchip_vop2->ioc_grf);
2911 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
2912 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
2913 			if (rockchip_vop2->sys_pmu <= 0)
2914 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
2915 				       __func__, rockchip_vop2->sys_pmu);
2916 		}
2917 	}
2918 
2919 	cstate->private = rockchip_vop2;
2920 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2921 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2922 
2923 	vop2_global_initial(rockchip_vop2, state);
2924 
2925 	return 0;
2926 }
2927 
2928 /*
2929  * calc the dclk on rk3588
2930  * the available div of dclk is 1, 2, 4
2931  *
2932  */
2933 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2934 {
2935 	if (child_clk * 4 <= max_dclk)
2936 		return child_clk * 4;
2937 	else if (child_clk * 2 <= max_dclk)
2938 		return child_clk * 2;
2939 	else if (child_clk <= max_dclk)
2940 		return child_clk;
2941 	else
2942 		return 0;
2943 }
2944 
2945 /*
2946  * 4 pixclk/cycle on rk3588
2947  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2948  * DP: dp_pixclk = dclk_out <= dclk_core
2949  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2950  */
2951 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2952 				       int *dclk_core_div, int *dclk_out_div,
2953 				       int *if_pixclk_div, int *if_dclk_div)
2954 {
2955 	struct crtc_state *cstate = &state->crtc_state;
2956 	struct connector_state *conn_state = &state->conn_state;
2957 	struct drm_display_mode *mode = &conn_state->mode;
2958 	struct vop2 *vop2 = cstate->private;
2959 	unsigned long v_pixclk = mode->crtc_clock;
2960 	unsigned long dclk_core_rate = v_pixclk >> 2;
2961 	unsigned long dclk_rate = v_pixclk;
2962 	unsigned long dclk_out_rate;
2963 	u64 if_dclk_rate;
2964 	u64 if_pixclk_rate;
2965 	int output_type = conn_state->type;
2966 	int output_mode = conn_state->output_mode;
2967 	int K = 1;
2968 
2969 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2970 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2971 		printf("Dual channel and YUV420 can't work together\n");
2972 		return -EINVAL;
2973 	}
2974 
2975 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2976 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2977 		K = 2;
2978 
2979 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2980 		/*
2981 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2982 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2983 		 */
2984 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2985 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2986 			dclk_rate = dclk_rate >> 1;
2987 			K = 2;
2988 		}
2989 		if (cstate->dsc_enable) {
2990 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2991 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2992 		} else {
2993 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2994 			if_dclk_rate = dclk_core_rate / K;
2995 		}
2996 
2997 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2998 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
2999 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3000 
3001 		if (!dclk_rate) {
3002 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
3003 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
3004 			return -EINVAL;
3005 		}
3006 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3007 		*if_dclk_div = dclk_rate / if_dclk_rate;
3008 		*dclk_core_div = dclk_rate / dclk_core_rate;
3009 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
3010 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
3011 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
3012 		/* edp_pixclk = edp_dclk > dclk_core */
3013 		if_pixclk_rate = v_pixclk / K;
3014 		if_dclk_rate = v_pixclk / K;
3015 		dclk_rate = if_pixclk_rate * K;
3016 		*dclk_core_div = dclk_rate / dclk_core_rate;
3017 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3018 		*if_dclk_div = *if_pixclk_div;
3019 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
3020 		dclk_out_rate = v_pixclk >> 2;
3021 		dclk_out_rate = dclk_out_rate / K;
3022 
3023 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3024 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3025 		if (!dclk_rate) {
3026 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
3027 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
3028 			return -EINVAL;
3029 		}
3030 		*dclk_out_div = dclk_rate / dclk_out_rate;
3031 		*dclk_core_div = dclk_rate / dclk_core_rate;
3032 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
3033 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3034 			K = 2;
3035 		if (cstate->dsc_enable)
3036 			/* dsc output is 96bit, dsi input is 192 bit */
3037 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
3038 		else
3039 			if_pixclk_rate = dclk_core_rate / K;
3040 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
3041 		dclk_out_rate = dclk_core_rate / K;
3042 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
3043 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3044 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3045 		if (!dclk_rate) {
3046 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
3047 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
3048 			return -EINVAL;
3049 		}
3050 
3051 		if (cstate->dsc_enable)
3052 			dclk_rate /= cstate->dsc_slice_num;
3053 
3054 		*dclk_out_div = dclk_rate / dclk_out_rate;
3055 		*dclk_core_div = dclk_rate / dclk_core_rate;
3056 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
3057 		if (cstate->dsc_enable)
3058 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
3059 
3060 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
3061 		dclk_rate = v_pixclk;
3062 		*dclk_core_div = dclk_rate / dclk_core_rate;
3063 	}
3064 
3065 	*if_pixclk_div = ilog2(*if_pixclk_div);
3066 	*if_dclk_div = ilog2(*if_dclk_div);
3067 	*dclk_core_div = ilog2(*dclk_core_div);
3068 	*dclk_out_div = ilog2(*dclk_out_div);
3069 
3070 	return dclk_rate;
3071 }
3072 
3073 static int vop2_calc_dsc_clk(struct display_state *state)
3074 {
3075 	struct connector_state *conn_state = &state->conn_state;
3076 	struct drm_display_mode *mode = &conn_state->mode;
3077 	struct crtc_state *cstate = &state->crtc_state;
3078 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
3079 	u8 k = 1;
3080 
3081 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3082 		k = 2;
3083 
3084 	cstate->dsc_txp_clk_rate = v_pixclk;
3085 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
3086 
3087 	cstate->dsc_pxl_clk_rate = v_pixclk;
3088 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
3089 
3090 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
3091 	 * cds_dat_width = 96;
3092 	 * bits_per_pixel = [8-12];
3093 	 * As cds clk is div from txp clk and only support 1/2/4 div,
3094 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
3095 	 * otherwise dsc_cds = crtc_clock / 8;
3096 	 */
3097 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
3098 
3099 	return 0;
3100 }
3101 
3102 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
3103 {
3104 	struct crtc_state *cstate = &state->crtc_state;
3105 	struct connector_state *conn_state = &state->conn_state;
3106 	struct drm_display_mode *mode = &conn_state->mode;
3107 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3108 	struct vop2 *vop2 = cstate->private;
3109 	u32 vp_offset = (cstate->crtc_id * 0x100);
3110 	u16 hdisplay = mode->crtc_hdisplay;
3111 	int output_if = conn_state->output_if;
3112 	int if_pixclk_div = 0;
3113 	int if_dclk_div = 0;
3114 	unsigned long dclk_rate;
3115 	bool dclk_inv, yc_swap = false;
3116 	u32 val;
3117 
3118 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3119 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3120 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
3121 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
3122 	} else {
3123 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3124 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3125 	}
3126 
3127 	if (cstate->dsc_enable) {
3128 		int k = 1;
3129 
3130 		if (!vop2->data->nr_dscs) {
3131 			printf("Unsupported DSC\n");
3132 			return 0;
3133 		}
3134 
3135 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3136 			k = 2;
3137 
3138 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
3139 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
3140 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
3141 
3142 		vop2_calc_dsc_clk(state);
3143 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
3144 		       cstate->dsc_id, dsc_sink_cap->slice_width,
3145 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
3146 	}
3147 
3148 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
3149 
3150 	if (output_if & VOP_OUTPUT_IF_RGB) {
3151 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3152 				4, false);
3153 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3154 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3155 	}
3156 
3157 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3158 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3159 				3, false);
3160 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3161 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3162 		yc_swap = is_yc_swap(conn_state->bus_format);
3163 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT,
3164 				yc_swap, false);
3165 	}
3166 
3167 	if (output_if & VOP_OUTPUT_IF_BT656) {
3168 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3169 				2, false);
3170 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3171 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3172 		yc_swap = is_yc_swap(conn_state->bus_format);
3173 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT,
3174 				yc_swap, false);
3175 	}
3176 
3177 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3178 		if (cstate->crtc_id == 2)
3179 			val = 0;
3180 		else
3181 			val = 1;
3182 
3183 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3184 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3185 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
3186 
3187 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
3188 				1, false);
3189 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
3190 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
3191 				if_pixclk_div, false);
3192 
3193 		if (conn_state->hold_mode) {
3194 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3195 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3196 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3197 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3198 		}
3199 	}
3200 
3201 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
3202 		if (cstate->crtc_id == 2)
3203 			val = 0;
3204 		else if (cstate->crtc_id == 3)
3205 			val = 1;
3206 		else
3207 			val = 3; /*VP1*/
3208 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3209 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3210 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
3211 
3212 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
3213 				1, false);
3214 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
3215 				val, false);
3216 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
3217 				if_pixclk_div, false);
3218 
3219 		if (conn_state->hold_mode) {
3220 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3221 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3222 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3223 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3224 		}
3225 	}
3226 
3227 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3228 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3229 				MIPI_DUAL_EN_SHIFT, 1, false);
3230 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3231 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3232 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3233 					false);
3234 		switch (conn_state->type) {
3235 		case DRM_MODE_CONNECTOR_DisplayPort:
3236 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3237 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
3238 			break;
3239 		case DRM_MODE_CONNECTOR_eDP:
3240 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3241 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
3242 			break;
3243 		case DRM_MODE_CONNECTOR_HDMIA:
3244 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3245 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
3246 			break;
3247 		case DRM_MODE_CONNECTOR_DSI:
3248 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3249 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
3250 			break;
3251 		default:
3252 			break;
3253 		}
3254 	}
3255 
3256 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3257 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
3258 				1, false);
3259 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3260 				cstate->crtc_id, false);
3261 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3262 				if_dclk_div, false);
3263 
3264 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3265 				if_pixclk_div, false);
3266 
3267 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3268 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
3269 	}
3270 
3271 	if (output_if & VOP_OUTPUT_IF_eDP1) {
3272 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
3273 				1, false);
3274 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3275 				cstate->crtc_id, false);
3276 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3277 				if_dclk_div, false);
3278 
3279 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3280 				if_pixclk_div, false);
3281 
3282 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3283 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
3284 	}
3285 
3286 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3287 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
3288 				1, false);
3289 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3290 				cstate->crtc_id, false);
3291 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3292 				if_dclk_div, false);
3293 
3294 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3295 				if_pixclk_div, false);
3296 
3297 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3298 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
3299 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3300 				HDMI_SYNC_POL_MASK,
3301 				HDMI0_SYNC_POL_SHIFT, val);
3302 	}
3303 
3304 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
3305 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
3306 				1, false);
3307 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3308 				cstate->crtc_id, false);
3309 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3310 				if_dclk_div, false);
3311 
3312 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3313 				if_pixclk_div, false);
3314 
3315 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3316 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
3317 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3318 				HDMI_SYNC_POL_MASK,
3319 				HDMI1_SYNC_POL_SHIFT, val);
3320 	}
3321 
3322 	if (output_if & VOP_OUTPUT_IF_DP0) {
3323 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
3324 				1, false);
3325 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
3326 				cstate->crtc_id, false);
3327 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3328 				RK3588_DP0_PIN_POL_SHIFT, val, false);
3329 	}
3330 
3331 	if (output_if & VOP_OUTPUT_IF_DP1) {
3332 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
3333 				1, false);
3334 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
3335 				cstate->crtc_id, false);
3336 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3337 				RK3588_DP1_PIN_POL_SHIFT, val, false);
3338 	}
3339 
3340 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3341 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
3342 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3343 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
3344 
3345 	return dclk_rate;
3346 }
3347 
3348 static unsigned long rk3576_vop2_if_cfg(struct display_state *state)
3349 {
3350 	struct crtc_state *cstate = &state->crtc_state;
3351 	struct connector_state *conn_state = &state->conn_state;
3352 	struct drm_display_mode *mode = &conn_state->mode;
3353 	struct vop2 *vop2 = cstate->private;
3354 	u32 vp_offset = (cstate->crtc_id * 0x100);
3355 	u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate;
3356 	int output_if = conn_state->output_if;
3357 	bool dclk_inv, yc_swap = false;
3358 	bool split_mode = !!(conn_state->output_flags &
3359 			     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE);
3360 	bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false;
3361 	bool interface_dclk_sel, interface_pix_clk_sel = false;
3362 	bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK ||
3363 			    conn_state->output_if & VOP_OUTPUT_IF_BT656;
3364 	u32 val;
3365 
3366 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3367 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3368 		/*
3369 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3370 		 * so set VOP hsync/vsync polarity as positive by default.
3371 		 */
3372 		val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3373 	} else {
3374 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3375 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3376 	}
3377 
3378 	if (cstate->crtc_id == 1 || cstate->crtc_id == 2 ||
3379 	    (cstate->crtc_id == 0 && conn_state->output_if & VOP_OUTPUT_IF_eDP0) ||
3380 	    (conn_state->output_if & VOP_OUTPUT_IF_HDMI0 && mode->crtc_clock <= VOP2_MAX_DCLK_RATE))
3381 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */
3382 	else
3383 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */
3384 
3385 	if (double_pixel ||
3386 	    (cstate->crtc_id == 0 && conn_state->output_if & VOP_OUTPUT_IF_eDP0) ||
3387 	    (conn_state->output_if & VOP_OUTPUT_IF_HDMI0 && mode->crtc_clock <= VOP2_MAX_DCLK_RATE))
3388 		post_dclk_core_sel = true; /* div2 */
3389 	else
3390 		post_dclk_core_sel = false; /* no div */
3391 
3392 	if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3393 		pix_half_rate = true;
3394 		post_dclk_out_sel = true;
3395 	}
3396 
3397 	if (output_if & VOP_OUTPUT_IF_RGB) {
3398 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3399 		/*
3400 		 * RGB interface_pix_clk_sel will auto config according
3401 		 * to rgb_en/bt1120_en/bt656_en.
3402 		 */
3403 	} else if (output_if & VOP_OUTPUT_IF_eDP0) {
3404 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3405 		interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0;
3406 	} else {
3407 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3408 		interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0;
3409 	}
3410 
3411 	/* dclk_core */
3412 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3413 			RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false);
3414 	/* dclk_out */
3415 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3416 			RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false);
3417 
3418 	if (output_if & VOP_OUTPUT_IF_RGB) {
3419 		/* 0: dclk_core, 1: dclk_out */
3420 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3421 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3422 
3423 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3424 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3425 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3426 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3427 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3428 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3429 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3430 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3431 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3432 				RK3576_IF_PIN_POL_SHIFT, val, false);
3433 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3434 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv);
3435 	}
3436 
3437 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3438 		/* 0: dclk_core, 1: dclk_out */
3439 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3440 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3441 
3442 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3443 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3444 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3445 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3446 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3447 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3448 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3449 				RK3576_BT1120_OUT_EN_SHIFT, 1, false);
3450 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3451 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3452 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3453 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3454 		yc_swap = is_yc_swap(conn_state->bus_format);
3455 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3456 				RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false);
3457 	}
3458 
3459 	if (output_if & VOP_OUTPUT_IF_BT656) {
3460 		/* 0: dclk_core, 1: dclk_out */
3461 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3462 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3463 
3464 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3465 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3466 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3467 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3468 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3469 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3470 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3471 				RK3576_BT656_OUT_EN_SHIFT, 1, false);
3472 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3473 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3474 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3475 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3476 		yc_swap = is_yc_swap(conn_state->bus_format);
3477 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3478 				RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false);
3479 	}
3480 
3481 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3482 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3483 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3484 		/* 0: div2, 1: div4 */
3485 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3486 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3487 
3488 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3489 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3490 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3491 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3492 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3493 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3494 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3495 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3496 		/*
3497 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3498 		 * so set VOP hsync/vsync polarity as positive by default.
3499 		 */
3500 		if (vop2->version == VOP_VERSION_RK3576)
3501 			val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3502 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3503 				RK3576_IF_PIN_POL_SHIFT, val, false);
3504 
3505 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3506 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3507 					RK3576_MIPI_CMD_MODE_SHIFT, 1, false);
3508 
3509 		if (conn_state->hold_mode) {
3510 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3511 					EDPI_TE_EN, !cstate->soft_te, false);
3512 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3513 					EDPI_WMS_HOLD_EN, 1, false);
3514 		}
3515 	}
3516 
3517 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3518 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3519 				MIPI_DUAL_EN_SHIFT, 1, false);
3520 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3521 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3522 					MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3523 		switch (conn_state->type) {
3524 		case DRM_MODE_CONNECTOR_DisplayPort:
3525 			vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3526 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3527 			break;
3528 		case DRM_MODE_CONNECTOR_eDP:
3529 			vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3530 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3531 			break;
3532 		case DRM_MODE_CONNECTOR_HDMIA:
3533 			vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3534 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3535 			break;
3536 		case DRM_MODE_CONNECTOR_DSI:
3537 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3538 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3539 			break;
3540 		default:
3541 			break;
3542 		}
3543 	}
3544 
3545 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3546 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3547 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3548 		/* 0: dclk, 1: port0_dclk */
3549 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3550 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3551 
3552 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3553 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3554 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3555 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3556 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3557 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3558 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3559 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3560 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3561 				RK3576_IF_PIN_POL_SHIFT, val, false);
3562 	}
3563 
3564 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3565 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3566 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3567 		/* 0: div2, 1: div4 */
3568 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3569 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3570 
3571 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3572 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3573 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3574 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3575 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3576 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3577 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3578 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3579 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3580 				RK3576_IF_PIN_POL_SHIFT, val, false);
3581 	}
3582 
3583 	if (output_if & VOP_OUTPUT_IF_DP0) {
3584 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3585 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3586 		/* 0: no div, 1: div2 */
3587 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3588 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3589 
3590 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3591 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3592 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3593 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3594 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3595 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3596 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3597 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3598 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3599 				RK3576_IF_PIN_POL_SHIFT, val, false);
3600 	}
3601 
3602 	if (output_if & VOP_OUTPUT_IF_DP1) {
3603 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3604 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3605 		/* 0: no div, 1: div2 */
3606 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3607 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3608 
3609 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3610 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3611 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3612 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3613 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3614 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3615 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3616 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3617 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3618 				RK3576_IF_PIN_POL_SHIFT, val, false);
3619 	}
3620 
3621 	if (output_if & VOP_OUTPUT_IF_DP2) {
3622 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3623 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3624 		/* 0: no div, 1: div2 */
3625 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3626 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3627 
3628 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3629 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3630 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3631 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3632 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3633 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3634 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3635 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3636 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3637 				RK3576_IF_PIN_POL_SHIFT, val, false);
3638 	}
3639 
3640 	return mode->crtc_clock;
3641 }
3642 
3643 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state)
3644 {
3645 	struct crtc_state *cstate = &state->crtc_state;
3646 	struct connector_state *conn_state = &state->conn_state;
3647 	struct vop2 *vop2 = cstate->private;
3648 	u32 vp_offset = (cstate->crtc_id * 0x100);
3649 
3650 	if (conn_state->output_flags &
3651 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) {
3652 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3653 				LVDS_DUAL_EN_SHIFT, 1, false);
3654 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3655 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false);
3656 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3657 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3658 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3659 
3660 		return;
3661 	}
3662 
3663 	vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3664 			MIPI_DUAL_EN_SHIFT, 1, false);
3665 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) {
3666 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3667 				MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3668 	}
3669 
3670 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3671 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3672 				LVDS_DUAL_EN_SHIFT, 1, false);
3673 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3674 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false);
3675 	}
3676 }
3677 
3678 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
3679 {
3680 	struct crtc_state *cstate = &state->crtc_state;
3681 	struct connector_state *conn_state = &state->conn_state;
3682 	struct drm_display_mode *mode = &conn_state->mode;
3683 	struct vop2 *vop2 = cstate->private;
3684 	bool dclk_inv;
3685 	u32 val;
3686 
3687 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3688 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3689 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3690 
3691 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3692 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3693 				1, false);
3694 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3695 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3696 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3697 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3698 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3699 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3700 	}
3701 
3702 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
3703 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3704 				1, false);
3705 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
3706 				BT1120_EN_SHIFT, 1, false);
3707 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3708 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3709 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3710 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
3711 	}
3712 
3713 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3714 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3715 				1, false);
3716 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3717 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3718 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3719 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
3720 	}
3721 
3722 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3723 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3724 				1, false);
3725 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3726 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3727 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3728 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3729 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3730 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3731 	}
3732 
3733 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3734 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3735 				1, false);
3736 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3737 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3738 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3739 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3740 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3741 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3742 	}
3743 
3744 
3745 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3746 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3747 				1, false);
3748 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3749 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3750 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3751 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3752 	}
3753 
3754 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3755 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3756 				1, false);
3757 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3758 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3759 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3760 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3761 	}
3762 
3763 	if (conn_state->output_flags &
3764 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3765 	    conn_state->output_flags &
3766 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE)
3767 		rk3568_vop2_setup_dual_channel_if(state);
3768 
3769 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3770 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3771 				1, false);
3772 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3773 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3774 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3775 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3776 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3777 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3778 	}
3779 
3780 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3781 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3782 				1, false);
3783 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3784 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3785 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3786 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3787 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3788 				IF_CRTL_HDMI_PIN_POL_MASK,
3789 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3790 	}
3791 
3792 	return mode->crtc_clock;
3793 }
3794 
3795 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3796 {
3797 	struct crtc_state *cstate = &state->crtc_state;
3798 	struct connector_state *conn_state = &state->conn_state;
3799 	struct drm_display_mode *mode = &conn_state->mode;
3800 	struct vop2 *vop2 = cstate->private;
3801 	bool dclk_inv;
3802 	u32 val;
3803 
3804 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3805 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3806 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3807 
3808 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3809 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3810 				1, false);
3811 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3812 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3813 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3814 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3815 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3816 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3817 	}
3818 
3819 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3820 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3821 				1, false);
3822 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3823 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3824 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3825 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3826 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3827 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3828 	}
3829 
3830 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3831 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3832 				1, false);
3833 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3834 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3835 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3836 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3837 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3838 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3839 	}
3840 
3841 	return mode->crtc_clock;
3842 }
3843 
3844 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3845 {
3846 	struct crtc_state *cstate = &state->crtc_state;
3847 	struct connector_state *conn_state = &state->conn_state;
3848 	struct drm_display_mode *mode = &conn_state->mode;
3849 	struct vop2 *vop2 = cstate->private;
3850 	u32 val;
3851 
3852 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3853 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3854 
3855 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3856 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3857 				1, false);
3858 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3859 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3860 	}
3861 
3862 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3863 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3864 				1, false);
3865 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3866 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3867 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3868 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3869 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3870 				IF_CRTL_HDMI_PIN_POL_MASK,
3871 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3872 	}
3873 
3874 	return mode->crtc_clock;
3875 }
3876 
3877 static void vop2_post_color_swap(struct display_state *state)
3878 {
3879 	struct crtc_state *cstate = &state->crtc_state;
3880 	struct connector_state *conn_state = &state->conn_state;
3881 	struct vop2 *vop2 = cstate->private;
3882 	u32 vp_offset = (cstate->crtc_id * 0x100);
3883 	u32 output_type = conn_state->type;
3884 	u32 data_swap = 0;
3885 
3886 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) ||
3887 	    is_rb_swap(conn_state->bus_format, conn_state->output_mode))
3888 		data_swap = DSP_RB_SWAP;
3889 
3890 	if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) {
3891 		if ((output_type == DRM_MODE_CONNECTOR_HDMIA ||
3892 		     output_type == DRM_MODE_CONNECTOR_eDP) &&
3893 		    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
3894 		     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
3895 		data_swap |= DSP_RG_SWAP;
3896 	}
3897 
3898 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
3899 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
3900 }
3901 
3902 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
3903 {
3904 	int ret = 0;
3905 
3906 	if (parent->dev)
3907 		ret = clk_set_parent(clk, parent);
3908 	if (ret < 0)
3909 		debug("failed to set %s as parent for %s\n",
3910 		      parent->dev->name, clk->dev->name);
3911 }
3912 
3913 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
3914 {
3915 	int ret = 0;
3916 
3917 	if (clk->dev)
3918 		ret = clk_set_rate(clk, rate);
3919 	if (ret < 0)
3920 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
3921 
3922 	return ret;
3923 }
3924 
3925 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
3926 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
3927 				  int *dsc_cds_clk_div, u64 dclk_rate)
3928 {
3929 	struct crtc_state *cstate = &state->crtc_state;
3930 
3931 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
3932 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
3933 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
3934 
3935 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
3936 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
3937 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
3938 }
3939 
3940 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
3941 {
3942 	struct crtc_state *cstate = &state->crtc_state;
3943 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
3944 	struct drm_dsc_picture_parameter_set config_pps;
3945 	const struct vop2_data *vop2_data = vop2->data;
3946 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3947 	u32 *pps_val = (u32 *)&config_pps;
3948 	u32 decoder_regs_offset = (dsc_id * 0x100);
3949 	int i = 0;
3950 
3951 	memcpy(&config_pps, pps, sizeof(config_pps));
3952 
3953 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
3954 		config_pps.pps_3 &= 0xf0;
3955 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
3956 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
3957 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
3958 	}
3959 
3960 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
3961 		config_pps.rc_range_parameters[i] =
3962 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
3963 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
3964 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
3965 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
3966 	}
3967 
3968 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
3969 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
3970 }
3971 
3972 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
3973 {
3974 	struct connector_state *conn_state = &state->conn_state;
3975 	struct drm_display_mode *mode = &conn_state->mode;
3976 	struct crtc_state *cstate = &state->crtc_state;
3977 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3978 	const struct vop2_data *vop2_data = vop2->data;
3979 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3980 	bool mipi_ds_mode = false;
3981 	u8 dsc_interface_mode = 0;
3982 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3983 	u16 hdisplay = mode->crtc_hdisplay;
3984 	u16 htotal = mode->crtc_htotal;
3985 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3986 	u16 vdisplay = mode->crtc_vdisplay;
3987 	u16 vtotal = mode->crtc_vtotal;
3988 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3989 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3990 	u16 vact_end = vact_st + vdisplay;
3991 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3992 	u32 decoder_regs_offset = (dsc_id * 0x100);
3993 	int dsc_txp_clk_div = 0;
3994 	int dsc_pxl_clk_div = 0;
3995 	int dsc_cds_clk_div = 0;
3996 	int val = 0;
3997 
3998 	if (!vop2->data->nr_dscs) {
3999 		printf("Unsupported DSC\n");
4000 		return;
4001 	}
4002 
4003 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
4004 		printf("DSC%d supported max slice is: %d, current is: %d\n",
4005 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
4006 
4007 	if (dsc_data->pd_id) {
4008 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
4009 			printf("open dsc%d pd fail\n", dsc_id);
4010 	}
4011 
4012 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
4013 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
4014 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
4015 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
4016 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
4017 		dsc_interface_mode = VOP_DSC_IF_HDMI;
4018 	} else {
4019 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
4020 		if (mipi_ds_mode)
4021 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
4022 		else
4023 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
4024 	}
4025 
4026 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4027 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4028 				DSC_MAN_MODE_SHIFT, 0, false);
4029 	else
4030 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4031 				DSC_MAN_MODE_SHIFT, 1, false);
4032 
4033 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
4034 
4035 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
4036 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
4037 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
4038 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
4039 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
4040 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
4041 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
4042 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
4043 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4044 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
4045 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
4046 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
4047 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4048 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
4049 
4050 	if (!mipi_ds_mode) {
4051 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
4052 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
4053 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
4054 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
4055 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
4056 		int k = 1;
4057 
4058 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4059 			k = 2;
4060 
4061 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
4062 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
4063 
4064 		/*
4065 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
4066 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
4067 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
4068 		 *
4069 		 * HDMI:
4070 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
4071 		 *                 delay_line_num = 4 - BPP / 8
4072 		 *                                = (64 - target_bpp / 8) / 16
4073 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4074 		 *
4075 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
4076 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
4077 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4078 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
4079 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4080 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
4081 		 */
4082 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
4083 		dsc_cds_rate_mhz = dsc_cds_rate;
4084 		dsc_hsync = hsync_len / 2;
4085 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
4086 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4087 		} else {
4088 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
4089 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
4090 					     be16_to_cpu(cstate->pps.chunk_size);
4091 
4092 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4093 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
4094 
4095 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
4096 			if (dsc_hsync < 8)
4097 				dsc_hsync = 8;
4098 		}
4099 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
4100 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
4101 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
4102 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
4103 
4104 		/*
4105 		 * htotal / dclk_core = dsc_htotal /cds_clk
4106 		 *
4107 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
4108 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
4109 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
4110 		 *
4111 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
4112 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
4113 		 */
4114 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
4115 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
4116 		val = dsc_htotal << 16 | dsc_hsync;
4117 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
4118 				DSC_HTOTAL_PW_SHIFT, val, false);
4119 
4120 		dsc_hact_st = hact_st / 2;
4121 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
4122 		val = dsc_hact_end << 16 | dsc_hact_st;
4123 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
4124 				DSC_HACT_ST_END_SHIFT, val, false);
4125 
4126 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
4127 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
4128 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
4129 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
4130 	}
4131 
4132 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
4133 			RST_DEASSERT_SHIFT, 1, false);
4134 	udelay(10);
4135 
4136 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
4137 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
4138 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4139 
4140 	vop2_load_pps(state, vop2, dsc_id);
4141 
4142 	val |= (1 << DSC_PPS_UPD_SHIFT);
4143 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4144 
4145 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
4146 	       dsc_id,
4147 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
4148 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
4149 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
4150 }
4151 
4152 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
4153 {
4154 	struct crtc_state *cstate = &state->crtc_state;
4155 	struct vop2 *vop2 = cstate->private;
4156 	struct udevice *vp_dev, *dev;
4157 	struct ofnode_phandle_args args;
4158 	char vp_name[10];
4159 	int ret;
4160 
4161 	if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576)
4162 		return false;
4163 
4164 	sprintf(vp_name, "port@%d", cstate->crtc_id);
4165 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
4166 		debug("warn: can't get vp device\n");
4167 		return false;
4168 	}
4169 
4170 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
4171 					 0, &args);
4172 	if (ret) {
4173 		debug("assigned-clock-parents's node not define\n");
4174 		return false;
4175 	}
4176 
4177 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
4178 		debug("warn: can't get clk device\n");
4179 		return false;
4180 	}
4181 
4182 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
4183 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
4184 		if (clk_dev)
4185 			*clk_dev = dev;
4186 		return true;
4187 	}
4188 
4189 	return false;
4190 }
4191 
4192 static void vop3_mcu_mode_setup(struct display_state *state)
4193 {
4194 	struct crtc_state *cstate = &state->crtc_state;
4195 	struct vop2 *vop2 = cstate->private;
4196 	u32 vp_offset = (cstate->crtc_id * 0x100);
4197 
4198 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4199 			MCU_TYPE_SHIFT, 1, false);
4200 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4201 			MCU_HOLD_MODE_SHIFT, 1, false);
4202 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4203 			MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false);
4204 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4205 			MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false);
4206 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4207 			MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false);
4208 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4209 			MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false);
4210 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4211 			MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false);
4212 }
4213 
4214 static void vop3_mcu_bypass_mode_setup(struct display_state *state)
4215 {
4216 	struct crtc_state *cstate = &state->crtc_state;
4217 	struct vop2 *vop2 = cstate->private;
4218 	u32 vp_offset = (cstate->crtc_id * 0x100);
4219 
4220 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4221 			MCU_TYPE_SHIFT, 1, false);
4222 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4223 			MCU_HOLD_MODE_SHIFT, 1, false);
4224 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4225 			MCU_PIX_TOTAL_SHIFT, 53, false);
4226 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4227 			MCU_CS_PST_SHIFT, 6, false);
4228 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4229 			MCU_CS_PEND_SHIFT, 48, false);
4230 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4231 			MCU_RW_PST_SHIFT, 12, false);
4232 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4233 			MCU_RW_PEND_SHIFT, 30, false);
4234 }
4235 
4236 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value)
4237 {
4238 	struct crtc_state *cstate = &state->crtc_state;
4239 	struct connector_state *conn_state = &state->conn_state;
4240 	struct drm_display_mode *mode = &conn_state->mode;
4241 	struct vop2 *vop2 = cstate->private;
4242 	u32 vp_offset = (cstate->crtc_id * 0x100);
4243 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4244 
4245 	/*
4246 	 * 1.disable port dclk auto gating.
4247 	 * 2.set mcu bypass mode timing to adapt to the mode of sending cmds.
4248 	 * 3.make setting of output mode take effect.
4249 	 * 4.set dclk rate to 150M, in order to sync with hclk in sending cmds.
4250 	 */
4251 	if (type == MCU_SETBYPASS && value) {
4252 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
4253 				AUTO_GATING_EN_SHIFT, 0, false);
4254 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
4255 				PORT_DCLK_AUTO_GATING_EN_SHIFT, 0, false);
4256 		vop3_mcu_bypass_mode_setup(state);
4257 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4258 				STANDBY_EN_SHIFT, 0, false);
4259 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4260 		vop2_clk_set_rate(&cstate->dclk, 150000000);
4261 	}
4262 
4263 	switch (type) {
4264 	case MCU_WRCMD:
4265 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4266 				MCU_RS_SHIFT, 0, false);
4267 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4268 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4269 				value, false);
4270 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4271 				MCU_RS_SHIFT, 1, false);
4272 		break;
4273 	case MCU_WRDATA:
4274 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4275 				MCU_RS_SHIFT, 1, false);
4276 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4277 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4278 				value, false);
4279 		break;
4280 	case MCU_SETBYPASS:
4281 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4282 				MCU_BYPASS_SHIFT, value ? 1 : 0, false);
4283 		break;
4284 	default:
4285 		break;
4286 	}
4287 
4288 	/*
4289 	 * 1.restore port dclk auto gating.
4290 	 * 2.restore mcu data mode timing.
4291 	 * 3.restore dclk rate to crtc_clock.
4292 	 */
4293 	if (type == MCU_SETBYPASS && !value) {
4294 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
4295 				AUTO_GATING_EN_SHIFT, 1, false);
4296 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
4297 				PORT_DCLK_AUTO_GATING_EN_SHIFT, 1, false);
4298 		vop3_mcu_mode_setup(state);
4299 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4300 				STANDBY_EN_SHIFT, 1, false);
4301 		vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000);
4302 	}
4303 
4304 	return 0;
4305 }
4306 
4307 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id)
4308 {
4309 	const struct vop2_data *vop2_data = vop2->data;
4310 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id];
4311 	u32 vp_offset = crtc_id * 0x100;
4312 	u8 dither_down_mode = 0;
4313 	bool dither_down_en = false;
4314 	bool pre_dither_down_en = false;
4315 
4316 	switch (bus_format) {
4317 	case MEDIA_BUS_FMT_RGB565_1X16:
4318 		dither_down_en = true;
4319 		dither_down_mode = RGB888_TO_RGB565;
4320 		pre_dither_down_en = true;
4321 		break;
4322 	case MEDIA_BUS_FMT_RGB666_1X18:
4323 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
4324 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
4325 		dither_down_en = true;
4326 		dither_down_mode = RGB888_TO_RGB666;
4327 		pre_dither_down_en = true;
4328 		break;
4329 	case MEDIA_BUS_FMT_YUYV8_1X16:
4330 	case MEDIA_BUS_FMT_YUV8_1X24:
4331 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
4332 		dither_down_en = false;
4333 		pre_dither_down_en = true;
4334 		break;
4335 	case MEDIA_BUS_FMT_YUYV10_1X20:
4336 	case MEDIA_BUS_FMT_YUV10_1X30:
4337 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
4338 	case MEDIA_BUS_FMT_RGB101010_1X30:
4339 		dither_down_en = false;
4340 		pre_dither_down_en = false;
4341 		break;
4342 	case MEDIA_BUS_FMT_RGB888_3X8:
4343 	case MEDIA_BUS_FMT_RGB888_DUMMY_4X8:
4344 	case MEDIA_BUS_FMT_RGB888_1X24:
4345 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
4346 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
4347 	default:
4348 		dither_down_en = false;
4349 		pre_dither_down_en = true;
4350 		break;
4351 	}
4352 
4353 	if (is_yuv_output(bus_format)) {
4354 		if (vp_data->feature & VOP_FEATURE_POST_FRC_V2)
4355 			pre_dither_down_en = false;
4356 	}
4357 
4358 	if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) {
4359 		if (vop2->version == VOP_VERSION_RK3576) {
4360 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000);
4361 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100);
4362 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100);
4363 		}
4364 
4365 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4366 				PRE_DITHER_DOWN_EN_SHIFT, 0, false);
4367 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4368 				DITHER_DOWN_EN_SHIFT, 1, false);
4369 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4370 				DITHER_DOWN_MODE_SHIFT, DITHER_DOWN_FRC, false);
4371 	} else {
4372 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4373 				PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
4374 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4375 				DITHER_DOWN_EN_SHIFT, dither_down_en, false);
4376 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4377 				DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
4378 	}
4379 }
4380 
4381 static int rockchip_vop2_init(struct display_state *state)
4382 {
4383 	struct crtc_state *cstate = &state->crtc_state;
4384 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
4385 	struct connector_state *conn_state = &state->conn_state;
4386 	struct drm_display_mode *mode = &conn_state->mode;
4387 	struct vop2 *vop2 = cstate->private;
4388 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4389 	u16 hdisplay = mode->crtc_hdisplay;
4390 	u16 htotal = mode->crtc_htotal;
4391 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4392 	u16 hact_end = hact_st + hdisplay;
4393 	u16 vdisplay = mode->crtc_vdisplay;
4394 	u16 vtotal = mode->crtc_vtotal;
4395 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4396 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4397 	u16 vact_end = vact_st + vdisplay;
4398 	bool yuv_overlay = false;
4399 	u32 vp_offset = (cstate->crtc_id * 0x100);
4400 	u32 line_flag_offset = (cstate->crtc_id * 4);
4401 	u32 val, act_end;
4402 	u8 dclk_div_factor = 0;
4403 	u8 vp_dclk_div = 1;
4404 	char output_type_name[30] = {0};
4405 #ifndef CONFIG_SPL_BUILD
4406 	char dclk_name[9];
4407 #endif
4408 	struct clk hdmi0_phy_pll;
4409 	struct clk hdmi1_phy_pll;
4410 	struct clk hdmi_phy_pll;
4411 	struct udevice *disp_dev;
4412 	unsigned long dclk_rate = 0;
4413 	int ret;
4414 
4415 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
4416 	       mode->crtc_hdisplay, mode->vdisplay,
4417 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
4418 	       mode->vrefresh,
4419 	       rockchip_get_output_if_name(conn_state->output_if, output_type_name),
4420 	       cstate->crtc_id);
4421 
4422 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
4423 		cstate->splice_mode = true;
4424 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
4425 		if (!cstate->splice_crtc_id) {
4426 			printf("%s: Splice mode is unsupported by vp%d\n",
4427 			       __func__, cstate->crtc_id);
4428 			return -EINVAL;
4429 		}
4430 
4431 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
4432 				PORT_MERGE_EN_SHIFT, 1, false);
4433 	}
4434 
4435 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4436 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4437 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4438 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4439 
4440 	vop2_initial(vop2, state);
4441 	if (vop2->version == VOP_VERSION_RK3588)
4442 		dclk_rate = rk3588_vop2_if_cfg(state);
4443 	else if (vop2->version == VOP_VERSION_RK3576)
4444 		dclk_rate = rk3576_vop2_if_cfg(state);
4445 	else if (vop2->version == VOP_VERSION_RK3568)
4446 		dclk_rate = rk3568_vop2_if_cfg(state);
4447 	else if (vop2->version == VOP_VERSION_RK3562)
4448 		dclk_rate = rk3562_vop2_if_cfg(state);
4449 	else if (vop2->version == VOP_VERSION_RK3528)
4450 		dclk_rate = rk3528_vop2_if_cfg(state);
4451 
4452 	if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
4453 	     !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) ||
4454 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
4455 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
4456 
4457 	vop2_post_color_swap(state);
4458 
4459 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
4460 			OUT_MODE_SHIFT, conn_state->output_mode, false);
4461 
4462 	vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id);
4463 	if (cstate->splice_mode)
4464 		vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id);
4465 
4466 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
4467 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
4468 			yuv_overlay, false);
4469 
4470 	cstate->yuv_overlay = yuv_overlay;
4471 
4472 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
4473 		    (htotal << 16) | hsync_len);
4474 	val = hact_st << 16;
4475 	val |= hact_end;
4476 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
4477 	val = vact_st << 16;
4478 	val |= vact_end;
4479 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
4480 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
4481 		u16 vact_st_f1 = vtotal + vact_st + 1;
4482 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
4483 
4484 		val = vact_st_f1 << 16 | vact_end_f1;
4485 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
4486 			    val);
4487 
4488 		val = vtotal << 16 | (vtotal + vsync_len);
4489 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
4490 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4491 				INTERLACE_EN_SHIFT, 1, false);
4492 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4493 				DSP_FILED_POL, 1, false);
4494 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4495 				P2I_EN_SHIFT, 1, false);
4496 		vtotal += vtotal + 1;
4497 		act_end = vact_end_f1;
4498 	} else {
4499 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4500 				INTERLACE_EN_SHIFT, 0, false);
4501 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4502 				P2I_EN_SHIFT, 0, false);
4503 		act_end = vact_end;
4504 	}
4505 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
4506 		    (vtotal << 16) | vsync_len);
4507 
4508 	if (vop2->version == VOP_VERSION_RK3528 ||
4509 	    vop2->version == VOP_VERSION_RK3562 ||
4510 	    vop2->version == VOP_VERSION_RK3568) {
4511 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
4512 		conn_state->output_if & VOP_OUTPUT_IF_BT656)
4513 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4514 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
4515 		else
4516 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4517 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
4518 
4519 		if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
4520 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4521 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
4522 		else
4523 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4524 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
4525 	}
4526 
4527 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4528 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
4529 
4530 	if (yuv_overlay)
4531 		val = 0x20010200;
4532 	else
4533 		val = 0;
4534 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
4535 	if (cstate->splice_mode) {
4536 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4537 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
4538 				yuv_overlay, false);
4539 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
4540 	}
4541 
4542 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4543 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
4544 
4545 	if (vp->xmirror_en)
4546 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4547 				DSP_X_MIR_EN_SHIFT, 1, false);
4548 
4549 	vop2_tv_config_update(state, vop2);
4550 	vop2_post_config(state, vop2);
4551 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
4552 		vop3_post_config(state, vop2);
4553 
4554 	if (cstate->dsc_enable) {
4555 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4556 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
4557 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
4558 		} else {
4559 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
4560 		}
4561 	}
4562 
4563 #ifndef CONFIG_SPL_BUILD
4564 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
4565 	ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk);
4566 	if (ret) {
4567 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
4568 		return ret;
4569 	}
4570 #endif
4571 
4572 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
4573 	if (!ret) {
4574 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
4575 		if (ret)
4576 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
4577 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
4578 		if (ret)
4579 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
4580 	} else {
4581 		hdmi0_phy_pll.dev = NULL;
4582 		hdmi1_phy_pll.dev = NULL;
4583 		debug("%s: Faile to find display-subsystem node\n", __func__);
4584 	}
4585 
4586 	if (vop2->version == VOP_VERSION_RK3528) {
4587 		struct ofnode_phandle_args args;
4588 
4589 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
4590 						 "#clock-cells", 0, 0, &args);
4591 		if (!ret) {
4592 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
4593 			if (ret) {
4594 				debug("warn: can't get clk device\n");
4595 				return ret;
4596 			}
4597 		} else {
4598 			debug("assigned-clock-parents's node not define\n");
4599 		}
4600 	}
4601 
4602 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
4603 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
4604 			vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll);
4605 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
4606 			vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll);
4607 
4608 		/*
4609 		 * uboot clk driver won't set dclk parent's rate when use
4610 		 * hdmi phypll as dclk source.
4611 		 * So set dclk rate is meaningless. Set hdmi phypll rate
4612 		 * directly.
4613 		 */
4614 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
4615 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
4616 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
4617 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
4618 		} else {
4619 			if (vop2->version == VOP_VERSION_RK3576)
4620 				vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div;
4621 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
4622 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
4623 			} else {
4624 #ifndef CONFIG_SPL_BUILD
4625 				ret = vop2_clk_set_rate(&cstate->dclk,
4626 							dclk_rate / vp_dclk_div * 1000);
4627 #else
4628 				if (vop2->version == VOP_VERSION_RK3528) {
4629 					void *cru_base = (void *)RK3528_CRU_BASE;
4630 
4631 					/* dclk src switch to hdmiphy pll */
4632 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
4633 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
4634 					ret = dclk_rate * 1000;
4635 				}
4636 #endif
4637 			}
4638 		}
4639 	} else {
4640 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
4641 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
4642 		else
4643 			ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate * 1000);
4644 	}
4645 
4646 	if (IS_ERR_VALUE(ret)) {
4647 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
4648 		       __func__, cstate->crtc_id, dclk_rate, ret);
4649 		return ret;
4650 	} else {
4651 		if (cstate->mcu_timing.mcu_pix_total) {
4652 			mode->crtc_clock = roundup(ret, 1000) / 1000;
4653 		} else {
4654 			dclk_div_factor = mode->crtc_clock / dclk_rate;
4655 			mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000;
4656 		}
4657 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
4658 	}
4659 
4660 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4661 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
4662 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4663 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
4664 
4665 	if (cstate->mcu_timing.mcu_pix_total)
4666 		vop3_mcu_mode_setup(state);
4667 
4668 	return 0;
4669 }
4670 
4671 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
4672 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
4673 			     uint32_t dst_h)
4674 {
4675 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
4676 	uint16_t hscl_filter_mode, vscl_filter_mode;
4677 	uint8_t xgt2 = 0, xgt4 = 0;
4678 	uint8_t ygt2 = 0, ygt4 = 0;
4679 	uint32_t xfac = 0, yfac = 0;
4680 	u32 win_offset = win->reg_offset;
4681 	bool xgt_en = false;
4682 	bool xavg_en = false;
4683 
4684 	if (is_vop3(vop2)) {
4685 		if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) {
4686 			if (src_w >= (8 * dst_w)) {
4687 				xgt4 = 1;
4688 				src_w >>= 2;
4689 			} else if (src_w >= (4 * dst_w)) {
4690 				xgt2 = 1;
4691 				src_w >>= 1;
4692 			}
4693 		} else {
4694 			if (src_w >= (4 * dst_w)) {
4695 				xgt4 = 1;
4696 				src_w >>= 2;
4697 			} else if (src_w >= (2 * dst_w)) {
4698 				xgt2 = 1;
4699 				src_w >>= 1;
4700 			}
4701 		}
4702 	}
4703 
4704 	/**
4705 	 * The rk3528 is processed as 2 pixel/cycle,
4706 	 * so ygt2/ygt4 needs to be triggered in advance to improve performance
4707 	 * when src_w is bigger than 1920.
4708 	 * dst_h / src_h is at [1, 0.65)     ygt2=0; ygt4=0;
4709 	 * dst_h / src_h is at [0.65, 0.35)  ygt2=1; ygt4=0;
4710 	 * dst_h / src_h is at [0.35, 0)     ygt2=0; ygt4=1;
4711 	 */
4712 	if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) {
4713 		if (src_h >= (100 * dst_h / 35)) {
4714 			ygt4 = 1;
4715 			src_h >>= 2;
4716 		} else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) {
4717 			ygt2 = 1;
4718 			src_h >>= 1;
4719 		}
4720 	} else {
4721 		if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) {
4722 			if (src_h >= (8 * dst_h)) {
4723 				ygt4 = 1;
4724 				src_h >>= 2;
4725 			} else if (src_h >= (4 * dst_h)) {
4726 				ygt2 = 1;
4727 				src_h >>= 1;
4728 			}
4729 		} else {
4730 			if (src_h >= (4 * dst_h)) {
4731 				ygt4 = 1;
4732 				src_h >>= 2;
4733 			} else if (src_h >= (2 * dst_h)) {
4734 				ygt2 = 1;
4735 				src_h >>= 1;
4736 			}
4737 		}
4738 	}
4739 
4740 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
4741 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
4742 
4743 	if (yrgb_hor_scl_mode == SCALE_UP)
4744 		hscl_filter_mode = win->hsu_filter_mode;
4745 	else
4746 		hscl_filter_mode = win->hsd_filter_mode;
4747 
4748 	if (yrgb_ver_scl_mode == SCALE_UP)
4749 		vscl_filter_mode = win->vsu_filter_mode;
4750 	else
4751 		vscl_filter_mode = win->vsd_filter_mode;
4752 
4753 	/*
4754 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
4755 	 * at scale down mode
4756 	 */
4757 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
4758 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
4759 		dst_w += 1;
4760 	}
4761 
4762 	if (is_vop3(vop2)) {
4763 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
4764 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
4765 
4766 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
4767 			xavg_en = xgt2 || xgt4;
4768 		else
4769 			xgt_en = xgt2 || xgt4;
4770 
4771 		if (vop2->version == VOP_VERSION_RK3576) {
4772 			bool zme_dering_en = false;
4773 
4774 			if ((yrgb_hor_scl_mode == SCALE_UP &&
4775 			     hscl_filter_mode == VOP2_SCALE_UP_ZME) ||
4776 			    (yrgb_ver_scl_mode == SCALE_UP &&
4777 			     vscl_filter_mode == VOP2_SCALE_UP_ZME))
4778 				zme_dering_en = true;
4779 
4780 			/* Recommended configuration from the algorithm */
4781 			vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset,
4782 				    0x04100d10);
4783 			vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset,
4784 					EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false);
4785 		}
4786 	} else {
4787 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
4788 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
4789 	}
4790 
4791 	if (win->type == CLUSTER_LAYER) {
4792 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
4793 			    yfac << 16 | xfac);
4794 
4795 		if (is_vop3(vop2)) {
4796 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4797 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
4798 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4799 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
4800 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4801 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
4802 
4803 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4804 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4805 					yrgb_hor_scl_mode, false);
4806 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4807 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4808 					yrgb_ver_scl_mode, false);
4809 		} else {
4810 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4811 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4812 					yrgb_hor_scl_mode, false);
4813 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4814 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4815 					yrgb_ver_scl_mode, false);
4816 		}
4817 
4818 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
4819 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4820 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
4821 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4822 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
4823 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4824 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
4825 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4826 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
4827 		} else {
4828 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4829 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
4830 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4831 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
4832 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4833 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
4834 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4835 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
4836 		}
4837 	} else {
4838 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
4839 			    yfac << 16 | xfac);
4840 
4841 		if (is_vop3(vop2)) {
4842 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4843 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
4844 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4845 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
4846 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4847 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
4848 		}
4849 
4850 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4851 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
4852 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4853 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
4854 
4855 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4856 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
4857 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4858 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
4859 
4860 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4861 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
4862 				hscl_filter_mode, false);
4863 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4864 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
4865 				vscl_filter_mode, false);
4866 	}
4867 }
4868 
4869 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
4870 {
4871 	u32 win_offset = win->reg_offset;
4872 
4873 	if (win->type == CLUSTER_LAYER) {
4874 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
4875 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
4876 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
4877 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
4878 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
4879 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
4880 	} else {
4881 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
4882 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
4883 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
4884 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
4885 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
4886 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
4887 	}
4888 }
4889 
4890 static bool vop2_win_dither_up(uint32_t format)
4891 {
4892 	switch (format) {
4893 	case ROCKCHIP_FMT_RGB565:
4894 		return true;
4895 	default:
4896 		return false;
4897 	}
4898 }
4899 
4900 static bool vop2_is_mirror_win(struct vop2_win_data *win)
4901 {
4902 	return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR);
4903 }
4904 
4905 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
4906 {
4907 	struct crtc_state *cstate = &state->crtc_state;
4908 	struct connector_state *conn_state = &state->conn_state;
4909 	struct drm_display_mode *mode = &conn_state->mode;
4910 	struct vop2 *vop2 = cstate->private;
4911 	int src_w = cstate->src_rect.w;
4912 	int src_h = cstate->src_rect.h;
4913 	int crtc_x = cstate->crtc_rect.x;
4914 	int crtc_y = cstate->crtc_rect.y;
4915 	int crtc_w = cstate->crtc_rect.w;
4916 	int crtc_h = cstate->crtc_rect.h;
4917 	int xvir = cstate->xvir;
4918 	int y_mirror = 0;
4919 	int csc_mode;
4920 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4921 	/* offset of the right window in splice mode */
4922 	u32 splice_pixel_offset = 0;
4923 	u32 splice_yrgb_offset = 0;
4924 	u32 win_offset = win->reg_offset;
4925 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4926 	bool dither_up;
4927 
4928 	if (win->splice_mode_right) {
4929 		src_w = cstate->right_src_rect.w;
4930 		src_h = cstate->right_src_rect.h;
4931 		crtc_x = cstate->right_crtc_rect.x;
4932 		crtc_y = cstate->right_crtc_rect.y;
4933 		crtc_w = cstate->right_crtc_rect.w;
4934 		crtc_h = cstate->right_crtc_rect.h;
4935 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4936 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4937 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4938 	}
4939 
4940 	act_info = (src_h - 1) << 16;
4941 	act_info |= (src_w - 1) & 0xffff;
4942 
4943 	dsp_info = (crtc_h - 1) << 16;
4944 	dsp_info |= (crtc_w - 1) & 0xffff;
4945 
4946 	dsp_stx = crtc_x;
4947 	dsp_sty = crtc_y;
4948 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4949 
4950 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4951 		y_mirror = 1;
4952 	else
4953 		y_mirror = 0;
4954 
4955 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4956 
4957 	if (vop2->version != VOP_VERSION_RK3568)
4958 		vop2_axi_config(vop2, win);
4959 
4960 	if (y_mirror)
4961 		printf("WARN: y mirror is unsupported by cluster window\n");
4962 
4963 	if (is_vop3(vop2))
4964 		vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset,
4965 				CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT,
4966 				cstate->crtc_id, false);
4967 
4968 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
4969 	if (vop2->version == VOP_VERSION_RK3588)
4970 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
4971 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
4972 
4973 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
4974 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4975 			false);
4976 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
4977 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
4978 		    cstate->dma_addr + splice_yrgb_offset);
4979 
4980 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
4981 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
4982 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
4983 
4984 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
4985 
4986 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
4987 					 CSC_10BIT_DEPTH);
4988 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4989 			CLUSTER_RGB2YUV_EN_SHIFT,
4990 			is_yuv_output(conn_state->bus_format), false);
4991 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
4992 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
4993 
4994 	dither_up = vop2_win_dither_up(cstate->format);
4995 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4996 			CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false);
4997 
4998 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
4999 
5000 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5001 
5002 	return 0;
5003 }
5004 
5005 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
5006 {
5007 	struct crtc_state *cstate = &state->crtc_state;
5008 	struct connector_state *conn_state = &state->conn_state;
5009 	struct drm_display_mode *mode = &conn_state->mode;
5010 	struct vop2 *vop2 = cstate->private;
5011 	int src_w = cstate->src_rect.w;
5012 	int src_h = cstate->src_rect.h;
5013 	int crtc_x = cstate->crtc_rect.x;
5014 	int crtc_y = cstate->crtc_rect.y;
5015 	int crtc_w = cstate->crtc_rect.w;
5016 	int crtc_h = cstate->crtc_rect.h;
5017 	int xvir = cstate->xvir;
5018 	int y_mirror = 0;
5019 	int csc_mode;
5020 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5021 	/* offset of the right window in splice mode */
5022 	u32 splice_pixel_offset = 0;
5023 	u32 splice_yrgb_offset = 0;
5024 	u32 win_offset = win->reg_offset;
5025 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5026 	u32 val;
5027 	bool dither_up;
5028 
5029 	if (vop2_is_mirror_win(win)) {
5030 		struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id);
5031 
5032 		if (!source_win) {
5033 			printf("invalid source win id %d\n", win->source_win_id);
5034 			return -ENODEV;
5035 		}
5036 
5037 		val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset);
5038 		if (!(val & BIT(WIN_EN_SHIFT))) {
5039 			printf("WARN: the source win should be enabled before mirror win\n");
5040 			return -EAGAIN;
5041 		}
5042 	}
5043 
5044 	if (win->splice_mode_right) {
5045 		src_w = cstate->right_src_rect.w;
5046 		src_h = cstate->right_src_rect.h;
5047 		crtc_x = cstate->right_crtc_rect.x;
5048 		crtc_y = cstate->right_crtc_rect.y;
5049 		crtc_w = cstate->right_crtc_rect.w;
5050 		crtc_h = cstate->right_crtc_rect.h;
5051 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5052 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5053 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5054 	}
5055 
5056 	/*
5057 	 * This is workaround solution for IC design:
5058 	 * esmart can't support scale down when actual_w % 16 == 1.
5059 	 */
5060 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
5061 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
5062 		src_w -= 1;
5063 	}
5064 
5065 	act_info = (src_h - 1) << 16;
5066 	act_info |= (src_w - 1) & 0xffff;
5067 
5068 	dsp_info = (crtc_h - 1) << 16;
5069 	dsp_info |= (crtc_w - 1) & 0xffff;
5070 
5071 	dsp_stx = crtc_x;
5072 	dsp_sty = crtc_y;
5073 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5074 
5075 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5076 		y_mirror = 1;
5077 	else
5078 		y_mirror = 0;
5079 
5080 	if (is_vop3(vop2)) {
5081 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset,
5082 				ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT,
5083 				win->scale_engine_num, false);
5084 		vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5085 				ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5086 				cstate->crtc_id, false);
5087 		vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset,
5088 				ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT,
5089 				0, false);
5090 
5091 		/* Merge esmart1/3 from vp1 post to vp0 */
5092 		if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 &&
5093 		    (win->phys_id == ROCKCHIP_VOP2_ESMART1 ||
5094 		     win->phys_id == ROCKCHIP_VOP2_ESMART3))
5095 			vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5096 					ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5097 					1, false);
5098 	}
5099 
5100 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5101 
5102 	if (vop2->version != VOP_VERSION_RK3568)
5103 		vop2_axi_config(vop2, win);
5104 
5105 	if (y_mirror)
5106 		cstate->dma_addr += (src_h - 1) * xvir * 4;
5107 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
5108 			YMIRROR_EN_SHIFT, y_mirror, false);
5109 
5110 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5111 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5112 			false);
5113 
5114 	if (vop2->version == VOP_VERSION_RK3576)
5115 		vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00);
5116 
5117 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
5118 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
5119 		    cstate->dma_addr + splice_yrgb_offset);
5120 
5121 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
5122 		    act_info);
5123 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
5124 		    dsp_info);
5125 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
5126 
5127 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5128 			WIN_EN_SHIFT, 1, false);
5129 
5130 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5131 					 CSC_10BIT_DEPTH);
5132 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
5133 			RGB2YUV_EN_SHIFT,
5134 			is_yuv_output(conn_state->bus_format), false);
5135 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
5136 			CSC_MODE_SHIFT, csc_mode, false);
5137 
5138 	dither_up = vop2_win_dither_up(cstate->format);
5139 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5140 			REGION0_DITHER_UP_EN_SHIFT, dither_up, false);
5141 
5142 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5143 
5144 	return 0;
5145 }
5146 
5147 static void vop2_calc_display_rect_for_splice(struct display_state *state)
5148 {
5149 	struct crtc_state *cstate = &state->crtc_state;
5150 	struct connector_state *conn_state = &state->conn_state;
5151 	struct drm_display_mode *mode = &conn_state->mode;
5152 	struct display_rect *src_rect = &cstate->src_rect;
5153 	struct display_rect *dst_rect = &cstate->crtc_rect;
5154 	struct display_rect left_src, left_dst, right_src, right_dst;
5155 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
5156 	int left_src_w, left_dst_w, right_dst_w;
5157 
5158 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
5159 	if (left_dst_w < 0)
5160 		left_dst_w = 0;
5161 	right_dst_w = dst_rect->w - left_dst_w;
5162 
5163 	if (!right_dst_w)
5164 		left_src_w = src_rect->w;
5165 	else
5166 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
5167 
5168 	left_src.x = src_rect->x;
5169 	left_src.w = left_src_w;
5170 	left_dst.x = dst_rect->x;
5171 	left_dst.w = left_dst_w;
5172 	right_src.x = left_src.x + left_src.w;
5173 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
5174 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
5175 	right_dst.w = right_dst_w;
5176 
5177 	left_src.y = src_rect->y;
5178 	left_src.h = src_rect->h;
5179 	left_dst.y = dst_rect->y;
5180 	left_dst.h = dst_rect->h;
5181 	right_src.y = src_rect->y;
5182 	right_src.h = src_rect->h;
5183 	right_dst.y = dst_rect->y;
5184 	right_dst.h = dst_rect->h;
5185 
5186 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
5187 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
5188 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
5189 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
5190 }
5191 
5192 static int rockchip_vop2_set_plane(struct display_state *state)
5193 {
5194 	struct crtc_state *cstate = &state->crtc_state;
5195 	struct vop2 *vop2 = cstate->private;
5196 	struct vop2_win_data *win_data;
5197 	struct vop2_win_data *splice_win_data;
5198 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5199 	char plane_name[10] = {0};
5200 	int ret;
5201 
5202 	if (cstate->crtc_rect.w > cstate->max_output.width) {
5203 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
5204 		       cstate->crtc_rect.w, cstate->max_output.width);
5205 		return -EINVAL;
5206 	}
5207 
5208 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5209 	if (!win_data) {
5210 		printf("invalid win id %d\n", primary_plane_id);
5211 		return -ENODEV;
5212 	}
5213 
5214 	/* ignore some plane register according vop3 esmart lb mode */
5215 	if (vop3_ignore_plane(vop2, win_data))
5216 		return -EACCES;
5217 
5218 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) {
5219 		if (vop2_power_domain_on(vop2, win_data->pd_id))
5220 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
5221 	}
5222 
5223 	if (cstate->splice_mode) {
5224 		if (win_data->splice_win_id) {
5225 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
5226 			splice_win_data->splice_mode_right = true;
5227 
5228 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
5229 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
5230 
5231 			vop2_calc_display_rect_for_splice(state);
5232 			if (win_data->type == CLUSTER_LAYER)
5233 				vop2_set_cluster_win(state, splice_win_data);
5234 			else
5235 				vop2_set_smart_win(state, splice_win_data);
5236 		} else {
5237 			printf("ERROR: splice mode is unsupported by plane %s\n",
5238 			       get_plane_name(primary_plane_id, plane_name));
5239 			return -EINVAL;
5240 		}
5241 	}
5242 
5243 	if (win_data->type == CLUSTER_LAYER)
5244 		ret = vop2_set_cluster_win(state, win_data);
5245 	else
5246 		ret = vop2_set_smart_win(state, win_data);
5247 	if (ret)
5248 		return ret;
5249 
5250 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
5251 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
5252 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
5253 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
5254 		cstate->dma_addr);
5255 
5256 	return 0;
5257 }
5258 
5259 static int rockchip_vop2_prepare(struct display_state *state)
5260 {
5261 	return 0;
5262 }
5263 
5264 static void vop2_dsc_cfg_done(struct display_state *state)
5265 {
5266 	struct connector_state *conn_state = &state->conn_state;
5267 	struct crtc_state *cstate = &state->crtc_state;
5268 	struct vop2 *vop2 = cstate->private;
5269 	u8 dsc_id = cstate->dsc_id;
5270 	u32 ctrl_regs_offset = (dsc_id * 0x30);
5271 
5272 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
5273 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
5274 				DSC_CFG_DONE_SHIFT, 1, false);
5275 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
5276 				DSC_CFG_DONE_SHIFT, 1, false);
5277 	} else {
5278 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
5279 				DSC_CFG_DONE_SHIFT, 1, false);
5280 	}
5281 }
5282 
5283 static int rockchip_vop2_enable(struct display_state *state)
5284 {
5285 	struct crtc_state *cstate = &state->crtc_state;
5286 	struct vop2 *vop2 = cstate->private;
5287 	u32 vp_offset = (cstate->crtc_id * 0x100);
5288 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5289 
5290 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5291 			STANDBY_EN_SHIFT, 0, false);
5292 
5293 	if (cstate->splice_mode)
5294 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5295 
5296 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5297 
5298 	if (cstate->dsc_enable)
5299 		vop2_dsc_cfg_done(state);
5300 
5301 	if (cstate->mcu_timing.mcu_pix_total)
5302 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
5303 				MCU_HOLD_MODE_SHIFT, 0, false);
5304 
5305 	return 0;
5306 }
5307 
5308 static int rockchip_vop2_disable(struct display_state *state)
5309 {
5310 	struct crtc_state *cstate = &state->crtc_state;
5311 	struct vop2 *vop2 = cstate->private;
5312 	u32 vp_offset = (cstate->crtc_id * 0x100);
5313 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5314 
5315 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5316 			STANDBY_EN_SHIFT, 1, false);
5317 
5318 	if (cstate->splice_mode)
5319 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5320 
5321 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5322 
5323 	return 0;
5324 }
5325 
5326 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
5327 {
5328 	struct crtc_state *cstate = &state->crtc_state;
5329 	struct vop2 *vop2 = cstate->private;
5330 	int i = 0;
5331 	int correct_cursor_plane = -1;
5332 	int plane_type = -1;
5333 
5334 	if (cursor_plane < 0)
5335 		return -1;
5336 
5337 	if (plane_mask & (1 << cursor_plane))
5338 		return cursor_plane;
5339 
5340 	/* Get current cursor plane type */
5341 	for (i = 0; i < vop2->data->nr_layers; i++) {
5342 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
5343 			plane_type = vop2->data->plane_table[i].plane_type;
5344 			break;
5345 		}
5346 	}
5347 
5348 	/* Get the other same plane type plane id */
5349 	for (i = 0; i < vop2->data->nr_layers; i++) {
5350 		if (vop2->data->plane_table[i].plane_type == plane_type &&
5351 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
5352 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
5353 			break;
5354 		}
5355 	}
5356 
5357 	/* To check whether the new correct_cursor_plane is attach to current vp */
5358 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
5359 		printf("error: faild to find correct plane as cursor plane\n");
5360 		return -1;
5361 	}
5362 
5363 	printf("vp%d adjust cursor plane from %d to %d\n",
5364 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
5365 
5366 	return correct_cursor_plane;
5367 }
5368 
5369 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
5370 {
5371 	struct crtc_state *cstate = &state->crtc_state;
5372 	struct vop2 *vop2 = cstate->private;
5373 	ofnode vp_node;
5374 	struct device_node *port_parent_node = cstate->ports_node;
5375 	static bool vop_fix_dts;
5376 	const char *path;
5377 	u32 plane_mask = 0;
5378 	int vp_id = 0;
5379 	int cursor_plane_id = -1;
5380 
5381 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
5382 		return 0;
5383 
5384 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
5385 		path = vp_node.np->full_name;
5386 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
5387 
5388 		if (cstate->crtc->assign_plane)
5389 			continue;
5390 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
5391 								 cstate->crtc->vps[vp_id].cursor_plane);
5392 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
5393 		       vp_id, plane_mask,
5394 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
5395 		       cursor_plane_id);
5396 
5397 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
5398 				     plane_mask, 1);
5399 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
5400 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
5401 		if (cursor_plane_id >= 0)
5402 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
5403 					     cursor_plane_id, 1);
5404 		vp_id++;
5405 	}
5406 
5407 	vop_fix_dts = true;
5408 
5409 	return 0;
5410 }
5411 
5412 static int rockchip_vop2_check(struct display_state *state)
5413 {
5414 	struct crtc_state *cstate = &state->crtc_state;
5415 	struct rockchip_crtc *crtc = cstate->crtc;
5416 
5417 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
5418 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
5419 		return -ENOTSUPP;
5420 	}
5421 
5422 	if (cstate->splice_mode) {
5423 		crtc->splice_mode = true;
5424 		crtc->splice_crtc_id = cstate->splice_crtc_id;
5425 	}
5426 
5427 	return 0;
5428 }
5429 
5430 static int rockchip_vop2_mode_valid(struct display_state *state)
5431 {
5432 	struct connector_state *conn_state = &state->conn_state;
5433 	struct crtc_state *cstate = &state->crtc_state;
5434 	struct drm_display_mode *mode = &conn_state->mode;
5435 	struct videomode vm;
5436 
5437 	drm_display_mode_to_videomode(mode, &vm);
5438 
5439 	if (vm.hactive < 32 || vm.vactive < 32 ||
5440 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
5441 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
5442 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
5443 		return -EINVAL;
5444 	}
5445 
5446 	return 0;
5447 }
5448 
5449 static int rockchip_vop2_mode_fixup(struct display_state *state)
5450 {
5451 	struct connector_state *conn_state = &state->conn_state;
5452 	struct drm_display_mode *mode = &conn_state->mode;
5453 	struct crtc_state *cstate = &state->crtc_state;
5454 	struct vop2 *vop2 = cstate->private;
5455 
5456 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
5457 
5458 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
5459 		mode->crtc_clock *= 2;
5460 
5461 	/*
5462 	 * For RK3528, the path of CVBS output is like:
5463 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
5464 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
5465 	 * clock needs.
5466 	 */
5467 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
5468 		mode->crtc_clock *= 4;
5469 
5470 	mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format);
5471 	if (cstate->mcu_timing.mcu_pix_total)
5472 		mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1;
5473 
5474 	if (conn_state->secondary &&
5475 	    conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) {
5476 		mode->crtc_clock *= 2;
5477 		mode->crtc_hdisplay *= 2;
5478 		mode->crtc_hsync_start *= 2;
5479 		mode->crtc_hsync_end *= 2;
5480 		mode->crtc_htotal *= 2;
5481 	}
5482 
5483 	return 0;
5484 }
5485 
5486 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
5487 
5488 static int rockchip_vop2_plane_check(struct display_state *state)
5489 {
5490 	struct crtc_state *cstate = &state->crtc_state;
5491 	struct vop2 *vop2 = cstate->private;
5492 	struct display_rect *src = &cstate->src_rect;
5493 	struct display_rect *dst = &cstate->crtc_rect;
5494 	struct vop2_win_data *win_data;
5495 	int min_scale, max_scale;
5496 	int hscale, vscale;
5497 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5498 
5499 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5500 	if (!win_data) {
5501 		printf("ERROR: invalid win id %d\n", primary_plane_id);
5502 		return -ENODEV;
5503 	}
5504 
5505 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
5506 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
5507 
5508 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
5509 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
5510 	if (hscale < 0 || vscale < 0) {
5511 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
5512 		return -ERANGE;
5513 		}
5514 
5515 	return 0;
5516 }
5517 
5518 static int rockchip_vop2_apply_soft_te(struct display_state *state)
5519 {
5520 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
5521 	struct crtc_state *cstate = &state->crtc_state;
5522 	struct vop2 *vop2 = cstate->private;
5523 	u32 vp_offset = (cstate->crtc_id * 0x100);
5524 	int val = 0;
5525 	int ret = 0;
5526 
5527 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
5528 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
5529 	if (!ret) {
5530 #ifndef CONFIG_SPL_BUILD
5531 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5532 					 !val, 50 * 1000);
5533 		if (!ret) {
5534 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5535 						 val, 50 * 1000);
5536 			if (!ret) {
5537 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
5538 						EN_MASK, EDPI_WMS_FS, 1, false);
5539 			} else {
5540 				printf("ERROR: vp%d wait for active TE signal timeout\n",
5541 				       cstate->crtc_id);
5542 				return ret;
5543 			}
5544 		} else {
5545 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
5546 			return ret;
5547 		}
5548 #endif
5549 	} else {
5550 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
5551 		return ret;
5552 	}
5553 
5554 	return 0;
5555 }
5556 
5557 static int rockchip_vop2_regs_dump(struct display_state *state)
5558 {
5559 	struct crtc_state *cstate = &state->crtc_state;
5560 	struct vop2 *vop2 = cstate->private;
5561 	const struct vop2_data *vop2_data = vop2->data;
5562 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5563 	u32 len = 128;
5564 	u32 n, i, j;
5565 	u32 base;
5566 
5567 	if (!cstate->crtc->active)
5568 		return -EINVAL;
5569 
5570 	n = vop2_data->dump_regs_size;
5571 	for (i = 0; i < n; i++) {
5572 		base = regs[i].offset;
5573 		len = 128;
5574 		if (regs[i].size)
5575 			len = min(len, regs[i].size >> 2);
5576 		printf("\n%s:\n", regs[i].name);
5577 		for (j = 0; j < len;) {
5578 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5579 			       vop2_readl(vop2, base + (4 * j)),
5580 			       vop2_readl(vop2, base + (4 * (j + 1))),
5581 			       vop2_readl(vop2, base + (4 * (j + 2))),
5582 			       vop2_readl(vop2, base + (4 * (j + 3))));
5583 			j += 4;
5584 		}
5585 	}
5586 
5587 	return 0;
5588 }
5589 
5590 static int rockchip_vop2_active_regs_dump(struct display_state *state)
5591 {
5592 	struct crtc_state *cstate = &state->crtc_state;
5593 	struct vop2 *vop2 = cstate->private;
5594 	const struct vop2_data *vop2_data = vop2->data;
5595 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5596 	u32 len = 128;
5597 	u32 n, i, j;
5598 	u32 base;
5599 	bool enable_state;
5600 
5601 	if (!cstate->crtc->active)
5602 		return -EINVAL;
5603 
5604 	n = vop2_data->dump_regs_size;
5605 	for (i = 0; i < n; i++) {
5606 		if (regs[i].state_mask) {
5607 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
5608 				       regs[i].state_mask;
5609 			if (enable_state != regs[i].enable_state)
5610 				continue;
5611 		}
5612 
5613 		base = regs[i].offset;
5614 		len = 128;
5615 		if (regs[i].size)
5616 			len = min(len, regs[i].size >> 2);
5617 		printf("\n%s:\n", regs[i].name);
5618 		for (j = 0; j < len;) {
5619 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5620 			       vop2_readl(vop2, base + (4 * j)),
5621 			       vop2_readl(vop2, base + (4 * (j + 1))),
5622 			       vop2_readl(vop2, base + (4 * (j + 2))),
5623 			       vop2_readl(vop2, base + (4 * (j + 3))));
5624 			j += 4;
5625 		}
5626 	}
5627 
5628 	return 0;
5629 }
5630 
5631 static struct vop2_dump_regs rk3528_dump_regs[] = {
5632 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5633 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
5634 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5635 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5636 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5637 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5638 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5639 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5640 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5641 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
5642 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
5643 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5644 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
5645 };
5646 
5647 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5648 	ROCKCHIP_VOP2_ESMART0,
5649 	ROCKCHIP_VOP2_ESMART1,
5650 	ROCKCHIP_VOP2_ESMART2,
5651 	ROCKCHIP_VOP2_ESMART3,
5652 };
5653 
5654 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5655 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5656 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5657 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5658 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5659 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5660 };
5661 
5662 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5663 	{ /* one display policy for hdmi */
5664 		{/* main display */
5665 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5666 			.attached_layers_nr = 4,
5667 			.attached_layers = {
5668 				  ROCKCHIP_VOP2_CLUSTER0,
5669 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
5670 				},
5671 		},
5672 		{/* second display */},
5673 		{/* third  display */},
5674 		{/* fourth display */},
5675 	},
5676 
5677 	{ /* two display policy */
5678 		{/* main display */
5679 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5680 			.attached_layers_nr = 3,
5681 			.attached_layers = {
5682 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
5683 				},
5684 		},
5685 
5686 		{/* second display */
5687 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5688 			.attached_layers_nr = 2,
5689 			.attached_layers = {
5690 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5691 				},
5692 		},
5693 		{/* third  display */},
5694 		{/* fourth display */},
5695 	},
5696 
5697 	{ /* one display policy for cvbs */
5698 		{/* main display */
5699 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5700 			.attached_layers_nr = 2,
5701 			.attached_layers = {
5702 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5703 				},
5704 		},
5705 		{/* second display */},
5706 		{/* third  display */},
5707 		{/* fourth display */},
5708 	},
5709 
5710 	{/* reserved */},
5711 };
5712 
5713 static struct vop2_win_data rk3528_win_data[5] = {
5714 	{
5715 		.name = "Esmart0",
5716 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5717 		.type = ESMART_LAYER,
5718 		.win_sel_port_offset = 8,
5719 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
5720 		.reg_offset = 0,
5721 		.axi_id = 0,
5722 		.axi_yrgb_id = 0x06,
5723 		.axi_uv_id = 0x07,
5724 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5725 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5726 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5727 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5728 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5729 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5730 		.max_upscale_factor = 8,
5731 		.max_downscale_factor = 8,
5732 	},
5733 
5734 	{
5735 		.name = "Esmart1",
5736 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5737 		.type = ESMART_LAYER,
5738 		.win_sel_port_offset = 10,
5739 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
5740 		.reg_offset = 0x200,
5741 		.axi_id = 0,
5742 		.axi_yrgb_id = 0x08,
5743 		.axi_uv_id = 0x09,
5744 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5745 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5746 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5747 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5748 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5749 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5750 		.max_upscale_factor = 8,
5751 		.max_downscale_factor = 8,
5752 	},
5753 
5754 	{
5755 		.name = "Esmart2",
5756 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5757 		.type = ESMART_LAYER,
5758 		.win_sel_port_offset = 12,
5759 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
5760 		.reg_offset = 0x400,
5761 		.axi_id = 0,
5762 		.axi_yrgb_id = 0x0a,
5763 		.axi_uv_id = 0x0b,
5764 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5765 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5766 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5767 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5768 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5769 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5770 		.max_upscale_factor = 8,
5771 		.max_downscale_factor = 8,
5772 	},
5773 
5774 	{
5775 		.name = "Esmart3",
5776 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5777 		.type = ESMART_LAYER,
5778 		.win_sel_port_offset = 14,
5779 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
5780 		.reg_offset = 0x600,
5781 		.axi_id = 0,
5782 		.axi_yrgb_id = 0x0c,
5783 		.axi_uv_id = 0x0d,
5784 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5785 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5786 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5787 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5788 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5789 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5790 		.max_upscale_factor = 8,
5791 		.max_downscale_factor = 8,
5792 	},
5793 
5794 	{
5795 		.name = "Cluster0",
5796 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5797 		.type = CLUSTER_LAYER,
5798 		.win_sel_port_offset = 0,
5799 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
5800 		.reg_offset = 0,
5801 		.axi_id = 0,
5802 		.axi_yrgb_id = 0x02,
5803 		.axi_uv_id = 0x03,
5804 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5805 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5806 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5807 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5808 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5809 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5810 		.max_upscale_factor = 8,
5811 		.max_downscale_factor = 8,
5812 	},
5813 };
5814 
5815 static struct vop2_vp_data rk3528_vp_data[2] = {
5816 	{
5817 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
5818 			   VOP_FEATURE_POST_CSC,
5819 		.max_output = {4096, 4096},
5820 		.layer_mix_dly = 6,
5821 		.hdr_mix_dly = 2,
5822 		.win_dly = 8,
5823 	},
5824 	{
5825 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5826 		.max_output = {1920, 1080},
5827 		.layer_mix_dly = 2,
5828 		.hdr_mix_dly = 0,
5829 		.win_dly = 8,
5830 	},
5831 };
5832 
5833 const struct vop2_data rk3528_vop = {
5834 	.version = VOP_VERSION_RK3528,
5835 	.nr_vps = 2,
5836 	.vp_data = rk3528_vp_data,
5837 	.win_data = rk3528_win_data,
5838 	.plane_mask = rk3528_vp_plane_mask[0],
5839 	.plane_table = rk3528_plane_table,
5840 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
5841 	.nr_layers = 5,
5842 	.nr_mixers = 3,
5843 	.nr_gammas = 2,
5844 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
5845 	.dump_regs = rk3528_dump_regs,
5846 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
5847 };
5848 
5849 static struct vop2_dump_regs rk3562_dump_regs[] = {
5850 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5851 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
5852 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5853 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5854 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5855 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5856 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5857 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5858 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
5859 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
5860 };
5861 
5862 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5863 	ROCKCHIP_VOP2_ESMART0,
5864 	ROCKCHIP_VOP2_ESMART1,
5865 	ROCKCHIP_VOP2_ESMART2,
5866 	ROCKCHIP_VOP2_ESMART3,
5867 };
5868 
5869 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5870 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5871 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5872 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5873 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5874 };
5875 
5876 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5877 	{ /* one display policy for hdmi */
5878 		{/* main display */
5879 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5880 			.attached_layers_nr = 4,
5881 			.attached_layers = {
5882 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
5883 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
5884 				},
5885 		},
5886 		{/* second display */},
5887 		{/* third  display */},
5888 		{/* fourth display */},
5889 	},
5890 
5891 	{ /* two display policy */
5892 		{/* main display */
5893 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5894 			.attached_layers_nr = 2,
5895 			.attached_layers = {
5896 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
5897 				},
5898 		},
5899 
5900 		{/* second display */
5901 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5902 			.attached_layers_nr = 2,
5903 			.attached_layers = {
5904 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5905 				},
5906 		},
5907 		{/* third  display */},
5908 		{/* fourth display */},
5909 	},
5910 
5911 	{/* reserved */},
5912 };
5913 
5914 static struct vop2_win_data rk3562_win_data[4] = {
5915 	{
5916 		.name = "Esmart0",
5917 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5918 		.type = ESMART_LAYER,
5919 		.win_sel_port_offset = 8,
5920 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
5921 		.reg_offset = 0,
5922 		.axi_id = 0,
5923 		.axi_yrgb_id = 0x02,
5924 		.axi_uv_id = 0x03,
5925 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5926 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5927 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5928 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5929 		.max_upscale_factor = 8,
5930 		.max_downscale_factor = 8,
5931 	},
5932 
5933 	{
5934 		.name = "Esmart1",
5935 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5936 		.type = ESMART_LAYER,
5937 		.win_sel_port_offset = 10,
5938 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
5939 		.reg_offset = 0x200,
5940 		.axi_id = 0,
5941 		.axi_yrgb_id = 0x04,
5942 		.axi_uv_id = 0x05,
5943 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5944 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5945 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5946 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5947 		.max_upscale_factor = 8,
5948 		.max_downscale_factor = 8,
5949 	},
5950 
5951 	{
5952 		.name = "Esmart2",
5953 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5954 		.type = ESMART_LAYER,
5955 		.win_sel_port_offset = 12,
5956 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
5957 		.reg_offset = 0x400,
5958 		.axi_id = 0,
5959 		.axi_yrgb_id = 0x06,
5960 		.axi_uv_id = 0x07,
5961 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5962 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5963 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5964 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5965 		.max_upscale_factor = 8,
5966 		.max_downscale_factor = 8,
5967 	},
5968 
5969 	{
5970 		.name = "Esmart3",
5971 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5972 		.type = ESMART_LAYER,
5973 		.win_sel_port_offset = 14,
5974 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
5975 		.reg_offset = 0x600,
5976 		.axi_id = 0,
5977 		.axi_yrgb_id = 0x08,
5978 		.axi_uv_id = 0x0d,
5979 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5980 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5981 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5982 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5983 		.max_upscale_factor = 8,
5984 		.max_downscale_factor = 8,
5985 	},
5986 };
5987 
5988 static struct vop2_vp_data rk3562_vp_data[2] = {
5989 	{
5990 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5991 		.max_output = {2048, 4096},
5992 		.win_dly = 8,
5993 		.layer_mix_dly = 8,
5994 	},
5995 	{
5996 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5997 		.max_output = {2048, 1080},
5998 		.win_dly = 8,
5999 		.layer_mix_dly = 8,
6000 	},
6001 };
6002 
6003 const struct vop2_data rk3562_vop = {
6004 	.version = VOP_VERSION_RK3562,
6005 	.nr_vps = 2,
6006 	.vp_data = rk3562_vp_data,
6007 	.win_data = rk3562_win_data,
6008 	.plane_mask = rk3562_vp_plane_mask[0],
6009 	.plane_table = rk3562_plane_table,
6010 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
6011 	.nr_layers = 4,
6012 	.nr_mixers = 3,
6013 	.nr_gammas = 2,
6014 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
6015 	.dump_regs = rk3562_dump_regs,
6016 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
6017 };
6018 
6019 static struct vop2_dump_regs rk3568_dump_regs[] = {
6020 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6021 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6022 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6023 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6024 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6025 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6026 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6027 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6028 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6029 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6030 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6031 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6032 };
6033 
6034 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6035 	ROCKCHIP_VOP2_SMART0,
6036 	ROCKCHIP_VOP2_SMART1,
6037 	ROCKCHIP_VOP2_ESMART0,
6038 	ROCKCHIP_VOP2_ESMART1,
6039 };
6040 
6041 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6042 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6043 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6044 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6045 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6046 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6047 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6048 };
6049 
6050 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6051 	{ /* one display policy */
6052 		{/* main display */
6053 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6054 			.attached_layers_nr = 6,
6055 			.attached_layers = {
6056 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
6057 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6058 				},
6059 		},
6060 		{/* second display */},
6061 		{/* third  display */},
6062 		{/* fourth display */},
6063 	},
6064 
6065 	{ /* two display policy */
6066 		{/* main display */
6067 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6068 			.attached_layers_nr = 3,
6069 			.attached_layers = {
6070 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6071 				},
6072 		},
6073 
6074 		{/* second display */
6075 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6076 			.attached_layers_nr = 3,
6077 			.attached_layers = {
6078 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6079 				},
6080 		},
6081 		{/* third  display */},
6082 		{/* fourth display */},
6083 	},
6084 
6085 	{ /* three display policy */
6086 		{/* main display */
6087 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6088 			.attached_layers_nr = 3,
6089 			.attached_layers = {
6090 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6091 				},
6092 		},
6093 
6094 		{/* second display */
6095 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6096 			.attached_layers_nr = 2,
6097 			.attached_layers = {
6098 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
6099 				},
6100 		},
6101 
6102 		{/* third  display */
6103 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6104 			.attached_layers_nr = 1,
6105 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
6106 		},
6107 
6108 		{/* fourth display */},
6109 	},
6110 
6111 	{/* reserved for four display policy */},
6112 };
6113 
6114 static struct vop2_win_data rk3568_win_data[6] = {
6115 	{
6116 		.name = "Cluster0",
6117 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6118 		.type = CLUSTER_LAYER,
6119 		.win_sel_port_offset = 0,
6120 		.layer_sel_win_id = { 0, 0, 0, 0xff },
6121 		.reg_offset = 0,
6122 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6123 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6124 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6125 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6126 		.max_upscale_factor = 4,
6127 		.max_downscale_factor = 4,
6128 	},
6129 
6130 	{
6131 		.name = "Cluster1",
6132 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6133 		.type = CLUSTER_LAYER,
6134 		.win_sel_port_offset = 1,
6135 		.layer_sel_win_id = { 1, 1, 1, 0xff },
6136 		.reg_offset = 0x200,
6137 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6138 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6139 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6140 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6141 		.max_upscale_factor = 4,
6142 		.max_downscale_factor = 4,
6143 		.source_win_id = ROCKCHIP_VOP2_CLUSTER0,
6144 		.feature = WIN_FEATURE_MIRROR,
6145 	},
6146 
6147 	{
6148 		.name = "Esmart0",
6149 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6150 		.type = ESMART_LAYER,
6151 		.win_sel_port_offset = 4,
6152 		.layer_sel_win_id = { 2, 2, 2, 0xff },
6153 		.reg_offset = 0,
6154 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6155 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6156 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6157 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6158 		.max_upscale_factor = 8,
6159 		.max_downscale_factor = 8,
6160 	},
6161 
6162 	{
6163 		.name = "Esmart1",
6164 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6165 		.type = ESMART_LAYER,
6166 		.win_sel_port_offset = 5,
6167 		.layer_sel_win_id = { 6, 6, 6, 0xff },
6168 		.reg_offset = 0x200,
6169 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6170 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6171 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6172 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6173 		.max_upscale_factor = 8,
6174 		.max_downscale_factor = 8,
6175 		.source_win_id = ROCKCHIP_VOP2_ESMART0,
6176 		.feature = WIN_FEATURE_MIRROR,
6177 	},
6178 
6179 	{
6180 		.name = "Smart0",
6181 		.phys_id = ROCKCHIP_VOP2_SMART0,
6182 		.type = SMART_LAYER,
6183 		.win_sel_port_offset = 6,
6184 		.layer_sel_win_id = { 3, 3, 3, 0xff },
6185 		.reg_offset = 0x400,
6186 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6187 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6188 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6189 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6190 		.max_upscale_factor = 8,
6191 		.max_downscale_factor = 8,
6192 	},
6193 
6194 	{
6195 		.name = "Smart1",
6196 		.phys_id = ROCKCHIP_VOP2_SMART1,
6197 		.type = SMART_LAYER,
6198 		.win_sel_port_offset = 7,
6199 		.layer_sel_win_id = { 7, 7, 7, 0xff },
6200 		.reg_offset = 0x600,
6201 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6202 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6203 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6204 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6205 		.max_upscale_factor = 8,
6206 		.max_downscale_factor = 8,
6207 		.source_win_id = ROCKCHIP_VOP2_SMART0,
6208 		.feature = WIN_FEATURE_MIRROR,
6209 	},
6210 };
6211 
6212 static struct vop2_vp_data rk3568_vp_data[3] = {
6213 	{
6214 		.feature = VOP_FEATURE_OUTPUT_10BIT,
6215 		.pre_scan_max_dly = 42,
6216 		.max_output = {4096, 2304},
6217 	},
6218 	{
6219 		.feature = 0,
6220 		.pre_scan_max_dly = 40,
6221 		.max_output = {2048, 1536},
6222 	},
6223 	{
6224 		.feature = 0,
6225 		.pre_scan_max_dly = 40,
6226 		.max_output = {1920, 1080},
6227 	},
6228 };
6229 
6230 const struct vop2_data rk3568_vop = {
6231 	.version = VOP_VERSION_RK3568,
6232 	.nr_vps = 3,
6233 	.vp_data = rk3568_vp_data,
6234 	.win_data = rk3568_win_data,
6235 	.plane_mask = rk356x_vp_plane_mask[0],
6236 	.plane_table = rk356x_plane_table,
6237 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
6238 	.nr_layers = 6,
6239 	.nr_mixers = 5,
6240 	.nr_gammas = 1,
6241 	.dump_regs = rk3568_dump_regs,
6242 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
6243 };
6244 
6245 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = {
6246 	ROCKCHIP_VOP2_ESMART0,
6247 	ROCKCHIP_VOP2_ESMART1,
6248 	ROCKCHIP_VOP2_ESMART2,
6249 };
6250 
6251 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6252 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6253 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6254 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6255 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6256 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6257 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6258 };
6259 
6260 static struct vop2_dump_regs rk3576_dump_regs[] = {
6261 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 },
6262 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 },
6263 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 },
6264 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 },
6265 	{ RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 },
6266 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6267 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6268 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6269 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6270 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6271 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6272 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6273 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 },
6274 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 },
6275 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 },
6276 };
6277 
6278 /*
6279  * RK3576 VOP with 2 Cluster win and 4 Esmart win.
6280  * Every Esmart win support 4 multi-region.
6281  * VP0 can use Cluster0/1 and Esmart0/2
6282  * VP1 can use Cluster0/1 and Esmart1/3
6283  * VP2 can use Esmart0/1/2/3
6284  *
6285  * Scale filter mode:
6286  *
6287  * * Cluster:
6288  * * Support prescale down:
6289  * * H/V: gt2/avg2 or gt4/avg4
6290  * * After prescale down:
6291  *      * nearest-neighbor/bilinear/multi-phase filter for scale up
6292  *      * nearest-neighbor/bilinear/multi-phase filter for scale down
6293  *
6294  * * Esmart:
6295  * * Support prescale down:
6296  * * H: gt2/avg2 or gt4/avg4
6297  * * V: gt2 or gt4
6298  * * After prescale down:
6299  *      * nearest-neighbor/bilinear/bicubic for scale up
6300  *      * nearest-neighbor/bilinear for scale down
6301  */
6302 static struct vop2_win_data rk3576_win_data[6] = {
6303 	{
6304 		.name = "Esmart0",
6305 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6306 		.type = ESMART_LAYER,
6307 		.layer_sel_win_id = { 2, 0xff, 0, 0xff },
6308 		.reg_offset = 0x0,
6309 		.supported_rotations = DRM_MODE_REFLECT_Y,
6310 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6311 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6312 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6313 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6314 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6315 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6316 		.pd_id = VOP2_PD_ESMART,
6317 		.axi_id = 0,
6318 		.axi_yrgb_id = 0x0a,
6319 		.axi_uv_id = 0x0b,
6320 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6321 		.max_upscale_factor = 8,
6322 		.max_downscale_factor = 8,
6323 		.feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH,
6324 	},
6325 	{
6326 		.name = "Esmart1",
6327 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6328 		.type = ESMART_LAYER,
6329 		.layer_sel_win_id = { 0xff, 2, 1, 0xff },
6330 		.reg_offset = 0x200,
6331 		.supported_rotations = DRM_MODE_REFLECT_Y,
6332 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6333 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6334 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6335 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6336 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6337 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6338 		.pd_id = VOP2_PD_ESMART,
6339 		.axi_id = 0,
6340 		.axi_yrgb_id = 0x0c,
6341 		.axi_uv_id = 0x0d,
6342 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6343 		.max_upscale_factor = 8,
6344 		.max_downscale_factor = 8,
6345 		.feature = WIN_FEATURE_MULTI_AREA,
6346 	},
6347 
6348 	{
6349 		.name = "Esmart2",
6350 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6351 		.type = ESMART_LAYER,
6352 		.layer_sel_win_id = { 3, 0xff, 2, 0xff },
6353 		.reg_offset = 0x400,
6354 		.supported_rotations = DRM_MODE_REFLECT_Y,
6355 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6356 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6357 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6358 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6359 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6360 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6361 		.pd_id = VOP2_PD_ESMART,
6362 		.axi_id = 1,
6363 		.axi_yrgb_id = 0x0a,
6364 		.axi_uv_id = 0x0b,
6365 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6366 		.max_upscale_factor = 8,
6367 		.max_downscale_factor = 8,
6368 		.feature = WIN_FEATURE_MULTI_AREA,
6369 	},
6370 
6371 	{
6372 		.name = "Esmart3",
6373 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6374 		.type = ESMART_LAYER,
6375 		.layer_sel_win_id = { 0xff, 3, 3, 0xff },
6376 		.reg_offset = 0x600,
6377 		.supported_rotations = DRM_MODE_REFLECT_Y,
6378 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6379 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6380 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6381 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6382 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6383 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6384 		.pd_id = VOP2_PD_ESMART,
6385 		.axi_id = 1,
6386 		.axi_yrgb_id = 0x0c,
6387 		.axi_uv_id = 0x0d,
6388 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6389 		.max_upscale_factor = 8,
6390 		.max_downscale_factor = 8,
6391 		.feature = WIN_FEATURE_MULTI_AREA,
6392 	},
6393 
6394 	{
6395 		.name = "Cluster0",
6396 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6397 		.type = CLUSTER_LAYER,
6398 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6399 		.reg_offset = 0x0,
6400 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6401 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6402 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6403 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6404 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6405 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6406 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6407 		.pd_id = VOP2_PD_CLUSTER,
6408 		.axi_yrgb_id = 0x02,
6409 		.axi_uv_id = 0x03,
6410 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6411 		.max_upscale_factor = 8,
6412 		.max_downscale_factor = 8,
6413 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6414 			   WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI,
6415 	},
6416 
6417 	{
6418 		.name = "Cluster1",
6419 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6420 		.type = CLUSTER_LAYER,
6421 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6422 		.reg_offset = 0x200,
6423 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6424 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6425 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6426 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6427 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6428 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6429 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6430 		.pd_id = VOP2_PD_CLUSTER,
6431 		.axi_yrgb_id = 0x06,
6432 		.axi_uv_id = 0x07,
6433 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6434 		.max_upscale_factor = 8,
6435 		.max_downscale_factor = 8,
6436 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6437 			   WIN_FEATURE_Y2R_13BIT_DEPTH,
6438 	},
6439 };
6440 
6441 static struct vop2_vp_data rk3576_vp_data[3] = {
6442 	{
6443 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR |
6444 			   VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT |
6445 			   VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP,
6446 		.max_output = { 4096, 4096 },
6447 		.hdrvivid_dly = 21,
6448 		.sdr2hdr_dly = 21,
6449 		.layer_mix_dly = 8,
6450 		.hdr_mix_dly = 2,
6451 		.win_dly = 10,
6452 		.pixel_rate = 2,
6453 	},
6454 	{
6455 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN |
6456 			   VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2,
6457 		.max_output = { 2560, 2560 },
6458 		.hdrvivid_dly = 0,
6459 		.sdr2hdr_dly = 0,
6460 		.layer_mix_dly = 6,
6461 		.hdr_mix_dly = 0,
6462 		.win_dly = 10,
6463 		.pixel_rate = 1,
6464 	},
6465 	{
6466 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6467 		.max_output = { 1920, 1920 },
6468 		.hdrvivid_dly = 0,
6469 		.sdr2hdr_dly = 0,
6470 		.layer_mix_dly = 6,
6471 		.hdr_mix_dly = 0,
6472 		.win_dly = 10,
6473 		.pixel_rate = 1,
6474 	},
6475 };
6476 
6477 static struct vop2_power_domain_data rk3576_vop_pd_data[] = {
6478 	{
6479 		.id = VOP2_PD_CLUSTER,
6480 		.module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1),
6481 	},
6482 	{
6483 		.id = VOP2_PD_ESMART,
6484 		.module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) |
6485 				  BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3),
6486 	},
6487 };
6488 
6489 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = {
6490 	{VOP3_ESMART_4K_4K_4K_MODE, 2},
6491 	{VOP3_ESMART_4K_4K_2K_2K_MODE, 3}
6492 };
6493 
6494 const struct vop2_data rk3576_vop = {
6495 	.version = VOP_VERSION_RK3576,
6496 	.nr_vps = 3,
6497 	.nr_mixers = 4,
6498 	.nr_layers = 6,
6499 	.nr_gammas = 3,
6500 	.esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE,
6501 	.esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map),
6502 	.esmart_lb_mode_map = rk3576_esmart_lb_mode_map,
6503 	.vp_data = rk3576_vp_data,
6504 	.win_data = rk3576_win_data,
6505 	.plane_table = rk3576_plane_table,
6506 	.pd = rk3576_vop_pd_data,
6507 	.vp_default_primary_plane = rk3576_vp_default_primary_plane,
6508 	.nr_pd = ARRAY_SIZE(rk3576_vop_pd_data),
6509 	.dump_regs = rk3576_dump_regs,
6510 	.dump_regs_size = ARRAY_SIZE(rk3576_dump_regs),
6511 };
6512 
6513 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6514 	ROCKCHIP_VOP2_ESMART0,
6515 	ROCKCHIP_VOP2_ESMART1,
6516 	ROCKCHIP_VOP2_ESMART2,
6517 	ROCKCHIP_VOP2_ESMART3,
6518 	ROCKCHIP_VOP2_CLUSTER0,
6519 	ROCKCHIP_VOP2_CLUSTER1,
6520 	ROCKCHIP_VOP2_CLUSTER2,
6521 	ROCKCHIP_VOP2_CLUSTER3,
6522 };
6523 
6524 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6525 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6526 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6527 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
6528 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
6529 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6530 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6531 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6532 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6533 };
6534 
6535 static struct vop2_dump_regs rk3588_dump_regs[] = {
6536 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6537 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6538 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6539 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6540 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6541 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
6542 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6543 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6544 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
6545 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
6546 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6547 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6548 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6549 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6550 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6551 };
6552 
6553 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6554 	{ /* one display policy */
6555 		{/* main display */
6556 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6557 			.attached_layers_nr = 8,
6558 			.attached_layers = {
6559 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
6560 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
6561 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
6562 			},
6563 		},
6564 		{/* second display */},
6565 		{/* third  display */},
6566 		{/* fourth display */},
6567 	},
6568 
6569 	{ /* two display policy */
6570 		{/* main display */
6571 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6572 			.attached_layers_nr = 4,
6573 			.attached_layers = {
6574 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
6575 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
6576 			},
6577 		},
6578 
6579 		{/* second display */
6580 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6581 			.attached_layers_nr = 4,
6582 			.attached_layers = {
6583 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
6584 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
6585 			},
6586 		},
6587 		{/* third  display */},
6588 		{/* fourth display */},
6589 	},
6590 
6591 	{ /* three display policy */
6592 		{/* main display */
6593 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6594 			.attached_layers_nr = 3,
6595 			.attached_layers = {
6596 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
6597 			},
6598 		},
6599 
6600 		{/* second display */
6601 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6602 			.attached_layers_nr = 3,
6603 			.attached_layers = {
6604 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
6605 			},
6606 		},
6607 
6608 		{/* third  display */
6609 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6610 			.attached_layers_nr = 2,
6611 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
6612 		},
6613 
6614 		{/* fourth display */},
6615 	},
6616 
6617 	{ /* four display policy */
6618 		{/* main display */
6619 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6620 			.attached_layers_nr = 2,
6621 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
6622 		},
6623 
6624 		{/* second display */
6625 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6626 			.attached_layers_nr = 2,
6627 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
6628 		},
6629 
6630 		{/* third  display */
6631 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6632 			.attached_layers_nr = 2,
6633 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
6634 		},
6635 
6636 		{/* fourth display */
6637 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
6638 			.attached_layers_nr = 2,
6639 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
6640 		},
6641 	},
6642 
6643 };
6644 
6645 static struct vop2_win_data rk3588_win_data[8] = {
6646 	{
6647 		.name = "Cluster0",
6648 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6649 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
6650 		.type = CLUSTER_LAYER,
6651 		.win_sel_port_offset = 0,
6652 		.layer_sel_win_id = { 0, 0, 0, 0 },
6653 		.reg_offset = 0,
6654 		.axi_id = 0,
6655 		.axi_yrgb_id = 2,
6656 		.axi_uv_id = 3,
6657 		.pd_id = VOP2_PD_CLUSTER0,
6658 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6659 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6660 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6661 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6662 		.max_upscale_factor = 4,
6663 		.max_downscale_factor = 4,
6664 	},
6665 
6666 	{
6667 		.name = "Cluster1",
6668 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6669 		.type = CLUSTER_LAYER,
6670 		.win_sel_port_offset = 1,
6671 		.layer_sel_win_id = { 1, 1, 1, 1 },
6672 		.reg_offset = 0x200,
6673 		.axi_id = 0,
6674 		.axi_yrgb_id = 6,
6675 		.axi_uv_id = 7,
6676 		.pd_id = VOP2_PD_CLUSTER1,
6677 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6678 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6679 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6680 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6681 		.max_upscale_factor = 4,
6682 		.max_downscale_factor = 4,
6683 	},
6684 
6685 	{
6686 		.name = "Cluster2",
6687 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
6688 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
6689 		.type = CLUSTER_LAYER,
6690 		.win_sel_port_offset = 2,
6691 		.layer_sel_win_id = { 4, 4, 4, 4 },
6692 		.reg_offset = 0x400,
6693 		.axi_id = 1,
6694 		.axi_yrgb_id = 2,
6695 		.axi_uv_id = 3,
6696 		.pd_id = VOP2_PD_CLUSTER2,
6697 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6698 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6699 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6700 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6701 		.max_upscale_factor = 4,
6702 		.max_downscale_factor = 4,
6703 	},
6704 
6705 	{
6706 		.name = "Cluster3",
6707 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
6708 		.type = CLUSTER_LAYER,
6709 		.win_sel_port_offset = 3,
6710 		.layer_sel_win_id = { 5, 5, 5, 5 },
6711 		.reg_offset = 0x600,
6712 		.axi_id = 1,
6713 		.axi_yrgb_id = 6,
6714 		.axi_uv_id = 7,
6715 		.pd_id = VOP2_PD_CLUSTER3,
6716 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6717 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6718 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6719 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6720 		.max_upscale_factor = 4,
6721 		.max_downscale_factor = 4,
6722 	},
6723 
6724 	{
6725 		.name = "Esmart0",
6726 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6727 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
6728 		.type = ESMART_LAYER,
6729 		.win_sel_port_offset = 4,
6730 		.layer_sel_win_id = { 2, 2, 2, 2 },
6731 		.reg_offset = 0,
6732 		.axi_id = 0,
6733 		.axi_yrgb_id = 0x0a,
6734 		.axi_uv_id = 0x0b,
6735 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6736 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6737 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6738 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6739 		.max_upscale_factor = 8,
6740 		.max_downscale_factor = 8,
6741 	},
6742 
6743 	{
6744 		.name = "Esmart1",
6745 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6746 		.type = ESMART_LAYER,
6747 		.win_sel_port_offset = 5,
6748 		.layer_sel_win_id = { 3, 3, 3, 3 },
6749 		.reg_offset = 0x200,
6750 		.axi_id = 0,
6751 		.axi_yrgb_id = 0x0c,
6752 		.axi_uv_id = 0x0d,
6753 		.pd_id = VOP2_PD_ESMART,
6754 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6755 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6756 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6757 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6758 		.max_upscale_factor = 8,
6759 		.max_downscale_factor = 8,
6760 	},
6761 
6762 	{
6763 		.name = "Esmart2",
6764 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6765 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
6766 		.type = ESMART_LAYER,
6767 		.win_sel_port_offset = 6,
6768 		.layer_sel_win_id = { 6, 6, 6, 6 },
6769 		.reg_offset = 0x400,
6770 		.axi_id = 1,
6771 		.axi_yrgb_id = 0x0a,
6772 		.axi_uv_id = 0x0b,
6773 		.pd_id = VOP2_PD_ESMART,
6774 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6775 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6776 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6777 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6778 		.max_upscale_factor = 8,
6779 		.max_downscale_factor = 8,
6780 	},
6781 
6782 	{
6783 		.name = "Esmart3",
6784 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6785 		.type = ESMART_LAYER,
6786 		.win_sel_port_offset = 7,
6787 		.layer_sel_win_id = { 7, 7, 7, 7 },
6788 		.reg_offset = 0x600,
6789 		.axi_id = 1,
6790 		.axi_yrgb_id = 0x0c,
6791 		.axi_uv_id = 0x0d,
6792 		.pd_id = VOP2_PD_ESMART,
6793 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6794 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6795 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6796 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6797 		.max_upscale_factor = 8,
6798 		.max_downscale_factor = 8,
6799 	},
6800 };
6801 
6802 static struct dsc_error_info dsc_ecw[] = {
6803 	{0x00000000, "no error detected by DSC encoder"},
6804 	{0x0030ffff, "bits per component error"},
6805 	{0x0040ffff, "multiple mode error"},
6806 	{0x0050ffff, "line buffer depth error"},
6807 	{0x0060ffff, "minor version error"},
6808 	{0x0070ffff, "picture height error"},
6809 	{0x0080ffff, "picture width error"},
6810 	{0x0090ffff, "number of slices error"},
6811 	{0x00c0ffff, "slice height Error "},
6812 	{0x00d0ffff, "slice width error"},
6813 	{0x00e0ffff, "second line BPG offset error"},
6814 	{0x00f0ffff, "non second line BPG offset error"},
6815 	{0x0100ffff, "PPS ID error"},
6816 	{0x0110ffff, "bits per pixel (BPP) Error"},
6817 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
6818 
6819 	{0x01510001, "slice 0 RC buffer model overflow error"},
6820 	{0x01510002, "slice 1 RC buffer model overflow error"},
6821 	{0x01510004, "slice 2 RC buffer model overflow error"},
6822 	{0x01510008, "slice 3 RC buffer model overflow error"},
6823 	{0x01510010, "slice 4 RC buffer model overflow error"},
6824 	{0x01510020, "slice 5 RC buffer model overflow error"},
6825 	{0x01510040, "slice 6 RC buffer model overflow error"},
6826 	{0x01510080, "slice 7 RC buffer model overflow error"},
6827 
6828 	{0x01610001, "slice 0 RC buffer model underflow error"},
6829 	{0x01610002, "slice 1 RC buffer model underflow error"},
6830 	{0x01610004, "slice 2 RC buffer model underflow error"},
6831 	{0x01610008, "slice 3 RC buffer model underflow error"},
6832 	{0x01610010, "slice 4 RC buffer model underflow error"},
6833 	{0x01610020, "slice 5 RC buffer model underflow error"},
6834 	{0x01610040, "slice 6 RC buffer model underflow error"},
6835 	{0x01610080, "slice 7 RC buffer model underflow error"},
6836 
6837 	{0xffffffff, "unsuccessful RESET cycle status"},
6838 	{0x00a0ffff, "ICH full error precision settings error"},
6839 	{0x0020ffff, "native mode"},
6840 };
6841 
6842 static struct dsc_error_info dsc_buffer_flow[] = {
6843 	{0x00000000, "rate buffer status"},
6844 	{0x00000001, "line buffer status"},
6845 	{0x00000002, "decoder model status"},
6846 	{0x00000003, "pixel buffer status"},
6847 	{0x00000004, "balance fifo buffer status"},
6848 	{0x00000005, "syntax element fifo status"},
6849 };
6850 
6851 static struct vop2_dsc_data rk3588_dsc_data[] = {
6852 	{
6853 		.id = ROCKCHIP_VOP2_DSC_8K,
6854 		.pd_id = VOP2_PD_DSC_8K,
6855 		.max_slice_num = 8,
6856 		.max_linebuf_depth = 11,
6857 		.min_bits_per_pixel = 8,
6858 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
6859 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
6860 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
6861 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
6862 	},
6863 
6864 	{
6865 		.id = ROCKCHIP_VOP2_DSC_4K,
6866 		.pd_id = VOP2_PD_DSC_4K,
6867 		.max_slice_num = 2,
6868 		.max_linebuf_depth = 11,
6869 		.min_bits_per_pixel = 8,
6870 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
6871 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
6872 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
6873 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
6874 	},
6875 };
6876 
6877 static struct vop2_vp_data rk3588_vp_data[4] = {
6878 	{
6879 		.splice_vp_id = 1,
6880 		.feature = VOP_FEATURE_OUTPUT_10BIT,
6881 		.pre_scan_max_dly = 54,
6882 		.max_dclk = 600000,
6883 		.max_output = {7680, 4320},
6884 	},
6885 	{
6886 		.feature = VOP_FEATURE_OUTPUT_10BIT,
6887 		.pre_scan_max_dly = 54,
6888 		.max_dclk = 600000,
6889 		.max_output = {4096, 2304},
6890 	},
6891 	{
6892 		.feature = VOP_FEATURE_OUTPUT_10BIT,
6893 		.pre_scan_max_dly = 52,
6894 		.max_dclk = 600000,
6895 		.max_output = {4096, 2304},
6896 	},
6897 	{
6898 		.feature = 0,
6899 		.pre_scan_max_dly = 52,
6900 		.max_dclk = 200000,
6901 		.max_output = {1920, 1080},
6902 	},
6903 };
6904 
6905 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
6906 	{
6907 	  .id = VOP2_PD_CLUSTER0,
6908 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
6909 	},
6910 	{
6911 	  .id = VOP2_PD_CLUSTER1,
6912 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
6913 	  .parent_id = VOP2_PD_CLUSTER0,
6914 	},
6915 	{
6916 	  .id = VOP2_PD_CLUSTER2,
6917 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
6918 	  .parent_id = VOP2_PD_CLUSTER0,
6919 	},
6920 	{
6921 	  .id = VOP2_PD_CLUSTER3,
6922 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
6923 	  .parent_id = VOP2_PD_CLUSTER0,
6924 	},
6925 	{
6926 	  .id = VOP2_PD_ESMART,
6927 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
6928 			    BIT(ROCKCHIP_VOP2_ESMART2) |
6929 			    BIT(ROCKCHIP_VOP2_ESMART3),
6930 	},
6931 	{
6932 	  .id = VOP2_PD_DSC_8K,
6933 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
6934 	},
6935 	{
6936 	  .id = VOP2_PD_DSC_4K,
6937 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
6938 	},
6939 };
6940 
6941 const struct vop2_data rk3588_vop = {
6942 	.version = VOP_VERSION_RK3588,
6943 	.nr_vps = 4,
6944 	.vp_data = rk3588_vp_data,
6945 	.win_data = rk3588_win_data,
6946 	.plane_mask = rk3588_vp_plane_mask[0],
6947 	.plane_table = rk3588_plane_table,
6948 	.pd = rk3588_vop_pd_data,
6949 	.dsc = rk3588_dsc_data,
6950 	.dsc_error_ecw = dsc_ecw,
6951 	.dsc_error_buffer_flow = dsc_buffer_flow,
6952 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
6953 	.nr_layers = 8,
6954 	.nr_mixers = 7,
6955 	.nr_gammas = 4,
6956 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
6957 	.nr_dscs = 2,
6958 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
6959 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
6960 	.dump_regs = rk3588_dump_regs,
6961 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
6962 };
6963 
6964 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
6965 	.preinit = rockchip_vop2_preinit,
6966 	.prepare = rockchip_vop2_prepare,
6967 	.init = rockchip_vop2_init,
6968 	.set_plane = rockchip_vop2_set_plane,
6969 	.enable = rockchip_vop2_enable,
6970 	.disable = rockchip_vop2_disable,
6971 	.fixup_dts = rockchip_vop2_fixup_dts,
6972 	.send_mcu_cmd = rockchip_vop2_send_mcu_cmd,
6973 	.check = rockchip_vop2_check,
6974 	.mode_valid = rockchip_vop2_mode_valid,
6975 	.mode_fixup = rockchip_vop2_mode_fixup,
6976 	.plane_check = rockchip_vop2_plane_check,
6977 	.regs_dump = rockchip_vop2_regs_dump,
6978 	.active_regs_dump = rockchip_vop2_active_regs_dump,
6979 	.apply_soft_te = rockchip_vop2_apply_soft_te,
6980 };
6981