xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 3f3f40cd59320e8b274fce3e3becf4dd08c2c8a4)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <asm/arch/clock.h>
21 #include <asm/gpio.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 #include <dm/of_access.h>
33 
34 #include "rockchip_display.h"
35 #include "rockchip_crtc.h"
36 #include "rockchip_connector.h"
37 #include "rockchip_phy.h"
38 #include "rockchip_post_csc.h"
39 
40 /* System registers definition */
41 #define RK3568_REG_CFG_DONE			0x000
42 #define	CFG_DONE_EN				BIT(15)
43 
44 #define RK3568_VERSION_INFO			0x004
45 #define EN_MASK					1
46 
47 #define RK3568_AUTO_GATING_CTRL			0x008
48 #define AUTO_GATING_EN_SHIFT			31
49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT		14
50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT		7
51 
52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD		0x014
53 #define AXI0_PORT_URGENCY_EN_SHIFT		24
54 
55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD		0x018
56 #define AXI1_PORT_URGENCY_EN_SHIFT		24
57 
58 #define RK3576_SYS_MMU_CTRL			0x020
59 #define RKMMU_V2_EN_SHIFT			0
60 #define RKMMU_V2_SEL_AXI_SHIFT			1
61 
62 #define RK3568_SYS_AXI_LUT_CTRL			0x024
63 #define LUT_DMA_EN_SHIFT			0
64 #define DSP_VS_T_SEL_SHIFT			16
65 
66 #define RK3568_DSP_IF_EN			0x028
67 #define RGB_EN_SHIFT				0
68 #define RK3588_DP0_EN_SHIFT			0
69 #define RK3588_DP1_EN_SHIFT			1
70 #define RK3588_RGB_EN_SHIFT			8
71 #define HDMI0_EN_SHIFT				1
72 #define EDP0_EN_SHIFT				3
73 #define RK3588_EDP0_EN_SHIFT			2
74 #define RK3588_HDMI0_EN_SHIFT			3
75 #define MIPI0_EN_SHIFT				4
76 #define RK3588_EDP1_EN_SHIFT			4
77 #define RK3588_HDMI1_EN_SHIFT			5
78 #define RK3588_MIPI0_EN_SHIFT			6
79 #define MIPI1_EN_SHIFT				20
80 #define RK3588_MIPI1_EN_SHIFT			7
81 #define LVDS0_EN_SHIFT				5
82 #define LVDS1_EN_SHIFT				24
83 #define BT1120_EN_SHIFT				6
84 #define BT656_EN_SHIFT				7
85 #define IF_MUX_MASK				3
86 #define RGB_MUX_SHIFT				8
87 #define HDMI0_MUX_SHIFT				10
88 #define RK3588_DP0_MUX_SHIFT			12
89 #define RK3588_DP1_MUX_SHIFT			14
90 #define EDP0_MUX_SHIFT				14
91 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
92 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
93 #define MIPI0_MUX_SHIFT				16
94 #define RK3588_MIPI0_MUX_SHIFT			20
95 #define MIPI1_MUX_SHIFT				21
96 #define LVDS0_MUX_SHIFT				18
97 #define LVDS1_MUX_SHIFT				25
98 
99 #define RK3576_SYS_PORT_CTRL			0x028
100 #define VP_INTR_MERGE_EN_SHIFT			14
101 #define RK3576_DSP_VS_T_SEL_SHIFT		4
102 #define INTERLACE_FRM_REG_DONE_MASK		0x7
103 #define INTERLACE_FRM_REG_DONE_SHIFT		0
104 
105 #define RK3568_DSP_IF_CTRL			0x02c
106 #define LVDS_DUAL_EN_SHIFT			0
107 #define RK3588_BT656_UV_SWAP_SHIFT		0
108 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
109 #define RK3588_BT656_YC_SWAP_SHIFT		1
110 #define LVDS_DUAL_SWAP_EN_SHIFT			2
111 #define BT656_UV_SWAP				4
112 #define RK3588_BT1120_UV_SWAP_SHIFT		4
113 #define BT656_YC_SWAP				5
114 #define RK3588_BT1120_YC_SWAP_SHIFT		5
115 #define BT656_DCLK_POL				6
116 #define RK3588_HDMI_DUAL_EN_SHIFT		8
117 #define RK3588_EDP_DUAL_EN_SHIFT		8
118 #define RK3588_DP_DUAL_EN_SHIFT			9
119 #define RK3568_MIPI_DUAL_EN_SHIFT		10
120 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
121 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
122 
123 #define RK3568_DSP_IF_POL			0x030
124 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
125 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
126 #define IF_CTRL_MIPI_PIN_POL_MASK		0x7
127 #define IF_CTRL_MIPI_PIN_POL_SHIFT		16
128 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
129 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
130 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
131 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
132 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
133 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
134 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
135 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
136 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
137 
138 #define RK3562_MIPI_DCLK_POL_SHIFT		15
139 #define RK3562_MIPI_PIN_POL_SHIFT		12
140 #define RK3562_IF_PIN_POL_MASK			0x7
141 
142 #define RK3588_DP0_PIN_POL_SHIFT		8
143 #define RK3588_DP1_PIN_POL_SHIFT		12
144 #define RK3588_IF_PIN_POL_MASK			0x7
145 
146 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
147 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
148 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
149 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
150 #define MIPI0_PIXCLK_DIV_SHIFT			24
151 #define MIPI1_PIXCLK_DIV_SHIFT			26
152 
153 #define RK3576_SYS_CLUSTER_PD_CTRL		0x030
154 #define RK3576_CLUSTER_PD_EN_SHIFT		0
155 
156 #define RK3588_SYS_PD_CTRL			0x034
157 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
158 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
159 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
160 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
161 #define RK3588_DSC_8K_PD_EN_SHIFT		5
162 #define RK3588_DSC_4K_PD_EN_SHIFT		6
163 #define RK3588_ESMART_PD_EN_SHIFT		7
164 
165 #define RK3576_SYS_ESMART_PD_CTRL		0x034
166 #define RK3576_ESMART_PD_EN_SHIFT		0
167 #define RK3576_ESMART_LB_MODE_SEL_SHIFT		6
168 #define RK3576_ESMART_LB_MODE_SEL_MASK		0x3
169 
170 #define RK3568_SYS_OTP_WIN_EN			0x50
171 #define OTP_WIN_EN_SHIFT			0
172 #define RK3568_SYS_LUT_PORT_SEL			0x58
173 #define GAMMA_PORT_SEL_MASK			0x3
174 #define GAMMA_PORT_SEL_SHIFT			0
175 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
176 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
177 #define PORT_MERGE_EN_SHIFT			16
178 #define ESMART_LB_MODE_SEL_MASK			0x3
179 #define ESMART_LB_MODE_SEL_SHIFT		26
180 
181 #define RK3568_VP0_LINE_FLAG			0x70
182 #define RK3568_VP1_LINE_FLAG			0x74
183 #define RK3568_VP2_LINE_FLAG			0x78
184 #define RK3568_SYS0_INT_EN			0x80
185 #define RK3568_SYS0_INT_CLR			0x84
186 #define RK3568_SYS0_INT_STATUS			0x88
187 #define RK3568_SYS1_INT_EN			0x90
188 #define RK3568_SYS1_INT_CLR			0x94
189 #define RK3568_SYS1_INT_STATUS			0x98
190 #define RK3568_VP0_INT_EN			0xA0
191 #define RK3568_VP0_INT_CLR			0xA4
192 #define RK3568_VP0_INT_STATUS			0xA8
193 #define RK3568_VP1_INT_EN			0xB0
194 #define RK3568_VP1_INT_CLR			0xB4
195 #define RK3568_VP1_INT_STATUS			0xB8
196 #define RK3568_VP2_INT_EN			0xC0
197 #define RK3568_VP2_INT_CLR			0xC4
198 #define RK3568_VP2_INT_STATUS			0xC8
199 #define RK3568_VP2_INT_RAW_STATUS		0xCC
200 #define RK3588_VP3_INT_EN			0xD0
201 #define RK3588_VP3_INT_CLR			0xD4
202 #define RK3588_VP3_INT_STATUS			0xD8
203 #define RK3576_WB_CTRL				0x100
204 #define RK3576_WB_XSCAL_FACTOR			0x104
205 #define RK3576_WB_YRGB_MST			0x108
206 #define RK3576_WB_CBR_MST			0x10C
207 #define RK3576_WB_VIR_STRIDE			0x110
208 #define RK3576_WB_TIMEOUT_CTRL			0x114
209 #define RK3576_MIPI0_IF_CTRL			0x180
210 #define RK3576_IF_OUT_EN_SHIFT			0
211 #define RK3576_IF_CLK_OUT_EN_SHIFT		1
212 #define RK3576_IF_PORT_SEL_SHIFT		2
213 #define RK3576_IF_PORT_SEL_MASK			0x3
214 #define RK3576_IF_PIN_POL_SHIFT			4
215 #define RK3576_IF_PIN_POL_MASK			0x7
216 #define RK3576_IF_SPLIT_EN_SHIFT		8
217 #define RK3576_IF_DATA1_SEL_SHIFT		9
218 #define RK3576_MIPI_CMD_MODE_SHIFT		11
219 #define RK3576_IF_DCLK_SEL_SHIFT		21
220 #define RK3576_IF_DCLK_SEL_MASK			0x1
221 #define RK3576_IF_PIX_CLK_SEL_SHIFT		20
222 #define RK3576_IF_PIX_CLK_SEL_MASK		0x1
223 #define RK3576_IF_REGDONE_IMD_EN_SHIFT		31
224 #define RK3576_HDMI0_IF_CTRL			0x184
225 #define RK3576_EDP0_IF_CTRL			0x188
226 #define RK3576_DP0_IF_CTRL			0x18C
227 #define RK3576_RGB_IF_CTRL			0x194
228 #define RK3576_BT656_OUT_EN_SHIFT		12
229 #define RK3576_BT656_UV_SWAP_SHIFT		13
230 #define RK3576_BT656_YC_SWAP_SHIFT		14
231 #define RK3576_BT1120_OUT_EN_SHIFT		16
232 #define RK3576_BT1120_UV_SWAP_SHIFT		17
233 #define RK3576_BT1120_YC_SWAP_SHIFT		18
234 #define RK3576_DP1_IF_CTRL			0x1A4
235 #define RK3576_DP2_IF_CTRL			0x1B0
236 
237 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
238 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
239 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
240 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
241 
242 #define RK3568_SYS_STATUS0			0x60
243 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
244 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
245 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
246 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
247 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
248 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
249 #define RK3588_ESMART_PD_STATUS_SHIFT		15
250 
251 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
252 #define LINE_FLAG_NUM_MASK			0x1fff
253 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
254 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
255 
256 /* DSC CTRL registers definition */
257 #define RK3588_DSC_8K_SYS_CTRL			0x200
258 #define DSC_PORT_SEL_MASK			0x3
259 #define DSC_PORT_SEL_SHIFT			0
260 #define DSC_MAN_MODE_MASK			0x1
261 #define DSC_MAN_MODE_SHIFT			2
262 #define DSC_INTERFACE_MODE_MASK			0x3
263 #define DSC_INTERFACE_MODE_SHIFT		4
264 #define DSC_PIXEL_NUM_MASK			0x3
265 #define DSC_PIXEL_NUM_SHIFT			6
266 #define DSC_PXL_CLK_DIV_MASK			0x1
267 #define DSC_PXL_CLK_DIV_SHIFT			8
268 #define DSC_CDS_CLK_DIV_MASK			0x3
269 #define DSC_CDS_CLK_DIV_SHIFT			12
270 #define DSC_TXP_CLK_DIV_MASK			0x3
271 #define DSC_TXP_CLK_DIV_SHIFT			14
272 #define DSC_INIT_DLY_MODE_MASK			0x1
273 #define DSC_INIT_DLY_MODE_SHIFT			16
274 #define DSC_SCAN_EN_SHIFT			17
275 #define DSC_HALT_EN_SHIFT			18
276 
277 #define RK3588_DSC_8K_RST			0x204
278 #define RST_DEASSERT_MASK			0x1
279 #define RST_DEASSERT_SHIFT			0
280 
281 #define RK3588_DSC_8K_CFG_DONE			0x208
282 #define DSC_CFG_DONE_SHIFT			0
283 
284 #define RK3588_DSC_8K_INIT_DLY			0x20C
285 #define DSC_INIT_DLY_NUM_MASK			0xffff
286 #define DSC_INIT_DLY_NUM_SHIFT			0
287 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
288 
289 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
290 #define DSC_HTOTAL_PW_MASK			0xffffffff
291 #define DSC_HTOTAL_PW_SHIFT			0
292 
293 #define RK3588_DSC_8K_HACT_ST_END		0x214
294 #define DSC_HACT_ST_END_MASK			0xffffffff
295 #define DSC_HACT_ST_END_SHIFT			0
296 
297 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
298 #define DSC_VTOTAL_PW_MASK			0xffffffff
299 #define DSC_VTOTAL_PW_SHIFT			0
300 
301 #define RK3588_DSC_8K_VACT_ST_END		0x21C
302 #define DSC_VACT_ST_END_MASK			0xffffffff
303 #define DSC_VACT_ST_END_SHIFT			0
304 
305 #define RK3588_DSC_8K_STATUS			0x220
306 
307 /* Overlay registers definition    */
308 #define RK3528_OVL_SYS				0x500
309 #define RK3528_OVL_SYS_PORT_SEL			0x504
310 #define RK3528_OVL_SYS_GATING_EN		0x508
311 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
312 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
313 #define ESMART_DLY_NUM_MASK			0xff
314 #define ESMART_DLY_NUM_SHIFT			0
315 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
316 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
317 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
318 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
319 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
320 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
321 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
322 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL	0x540
323 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL	0x544
324 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL	0x548
325 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL	0x54c
326 
327 #define RK3528_OVL_PORT0_CTRL			0x600
328 #define RK3568_OVL_CTRL				0x600
329 #define OVL_MODE_SEL_MASK			0x1
330 #define OVL_MODE_SEL_SHIFT			0
331 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
332 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
333 #define RK3568_OVL_LAYER_SEL			0x604
334 #define LAYER_SEL_MASK				0xf
335 
336 #define RK3568_OVL_PORT_SEL			0x608
337 #define PORT_MUX_MASK				0xf
338 #define PORT_MUX_SHIFT				0
339 #define LAYER_SEL_PORT_MASK			0x3
340 #define LAYER_SEL_PORT_SHIFT			16
341 
342 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
343 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
344 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
345 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
346 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
347 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
348 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
349 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
350 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
351 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
352 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
353 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
354 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
355 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
356 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
357 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
358 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
359 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
360 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
361 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
362 #define RK3576_EXTRA_SRC_COLOR_CTRL		0x650
363 #define RK3576_EXTRA_DST_COLOR_CTRL		0x654
364 #define RK3576_EXTRA_SRC_ALPHA_CTRL		0x658
365 #define RK3576_EXTRA_DST_ALPHA_CTRL		0x65C
366 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
367 #define RK3528_HDR_DST_COLOR_CTRL		0x664
368 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
369 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
370 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
371 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
372 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
373 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
374 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
375 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
376 #define BG_MIX_CTRL_MASK			0xff
377 #define BG_MIX_CTRL_SHIFT			24
378 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
379 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
380 #define RK3568_CLUSTER_DLY_NUM			0x6F0
381 #define RK3568_SMART_DLY_NUM			0x6F8
382 
383 #define RK3528_OVL_PORT1_CTRL			0x700
384 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
385 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
386 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
387 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
388 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
389 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
390 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
391 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
392 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
393 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
394 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
395 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
396 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
397 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
398 #define RK3576_OVL_PORT2_CTRL			0x800
399 #define RK3576_OVL_PORT2_LAYER_SEL		0x804
400 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL	0x820
401 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL	0x824
402 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL	0x828
403 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL	0x82C
404 #define RK3576_OVL_PORT2_BG_MIX_CTRL		0x870
405 
406 /* Video Port registers definition */
407 #define RK3568_VP0_DSP_CTRL			0xC00
408 #define OUT_MODE_MASK				0xf
409 #define OUT_MODE_SHIFT				0
410 #define DATA_SWAP_MASK				0x1f
411 #define DATA_SWAP_SHIFT				8
412 #define DSP_BG_SWAP				0x1
413 #define DSP_RB_SWAP				0x2
414 #define DSP_RG_SWAP				0x4
415 #define DSP_DELTA_SWAP				0x8
416 #define CORE_DCLK_DIV_EN_SHIFT			4
417 #define P2I_EN_SHIFT				5
418 #define DSP_FILED_POL				6
419 #define INTERLACE_EN_SHIFT			7
420 #define DSP_X_MIR_EN_SHIFT			13
421 #define POST_DSP_OUT_R2Y_SHIFT			15
422 #define PRE_DITHER_DOWN_EN_SHIFT		16
423 #define DITHER_DOWN_EN_SHIFT			17
424 #define DITHER_DOWN_SEL_SHIFT			18
425 #define DITHER_DOWN_SEL_MASK			0x3
426 #define DITHER_DOWN_MODE_SHIFT			20
427 #define GAMMA_UPDATE_EN_SHIFT			22
428 #define DSP_LUT_EN_SHIFT			28
429 
430 #define STANDBY_EN_SHIFT			31
431 
432 #define RK3568_VP0_MIPI_CTRL			0xC04
433 #define DCLK_DIV2_SHIFT				4
434 #define DCLK_DIV2_MASK				0x3
435 #define MIPI_DUAL_EN_SHIFT			20
436 #define MIPI_DUAL_SWAP_EN_SHIFT			21
437 #define EDPI_TE_EN				28
438 #define EDPI_WMS_HOLD_EN			30
439 #define EDPI_WMS_FS				31
440 
441 
442 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
443 #define POST_URGENCY_EN_SHIFT			8
444 #define POST_URGENCY_THL_SHIFT			16
445 #define POST_URGENCY_THL_MASK			0xf
446 #define POST_URGENCY_THH_SHIFT			20
447 #define POST_URGENCY_THH_MASK			0xf
448 
449 #define RK3568_VP0_DCLK_SEL			0xC0C
450 #define RK3576_DCLK_CORE_SEL_SHIFT		0
451 #define RK3576_DCLK_OUT_SEL_SHIFT		2
452 
453 #define RK3568_VP0_3D_LUT_CTRL			0xC10
454 #define VP0_3D_LUT_EN_SHIFT				0
455 #define VP0_3D_LUT_UPDATE_SHIFT			2
456 
457 #define RK3588_VP0_CLK_CTRL			0xC0C
458 #define DCLK_CORE_DIV_SHIFT			0
459 #define DCLK_OUT_DIV_SHIFT			2
460 
461 #define RK3568_VP0_3D_LUT_MST			0xC20
462 
463 #define RK3568_VP0_DSP_BG			0xC2C
464 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
465 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
466 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
467 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
468 #define RK3568_VP0_POST_SCL_CTRL		0xC40
469 #define RK3568_VP0_POST_SCALE_MASK		0x3
470 #define RK3568_VP0_POST_SCALE_SHIFT		0
471 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
472 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
473 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
474 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
475 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
476 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
477 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
478 
479 #define RK3568_VP0_BCSH_CTRL			0xC60
480 #define BCSH_CTRL_Y2R_SHIFT			0
481 #define BCSH_CTRL_Y2R_MASK			0x1
482 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
483 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
484 #define BCSH_CTRL_R2Y_SHIFT			4
485 #define BCSH_CTRL_R2Y_MASK			0x1
486 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
487 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
488 
489 #define RK3568_VP0_BCSH_BCS			0xC64
490 #define BCSH_BRIGHTNESS_SHIFT			0
491 #define BCSH_BRIGHTNESS_MASK			0xFF
492 #define BCSH_CONTRAST_SHIFT			8
493 #define BCSH_CONTRAST_MASK			0x1FF
494 #define BCSH_SATURATION_SHIFT			20
495 #define BCSH_SATURATION_MASK			0x3FF
496 #define BCSH_OUT_MODE_SHIFT			30
497 #define BCSH_OUT_MODE_MASK			0x3
498 
499 #define RK3568_VP0_BCSH_H			0xC68
500 #define BCSH_SIN_HUE_SHIFT			0
501 #define BCSH_SIN_HUE_MASK			0x1FF
502 #define BCSH_COS_HUE_SHIFT			16
503 #define BCSH_COS_HUE_MASK			0x1FF
504 
505 #define RK3568_VP0_BCSH_COLOR			0xC6C
506 #define BCSH_EN_SHIFT				31
507 #define BCSH_EN_MASK				1
508 
509 #define RK3576_VP0_POST_DITHER_FRC_0		0xCA0
510 #define RK3576_VP0_POST_DITHER_FRC_1		0xCA4
511 #define RK3576_VP0_POST_DITHER_FRC_2		0xCA8
512 
513 #define RK3528_VP0_ACM_CTRL			0xCD0
514 #define POST_CSC_COE00_MASK			0xFFFF
515 #define POST_CSC_COE00_SHIFT			16
516 #define POST_R2Y_MODE_MASK			0x7
517 #define POST_R2Y_MODE_SHIFT			8
518 #define POST_CSC_MODE_MASK			0x7
519 #define POST_CSC_MODE_SHIFT			3
520 #define POST_R2Y_EN_MASK			0x1
521 #define POST_R2Y_EN_SHIFT			2
522 #define POST_CSC_EN_MASK			0x1
523 #define POST_CSC_EN_SHIFT			1
524 #define POST_ACM_BYPASS_EN_MASK			0x1
525 #define POST_ACM_BYPASS_EN_SHIFT		0
526 #define RK3528_VP0_CSC_COE01_02			0xCD4
527 #define RK3528_VP0_CSC_COE10_11			0xCD8
528 #define RK3528_VP0_CSC_COE12_20			0xCDC
529 #define RK3528_VP0_CSC_COE21_22			0xCE0
530 #define RK3528_VP0_CSC_OFFSET0			0xCE4
531 #define RK3528_VP0_CSC_OFFSET1			0xCE8
532 #define RK3528_VP0_CSC_OFFSET2			0xCEC
533 
534 #define RK3562_VP0_MCU_CTRL			0xCF8
535 #define MCU_TYPE_SHIFT				31
536 #define MCU_BYPASS_SHIFT			30
537 #define MCU_RS_SHIFT				29
538 #define MCU_FRAME_ST_SHIFT			28
539 #define MCU_HOLD_MODE_SHIFT			27
540 #define MCU_CLK_SEL_SHIFT			26
541 #define MCU_CLK_SEL_MASK			0x1
542 #define MCU_RW_PEND_SHIFT			20
543 #define MCU_RW_PEND_MASK			0x3F
544 #define MCU_RW_PST_SHIFT			16
545 #define MCU_RW_PST_MASK				0xF
546 #define MCU_CS_PEND_SHIFT			10
547 #define MCU_CS_PEND_MASK			0x3F
548 #define MCU_CS_PST_SHIFT			6
549 #define MCU_CS_PST_MASK				0xF
550 #define MCU_PIX_TOTAL_SHIFT			0
551 #define MCU_PIX_TOTAL_MASK			0x3F
552 
553 #define RK3562_VP0_MCU_RW_BYPASS_PORT		0xCFC
554 #define MCU_WRITE_DATA_BYPASS_SHIFT		0
555 #define MCU_WRITE_DATA_BYPASS_MASK		0xFFFFFFFF
556 
557 #define RK3568_VP1_DSP_CTRL			0xD00
558 #define RK3568_VP1_MIPI_CTRL			0xD04
559 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
560 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
561 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
562 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
563 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
564 #define RK3568_VP1_POST_SCL_CTRL		0xD40
565 #define RK3568_VP1_DSP_HACT_INFO		0xD34
566 #define RK3568_VP1_DSP_VACT_INFO		0xD38
567 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
568 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
569 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
570 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
571 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
572 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
573 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
574 
575 #define RK3568_VP2_DSP_CTRL			0xE00
576 #define RK3568_VP2_MIPI_CTRL			0xE04
577 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
578 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
579 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
580 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
581 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
582 #define RK3568_VP2_POST_SCL_CTRL		0xE40
583 #define RK3568_VP2_DSP_HACT_INFO		0xE34
584 #define RK3568_VP2_DSP_VACT_INFO		0xE38
585 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
586 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
587 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
588 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
589 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
590 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
591 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
592 #define RK3568_VP2_BCSH_CTRL			0xE60
593 #define RK3568_VP2_BCSH_BCS			0xE64
594 #define RK3568_VP2_BCSH_H			0xE68
595 #define RK3568_VP2_BCSH_COLOR_BAR		0xE6C
596 #define RK3576_VP2_MCU_CTRL			0xEF8
597 #define RK3576_VP2_MCU_RW_BYPASS_PORT		0xEFC
598 
599 /* Cluster0 register definition */
600 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
601 #define CLUSTER_YUV2RGB_EN_SHIFT		8
602 #define CLUSTER_RGB2YUV_EN_SHIFT		9
603 #define CLUSTER_CSC_MODE_SHIFT			10
604 #define CLUSTER_DITHER_UP_EN_SHIFT		18
605 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
606 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
607 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
608 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
609 #define AVG2_MASK				0x1
610 #define CLUSTER_AVG2_SHIFT			18
611 #define AVG4_MASK				0x1
612 #define CLUSTER_AVG4_SHIFT			19
613 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
614 #define CLUSTER_XGT_EN_SHIFT			24
615 #define XGT_MODE_MASK				0x3
616 #define CLUSTER_XGT_MODE_SHIFT			25
617 #define CLUSTER_XAVG_EN_SHIFT			27
618 #define CLUSTER_YRGB_GT2_SHIFT			28
619 #define CLUSTER_YRGB_GT4_SHIFT			29
620 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
621 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
622 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
623 #define CLUSTER_AXI_UV_ID_MASK			0x1f
624 #define CLUSTER_AXI_UV_ID_SHIFT			5
625 
626 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
627 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
628 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
629 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
630 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
631 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
632 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
633 #define RK3576_CLUSTER0_WIN0_ZME_CTRL		0x1040
634 #define WIN0_ZME_DERING_EN_SHIFT		3
635 #define WIN0_ZME_GATING_EN_SHIFT		31
636 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA	0x1044
637 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
638 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
639 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
640 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
641 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
642 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
643 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
644 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
645 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET	0x1078
646 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE	0x107C
647 
648 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
649 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
650 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
651 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
652 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
653 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
654 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
655 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
656 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
657 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
658 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
659 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
660 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
661 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
662 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
663 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
664 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET	0x10F8
665 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE	0x10FC
666 
667 #define RK3568_CLUSTER0_CTRL			0x1100
668 #define CLUSTER_EN_SHIFT			0
669 #define CLUSTER_AXI_ID_MASK			0x1
670 #define CLUSTER_AXI_ID_SHIFT			13
671 #define RK3576_CLUSTER0_PORT_SEL		0x11F4
672 #define CLUSTER_PORT_SEL_SHIFT			0
673 #define CLUSTER_PORT_SEL_MASK			0x3
674 #define RK3576_CLUSTER0_DLY_NUM			0x11F8
675 #define CLUSTER_WIN0_DLY_NUM_SHIFT		0
676 #define CLUSTER_WIN0_DLY_NUM_MASK		0xff
677 #define CLUSTER_WIN1_DLY_NUM_SHIFT		0
678 #define CLUSTER_WIN1_DLY_NUM_MASK		0xff
679 
680 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
681 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
682 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
683 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
684 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
685 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
686 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
687 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
688 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
689 #define RK3576_CLUSTER1_WIN0_ZME_CTRL		0x1240
690 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA	0x1244
691 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
692 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
693 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
694 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
695 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
696 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
697 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
698 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET	0x1278
699 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE	0x127C
700 
701 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
702 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
703 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
704 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
705 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
706 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
707 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
708 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
709 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
710 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
711 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
712 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
713 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
714 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
715 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
716 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
717 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET	0x12F8
718 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE	0x12FC
719 
720 #define RK3568_CLUSTER1_CTRL			0x1300
721 #define RK3576_CLUSTER1_PORT_SEL		0x13F4
722 #define RK3576_CLUSTER1_DLY_NUM			0x13F8
723 
724 /* Esmart register definition */
725 #define RK3568_ESMART0_CTRL0			0x1800
726 #define RGB2YUV_EN_SHIFT			1
727 #define CSC_MODE_SHIFT				2
728 #define CSC_MODE_MASK				0x3
729 #define ESMART_LB_SELECT_SHIFT			12
730 #define ESMART_LB_SELECT_MASK			0x3
731 
732 #define RK3568_ESMART0_CTRL1			0x1804
733 #define ESMART_AXI_YRGB_ID_MASK			0x1f
734 #define ESMART_AXI_YRGB_ID_SHIFT		4
735 #define ESMART_AXI_UV_ID_MASK			0x1f
736 #define ESMART_AXI_UV_ID_SHIFT			12
737 #define YMIRROR_EN_SHIFT			31
738 
739 #define RK3568_ESMART0_AXI_CTRL			0x1808
740 #define ESMART_AXI_ID_MASK			0x1
741 #define ESMART_AXI_ID_SHIFT			1
742 
743 #define RK3568_ESMART0_REGION0_CTRL		0x1810
744 #define WIN_EN_SHIFT				0
745 #define WIN_FORMAT_MASK				0x1f
746 #define WIN_FORMAT_SHIFT			1
747 #define REGION0_DITHER_UP_EN_SHIFT		12
748 #define REGION0_RB_SWAP_SHIFT			14
749 #define ESMART_XAVG_EN_SHIFT			20
750 #define ESMART_XGT_EN_SHIFT			21
751 #define ESMART_XGT_MODE_SHIFT			22
752 
753 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
754 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
755 #define RK3568_ESMART0_REGION0_VIR		0x181C
756 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
757 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
758 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
759 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
760 #define YRGB_XSCL_MODE_MASK			0x3
761 #define YRGB_XSCL_MODE_SHIFT			0
762 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
763 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
764 #define YRGB_YSCL_MODE_MASK			0x3
765 #define YRGB_YSCL_MODE_SHIFT			4
766 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
767 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
768 
769 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
770 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
771 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
772 #define RK3568_ESMART0_REGION1_CTRL		0x1840
773 #define YRGB_GT2_MASK				0x1
774 #define YRGB_GT2_SHIFT				8
775 #define YRGB_GT4_MASK				0x1
776 #define YRGB_GT4_SHIFT				9
777 
778 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
779 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
780 #define RK3568_ESMART0_REGION1_VIR		0x184C
781 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
782 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
783 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
784 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
785 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
786 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
787 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
788 #define RK3568_ESMART0_REGION2_CTRL		0x1870
789 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
790 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
791 #define RK3568_ESMART0_REGION2_VIR		0x187C
792 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
793 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
794 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
795 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
796 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
797 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
798 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
799 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
800 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
801 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
802 #define RK3568_ESMART0_REGION3_VIR		0x18AC
803 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
804 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
805 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
806 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
807 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
808 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
809 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
810 #define RK3568_ESMART0_COLOR_KEY_CTRL		0x18D0
811 #define RK3576_ESMART0_ALPHA_MAP		0x18D8
812 #define RK3576_ESMART0_PORT_SEL			0x18F4
813 #define ESMART_PORT_SEL_SHIFT			0
814 #define ESMART_PORT_SEL_MASK			0x3
815 #define RK3576_ESMART0_DLY_NUM			0x18F8
816 
817 #define RK3568_ESMART1_CTRL0			0x1A00
818 #define RK3568_ESMART1_CTRL1			0x1A04
819 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
820 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
821 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
822 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
823 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
824 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
825 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
826 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
827 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
828 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
829 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
830 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
831 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
832 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
833 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
834 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
835 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
836 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
837 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
838 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
839 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
840 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
841 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
842 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
843 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
844 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
845 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
846 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
847 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
848 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
849 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
850 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
851 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
852 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
853 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
854 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
855 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
856 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
857 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
858 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
859 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
860 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
861 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
862 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
863 #define RK3576_ESMART1_ALPHA_MAP		0x1AD8
864 #define RK3576_ESMART1_PORT_SEL			0x1AF4
865 #define RK3576_ESMART1_DLY_NUM			0x1AF8
866 
867 #define RK3568_SMART0_CTRL0			0x1C00
868 #define RK3568_SMART0_CTRL1			0x1C04
869 #define RK3568_SMART0_REGION0_CTRL		0x1C10
870 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
871 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
872 #define RK3568_SMART0_REGION0_VIR		0x1C1C
873 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
874 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
875 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
876 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
877 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
878 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
879 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
880 #define RK3568_SMART0_REGION1_CTRL		0x1C40
881 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
882 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
883 #define RK3568_SMART0_REGION1_VIR		0x1C4C
884 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
885 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
886 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
887 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
888 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
889 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
890 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
891 #define RK3568_SMART0_REGION2_CTRL		0x1C70
892 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
893 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
894 #define RK3568_SMART0_REGION2_VIR		0x1C7C
895 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
896 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
897 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
898 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
899 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
900 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
901 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
902 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
903 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
904 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
905 #define RK3568_SMART0_REGION3_VIR		0x1CAC
906 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
907 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
908 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
909 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
910 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
911 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
912 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
913 #define RK3576_ESMART2_ALPHA_MAP		0x1CD8
914 #define RK3576_ESMART2_PORT_SEL			0x1CF4
915 #define RK3576_ESMART2_DLY_NUM			0x1CF8
916 
917 #define RK3568_SMART1_CTRL0			0x1E00
918 #define RK3568_SMART1_CTRL1			0x1E04
919 #define RK3568_SMART1_REGION0_CTRL		0x1E10
920 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
921 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
922 #define RK3568_SMART1_REGION0_VIR		0x1E1C
923 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
924 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
925 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
926 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
927 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
928 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
929 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
930 #define RK3568_SMART1_REGION1_CTRL		0x1E40
931 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
932 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
933 #define RK3568_SMART1_REGION1_VIR		0x1E4C
934 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
935 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
936 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
937 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
938 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
939 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
940 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
941 #define RK3568_SMART1_REGION2_CTRL		0x1E70
942 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
943 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
944 #define RK3568_SMART1_REGION2_VIR		0x1E7C
945 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
946 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
947 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
948 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
949 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
950 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
951 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
952 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
953 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
954 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
955 #define RK3568_SMART1_REGION3_VIR		0x1EAC
956 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
957 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
958 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
959 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
960 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
961 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
962 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
963 #define RK3576_ESMART3_ALPHA_MAP		0x1ED8
964 #define RK3576_ESMART3_PORT_SEL			0x1EF4
965 #define RK3576_ESMART3_DLY_NUM			0x1EF8
966 
967 /* HDR register definition */
968 #define RK3568_HDR_LUT_CTRL			0x2000
969 
970 #define RK3588_VP3_DSP_CTRL			0xF00
971 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
972 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
973 
974 /* DSC 8K/4K register definition */
975 #define RK3588_DSC_8K_PPS0_3			0x4000
976 #define RK3588_DSC_8K_CTRL0			0x40A0
977 #define DSC_EN_SHIFT				0
978 #define DSC_RBIT_SHIFT				2
979 #define DSC_RBYT_SHIFT				3
980 #define DSC_FLAL_SHIFT				4
981 #define DSC_MER_SHIFT				5
982 #define DSC_EPB_SHIFT				6
983 #define DSC_EPL_SHIFT				7
984 #define DSC_NSLC_MASK				0x7
985 #define DSC_NSLC_SHIFT				16
986 #define DSC_SBO_SHIFT				28
987 #define DSC_IFEP_SHIFT				29
988 #define DSC_PPS_UPD_SHIFT			31
989 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
990 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
991 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
992 
993 #define RK3588_DSC_8K_CTRL1			0x40A4
994 #define RK3588_DSC_8K_STS0			0x40A8
995 #define RK3588_DSC_8K_ERS			0x40C4
996 
997 #define RK3588_DSC_4K_PPS0_3			0x4100
998 #define RK3588_DSC_4K_CTRL0			0x41A0
999 #define RK3588_DSC_4K_CTRL1			0x41A4
1000 #define RK3588_DSC_4K_STS0			0x41A8
1001 #define RK3588_DSC_4K_ERS			0x41C4
1002 
1003 /* RK3528 HDR register definition */
1004 #define RK3528_HDR_LUT_CTRL			0x2000
1005 
1006 /* RK3528 ACM register definition */
1007 #define RK3528_ACM_CTRL				0x6400
1008 #define RK3528_ACM_DELTA_RANGE			0x6404
1009 #define RK3528_ACM_FETCH_START			0x6408
1010 #define RK3528_ACM_FETCH_DONE			0x6420
1011 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
1012 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
1013 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
1014 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
1015 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
1016 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
1017 
1018 #define RK3568_MAX_REG				0x1ED0
1019 
1020 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
1021 #define RK3568_GRF_VO_CON1			0x0364
1022 #define GRF_BT656_CLK_INV_SHIFT			1
1023 #define GRF_BT1120_CLK_INV_SHIFT		2
1024 #define GRF_RGB_DCLK_INV_SHIFT			3
1025 
1026 /* Base SYS_GRF: 0x2600a000*/
1027 #define RK3576_SYS_GRF_MEMFAULT_STATUS0		0x0148
1028 
1029 /* Base IOC_GRF: 0x26040000 */
1030 #define RK3576_VCCIO_IOC_MISC_CON8		0x6420
1031 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT	9
1032 #define RK3576_IOC_VOPLITE_SEL_SHIFT		11
1033 
1034 /* Base PMU2: 0x27380000 */
1035 #define RK3576_PMU_PWR_GATE_STS			0x0230
1036 #define PD_VOP_ESMART_DWN_STAT			12
1037 #define PD_VOP_CLUSTER_DWN_STAT			13
1038 #define RK3576_PMU_BISR_PDGEN_CON0		0x0510
1039 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT		12
1040 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT		13
1041 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0	0x0570
1042 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT	12
1043 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT	13
1044 
1045 #define RK3588_GRF_SOC_CON1			0x0304
1046 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT	14
1047 
1048 #define RK3588_GRF_VOP_CON2			0x0008
1049 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
1050 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
1051 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
1052 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
1053 
1054 #define RK3588_GRF_VO1_CON0			0x0000
1055 #define HDMI_SYNC_POL_MASK			0x3
1056 #define HDMI0_SYNC_POL_SHIFT			5
1057 #define HDMI1_SYNC_POL_SHIFT			7
1058 
1059 #define RK3588_PMU_BISR_CON3			0x20C
1060 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
1061 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
1062 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
1063 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
1064 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
1065 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
1066 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
1067 
1068 #define RK3588_PMU_BISR_STATUS5			0x294
1069 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
1070 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
1071 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
1072 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
1073 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
1074 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
1075 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
1076 
1077 #define VOP2_LAYER_MAX				8
1078 
1079 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
1080 
1081 /* KHz */
1082 #define VOP2_MAX_DCLK_RATE			600000
1083 
1084 /*
1085  * vop2 dsc id
1086  */
1087 #define ROCKCHIP_VOP2_DSC_8K	0
1088 #define ROCKCHIP_VOP2_DSC_4K	1
1089 
1090 /*
1091  * vop2 internal power domain id,
1092  * should be all none zero, 0 will be
1093  * treat as invalid;
1094  */
1095 #define VOP2_PD_CLUSTER0			BIT(0)
1096 #define VOP2_PD_CLUSTER1			BIT(1)
1097 #define VOP2_PD_CLUSTER2			BIT(2)
1098 #define VOP2_PD_CLUSTER3			BIT(3)
1099 #define VOP2_PD_DSC_8K				BIT(5)
1100 #define VOP2_PD_DSC_4K				BIT(6)
1101 #define VOP2_PD_ESMART				BIT(7)
1102 #define VOP2_PD_CLUSTER				BIT(8)
1103 
1104 #define VOP2_PLANE_NO_SCALING			BIT(16)
1105 
1106 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
1107 #define VOP_FEATURE_AFBDC		BIT(1)
1108 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
1109 #define VOP_FEATURE_HDR10		BIT(3)
1110 #define VOP_FEATURE_NEXT_HDR		BIT(4)
1111 /* a feature to splice two windows and two vps to support resolution > 4096 */
1112 #define VOP_FEATURE_SPLICE		BIT(5)
1113 #define VOP_FEATURE_OVERSCAN		BIT(6)
1114 #define VOP_FEATURE_VIVID_HDR		BIT(7)
1115 #define VOP_FEATURE_POST_ACM		BIT(8)
1116 #define VOP_FEATURE_POST_CSC		BIT(9)
1117 #define VOP_FEATURE_POST_FRC_V2		BIT(10)
1118 #define VOP_FEATURE_POST_SHARP		BIT(11)
1119 
1120 #define WIN_FEATURE_HDR2SDR		BIT(0)
1121 #define WIN_FEATURE_SDR2HDR		BIT(1)
1122 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
1123 #define WIN_FEATURE_AFBDC		BIT(3)
1124 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
1125 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
1126 /* a mirror win can only get fb address
1127  * from source win:
1128  * Cluster1---->Cluster0
1129  * Esmart1 ---->Esmart0
1130  * Smart1  ---->Smart0
1131  * This is a feather on rk3566
1132  */
1133 #define WIN_FEATURE_MIRROR		BIT(6)
1134 #define WIN_FEATURE_MULTI_AREA		BIT(7)
1135 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
1136 #define WIN_FEATURE_DCI			BIT(9)
1137 
1138 #define V4L2_COLORSPACE_BT709F		0xfe
1139 #define V4L2_COLORSPACE_BT2020F		0xff
1140 
1141 enum vop_csc_format {
1142 	CSC_BT601L,
1143 	CSC_BT709L,
1144 	CSC_BT601F,
1145 	CSC_BT2020L,
1146 	CSC_BT709L_13BIT,
1147 	CSC_BT709F_13BIT,
1148 	CSC_BT2020L_13BIT,
1149 	CSC_BT2020F_13BIT,
1150 };
1151 
1152 enum vop_csc_bit_depth {
1153 	CSC_10BIT_DEPTH,
1154 	CSC_13BIT_DEPTH,
1155 };
1156 
1157 enum vop2_pol {
1158 	HSYNC_POSITIVE = 0,
1159 	VSYNC_POSITIVE = 1,
1160 	DEN_NEGATIVE   = 2,
1161 	DCLK_INVERT    = 3
1162 };
1163 
1164 enum vop2_bcsh_out_mode {
1165 	BCSH_OUT_MODE_BLACK,
1166 	BCSH_OUT_MODE_BLUE,
1167 	BCSH_OUT_MODE_COLOR_BAR,
1168 	BCSH_OUT_MODE_NORMAL_VIDEO,
1169 };
1170 
1171 #define _VOP_REG(off, _mask, _shift, _write_mask) \
1172 		{ \
1173 		 .offset = off, \
1174 		 .mask = _mask, \
1175 		 .shift = _shift, \
1176 		 .write_mask = _write_mask, \
1177 		}
1178 
1179 #define VOP_REG(off, _mask, _shift) \
1180 		_VOP_REG(off, _mask, _shift, false)
1181 enum dither_down_mode {
1182 	RGB888_TO_RGB565 = 0x0,
1183 	RGB888_TO_RGB666 = 0x1
1184 };
1185 
1186 enum dither_down_mode_sel {
1187 	DITHER_DOWN_ALLEGRO = 0x0,
1188 	DITHER_DOWN_FRC = 0x1
1189 };
1190 
1191 enum vop2_video_ports_id {
1192 	VOP2_VP0,
1193 	VOP2_VP1,
1194 	VOP2_VP2,
1195 	VOP2_VP3,
1196 	VOP2_VP_MAX,
1197 };
1198 
1199 enum vop2_layer_type {
1200 	CLUSTER_LAYER = 0,
1201 	ESMART_LAYER = 1,
1202 	SMART_LAYER = 2,
1203 };
1204 
1205 /* This define must same with kernel win phy id */
1206 enum vop2_layer_phy_id {
1207 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1208 	ROCKCHIP_VOP2_CLUSTER1,
1209 	ROCKCHIP_VOP2_ESMART0,
1210 	ROCKCHIP_VOP2_ESMART1,
1211 	ROCKCHIP_VOP2_SMART0,
1212 	ROCKCHIP_VOP2_SMART1,
1213 	ROCKCHIP_VOP2_CLUSTER2,
1214 	ROCKCHIP_VOP2_CLUSTER3,
1215 	ROCKCHIP_VOP2_ESMART2,
1216 	ROCKCHIP_VOP2_ESMART3,
1217 	ROCKCHIP_VOP2_LAYER_MAX,
1218 	ROCKCHIP_VOP2_PHY_ID_INVALID = -1,
1219 };
1220 
1221 enum vop2_scale_up_mode {
1222 	VOP2_SCALE_UP_NRST_NBOR,
1223 	VOP2_SCALE_UP_BIL,
1224 	VOP2_SCALE_UP_BIC,
1225 	VOP2_SCALE_UP_ZME,
1226 };
1227 
1228 enum vop2_scale_down_mode {
1229 	VOP2_SCALE_DOWN_NRST_NBOR,
1230 	VOP2_SCALE_DOWN_BIL,
1231 	VOP2_SCALE_DOWN_AVG,
1232 	VOP2_SCALE_DOWN_ZME,
1233 };
1234 
1235 enum scale_mode {
1236 	SCALE_NONE = 0x0,
1237 	SCALE_UP   = 0x1,
1238 	SCALE_DOWN = 0x2
1239 };
1240 
1241 enum vop_dsc_interface_mode {
1242 	VOP_DSC_IF_DISABLE = 0,
1243 	VOP_DSC_IF_HDMI = 1,
1244 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1245 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1246 };
1247 
1248 enum vop3_pre_scale_down_mode {
1249 	VOP3_PRE_SCALE_UNSPPORT,
1250 	VOP3_PRE_SCALE_DOWN_GT,
1251 	VOP3_PRE_SCALE_DOWN_AVG,
1252 };
1253 
1254 enum vop3_esmart_lb_mode {
1255 	VOP3_ESMART_8K_MODE,
1256 	VOP3_ESMART_4K_4K_MODE,
1257 	VOP3_ESMART_4K_2K_2K_MODE,
1258 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1259 	VOP3_ESMART_4K_4K_4K_MODE,
1260 	VOP3_ESMART_4K_4K_2K_2K_MODE,
1261 };
1262 
1263 struct vop2_layer {
1264 	u8 id;
1265 	/**
1266 	 * @win_phys_id: window id of the layer selected.
1267 	 * Every layer must make sure to select different
1268 	 * windows of others.
1269 	 */
1270 	u8 win_phys_id;
1271 };
1272 
1273 struct vop2_power_domain_data {
1274 	u16 id;
1275 	u16 parent_id;
1276 	/*
1277 	 * @module_id_mask: module id of which module this power domain is belongs to.
1278 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1279 	 */
1280 	u32 module_id_mask;
1281 };
1282 
1283 struct vop2_win_data {
1284 	char *name;
1285 	u8 phys_id;
1286 	enum vop2_layer_type type;
1287 	u8 win_sel_port_offset;
1288 	u8 layer_sel_win_id[VOP2_VP_MAX];
1289 	u8 axi_id;
1290 	u8 axi_uv_id;
1291 	u8 axi_yrgb_id;
1292 	u8 splice_win_id;
1293 	u8 hsu_filter_mode;
1294 	u8 hsd_filter_mode;
1295 	u8 vsu_filter_mode;
1296 	u8 vsd_filter_mode;
1297 	u8 hsd_pre_filter_mode;
1298 	u8 vsd_pre_filter_mode;
1299 	u8 scale_engine_num;
1300 	u8 source_win_id;
1301 	u8 possible_crtcs;
1302 	u16 pd_id;
1303 	u32 reg_offset;
1304 	u32 max_upscale_factor;
1305 	u32 max_downscale_factor;
1306 	u32 feature;
1307 	u32 supported_rotations;
1308 	bool splice_mode_right;
1309 };
1310 
1311 struct vop2_vp_data {
1312 	u32 feature;
1313 	u32 max_dclk;
1314 	u8 pre_scan_max_dly;
1315 	u8 layer_mix_dly;
1316 	u8 hdrvivid_dly;
1317 	u8 sdr2hdr_dly;
1318 	u8 hdr_mix_dly;
1319 	u8 win_dly;
1320 	u8 splice_vp_id;
1321 	u8 pixel_rate;
1322 	struct vop_rect max_output;
1323 	struct vop_urgency *urgency;
1324 };
1325 
1326 struct vop2_plane_table {
1327 	enum vop2_layer_phy_id plane_id;
1328 	enum vop2_layer_type plane_type;
1329 };
1330 
1331 struct vop2_vp_plane_mask {
1332 	u8 primary_plane_id; /* use this win to show logo */
1333 	u8 attached_layers_nr; /* number layers attach to this vp */
1334 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1335 	u32 plane_mask;
1336 	int cursor_plane_id;
1337 };
1338 
1339 struct vop2_dsc_data {
1340 	u8 id;
1341 	u8 max_slice_num;
1342 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1343 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1344 	u16 pd_id;
1345 	const char *dsc_txp_clk_src_name;
1346 	const char *dsc_txp_clk_name;
1347 	const char *dsc_pxl_clk_name;
1348 	const char *dsc_cds_clk_name;
1349 };
1350 
1351 struct dsc_error_info {
1352 	u32 dsc_error_val;
1353 	char dsc_error_info[50];
1354 };
1355 
1356 struct vop2_dump_regs {
1357 	u32 offset;
1358 	const char *name;
1359 	u32 state_base;
1360 	u32 state_mask;
1361 	u32 state_shift;
1362 	bool enable_state;
1363 	u32 size;
1364 };
1365 
1366 struct vop2_esmart_lb_map {
1367 	u8 lb_mode;
1368 	u8 lb_map_value;
1369 };
1370 
1371 struct vop2_data {
1372 	u32 version;
1373 	u32 esmart_lb_mode;
1374 	struct vop2_vp_data *vp_data;
1375 	struct vop2_win_data *win_data;
1376 	struct vop2_vp_plane_mask *plane_mask;
1377 	struct vop2_plane_table *plane_table;
1378 	struct vop2_power_domain_data *pd;
1379 	struct vop2_dsc_data *dsc;
1380 	struct dsc_error_info *dsc_error_ecw;
1381 	struct dsc_error_info *dsc_error_buffer_flow;
1382 	struct vop2_dump_regs *dump_regs;
1383 	const struct vop2_esmart_lb_map *esmart_lb_mode_map;
1384 	u8 *vp_primary_plane_order;
1385 	u8 *vp_default_primary_plane;
1386 	u8 nr_vps;
1387 	u8 nr_layers;
1388 	u8 nr_mixers;
1389 	u8 nr_gammas;
1390 	u8 nr_pd;
1391 	u8 nr_dscs;
1392 	u8 nr_dsc_ecw;
1393 	u8 nr_dsc_buffer_flow;
1394 	u8 esmart_lb_mode_num;
1395 	u32 reg_len;
1396 	u32 dump_regs_size;
1397 };
1398 
1399 struct vop2 {
1400 	u32 *regsbak;
1401 	void *regs;
1402 	void *grf;
1403 	void *vop_grf;
1404 	void *vo1_grf;
1405 	void *sys_pmu;
1406 	void *ioc_grf;
1407 	u32 reg_len;
1408 	u32 version;
1409 	u32 esmart_lb_mode;
1410 	bool global_init;
1411 	bool merge_irq;
1412 	const struct vop2_data *data;
1413 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1414 };
1415 
1416 static struct vop2 *rockchip_vop2;
1417 
1418 /* vop2_layer_phy_id */
1419 static const char *const vop2_layer_name_list[] = {
1420 	"Cluster0",
1421 	"Cluster1",
1422 	"Esmart0",
1423 	"Esmart1",
1424 	"Smart0",
1425 	"Smart1",
1426 	"Cluster2",
1427 	"Cluster3",
1428 	"Esmart2",
1429 	"Esmart3",
1430 };
1431 
1432 static inline const char *vop2_plane_id_to_string(unsigned long phy)
1433 {
1434 	if (phy == ROCKCHIP_VOP2_PHY_ID_INVALID)
1435 		return "INVALID";
1436 
1437 	if (WARN_ON(phy >= ARRAY_SIZE(vop2_layer_name_list)))
1438 		return NULL;
1439 
1440 	return vop2_layer_name_list[phy];
1441 }
1442 
1443 static inline bool is_vop3(struct vop2 *vop2)
1444 {
1445 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1446 		return false;
1447 	else
1448 		return true;
1449 }
1450 
1451 /*
1452  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1453  * avg_sd_factor:
1454  * bli_su_factor:
1455  * bic_su_factor:
1456  * = (src - 1) / (dst - 1) << 16;
1457  *
1458  * ygt2 enable: dst get one line from two line of the src
1459  * ygt4 enable: dst get one line from four line of the src.
1460  *
1461  */
1462 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1463 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1464 
1465 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1466 				(fac * (dst - 1) >> 12 < (src - 1))
1467 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1468 				(fac * (dst - 1) >> 16 < (src - 1))
1469 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1470 				(fac * (dst - 1) >> 16 < (src - 1))
1471 
1472 static uint16_t vop2_scale_factor(enum scale_mode mode,
1473 				  int32_t filter_mode,
1474 				  uint32_t src, uint32_t dst)
1475 {
1476 	uint32_t fac = 0;
1477 	int i = 0;
1478 
1479 	if (mode == SCALE_NONE)
1480 		return 0;
1481 
1482 	/*
1483 	 * A workaround to avoid zero div.
1484 	 */
1485 	if ((dst == 1) || (src == 1)) {
1486 		dst = dst + 1;
1487 		src = src + 1;
1488 	}
1489 
1490 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1491 		fac = VOP2_BILI_SCL_DN(src, dst);
1492 		for (i = 0; i < 100; i++) {
1493 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1494 				break;
1495 			fac -= 1;
1496 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1497 		}
1498 	} else {
1499 		fac = VOP2_COMMON_SCL(src, dst);
1500 		for (i = 0; i < 100; i++) {
1501 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1502 				break;
1503 			fac -= 1;
1504 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1505 		}
1506 	}
1507 
1508 	return fac;
1509 }
1510 
1511 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1512 {
1513 	if (is_hor)
1514 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1515 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1516 }
1517 
1518 static uint16_t vop3_scale_factor(enum scale_mode mode,
1519 				  uint32_t src, uint32_t dst, bool is_hor)
1520 {
1521 	uint32_t fac = 0;
1522 	int i = 0;
1523 
1524 	if (mode == SCALE_NONE)
1525 		return 0;
1526 
1527 	/*
1528 	 * A workaround to avoid zero div.
1529 	 */
1530 	if ((dst == 1) || (src == 1)) {
1531 		dst = dst + 1;
1532 		src = src + 1;
1533 	}
1534 
1535 	if (mode == SCALE_DOWN) {
1536 		fac = VOP2_BILI_SCL_DN(src, dst);
1537 		for (i = 0; i < 100; i++) {
1538 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1539 				break;
1540 			fac -= 1;
1541 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1542 		}
1543 	} else {
1544 		fac = VOP2_COMMON_SCL(src, dst);
1545 		for (i = 0; i < 100; i++) {
1546 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1547 				break;
1548 			fac -= 1;
1549 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1550 		}
1551 	}
1552 
1553 	return fac;
1554 }
1555 
1556 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1557 {
1558 	if (src < dst)
1559 		return SCALE_UP;
1560 	else if (src > dst)
1561 		return SCALE_DOWN;
1562 
1563 	return SCALE_NONE;
1564 }
1565 
1566 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1567 {
1568 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1569 }
1570 
1571 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1572 {
1573 	int i = 0;
1574 
1575 	for (i = 0; i < vop2->data->nr_layers; i++) {
1576 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1577 			return vop2->data->vp_primary_plane_order[i];
1578 	}
1579 
1580 	return vop2->data->vp_primary_plane_order[0];
1581 }
1582 
1583 static inline u16 scl_cal_scale(int src, int dst, int shift)
1584 {
1585 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1586 }
1587 
1588 static inline u16 scl_cal_scale2(int src, int dst)
1589 {
1590 	return ((src - 1) << 12) / (dst - 1);
1591 }
1592 
1593 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1594 {
1595 	writel(v, vop2->regs + offset);
1596 	vop2->regsbak[offset >> 2] = v;
1597 }
1598 
1599 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1600 {
1601 	return readl(vop2->regs + offset);
1602 }
1603 
1604 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1605 				   u32 mask, u32 shift, u32 v,
1606 				   bool write_mask)
1607 {
1608 	if (!mask)
1609 		return;
1610 
1611 	if (write_mask) {
1612 		v = ((v & mask) << shift) | (mask << (shift + 16));
1613 	} else {
1614 		u32 cached_val = vop2->regsbak[offset >> 2];
1615 
1616 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1617 		vop2->regsbak[offset >> 2] = v;
1618 	}
1619 
1620 	writel(v, vop2->regs + offset);
1621 }
1622 
1623 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1624 				   u32 mask, u32 shift, u32 v)
1625 {
1626 	u32 val = 0;
1627 
1628 	val = (v << shift) | (mask << (shift + 16));
1629 	writel(val, grf_base + offset);
1630 }
1631 
1632 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1633 				  u32 mask, u32 shift)
1634 {
1635 	return (readl(grf_base + offset) >> shift) & mask;
1636 }
1637 
1638 static bool is_yuv_output(u32 bus_format)
1639 {
1640 	switch (bus_format) {
1641 	case MEDIA_BUS_FMT_YUV8_1X24:
1642 	case MEDIA_BUS_FMT_YUV10_1X30:
1643 	case MEDIA_BUS_FMT_YUYV10_1X20:
1644 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1645 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1646 	case MEDIA_BUS_FMT_YUYV8_2X8:
1647 	case MEDIA_BUS_FMT_YVYU8_2X8:
1648 	case MEDIA_BUS_FMT_UYVY8_2X8:
1649 	case MEDIA_BUS_FMT_VYUY8_2X8:
1650 	case MEDIA_BUS_FMT_YUYV8_1X16:
1651 	case MEDIA_BUS_FMT_YVYU8_1X16:
1652 	case MEDIA_BUS_FMT_UYVY8_1X16:
1653 	case MEDIA_BUS_FMT_VYUY8_1X16:
1654 		return true;
1655 	default:
1656 		return false;
1657 	}
1658 }
1659 
1660 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding,
1661 						 enum drm_color_range color_range,
1662 						 int bit_depth)
1663 {
1664 	bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0;
1665 	enum vop_csc_format csc_mode = CSC_BT709L;
1666 
1667 
1668 	switch (color_encoding) {
1669 	case DRM_COLOR_YCBCR_BT601:
1670 		if (full_range)
1671 			csc_mode = CSC_BT601F;
1672 		else
1673 			csc_mode = CSC_BT601L;
1674 		break;
1675 
1676 	case DRM_COLOR_YCBCR_BT709:
1677 		if (full_range) {
1678 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F;
1679 			if (bit_depth != CSC_13BIT_DEPTH)
1680 				printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1681 		} else {
1682 			csc_mode = CSC_BT709L;
1683 		}
1684 		break;
1685 
1686 	case DRM_COLOR_YCBCR_BT2020:
1687 		if (full_range) {
1688 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F;
1689 			if (bit_depth != CSC_13BIT_DEPTH)
1690 				printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1691 		} else {
1692 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L;
1693 		}
1694 		break;
1695 
1696 	default:
1697 		printf("Unsuport color_encoding:%d\n", color_encoding);
1698 	}
1699 
1700 	return csc_mode;
1701 }
1702 
1703 static bool is_uv_swap(struct display_state *state)
1704 {
1705 	struct connector_state *conn_state = &state->conn_state;
1706 	u32 bus_format = conn_state->bus_format;
1707 	u32 output_mode = conn_state->output_mode;
1708 	u32 output_type = conn_state->type;
1709 
1710 	/*
1711 	 * FIXME:
1712 	 *
1713 	 * There is no media type for YUV444 output,
1714 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1715 	 * yuv format.
1716 	 *
1717 	 * From H/W testing, YUV444 mode need a rb swap except eDP.
1718 	 */
1719 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1720 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1721 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1722 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1723 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1724 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1725 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1726 	     output_mode == ROCKCHIP_OUT_MODE_P888) &&
1727 	     !(output_type == DRM_MODE_CONNECTOR_eDP)))
1728 		return true;
1729 	else
1730 		return false;
1731 }
1732 
1733 static bool is_rb_swap(struct display_state *state)
1734 {
1735 	struct connector_state *conn_state = &state->conn_state;
1736 	u32 bus_format = conn_state->bus_format;
1737 
1738 	/*
1739 	 * The default component order of serial rgb3x8 formats
1740 	 * is BGR. So it is needed to enable RB swap.
1741 	 */
1742 	if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 ||
1743 	    bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8)
1744 		return true;
1745 	else
1746 		return false;
1747 }
1748 
1749 static bool is_yc_swap(u32 bus_format)
1750 {
1751 	switch (bus_format) {
1752 	case MEDIA_BUS_FMT_YUYV8_1X16:
1753 	case MEDIA_BUS_FMT_YVYU8_1X16:
1754 	case MEDIA_BUS_FMT_YUYV8_2X8:
1755 	case MEDIA_BUS_FMT_YVYU8_2X8:
1756 		return true;
1757 	default:
1758 		return false;
1759 	}
1760 }
1761 
1762 static inline bool is_hot_plug_devices(int output_type)
1763 {
1764 	switch (output_type) {
1765 	case DRM_MODE_CONNECTOR_HDMIA:
1766 	case DRM_MODE_CONNECTOR_HDMIB:
1767 	case DRM_MODE_CONNECTOR_TV:
1768 	case DRM_MODE_CONNECTOR_DisplayPort:
1769 	case DRM_MODE_CONNECTOR_VGA:
1770 	case DRM_MODE_CONNECTOR_Unknown:
1771 		return true;
1772 	default:
1773 		return false;
1774 	}
1775 }
1776 
1777 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1778 {
1779 	int i = 0;
1780 
1781 	for (i = 0; i < vop2->data->nr_layers; i++) {
1782 		if (vop2->data->win_data[i].phys_id == phys_id)
1783 			return &vop2->data->win_data[i];
1784 	}
1785 
1786 	return NULL;
1787 }
1788 
1789 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1790 {
1791 	int i = 0;
1792 
1793 	for (i = 0; i < vop2->data->nr_pd; i++) {
1794 		if (vop2->data->pd[i].id == pd_id)
1795 			return &vop2->data->pd[i];
1796 	}
1797 
1798 	return NULL;
1799 }
1800 
1801 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1802 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1803 {
1804 	u32 vp_offset = crtc_id * 0x100;
1805 	int i;
1806 
1807 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1808 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1809 			crtc_id, false);
1810 
1811 	for (i = 0; i < lut_len; i++)
1812 		writel(lut_val[i], lut_regs + i);
1813 
1814 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1815 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1816 }
1817 
1818 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1819 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1820 {
1821 	u32 vp_offset = crtc_id * 0x100;
1822 	int i;
1823 
1824 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1825 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1826 			crtc_id, false);
1827 
1828 	for (i = 0; i < lut_len; i++)
1829 		writel(lut_val[i], lut_regs + i);
1830 
1831 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1832 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1833 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1834 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1835 }
1836 
1837 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1838 					struct display_state *state)
1839 {
1840 	struct connector_state *conn_state = &state->conn_state;
1841 	struct crtc_state *cstate = &state->crtc_state;
1842 	struct resource gamma_res;
1843 	fdt_size_t lut_size;
1844 	int i, lut_len, ret = 0;
1845 	u32 *lut_regs;
1846 	u32 r, g, b;
1847 	struct base2_disp_info *disp_info = conn_state->disp_info;
1848 	static int gamma_lut_en_num = 1;
1849 
1850 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1851 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1852 		return 0;
1853 	}
1854 
1855 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1856 	if (ret)
1857 		printf("failed to get gamma lut res\n");
1858 	lut_regs = (u32 *)gamma_res.start;
1859 	lut_size = gamma_res.end - gamma_res.start + 1;
1860 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1861 		printf("failed to get gamma lut register\n");
1862 		return 0;
1863 	}
1864 	lut_len = lut_size / 4;
1865 	if (lut_len != 256 && lut_len != 1024) {
1866 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1867 		return 0;
1868 	}
1869 
1870 	if (!cstate->lut_val) {
1871 		if (!disp_info)
1872 			return 0;
1873 
1874 		if (!disp_info->gamma_lut_data.size)
1875 			return 0;
1876 
1877 		cstate->lut_val = (u32 *)calloc(1, lut_size);
1878 		for (i = 0; i < lut_len; i++) {
1879 			r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1880 			g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1881 			b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1882 
1883 			cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1884 		}
1885 	}
1886 
1887 	if (vop2->version == VOP_VERSION_RK3568) {
1888 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1889 				     cstate->lut_val, lut_len);
1890 		gamma_lut_en_num++;
1891 	} else {
1892 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1893 				     cstate->lut_val, lut_len);
1894 		if (cstate->splice_mode) {
1895 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs,
1896 					     cstate->lut_val, lut_len);
1897 			gamma_lut_en_num++;
1898 		}
1899 		gamma_lut_en_num++;
1900 	}
1901 
1902 	free(cstate->lut_val);
1903 
1904 	return 0;
1905 }
1906 
1907 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1908 					struct display_state *state)
1909 {
1910 	struct connector_state *conn_state = &state->conn_state;
1911 	struct crtc_state *cstate = &state->crtc_state;
1912 	int i, cubic_lut_len;
1913 	u32 vp_offset = cstate->crtc_id * 0x100;
1914 	struct base2_disp_info *disp_info = conn_state->disp_info;
1915 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1916 	u32 *cubic_lut_addr;
1917 
1918 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1919 		return 0;
1920 
1921 	if (!disp_info->cubic_lut_data.size)
1922 		return 0;
1923 
1924 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1925 	cubic_lut_len = disp_info->cubic_lut_data.size;
1926 
1927 	for (i = 0; i < cubic_lut_len / 2; i++) {
1928 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1929 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1930 					((lut->lblue[2 * i] & 0xff) << 24);
1931 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1932 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1933 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1934 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1935 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1936 		*cubic_lut_addr++ = 0;
1937 	}
1938 
1939 	if (cubic_lut_len % 2) {
1940 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1941 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1942 					((lut->lblue[2 * i] & 0xff) << 24);
1943 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1944 		*cubic_lut_addr++ = 0;
1945 		*cubic_lut_addr = 0;
1946 	}
1947 
1948 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1949 		    get_cubic_lut_buffer(cstate->crtc_id));
1950 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1951 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1952 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1953 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1954 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1955 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1956 
1957 	return 0;
1958 }
1959 
1960 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1961 				 struct bcsh_state *bcsh_state, int crtc_id)
1962 {
1963 	struct crtc_state *cstate = &state->crtc_state;
1964 	u32 vp_offset = crtc_id * 0x100;
1965 
1966 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1967 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1968 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1969 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1970 
1971 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1972 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1973 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1974 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1975 
1976 	if (!cstate->bcsh_en) {
1977 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1978 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1979 		return;
1980 	}
1981 
1982 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1983 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1984 			bcsh_state->brightness, false);
1985 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1986 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1987 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1988 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1989 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1990 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1991 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1992 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1993 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1994 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1995 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1996 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1997 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1998 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1999 }
2000 
2001 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
2002 {
2003 	struct connector_state *conn_state = &state->conn_state;
2004 	struct base_bcsh_info *bcsh_info;
2005 	struct crtc_state *cstate = &state->crtc_state;
2006 	struct bcsh_state bcsh_state;
2007 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
2008 
2009 	if (!conn_state->disp_info)
2010 		return;
2011 	bcsh_info = &conn_state->disp_info->bcsh_info;
2012 	if (!bcsh_info)
2013 		return;
2014 
2015 	if (bcsh_info->brightness != 50 ||
2016 	    bcsh_info->contrast != 50 ||
2017 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
2018 		cstate->bcsh_en = true;
2019 
2020 	if (cstate->bcsh_en) {
2021 		if (!cstate->yuv_overlay)
2022 			cstate->post_r2y_en = 1;
2023 		if (!is_yuv_output(conn_state->bus_format))
2024 			cstate->post_y2r_en = 1;
2025 	} else {
2026 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2027 			cstate->post_r2y_en = 1;
2028 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2029 			cstate->post_y2r_en = 1;
2030 	}
2031 
2032 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2033 						      conn_state->color_range,
2034 						      CSC_10BIT_DEPTH);
2035 
2036 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
2037 		brightness = interpolate(0, -128, 100, 127,
2038 					 bcsh_info->brightness);
2039 	else
2040 		brightness = interpolate(0, -32, 100, 31,
2041 					 bcsh_info->brightness);
2042 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
2043 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
2044 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
2045 
2046 
2047 	/*
2048 	 *  a:[-30~0):
2049 	 *    sin_hue = 0x100 - sin(a)*256;
2050 	 *    cos_hue = cos(a)*256;
2051 	 *  a:[0~30]
2052 	 *    sin_hue = sin(a)*256;
2053 	 *    cos_hue = cos(a)*256;
2054 	 */
2055 	sin_hue = fixp_sin32(hue) >> 23;
2056 	cos_hue = fixp_cos32(hue) >> 23;
2057 
2058 	bcsh_state.brightness = brightness;
2059 	bcsh_state.contrast = contrast;
2060 	bcsh_state.saturation = saturation;
2061 	bcsh_state.sin_hue = sin_hue;
2062 	bcsh_state.cos_hue = cos_hue;
2063 
2064 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
2065 	if (cstate->splice_mode)
2066 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
2067 }
2068 
2069 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
2070 {
2071 	struct connector_state *conn_state = &state->conn_state;
2072 	struct drm_display_mode *mode = &conn_state->mode;
2073 	struct crtc_state *cstate = &state->crtc_state;
2074 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
2075 	u16 hdisplay = mode->crtc_hdisplay;
2076 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2077 
2078 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
2079 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
2080 	bg_dly -= bg_ovl_dly;
2081 
2082 	/*
2083 	 * splice mode: hdisplay must roundup as 4 pixel,
2084 	 * no splice mode: hdisplay must roundup as 2 pixel.
2085 	 */
2086 	if (cstate->splice_mode)
2087 		pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1;
2088 	else
2089 		pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2090 
2091 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
2092 		hsync_len = 8;
2093 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
2094 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
2095 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2096 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2097 }
2098 
2099 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
2100 {
2101 	struct connector_state *conn_state = &state->conn_state;
2102 	struct drm_display_mode *mode = &conn_state->mode;
2103 	struct crtc_state *cstate = &state->crtc_state;
2104 	struct vop2_win_data *win_data;
2105 	u32 bg_dly, pre_scan_dly;
2106 	u16 hdisplay = mode->crtc_hdisplay;
2107 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2108 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
2109 	u8 win_id;
2110 
2111 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
2112 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
2113 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
2114 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
2115 
2116 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
2117 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
2118 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
2119 	/* hdisplay must roundup as 2 pixel */
2120 	pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2121 	/**
2122 	 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will
2123 	 * lead to first line data be zero.
2124 	 */
2125 	pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len);
2126 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
2127 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2128 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2129 }
2130 
2131 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
2132 {
2133 	struct connector_state *conn_state = &state->conn_state;
2134 	struct drm_display_mode *mode = &conn_state->mode;
2135 	struct crtc_state *cstate = &state->crtc_state;
2136 	u32 vp_offset = (cstate->crtc_id * 0x100);
2137 	u16 vtotal = mode->crtc_vtotal;
2138 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2139 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2140 	u16 hdisplay = mode->crtc_hdisplay;
2141 	u16 vdisplay = mode->crtc_vdisplay;
2142 	u16 hsize =
2143 	    hdisplay * (conn_state->overscan.left_margin +
2144 			conn_state->overscan.right_margin) / 200;
2145 	u16 vsize =
2146 	    vdisplay * (conn_state->overscan.top_margin +
2147 			conn_state->overscan.bottom_margin) / 200;
2148 	u16 hact_end, vact_end;
2149 	u32 val;
2150 
2151 	hsize = round_down(hsize, 2);
2152 	vsize = round_down(vsize, 2);
2153 
2154 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
2155 	hact_end = hact_st + hsize;
2156 	val = hact_st << 16;
2157 	val |= hact_end;
2158 
2159 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
2160 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
2161 	vact_end = vact_st + vsize;
2162 	val = vact_st << 16;
2163 	val |= vact_end;
2164 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
2165 	val = scl_cal_scale2(vdisplay, vsize) << 16;
2166 	val |= scl_cal_scale2(hdisplay, hsize);
2167 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
2168 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
2169 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
2170 	vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
2171 			RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT,
2172 			POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
2173 			POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false);
2174 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2175 		u16 vact_st_f1 = vtotal + vact_st + 1;
2176 		u16 vact_end_f1 = vact_st_f1 + vsize;
2177 
2178 		val = vact_st_f1 << 16 | vact_end_f1;
2179 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
2180 	}
2181 
2182 	if (is_vop3(vop2)) {
2183 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
2184 	} else {
2185 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
2186 		if (cstate->splice_mode)
2187 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
2188 	}
2189 }
2190 
2191 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
2192 {
2193 	struct connector_state *conn_state = &state->conn_state;
2194 	struct crtc_state *cstate = &state->crtc_state;
2195 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2196 	struct drm_display_mode *mode = &conn_state->mode;
2197 	u32 vp_offset = (cstate->crtc_id * 0x100);
2198 	s16 *lut_y;
2199 	s16 *lut_h;
2200 	s16 *lut_s;
2201 	u32 value;
2202 	int i;
2203 
2204 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2205 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2206 	if (!acm->acm_enable) {
2207 		writel(0, vop2->regs + RK3528_ACM_CTRL);
2208 		return;
2209 	}
2210 
2211 	printf("post acm enable\n");
2212 
2213 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
2214 
2215 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
2216 		((mode->vdisplay & 0xfff) << 20);
2217 	writel(value, vop2->regs + RK3528_ACM_CTRL);
2218 
2219 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
2220 		((acm->s_gain << 20) & 0x3ff00000);
2221 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
2222 
2223 	lut_y = &acm->gain_lut_hy[0];
2224 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
2225 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
2226 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
2227 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2228 			((lut_s[i] << 16) & 0xff0000);
2229 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
2230 	}
2231 
2232 	lut_y = &acm->gain_lut_hs[0];
2233 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
2234 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2235 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2236 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2237 			((lut_s[i] << 16) & 0xff0000);
2238 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2239 	}
2240 
2241 	lut_y = &acm->delta_lut_h[0];
2242 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2243 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2244 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2245 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2246 			((lut_s[i] << 20) & 0x3ff00000);
2247 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2248 	}
2249 
2250 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2251 }
2252 
2253 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2254 {
2255 	struct connector_state *conn_state = &state->conn_state;
2256 	struct crtc_state *cstate = &state->crtc_state;
2257 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2258 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2259 	struct post_csc_coef csc_coef;
2260 	bool is_input_yuv = false;
2261 	bool is_output_yuv = false;
2262 	bool post_r2y_en = false;
2263 	bool post_csc_en = false;
2264 	u32 vp_offset = (cstate->crtc_id * 0x100);
2265 	u32 value;
2266 	int range_type;
2267 
2268 	printf("post csc enable\n");
2269 
2270 	if (acm->acm_enable) {
2271 		if (!cstate->yuv_overlay)
2272 			post_r2y_en = true;
2273 
2274 		/* do y2r in csc module */
2275 		if (!is_yuv_output(conn_state->bus_format))
2276 			post_csc_en = true;
2277 	} else {
2278 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2279 			post_r2y_en = true;
2280 
2281 		/* do y2r in csc module */
2282 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2283 			post_csc_en = true;
2284 	}
2285 
2286 	if (csc->csc_enable)
2287 		post_csc_en = true;
2288 
2289 	if (cstate->yuv_overlay || post_r2y_en)
2290 		is_input_yuv = true;
2291 
2292 	if (is_yuv_output(conn_state->bus_format))
2293 		is_output_yuv = true;
2294 
2295 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2296 						      conn_state->color_range,
2297 						      CSC_13BIT_DEPTH);
2298 
2299 	if (post_csc_en) {
2300 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2301 				       is_output_yuv);
2302 
2303 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2304 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2305 				csc_coef.csc_coef00, false);
2306 		value = csc_coef.csc_coef01 & 0xffff;
2307 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2308 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2309 		value = csc_coef.csc_coef10 & 0xffff;
2310 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2311 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2312 		value = csc_coef.csc_coef12 & 0xffff;
2313 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2314 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2315 		value = csc_coef.csc_coef21 & 0xffff;
2316 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2317 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2318 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2319 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2320 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2321 
2322 		range_type = csc_coef.range_type ? 0 : 1;
2323 		range_type <<= is_input_yuv ? 0 : 1;
2324 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2325 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2326 	}
2327 
2328 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2329 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2330 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2331 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2332 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2333 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2334 }
2335 
2336 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2337 {
2338 	struct connector_state *conn_state = &state->conn_state;
2339 	struct base2_disp_info *disp_info = conn_state->disp_info;
2340 	const char *enable_flag;
2341 	if (!disp_info) {
2342 		printf("disp_info is empty\n");
2343 		return;
2344 	}
2345 
2346 	enable_flag = (const char *)&disp_info->cacm_header;
2347 	if (strncasecmp(enable_flag, "CACM", 4)) {
2348 		printf("acm and csc is not support\n");
2349 		return;
2350 	}
2351 
2352 	vop3_post_acm_config(state, vop2);
2353 	vop3_post_csc_config(state, vop2);
2354 }
2355 
2356 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2,
2357 					    struct vop2_power_domain_data *pd_data)
2358 {
2359 	int val = 0;
2360 	bool is_bisr_en, is_otp_bisr_en;
2361 
2362 	if (pd_data->id == VOP2_PD_CLUSTER) {
2363 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2364 					    EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2365 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2366 						EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2367 		if (is_bisr_en && is_otp_bisr_en)
2368 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2369 						  val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1),
2370 						  50 * 1000);
2371 		else
2372 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2373 						  val, !((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1),
2374 						  50 * 1000);
2375 	} else {
2376 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2377 					    EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2378 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2379 						EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2380 		if (is_bisr_en && is_otp_bisr_en)
2381 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2382 						  val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1),
2383 						  50 * 1000);
2384 		else
2385 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2386 						  val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1),
2387 						  50 * 1000);
2388 	}
2389 }
2390 
2391 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2392 {
2393 	int ret = 0;
2394 
2395 	if (pd_data->id == VOP2_PD_CLUSTER)
2396 		vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK,
2397 				RK3576_CLUSTER_PD_EN_SHIFT, 0, true);
2398 	else
2399 		vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK,
2400 				RK3576_ESMART_PD_EN_SHIFT, 0, true);
2401 	ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data);
2402 	if (ret) {
2403 		printf("wait vop2 power domain timeout\n");
2404 		return ret;
2405 	}
2406 
2407 	return 0;
2408 }
2409 
2410 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2,
2411 					    struct vop2_power_domain_data *pd_data)
2412 {
2413 	int val = 0;
2414 	int shift = 0;
2415 	int shift_factor = 0;
2416 	bool is_bisr_en = false;
2417 
2418 	/*
2419 	 * The order of pd status bits in BISR_STS register
2420 	 * is different from that in VOP SYS_STS register.
2421 	 */
2422 	if (pd_data->id == VOP2_PD_DSC_8K ||
2423 	    pd_data->id == VOP2_PD_DSC_4K ||
2424 	    pd_data->id == VOP2_PD_ESMART)
2425 		shift_factor = 1;
2426 
2427 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2428 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2429 	if (is_bisr_en) {
2430 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2431 
2432 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2433 					  ((val >> shift) & 0x1), 50 * 1000);
2434 	} else {
2435 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2436 
2437 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2438 					  !((val >> shift) & 0x1), 50 * 1000);
2439 	}
2440 }
2441 
2442 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2443 {
2444 	int ret = 0;
2445 
2446 	vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK,
2447 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false);
2448 	ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data);
2449 	if (ret) {
2450 		printf("wait vop2 power domain timeout\n");
2451 		return ret;
2452 	}
2453 
2454 	return 0;
2455 }
2456 
2457 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2458 {
2459 	struct vop2_power_domain_data *pd_data;
2460 	int ret = 0;
2461 
2462 	if (!pd_id)
2463 		return 0;
2464 
2465 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2466 	if (!pd_data) {
2467 		printf("can't find pd_data by id\n");
2468 		return -EINVAL;
2469 	}
2470 
2471 	if (pd_data->parent_id) {
2472 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2473 		if (ret) {
2474 			printf("can't open parent power domain\n");
2475 			return -EINVAL;
2476 		}
2477 	}
2478 
2479 	/*
2480 	 * Read VOP internal power domain on/off status.
2481 	 * We should query BISR_STS register in PMU for
2482 	 * power up/down status when memory repair is enabled.
2483 	 * Return value: 1 for power on, 0 for power off;
2484 	 */
2485 	if (vop2->version == VOP_VERSION_RK3576)
2486 		ret = rk3576_vop2_power_domain_on(vop2, pd_data);
2487 	else
2488 		ret = rk3588_vop2_power_domain_on(vop2, pd_data);
2489 
2490 	return ret;
2491 }
2492 
2493 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2494 {
2495 	u32 *base = vop2->regs;
2496 	int i = 0;
2497 
2498 	/*
2499 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2500 	 */
2501 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2502 		vop2->regsbak[i] = base[i];
2503 }
2504 
2505 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2506 {
2507 	struct vop2_win_data *win_data;
2508 	int layer_phy_id = 0;
2509 	int i, j;
2510 	u32 ovl_port_offset = 0;
2511 	u32 layer_nr = 0;
2512 	u8 shift = 0;
2513 
2514 	/* layer sel win id */
2515 	for (i = 0; i < vop2->data->nr_vps; i++) {
2516 		shift = 0;
2517 		ovl_port_offset = 0x100 * i;
2518 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2519 		for (j = 0; j < layer_nr; j++) {
2520 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2521 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2522 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2523 					shift, win_data->layer_sel_win_id[i], false);
2524 			shift += 4;
2525 		}
2526 	}
2527 
2528 	if (vop2->version != VOP_VERSION_RK3576) {
2529 		/* win sel port */
2530 		for (i = 0; i < vop2->data->nr_vps; i++) {
2531 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2532 			for (j = 0; j < layer_nr; j++) {
2533 				if (!vop2->vp_plane_mask[i].attached_layers[j])
2534 					continue;
2535 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2536 				win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2537 				shift = win_data->win_sel_port_offset * 2;
2538 				vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL,
2539 						LAYER_SEL_PORT_MASK, shift, i, false);
2540 			}
2541 		}
2542 	}
2543 }
2544 
2545 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2546 {
2547 	struct crtc_state *cstate = &state->crtc_state;
2548 	struct vop2_win_data *win_data;
2549 	int layer_phy_id = 0;
2550 	int total_used_layer = 0;
2551 	int port_mux = 0;
2552 	int i, j;
2553 	u32 layer_nr = 0;
2554 	u8 shift = 0;
2555 
2556 	/* layer sel win id */
2557 	for (i = 0; i < vop2->data->nr_vps; i++) {
2558 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2559 		for (j = 0; j < layer_nr; j++) {
2560 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2561 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2562 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2563 					shift, win_data->layer_sel_win_id[i], false);
2564 			shift += 4;
2565 		}
2566 	}
2567 
2568 	/* win sel port */
2569 	for (i = 0; i < vop2->data->nr_vps; i++) {
2570 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2571 		for (j = 0; j < layer_nr; j++) {
2572 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2573 				continue;
2574 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2575 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2576 			shift = win_data->win_sel_port_offset * 2;
2577 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2578 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2579 		}
2580 	}
2581 
2582 	/**
2583 	 * port mux config
2584 	 */
2585 	for (i = 0; i < vop2->data->nr_vps; i++) {
2586 		shift = i * 4;
2587 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2588 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2589 			port_mux = total_used_layer - 1;
2590 		} else {
2591 			port_mux = 8;
2592 		}
2593 
2594 		if (i == vop2->data->nr_vps - 1)
2595 			port_mux = vop2->data->nr_mixers;
2596 
2597 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2598 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2599 				PORT_MUX_SHIFT + shift, port_mux, false);
2600 	}
2601 }
2602 
2603 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2604 {
2605 	if (!is_vop3(vop2))
2606 		return false;
2607 
2608 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2609 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2610 		return true;
2611 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2612 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2613 		return true;
2614 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2615 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2616 		return true;
2617 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE &&
2618 		 win->phys_id == ROCKCHIP_VOP2_ESMART3)
2619 		return true;
2620 	else
2621 		return false;
2622 }
2623 
2624 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2625 {
2626 	struct vop2_win_data *win_data;
2627 	int i;
2628 	u8 scale_engine_num = 0;
2629 
2630 	/* store plane mask for vop2_fixup_dts */
2631 	for (i = 0; i < vop2->data->nr_layers; i++) {
2632 		win_data = &vop2->data->win_data[i];
2633 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2634 			continue;
2635 
2636 		win_data->scale_engine_num = scale_engine_num++;
2637 	}
2638 }
2639 
2640 static int vop3_get_esmart_lb_mode(struct vop2 *vop2)
2641 {
2642 	const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map;
2643 	int i;
2644 
2645 	if (!esmart_lb_mode_map)
2646 		return vop2->esmart_lb_mode;
2647 
2648 	for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) {
2649 		if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode)
2650 			return esmart_lb_mode_map->lb_map_value;
2651 		esmart_lb_mode_map++;
2652 	}
2653 
2654 	if (i == vop2->data->esmart_lb_mode_num)
2655 		printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode);
2656 
2657 	return vop2->data->esmart_lb_mode_map[0].lb_map_value;
2658 }
2659 
2660 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2661 {
2662 	struct crtc_state *cstate = &state->crtc_state;
2663 	struct vop2_vp_plane_mask *plane_mask;
2664 	int active_vp_num = 0;
2665 	int layer_phy_id = 0;
2666 	int i, j;
2667 	int ret;
2668 	u32 layer_nr = 0;
2669 
2670 	if (vop2->global_init)
2671 		return;
2672 
2673 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2674 	if (soc_is_rk3566())
2675 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2676 				OTP_WIN_EN_SHIFT, 1, false);
2677 
2678 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2679 		u32 plane_mask;
2680 		int primary_plane_id;
2681 
2682 		for (i = 0; i < vop2->data->nr_vps; i++) {
2683 			plane_mask = cstate->crtc->vps[i].plane_mask;
2684 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2685 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2686 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2687 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2688 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2689 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2690 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2691 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2692 
2693 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2694 			for (j = 0; j < layer_nr; j++) {
2695 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2696 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2697 			}
2698 		}
2699 	} else {/* need soft assign plane mask */
2700 		printf("Assign plane mask automatically\n");
2701 		if (vop2->version == VOP_VERSION_RK3576) {
2702 			for (i = 0; i < vop2->data->nr_vps; i++) {
2703 				if (cstate->crtc->vps[i].enable) {
2704 					vop2->vp_plane_mask[i].attached_layers_nr = 1;
2705 					vop2->vp_plane_mask[i].primary_plane_id =
2706 						vop2->data->vp_default_primary_plane[i];
2707 					vop2->vp_plane_mask[i].attached_layers[0] =
2708 						vop2->data->vp_default_primary_plane[i];
2709 					vop2->vp_plane_mask[i].plane_mask |=
2710 						BIT(vop2->data->vp_default_primary_plane[i]);
2711 					active_vp_num++;
2712 				}
2713 			}
2714 			printf("VOP have %d active VP\n", active_vp_num);
2715 		} else {
2716 			/* find the first unplug devices and set it as main display */
2717 			int main_vp_index = -1;
2718 
2719 			for (i = 0; i < vop2->data->nr_vps; i++) {
2720 				if (cstate->crtc->vps[i].enable)
2721 					active_vp_num++;
2722 			}
2723 			printf("VOP have %d active VP\n", active_vp_num);
2724 
2725 			if (soc_is_rk3566() && active_vp_num > 2)
2726 				printf("ERROR: rk3566 only support 2 display output!!\n");
2727 			plane_mask = vop2->data->plane_mask;
2728 			plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2729 			/*
2730 			 * For rk3528, one display policy for hdmi store in plane_mask[0], and
2731 			 * the other for cvbs store in plane_mask[2].
2732 			 */
2733 			if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2734 			    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2735 				plane_mask += 2 * VOP2_VP_MAX;
2736 
2737 			if (vop2->version == VOP_VERSION_RK3528) {
2738 				/*
2739 				 * For rk3528, the plane mask of vp is limited, only esmart2 can
2740 				 * be selected by both vp0 and vp1.
2741 				 */
2742 				j = 0;
2743 			} else {
2744 				for (i = 0; i < vop2->data->nr_vps; i++) {
2745 					if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2746 						/* the first store main display plane mask */
2747 						vop2->vp_plane_mask[i] = plane_mask[0];
2748 						main_vp_index = i;
2749 						break;
2750 					}
2751 				}
2752 
2753 				/* if no find unplug devices, use vp0 as main display */
2754 				if (main_vp_index < 0) {
2755 					main_vp_index = 0;
2756 					vop2->vp_plane_mask[0] = plane_mask[0];
2757 				}
2758 
2759 				/* plane_mask[0] store main display, so we from plane_mask[1] */
2760 				j = 1;
2761 			}
2762 
2763 			/* init other display except main display */
2764 			for (i = 0; i < vop2->data->nr_vps; i++) {
2765 				/* main display or no connect devices */
2766 				if (i == main_vp_index || !cstate->crtc->vps[i].enable)
2767 					continue;
2768 				vop2->vp_plane_mask[i] = plane_mask[j++];
2769 			}
2770 		}
2771 		/* store plane mask for vop2_fixup_dts */
2772 		for (i = 0; i < vop2->data->nr_vps; i++) {
2773 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2774 			for (j = 0; j < layer_nr; j++) {
2775 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2776 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2777 			}
2778 		}
2779 	}
2780 
2781 	if (vop2->version == VOP_VERSION_RK3588)
2782 		rk3588_vop2_regsbak(vop2);
2783 	else
2784 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2785 
2786 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2787 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2788 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2789 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2790 
2791 	for (i = 0; i < vop2->data->nr_vps; i++) {
2792 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2793 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2794 			printf("%s ",
2795 			       vop2_plane_id_to_string(vop2->vp_plane_mask[i].attached_layers[j]));
2796 		printf("], primary plane: %s\n",
2797 		       vop2_plane_id_to_string(vop2->vp_plane_mask[i].primary_plane_id));
2798 	}
2799 
2800 	if (is_vop3(vop2))
2801 		vop3_overlay_init(vop2, state);
2802 	else
2803 		vop2_overlay_init(vop2, state);
2804 
2805 	if (is_vop3(vop2)) {
2806 		/*
2807 		 * you can rewrite at dts vop node:
2808 		 *
2809 		 * VOP3_ESMART_8K_MODE = 0,
2810 		 * VOP3_ESMART_4K_4K_MODE = 1,
2811 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2812 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2813 		 *
2814 		 * &vop {
2815 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2816 		 * };
2817 		 */
2818 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2819 		if (ret < 0)
2820 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2821 		if (vop2->version == VOP_VERSION_RK3576)
2822 			vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL,
2823 					RK3576_ESMART_LB_MODE_SEL_MASK,
2824 					RK3576_ESMART_LB_MODE_SEL_SHIFT,
2825 					vop3_get_esmart_lb_mode(vop2), true);
2826 		else
2827 			vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
2828 					ESMART_LB_MODE_SEL_MASK,
2829 					ESMART_LB_MODE_SEL_SHIFT,
2830 					vop3_get_esmart_lb_mode(vop2), false);
2831 
2832 		vop3_init_esmart_scale_engine(vop2);
2833 
2834 		if (vop2->version == VOP_VERSION_RK3576)
2835 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
2836 					RK3576_DSP_VS_T_SEL_SHIFT, 0, true);
2837 		else
2838 			vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2839 					DSP_VS_T_SEL_SHIFT, 0, false);
2840 
2841 		/*
2842 		 * This is a workaround for RK3528/RK3562/RK3576:
2843 		 *
2844 		 * The aclk pre auto gating function may disable the aclk
2845 		 * in some unexpected cases, which detected by hardware
2846 		 * automatically.
2847 		 *
2848 		 * For example, if the above function is enabled, the post
2849 		 * scale function will be affected, resulting in abnormal
2850 		 * display.
2851 		 */
2852 		if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 ||
2853 		    vop2->version == VOP_VERSION_RK3576)
2854 			vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
2855 					ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false);
2856 	}
2857 
2858 	if (vop2->version == VOP_VERSION_RK3568)
2859 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2860 
2861 	if (vop2->version == VOP_VERSION_RK3576) {
2862 		vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq");
2863 
2864 		/* Default use rkiommu 1.0 for axi0 */
2865 		vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true);
2866 
2867 		/* Init frc2.0 config */
2868 		vop2_writel(vop2, 0xca0, 0xc8);
2869 		vop2_writel(vop2, 0xca4, 0x01000100);
2870 		vop2_writel(vop2, 0xca8, 0x03ff0100);
2871 		vop2_writel(vop2, 0xda0, 0xc8);
2872 		vop2_writel(vop2, 0xda4, 0x01000100);
2873 		vop2_writel(vop2, 0xda8, 0x03ff0100);
2874 
2875 		if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true)
2876 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
2877 					VP_INTR_MERGE_EN_SHIFT, 1, true);
2878 
2879 		/* Set reg done every field for interlace */
2880 		vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK,
2881 				INTERLACE_FRM_REG_DONE_SHIFT, 0, false);
2882 	}
2883 
2884 	vop2->global_init = true;
2885 }
2886 
2887 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state)
2888 {
2889 	struct crtc_state *cstate = &state->crtc_state;
2890 	const struct vop2_data *vop2_data = vop2->data;
2891 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
2892 	struct resource sharp_regs;
2893 	u32 *sharp_reg_base;
2894 	int ret;
2895 
2896 	if (!(vp_data->feature & VOP_FEATURE_POST_SHARP))
2897 		return;
2898 
2899 	ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs);
2900 	if (ret) {
2901 		printf("failed to get sharp regs\n");
2902 		return;
2903 	}
2904 	sharp_reg_base = (u32 *)sharp_regs.start;
2905 
2906 	/*
2907 	 * After vop initialization, keep sw_sharp_enable always on.
2908 	 * Only enable/disable sharp submodule to avoid black screen.
2909 	 */
2910 	writel(0x1, sharp_reg_base);
2911 }
2912 
2913 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state)
2914 {
2915 	struct crtc_state *cstate = &state->crtc_state;
2916 	const struct vop2_data *vop2_data = vop2->data;
2917 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
2918 	struct resource acm_regs;
2919 	u32 *acm_reg_base;
2920 	u32 vp_offset = (cstate->crtc_id * 0x100);
2921 	int ret;
2922 
2923 	if (!(vp_data->feature & VOP_FEATURE_POST_ACM))
2924 		return;
2925 
2926 	ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs);
2927 	if (ret) {
2928 		printf("failed to get acm regs\n");
2929 		return;
2930 	}
2931 	acm_reg_base = (u32 *)acm_regs.start;
2932 
2933 	/*
2934 	 * Black screen is displayed when acm bypass switched
2935 	 * between enable and disable. Therefore, disable acm
2936 	 * bypass by default after system boot.
2937 	 */
2938 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2939 			POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2940 
2941 	writel(0, acm_reg_base + 0);
2942 }
2943 
2944 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state,
2945 					  struct device_node *dsp_lut_node)
2946 {
2947 	struct crtc_state *cstate = &state->crtc_state;
2948 	struct resource gamma_res;
2949 	fdt_size_t lut_size;
2950 	u32 *lut_regs;
2951 	u32 *lut;
2952 	u32 r, g, b;
2953 	int lut_len;
2954 	int length;
2955 	int i, j;
2956 	int ret = 0;
2957 
2958 	of_get_property(dsp_lut_node, "gamma-lut", &length);
2959 	if (!length)
2960 		return -EINVAL;
2961 
2962 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
2963 	if (ret)
2964 		printf("failed to get gamma lut res\n");
2965 	lut_regs = (u32 *)gamma_res.start;
2966 	lut_size = gamma_res.end - gamma_res.start + 1;
2967 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
2968 		printf("failed to get gamma lut register\n");
2969 		return -EINVAL;
2970 	}
2971 	lut_len = lut_size / 4;
2972 
2973 	cstate->lut_val = (u32 *)calloc(1, lut_size);
2974 	if (!cstate->lut_val)
2975 		return -ENOMEM;
2976 
2977 	length >>= 2;
2978 	if (length != lut_len) {
2979 		lut = (u32 *)calloc(1, lut_len);
2980 		if (!lut) {
2981 			free(cstate->lut_val);
2982 			return -ENOMEM;
2983 		}
2984 
2985 		ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length);
2986 		if (ret) {
2987 			printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id);
2988 			free(cstate->lut_val);
2989 			free(lut);
2990 			return -EINVAL;
2991 		}
2992 
2993 		/*
2994 		 * In order to achieve the same gamma correction effect in different
2995 		 * platforms, the following conversion helps to translate from 8bit
2996 		 * gamma table with 256 parameters to 10bit gamma with 1024 parameters.
2997 		 */
2998 		for (i = 0; i < lut_len; i++) {
2999 			j = i * length / lut_len;
3000 			r = lut[j] / length / length * lut_len / length;
3001 			g = lut[j] / length % length * lut_len / length;
3002 			b = lut[j] % length * lut_len / length;
3003 
3004 			cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b;
3005 		}
3006 		free(lut);
3007 	} else {
3008 		of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len);
3009 	}
3010 
3011 	return 0;
3012 }
3013 
3014 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state)
3015 {
3016 	struct crtc_state *cstate = &state->crtc_state;
3017 	struct device_node *dsp_lut_node;
3018 	int phandle;
3019 	int ret = 0;
3020 
3021 	phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1);
3022 	if (phandle < 0)
3023 		return;
3024 
3025 	dsp_lut_node = of_find_node_by_phandle(phandle);
3026 	if (!dsp_lut_node)
3027 		return;
3028 
3029 	ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node);
3030 	if (ret)
3031 		printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id);
3032 }
3033 
3034 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
3035 {
3036 	rockchip_vop2_of_get_dsp_lut(vop2, state);
3037 
3038 	rockchip_vop2_gamma_lut_init(vop2, state);
3039 	rockchip_vop2_cubic_lut_init(vop2, state);
3040 	rockchip_vop2_sharp_init(vop2, state);
3041 	rockchip_vop2_acm_init(vop2, state);
3042 
3043 	return 0;
3044 }
3045 
3046 /*
3047  * VOP2 have multi video ports.
3048  * video port ------- crtc
3049  */
3050 static int rockchip_vop2_preinit(struct display_state *state)
3051 {
3052 	struct crtc_state *cstate = &state->crtc_state;
3053 	const struct vop2_data *vop2_data = cstate->crtc->data;
3054 	struct regmap *map;
3055 	char dclk_name[16];
3056 	int ret;
3057 
3058 	if (!rockchip_vop2) {
3059 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
3060 		if (!rockchip_vop2)
3061 			return -ENOMEM;
3062 		memset(rockchip_vop2, 0, sizeof(struct vop2));
3063 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
3064 		rockchip_vop2->reg_len = RK3568_MAX_REG;
3065 #ifdef CONFIG_SPL_BUILD
3066 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
3067 #else
3068 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
3069 		map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf");
3070 		rockchip_vop2->grf = regmap_get_range(map, 0);
3071 		if (rockchip_vop2->grf <= 0)
3072 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
3073 #endif
3074 		rockchip_vop2->version = vop2_data->version;
3075 		rockchip_vop2->data = vop2_data;
3076 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
3077 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf");
3078 			rockchip_vop2->vop_grf = regmap_get_range(map, 0);
3079 			if (rockchip_vop2->vop_grf <= 0)
3080 				printf("%s: Get syscon vop_grf failed (ret=%p)\n",
3081 				       __func__, rockchip_vop2->vop_grf);
3082 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
3083 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
3084 			if (rockchip_vop2->vo1_grf <= 0)
3085 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n",
3086 				       __func__, rockchip_vop2->vo1_grf);
3087 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3088 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3089 			if (rockchip_vop2->sys_pmu <= 0)
3090 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3091 				       __func__, rockchip_vop2->sys_pmu);
3092 		} else if (rockchip_vop2->version == VOP_VERSION_RK3576) {
3093 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf");
3094 			rockchip_vop2->ioc_grf = regmap_get_range(map, 0);
3095 			if (rockchip_vop2->ioc_grf <= 0)
3096 				printf("%s: Get syscon ioc_grf failed (ret=%p)\n",
3097 				       __func__, rockchip_vop2->ioc_grf);
3098 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3099 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3100 			if (rockchip_vop2->sys_pmu <= 0)
3101 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3102 				       __func__, rockchip_vop2->sys_pmu);
3103 		}
3104 	}
3105 
3106 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3107 	ret = reset_get_by_name(cstate->dev, dclk_name, &cstate->dclk_rst);
3108 	if (ret < 0) {
3109 		printf("%s: failed to get dclk reset: %d\n", __func__, ret);
3110 		cstate->dclk_rst.dev = NULL;
3111 	}
3112 
3113 	cstate->private = rockchip_vop2;
3114 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
3115 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
3116 
3117 	vop2_global_initial(rockchip_vop2, state);
3118 
3119 	return 0;
3120 }
3121 
3122 /*
3123  * calc the dclk on rk3588
3124  * the available div of dclk is 1, 2, 4
3125  *
3126  */
3127 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
3128 {
3129 	if (child_clk * 4 <= max_dclk)
3130 		return child_clk * 4;
3131 	else if (child_clk * 2 <= max_dclk)
3132 		return child_clk * 2;
3133 	else if (child_clk <= max_dclk)
3134 		return child_clk;
3135 	else
3136 		return 0;
3137 }
3138 
3139 /*
3140  * 4 pixclk/cycle on rk3588
3141  * RGB/eDP/HDMI: if_pixclk >= dclk_core
3142  * DP: dp_pixclk = dclk_out <= dclk_core
3143  * DSI: mipi_pixclk <= dclk_out <= dclk_core
3144  */
3145 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
3146 				       int *dclk_core_div, int *dclk_out_div,
3147 				       int *if_pixclk_div, int *if_dclk_div)
3148 {
3149 	struct crtc_state *cstate = &state->crtc_state;
3150 	struct connector_state *conn_state = &state->conn_state;
3151 	struct drm_display_mode *mode = &conn_state->mode;
3152 	struct vop2 *vop2 = cstate->private;
3153 	unsigned long v_pixclk = mode->crtc_clock;
3154 	unsigned long dclk_core_rate = v_pixclk >> 2;
3155 	unsigned long dclk_rate = v_pixclk;
3156 	unsigned long dclk_out_rate;
3157 	u64 if_dclk_rate;
3158 	u64 if_pixclk_rate;
3159 	int output_type = conn_state->type;
3160 	int output_mode = conn_state->output_mode;
3161 	int K = 1;
3162 
3163 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
3164 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3165 		printf("Dual channel and YUV420 can't work together\n");
3166 		return -EINVAL;
3167 	}
3168 
3169 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3170 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
3171 		K = 2;
3172 
3173 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
3174 		/*
3175 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
3176 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
3177 		 */
3178 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3179 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3180 			dclk_rate = dclk_rate >> 1;
3181 			K = 2;
3182 		}
3183 		if (cstate->dsc_enable) {
3184 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
3185 			if_dclk_rate = cstate->dsc_cds_clk_rate;
3186 		} else {
3187 			if_pixclk_rate = (dclk_core_rate << 1) / K;
3188 			if_dclk_rate = dclk_core_rate / K;
3189 		}
3190 
3191 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
3192 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
3193 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3194 
3195 		if (!dclk_rate) {
3196 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
3197 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
3198 			return -EINVAL;
3199 		}
3200 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3201 		*if_dclk_div = dclk_rate / if_dclk_rate;
3202 		*dclk_core_div = dclk_rate / dclk_core_rate;
3203 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
3204 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
3205 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
3206 		/* edp_pixclk = edp_dclk > dclk_core */
3207 		if_pixclk_rate = v_pixclk / K;
3208 		if_dclk_rate = v_pixclk / K;
3209 		dclk_rate = if_pixclk_rate * K;
3210 		*dclk_core_div = dclk_rate / dclk_core_rate;
3211 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3212 		*if_dclk_div = *if_pixclk_div;
3213 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
3214 		dclk_out_rate = v_pixclk >> 2;
3215 		dclk_out_rate = dclk_out_rate / K;
3216 
3217 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3218 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3219 		if (!dclk_rate) {
3220 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
3221 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
3222 			return -EINVAL;
3223 		}
3224 		*dclk_out_div = dclk_rate / dclk_out_rate;
3225 		*dclk_core_div = dclk_rate / dclk_core_rate;
3226 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
3227 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3228 			K = 2;
3229 		if (cstate->dsc_enable)
3230 			/* dsc output is 96bit, dsi input is 192 bit */
3231 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
3232 		else
3233 			if_pixclk_rate = dclk_core_rate / K;
3234 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
3235 		dclk_out_rate = dclk_core_rate / K;
3236 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
3237 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3238 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3239 		if (!dclk_rate) {
3240 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
3241 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
3242 			return -EINVAL;
3243 		}
3244 
3245 		if (cstate->dsc_enable)
3246 			dclk_rate /= cstate->dsc_slice_num;
3247 
3248 		*dclk_out_div = dclk_rate / dclk_out_rate;
3249 		*dclk_core_div = dclk_rate / dclk_core_rate;
3250 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
3251 		if (cstate->dsc_enable)
3252 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
3253 
3254 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
3255 		dclk_rate = v_pixclk;
3256 		*dclk_core_div = dclk_rate / dclk_core_rate;
3257 	}
3258 
3259 	*if_pixclk_div = ilog2(*if_pixclk_div);
3260 	*if_dclk_div = ilog2(*if_dclk_div);
3261 	*dclk_core_div = ilog2(*dclk_core_div);
3262 	*dclk_out_div = ilog2(*dclk_out_div);
3263 
3264 	return dclk_rate;
3265 }
3266 
3267 static int vop2_calc_dsc_clk(struct display_state *state)
3268 {
3269 	struct connector_state *conn_state = &state->conn_state;
3270 	struct drm_display_mode *mode = &conn_state->mode;
3271 	struct crtc_state *cstate = &state->crtc_state;
3272 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
3273 	u8 k = 1;
3274 
3275 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3276 		k = 2;
3277 
3278 	cstate->dsc_txp_clk_rate = v_pixclk;
3279 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
3280 
3281 	cstate->dsc_pxl_clk_rate = v_pixclk;
3282 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
3283 
3284 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
3285 	 * cds_dat_width = 96;
3286 	 * bits_per_pixel = [8-12];
3287 	 * As cds clk is div from txp clk and only support 1/2/4 div,
3288 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
3289 	 * otherwise dsc_cds = crtc_clock / 8;
3290 	 */
3291 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
3292 
3293 	return 0;
3294 }
3295 
3296 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
3297 {
3298 	struct crtc_state *cstate = &state->crtc_state;
3299 	struct connector_state *conn_state = &state->conn_state;
3300 	struct drm_display_mode *mode = &conn_state->mode;
3301 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3302 	struct vop2 *vop2 = cstate->private;
3303 	u32 vp_offset = (cstate->crtc_id * 0x100);
3304 	u16 hdisplay = mode->crtc_hdisplay;
3305 	int output_if = conn_state->output_if;
3306 	int if_pixclk_div = 0;
3307 	int if_dclk_div = 0;
3308 	unsigned long dclk_rate;
3309 	bool dclk_inv, yc_swap = false;
3310 	u32 val;
3311 
3312 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3313 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3314 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
3315 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
3316 	} else {
3317 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3318 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3319 	}
3320 
3321 	if (cstate->dsc_enable) {
3322 		int k = 1;
3323 
3324 		if (!vop2->data->nr_dscs) {
3325 			printf("Unsupported DSC\n");
3326 			return 0;
3327 		}
3328 
3329 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3330 			k = 2;
3331 
3332 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
3333 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
3334 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
3335 
3336 		vop2_calc_dsc_clk(state);
3337 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
3338 		       cstate->dsc_id, dsc_sink_cap->slice_width,
3339 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
3340 	}
3341 
3342 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
3343 
3344 	if (output_if & VOP_OUTPUT_IF_RGB) {
3345 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3346 				4, false);
3347 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3348 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3349 	}
3350 
3351 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3352 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3353 				3, false);
3354 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3355 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3356 		yc_swap = is_yc_swap(conn_state->bus_format);
3357 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT,
3358 				yc_swap, false);
3359 	}
3360 
3361 	if (output_if & VOP_OUTPUT_IF_BT656) {
3362 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3363 				2, false);
3364 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3365 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3366 		yc_swap = is_yc_swap(conn_state->bus_format);
3367 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT,
3368 				yc_swap, false);
3369 	}
3370 
3371 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3372 		if (cstate->crtc_id == 2)
3373 			val = 0;
3374 		else
3375 			val = 1;
3376 
3377 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3378 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3379 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
3380 
3381 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
3382 				1, false);
3383 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
3384 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
3385 				if_pixclk_div, false);
3386 
3387 		if (conn_state->hold_mode) {
3388 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3389 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3390 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3391 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3392 		}
3393 	}
3394 
3395 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
3396 		if (cstate->crtc_id == 2)
3397 			val = 0;
3398 		else if (cstate->crtc_id == 3)
3399 			val = 1;
3400 		else
3401 			val = 3; /*VP1*/
3402 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3403 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3404 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
3405 
3406 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
3407 				1, false);
3408 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
3409 				val, false);
3410 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
3411 				if_pixclk_div, false);
3412 
3413 		if (conn_state->hold_mode) {
3414 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3415 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3416 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3417 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3418 		}
3419 	}
3420 
3421 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3422 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3423 				MIPI_DUAL_EN_SHIFT, 1, false);
3424 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3425 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3426 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3427 					false);
3428 		switch (conn_state->type) {
3429 		case DRM_MODE_CONNECTOR_DisplayPort:
3430 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3431 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
3432 			break;
3433 		case DRM_MODE_CONNECTOR_eDP:
3434 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3435 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
3436 			break;
3437 		case DRM_MODE_CONNECTOR_HDMIA:
3438 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3439 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
3440 			break;
3441 		case DRM_MODE_CONNECTOR_DSI:
3442 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3443 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
3444 			break;
3445 		default:
3446 			break;
3447 		}
3448 	}
3449 
3450 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3451 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
3452 				1, false);
3453 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3454 				cstate->crtc_id, false);
3455 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3456 				if_dclk_div, false);
3457 
3458 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3459 				if_pixclk_div, false);
3460 
3461 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3462 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
3463 	}
3464 
3465 	if (output_if & VOP_OUTPUT_IF_eDP1) {
3466 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
3467 				1, false);
3468 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3469 				cstate->crtc_id, false);
3470 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3471 				if_dclk_div, false);
3472 
3473 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3474 				if_pixclk_div, false);
3475 
3476 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3477 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
3478 	}
3479 
3480 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3481 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
3482 				1, false);
3483 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3484 				cstate->crtc_id, false);
3485 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3486 				if_dclk_div, false);
3487 
3488 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3489 				if_pixclk_div, false);
3490 
3491 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3492 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
3493 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3494 				HDMI_SYNC_POL_MASK,
3495 				HDMI0_SYNC_POL_SHIFT, val);
3496 	}
3497 
3498 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
3499 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
3500 				1, false);
3501 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3502 				cstate->crtc_id, false);
3503 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3504 				if_dclk_div, false);
3505 
3506 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3507 				if_pixclk_div, false);
3508 
3509 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3510 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
3511 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3512 				HDMI_SYNC_POL_MASK,
3513 				HDMI1_SYNC_POL_SHIFT, val);
3514 	}
3515 
3516 	if (output_if & VOP_OUTPUT_IF_DP0) {
3517 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
3518 				cstate->crtc_id, false);
3519 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3520 				RK3588_DP0_PIN_POL_SHIFT, val, false);
3521 	}
3522 
3523 	if (output_if & VOP_OUTPUT_IF_DP1) {
3524 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
3525 				cstate->crtc_id, false);
3526 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3527 				RK3588_DP1_PIN_POL_SHIFT, val, false);
3528 	}
3529 
3530 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3531 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
3532 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3533 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
3534 
3535 	return dclk_rate;
3536 }
3537 
3538 static unsigned long rk3576_vop2_if_cfg(struct display_state *state)
3539 {
3540 	struct crtc_state *cstate = &state->crtc_state;
3541 	struct connector_state *conn_state = &state->conn_state;
3542 	struct drm_display_mode *mode = &conn_state->mode;
3543 	struct vop2 *vop2 = cstate->private;
3544 	u32 vp_offset = (cstate->crtc_id * 0x100);
3545 	u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate;
3546 	int output_if = conn_state->output_if;
3547 	bool dclk_inv, yc_swap = false;
3548 	bool split_mode = !!(conn_state->output_flags &
3549 			     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE);
3550 	bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false;
3551 	bool interface_dclk_sel, interface_pix_clk_sel = false;
3552 	bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK ||
3553 			    conn_state->output_if & VOP_OUTPUT_IF_BT656;
3554 	unsigned long dclk_in_rate, dclk_core_rate;
3555 	u32 val;
3556 
3557 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3558 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3559 		/*
3560 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3561 		 * so set VOP hsync/vsync polarity as positive by default.
3562 		 */
3563 		val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3564 	} else {
3565 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3566 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3567 	}
3568 
3569 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ||
3570 	    mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode))
3571 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */
3572 	else
3573 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */
3574 	dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div;
3575 
3576 	if (double_pixel)
3577 		dclk_core_rate = mode->crtc_clock / 2;
3578 	else
3579 		dclk_core_rate = mode->crtc_clock / port_pix_rate;
3580 	post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */
3581 
3582 	if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3583 		pix_half_rate = true;
3584 		post_dclk_out_sel = true;
3585 	}
3586 
3587 	if (output_if & VOP_OUTPUT_IF_RGB) {
3588 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3589 		/*
3590 		 * RGB interface_pix_clk_sel will auto config according
3591 		 * to rgb_en/bt1120_en/bt656_en.
3592 		 */
3593 	} else if (output_if & VOP_OUTPUT_IF_eDP0) {
3594 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3595 		interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0;
3596 	} else {
3597 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3598 		interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0;
3599 	}
3600 
3601 	/* dclk_core */
3602 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3603 			RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false);
3604 	/* dclk_out */
3605 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3606 			RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false);
3607 
3608 	if (output_if & VOP_OUTPUT_IF_RGB) {
3609 		/* 0: dclk_core, 1: dclk_out */
3610 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3611 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3612 
3613 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3614 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3615 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3616 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3617 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3618 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3619 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3620 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3621 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3622 				RK3576_IF_PIN_POL_SHIFT, val, false);
3623 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3624 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv);
3625 	}
3626 
3627 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3628 		/* 0: dclk_core, 1: dclk_out */
3629 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3630 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3631 
3632 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3633 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3634 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3635 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3636 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3637 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3638 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3639 				RK3576_BT1120_OUT_EN_SHIFT, 1, false);
3640 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3641 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3642 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3643 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3644 		yc_swap = is_yc_swap(conn_state->bus_format);
3645 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3646 				RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false);
3647 	}
3648 
3649 	if (output_if & VOP_OUTPUT_IF_BT656) {
3650 		/* 0: dclk_core, 1: dclk_out */
3651 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3652 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3653 
3654 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3655 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3656 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3657 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3658 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3659 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3660 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3661 				RK3576_BT656_OUT_EN_SHIFT, 1, false);
3662 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3663 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3664 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3665 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3666 		yc_swap = is_yc_swap(conn_state->bus_format);
3667 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3668 				RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false);
3669 	}
3670 
3671 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3672 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3673 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3674 		/* 0: div2, 1: div4 */
3675 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3676 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3677 
3678 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3679 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3680 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3681 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3682 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3683 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3684 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3685 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3686 		/*
3687 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3688 		 * so set VOP hsync/vsync polarity as positive by default.
3689 		 */
3690 		if (vop2->version == VOP_VERSION_RK3576)
3691 			val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3692 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3693 				RK3576_IF_PIN_POL_SHIFT, val, false);
3694 
3695 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3696 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3697 					RK3576_MIPI_CMD_MODE_SHIFT, 1, false);
3698 
3699 		if (conn_state->hold_mode) {
3700 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3701 					EDPI_TE_EN, !cstate->soft_te, false);
3702 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3703 					EDPI_WMS_HOLD_EN, 1, false);
3704 		}
3705 	}
3706 
3707 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3708 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3709 				MIPI_DUAL_EN_SHIFT, 1, false);
3710 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3711 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3712 					MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3713 		switch (conn_state->type) {
3714 		case DRM_MODE_CONNECTOR_DisplayPort:
3715 			vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3716 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3717 			break;
3718 		case DRM_MODE_CONNECTOR_eDP:
3719 			vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3720 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3721 			break;
3722 		case DRM_MODE_CONNECTOR_HDMIA:
3723 			vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3724 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3725 			break;
3726 		case DRM_MODE_CONNECTOR_DSI:
3727 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3728 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3729 			break;
3730 		default:
3731 			break;
3732 		}
3733 	}
3734 
3735 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3736 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3737 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3738 		/* 0: dclk, 1: port0_dclk */
3739 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3740 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3741 
3742 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3743 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3744 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3745 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3746 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3747 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3748 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3749 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3750 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3751 				RK3576_IF_PIN_POL_SHIFT, val, false);
3752 	}
3753 
3754 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3755 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3756 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3757 		/* 0: div2, 1: div4 */
3758 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3759 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3760 
3761 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3762 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3763 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3764 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3765 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3766 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3767 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3768 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3769 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3770 				RK3576_IF_PIN_POL_SHIFT, val, false);
3771 	}
3772 
3773 	if (output_if & VOP_OUTPUT_IF_DP0) {
3774 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3775 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3776 		/* 0: no div, 1: div2 */
3777 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3778 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3779 
3780 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3781 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3782 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3783 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3784 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3785 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3786 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3787 				RK3576_IF_PIN_POL_SHIFT, val, false);
3788 	}
3789 
3790 	if (output_if & VOP_OUTPUT_IF_DP1) {
3791 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3792 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3793 		/* 0: no div, 1: div2 */
3794 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3795 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3796 
3797 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3798 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3799 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3800 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3801 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3802 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3803 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3804 				RK3576_IF_PIN_POL_SHIFT, val, false);
3805 	}
3806 
3807 	if (output_if & VOP_OUTPUT_IF_DP2) {
3808 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3809 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3810 		/* 0: no div, 1: div2 */
3811 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3812 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3813 
3814 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3815 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3816 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3817 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3818 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3819 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3820 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3821 				RK3576_IF_PIN_POL_SHIFT, val, false);
3822 	}
3823 
3824 	return mode->crtc_clock;
3825 }
3826 
3827 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state)
3828 {
3829 	struct crtc_state *cstate = &state->crtc_state;
3830 	struct connector_state *conn_state = &state->conn_state;
3831 	struct vop2 *vop2 = cstate->private;
3832 	u32 vp_offset = (cstate->crtc_id * 0x100);
3833 
3834 	if (conn_state->output_flags &
3835 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) {
3836 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3837 				LVDS_DUAL_EN_SHIFT, 1, false);
3838 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3839 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false);
3840 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3841 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3842 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3843 
3844 		return;
3845 	}
3846 
3847 	vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3848 			MIPI_DUAL_EN_SHIFT, 1, false);
3849 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) {
3850 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3851 				MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3852 	}
3853 
3854 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3855 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3856 				LVDS_DUAL_EN_SHIFT, 1, false);
3857 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3858 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false);
3859 	}
3860 }
3861 
3862 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
3863 {
3864 	struct crtc_state *cstate = &state->crtc_state;
3865 	struct connector_state *conn_state = &state->conn_state;
3866 	struct drm_display_mode *mode = &conn_state->mode;
3867 	struct vop2 *vop2 = cstate->private;
3868 	bool dclk_inv;
3869 	u32 val;
3870 
3871 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3872 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3873 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3874 
3875 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3876 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3877 				1, false);
3878 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3879 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3880 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3881 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3882 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3883 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3884 	}
3885 
3886 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
3887 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3888 				1, false);
3889 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
3890 				BT1120_EN_SHIFT, 1, false);
3891 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3892 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3893 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3894 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
3895 	}
3896 
3897 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3898 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3899 				1, false);
3900 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3901 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3902 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3903 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
3904 	}
3905 
3906 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3907 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3908 				1, false);
3909 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3910 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3911 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3912 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3913 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3914 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3915 	}
3916 
3917 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3918 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3919 				1, false);
3920 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3921 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3922 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3923 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3924 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3925 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3926 	}
3927 
3928 
3929 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3930 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3931 				1, false);
3932 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3933 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3934 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3935 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3936 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK,
3937 				IF_CTRL_MIPI_PIN_POL_SHIFT, val, false);
3938 	}
3939 
3940 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3941 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3942 				1, false);
3943 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3944 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3945 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3946 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3947 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK,
3948 				IF_CTRL_MIPI_PIN_POL_SHIFT, val, false);
3949 	}
3950 
3951 	if (conn_state->output_flags &
3952 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3953 	    conn_state->output_flags &
3954 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE)
3955 		rk3568_vop2_setup_dual_channel_if(state);
3956 
3957 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3958 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3959 				1, false);
3960 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3961 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3962 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3963 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3964 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3965 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3966 	}
3967 
3968 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3969 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3970 				1, false);
3971 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3972 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3973 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3974 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3975 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3976 				IF_CRTL_HDMI_PIN_POL_MASK,
3977 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3978 	}
3979 
3980 	return mode->crtc_clock;
3981 }
3982 
3983 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3984 {
3985 	struct crtc_state *cstate = &state->crtc_state;
3986 	struct connector_state *conn_state = &state->conn_state;
3987 	struct drm_display_mode *mode = &conn_state->mode;
3988 	struct vop2 *vop2 = cstate->private;
3989 	bool dclk_inv;
3990 	u32 vp_offset = (cstate->crtc_id * 0x100);
3991 	u32 val;
3992 
3993 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3994 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3995 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3996 
3997 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3998 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3999 				1, false);
4000 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4001 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4002 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
4003 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
4004 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4005 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4006 	}
4007 
4008 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
4009 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
4010 				1, false);
4011 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4012 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
4013 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4014 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
4015 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4016 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4017 	}
4018 
4019 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
4020 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
4021 				1, false);
4022 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4023 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
4024 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4025 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
4026 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4027 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
4028 
4029 		if (conn_state->hold_mode) {
4030 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4031 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
4032 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4033 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
4034 		}
4035 	}
4036 
4037 	return mode->crtc_clock;
4038 }
4039 
4040 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
4041 {
4042 	struct crtc_state *cstate = &state->crtc_state;
4043 	struct connector_state *conn_state = &state->conn_state;
4044 	struct drm_display_mode *mode = &conn_state->mode;
4045 	struct vop2 *vop2 = cstate->private;
4046 	u32 val;
4047 
4048 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
4049 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
4050 
4051 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
4052 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
4053 				1, false);
4054 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4055 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4056 	}
4057 
4058 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
4059 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
4060 				1, false);
4061 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4062 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
4063 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4064 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
4065 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
4066 				IF_CRTL_HDMI_PIN_POL_MASK,
4067 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
4068 	}
4069 
4070 	return mode->crtc_clock;
4071 }
4072 
4073 static void vop2_post_color_swap(struct display_state *state)
4074 {
4075 	struct crtc_state *cstate = &state->crtc_state;
4076 	struct connector_state *conn_state = &state->conn_state;
4077 	struct vop2 *vop2 = cstate->private;
4078 	u32 vp_offset = (cstate->crtc_id * 0x100);
4079 	u32 output_type = conn_state->type;
4080 	u32 data_swap = 0;
4081 
4082 	if (is_uv_swap(state) || is_rb_swap(state))
4083 		data_swap = DSP_RB_SWAP;
4084 
4085 	if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) {
4086 		if ((output_type == DRM_MODE_CONNECTOR_HDMIA ||
4087 		     output_type == DRM_MODE_CONNECTOR_DisplayPort) &&
4088 		    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
4089 		     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
4090 		data_swap |= DSP_RG_SWAP;
4091 	}
4092 
4093 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
4094 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
4095 }
4096 
4097 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
4098 {
4099 	int ret = 0;
4100 
4101 	if (parent->dev)
4102 		ret = clk_set_parent(clk, parent);
4103 	if (ret < 0)
4104 		debug("failed to set %s as parent for %s\n",
4105 		      parent->dev->name, clk->dev->name);
4106 }
4107 
4108 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
4109 {
4110 	int ret = 0;
4111 
4112 	if (clk->dev)
4113 		ret = clk_set_rate(clk, rate);
4114 	if (ret < 0)
4115 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
4116 
4117 	return ret;
4118 }
4119 
4120 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
4121 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
4122 				  int *dsc_cds_clk_div, u64 dclk_rate)
4123 {
4124 	struct crtc_state *cstate = &state->crtc_state;
4125 
4126 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
4127 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
4128 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
4129 
4130 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
4131 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
4132 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
4133 }
4134 
4135 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
4136 {
4137 	struct crtc_state *cstate = &state->crtc_state;
4138 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
4139 	struct drm_dsc_picture_parameter_set config_pps;
4140 	const struct vop2_data *vop2_data = vop2->data;
4141 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4142 	u32 *pps_val = (u32 *)&config_pps;
4143 	u32 decoder_regs_offset = (dsc_id * 0x100);
4144 	int i = 0;
4145 
4146 	memcpy(&config_pps, pps, sizeof(config_pps));
4147 
4148 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
4149 		config_pps.pps_3 &= 0xf0;
4150 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
4151 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
4152 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
4153 	}
4154 
4155 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
4156 		config_pps.rc_range_parameters[i] =
4157 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
4158 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
4159 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
4160 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
4161 	}
4162 
4163 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
4164 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
4165 }
4166 
4167 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
4168 {
4169 	struct connector_state *conn_state = &state->conn_state;
4170 	struct drm_display_mode *mode = &conn_state->mode;
4171 	struct crtc_state *cstate = &state->crtc_state;
4172 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
4173 	const struct vop2_data *vop2_data = vop2->data;
4174 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4175 	bool mipi_ds_mode = false;
4176 	u8 dsc_interface_mode = 0;
4177 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4178 	u16 hdisplay = mode->crtc_hdisplay;
4179 	u16 htotal = mode->crtc_htotal;
4180 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4181 	u16 vdisplay = mode->crtc_vdisplay;
4182 	u16 vtotal = mode->crtc_vtotal;
4183 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4184 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4185 	u16 vact_end = vact_st + vdisplay;
4186 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4187 	u32 decoder_regs_offset = (dsc_id * 0x100);
4188 	int dsc_txp_clk_div = 0;
4189 	int dsc_pxl_clk_div = 0;
4190 	int dsc_cds_clk_div = 0;
4191 	int val = 0;
4192 
4193 	if (!vop2->data->nr_dscs) {
4194 		printf("Unsupported DSC\n");
4195 		return;
4196 	}
4197 
4198 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
4199 		printf("DSC%d supported max slice is: %d, current is: %d\n",
4200 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
4201 
4202 	if (dsc_data->pd_id) {
4203 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
4204 			printf("open dsc%d pd fail\n", dsc_id);
4205 	}
4206 
4207 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
4208 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
4209 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
4210 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
4211 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
4212 		dsc_interface_mode = VOP_DSC_IF_HDMI;
4213 	} else {
4214 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
4215 		if (mipi_ds_mode)
4216 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
4217 		else
4218 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
4219 	}
4220 
4221 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4222 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4223 				DSC_MAN_MODE_SHIFT, 0, false);
4224 	else
4225 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4226 				DSC_MAN_MODE_SHIFT, 1, false);
4227 
4228 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
4229 
4230 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
4231 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
4232 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
4233 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
4234 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
4235 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
4236 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
4237 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
4238 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4239 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
4240 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
4241 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
4242 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4243 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
4244 
4245 	if (!mipi_ds_mode) {
4246 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
4247 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
4248 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
4249 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
4250 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
4251 		int k = 1;
4252 
4253 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4254 			k = 2;
4255 
4256 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
4257 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
4258 
4259 		/*
4260 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
4261 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
4262 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
4263 		 *
4264 		 * HDMI:
4265 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
4266 		 *                 delay_line_num = 4 - BPP / 8
4267 		 *                                = (64 - target_bpp / 8) / 16
4268 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4269 		 *
4270 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
4271 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
4272 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4273 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
4274 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4275 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
4276 		 */
4277 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
4278 		dsc_cds_rate_mhz = dsc_cds_rate;
4279 		dsc_hsync = hsync_len / 2;
4280 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
4281 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4282 		} else {
4283 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
4284 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
4285 					     be16_to_cpu(cstate->pps.chunk_size);
4286 
4287 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4288 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
4289 
4290 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
4291 			if (dsc_hsync < 8)
4292 				dsc_hsync = 8;
4293 		}
4294 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
4295 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
4296 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
4297 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
4298 
4299 		/*
4300 		 * htotal / dclk_core = dsc_htotal /cds_clk
4301 		 *
4302 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
4303 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
4304 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
4305 		 *
4306 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
4307 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
4308 		 */
4309 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
4310 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
4311 		val = dsc_htotal << 16 | dsc_hsync;
4312 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
4313 				DSC_HTOTAL_PW_SHIFT, val, false);
4314 
4315 		dsc_hact_st = hact_st / 2;
4316 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
4317 		val = dsc_hact_end << 16 | dsc_hact_st;
4318 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
4319 				DSC_HACT_ST_END_SHIFT, val, false);
4320 
4321 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
4322 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
4323 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
4324 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
4325 	}
4326 
4327 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
4328 			RST_DEASSERT_SHIFT, 1, false);
4329 	udelay(10);
4330 
4331 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
4332 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
4333 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4334 
4335 	vop2_load_pps(state, vop2, dsc_id);
4336 
4337 	val |= (1 << DSC_PPS_UPD_SHIFT);
4338 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4339 
4340 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
4341 	       dsc_id,
4342 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
4343 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
4344 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
4345 }
4346 
4347 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
4348 {
4349 	struct crtc_state *cstate = &state->crtc_state;
4350 	struct vop2 *vop2 = cstate->private;
4351 	struct udevice *vp_dev, *dev;
4352 	struct ofnode_phandle_args args;
4353 	char vp_name[10];
4354 	int ret;
4355 
4356 	if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576)
4357 		return false;
4358 
4359 	sprintf(vp_name, "port@%d", cstate->crtc_id);
4360 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
4361 		debug("warn: can't get vp device\n");
4362 		return false;
4363 	}
4364 
4365 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
4366 					 0, &args);
4367 	if (ret) {
4368 		debug("assigned-clock-parents's node not define\n");
4369 		return false;
4370 	}
4371 
4372 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
4373 		debug("warn: can't get clk device\n");
4374 		return false;
4375 	}
4376 
4377 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
4378 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
4379 		if (clk_dev)
4380 			*clk_dev = dev;
4381 		return true;
4382 	}
4383 
4384 	return false;
4385 }
4386 
4387 static void vop3_mcu_mode_setup(struct display_state *state)
4388 {
4389 	struct crtc_state *cstate = &state->crtc_state;
4390 	struct vop2 *vop2 = cstate->private;
4391 	u32 vp_offset = (cstate->crtc_id * 0x100);
4392 
4393 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4394 			MCU_TYPE_SHIFT, 1, false);
4395 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4396 			MCU_HOLD_MODE_SHIFT, 1, false);
4397 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4398 			MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false);
4399 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4400 			MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false);
4401 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4402 			MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false);
4403 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4404 			MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false);
4405 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4406 			MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false);
4407 }
4408 
4409 static void vop3_mcu_bypass_mode_setup(struct display_state *state)
4410 {
4411 	struct crtc_state *cstate = &state->crtc_state;
4412 	struct vop2 *vop2 = cstate->private;
4413 	u32 vp_offset = (cstate->crtc_id * 0x100);
4414 
4415 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4416 			MCU_TYPE_SHIFT, 1, false);
4417 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4418 			MCU_HOLD_MODE_SHIFT, 1, false);
4419 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4420 			MCU_PIX_TOTAL_SHIFT, 53, false);
4421 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4422 			MCU_CS_PST_SHIFT, 6, false);
4423 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4424 			MCU_CS_PEND_SHIFT, 48, false);
4425 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4426 			MCU_RW_PST_SHIFT, 12, false);
4427 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4428 			MCU_RW_PEND_SHIFT, 30, false);
4429 }
4430 
4431 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value)
4432 {
4433 	struct crtc_state *cstate = &state->crtc_state;
4434 	struct connector_state *conn_state = &state->conn_state;
4435 	struct drm_display_mode *mode = &conn_state->mode;
4436 	struct vop2 *vop2 = cstate->private;
4437 	u32 vp_offset = (cstate->crtc_id * 0x100);
4438 
4439 	/*
4440 	 * 1.set mcu bypass mode timing.
4441 	 * 2.set dclk rate to 150M.
4442 	 */
4443 	if (type == MCU_SETBYPASS && value) {
4444 		vop3_mcu_bypass_mode_setup(state);
4445 		vop2_clk_set_rate(&cstate->dclk, 150000000);
4446 	}
4447 
4448 	switch (type) {
4449 	case MCU_WRCMD:
4450 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4451 				MCU_RS_SHIFT, 0, false);
4452 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4453 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4454 				value, false);
4455 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4456 				MCU_RS_SHIFT, 1, false);
4457 		break;
4458 	case MCU_WRDATA:
4459 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4460 				MCU_RS_SHIFT, 1, false);
4461 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4462 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4463 				value, false);
4464 		break;
4465 	case MCU_SETBYPASS:
4466 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4467 				MCU_BYPASS_SHIFT, value ? 1 : 0, false);
4468 		break;
4469 	default:
4470 		break;
4471 	}
4472 
4473 	/*
4474 	 * 1.restore mcu data mode timing.
4475 	 * 2.restore dclk rate to crtc_clock.
4476 	 */
4477 	if (type == MCU_SETBYPASS && !value) {
4478 		vop3_mcu_mode_setup(state);
4479 		vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000);
4480 	}
4481 
4482 	return 0;
4483 }
4484 
4485 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id)
4486 {
4487 	const struct vop2_data *vop2_data = vop2->data;
4488 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id];
4489 	u32 vp_offset = crtc_id * 0x100;
4490 	bool pre_dither_down_en = false;
4491 
4492 	switch (bus_format) {
4493 	case MEDIA_BUS_FMT_RGB565_1X16:
4494 	case MEDIA_BUS_FMT_RGB565_2X8_LE:
4495 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4496 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4497 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4498 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false);
4499 		pre_dither_down_en = true;
4500 		break;
4501 	case MEDIA_BUS_FMT_RGB666_1X18:
4502 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
4503 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
4504 	case MEDIA_BUS_FMT_RGB666_3X6:
4505 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4506 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4507 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4508 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false);
4509 		pre_dither_down_en = true;
4510 		break;
4511 	case MEDIA_BUS_FMT_YUYV8_1X16:
4512 	case MEDIA_BUS_FMT_YUV8_1X24:
4513 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
4514 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4515 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4516 		pre_dither_down_en = true;
4517 		break;
4518 	case MEDIA_BUS_FMT_YUYV10_1X20:
4519 	case MEDIA_BUS_FMT_YUV10_1X30:
4520 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
4521 	case MEDIA_BUS_FMT_RGB101010_1X30:
4522 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4523 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4524 		pre_dither_down_en = false;
4525 		break;
4526 	case MEDIA_BUS_FMT_RGB888_3X8:
4527 	case MEDIA_BUS_FMT_RGB888_DUMMY_4X8:
4528 	case MEDIA_BUS_FMT_RGB888_1X24:
4529 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
4530 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
4531 	default:
4532 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4533 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4534 		pre_dither_down_en = true;
4535 		break;
4536 	}
4537 
4538 	if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0)
4539 		pre_dither_down_en = false;
4540 
4541 	if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) {
4542 		if (vop2->version == VOP_VERSION_RK3576) {
4543 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000);
4544 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100);
4545 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100);
4546 		}
4547 
4548 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4549 				PRE_DITHER_DOWN_EN_SHIFT, 0, false);
4550 		/* enable frc2.0 do 10->8 */
4551 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4552 				DITHER_DOWN_EN_SHIFT, 1, false);
4553 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4554 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false);
4555 	} else {
4556 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4557 				PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
4558 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4559 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false);
4560 	}
4561 }
4562 
4563 static int rockchip_vop2_init(struct display_state *state)
4564 {
4565 	struct crtc_state *cstate = &state->crtc_state;
4566 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
4567 	struct connector_state *conn_state = &state->conn_state;
4568 	struct drm_display_mode *mode = &conn_state->mode;
4569 	struct vop2 *vop2 = cstate->private;
4570 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4571 	u16 hdisplay = mode->crtc_hdisplay;
4572 	u16 htotal = mode->crtc_htotal;
4573 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4574 	u16 hact_end = hact_st + hdisplay;
4575 	u16 vdisplay = mode->crtc_vdisplay;
4576 	u16 vtotal = mode->crtc_vtotal;
4577 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4578 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4579 	u16 vact_end = vact_st + vdisplay;
4580 	bool yuv_overlay = false;
4581 	u32 vp_offset = (cstate->crtc_id * 0x100);
4582 	u32 line_flag_offset = (cstate->crtc_id * 4);
4583 	u32 val, act_end;
4584 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4585 	u8 dclk_div_factor = 0;
4586 	u8 vp_dclk_div = 1;
4587 	char output_type_name[30] = {0};
4588 #ifndef CONFIG_SPL_BUILD
4589 	char dclk_name[9];
4590 #endif
4591 	struct clk hdmi0_phy_pll;
4592 	struct clk hdmi1_phy_pll;
4593 	struct clk hdmi_phy_pll;
4594 	struct udevice *disp_dev;
4595 	unsigned long dclk_rate = 0;
4596 	int ret;
4597 
4598 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
4599 	       mode->crtc_hdisplay, mode->vdisplay,
4600 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
4601 	       mode->vrefresh,
4602 	       rockchip_get_output_if_name(conn_state->output_if, output_type_name),
4603 	       cstate->crtc_id);
4604 
4605 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
4606 		cstate->splice_mode = true;
4607 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
4608 		if (!cstate->splice_crtc_id) {
4609 			printf("%s: Splice mode is unsupported by vp%d\n",
4610 			       __func__, cstate->crtc_id);
4611 			return -EINVAL;
4612 		}
4613 
4614 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
4615 				PORT_MERGE_EN_SHIFT, 1, false);
4616 	}
4617 
4618 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4619 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4620 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4621 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4622 
4623 	if (vop2->data->vp_data[cstate->crtc_id].urgency) {
4624 		u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl;
4625 		u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh;
4626 
4627 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK,
4628 				AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4629 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK,
4630 				AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4631 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK,
4632 				POST_URGENCY_EN_SHIFT, 1, false);
4633 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK,
4634 				POST_URGENCY_THL_SHIFT, urgen_thl, false);
4635 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK,
4636 				POST_URGENCY_THH_SHIFT, urgen_thh, false);
4637 	}
4638 
4639 	vop2_initial(vop2, state);
4640 	if (vop2->version == VOP_VERSION_RK3588)
4641 		dclk_rate = rk3588_vop2_if_cfg(state);
4642 	else if (vop2->version == VOP_VERSION_RK3576)
4643 		dclk_rate = rk3576_vop2_if_cfg(state);
4644 	else if (vop2->version == VOP_VERSION_RK3568)
4645 		dclk_rate = rk3568_vop2_if_cfg(state);
4646 	else if (vop2->version == VOP_VERSION_RK3562)
4647 		dclk_rate = rk3562_vop2_if_cfg(state);
4648 	else if (vop2->version == VOP_VERSION_RK3528)
4649 		dclk_rate = rk3528_vop2_if_cfg(state);
4650 
4651 	if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
4652 	     !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) ||
4653 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
4654 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
4655 
4656 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
4657 		if (vop2->version == VOP_VERSION_RK3588 &&
4658 		    conn_state->type == DRM_MODE_CONNECTOR_DisplayPort)
4659 			conn_state->output_mode = RK3588_DP_OUT_MODE_YUV420;
4660 	} else if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV422) {
4661 		if (vop2->version == VOP_VERSION_RK3576 &&
4662 		    conn_state->type == DRM_MODE_CONNECTOR_eDP)
4663 			conn_state->output_mode = RK3576_EDP_OUT_MODE_YUV422;
4664 		else if (vop2->version == VOP_VERSION_RK3588 &&
4665 			 conn_state->type == DRM_MODE_CONNECTOR_eDP)
4666 			conn_state->output_mode = RK3588_EDP_OUTPUT_MODE_YUV422;
4667 		else if (vop2->version == VOP_VERSION_RK3576 &&
4668 			 conn_state->type == DRM_MODE_CONNECTOR_HDMIA)
4669 			conn_state->output_mode = RK3576_HDMI_OUT_MODE_YUV422;
4670 		else if (conn_state->type == DRM_MODE_CONNECTOR_DisplayPort)
4671 			conn_state->output_mode = RK3588_DP_OUT_MODE_YUV422;
4672 	}
4673 
4674 	vop2_post_color_swap(state);
4675 
4676 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
4677 			OUT_MODE_SHIFT, conn_state->output_mode, false);
4678 
4679 	vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id);
4680 	if (cstate->splice_mode)
4681 		vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id);
4682 
4683 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
4684 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
4685 			yuv_overlay, false);
4686 
4687 	cstate->yuv_overlay = yuv_overlay;
4688 
4689 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
4690 		    (htotal << 16) | hsync_len);
4691 	val = hact_st << 16;
4692 	val |= hact_end;
4693 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
4694 	val = vact_st << 16;
4695 	val |= vact_end;
4696 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
4697 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
4698 		u16 vact_st_f1 = vtotal + vact_st + 1;
4699 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
4700 
4701 		val = vact_st_f1 << 16 | vact_end_f1;
4702 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
4703 			    val);
4704 
4705 		val = vtotal << 16 | (vtotal + vsync_len);
4706 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
4707 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4708 				INTERLACE_EN_SHIFT, 1, false);
4709 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4710 				DSP_FILED_POL, 1, false);
4711 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4712 				P2I_EN_SHIFT, 1, false);
4713 		vtotal += vtotal + 1;
4714 		act_end = vact_end_f1;
4715 	} else {
4716 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4717 				INTERLACE_EN_SHIFT, 0, false);
4718 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4719 				P2I_EN_SHIFT, 0, false);
4720 		act_end = vact_end;
4721 	}
4722 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
4723 		    (vtotal << 16) | vsync_len);
4724 
4725 	if (vop2->version == VOP_VERSION_RK3528 ||
4726 	    vop2->version == VOP_VERSION_RK3562 ||
4727 	    vop2->version == VOP_VERSION_RK3568) {
4728 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
4729 		conn_state->output_if & VOP_OUTPUT_IF_BT656)
4730 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4731 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
4732 		else
4733 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4734 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
4735 
4736 		if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
4737 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4738 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
4739 		else
4740 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4741 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
4742 	}
4743 
4744 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4745 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
4746 
4747 	if (yuv_overlay)
4748 		val = 0x20010200;
4749 	else
4750 		val = 0;
4751 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
4752 	if (cstate->splice_mode) {
4753 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4754 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
4755 				yuv_overlay, false);
4756 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
4757 	}
4758 
4759 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4760 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
4761 
4762 	if (vp->xmirror_en)
4763 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4764 				DSP_X_MIR_EN_SHIFT, 1, false);
4765 
4766 	vop2_tv_config_update(state, vop2);
4767 	vop2_post_config(state, vop2);
4768 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
4769 		vop3_post_config(state, vop2);
4770 
4771 	if (cstate->dsc_enable) {
4772 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4773 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
4774 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
4775 		} else {
4776 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
4777 		}
4778 	}
4779 
4780 #ifndef CONFIG_SPL_BUILD
4781 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
4782 	ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk);
4783 	if (ret) {
4784 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
4785 		return ret;
4786 	}
4787 #endif
4788 
4789 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
4790 	if (!ret) {
4791 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
4792 		if (ret)
4793 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
4794 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
4795 		if (ret)
4796 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
4797 	} else {
4798 		hdmi0_phy_pll.dev = NULL;
4799 		hdmi1_phy_pll.dev = NULL;
4800 		debug("%s: Faile to find display-subsystem node\n", __func__);
4801 	}
4802 
4803 	if (vop2->version == VOP_VERSION_RK3528) {
4804 		struct ofnode_phandle_args args;
4805 
4806 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
4807 						 "#clock-cells", 0, 0, &args);
4808 		if (!ret) {
4809 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
4810 			if (ret) {
4811 				debug("warn: can't get clk device\n");
4812 				return ret;
4813 			}
4814 		} else {
4815 			debug("assigned-clock-parents's node not define\n");
4816 		}
4817 	}
4818 
4819 	if (vop2->version == VOP_VERSION_RK3576)
4820 		vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div;
4821 
4822 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
4823 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
4824 			vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll);
4825 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
4826 			vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll);
4827 
4828 		/*
4829 		 * uboot clk driver won't set dclk parent's rate when use
4830 		 * hdmi phypll as dclk source.
4831 		 * So set dclk rate is meaningless. Set hdmi phypll rate
4832 		 * directly.
4833 		 */
4834 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
4835 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000);
4836 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
4837 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000);
4838 		} else {
4839 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
4840 				ret = vop2_clk_set_rate(&hdmi_phy_pll,
4841 							dclk_rate / vp_dclk_div * 1000);
4842 			} else {
4843 #ifndef CONFIG_SPL_BUILD
4844 				ret = vop2_clk_set_rate(&cstate->dclk,
4845 							dclk_rate / vp_dclk_div * 1000);
4846 #else
4847 				if (vop2->version == VOP_VERSION_RK3528) {
4848 					void *cru_base = (void *)RK3528_CRU_BASE;
4849 
4850 					/* dclk src switch to hdmiphy pll */
4851 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
4852 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
4853 					ret = dclk_rate * 1000;
4854 				}
4855 #endif
4856 			}
4857 		}
4858 	} else {
4859 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
4860 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000);
4861 		else
4862 			ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000);
4863 	}
4864 
4865 	if (IS_ERR_VALUE(ret)) {
4866 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
4867 		       __func__, cstate->crtc_id, dclk_rate, ret);
4868 		return ret;
4869 	} else {
4870 		if (cstate->mcu_timing.mcu_pix_total) {
4871 			mode->crtc_clock = roundup(ret, 1000) / 1000;
4872 		} else {
4873 			dclk_div_factor = mode->crtc_clock / dclk_rate;
4874 			mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000;
4875 		}
4876 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
4877 	}
4878 
4879 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4880 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
4881 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4882 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
4883 
4884 	if (cstate->mcu_timing.mcu_pix_total) {
4885 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4886 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4887 				STANDBY_EN_SHIFT, 0, false);
4888 		vop3_mcu_mode_setup(state);
4889 	}
4890 
4891 	return 0;
4892 }
4893 
4894 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
4895 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
4896 			     uint32_t dst_h)
4897 {
4898 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
4899 	uint16_t hscl_filter_mode, vscl_filter_mode;
4900 	uint8_t xgt2 = 0, xgt4 = 0;
4901 	uint8_t ygt2 = 0, ygt4 = 0;
4902 	uint32_t xfac = 0, yfac = 0;
4903 	u32 win_offset = win->reg_offset;
4904 	bool xgt_en = false;
4905 	bool xavg_en = false;
4906 
4907 	if (is_vop3(vop2)) {
4908 		if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) {
4909 			if (src_w >= (8 * dst_w)) {
4910 				xgt4 = 1;
4911 				src_w >>= 2;
4912 			} else if (src_w >= (4 * dst_w)) {
4913 				xgt2 = 1;
4914 				src_w >>= 1;
4915 			}
4916 		} else {
4917 			if (src_w >= (4 * dst_w)) {
4918 				xgt4 = 1;
4919 				src_w >>= 2;
4920 			} else if (src_w >= (2 * dst_w)) {
4921 				xgt2 = 1;
4922 				src_w >>= 1;
4923 			}
4924 		}
4925 	}
4926 
4927 	/**
4928 	 * The rk3528 is processed as 2 pixel/cycle,
4929 	 * so ygt2/ygt4 needs to be triggered in advance to improve performance
4930 	 * when src_w is bigger than 1920.
4931 	 * dst_h / src_h is at [1, 0.65)     ygt2=0; ygt4=0;
4932 	 * dst_h / src_h is at [0.65, 0.35)  ygt2=1; ygt4=0;
4933 	 * dst_h / src_h is at [0.35, 0)     ygt2=0; ygt4=1;
4934 	 */
4935 	if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) {
4936 		if (src_h >= (100 * dst_h / 35)) {
4937 			ygt4 = 1;
4938 			src_h >>= 2;
4939 		} else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) {
4940 			ygt2 = 1;
4941 			src_h >>= 1;
4942 		}
4943 	} else {
4944 		if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) {
4945 			if (src_h >= (8 * dst_h)) {
4946 				ygt4 = 1;
4947 				src_h >>= 2;
4948 			} else if (src_h >= (4 * dst_h)) {
4949 				ygt2 = 1;
4950 				src_h >>= 1;
4951 			}
4952 		} else {
4953 			if (src_h >= (4 * dst_h)) {
4954 				ygt4 = 1;
4955 				src_h >>= 2;
4956 			} else if (src_h >= (2 * dst_h)) {
4957 				ygt2 = 1;
4958 				src_h >>= 1;
4959 			}
4960 		}
4961 	}
4962 
4963 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
4964 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
4965 
4966 	if (yrgb_hor_scl_mode == SCALE_UP)
4967 		hscl_filter_mode = win->hsu_filter_mode;
4968 	else
4969 		hscl_filter_mode = win->hsd_filter_mode;
4970 
4971 	if (yrgb_ver_scl_mode == SCALE_UP)
4972 		vscl_filter_mode = win->vsu_filter_mode;
4973 	else
4974 		vscl_filter_mode = win->vsd_filter_mode;
4975 
4976 	/*
4977 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
4978 	 * at scale down mode
4979 	 */
4980 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
4981 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
4982 		dst_w += 1;
4983 	}
4984 
4985 	if (is_vop3(vop2)) {
4986 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
4987 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
4988 
4989 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
4990 			xavg_en = xgt2 || xgt4;
4991 		else
4992 			xgt_en = xgt2 || xgt4;
4993 
4994 		if (vop2->version == VOP_VERSION_RK3576) {
4995 			bool zme_dering_en = false;
4996 
4997 			if ((yrgb_hor_scl_mode == SCALE_UP &&
4998 			     hscl_filter_mode == VOP2_SCALE_UP_ZME) ||
4999 			    (yrgb_ver_scl_mode == SCALE_UP &&
5000 			     vscl_filter_mode == VOP2_SCALE_UP_ZME))
5001 				zme_dering_en = true;
5002 
5003 			/* Recommended configuration from the algorithm */
5004 			vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset,
5005 				    0x04100d10);
5006 			vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset,
5007 					EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false);
5008 		}
5009 	} else {
5010 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
5011 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
5012 	}
5013 
5014 	if (win->type == CLUSTER_LAYER) {
5015 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
5016 			    yfac << 16 | xfac);
5017 
5018 		if (is_vop3(vop2)) {
5019 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5020 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
5021 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5022 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
5023 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5024 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
5025 
5026 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5027 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
5028 					yrgb_hor_scl_mode, false);
5029 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5030 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
5031 					yrgb_ver_scl_mode, false);
5032 		} else {
5033 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5034 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
5035 					yrgb_hor_scl_mode, false);
5036 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5037 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
5038 					yrgb_ver_scl_mode, false);
5039 		}
5040 
5041 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
5042 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5043 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
5044 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5045 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
5046 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5047 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
5048 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5049 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
5050 		} else {
5051 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5052 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
5053 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5054 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
5055 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5056 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
5057 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5058 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
5059 		}
5060 	} else {
5061 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
5062 			    yfac << 16 | xfac);
5063 
5064 		if (is_vop3(vop2)) {
5065 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5066 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
5067 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5068 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
5069 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5070 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
5071 		}
5072 
5073 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5074 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
5075 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5076 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
5077 
5078 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5079 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
5080 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5081 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
5082 
5083 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5084 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
5085 				hscl_filter_mode, false);
5086 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5087 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
5088 				vscl_filter_mode, false);
5089 	}
5090 }
5091 
5092 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
5093 {
5094 	u32 win_offset = win->reg_offset;
5095 
5096 	if (win->type == CLUSTER_LAYER) {
5097 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
5098 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
5099 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
5100 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5101 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
5102 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5103 	} else {
5104 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
5105 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
5106 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
5107 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5108 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
5109 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5110 	}
5111 }
5112 
5113 static bool vop2_win_dither_up(uint32_t format)
5114 {
5115 	switch (format) {
5116 	case ROCKCHIP_FMT_RGB565:
5117 		return true;
5118 	default:
5119 		return false;
5120 	}
5121 }
5122 
5123 static bool vop2_is_mirror_win(struct vop2_win_data *win)
5124 {
5125 	return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR);
5126 }
5127 
5128 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
5129 {
5130 	struct crtc_state *cstate = &state->crtc_state;
5131 	struct connector_state *conn_state = &state->conn_state;
5132 	struct drm_display_mode *mode = &conn_state->mode;
5133 	struct vop2 *vop2 = cstate->private;
5134 	int src_w = cstate->src_rect.w;
5135 	int src_h = cstate->src_rect.h;
5136 	int crtc_x = cstate->crtc_rect.x;
5137 	int crtc_y = cstate->crtc_rect.y;
5138 	int crtc_w = cstate->crtc_rect.w;
5139 	int crtc_h = cstate->crtc_rect.h;
5140 	int xvir = cstate->xvir;
5141 	int y_mirror = 0;
5142 	int csc_mode;
5143 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5144 	/* offset of the right window in splice mode */
5145 	u32 splice_pixel_offset = 0;
5146 	u32 splice_yrgb_offset = 0;
5147 	u32 win_offset = win->reg_offset;
5148 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5149 	bool dither_up;
5150 
5151 	if (win->splice_mode_right) {
5152 		src_w = cstate->right_src_rect.w;
5153 		src_h = cstate->right_src_rect.h;
5154 		crtc_x = cstate->right_crtc_rect.x;
5155 		crtc_y = cstate->right_crtc_rect.y;
5156 		crtc_w = cstate->right_crtc_rect.w;
5157 		crtc_h = cstate->right_crtc_rect.h;
5158 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5159 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5160 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5161 	}
5162 
5163 	act_info = (src_h - 1) << 16;
5164 	act_info |= (src_w - 1) & 0xffff;
5165 
5166 	dsp_info = (crtc_h - 1) << 16;
5167 	dsp_info |= (crtc_w - 1) & 0xffff;
5168 
5169 	dsp_stx = crtc_x;
5170 	dsp_sty = crtc_y;
5171 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5172 
5173 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5174 		y_mirror = 1;
5175 	else
5176 		y_mirror = 0;
5177 
5178 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5179 
5180 	if (vop2->version != VOP_VERSION_RK3568)
5181 		vop2_axi_config(vop2, win);
5182 
5183 	if (y_mirror)
5184 		printf("WARN: y mirror is unsupported by cluster window\n");
5185 
5186 	if (is_vop3(vop2))
5187 		vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset,
5188 				CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT,
5189 				cstate->crtc_id, false);
5190 
5191 	/*
5192 	 * rk3588 and later platforms should set half_blocK_en to 1 in line and tile mode.
5193 	 */
5194 	if (vop2->version >= VOP_VERSION_RK3588)
5195 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
5196 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
5197 
5198 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
5199 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5200 			false);
5201 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
5202 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
5203 		    cstate->dma_addr + splice_yrgb_offset);
5204 
5205 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
5206 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
5207 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
5208 
5209 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
5210 
5211 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5212 					 CSC_10BIT_DEPTH);
5213 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5214 			CLUSTER_RGB2YUV_EN_SHIFT,
5215 			is_yuv_output(conn_state->bus_format), false);
5216 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
5217 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
5218 
5219 	dither_up = vop2_win_dither_up(cstate->format);
5220 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5221 			CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false);
5222 
5223 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
5224 
5225 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5226 
5227 	return 0;
5228 }
5229 
5230 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
5231 {
5232 	struct crtc_state *cstate = &state->crtc_state;
5233 	struct connector_state *conn_state = &state->conn_state;
5234 	struct drm_display_mode *mode = &conn_state->mode;
5235 	struct vop2 *vop2 = cstate->private;
5236 	int src_w = cstate->src_rect.w;
5237 	int src_h = cstate->src_rect.h;
5238 	int crtc_x = cstate->crtc_rect.x;
5239 	int crtc_y = cstate->crtc_rect.y;
5240 	int crtc_w = cstate->crtc_rect.w;
5241 	int crtc_h = cstate->crtc_rect.h;
5242 	int xvir = cstate->xvir;
5243 	int y_mirror = 0;
5244 	int csc_mode;
5245 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5246 	/* offset of the right window in splice mode */
5247 	u32 splice_pixel_offset = 0;
5248 	u32 splice_yrgb_offset = 0;
5249 	u32 win_offset = win->reg_offset;
5250 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5251 	u32 val;
5252 	bool dither_up;
5253 
5254 	if (vop2_is_mirror_win(win)) {
5255 		struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id);
5256 
5257 		if (!source_win) {
5258 			printf("invalid source win id %d\n", win->source_win_id);
5259 			return -ENODEV;
5260 		}
5261 
5262 		val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset);
5263 		if (!(val & BIT(WIN_EN_SHIFT))) {
5264 			printf("WARN: the source win should be enabled before mirror win\n");
5265 			return -EAGAIN;
5266 		}
5267 	}
5268 
5269 	if (win->splice_mode_right) {
5270 		src_w = cstate->right_src_rect.w;
5271 		src_h = cstate->right_src_rect.h;
5272 		crtc_x = cstate->right_crtc_rect.x;
5273 		crtc_y = cstate->right_crtc_rect.y;
5274 		crtc_w = cstate->right_crtc_rect.w;
5275 		crtc_h = cstate->right_crtc_rect.h;
5276 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5277 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5278 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5279 	}
5280 
5281 	/*
5282 	 * This is workaround solution for IC design:
5283 	 * esmart can't support scale down when actual_w % 16 == 1.
5284 	 */
5285 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
5286 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
5287 		src_w -= 1;
5288 	}
5289 
5290 	act_info = (src_h - 1) << 16;
5291 	act_info |= (src_w - 1) & 0xffff;
5292 
5293 	dsp_info = (crtc_h - 1) << 16;
5294 	dsp_info |= (crtc_w - 1) & 0xffff;
5295 
5296 	dsp_stx = crtc_x;
5297 	dsp_sty = crtc_y;
5298 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5299 
5300 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5301 		y_mirror = 1;
5302 	else
5303 		y_mirror = 0;
5304 
5305 	if (is_vop3(vop2)) {
5306 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset,
5307 				ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT,
5308 				win->scale_engine_num, false);
5309 		vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5310 				ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5311 				cstate->crtc_id, false);
5312 		vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset,
5313 				ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT,
5314 				0, false);
5315 
5316 		/* Merge esmart1/3 from vp1 post to vp0 */
5317 		if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 &&
5318 		    (win->phys_id == ROCKCHIP_VOP2_ESMART1 ||
5319 		     win->phys_id == ROCKCHIP_VOP2_ESMART3))
5320 			vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5321 					ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5322 					1, false);
5323 	}
5324 
5325 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5326 
5327 	if (vop2->version != VOP_VERSION_RK3568)
5328 		vop2_axi_config(vop2, win);
5329 
5330 	if (y_mirror)
5331 		cstate->dma_addr += (src_h - 1) * xvir * 4;
5332 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
5333 			YMIRROR_EN_SHIFT, y_mirror, false);
5334 
5335 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5336 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5337 			false);
5338 
5339 	if (vop2->version == VOP_VERSION_RK3576)
5340 		vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00);
5341 
5342 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
5343 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
5344 		    cstate->dma_addr + splice_yrgb_offset);
5345 
5346 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
5347 		    act_info);
5348 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
5349 		    dsp_info);
5350 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
5351 
5352 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5353 			WIN_EN_SHIFT, 1, false);
5354 
5355 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5356 					 CSC_10BIT_DEPTH);
5357 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
5358 			RGB2YUV_EN_SHIFT,
5359 			is_yuv_output(conn_state->bus_format), false);
5360 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
5361 			CSC_MODE_SHIFT, csc_mode, false);
5362 
5363 	dither_up = vop2_win_dither_up(cstate->format);
5364 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5365 			REGION0_DITHER_UP_EN_SHIFT, dither_up, false);
5366 
5367 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5368 
5369 	return 0;
5370 }
5371 
5372 static void vop2_calc_display_rect_for_splice(struct display_state *state)
5373 {
5374 	struct crtc_state *cstate = &state->crtc_state;
5375 	struct connector_state *conn_state = &state->conn_state;
5376 	struct drm_display_mode *mode = &conn_state->mode;
5377 	struct display_rect *src_rect = &cstate->src_rect;
5378 	struct display_rect *dst_rect = &cstate->crtc_rect;
5379 	struct display_rect left_src, left_dst, right_src, right_dst;
5380 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
5381 	int left_src_w, left_dst_w, right_dst_w;
5382 
5383 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
5384 	if (left_dst_w < 0)
5385 		left_dst_w = 0;
5386 	right_dst_w = dst_rect->w - left_dst_w;
5387 
5388 	if (!right_dst_w)
5389 		left_src_w = src_rect->w;
5390 	else
5391 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
5392 
5393 	left_src.x = src_rect->x;
5394 	left_src.w = left_src_w;
5395 	left_dst.x = dst_rect->x;
5396 	left_dst.w = left_dst_w;
5397 	right_src.x = left_src.x + left_src.w;
5398 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
5399 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
5400 	right_dst.w = right_dst_w;
5401 
5402 	left_src.y = src_rect->y;
5403 	left_src.h = src_rect->h;
5404 	left_dst.y = dst_rect->y;
5405 	left_dst.h = dst_rect->h;
5406 	right_src.y = src_rect->y;
5407 	right_src.h = src_rect->h;
5408 	right_dst.y = dst_rect->y;
5409 	right_dst.h = dst_rect->h;
5410 
5411 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
5412 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
5413 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
5414 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
5415 }
5416 
5417 static int rockchip_vop2_set_plane(struct display_state *state)
5418 {
5419 	struct crtc_state *cstate = &state->crtc_state;
5420 	struct vop2 *vop2 = cstate->private;
5421 	struct vop2_win_data *win_data;
5422 	struct vop2_win_data *splice_win_data;
5423 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5424 	int ret;
5425 
5426 	if (cstate->crtc_rect.w > cstate->max_output.width) {
5427 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
5428 		       cstate->crtc_rect.w, cstate->max_output.width);
5429 		return -EINVAL;
5430 	}
5431 
5432 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5433 	if (!win_data) {
5434 		printf("invalid win id %d\n", primary_plane_id);
5435 		return -ENODEV;
5436 	}
5437 
5438 	/* ignore some plane register according vop3 esmart lb mode */
5439 	if (vop3_ignore_plane(vop2, win_data))
5440 		return -EACCES;
5441 
5442 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) {
5443 		if (vop2_power_domain_on(vop2, win_data->pd_id))
5444 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
5445 	}
5446 
5447 	if (cstate->splice_mode) {
5448 		if (win_data->splice_win_id) {
5449 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
5450 			splice_win_data->splice_mode_right = true;
5451 
5452 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
5453 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
5454 
5455 			vop2_calc_display_rect_for_splice(state);
5456 			if (win_data->type == CLUSTER_LAYER)
5457 				vop2_set_cluster_win(state, splice_win_data);
5458 			else
5459 				vop2_set_smart_win(state, splice_win_data);
5460 		} else {
5461 			printf("ERROR: splice mode is unsupported by plane %s\n",
5462 			       vop2_plane_id_to_string(primary_plane_id));
5463 			return -EINVAL;
5464 		}
5465 	}
5466 
5467 	if (win_data->type == CLUSTER_LAYER)
5468 		ret = vop2_set_cluster_win(state, win_data);
5469 	else
5470 		ret = vop2_set_smart_win(state, win_data);
5471 	if (ret)
5472 		return ret;
5473 
5474 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
5475 		cstate->crtc_id, vop2_plane_id_to_string(primary_plane_id),
5476 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
5477 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
5478 		cstate->dma_addr);
5479 
5480 	return 0;
5481 }
5482 
5483 static int rockchip_vop2_prepare(struct display_state *state)
5484 {
5485 	return 0;
5486 }
5487 
5488 static void vop2_dsc_cfg_done(struct display_state *state)
5489 {
5490 	struct connector_state *conn_state = &state->conn_state;
5491 	struct crtc_state *cstate = &state->crtc_state;
5492 	struct vop2 *vop2 = cstate->private;
5493 	u8 dsc_id = cstate->dsc_id;
5494 	u32 ctrl_regs_offset = (dsc_id * 0x30);
5495 
5496 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
5497 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
5498 				DSC_CFG_DONE_SHIFT, 1, false);
5499 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
5500 				DSC_CFG_DONE_SHIFT, 1, false);
5501 	} else {
5502 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
5503 				DSC_CFG_DONE_SHIFT, 1, false);
5504 	}
5505 }
5506 
5507 static int rockchip_vop2_enable(struct display_state *state)
5508 {
5509 	struct crtc_state *cstate = &state->crtc_state;
5510 	struct vop2 *vop2 = cstate->private;
5511 	u32 vp_offset = (cstate->crtc_id * 0x100);
5512 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5513 
5514 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5515 			STANDBY_EN_SHIFT, 0, false);
5516 
5517 	if (cstate->splice_mode)
5518 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5519 
5520 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5521 
5522 	if (cstate->dsc_enable)
5523 		vop2_dsc_cfg_done(state);
5524 
5525 	if (cstate->mcu_timing.mcu_pix_total)
5526 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
5527 				MCU_HOLD_MODE_SHIFT, 0, false);
5528 
5529 	return 0;
5530 }
5531 
5532 static int rk3588_vop2_post_enable(struct display_state *state)
5533 {
5534 	struct connector_state *conn_state = &state->conn_state;
5535 	struct crtc_state *cstate = &state->crtc_state;
5536 	struct vop2 *vop2 = cstate->private;
5537 	int output_if = conn_state->output_if;
5538 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5539 	int ret, val;
5540 
5541 	if (output_if & VOP_OUTPUT_IF_DP0)
5542 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
5543 				1, false);
5544 
5545 	if (output_if & VOP_OUTPUT_IF_DP1)
5546 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
5547 				1, false);
5548 
5549 	if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1)) {
5550 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5551 		ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val,
5552 					 val & BIT(cstate->crtc_id), 50 * 1000);
5553 		if (ret)
5554 			printf("%s wait cfg done timeout\n", __func__);
5555 
5556 		if (cstate->dclk_rst.dev) {
5557 			reset_assert(&cstate->dclk_rst);
5558 			udelay(20);
5559 			reset_deassert(&cstate->dclk_rst);
5560 		}
5561 	}
5562 
5563 	return 0;
5564 }
5565 
5566 static int rk3576_vop2_post_enable(struct display_state *state)
5567 {
5568 	struct connector_state *conn_state = &state->conn_state;
5569 	struct crtc_state *cstate = &state->crtc_state;
5570 	struct vop2 *vop2 = cstate->private;
5571 	int output_if = conn_state->output_if;
5572 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5573 	int ret, val;
5574 
5575 	if (output_if & VOP_OUTPUT_IF_DP0)
5576 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
5577 				RK3576_IF_OUT_EN_SHIFT, 1, false);
5578 
5579 	if (output_if & VOP_OUTPUT_IF_DP1)
5580 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
5581 				RK3576_IF_OUT_EN_SHIFT, 1, false);
5582 
5583 	if (output_if & VOP_OUTPUT_IF_DP2)
5584 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
5585 				RK3576_IF_OUT_EN_SHIFT, 1, false);
5586 
5587 	if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) {
5588 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5589 		ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val,
5590 					 val & BIT(cstate->crtc_id), 50 * 1000);
5591 		if (ret)
5592 			printf("%s wait cfg done timeout\n", __func__);
5593 
5594 		if (cstate->dclk_rst.dev) {
5595 			reset_assert(&cstate->dclk_rst);
5596 			udelay(20);
5597 			reset_deassert(&cstate->dclk_rst);
5598 		}
5599 	}
5600 
5601 	return 0;
5602 }
5603 
5604 static int rockchip_vop2_post_enable(struct display_state *state)
5605 {
5606 	struct crtc_state *cstate = &state->crtc_state;
5607 	struct vop2 *vop2 = cstate->private;
5608 
5609 	if (vop2->version == VOP_VERSION_RK3588)
5610 		rk3588_vop2_post_enable(state);
5611 	else if (vop2->version == VOP_VERSION_RK3576)
5612 		rk3576_vop2_post_enable(state);
5613 
5614 	return 0;
5615 }
5616 
5617 static int rockchip_vop2_disable(struct display_state *state)
5618 {
5619 	struct crtc_state *cstate = &state->crtc_state;
5620 	struct vop2 *vop2 = cstate->private;
5621 	u32 vp_offset = (cstate->crtc_id * 0x100);
5622 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5623 
5624 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5625 			STANDBY_EN_SHIFT, 1, false);
5626 
5627 	if (cstate->splice_mode)
5628 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5629 
5630 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5631 
5632 	return 0;
5633 }
5634 
5635 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
5636 {
5637 	struct crtc_state *cstate = &state->crtc_state;
5638 	struct vop2 *vop2 = cstate->private;
5639 	int i = 0;
5640 	int correct_cursor_plane = -1;
5641 	int plane_type = -1;
5642 
5643 	if (cursor_plane < 0)
5644 		return -1;
5645 
5646 	if (plane_mask & (1 << cursor_plane))
5647 		return cursor_plane;
5648 
5649 	/* Get current cursor plane type */
5650 	for (i = 0; i < vop2->data->nr_layers; i++) {
5651 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
5652 			plane_type = vop2->data->plane_table[i].plane_type;
5653 			break;
5654 		}
5655 	}
5656 
5657 	/* Get the other same plane type plane id */
5658 	for (i = 0; i < vop2->data->nr_layers; i++) {
5659 		if (vop2->data->plane_table[i].plane_type == plane_type &&
5660 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
5661 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
5662 			break;
5663 		}
5664 	}
5665 
5666 	/* To check whether the new correct_cursor_plane is attach to current vp */
5667 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
5668 		printf("error: faild to find correct plane as cursor plane\n");
5669 		return -1;
5670 	}
5671 
5672 	printf("vp%d adjust cursor plane from %d to %d\n",
5673 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
5674 
5675 	return correct_cursor_plane;
5676 }
5677 
5678 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
5679 {
5680 	struct crtc_state *cstate = &state->crtc_state;
5681 	struct vop2 *vop2 = cstate->private;
5682 	ofnode vp_node;
5683 	struct device_node *port_parent_node = cstate->ports_node;
5684 	static bool vop_fix_dts;
5685 	const char *path;
5686 	u32 plane_mask = 0;
5687 	int vp_id = 0;
5688 	int cursor_plane_id = -1;
5689 
5690 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
5691 		return 0;
5692 
5693 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
5694 		path = vp_node.np->full_name;
5695 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
5696 
5697 		if (cstate->crtc->assign_plane)
5698 			continue;
5699 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
5700 								 cstate->crtc->vps[vp_id].cursor_plane);
5701 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
5702 		       vp_id, plane_mask,
5703 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
5704 		       cursor_plane_id);
5705 
5706 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
5707 				     plane_mask, 1);
5708 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
5709 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
5710 		if (cursor_plane_id >= 0)
5711 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
5712 					     cursor_plane_id, 1);
5713 		vp_id++;
5714 	}
5715 
5716 	vop_fix_dts = true;
5717 
5718 	return 0;
5719 }
5720 
5721 static int rockchip_vop2_check(struct display_state *state)
5722 {
5723 	struct crtc_state *cstate = &state->crtc_state;
5724 	struct rockchip_crtc *crtc = cstate->crtc;
5725 
5726 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
5727 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
5728 		return -ENOTSUPP;
5729 	}
5730 
5731 	if (cstate->splice_mode) {
5732 		crtc->splice_mode = true;
5733 		crtc->splice_crtc_id = cstate->splice_crtc_id;
5734 	}
5735 
5736 	return 0;
5737 }
5738 
5739 static int rockchip_vop2_mode_valid(struct display_state *state)
5740 {
5741 	struct connector_state *conn_state = &state->conn_state;
5742 	struct crtc_state *cstate = &state->crtc_state;
5743 	struct drm_display_mode *mode = &conn_state->mode;
5744 	struct videomode vm;
5745 
5746 	drm_display_mode_to_videomode(mode, &vm);
5747 
5748 	if (vm.hactive < 32 || vm.vactive < 32 ||
5749 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
5750 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
5751 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
5752 		return -EINVAL;
5753 	}
5754 
5755 	return 0;
5756 }
5757 
5758 static int rockchip_vop2_mode_fixup(struct display_state *state)
5759 {
5760 	struct connector_state *conn_state = &state->conn_state;
5761 	struct rockchip_connector *conn = conn_state->connector;
5762 	struct drm_display_mode *mode = &conn_state->mode;
5763 	struct crtc_state *cstate = &state->crtc_state;
5764 	struct vop2 *vop2 = cstate->private;
5765 
5766 	if (conn_state->secondary) {
5767 		if (!(conn->dual_channel_mode &&
5768 		      conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) &&
5769 		    conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS)
5770 			drm_mode_convert_to_split_mode(mode);
5771 	}
5772 
5773 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
5774 
5775 	/*
5776 	 * For RK3568 and RK3588, the hactive of video timing must
5777 	 * be 4-pixel aligned.
5778 	 */
5779 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) {
5780 		if (mode->crtc_hdisplay % 4) {
5781 			int old_hdisplay = mode->crtc_hdisplay;
5782 			int align = 4 - (mode->crtc_hdisplay % 4);
5783 
5784 			mode->crtc_hdisplay += align;
5785 			mode->crtc_hsync_start += align;
5786 			mode->crtc_hsync_end += align;
5787 			mode->crtc_htotal += align;
5788 
5789 			printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n",
5790 			       old_hdisplay, mode->hdisplay);
5791 		}
5792 	}
5793 
5794 	/*
5795 	 * For RK3576 YUV420 output, hden signal introduce one cycle delay,
5796 	 * so we need to adjust hfp and hbp to compatible with this design.
5797 	 */
5798 	if (vop2->version == VOP_VERSION_RK3576 &&
5799 	    conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
5800 		mode->crtc_hsync_start += 2;
5801 		mode->crtc_hsync_end += 2;
5802 	}
5803 
5804 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
5805 		mode->crtc_clock *= 2;
5806 
5807 	/*
5808 	 * For RK3528, the path of CVBS output is like:
5809 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
5810 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
5811 	 * clock needs.
5812 	 */
5813 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
5814 		mode->crtc_clock *= 4;
5815 
5816 	mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format);
5817 	if (cstate->mcu_timing.mcu_pix_total)
5818 		mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1;
5819 
5820 	return 0;
5821 }
5822 
5823 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
5824 
5825 static int rockchip_vop2_plane_check(struct display_state *state)
5826 {
5827 	struct crtc_state *cstate = &state->crtc_state;
5828 	struct vop2 *vop2 = cstate->private;
5829 	struct display_rect *src = &cstate->src_rect;
5830 	struct display_rect *dst = &cstate->crtc_rect;
5831 	struct vop2_win_data *win_data;
5832 	int min_scale, max_scale;
5833 	int hscale, vscale;
5834 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5835 
5836 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5837 	if (!win_data) {
5838 		printf("ERROR: invalid win id %d\n", primary_plane_id);
5839 		return -ENODEV;
5840 	}
5841 
5842 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
5843 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
5844 
5845 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
5846 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
5847 	if (hscale < 0 || vscale < 0) {
5848 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
5849 		return -ERANGE;
5850 		}
5851 
5852 	return 0;
5853 }
5854 
5855 static int rockchip_vop2_apply_soft_te(struct display_state *state)
5856 {
5857 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
5858 	struct crtc_state *cstate = &state->crtc_state;
5859 	struct vop2 *vop2 = cstate->private;
5860 	u32 vp_offset = (cstate->crtc_id * 0x100);
5861 	int val = 0;
5862 	int ret = 0;
5863 
5864 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
5865 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
5866 	if (!ret) {
5867 #ifndef CONFIG_SPL_BUILD
5868 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5869 					 !val, 50 * 1000);
5870 		if (!ret) {
5871 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5872 						 val, 50 * 1000);
5873 			if (!ret) {
5874 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
5875 						EN_MASK, EDPI_WMS_FS, 1, false);
5876 			} else {
5877 				printf("ERROR: vp%d wait for active TE signal timeout\n",
5878 				       cstate->crtc_id);
5879 				return ret;
5880 			}
5881 		} else {
5882 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
5883 			return ret;
5884 		}
5885 #endif
5886 	} else {
5887 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
5888 		return ret;
5889 	}
5890 
5891 	return 0;
5892 }
5893 
5894 static int rockchip_vop2_regs_dump(struct display_state *state)
5895 {
5896 	struct crtc_state *cstate = &state->crtc_state;
5897 	struct vop2 *vop2 = cstate->private;
5898 	const struct vop2_data *vop2_data = vop2->data;
5899 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5900 	u32 len = 128;
5901 	u32 n, i, j;
5902 	u32 base;
5903 
5904 	if (!cstate->crtc->active)
5905 		return -EINVAL;
5906 
5907 	n = vop2_data->dump_regs_size;
5908 	for (i = 0; i < n; i++) {
5909 		base = regs[i].offset;
5910 		len = 128;
5911 		if (regs[i].size)
5912 			len = min(len, regs[i].size >> 2);
5913 		printf("\n%s:\n", regs[i].name);
5914 		for (j = 0; j < len;) {
5915 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5916 			       vop2_readl(vop2, base + (4 * j)),
5917 			       vop2_readl(vop2, base + (4 * (j + 1))),
5918 			       vop2_readl(vop2, base + (4 * (j + 2))),
5919 			       vop2_readl(vop2, base + (4 * (j + 3))));
5920 			j += 4;
5921 		}
5922 	}
5923 
5924 	return 0;
5925 }
5926 
5927 static int rockchip_vop2_active_regs_dump(struct display_state *state)
5928 {
5929 	struct crtc_state *cstate = &state->crtc_state;
5930 	struct vop2 *vop2 = cstate->private;
5931 	const struct vop2_data *vop2_data = vop2->data;
5932 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5933 	u32 len = 128;
5934 	u32 n, i, j;
5935 	u32 base;
5936 	bool enable_state;
5937 
5938 	if (!cstate->crtc->active)
5939 		return -EINVAL;
5940 
5941 	n = vop2_data->dump_regs_size;
5942 	for (i = 0; i < n; i++) {
5943 		if (regs[i].state_mask) {
5944 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
5945 				       regs[i].state_mask;
5946 			if (enable_state != regs[i].enable_state)
5947 				continue;
5948 		}
5949 
5950 		base = regs[i].offset;
5951 		len = 128;
5952 		if (regs[i].size)
5953 			len = min(len, regs[i].size >> 2);
5954 		printf("\n%s:\n", regs[i].name);
5955 		for (j = 0; j < len;) {
5956 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5957 			       vop2_readl(vop2, base + (4 * j)),
5958 			       vop2_readl(vop2, base + (4 * (j + 1))),
5959 			       vop2_readl(vop2, base + (4 * (j + 2))),
5960 			       vop2_readl(vop2, base + (4 * (j + 3))));
5961 			j += 4;
5962 		}
5963 	}
5964 
5965 	return 0;
5966 }
5967 
5968 static struct vop2_dump_regs rk3528_dump_regs[] = {
5969 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5970 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
5971 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5972 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5973 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5974 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5975 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5976 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5977 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5978 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
5979 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
5980 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5981 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
5982 };
5983 
5984 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5985 	ROCKCHIP_VOP2_ESMART0,
5986 	ROCKCHIP_VOP2_ESMART1,
5987 	ROCKCHIP_VOP2_ESMART2,
5988 	ROCKCHIP_VOP2_ESMART3,
5989 };
5990 
5991 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5992 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5993 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5994 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5995 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5996 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5997 };
5998 
5999 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6000 	{ /* one display policy for hdmi */
6001 		{/* main display */
6002 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6003 			.attached_layers_nr = 4,
6004 			.attached_layers = {
6005 				  ROCKCHIP_VOP2_CLUSTER0,
6006 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
6007 				},
6008 		},
6009 		{/* second display */},
6010 		{/* third  display */},
6011 		{/* fourth display */},
6012 	},
6013 
6014 	{ /* two display policy */
6015 		{/* main display */
6016 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6017 			.attached_layers_nr = 3,
6018 			.attached_layers = {
6019 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
6020 				},
6021 		},
6022 
6023 		{/* second display */
6024 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
6025 			.attached_layers_nr = 2,
6026 			.attached_layers = {
6027 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
6028 				},
6029 		},
6030 		{/* third  display */},
6031 		{/* fourth display */},
6032 	},
6033 
6034 	{ /* one display policy for cvbs */
6035 		{/* main display */
6036 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
6037 			.attached_layers_nr = 2,
6038 			.attached_layers = {
6039 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
6040 				},
6041 		},
6042 		{/* second display */},
6043 		{/* third  display */},
6044 		{/* fourth display */},
6045 	},
6046 
6047 	{/* reserved */},
6048 };
6049 
6050 static struct vop2_win_data rk3528_win_data[5] = {
6051 	{
6052 		.name = "Esmart0",
6053 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6054 		.type = ESMART_LAYER,
6055 		.win_sel_port_offset = 8,
6056 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
6057 		.reg_offset = 0,
6058 		.axi_id = 0,
6059 		.axi_yrgb_id = 0x06,
6060 		.axi_uv_id = 0x07,
6061 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6062 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6063 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6064 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6065 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6066 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6067 		.max_upscale_factor = 8,
6068 		.max_downscale_factor = 8,
6069 	},
6070 
6071 	{
6072 		.name = "Esmart1",
6073 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6074 		.type = ESMART_LAYER,
6075 		.win_sel_port_offset = 10,
6076 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
6077 		.reg_offset = 0x200,
6078 		.axi_id = 0,
6079 		.axi_yrgb_id = 0x08,
6080 		.axi_uv_id = 0x09,
6081 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6082 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6083 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6084 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6085 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6086 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6087 		.max_upscale_factor = 8,
6088 		.max_downscale_factor = 8,
6089 	},
6090 
6091 	{
6092 		.name = "Esmart2",
6093 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6094 		.type = ESMART_LAYER,
6095 		.win_sel_port_offset = 12,
6096 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
6097 		.reg_offset = 0x400,
6098 		.axi_id = 0,
6099 		.axi_yrgb_id = 0x0a,
6100 		.axi_uv_id = 0x0b,
6101 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6102 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6103 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6104 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6105 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6106 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6107 		.max_upscale_factor = 8,
6108 		.max_downscale_factor = 8,
6109 	},
6110 
6111 	{
6112 		.name = "Esmart3",
6113 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6114 		.type = ESMART_LAYER,
6115 		.win_sel_port_offset = 14,
6116 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
6117 		.reg_offset = 0x600,
6118 		.axi_id = 0,
6119 		.axi_yrgb_id = 0x0c,
6120 		.axi_uv_id = 0x0d,
6121 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6122 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6123 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6124 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6125 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6126 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6127 		.max_upscale_factor = 8,
6128 		.max_downscale_factor = 8,
6129 	},
6130 
6131 	{
6132 		.name = "Cluster0",
6133 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6134 		.type = CLUSTER_LAYER,
6135 		.win_sel_port_offset = 0,
6136 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
6137 		.reg_offset = 0,
6138 		.axi_id = 0,
6139 		.axi_yrgb_id = 0x02,
6140 		.axi_uv_id = 0x03,
6141 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6142 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6143 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6144 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6145 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6146 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6147 		.max_upscale_factor = 8,
6148 		.max_downscale_factor = 8,
6149 	},
6150 };
6151 
6152 static struct vop2_vp_data rk3528_vp_data[2] = {
6153 	{
6154 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
6155 			   VOP_FEATURE_POST_CSC,
6156 		.max_output = {4096, 4096},
6157 		.layer_mix_dly = 6,
6158 		.hdr_mix_dly = 2,
6159 		.win_dly = 8,
6160 	},
6161 	{
6162 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6163 		.max_output = {1920, 1080},
6164 		.layer_mix_dly = 2,
6165 		.hdr_mix_dly = 0,
6166 		.win_dly = 8,
6167 	},
6168 };
6169 
6170 const struct vop2_data rk3528_vop = {
6171 	.version = VOP_VERSION_RK3528,
6172 	.nr_vps = 2,
6173 	.vp_data = rk3528_vp_data,
6174 	.win_data = rk3528_win_data,
6175 	.plane_mask = rk3528_vp_plane_mask[0],
6176 	.plane_table = rk3528_plane_table,
6177 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
6178 	.nr_layers = 5,
6179 	.nr_mixers = 3,
6180 	.nr_gammas = 2,
6181 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
6182 	.dump_regs = rk3528_dump_regs,
6183 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
6184 };
6185 
6186 static struct vop2_dump_regs rk3562_dump_regs[] = {
6187 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6188 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
6189 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6190 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6191 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6192 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6193 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6194 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6195 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
6196 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
6197 };
6198 
6199 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6200 	ROCKCHIP_VOP2_ESMART0,
6201 	ROCKCHIP_VOP2_ESMART1,
6202 	ROCKCHIP_VOP2_ESMART2,
6203 	ROCKCHIP_VOP2_ESMART3,
6204 };
6205 
6206 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6207 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6208 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6209 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6210 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6211 };
6212 
6213 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6214 	{ /* one display policy for hdmi */
6215 		{/* main display */
6216 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6217 			.attached_layers_nr = 4,
6218 			.attached_layers = {
6219 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
6220 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
6221 				},
6222 		},
6223 		{/* second display */},
6224 		{/* third  display */},
6225 		{/* fourth display */},
6226 	},
6227 
6228 	{ /* two display policy */
6229 		{/* main display */
6230 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6231 			.attached_layers_nr = 2,
6232 			.attached_layers = {
6233 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
6234 				},
6235 		},
6236 
6237 		{/* second display */
6238 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6239 			.attached_layers_nr = 2,
6240 			.attached_layers = {
6241 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
6242 				},
6243 		},
6244 		{/* third  display */},
6245 		{/* fourth display */},
6246 	},
6247 
6248 	{/* reserved */},
6249 };
6250 
6251 static struct vop2_win_data rk3562_win_data[4] = {
6252 	{
6253 		.name = "Esmart0",
6254 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6255 		.type = ESMART_LAYER,
6256 		.win_sel_port_offset = 8,
6257 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6258 		.reg_offset = 0,
6259 		.axi_id = 0,
6260 		.axi_yrgb_id = 0x02,
6261 		.axi_uv_id = 0x03,
6262 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6263 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6264 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6265 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6266 		.max_upscale_factor = 8,
6267 		.max_downscale_factor = 8,
6268 	},
6269 
6270 	{
6271 		.name = "Esmart1",
6272 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6273 		.type = ESMART_LAYER,
6274 		.win_sel_port_offset = 10,
6275 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6276 		.reg_offset = 0x200,
6277 		.axi_id = 0,
6278 		.axi_yrgb_id = 0x04,
6279 		.axi_uv_id = 0x05,
6280 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6281 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6282 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6283 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6284 		.max_upscale_factor = 8,
6285 		.max_downscale_factor = 8,
6286 	},
6287 
6288 	{
6289 		.name = "Esmart2",
6290 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6291 		.type = ESMART_LAYER,
6292 		.win_sel_port_offset = 12,
6293 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
6294 		.reg_offset = 0x400,
6295 		.axi_id = 0,
6296 		.axi_yrgb_id = 0x06,
6297 		.axi_uv_id = 0x07,
6298 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6299 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6300 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6301 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6302 		.max_upscale_factor = 8,
6303 		.max_downscale_factor = 8,
6304 	},
6305 
6306 	{
6307 		.name = "Esmart3",
6308 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6309 		.type = ESMART_LAYER,
6310 		.win_sel_port_offset = 14,
6311 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
6312 		.reg_offset = 0x600,
6313 		.axi_id = 0,
6314 		.axi_yrgb_id = 0x08,
6315 		.axi_uv_id = 0x0d,
6316 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6317 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6318 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6319 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6320 		.max_upscale_factor = 8,
6321 		.max_downscale_factor = 8,
6322 	},
6323 };
6324 
6325 static struct vop2_vp_data rk3562_vp_data[2] = {
6326 	{
6327 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6328 		.max_output = {2048, 4096},
6329 		.win_dly = 8,
6330 		.layer_mix_dly = 8,
6331 	},
6332 	{
6333 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6334 		.max_output = {2048, 1080},
6335 		.win_dly = 8,
6336 		.layer_mix_dly = 8,
6337 	},
6338 };
6339 
6340 const struct vop2_data rk3562_vop = {
6341 	.version = VOP_VERSION_RK3562,
6342 	.nr_vps = 2,
6343 	.vp_data = rk3562_vp_data,
6344 	.win_data = rk3562_win_data,
6345 	.plane_mask = rk3562_vp_plane_mask[0],
6346 	.plane_table = rk3562_plane_table,
6347 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
6348 	.nr_layers = 4,
6349 	.nr_mixers = 3,
6350 	.nr_gammas = 2,
6351 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
6352 	.dump_regs = rk3562_dump_regs,
6353 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
6354 };
6355 
6356 static struct vop2_dump_regs rk3568_dump_regs[] = {
6357 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6358 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6359 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6360 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6361 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6362 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6363 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6364 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6365 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6366 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6367 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6368 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6369 };
6370 
6371 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6372 	ROCKCHIP_VOP2_SMART0,
6373 	ROCKCHIP_VOP2_SMART1,
6374 	ROCKCHIP_VOP2_ESMART0,
6375 	ROCKCHIP_VOP2_ESMART1,
6376 };
6377 
6378 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6379 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6380 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6381 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6382 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6383 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6384 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6385 };
6386 
6387 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6388 	{ /* one display policy */
6389 		{/* main display */
6390 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6391 			.attached_layers_nr = 6,
6392 			.attached_layers = {
6393 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
6394 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6395 				},
6396 		},
6397 		{/* second display */},
6398 		{/* third  display */},
6399 		{/* fourth display */},
6400 	},
6401 
6402 	{ /* two display policy */
6403 		{/* main display */
6404 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6405 			.attached_layers_nr = 3,
6406 			.attached_layers = {
6407 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6408 				},
6409 		},
6410 
6411 		{/* second display */
6412 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6413 			.attached_layers_nr = 3,
6414 			.attached_layers = {
6415 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6416 				},
6417 		},
6418 		{/* third  display */},
6419 		{/* fourth display */},
6420 	},
6421 
6422 	{ /* three display policy */
6423 		{/* main display */
6424 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6425 			.attached_layers_nr = 3,
6426 			.attached_layers = {
6427 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6428 				},
6429 		},
6430 
6431 		{/* second display */
6432 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6433 			.attached_layers_nr = 2,
6434 			.attached_layers = {
6435 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
6436 				},
6437 		},
6438 
6439 		{/* third  display */
6440 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6441 			.attached_layers_nr = 1,
6442 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
6443 		},
6444 
6445 		{/* fourth display */},
6446 	},
6447 
6448 	{/* reserved for four display policy */},
6449 };
6450 
6451 static struct vop2_win_data rk3568_win_data[6] = {
6452 	{
6453 		.name = "Cluster0",
6454 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6455 		.type = CLUSTER_LAYER,
6456 		.win_sel_port_offset = 0,
6457 		.layer_sel_win_id = { 0, 0, 0, 0xff },
6458 		.reg_offset = 0,
6459 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6460 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6461 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6462 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6463 		.max_upscale_factor = 4,
6464 		.max_downscale_factor = 4,
6465 	},
6466 
6467 	{
6468 		.name = "Cluster1",
6469 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6470 		.type = CLUSTER_LAYER,
6471 		.win_sel_port_offset = 1,
6472 		.layer_sel_win_id = { 1, 1, 1, 0xff },
6473 		.reg_offset = 0x200,
6474 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6475 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6476 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6477 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6478 		.max_upscale_factor = 4,
6479 		.max_downscale_factor = 4,
6480 		.source_win_id = ROCKCHIP_VOP2_CLUSTER0,
6481 		.feature = WIN_FEATURE_MIRROR,
6482 	},
6483 
6484 	{
6485 		.name = "Esmart0",
6486 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6487 		.type = ESMART_LAYER,
6488 		.win_sel_port_offset = 4,
6489 		.layer_sel_win_id = { 2, 2, 2, 0xff },
6490 		.reg_offset = 0,
6491 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6492 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6493 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6494 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6495 		.max_upscale_factor = 8,
6496 		.max_downscale_factor = 8,
6497 	},
6498 
6499 	{
6500 		.name = "Esmart1",
6501 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6502 		.type = ESMART_LAYER,
6503 		.win_sel_port_offset = 5,
6504 		.layer_sel_win_id = { 6, 6, 6, 0xff },
6505 		.reg_offset = 0x200,
6506 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6507 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6508 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6509 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6510 		.max_upscale_factor = 8,
6511 		.max_downscale_factor = 8,
6512 		.source_win_id = ROCKCHIP_VOP2_ESMART0,
6513 		.feature = WIN_FEATURE_MIRROR,
6514 	},
6515 
6516 	{
6517 		.name = "Smart0",
6518 		.phys_id = ROCKCHIP_VOP2_SMART0,
6519 		.type = SMART_LAYER,
6520 		.win_sel_port_offset = 6,
6521 		.layer_sel_win_id = { 3, 3, 3, 0xff },
6522 		.reg_offset = 0x400,
6523 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6524 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6525 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6526 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6527 		.max_upscale_factor = 8,
6528 		.max_downscale_factor = 8,
6529 	},
6530 
6531 	{
6532 		.name = "Smart1",
6533 		.phys_id = ROCKCHIP_VOP2_SMART1,
6534 		.type = SMART_LAYER,
6535 		.win_sel_port_offset = 7,
6536 		.layer_sel_win_id = { 7, 7, 7, 0xff },
6537 		.reg_offset = 0x600,
6538 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6539 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6540 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6541 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6542 		.max_upscale_factor = 8,
6543 		.max_downscale_factor = 8,
6544 		.source_win_id = ROCKCHIP_VOP2_SMART0,
6545 		.feature = WIN_FEATURE_MIRROR,
6546 	},
6547 };
6548 
6549 static struct vop2_vp_data rk3568_vp_data[3] = {
6550 	{
6551 		.feature = VOP_FEATURE_OUTPUT_10BIT,
6552 		.pre_scan_max_dly = 42,
6553 		.max_output = {4096, 2304},
6554 	},
6555 	{
6556 		.feature = 0,
6557 		.pre_scan_max_dly = 40,
6558 		.max_output = {2048, 1536},
6559 	},
6560 	{
6561 		.feature = 0,
6562 		.pre_scan_max_dly = 40,
6563 		.max_output = {1920, 1080},
6564 	},
6565 };
6566 
6567 const struct vop2_data rk3568_vop = {
6568 	.version = VOP_VERSION_RK3568,
6569 	.nr_vps = 3,
6570 	.vp_data = rk3568_vp_data,
6571 	.win_data = rk3568_win_data,
6572 	.plane_mask = rk356x_vp_plane_mask[0],
6573 	.plane_table = rk356x_plane_table,
6574 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
6575 	.nr_layers = 6,
6576 	.nr_mixers = 5,
6577 	.nr_gammas = 1,
6578 	.dump_regs = rk3568_dump_regs,
6579 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
6580 };
6581 
6582 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = {
6583 	ROCKCHIP_VOP2_ESMART0,
6584 	ROCKCHIP_VOP2_ESMART1,
6585 	ROCKCHIP_VOP2_ESMART2,
6586 };
6587 
6588 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6589 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6590 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6591 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6592 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6593 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6594 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6595 };
6596 
6597 static struct vop2_dump_regs rk3576_dump_regs[] = {
6598 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 },
6599 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 },
6600 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 },
6601 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 },
6602 	{ RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 },
6603 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6604 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6605 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6606 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6607 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6608 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6609 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6610 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 },
6611 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 },
6612 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 },
6613 };
6614 
6615 /*
6616  * RK3576 VOP with 2 Cluster win and 4 Esmart win.
6617  * Every Esmart win support 4 multi-region.
6618  * VP0 can use Cluster0/1 and Esmart0/2
6619  * VP1 can use Cluster0/1 and Esmart1/3
6620  * VP2 can use Esmart0/1/2/3
6621  *
6622  * Scale filter mode:
6623  *
6624  * * Cluster:
6625  * * Support prescale down:
6626  * * H/V: gt2/avg2 or gt4/avg4
6627  * * After prescale down:
6628  *	* nearest-neighbor/bilinear/multi-phase filter for scale up
6629  *	* nearest-neighbor/bilinear/multi-phase filter for scale down
6630  *
6631  * * Esmart:
6632  * * Support prescale down:
6633  * * H: gt2/avg2 or gt4/avg4
6634  * * V: gt2 or gt4
6635  * * After prescale down:
6636  *	* nearest-neighbor/bilinear/bicubic for scale up
6637  *	* nearest-neighbor/bilinear for scale down
6638  *
6639  * AXI config::
6640  *
6641  * * Cluster0 win0: 0xa,  0xb       [AXI0]
6642  * * Cluster0 win1: 0xc,  0xd       [AXI0]
6643  * * Cluster1 win0: 0x6,  0x7       [AXI0]
6644  * * Cluster1 win1: 0x8,  0x9       [AXI0]
6645  * * Esmart0:       0x10, 0x11      [AXI0]
6646  * * Esmart1:       0x12, 0x13      [AXI0]
6647  * * Esmart2:       0xa,  0xb       [AXI1]
6648  * * Esmart3:       0xc,  0xd       [AXI1]
6649  * * Lut dma rid:   0x1,  0x2,  0x3 [AXI0]
6650  * * DCI dma rid:   0x4             [AXI0]
6651  * * Metadata rid:  0x5             [AXI0]
6652  *
6653  * * Limit:
6654  * * (1) 0x0 and 0xf can't be used;
6655  * * (2) cluster and lut/dci/metadata rid must smaller than 0xf, If Cluster rid is bigger than 0xf,
6656  * * VOP will dead at the system bandwidth very terrible scene.
6657  */
6658 static struct vop2_win_data rk3576_win_data[6] = {
6659 	{
6660 		.name = "Esmart0",
6661 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6662 		.type = ESMART_LAYER,
6663 		.layer_sel_win_id = { 2, 0xff, 0, 0xff },
6664 		.reg_offset = 0x0,
6665 		.supported_rotations = DRM_MODE_REFLECT_Y,
6666 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6667 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6668 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6669 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6670 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6671 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6672 		.pd_id = VOP2_PD_ESMART,
6673 		.axi_id = 0,
6674 		.axi_yrgb_id = 0x10,
6675 		.axi_uv_id = 0x11,
6676 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6677 		.max_upscale_factor = 8,
6678 		.max_downscale_factor = 8,
6679 		.feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH,
6680 	},
6681 	{
6682 		.name = "Esmart1",
6683 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6684 		.type = ESMART_LAYER,
6685 		.layer_sel_win_id = { 0xff, 2, 1, 0xff },
6686 		.reg_offset = 0x200,
6687 		.supported_rotations = DRM_MODE_REFLECT_Y,
6688 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6689 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6690 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6691 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6692 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6693 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6694 		.pd_id = VOP2_PD_ESMART,
6695 		.axi_id = 0,
6696 		.axi_yrgb_id = 0x12,
6697 		.axi_uv_id = 0x13,
6698 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6699 		.max_upscale_factor = 8,
6700 		.max_downscale_factor = 8,
6701 		.feature = WIN_FEATURE_MULTI_AREA,
6702 	},
6703 
6704 	{
6705 		.name = "Esmart2",
6706 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6707 		.type = ESMART_LAYER,
6708 		.layer_sel_win_id = { 3, 0xff, 2, 0xff },
6709 		.reg_offset = 0x400,
6710 		.supported_rotations = DRM_MODE_REFLECT_Y,
6711 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6712 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6713 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6714 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6715 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6716 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6717 		.pd_id = VOP2_PD_ESMART,
6718 		.axi_id = 1,
6719 		.axi_yrgb_id = 0x0a,
6720 		.axi_uv_id = 0x0b,
6721 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6722 		.max_upscale_factor = 8,
6723 		.max_downscale_factor = 8,
6724 		.feature = WIN_FEATURE_MULTI_AREA,
6725 	},
6726 
6727 	{
6728 		.name = "Esmart3",
6729 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6730 		.type = ESMART_LAYER,
6731 		.layer_sel_win_id = { 0xff, 3, 3, 0xff },
6732 		.reg_offset = 0x600,
6733 		.supported_rotations = DRM_MODE_REFLECT_Y,
6734 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6735 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6736 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6737 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6738 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6739 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6740 		.pd_id = VOP2_PD_ESMART,
6741 		.axi_id = 1,
6742 		.axi_yrgb_id = 0x0c,
6743 		.axi_uv_id = 0x0d,
6744 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6745 		.max_upscale_factor = 8,
6746 		.max_downscale_factor = 8,
6747 		.feature = WIN_FEATURE_MULTI_AREA,
6748 	},
6749 
6750 	{
6751 		.name = "Cluster0",
6752 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6753 		.type = CLUSTER_LAYER,
6754 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6755 		.reg_offset = 0x0,
6756 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6757 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6758 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6759 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6760 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6761 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6762 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6763 		.pd_id = VOP2_PD_CLUSTER,
6764 		.axi_yrgb_id = 0x0a,
6765 		.axi_uv_id = 0x0b,
6766 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6767 		.max_upscale_factor = 8,
6768 		.max_downscale_factor = 8,
6769 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6770 			   WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI,
6771 	},
6772 
6773 	{
6774 		.name = "Cluster1",
6775 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6776 		.type = CLUSTER_LAYER,
6777 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6778 		.reg_offset = 0x200,
6779 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6780 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6781 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6782 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6783 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6784 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6785 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6786 		.pd_id = VOP2_PD_CLUSTER,
6787 		.axi_yrgb_id = 0x06,
6788 		.axi_uv_id = 0x07,
6789 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6790 		.max_upscale_factor = 8,
6791 		.max_downscale_factor = 8,
6792 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6793 			   WIN_FEATURE_Y2R_13BIT_DEPTH,
6794 	},
6795 };
6796 
6797 /*
6798  * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4,
6799  * the urgency signal will be set to 1, when full post line buffer is over 6, the
6800  * urgency signal will be set to 0.
6801  */
6802 static struct vop_urgency rk3576_vp0_urgency = {
6803 	.urgen_thl = 4,
6804 	.urgen_thh = 6,
6805 };
6806 
6807 static struct vop2_vp_data rk3576_vp_data[3] = {
6808 	{
6809 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR |
6810 			   VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT |
6811 			   VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP,
6812 		.max_output = { 4096, 4096 },
6813 		.hdrvivid_dly = 21,
6814 		.sdr2hdr_dly = 21,
6815 		.layer_mix_dly = 8,
6816 		.hdr_mix_dly = 2,
6817 		.win_dly = 10,
6818 		.pixel_rate = 2,
6819 		.urgency = &rk3576_vp0_urgency,
6820 	},
6821 	{
6822 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN |
6823 			   VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2,
6824 		.max_output = { 2560, 2560 },
6825 		.hdrvivid_dly = 0,
6826 		.sdr2hdr_dly = 0,
6827 		.layer_mix_dly = 6,
6828 		.hdr_mix_dly = 0,
6829 		.win_dly = 10,
6830 		.pixel_rate = 1,
6831 	},
6832 	{
6833 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6834 		.max_output = { 1920, 1920 },
6835 		.hdrvivid_dly = 0,
6836 		.sdr2hdr_dly = 0,
6837 		.layer_mix_dly = 6,
6838 		.hdr_mix_dly = 0,
6839 		.win_dly = 10,
6840 		.pixel_rate = 1,
6841 	},
6842 };
6843 
6844 static struct vop2_power_domain_data rk3576_vop_pd_data[] = {
6845 	{
6846 		.id = VOP2_PD_CLUSTER,
6847 		.module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1),
6848 	},
6849 	{
6850 		.id = VOP2_PD_ESMART,
6851 		.module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) |
6852 				  BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3),
6853 	},
6854 };
6855 
6856 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = {
6857 	{VOP3_ESMART_4K_4K_4K_MODE, 2},
6858 	{VOP3_ESMART_4K_4K_2K_2K_MODE, 3}
6859 };
6860 
6861 const struct vop2_data rk3576_vop = {
6862 	.version = VOP_VERSION_RK3576,
6863 	.nr_vps = 3,
6864 	.nr_mixers = 4,
6865 	.nr_layers = 6,
6866 	.nr_gammas = 3,
6867 	.esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE,
6868 	.esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map),
6869 	.esmart_lb_mode_map = rk3576_esmart_lb_mode_map,
6870 	.vp_data = rk3576_vp_data,
6871 	.win_data = rk3576_win_data,
6872 	.plane_table = rk3576_plane_table,
6873 	.pd = rk3576_vop_pd_data,
6874 	.vp_default_primary_plane = rk3576_vp_default_primary_plane,
6875 	.nr_pd = ARRAY_SIZE(rk3576_vop_pd_data),
6876 	.dump_regs = rk3576_dump_regs,
6877 	.dump_regs_size = ARRAY_SIZE(rk3576_dump_regs),
6878 };
6879 
6880 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6881 	ROCKCHIP_VOP2_ESMART0,
6882 	ROCKCHIP_VOP2_ESMART1,
6883 	ROCKCHIP_VOP2_ESMART2,
6884 	ROCKCHIP_VOP2_ESMART3,
6885 	ROCKCHIP_VOP2_CLUSTER0,
6886 	ROCKCHIP_VOP2_CLUSTER1,
6887 	ROCKCHIP_VOP2_CLUSTER2,
6888 	ROCKCHIP_VOP2_CLUSTER3,
6889 };
6890 
6891 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6892 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6893 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6894 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
6895 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
6896 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6897 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6898 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6899 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6900 };
6901 
6902 static struct vop2_dump_regs rk3588_dump_regs[] = {
6903 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6904 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6905 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6906 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6907 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6908 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
6909 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6910 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6911 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
6912 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
6913 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6914 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6915 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6916 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6917 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6918 };
6919 
6920 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6921 	{ /* one display policy */
6922 		{/* main display */
6923 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6924 			.attached_layers_nr = 8,
6925 			.attached_layers = {
6926 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
6927 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
6928 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
6929 			},
6930 		},
6931 		{/* second display */},
6932 		{/* third  display */},
6933 		{/* fourth display */},
6934 	},
6935 
6936 	{ /* two display policy */
6937 		{/* main display */
6938 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6939 			.attached_layers_nr = 4,
6940 			.attached_layers = {
6941 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
6942 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
6943 			},
6944 		},
6945 
6946 		{/* second display */
6947 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6948 			.attached_layers_nr = 4,
6949 			.attached_layers = {
6950 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
6951 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
6952 			},
6953 		},
6954 		{/* third  display */},
6955 		{/* fourth display */},
6956 	},
6957 
6958 	{ /* three display policy */
6959 		{/* main display */
6960 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6961 			.attached_layers_nr = 3,
6962 			.attached_layers = {
6963 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
6964 			},
6965 		},
6966 
6967 		{/* second display */
6968 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6969 			.attached_layers_nr = 3,
6970 			.attached_layers = {
6971 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
6972 			},
6973 		},
6974 
6975 		{/* third  display */
6976 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6977 			.attached_layers_nr = 2,
6978 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
6979 		},
6980 
6981 		{/* fourth display */},
6982 	},
6983 
6984 	{ /* four display policy */
6985 		{/* main display */
6986 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6987 			.attached_layers_nr = 2,
6988 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
6989 		},
6990 
6991 		{/* second display */
6992 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6993 			.attached_layers_nr = 2,
6994 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
6995 		},
6996 
6997 		{/* third  display */
6998 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6999 			.attached_layers_nr = 2,
7000 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
7001 		},
7002 
7003 		{/* fourth display */
7004 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
7005 			.attached_layers_nr = 2,
7006 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
7007 		},
7008 	},
7009 
7010 };
7011 
7012 static struct vop2_win_data rk3588_win_data[8] = {
7013 	{
7014 		.name = "Cluster0",
7015 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
7016 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
7017 		.type = CLUSTER_LAYER,
7018 		.win_sel_port_offset = 0,
7019 		.layer_sel_win_id = { 0, 0, 0, 0 },
7020 		.reg_offset = 0,
7021 		.axi_id = 0,
7022 		.axi_yrgb_id = 2,
7023 		.axi_uv_id = 3,
7024 		.pd_id = VOP2_PD_CLUSTER0,
7025 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7026 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7027 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7028 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7029 		.max_upscale_factor = 4,
7030 		.max_downscale_factor = 4,
7031 	},
7032 
7033 	{
7034 		.name = "Cluster1",
7035 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
7036 		.type = CLUSTER_LAYER,
7037 		.win_sel_port_offset = 1,
7038 		.layer_sel_win_id = { 1, 1, 1, 1 },
7039 		.reg_offset = 0x200,
7040 		.axi_id = 0,
7041 		.axi_yrgb_id = 6,
7042 		.axi_uv_id = 7,
7043 		.pd_id = VOP2_PD_CLUSTER1,
7044 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7045 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7046 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7047 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7048 		.max_upscale_factor = 4,
7049 		.max_downscale_factor = 4,
7050 	},
7051 
7052 	{
7053 		.name = "Cluster2",
7054 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
7055 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
7056 		.type = CLUSTER_LAYER,
7057 		.win_sel_port_offset = 2,
7058 		.layer_sel_win_id = { 4, 4, 4, 4 },
7059 		.reg_offset = 0x400,
7060 		.axi_id = 1,
7061 		.axi_yrgb_id = 2,
7062 		.axi_uv_id = 3,
7063 		.pd_id = VOP2_PD_CLUSTER2,
7064 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7065 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7066 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7067 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7068 		.max_upscale_factor = 4,
7069 		.max_downscale_factor = 4,
7070 	},
7071 
7072 	{
7073 		.name = "Cluster3",
7074 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
7075 		.type = CLUSTER_LAYER,
7076 		.win_sel_port_offset = 3,
7077 		.layer_sel_win_id = { 5, 5, 5, 5 },
7078 		.reg_offset = 0x600,
7079 		.axi_id = 1,
7080 		.axi_yrgb_id = 6,
7081 		.axi_uv_id = 7,
7082 		.pd_id = VOP2_PD_CLUSTER3,
7083 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7084 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7085 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7086 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7087 		.max_upscale_factor = 4,
7088 		.max_downscale_factor = 4,
7089 	},
7090 
7091 	{
7092 		.name = "Esmart0",
7093 		.phys_id = ROCKCHIP_VOP2_ESMART0,
7094 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
7095 		.type = ESMART_LAYER,
7096 		.win_sel_port_offset = 4,
7097 		.layer_sel_win_id = { 2, 2, 2, 2 },
7098 		.reg_offset = 0,
7099 		.axi_id = 0,
7100 		.axi_yrgb_id = 0x0a,
7101 		.axi_uv_id = 0x0b,
7102 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7103 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7104 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7105 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7106 		.max_upscale_factor = 8,
7107 		.max_downscale_factor = 8,
7108 	},
7109 
7110 	{
7111 		.name = "Esmart1",
7112 		.phys_id = ROCKCHIP_VOP2_ESMART1,
7113 		.type = ESMART_LAYER,
7114 		.win_sel_port_offset = 5,
7115 		.layer_sel_win_id = { 3, 3, 3, 3 },
7116 		.reg_offset = 0x200,
7117 		.axi_id = 0,
7118 		.axi_yrgb_id = 0x0c,
7119 		.axi_uv_id = 0x0d,
7120 		.pd_id = VOP2_PD_ESMART,
7121 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7122 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7123 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7124 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7125 		.max_upscale_factor = 8,
7126 		.max_downscale_factor = 8,
7127 	},
7128 
7129 	{
7130 		.name = "Esmart2",
7131 		.phys_id = ROCKCHIP_VOP2_ESMART2,
7132 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
7133 		.type = ESMART_LAYER,
7134 		.win_sel_port_offset = 6,
7135 		.layer_sel_win_id = { 6, 6, 6, 6 },
7136 		.reg_offset = 0x400,
7137 		.axi_id = 1,
7138 		.axi_yrgb_id = 0x0a,
7139 		.axi_uv_id = 0x0b,
7140 		.pd_id = VOP2_PD_ESMART,
7141 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7142 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7143 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7144 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7145 		.max_upscale_factor = 8,
7146 		.max_downscale_factor = 8,
7147 	},
7148 
7149 	{
7150 		.name = "Esmart3",
7151 		.phys_id = ROCKCHIP_VOP2_ESMART3,
7152 		.type = ESMART_LAYER,
7153 		.win_sel_port_offset = 7,
7154 		.layer_sel_win_id = { 7, 7, 7, 7 },
7155 		.reg_offset = 0x600,
7156 		.axi_id = 1,
7157 		.axi_yrgb_id = 0x0c,
7158 		.axi_uv_id = 0x0d,
7159 		.pd_id = VOP2_PD_ESMART,
7160 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7161 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7162 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7163 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7164 		.max_upscale_factor = 8,
7165 		.max_downscale_factor = 8,
7166 	},
7167 };
7168 
7169 static struct dsc_error_info dsc_ecw[] = {
7170 	{0x00000000, "no error detected by DSC encoder"},
7171 	{0x0030ffff, "bits per component error"},
7172 	{0x0040ffff, "multiple mode error"},
7173 	{0x0050ffff, "line buffer depth error"},
7174 	{0x0060ffff, "minor version error"},
7175 	{0x0070ffff, "picture height error"},
7176 	{0x0080ffff, "picture width error"},
7177 	{0x0090ffff, "number of slices error"},
7178 	{0x00c0ffff, "slice height Error "},
7179 	{0x00d0ffff, "slice width error"},
7180 	{0x00e0ffff, "second line BPG offset error"},
7181 	{0x00f0ffff, "non second line BPG offset error"},
7182 	{0x0100ffff, "PPS ID error"},
7183 	{0x0110ffff, "bits per pixel (BPP) Error"},
7184 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
7185 
7186 	{0x01510001, "slice 0 RC buffer model overflow error"},
7187 	{0x01510002, "slice 1 RC buffer model overflow error"},
7188 	{0x01510004, "slice 2 RC buffer model overflow error"},
7189 	{0x01510008, "slice 3 RC buffer model overflow error"},
7190 	{0x01510010, "slice 4 RC buffer model overflow error"},
7191 	{0x01510020, "slice 5 RC buffer model overflow error"},
7192 	{0x01510040, "slice 6 RC buffer model overflow error"},
7193 	{0x01510080, "slice 7 RC buffer model overflow error"},
7194 
7195 	{0x01610001, "slice 0 RC buffer model underflow error"},
7196 	{0x01610002, "slice 1 RC buffer model underflow error"},
7197 	{0x01610004, "slice 2 RC buffer model underflow error"},
7198 	{0x01610008, "slice 3 RC buffer model underflow error"},
7199 	{0x01610010, "slice 4 RC buffer model underflow error"},
7200 	{0x01610020, "slice 5 RC buffer model underflow error"},
7201 	{0x01610040, "slice 6 RC buffer model underflow error"},
7202 	{0x01610080, "slice 7 RC buffer model underflow error"},
7203 
7204 	{0xffffffff, "unsuccessful RESET cycle status"},
7205 	{0x00a0ffff, "ICH full error precision settings error"},
7206 	{0x0020ffff, "native mode"},
7207 };
7208 
7209 static struct dsc_error_info dsc_buffer_flow[] = {
7210 	{0x00000000, "rate buffer status"},
7211 	{0x00000001, "line buffer status"},
7212 	{0x00000002, "decoder model status"},
7213 	{0x00000003, "pixel buffer status"},
7214 	{0x00000004, "balance fifo buffer status"},
7215 	{0x00000005, "syntax element fifo status"},
7216 };
7217 
7218 static struct vop2_dsc_data rk3588_dsc_data[] = {
7219 	{
7220 		.id = ROCKCHIP_VOP2_DSC_8K,
7221 		.pd_id = VOP2_PD_DSC_8K,
7222 		.max_slice_num = 8,
7223 		.max_linebuf_depth = 11,
7224 		.min_bits_per_pixel = 8,
7225 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
7226 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
7227 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
7228 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
7229 	},
7230 
7231 	{
7232 		.id = ROCKCHIP_VOP2_DSC_4K,
7233 		.pd_id = VOP2_PD_DSC_4K,
7234 		.max_slice_num = 2,
7235 		.max_linebuf_depth = 11,
7236 		.min_bits_per_pixel = 8,
7237 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
7238 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
7239 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
7240 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
7241 	},
7242 };
7243 
7244 static struct vop2_vp_data rk3588_vp_data[4] = {
7245 	{
7246 		.splice_vp_id = 1,
7247 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7248 		.pre_scan_max_dly = 54,
7249 		.max_dclk = 600000,
7250 		.max_output = {7680, 4320},
7251 	},
7252 	{
7253 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7254 		.pre_scan_max_dly = 54,
7255 		.max_dclk = 600000,
7256 		.max_output = {4096, 2304},
7257 	},
7258 	{
7259 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7260 		.pre_scan_max_dly = 52,
7261 		.max_dclk = 600000,
7262 		.max_output = {4096, 2304},
7263 	},
7264 	{
7265 		.feature = 0,
7266 		.pre_scan_max_dly = 52,
7267 		.max_dclk = 200000,
7268 		.max_output = {1920, 1080},
7269 	},
7270 };
7271 
7272 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
7273 	{
7274 	  .id = VOP2_PD_CLUSTER0,
7275 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
7276 	},
7277 	{
7278 	  .id = VOP2_PD_CLUSTER1,
7279 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
7280 	  .parent_id = VOP2_PD_CLUSTER0,
7281 	},
7282 	{
7283 	  .id = VOP2_PD_CLUSTER2,
7284 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
7285 	  .parent_id = VOP2_PD_CLUSTER0,
7286 	},
7287 	{
7288 	  .id = VOP2_PD_CLUSTER3,
7289 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
7290 	  .parent_id = VOP2_PD_CLUSTER0,
7291 	},
7292 	{
7293 	  .id = VOP2_PD_ESMART,
7294 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
7295 			    BIT(ROCKCHIP_VOP2_ESMART2) |
7296 			    BIT(ROCKCHIP_VOP2_ESMART3),
7297 	},
7298 	{
7299 	  .id = VOP2_PD_DSC_8K,
7300 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
7301 	},
7302 	{
7303 	  .id = VOP2_PD_DSC_4K,
7304 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
7305 	},
7306 };
7307 
7308 const struct vop2_data rk3588_vop = {
7309 	.version = VOP_VERSION_RK3588,
7310 	.nr_vps = 4,
7311 	.vp_data = rk3588_vp_data,
7312 	.win_data = rk3588_win_data,
7313 	.plane_mask = rk3588_vp_plane_mask[0],
7314 	.plane_table = rk3588_plane_table,
7315 	.pd = rk3588_vop_pd_data,
7316 	.dsc = rk3588_dsc_data,
7317 	.dsc_error_ecw = dsc_ecw,
7318 	.dsc_error_buffer_flow = dsc_buffer_flow,
7319 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
7320 	.nr_layers = 8,
7321 	.nr_mixers = 7,
7322 	.nr_gammas = 4,
7323 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
7324 	.nr_dscs = 2,
7325 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
7326 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
7327 	.dump_regs = rk3588_dump_regs,
7328 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
7329 };
7330 
7331 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
7332 	.preinit = rockchip_vop2_preinit,
7333 	.prepare = rockchip_vop2_prepare,
7334 	.init = rockchip_vop2_init,
7335 	.set_plane = rockchip_vop2_set_plane,
7336 	.enable = rockchip_vop2_enable,
7337 	.post_enable = rockchip_vop2_post_enable,
7338 	.disable = rockchip_vop2_disable,
7339 	.fixup_dts = rockchip_vop2_fixup_dts,
7340 	.send_mcu_cmd = rockchip_vop2_send_mcu_cmd,
7341 	.check = rockchip_vop2_check,
7342 	.mode_valid = rockchip_vop2_mode_valid,
7343 	.mode_fixup = rockchip_vop2_mode_fixup,
7344 	.plane_check = rockchip_vop2_plane_check,
7345 	.regs_dump = rockchip_vop2_regs_dump,
7346 	.active_regs_dump = rockchip_vop2_active_regs_dump,
7347 	.apply_soft_te = rockchip_vop2_apply_soft_te,
7348 };
7349