xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 3e169ed6d1dfc694be0c8d48ef58532f2407d1ff)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <asm/arch/clock.h>
21 #include <asm/gpio.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 #include <dm/of_access.h>
33 
34 #include "rockchip_display.h"
35 #include "rockchip_crtc.h"
36 #include "rockchip_connector.h"
37 #include "rockchip_phy.h"
38 #include "rockchip_post_csc.h"
39 
40 /* System registers definition */
41 #define RK3568_REG_CFG_DONE			0x000
42 #define	CFG_DONE_EN				BIT(15)
43 
44 #define RK3568_VERSION_INFO			0x004
45 #define EN_MASK					1
46 
47 #define RK3568_AUTO_GATING_CTRL			0x008
48 #define AUTO_GATING_EN_SHIFT			31
49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT		14
50 
51 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD		0x014
52 #define AXI0_PORT_URGENCY_EN_SHIFT		24
53 
54 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD		0x018
55 #define AXI1_PORT_URGENCY_EN_SHIFT		24
56 
57 #define RK3576_SYS_MMU_CTRL			0x020
58 #define RKMMU_V2_EN_SHIFT			0
59 #define RKMMU_V2_SEL_AXI_SHIFT			1
60 
61 #define RK3568_SYS_AXI_LUT_CTRL			0x024
62 #define LUT_DMA_EN_SHIFT			0
63 #define DSP_VS_T_SEL_SHIFT			16
64 
65 #define RK3568_DSP_IF_EN			0x028
66 #define RGB_EN_SHIFT				0
67 #define RK3588_DP0_EN_SHIFT			0
68 #define RK3588_DP1_EN_SHIFT			1
69 #define RK3588_RGB_EN_SHIFT			8
70 #define HDMI0_EN_SHIFT				1
71 #define EDP0_EN_SHIFT				3
72 #define RK3588_EDP0_EN_SHIFT			2
73 #define RK3588_HDMI0_EN_SHIFT			3
74 #define MIPI0_EN_SHIFT				4
75 #define RK3588_EDP1_EN_SHIFT			4
76 #define RK3588_HDMI1_EN_SHIFT			5
77 #define RK3588_MIPI0_EN_SHIFT			6
78 #define MIPI1_EN_SHIFT				20
79 #define RK3588_MIPI1_EN_SHIFT			7
80 #define LVDS0_EN_SHIFT				5
81 #define LVDS1_EN_SHIFT				24
82 #define BT1120_EN_SHIFT				6
83 #define BT656_EN_SHIFT				7
84 #define IF_MUX_MASK				3
85 #define RGB_MUX_SHIFT				8
86 #define HDMI0_MUX_SHIFT				10
87 #define RK3588_DP0_MUX_SHIFT			12
88 #define RK3588_DP1_MUX_SHIFT			14
89 #define EDP0_MUX_SHIFT				14
90 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
91 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
92 #define MIPI0_MUX_SHIFT				16
93 #define RK3588_MIPI0_MUX_SHIFT			20
94 #define MIPI1_MUX_SHIFT				21
95 #define LVDS0_MUX_SHIFT				18
96 #define LVDS1_MUX_SHIFT				25
97 
98 #define RK3576_SYS_PORT_CTRL			0x028
99 #define VP_INTR_MERGE_EN_SHIFT			14
100 #define INTERLACE_FRM_REG_DONE_MASK		0x7
101 #define INTERLACE_FRM_REG_DONE_SHIFT		0
102 
103 #define RK3568_DSP_IF_CTRL			0x02c
104 #define LVDS_DUAL_EN_SHIFT			0
105 #define RK3588_BT656_UV_SWAP_SHIFT		0
106 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
107 #define RK3588_BT656_YC_SWAP_SHIFT		1
108 #define LVDS_DUAL_SWAP_EN_SHIFT			2
109 #define BT656_UV_SWAP				4
110 #define RK3588_BT1120_UV_SWAP_SHIFT		4
111 #define BT656_YC_SWAP				5
112 #define RK3588_BT1120_YC_SWAP_SHIFT		5
113 #define BT656_DCLK_POL				6
114 #define RK3588_HDMI_DUAL_EN_SHIFT		8
115 #define RK3588_EDP_DUAL_EN_SHIFT		8
116 #define RK3588_DP_DUAL_EN_SHIFT			9
117 #define RK3568_MIPI_DUAL_EN_SHIFT		10
118 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
119 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
120 
121 #define RK3568_DSP_IF_POL			0x030
122 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
123 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
124 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
125 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
126 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
127 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
128 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
129 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
130 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
131 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
132 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
133 
134 #define RK3562_MIPI_DCLK_POL_SHIFT		15
135 #define RK3562_MIPI_PIN_POL_SHIFT		12
136 #define RK3562_IF_PIN_POL_MASK			0x7
137 
138 #define RK3588_DP0_PIN_POL_SHIFT		8
139 #define RK3588_DP1_PIN_POL_SHIFT		12
140 #define RK3588_IF_PIN_POL_MASK			0x7
141 
142 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
143 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
144 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
145 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
146 #define MIPI0_PIXCLK_DIV_SHIFT			24
147 #define MIPI1_PIXCLK_DIV_SHIFT			26
148 
149 #define RK3576_SYS_CLUSTER_PD_CTRL		0x030
150 #define RK3576_CLUSTER_PD_EN_SHIFT		0
151 
152 #define RK3588_SYS_PD_CTRL			0x034
153 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
154 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
155 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
156 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
157 #define RK3588_DSC_8K_PD_EN_SHIFT		5
158 #define RK3588_DSC_4K_PD_EN_SHIFT		6
159 #define RK3588_ESMART_PD_EN_SHIFT		7
160 
161 #define RK3576_SYS_ESMART_PD_CTRL		0x034
162 #define RK3576_ESMART_PD_EN_SHIFT		0
163 #define RK3576_ESMART_LB_MODE_SEL_SHIFT		6
164 #define RK3576_ESMART_LB_MODE_SEL_MASK		0x3
165 
166 #define RK3568_SYS_OTP_WIN_EN			0x50
167 #define OTP_WIN_EN_SHIFT			0
168 #define RK3568_SYS_LUT_PORT_SEL			0x58
169 #define GAMMA_PORT_SEL_MASK			0x3
170 #define GAMMA_PORT_SEL_SHIFT			0
171 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
172 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
173 #define PORT_MERGE_EN_SHIFT			16
174 #define ESMART_LB_MODE_SEL_MASK			0x3
175 #define ESMART_LB_MODE_SEL_SHIFT		26
176 
177 #define RK3568_VP0_LINE_FLAG			0x70
178 #define RK3568_VP1_LINE_FLAG			0x74
179 #define RK3568_VP2_LINE_FLAG			0x78
180 #define RK3568_SYS0_INT_EN			0x80
181 #define RK3568_SYS0_INT_CLR			0x84
182 #define RK3568_SYS0_INT_STATUS			0x88
183 #define RK3568_SYS1_INT_EN			0x90
184 #define RK3568_SYS1_INT_CLR			0x94
185 #define RK3568_SYS1_INT_STATUS			0x98
186 #define RK3568_VP0_INT_EN			0xA0
187 #define RK3568_VP0_INT_CLR			0xA4
188 #define RK3568_VP0_INT_STATUS			0xA8
189 #define RK3568_VP1_INT_EN			0xB0
190 #define RK3568_VP1_INT_CLR			0xB4
191 #define RK3568_VP1_INT_STATUS			0xB8
192 #define RK3568_VP2_INT_EN			0xC0
193 #define RK3568_VP2_INT_CLR			0xC4
194 #define RK3568_VP2_INT_STATUS			0xC8
195 #define RK3568_VP2_INT_RAW_STATUS		0xCC
196 #define RK3588_VP3_INT_EN			0xD0
197 #define RK3588_VP3_INT_CLR			0xD4
198 #define RK3588_VP3_INT_STATUS			0xD8
199 #define RK3576_WB_CTRL				0x100
200 #define RK3576_WB_XSCAL_FACTOR			0x104
201 #define RK3576_WB_YRGB_MST			0x108
202 #define RK3576_WB_CBR_MST			0x10C
203 #define RK3576_WB_VIR_STRIDE			0x110
204 #define RK3576_WB_TIMEOUT_CTRL			0x114
205 #define RK3576_MIPI0_IF_CTRL			0x180
206 #define RK3576_IF_OUT_EN_SHIFT			0
207 #define RK3576_IF_CLK_OUT_EN_SHIFT		1
208 #define RK3576_IF_PORT_SEL_SHIFT		2
209 #define RK3576_IF_PORT_SEL_MASK			0x3
210 #define RK3576_IF_PIN_POL_SHIFT			4
211 #define RK3576_IF_PIN_POL_MASK			0x7
212 #define RK3576_IF_SPLIT_EN_SHIFT		8
213 #define RK3576_IF_DATA1_SEL_SHIFT		9
214 #define RK3576_MIPI_CMD_MODE_SHIFT		11
215 #define RK3576_IF_DCLK_SEL_SHIFT		21
216 #define RK3576_IF_DCLK_SEL_MASK			0x1
217 #define RK3576_IF_PIX_CLK_SEL_SHIFT		20
218 #define RK3576_IF_PIX_CLK_SEL_MASK		0x1
219 #define RK3576_IF_REGDONE_IMD_EN_SHIFT		31
220 #define RK3576_HDMI0_IF_CTRL			0x184
221 #define RK3576_EDP0_IF_CTRL			0x188
222 #define RK3576_DP0_IF_CTRL			0x18C
223 #define RK3576_RGB_IF_CTRL			0x194
224 #define RK3576_BT656_OUT_EN_SHIFT		12
225 #define RK3576_BT656_UV_SWAP_SHIFT		13
226 #define RK3576_BT656_YC_SWAP_SHIFT		14
227 #define RK3576_BT1120_OUT_EN_SHIFT		16
228 #define RK3576_BT1120_UV_SWAP_SHIFT		17
229 #define RK3576_BT1120_YC_SWAP_SHIFT		18
230 #define RK3576_DP1_IF_CTRL			0x1A4
231 #define RK3576_DP2_IF_CTRL			0x1B0
232 
233 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
234 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
235 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
236 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
237 
238 #define RK3568_SYS_STATUS0			0x60
239 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
240 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
241 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
242 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
243 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
244 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
245 #define RK3588_ESMART_PD_STATUS_SHIFT		15
246 
247 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
248 #define LINE_FLAG_NUM_MASK			0x1fff
249 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
250 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
251 
252 /* DSC CTRL registers definition */
253 #define RK3588_DSC_8K_SYS_CTRL			0x200
254 #define DSC_PORT_SEL_MASK			0x3
255 #define DSC_PORT_SEL_SHIFT			0
256 #define DSC_MAN_MODE_MASK			0x1
257 #define DSC_MAN_MODE_SHIFT			2
258 #define DSC_INTERFACE_MODE_MASK			0x3
259 #define DSC_INTERFACE_MODE_SHIFT		4
260 #define DSC_PIXEL_NUM_MASK			0x3
261 #define DSC_PIXEL_NUM_SHIFT			6
262 #define DSC_PXL_CLK_DIV_MASK			0x1
263 #define DSC_PXL_CLK_DIV_SHIFT			8
264 #define DSC_CDS_CLK_DIV_MASK			0x3
265 #define DSC_CDS_CLK_DIV_SHIFT			12
266 #define DSC_TXP_CLK_DIV_MASK			0x3
267 #define DSC_TXP_CLK_DIV_SHIFT			14
268 #define DSC_INIT_DLY_MODE_MASK			0x1
269 #define DSC_INIT_DLY_MODE_SHIFT			16
270 #define DSC_SCAN_EN_SHIFT			17
271 #define DSC_HALT_EN_SHIFT			18
272 
273 #define RK3588_DSC_8K_RST			0x204
274 #define RST_DEASSERT_MASK			0x1
275 #define RST_DEASSERT_SHIFT			0
276 
277 #define RK3588_DSC_8K_CFG_DONE			0x208
278 #define DSC_CFG_DONE_SHIFT			0
279 
280 #define RK3588_DSC_8K_INIT_DLY			0x20C
281 #define DSC_INIT_DLY_NUM_MASK			0xffff
282 #define DSC_INIT_DLY_NUM_SHIFT			0
283 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
284 
285 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
286 #define DSC_HTOTAL_PW_MASK			0xffffffff
287 #define DSC_HTOTAL_PW_SHIFT			0
288 
289 #define RK3588_DSC_8K_HACT_ST_END		0x214
290 #define DSC_HACT_ST_END_MASK			0xffffffff
291 #define DSC_HACT_ST_END_SHIFT			0
292 
293 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
294 #define DSC_VTOTAL_PW_MASK			0xffffffff
295 #define DSC_VTOTAL_PW_SHIFT			0
296 
297 #define RK3588_DSC_8K_VACT_ST_END		0x21C
298 #define DSC_VACT_ST_END_MASK			0xffffffff
299 #define DSC_VACT_ST_END_SHIFT			0
300 
301 #define RK3588_DSC_8K_STATUS			0x220
302 
303 /* Overlay registers definition    */
304 #define RK3528_OVL_SYS				0x500
305 #define RK3528_OVL_SYS_PORT_SEL			0x504
306 #define RK3528_OVL_SYS_GATING_EN		0x508
307 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
308 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
309 #define ESMART_DLY_NUM_MASK			0xff
310 #define ESMART_DLY_NUM_SHIFT			0
311 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
312 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
313 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
314 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
315 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
316 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
317 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
318 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL	0x540
319 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL	0x544
320 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL	0x548
321 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL	0x54c
322 
323 #define RK3528_OVL_PORT0_CTRL			0x600
324 #define RK3568_OVL_CTRL				0x600
325 #define OVL_MODE_SEL_MASK			0x1
326 #define OVL_MODE_SEL_SHIFT			0
327 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
328 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
329 #define RK3568_OVL_LAYER_SEL			0x604
330 #define LAYER_SEL_MASK				0xf
331 
332 #define RK3568_OVL_PORT_SEL			0x608
333 #define PORT_MUX_MASK				0xf
334 #define PORT_MUX_SHIFT				0
335 #define LAYER_SEL_PORT_MASK			0x3
336 #define LAYER_SEL_PORT_SHIFT			16
337 
338 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
339 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
340 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
341 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
342 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
343 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
344 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
345 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
346 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
347 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
348 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
349 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
350 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
351 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
352 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
353 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
354 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
355 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
356 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
357 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
358 #define RK3576_EXTRA_SRC_COLOR_CTRL		0x650
359 #define RK3576_EXTRA_DST_COLOR_CTRL		0x654
360 #define RK3576_EXTRA_SRC_ALPHA_CTRL		0x658
361 #define RK3576_EXTRA_DST_ALPHA_CTRL		0x65C
362 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
363 #define RK3528_HDR_DST_COLOR_CTRL		0x664
364 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
365 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
366 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
367 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
368 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
369 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
370 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
371 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
372 #define BG_MIX_CTRL_MASK			0xff
373 #define BG_MIX_CTRL_SHIFT			24
374 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
375 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
376 #define RK3568_CLUSTER_DLY_NUM			0x6F0
377 #define RK3568_SMART_DLY_NUM			0x6F8
378 
379 #define RK3528_OVL_PORT1_CTRL			0x700
380 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
381 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
382 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
383 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
384 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
385 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
386 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
387 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
388 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
389 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
390 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
391 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
392 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
393 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
394 #define RK3576_OVL_PORT2_CTRL			0x800
395 #define RK3576_OVL_PORT2_LAYER_SEL		0x804
396 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL	0x820
397 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL	0x824
398 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL	0x828
399 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL	0x82C
400 #define RK3576_OVL_PORT2_BG_MIX_CTRL		0x870
401 
402 /* Video Port registers definition */
403 #define RK3568_VP0_DSP_CTRL			0xC00
404 #define OUT_MODE_MASK				0xf
405 #define OUT_MODE_SHIFT				0
406 #define DATA_SWAP_MASK				0x1f
407 #define DATA_SWAP_SHIFT				8
408 #define DSP_BG_SWAP				0x1
409 #define DSP_RB_SWAP				0x2
410 #define DSP_RG_SWAP				0x4
411 #define DSP_DELTA_SWAP				0x8
412 #define CORE_DCLK_DIV_EN_SHIFT			4
413 #define P2I_EN_SHIFT				5
414 #define DSP_FILED_POL				6
415 #define INTERLACE_EN_SHIFT			7
416 #define DSP_X_MIR_EN_SHIFT			13
417 #define POST_DSP_OUT_R2Y_SHIFT			15
418 #define PRE_DITHER_DOWN_EN_SHIFT		16
419 #define DITHER_DOWN_EN_SHIFT			17
420 #define DITHER_DOWN_SEL_SHIFT			18
421 #define DITHER_DOWN_SEL_MASK			0x3
422 #define DITHER_DOWN_MODE_SHIFT			20
423 #define GAMMA_UPDATE_EN_SHIFT			22
424 #define DSP_LUT_EN_SHIFT			28
425 
426 #define STANDBY_EN_SHIFT			31
427 
428 #define RK3568_VP0_MIPI_CTRL			0xC04
429 #define DCLK_DIV2_SHIFT				4
430 #define DCLK_DIV2_MASK				0x3
431 #define MIPI_DUAL_EN_SHIFT			20
432 #define MIPI_DUAL_SWAP_EN_SHIFT			21
433 #define EDPI_TE_EN				28
434 #define EDPI_WMS_HOLD_EN			30
435 #define EDPI_WMS_FS				31
436 
437 
438 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
439 #define POST_URGENCY_EN_SHIFT			8
440 #define POST_URGENCY_THL_SHIFT			16
441 #define POST_URGENCY_THL_MASK			0xf
442 #define POST_URGENCY_THH_SHIFT			20
443 #define POST_URGENCY_THH_MASK			0xf
444 
445 #define RK3568_VP0_DCLK_SEL			0xC0C
446 #define RK3576_DCLK_CORE_SEL_SHIFT		0
447 #define RK3576_DCLK_OUT_SEL_SHIFT		2
448 
449 #define RK3568_VP0_3D_LUT_CTRL			0xC10
450 #define VP0_3D_LUT_EN_SHIFT				0
451 #define VP0_3D_LUT_UPDATE_SHIFT			2
452 
453 #define RK3588_VP0_CLK_CTRL			0xC0C
454 #define DCLK_CORE_DIV_SHIFT			0
455 #define DCLK_OUT_DIV_SHIFT			2
456 
457 #define RK3568_VP0_3D_LUT_MST			0xC20
458 
459 #define RK3568_VP0_DSP_BG			0xC2C
460 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
461 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
462 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
463 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
464 #define RK3568_VP0_POST_SCL_CTRL		0xC40
465 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
466 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
467 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
468 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
469 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
470 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
471 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
472 
473 #define RK3568_VP0_BCSH_CTRL			0xC60
474 #define BCSH_CTRL_Y2R_SHIFT			0
475 #define BCSH_CTRL_Y2R_MASK			0x1
476 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
477 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
478 #define BCSH_CTRL_R2Y_SHIFT			4
479 #define BCSH_CTRL_R2Y_MASK			0x1
480 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
481 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
482 
483 #define RK3568_VP0_BCSH_BCS			0xC64
484 #define BCSH_BRIGHTNESS_SHIFT			0
485 #define BCSH_BRIGHTNESS_MASK			0xFF
486 #define BCSH_CONTRAST_SHIFT			8
487 #define BCSH_CONTRAST_MASK			0x1FF
488 #define BCSH_SATURATION_SHIFT			20
489 #define BCSH_SATURATION_MASK			0x3FF
490 #define BCSH_OUT_MODE_SHIFT			30
491 #define BCSH_OUT_MODE_MASK			0x3
492 
493 #define RK3568_VP0_BCSH_H			0xC68
494 #define BCSH_SIN_HUE_SHIFT			0
495 #define BCSH_SIN_HUE_MASK			0x1FF
496 #define BCSH_COS_HUE_SHIFT			16
497 #define BCSH_COS_HUE_MASK			0x1FF
498 
499 #define RK3568_VP0_BCSH_COLOR			0xC6C
500 #define BCSH_EN_SHIFT				31
501 #define BCSH_EN_MASK				1
502 
503 #define RK3576_VP0_POST_DITHER_FRC_0		0xCA0
504 #define RK3576_VP0_POST_DITHER_FRC_1		0xCA4
505 #define RK3576_VP0_POST_DITHER_FRC_2		0xCA8
506 
507 #define RK3528_VP0_ACM_CTRL			0xCD0
508 #define POST_CSC_COE00_MASK			0xFFFF
509 #define POST_CSC_COE00_SHIFT			16
510 #define POST_R2Y_MODE_MASK			0x7
511 #define POST_R2Y_MODE_SHIFT			8
512 #define POST_CSC_MODE_MASK			0x7
513 #define POST_CSC_MODE_SHIFT			3
514 #define POST_R2Y_EN_MASK			0x1
515 #define POST_R2Y_EN_SHIFT			2
516 #define POST_CSC_EN_MASK			0x1
517 #define POST_CSC_EN_SHIFT			1
518 #define POST_ACM_BYPASS_EN_MASK			0x1
519 #define POST_ACM_BYPASS_EN_SHIFT		0
520 #define RK3528_VP0_CSC_COE01_02			0xCD4
521 #define RK3528_VP0_CSC_COE10_11			0xCD8
522 #define RK3528_VP0_CSC_COE12_20			0xCDC
523 #define RK3528_VP0_CSC_COE21_22			0xCE0
524 #define RK3528_VP0_CSC_OFFSET0			0xCE4
525 #define RK3528_VP0_CSC_OFFSET1			0xCE8
526 #define RK3528_VP0_CSC_OFFSET2			0xCEC
527 
528 #define RK3562_VP0_MCU_CTRL			0xCF8
529 #define MCU_TYPE_SHIFT				31
530 #define MCU_BYPASS_SHIFT			30
531 #define MCU_RS_SHIFT				29
532 #define MCU_FRAME_ST_SHIFT			28
533 #define MCU_HOLD_MODE_SHIFT			27
534 #define MCU_CLK_SEL_SHIFT			26
535 #define MCU_CLK_SEL_MASK			0x1
536 #define MCU_RW_PEND_SHIFT			20
537 #define MCU_RW_PEND_MASK			0x3F
538 #define MCU_RW_PST_SHIFT			16
539 #define MCU_RW_PST_MASK				0xF
540 #define MCU_CS_PEND_SHIFT			10
541 #define MCU_CS_PEND_MASK			0x3F
542 #define MCU_CS_PST_SHIFT			6
543 #define MCU_CS_PST_MASK				0xF
544 #define MCU_PIX_TOTAL_SHIFT			0
545 #define MCU_PIX_TOTAL_MASK			0x3F
546 
547 #define RK3562_VP0_MCU_RW_BYPASS_PORT		0xCFC
548 #define MCU_WRITE_DATA_BYPASS_SHIFT		0
549 #define MCU_WRITE_DATA_BYPASS_MASK		0xFFFFFFFF
550 
551 #define RK3568_VP1_DSP_CTRL			0xD00
552 #define RK3568_VP1_MIPI_CTRL			0xD04
553 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
554 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
555 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
556 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
557 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
558 #define RK3568_VP1_POST_SCL_CTRL		0xD40
559 #define RK3568_VP1_DSP_HACT_INFO		0xD34
560 #define RK3568_VP1_DSP_VACT_INFO		0xD38
561 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
562 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
563 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
564 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
565 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
566 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
567 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
568 
569 #define RK3568_VP2_DSP_CTRL			0xE00
570 #define RK3568_VP2_MIPI_CTRL			0xE04
571 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
572 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
573 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
574 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
575 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
576 #define RK3568_VP2_POST_SCL_CTRL		0xE40
577 #define RK3568_VP2_DSP_HACT_INFO		0xE34
578 #define RK3568_VP2_DSP_VACT_INFO		0xE38
579 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
580 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
581 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
582 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
583 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
584 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
585 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
586 #define RK3568_VP2_BCSH_CTRL			0xE60
587 #define RK3568_VP2_BCSH_BCS			0xE64
588 #define RK3568_VP2_BCSH_H			0xE68
589 #define RK3568_VP2_BCSH_COLOR_BAR		0xE6C
590 #define RK3576_VP2_MCU_CTRL			0xEF8
591 #define RK3576_VP2_MCU_RW_BYPASS_PORT		0xEFC
592 
593 /* Cluster0 register definition */
594 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
595 #define CLUSTER_YUV2RGB_EN_SHIFT		8
596 #define CLUSTER_RGB2YUV_EN_SHIFT		9
597 #define CLUSTER_CSC_MODE_SHIFT			10
598 #define CLUSTER_DITHER_UP_EN_SHIFT		18
599 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
600 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
601 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
602 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
603 #define AVG2_MASK				0x1
604 #define CLUSTER_AVG2_SHIFT			18
605 #define AVG4_MASK				0x1
606 #define CLUSTER_AVG4_SHIFT			19
607 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
608 #define CLUSTER_XGT_EN_SHIFT			24
609 #define XGT_MODE_MASK				0x3
610 #define CLUSTER_XGT_MODE_SHIFT			25
611 #define CLUSTER_XAVG_EN_SHIFT			27
612 #define CLUSTER_YRGB_GT2_SHIFT			28
613 #define CLUSTER_YRGB_GT4_SHIFT			29
614 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
615 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
616 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
617 #define CLUSTER_AXI_UV_ID_MASK			0x1f
618 #define CLUSTER_AXI_UV_ID_SHIFT			5
619 
620 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
621 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
622 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
623 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
624 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
625 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
626 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
627 #define RK3576_CLUSTER0_WIN0_ZME_CTRL		0x1040
628 #define WIN0_ZME_DERING_EN_SHIFT		3
629 #define WIN0_ZME_GATING_EN_SHIFT		31
630 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA	0x1044
631 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
632 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
633 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
634 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
635 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
636 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
637 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
638 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
639 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET	0x1078
640 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE	0x107C
641 
642 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
643 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
644 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
645 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
646 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
647 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
648 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
649 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
650 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
651 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
652 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
653 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
654 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
655 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
656 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
657 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
658 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET	0x10F8
659 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE	0x10FC
660 
661 #define RK3568_CLUSTER0_CTRL			0x1100
662 #define CLUSTER_EN_SHIFT			0
663 #define CLUSTER_AXI_ID_MASK			0x1
664 #define CLUSTER_AXI_ID_SHIFT			13
665 #define RK3576_CLUSTER0_PORT_SEL		0x11F4
666 #define CLUSTER_PORT_SEL_SHIFT			0
667 #define CLUSTER_PORT_SEL_MASK			0x3
668 #define RK3576_CLUSTER0_DLY_NUM			0x11F8
669 #define CLUSTER_WIN0_DLY_NUM_SHIFT		0
670 #define CLUSTER_WIN0_DLY_NUM_MASK		0xff
671 #define CLUSTER_WIN1_DLY_NUM_SHIFT		0
672 #define CLUSTER_WIN1_DLY_NUM_MASK		0xff
673 
674 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
675 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
676 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
677 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
678 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
679 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
680 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
681 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
682 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
683 #define RK3576_CLUSTER1_WIN0_ZME_CTRL		0x1240
684 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA	0x1244
685 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
686 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
687 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
688 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
689 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
690 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
691 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
692 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET	0x1278
693 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE	0x127C
694 
695 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
696 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
697 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
698 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
699 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
700 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
701 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
702 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
703 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
704 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
705 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
706 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
707 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
708 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
709 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
710 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
711 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET	0x12F8
712 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE	0x12FC
713 
714 #define RK3568_CLUSTER1_CTRL			0x1300
715 #define RK3576_CLUSTER1_PORT_SEL		0x13F4
716 #define RK3576_CLUSTER1_DLY_NUM			0x13F8
717 
718 /* Esmart register definition */
719 #define RK3568_ESMART0_CTRL0			0x1800
720 #define RGB2YUV_EN_SHIFT			1
721 #define CSC_MODE_SHIFT				2
722 #define CSC_MODE_MASK				0x3
723 #define ESMART_LB_SELECT_SHIFT			12
724 #define ESMART_LB_SELECT_MASK			0x3
725 
726 #define RK3568_ESMART0_CTRL1			0x1804
727 #define ESMART_AXI_YRGB_ID_MASK			0x1f
728 #define ESMART_AXI_YRGB_ID_SHIFT		4
729 #define ESMART_AXI_UV_ID_MASK			0x1f
730 #define ESMART_AXI_UV_ID_SHIFT			12
731 #define YMIRROR_EN_SHIFT			31
732 
733 #define RK3568_ESMART0_AXI_CTRL			0x1808
734 #define ESMART_AXI_ID_MASK			0x1
735 #define ESMART_AXI_ID_SHIFT			1
736 
737 #define RK3568_ESMART0_REGION0_CTRL		0x1810
738 #define WIN_EN_SHIFT				0
739 #define WIN_FORMAT_MASK				0x1f
740 #define WIN_FORMAT_SHIFT			1
741 #define REGION0_DITHER_UP_EN_SHIFT		12
742 #define REGION0_RB_SWAP_SHIFT			14
743 #define ESMART_XAVG_EN_SHIFT			20
744 #define ESMART_XGT_EN_SHIFT			21
745 #define ESMART_XGT_MODE_SHIFT			22
746 
747 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
748 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
749 #define RK3568_ESMART0_REGION0_VIR		0x181C
750 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
751 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
752 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
753 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
754 #define YRGB_XSCL_MODE_MASK			0x3
755 #define YRGB_XSCL_MODE_SHIFT			0
756 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
757 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
758 #define YRGB_YSCL_MODE_MASK			0x3
759 #define YRGB_YSCL_MODE_SHIFT			4
760 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
761 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
762 
763 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
764 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
765 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
766 #define RK3568_ESMART0_REGION1_CTRL		0x1840
767 #define YRGB_GT2_MASK				0x1
768 #define YRGB_GT2_SHIFT				8
769 #define YRGB_GT4_MASK				0x1
770 #define YRGB_GT4_SHIFT				9
771 
772 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
773 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
774 #define RK3568_ESMART0_REGION1_VIR		0x184C
775 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
776 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
777 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
778 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
779 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
780 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
781 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
782 #define RK3568_ESMART0_REGION2_CTRL		0x1870
783 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
784 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
785 #define RK3568_ESMART0_REGION2_VIR		0x187C
786 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
787 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
788 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
789 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
790 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
791 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
792 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
793 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
794 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
795 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
796 #define RK3568_ESMART0_REGION3_VIR		0x18AC
797 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
798 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
799 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
800 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
801 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
802 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
803 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
804 #define RK3568_ESMART0_COLOR_KEY_CTRL		0x18D0
805 #define RK3576_ESMART0_ALPHA_MAP		0x18D8
806 #define RK3576_ESMART0_PORT_SEL			0x18F4
807 #define ESMART_PORT_SEL_SHIFT			0
808 #define ESMART_PORT_SEL_MASK			0x3
809 #define RK3576_ESMART0_DLY_NUM			0x18F8
810 
811 #define RK3568_ESMART1_CTRL0			0x1A00
812 #define RK3568_ESMART1_CTRL1			0x1A04
813 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
814 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
815 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
816 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
817 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
818 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
819 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
820 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
821 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
822 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
823 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
824 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
825 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
826 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
827 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
828 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
829 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
830 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
831 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
832 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
833 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
834 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
835 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
836 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
837 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
838 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
839 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
840 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
841 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
842 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
843 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
844 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
845 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
846 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
847 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
848 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
849 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
850 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
851 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
852 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
853 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
854 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
855 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
856 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
857 #define RK3576_ESMART1_ALPHA_MAP		0x1AD8
858 #define RK3576_ESMART1_PORT_SEL			0x1AF4
859 #define RK3576_ESMART1_DLY_NUM			0x1AF8
860 
861 #define RK3568_SMART0_CTRL0			0x1C00
862 #define RK3568_SMART0_CTRL1			0x1C04
863 #define RK3568_SMART0_REGION0_CTRL		0x1C10
864 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
865 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
866 #define RK3568_SMART0_REGION0_VIR		0x1C1C
867 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
868 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
869 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
870 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
871 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
872 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
873 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
874 #define RK3568_SMART0_REGION1_CTRL		0x1C40
875 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
876 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
877 #define RK3568_SMART0_REGION1_VIR		0x1C4C
878 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
879 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
880 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
881 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
882 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
883 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
884 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
885 #define RK3568_SMART0_REGION2_CTRL		0x1C70
886 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
887 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
888 #define RK3568_SMART0_REGION2_VIR		0x1C7C
889 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
890 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
891 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
892 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
893 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
894 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
895 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
896 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
897 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
898 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
899 #define RK3568_SMART0_REGION3_VIR		0x1CAC
900 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
901 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
902 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
903 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
904 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
905 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
906 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
907 #define RK3576_ESMART2_ALPHA_MAP		0x1CD8
908 #define RK3576_ESMART2_PORT_SEL			0x1CF4
909 #define RK3576_ESMART2_DLY_NUM			0x1CF8
910 
911 #define RK3568_SMART1_CTRL0			0x1E00
912 #define RK3568_SMART1_CTRL1			0x1E04
913 #define RK3568_SMART1_REGION0_CTRL		0x1E10
914 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
915 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
916 #define RK3568_SMART1_REGION0_VIR		0x1E1C
917 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
918 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
919 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
920 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
921 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
922 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
923 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
924 #define RK3568_SMART1_REGION1_CTRL		0x1E40
925 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
926 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
927 #define RK3568_SMART1_REGION1_VIR		0x1E4C
928 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
929 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
930 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
931 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
932 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
933 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
934 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
935 #define RK3568_SMART1_REGION2_CTRL		0x1E70
936 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
937 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
938 #define RK3568_SMART1_REGION2_VIR		0x1E7C
939 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
940 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
941 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
942 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
943 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
944 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
945 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
946 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
947 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
948 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
949 #define RK3568_SMART1_REGION3_VIR		0x1EAC
950 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
951 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
952 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
953 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
954 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
955 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
956 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
957 #define RK3576_ESMART3_ALPHA_MAP		0x1ED8
958 #define RK3576_ESMART3_PORT_SEL			0x1EF4
959 #define RK3576_ESMART3_DLY_NUM			0x1EF8
960 
961 /* HDR register definition */
962 #define RK3568_HDR_LUT_CTRL			0x2000
963 
964 #define RK3588_VP3_DSP_CTRL			0xF00
965 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
966 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
967 
968 /* DSC 8K/4K register definition */
969 #define RK3588_DSC_8K_PPS0_3			0x4000
970 #define RK3588_DSC_8K_CTRL0			0x40A0
971 #define DSC_EN_SHIFT				0
972 #define DSC_RBIT_SHIFT				2
973 #define DSC_RBYT_SHIFT				3
974 #define DSC_FLAL_SHIFT				4
975 #define DSC_MER_SHIFT				5
976 #define DSC_EPB_SHIFT				6
977 #define DSC_EPL_SHIFT				7
978 #define DSC_NSLC_MASK				0x7
979 #define DSC_NSLC_SHIFT				16
980 #define DSC_SBO_SHIFT				28
981 #define DSC_IFEP_SHIFT				29
982 #define DSC_PPS_UPD_SHIFT			31
983 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
984 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
985 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
986 
987 #define RK3588_DSC_8K_CTRL1			0x40A4
988 #define RK3588_DSC_8K_STS0			0x40A8
989 #define RK3588_DSC_8K_ERS			0x40C4
990 
991 #define RK3588_DSC_4K_PPS0_3			0x4100
992 #define RK3588_DSC_4K_CTRL0			0x41A0
993 #define RK3588_DSC_4K_CTRL1			0x41A4
994 #define RK3588_DSC_4K_STS0			0x41A8
995 #define RK3588_DSC_4K_ERS			0x41C4
996 
997 /* RK3528 HDR register definition */
998 #define RK3528_HDR_LUT_CTRL			0x2000
999 
1000 /* RK3528 ACM register definition */
1001 #define RK3528_ACM_CTRL				0x6400
1002 #define RK3528_ACM_DELTA_RANGE			0x6404
1003 #define RK3528_ACM_FETCH_START			0x6408
1004 #define RK3528_ACM_FETCH_DONE			0x6420
1005 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
1006 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
1007 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
1008 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
1009 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
1010 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
1011 
1012 #define RK3568_MAX_REG				0x1ED0
1013 
1014 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
1015 #define RK3568_GRF_VO_CON1			0x0364
1016 #define GRF_BT656_CLK_INV_SHIFT			1
1017 #define GRF_BT1120_CLK_INV_SHIFT		2
1018 #define GRF_RGB_DCLK_INV_SHIFT			3
1019 
1020 /* Base SYS_GRF: 0x2600a000*/
1021 #define RK3576_SYS_GRF_MEMFAULT_STATUS0		0x0148
1022 
1023 /* Base IOC_GRF: 0x26040000 */
1024 #define RK3576_VCCIO_IOC_MISC_CON8		0x6420
1025 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT	9
1026 #define RK3576_IOC_VOPLITE_SEL_SHIFT		11
1027 
1028 /* Base PMU2: 0x27380000 */
1029 #define RK3576_PMU_PWR_GATE_STS			0x0230
1030 #define PD_VOP_ESMART_DWN_STAT			12
1031 #define PD_VOP_CLUSTER_DWN_STAT			13
1032 #define RK3576_PMU_BISR_PDGEN_CON0		0x0510
1033 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT		12
1034 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT		13
1035 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0	0x0570
1036 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT	12
1037 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT	13
1038 
1039 #define RK3588_GRF_SOC_CON1			0x0304
1040 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT	14
1041 
1042 #define RK3588_GRF_VOP_CON2			0x0008
1043 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
1044 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
1045 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
1046 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
1047 
1048 #define RK3588_GRF_VO1_CON0			0x0000
1049 #define HDMI_SYNC_POL_MASK			0x3
1050 #define HDMI0_SYNC_POL_SHIFT			5
1051 #define HDMI1_SYNC_POL_SHIFT			7
1052 
1053 #define RK3588_PMU_BISR_CON3			0x20C
1054 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
1055 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
1056 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
1057 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
1058 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
1059 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
1060 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
1061 
1062 #define RK3588_PMU_BISR_STATUS5			0x294
1063 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
1064 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
1065 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
1066 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
1067 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
1068 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
1069 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
1070 
1071 #define VOP2_LAYER_MAX				8
1072 
1073 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
1074 
1075 /* KHz */
1076 #define VOP2_MAX_DCLK_RATE			600000
1077 
1078 /*
1079  * vop2 dsc id
1080  */
1081 #define ROCKCHIP_VOP2_DSC_8K	0
1082 #define ROCKCHIP_VOP2_DSC_4K	1
1083 
1084 /*
1085  * vop2 internal power domain id,
1086  * should be all none zero, 0 will be
1087  * treat as invalid;
1088  */
1089 #define VOP2_PD_CLUSTER0			BIT(0)
1090 #define VOP2_PD_CLUSTER1			BIT(1)
1091 #define VOP2_PD_CLUSTER2			BIT(2)
1092 #define VOP2_PD_CLUSTER3			BIT(3)
1093 #define VOP2_PD_DSC_8K				BIT(5)
1094 #define VOP2_PD_DSC_4K				BIT(6)
1095 #define VOP2_PD_ESMART				BIT(7)
1096 #define VOP2_PD_CLUSTER				BIT(8)
1097 
1098 #define VOP2_PLANE_NO_SCALING			BIT(16)
1099 
1100 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
1101 #define VOP_FEATURE_AFBDC		BIT(1)
1102 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
1103 #define VOP_FEATURE_HDR10		BIT(3)
1104 #define VOP_FEATURE_NEXT_HDR		BIT(4)
1105 /* a feature to splice two windows and two vps to support resolution > 4096 */
1106 #define VOP_FEATURE_SPLICE		BIT(5)
1107 #define VOP_FEATURE_OVERSCAN		BIT(6)
1108 #define VOP_FEATURE_VIVID_HDR		BIT(7)
1109 #define VOP_FEATURE_POST_ACM		BIT(8)
1110 #define VOP_FEATURE_POST_CSC		BIT(9)
1111 #define VOP_FEATURE_POST_FRC_V2		BIT(10)
1112 #define VOP_FEATURE_POST_SHARP		BIT(11)
1113 
1114 #define WIN_FEATURE_HDR2SDR		BIT(0)
1115 #define WIN_FEATURE_SDR2HDR		BIT(1)
1116 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
1117 #define WIN_FEATURE_AFBDC		BIT(3)
1118 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
1119 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
1120 /* a mirror win can only get fb address
1121  * from source win:
1122  * Cluster1---->Cluster0
1123  * Esmart1 ---->Esmart0
1124  * Smart1  ---->Smart0
1125  * This is a feather on rk3566
1126  */
1127 #define WIN_FEATURE_MIRROR		BIT(6)
1128 #define WIN_FEATURE_MULTI_AREA		BIT(7)
1129 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
1130 #define WIN_FEATURE_DCI			BIT(9)
1131 
1132 #define V4L2_COLORSPACE_BT709F		0xfe
1133 #define V4L2_COLORSPACE_BT2020F		0xff
1134 
1135 enum vop_csc_format {
1136 	CSC_BT601L,
1137 	CSC_BT709L,
1138 	CSC_BT601F,
1139 	CSC_BT2020L,
1140 	CSC_BT709L_13BIT,
1141 	CSC_BT709F_13BIT,
1142 	CSC_BT2020L_13BIT,
1143 	CSC_BT2020F_13BIT,
1144 };
1145 
1146 enum vop_csc_bit_depth {
1147 	CSC_10BIT_DEPTH,
1148 	CSC_13BIT_DEPTH,
1149 };
1150 
1151 enum vop2_pol {
1152 	HSYNC_POSITIVE = 0,
1153 	VSYNC_POSITIVE = 1,
1154 	DEN_NEGATIVE   = 2,
1155 	DCLK_INVERT    = 3
1156 };
1157 
1158 enum vop2_bcsh_out_mode {
1159 	BCSH_OUT_MODE_BLACK,
1160 	BCSH_OUT_MODE_BLUE,
1161 	BCSH_OUT_MODE_COLOR_BAR,
1162 	BCSH_OUT_MODE_NORMAL_VIDEO,
1163 };
1164 
1165 #define _VOP_REG(off, _mask, _shift, _write_mask) \
1166 		{ \
1167 		 .offset = off, \
1168 		 .mask = _mask, \
1169 		 .shift = _shift, \
1170 		 .write_mask = _write_mask, \
1171 		}
1172 
1173 #define VOP_REG(off, _mask, _shift) \
1174 		_VOP_REG(off, _mask, _shift, false)
1175 enum dither_down_mode {
1176 	RGB888_TO_RGB565 = 0x0,
1177 	RGB888_TO_RGB666 = 0x1
1178 };
1179 
1180 enum dither_down_mode_sel {
1181 	DITHER_DOWN_ALLEGRO = 0x0,
1182 	DITHER_DOWN_FRC = 0x1
1183 };
1184 
1185 enum vop2_video_ports_id {
1186 	VOP2_VP0,
1187 	VOP2_VP1,
1188 	VOP2_VP2,
1189 	VOP2_VP3,
1190 	VOP2_VP_MAX,
1191 };
1192 
1193 enum vop2_layer_type {
1194 	CLUSTER_LAYER = 0,
1195 	ESMART_LAYER = 1,
1196 	SMART_LAYER = 2,
1197 };
1198 
1199 /* This define must same with kernel win phy id */
1200 enum vop2_layer_phy_id {
1201 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1202 	ROCKCHIP_VOP2_CLUSTER1,
1203 	ROCKCHIP_VOP2_ESMART0,
1204 	ROCKCHIP_VOP2_ESMART1,
1205 	ROCKCHIP_VOP2_SMART0,
1206 	ROCKCHIP_VOP2_SMART1,
1207 	ROCKCHIP_VOP2_CLUSTER2,
1208 	ROCKCHIP_VOP2_CLUSTER3,
1209 	ROCKCHIP_VOP2_ESMART2,
1210 	ROCKCHIP_VOP2_ESMART3,
1211 	ROCKCHIP_VOP2_LAYER_MAX,
1212 };
1213 
1214 enum vop2_scale_up_mode {
1215 	VOP2_SCALE_UP_NRST_NBOR,
1216 	VOP2_SCALE_UP_BIL,
1217 	VOP2_SCALE_UP_BIC,
1218 	VOP2_SCALE_UP_ZME,
1219 };
1220 
1221 enum vop2_scale_down_mode {
1222 	VOP2_SCALE_DOWN_NRST_NBOR,
1223 	VOP2_SCALE_DOWN_BIL,
1224 	VOP2_SCALE_DOWN_AVG,
1225 	VOP2_SCALE_DOWN_ZME,
1226 };
1227 
1228 enum scale_mode {
1229 	SCALE_NONE = 0x0,
1230 	SCALE_UP   = 0x1,
1231 	SCALE_DOWN = 0x2
1232 };
1233 
1234 enum vop_dsc_interface_mode {
1235 	VOP_DSC_IF_DISABLE = 0,
1236 	VOP_DSC_IF_HDMI = 1,
1237 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1238 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1239 };
1240 
1241 enum vop3_pre_scale_down_mode {
1242 	VOP3_PRE_SCALE_UNSPPORT,
1243 	VOP3_PRE_SCALE_DOWN_GT,
1244 	VOP3_PRE_SCALE_DOWN_AVG,
1245 };
1246 
1247 enum vop3_esmart_lb_mode {
1248 	VOP3_ESMART_8K_MODE,
1249 	VOP3_ESMART_4K_4K_MODE,
1250 	VOP3_ESMART_4K_2K_2K_MODE,
1251 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1252 	VOP3_ESMART_4K_4K_4K_MODE,
1253 	VOP3_ESMART_4K_4K_2K_2K_MODE,
1254 };
1255 
1256 struct vop2_layer {
1257 	u8 id;
1258 	/**
1259 	 * @win_phys_id: window id of the layer selected.
1260 	 * Every layer must make sure to select different
1261 	 * windows of others.
1262 	 */
1263 	u8 win_phys_id;
1264 };
1265 
1266 struct vop2_power_domain_data {
1267 	u16 id;
1268 	u16 parent_id;
1269 	/*
1270 	 * @module_id_mask: module id of which module this power domain is belongs to.
1271 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1272 	 */
1273 	u32 module_id_mask;
1274 };
1275 
1276 struct vop2_win_data {
1277 	char *name;
1278 	u8 phys_id;
1279 	enum vop2_layer_type type;
1280 	u8 win_sel_port_offset;
1281 	u8 layer_sel_win_id[VOP2_VP_MAX];
1282 	u8 axi_id;
1283 	u8 axi_uv_id;
1284 	u8 axi_yrgb_id;
1285 	u8 splice_win_id;
1286 	u8 hsu_filter_mode;
1287 	u8 hsd_filter_mode;
1288 	u8 vsu_filter_mode;
1289 	u8 vsd_filter_mode;
1290 	u8 hsd_pre_filter_mode;
1291 	u8 vsd_pre_filter_mode;
1292 	u8 scale_engine_num;
1293 	u8 source_win_id;
1294 	u8 possible_crtcs;
1295 	u16 pd_id;
1296 	u32 reg_offset;
1297 	u32 max_upscale_factor;
1298 	u32 max_downscale_factor;
1299 	u32 feature;
1300 	u32 supported_rotations;
1301 	bool splice_mode_right;
1302 };
1303 
1304 struct vop2_vp_data {
1305 	u32 feature;
1306 	u32 max_dclk;
1307 	u8 pre_scan_max_dly;
1308 	u8 layer_mix_dly;
1309 	u8 hdrvivid_dly;
1310 	u8 sdr2hdr_dly;
1311 	u8 hdr_mix_dly;
1312 	u8 win_dly;
1313 	u8 splice_vp_id;
1314 	u8 pixel_rate;
1315 	struct vop_rect max_output;
1316 	struct vop_urgency *urgency;
1317 };
1318 
1319 struct vop2_plane_table {
1320 	enum vop2_layer_phy_id plane_id;
1321 	enum vop2_layer_type plane_type;
1322 };
1323 
1324 struct vop2_vp_plane_mask {
1325 	u8 primary_plane_id; /* use this win to show logo */
1326 	u8 attached_layers_nr; /* number layers attach to this vp */
1327 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1328 	u32 plane_mask;
1329 	int cursor_plane_id;
1330 };
1331 
1332 struct vop2_dsc_data {
1333 	u8 id;
1334 	u8 max_slice_num;
1335 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1336 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1337 	u16 pd_id;
1338 	const char *dsc_txp_clk_src_name;
1339 	const char *dsc_txp_clk_name;
1340 	const char *dsc_pxl_clk_name;
1341 	const char *dsc_cds_clk_name;
1342 };
1343 
1344 struct dsc_error_info {
1345 	u32 dsc_error_val;
1346 	char dsc_error_info[50];
1347 };
1348 
1349 struct vop2_dump_regs {
1350 	u32 offset;
1351 	const char *name;
1352 	u32 state_base;
1353 	u32 state_mask;
1354 	u32 state_shift;
1355 	bool enable_state;
1356 	u32 size;
1357 };
1358 
1359 struct vop2_esmart_lb_map {
1360 	u8 lb_mode;
1361 	u8 lb_map_value;
1362 };
1363 
1364 struct vop2_data {
1365 	u32 version;
1366 	u32 esmart_lb_mode;
1367 	struct vop2_vp_data *vp_data;
1368 	struct vop2_win_data *win_data;
1369 	struct vop2_vp_plane_mask *plane_mask;
1370 	struct vop2_plane_table *plane_table;
1371 	struct vop2_power_domain_data *pd;
1372 	struct vop2_dsc_data *dsc;
1373 	struct dsc_error_info *dsc_error_ecw;
1374 	struct dsc_error_info *dsc_error_buffer_flow;
1375 	struct vop2_dump_regs *dump_regs;
1376 	const struct vop2_esmart_lb_map *esmart_lb_mode_map;
1377 	u8 *vp_primary_plane_order;
1378 	u8 *vp_default_primary_plane;
1379 	u8 nr_vps;
1380 	u8 nr_layers;
1381 	u8 nr_mixers;
1382 	u8 nr_gammas;
1383 	u8 nr_pd;
1384 	u8 nr_dscs;
1385 	u8 nr_dsc_ecw;
1386 	u8 nr_dsc_buffer_flow;
1387 	u8 esmart_lb_mode_num;
1388 	u32 reg_len;
1389 	u32 dump_regs_size;
1390 };
1391 
1392 struct vop2 {
1393 	u32 *regsbak;
1394 	void *regs;
1395 	void *grf;
1396 	void *vop_grf;
1397 	void *vo1_grf;
1398 	void *sys_pmu;
1399 	void *ioc_grf;
1400 	u32 reg_len;
1401 	u32 version;
1402 	u32 esmart_lb_mode;
1403 	bool global_init;
1404 	bool merge_irq;
1405 	const struct vop2_data *data;
1406 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1407 };
1408 
1409 static struct vop2 *rockchip_vop2;
1410 
1411 static inline bool is_vop3(struct vop2 *vop2)
1412 {
1413 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1414 		return false;
1415 	else
1416 		return true;
1417 }
1418 
1419 /*
1420  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1421  * avg_sd_factor:
1422  * bli_su_factor:
1423  * bic_su_factor:
1424  * = (src - 1) / (dst - 1) << 16;
1425  *
1426  * ygt2 enable: dst get one line from two line of the src
1427  * ygt4 enable: dst get one line from four line of the src.
1428  *
1429  */
1430 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1431 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1432 
1433 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1434 				(fac * (dst - 1) >> 12 < (src - 1))
1435 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1436 				(fac * (dst - 1) >> 16 < (src - 1))
1437 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1438 				(fac * (dst - 1) >> 16 < (src - 1))
1439 
1440 static uint16_t vop2_scale_factor(enum scale_mode mode,
1441 				  int32_t filter_mode,
1442 				  uint32_t src, uint32_t dst)
1443 {
1444 	uint32_t fac = 0;
1445 	int i = 0;
1446 
1447 	if (mode == SCALE_NONE)
1448 		return 0;
1449 
1450 	/*
1451 	 * A workaround to avoid zero div.
1452 	 */
1453 	if ((dst == 1) || (src == 1)) {
1454 		dst = dst + 1;
1455 		src = src + 1;
1456 	}
1457 
1458 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1459 		fac = VOP2_BILI_SCL_DN(src, dst);
1460 		for (i = 0; i < 100; i++) {
1461 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1462 				break;
1463 			fac -= 1;
1464 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1465 		}
1466 	} else {
1467 		fac = VOP2_COMMON_SCL(src, dst);
1468 		for (i = 0; i < 100; i++) {
1469 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1470 				break;
1471 			fac -= 1;
1472 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1473 		}
1474 	}
1475 
1476 	return fac;
1477 }
1478 
1479 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1480 {
1481 	if (is_hor)
1482 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1483 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1484 }
1485 
1486 static uint16_t vop3_scale_factor(enum scale_mode mode,
1487 				  uint32_t src, uint32_t dst, bool is_hor)
1488 {
1489 	uint32_t fac = 0;
1490 	int i = 0;
1491 
1492 	if (mode == SCALE_NONE)
1493 		return 0;
1494 
1495 	/*
1496 	 * A workaround to avoid zero div.
1497 	 */
1498 	if ((dst == 1) || (src == 1)) {
1499 		dst = dst + 1;
1500 		src = src + 1;
1501 	}
1502 
1503 	if (mode == SCALE_DOWN) {
1504 		fac = VOP2_BILI_SCL_DN(src, dst);
1505 		for (i = 0; i < 100; i++) {
1506 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1507 				break;
1508 			fac -= 1;
1509 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1510 		}
1511 	} else {
1512 		fac = VOP2_COMMON_SCL(src, dst);
1513 		for (i = 0; i < 100; i++) {
1514 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1515 				break;
1516 			fac -= 1;
1517 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1518 		}
1519 	}
1520 
1521 	return fac;
1522 }
1523 
1524 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1525 {
1526 	if (src < dst)
1527 		return SCALE_UP;
1528 	else if (src > dst)
1529 		return SCALE_DOWN;
1530 
1531 	return SCALE_NONE;
1532 }
1533 
1534 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1535 {
1536 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1537 }
1538 
1539 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1540 {
1541 	int i = 0;
1542 
1543 	for (i = 0; i < vop2->data->nr_layers; i++) {
1544 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1545 			return vop2->data->vp_primary_plane_order[i];
1546 	}
1547 
1548 	return vop2->data->vp_primary_plane_order[0];
1549 }
1550 
1551 static inline u16 scl_cal_scale(int src, int dst, int shift)
1552 {
1553 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1554 }
1555 
1556 static inline u16 scl_cal_scale2(int src, int dst)
1557 {
1558 	return ((src - 1) << 12) / (dst - 1);
1559 }
1560 
1561 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1562 {
1563 	writel(v, vop2->regs + offset);
1564 	vop2->regsbak[offset >> 2] = v;
1565 }
1566 
1567 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1568 {
1569 	return readl(vop2->regs + offset);
1570 }
1571 
1572 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1573 				   u32 mask, u32 shift, u32 v,
1574 				   bool write_mask)
1575 {
1576 	if (!mask)
1577 		return;
1578 
1579 	if (write_mask) {
1580 		v = ((v & mask) << shift) | (mask << (shift + 16));
1581 	} else {
1582 		u32 cached_val = vop2->regsbak[offset >> 2];
1583 
1584 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1585 		vop2->regsbak[offset >> 2] = v;
1586 	}
1587 
1588 	writel(v, vop2->regs + offset);
1589 }
1590 
1591 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1592 				   u32 mask, u32 shift, u32 v)
1593 {
1594 	u32 val = 0;
1595 
1596 	val = (v << shift) | (mask << (shift + 16));
1597 	writel(val, grf_base + offset);
1598 }
1599 
1600 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1601 				  u32 mask, u32 shift)
1602 {
1603 	return (readl(grf_base + offset) >> shift) & mask;
1604 }
1605 
1606 static char *get_plane_name(int plane_id, char *name)
1607 {
1608 	switch (plane_id) {
1609 	case ROCKCHIP_VOP2_CLUSTER0:
1610 		strcat(name, "Cluster0");
1611 		break;
1612 	case ROCKCHIP_VOP2_CLUSTER1:
1613 		strcat(name, "Cluster1");
1614 		break;
1615 	case ROCKCHIP_VOP2_ESMART0:
1616 		strcat(name, "Esmart0");
1617 		break;
1618 	case ROCKCHIP_VOP2_ESMART1:
1619 		strcat(name, "Esmart1");
1620 		break;
1621 	case ROCKCHIP_VOP2_SMART0:
1622 		strcat(name, "Smart0");
1623 		break;
1624 	case ROCKCHIP_VOP2_SMART1:
1625 		strcat(name, "Smart1");
1626 		break;
1627 	case ROCKCHIP_VOP2_CLUSTER2:
1628 		strcat(name, "Cluster2");
1629 		break;
1630 	case ROCKCHIP_VOP2_CLUSTER3:
1631 		strcat(name, "Cluster3");
1632 		break;
1633 	case ROCKCHIP_VOP2_ESMART2:
1634 		strcat(name, "Esmart2");
1635 		break;
1636 	case ROCKCHIP_VOP2_ESMART3:
1637 		strcat(name, "Esmart3");
1638 		break;
1639 	}
1640 
1641 	return name;
1642 }
1643 
1644 static bool is_yuv_output(u32 bus_format)
1645 {
1646 	switch (bus_format) {
1647 	case MEDIA_BUS_FMT_YUV8_1X24:
1648 	case MEDIA_BUS_FMT_YUV10_1X30:
1649 	case MEDIA_BUS_FMT_YUYV10_1X20:
1650 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1651 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1652 	case MEDIA_BUS_FMT_YUYV8_2X8:
1653 	case MEDIA_BUS_FMT_YVYU8_2X8:
1654 	case MEDIA_BUS_FMT_UYVY8_2X8:
1655 	case MEDIA_BUS_FMT_VYUY8_2X8:
1656 	case MEDIA_BUS_FMT_YUYV8_1X16:
1657 	case MEDIA_BUS_FMT_YVYU8_1X16:
1658 	case MEDIA_BUS_FMT_UYVY8_1X16:
1659 	case MEDIA_BUS_FMT_VYUY8_1X16:
1660 		return true;
1661 	default:
1662 		return false;
1663 	}
1664 }
1665 
1666 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding,
1667 						 enum drm_color_range color_range,
1668 						 int bit_depth)
1669 {
1670 	bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0;
1671 	enum vop_csc_format csc_mode = CSC_BT709L;
1672 
1673 
1674 	switch (color_encoding) {
1675 	case DRM_COLOR_YCBCR_BT601:
1676 		if (full_range)
1677 			csc_mode = CSC_BT601F;
1678 		else
1679 			csc_mode = CSC_BT601L;
1680 		break;
1681 
1682 	case DRM_COLOR_YCBCR_BT709:
1683 		if (full_range) {
1684 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F;
1685 			if (bit_depth != CSC_13BIT_DEPTH)
1686 				printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1687 		} else {
1688 			csc_mode = CSC_BT709L;
1689 		}
1690 		break;
1691 
1692 	case DRM_COLOR_YCBCR_BT2020:
1693 		if (full_range) {
1694 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F;
1695 			if (bit_depth != CSC_13BIT_DEPTH)
1696 				printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1697 		} else {
1698 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L;
1699 		}
1700 		break;
1701 
1702 	default:
1703 		printf("Unsuport color_encoding:%d\n", color_encoding);
1704 	}
1705 
1706 	return csc_mode;
1707 }
1708 
1709 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1710 {
1711 	/*
1712 	 * FIXME:
1713 	 *
1714 	 * There is no media type for YUV444 output,
1715 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1716 	 * yuv format.
1717 	 *
1718 	 * From H/W testing, YUV444 mode need a rb swap.
1719 	 */
1720 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1721 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1722 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1723 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1724 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1725 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1726 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1727 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1728 		return true;
1729 	else
1730 		return false;
1731 }
1732 
1733 static bool is_rb_swap(u32 bus_format, u32 output_mode)
1734 {
1735 	/*
1736 	 * The default component order of serial rgb3x8 formats
1737 	 * is BGR. So it is needed to enable RB swap.
1738 	 */
1739 	if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 ||
1740 	    bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8)
1741 		return true;
1742 	else
1743 		return false;
1744 }
1745 
1746 static bool is_yc_swap(u32 bus_format)
1747 {
1748 	switch (bus_format) {
1749 	case MEDIA_BUS_FMT_YUYV8_1X16:
1750 	case MEDIA_BUS_FMT_YVYU8_1X16:
1751 	case MEDIA_BUS_FMT_YUYV8_2X8:
1752 	case MEDIA_BUS_FMT_YVYU8_2X8:
1753 		return true;
1754 	default:
1755 		return false;
1756 	}
1757 }
1758 
1759 static inline bool is_hot_plug_devices(int output_type)
1760 {
1761 	switch (output_type) {
1762 	case DRM_MODE_CONNECTOR_HDMIA:
1763 	case DRM_MODE_CONNECTOR_HDMIB:
1764 	case DRM_MODE_CONNECTOR_TV:
1765 	case DRM_MODE_CONNECTOR_DisplayPort:
1766 	case DRM_MODE_CONNECTOR_VGA:
1767 	case DRM_MODE_CONNECTOR_Unknown:
1768 		return true;
1769 	default:
1770 		return false;
1771 	}
1772 }
1773 
1774 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1775 {
1776 	int i = 0;
1777 
1778 	for (i = 0; i < vop2->data->nr_layers; i++) {
1779 		if (vop2->data->win_data[i].phys_id == phys_id)
1780 			return &vop2->data->win_data[i];
1781 	}
1782 
1783 	return NULL;
1784 }
1785 
1786 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1787 {
1788 	int i = 0;
1789 
1790 	for (i = 0; i < vop2->data->nr_pd; i++) {
1791 		if (vop2->data->pd[i].id == pd_id)
1792 			return &vop2->data->pd[i];
1793 	}
1794 
1795 	return NULL;
1796 }
1797 
1798 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1799 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1800 {
1801 	u32 vp_offset = crtc_id * 0x100;
1802 	int i;
1803 
1804 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1805 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1806 			crtc_id, false);
1807 
1808 	for (i = 0; i < lut_len; i++)
1809 		writel(lut_val[i], lut_regs + i);
1810 
1811 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1812 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1813 }
1814 
1815 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1816 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1817 {
1818 	u32 vp_offset = crtc_id * 0x100;
1819 	int i;
1820 
1821 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1822 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1823 			crtc_id, false);
1824 
1825 	for (i = 0; i < lut_len; i++)
1826 		writel(lut_val[i], lut_regs + i);
1827 
1828 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1829 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1830 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1831 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1832 }
1833 
1834 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1835 					struct display_state *state)
1836 {
1837 	struct connector_state *conn_state = &state->conn_state;
1838 	struct crtc_state *cstate = &state->crtc_state;
1839 	struct resource gamma_res;
1840 	fdt_size_t lut_size;
1841 	int i, lut_len, ret = 0;
1842 	u32 *lut_regs;
1843 	u32 r, g, b;
1844 	struct base2_disp_info *disp_info = conn_state->disp_info;
1845 	static int gamma_lut_en_num = 1;
1846 
1847 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1848 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1849 		return 0;
1850 	}
1851 
1852 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1853 	if (ret)
1854 		printf("failed to get gamma lut res\n");
1855 	lut_regs = (u32 *)gamma_res.start;
1856 	lut_size = gamma_res.end - gamma_res.start + 1;
1857 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1858 		printf("failed to get gamma lut register\n");
1859 		return 0;
1860 	}
1861 	lut_len = lut_size / 4;
1862 	if (lut_len != 256 && lut_len != 1024) {
1863 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1864 		return 0;
1865 	}
1866 
1867 	if (!cstate->lut_val) {
1868 		if (!disp_info)
1869 			return 0;
1870 
1871 		if (!disp_info->gamma_lut_data.size)
1872 			return 0;
1873 
1874 		cstate->lut_val = (u32 *)calloc(1, lut_size);
1875 		for (i = 0; i < lut_len; i++) {
1876 			r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1877 			g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1878 			b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1879 
1880 			cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1881 		}
1882 	}
1883 
1884 	if (vop2->version == VOP_VERSION_RK3568) {
1885 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1886 				     cstate->lut_val, lut_len);
1887 		gamma_lut_en_num++;
1888 	} else if (vop2->version == VOP_VERSION_RK3588) {
1889 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1890 				     cstate->lut_val, lut_len);
1891 		if (cstate->splice_mode) {
1892 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs,
1893 					     cstate->lut_val, lut_len);
1894 			gamma_lut_en_num++;
1895 		}
1896 		gamma_lut_en_num++;
1897 	}
1898 
1899 	free(cstate->lut_val);
1900 
1901 	return 0;
1902 }
1903 
1904 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1905 					struct display_state *state)
1906 {
1907 	struct connector_state *conn_state = &state->conn_state;
1908 	struct crtc_state *cstate = &state->crtc_state;
1909 	int i, cubic_lut_len;
1910 	u32 vp_offset = cstate->crtc_id * 0x100;
1911 	struct base2_disp_info *disp_info = conn_state->disp_info;
1912 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1913 	u32 *cubic_lut_addr;
1914 
1915 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1916 		return 0;
1917 
1918 	if (!disp_info->cubic_lut_data.size)
1919 		return 0;
1920 
1921 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1922 	cubic_lut_len = disp_info->cubic_lut_data.size;
1923 
1924 	for (i = 0; i < cubic_lut_len / 2; i++) {
1925 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1926 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1927 					((lut->lblue[2 * i] & 0xff) << 24);
1928 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1929 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1930 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1931 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1932 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1933 		*cubic_lut_addr++ = 0;
1934 	}
1935 
1936 	if (cubic_lut_len % 2) {
1937 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1938 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1939 					((lut->lblue[2 * i] & 0xff) << 24);
1940 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1941 		*cubic_lut_addr++ = 0;
1942 		*cubic_lut_addr = 0;
1943 	}
1944 
1945 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1946 		    get_cubic_lut_buffer(cstate->crtc_id));
1947 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1948 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1949 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1950 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1951 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1952 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1953 
1954 	return 0;
1955 }
1956 
1957 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1958 				 struct bcsh_state *bcsh_state, int crtc_id)
1959 {
1960 	struct crtc_state *cstate = &state->crtc_state;
1961 	u32 vp_offset = crtc_id * 0x100;
1962 
1963 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1964 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1965 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1966 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1967 
1968 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1969 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1970 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1971 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1972 
1973 	if (!cstate->bcsh_en) {
1974 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1975 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1976 		return;
1977 	}
1978 
1979 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1980 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1981 			bcsh_state->brightness, false);
1982 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1983 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1984 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1985 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1986 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1987 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1988 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1989 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1990 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1991 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1992 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1993 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1994 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1995 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1996 }
1997 
1998 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1999 {
2000 	struct connector_state *conn_state = &state->conn_state;
2001 	struct base_bcsh_info *bcsh_info;
2002 	struct crtc_state *cstate = &state->crtc_state;
2003 	struct bcsh_state bcsh_state;
2004 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
2005 
2006 	if (!conn_state->disp_info)
2007 		return;
2008 	bcsh_info = &conn_state->disp_info->bcsh_info;
2009 	if (!bcsh_info)
2010 		return;
2011 
2012 	if (bcsh_info->brightness != 50 ||
2013 	    bcsh_info->contrast != 50 ||
2014 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
2015 		cstate->bcsh_en = true;
2016 
2017 	if (cstate->bcsh_en) {
2018 		if (!cstate->yuv_overlay)
2019 			cstate->post_r2y_en = 1;
2020 		if (!is_yuv_output(conn_state->bus_format))
2021 			cstate->post_y2r_en = 1;
2022 	} else {
2023 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2024 			cstate->post_r2y_en = 1;
2025 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2026 			cstate->post_y2r_en = 1;
2027 	}
2028 
2029 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2030 						      conn_state->color_range,
2031 						      CSC_10BIT_DEPTH);
2032 
2033 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
2034 		brightness = interpolate(0, -128, 100, 127,
2035 					 bcsh_info->brightness);
2036 	else
2037 		brightness = interpolate(0, -32, 100, 31,
2038 					 bcsh_info->brightness);
2039 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
2040 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
2041 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
2042 
2043 
2044 	/*
2045 	 *  a:[-30~0):
2046 	 *    sin_hue = 0x100 - sin(a)*256;
2047 	 *    cos_hue = cos(a)*256;
2048 	 *  a:[0~30]
2049 	 *    sin_hue = sin(a)*256;
2050 	 *    cos_hue = cos(a)*256;
2051 	 */
2052 	sin_hue = fixp_sin32(hue) >> 23;
2053 	cos_hue = fixp_cos32(hue) >> 23;
2054 
2055 	bcsh_state.brightness = brightness;
2056 	bcsh_state.contrast = contrast;
2057 	bcsh_state.saturation = saturation;
2058 	bcsh_state.sin_hue = sin_hue;
2059 	bcsh_state.cos_hue = cos_hue;
2060 
2061 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
2062 	if (cstate->splice_mode)
2063 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
2064 }
2065 
2066 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
2067 {
2068 	struct connector_state *conn_state = &state->conn_state;
2069 	struct drm_display_mode *mode = &conn_state->mode;
2070 	struct crtc_state *cstate = &state->crtc_state;
2071 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
2072 	u16 hdisplay = mode->crtc_hdisplay;
2073 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2074 
2075 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
2076 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
2077 	bg_dly -= bg_ovl_dly;
2078 
2079 	/*
2080 	 * splice mode: hdisplay must roundup as 4 pixel,
2081 	 * no splice mode: hdisplay must roundup as 2 pixel.
2082 	 */
2083 	if (cstate->splice_mode)
2084 		pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1;
2085 	else
2086 		pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2087 
2088 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
2089 		hsync_len = 8;
2090 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
2091 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
2092 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2093 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2094 }
2095 
2096 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
2097 {
2098 	struct connector_state *conn_state = &state->conn_state;
2099 	struct drm_display_mode *mode = &conn_state->mode;
2100 	struct crtc_state *cstate = &state->crtc_state;
2101 	struct vop2_win_data *win_data;
2102 	u32 bg_dly, pre_scan_dly;
2103 	u16 hdisplay = mode->crtc_hdisplay;
2104 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2105 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
2106 	u8 win_id;
2107 
2108 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
2109 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
2110 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
2111 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
2112 
2113 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
2114 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
2115 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
2116 	/* hdisplay must roundup as 2 pixel */
2117 	pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2118 	/**
2119 	 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will
2120 	 * lead to first line data be zero.
2121 	 */
2122 	pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len);
2123 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
2124 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2125 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2126 }
2127 
2128 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
2129 {
2130 	struct connector_state *conn_state = &state->conn_state;
2131 	struct drm_display_mode *mode = &conn_state->mode;
2132 	struct crtc_state *cstate = &state->crtc_state;
2133 	u32 vp_offset = (cstate->crtc_id * 0x100);
2134 	u16 vtotal = mode->crtc_vtotal;
2135 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2136 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2137 	u16 hdisplay = mode->crtc_hdisplay;
2138 	u16 vdisplay = mode->crtc_vdisplay;
2139 	u16 hsize =
2140 	    hdisplay * (conn_state->overscan.left_margin +
2141 			conn_state->overscan.right_margin) / 200;
2142 	u16 vsize =
2143 	    vdisplay * (conn_state->overscan.top_margin +
2144 			conn_state->overscan.bottom_margin) / 200;
2145 	u16 hact_end, vact_end;
2146 	u32 val;
2147 
2148 	hsize = round_down(hsize, 2);
2149 	vsize = round_down(vsize, 2);
2150 
2151 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
2152 	hact_end = hact_st + hsize;
2153 	val = hact_st << 16;
2154 	val |= hact_end;
2155 
2156 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
2157 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
2158 	vact_end = vact_st + vsize;
2159 	val = vact_st << 16;
2160 	val |= vact_end;
2161 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
2162 	val = scl_cal_scale2(vdisplay, vsize) << 16;
2163 	val |= scl_cal_scale2(hdisplay, hsize);
2164 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
2165 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
2166 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
2167 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
2168 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
2169 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
2170 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2171 		u16 vact_st_f1 = vtotal + vact_st + 1;
2172 		u16 vact_end_f1 = vact_st_f1 + vsize;
2173 
2174 		val = vact_st_f1 << 16 | vact_end_f1;
2175 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
2176 	}
2177 
2178 	if (is_vop3(vop2)) {
2179 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
2180 	} else {
2181 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
2182 		if (cstate->splice_mode)
2183 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
2184 	}
2185 }
2186 
2187 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
2188 {
2189 	struct connector_state *conn_state = &state->conn_state;
2190 	struct crtc_state *cstate = &state->crtc_state;
2191 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2192 	struct drm_display_mode *mode = &conn_state->mode;
2193 	u32 vp_offset = (cstate->crtc_id * 0x100);
2194 	s16 *lut_y;
2195 	s16 *lut_h;
2196 	s16 *lut_s;
2197 	u32 value;
2198 	int i;
2199 
2200 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2201 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2202 	if (!acm->acm_enable) {
2203 		writel(0, vop2->regs + RK3528_ACM_CTRL);
2204 		return;
2205 	}
2206 
2207 	printf("post acm enable\n");
2208 
2209 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
2210 
2211 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
2212 		((mode->vdisplay & 0xfff) << 20);
2213 	writel(value, vop2->regs + RK3528_ACM_CTRL);
2214 
2215 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
2216 		((acm->s_gain << 20) & 0x3ff00000);
2217 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
2218 
2219 	lut_y = &acm->gain_lut_hy[0];
2220 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
2221 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
2222 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
2223 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2224 			((lut_s[i] << 16) & 0xff0000);
2225 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
2226 	}
2227 
2228 	lut_y = &acm->gain_lut_hs[0];
2229 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
2230 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2231 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2232 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2233 			((lut_s[i] << 16) & 0xff0000);
2234 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2235 	}
2236 
2237 	lut_y = &acm->delta_lut_h[0];
2238 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2239 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2240 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2241 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2242 			((lut_s[i] << 20) & 0x3ff00000);
2243 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2244 	}
2245 
2246 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2247 }
2248 
2249 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2250 {
2251 	struct connector_state *conn_state = &state->conn_state;
2252 	struct crtc_state *cstate = &state->crtc_state;
2253 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2254 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2255 	struct post_csc_coef csc_coef;
2256 	bool is_input_yuv = false;
2257 	bool is_output_yuv = false;
2258 	bool post_r2y_en = false;
2259 	bool post_csc_en = false;
2260 	u32 vp_offset = (cstate->crtc_id * 0x100);
2261 	u32 value;
2262 	int range_type;
2263 
2264 	printf("post csc enable\n");
2265 
2266 	if (acm->acm_enable) {
2267 		if (!cstate->yuv_overlay)
2268 			post_r2y_en = true;
2269 
2270 		/* do y2r in csc module */
2271 		if (!is_yuv_output(conn_state->bus_format))
2272 			post_csc_en = true;
2273 	} else {
2274 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2275 			post_r2y_en = true;
2276 
2277 		/* do y2r in csc module */
2278 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2279 			post_csc_en = true;
2280 	}
2281 
2282 	if (csc->csc_enable)
2283 		post_csc_en = true;
2284 
2285 	if (cstate->yuv_overlay || post_r2y_en)
2286 		is_input_yuv = true;
2287 
2288 	if (is_yuv_output(conn_state->bus_format))
2289 		is_output_yuv = true;
2290 
2291 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2292 						      conn_state->color_range,
2293 						      CSC_13BIT_DEPTH);
2294 
2295 	if (post_csc_en) {
2296 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2297 				       is_output_yuv);
2298 
2299 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2300 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2301 				csc_coef.csc_coef00, false);
2302 		value = csc_coef.csc_coef01 & 0xffff;
2303 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2304 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2305 		value = csc_coef.csc_coef10 & 0xffff;
2306 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2307 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2308 		value = csc_coef.csc_coef12 & 0xffff;
2309 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2310 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2311 		value = csc_coef.csc_coef21 & 0xffff;
2312 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2313 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2314 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2315 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2316 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2317 
2318 		range_type = csc_coef.range_type ? 0 : 1;
2319 		range_type <<= is_input_yuv ? 0 : 1;
2320 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2321 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2322 	}
2323 
2324 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2325 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2326 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2327 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2328 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2329 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2330 }
2331 
2332 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2333 {
2334 	struct connector_state *conn_state = &state->conn_state;
2335 	struct base2_disp_info *disp_info = conn_state->disp_info;
2336 	const char *enable_flag;
2337 	if (!disp_info) {
2338 		printf("disp_info is empty\n");
2339 		return;
2340 	}
2341 
2342 	enable_flag = (const char *)&disp_info->cacm_header;
2343 	if (strncasecmp(enable_flag, "CACM", 4)) {
2344 		printf("acm and csc is not support\n");
2345 		return;
2346 	}
2347 
2348 	vop3_post_acm_config(state, vop2);
2349 	vop3_post_csc_config(state, vop2);
2350 }
2351 
2352 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2,
2353 					    struct vop2_power_domain_data *pd_data)
2354 {
2355 	int val = 0;
2356 	bool is_bisr_en, is_otp_bisr_en;
2357 
2358 	if (pd_data->id == VOP2_PD_CLUSTER) {
2359 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2360 					    EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2361 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2362 						EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2363 		if (is_bisr_en && is_otp_bisr_en)
2364 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2365 						  val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1),
2366 						  50 * 1000);
2367 		else
2368 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2369 						  val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1),
2370 						  50 * 1000);
2371 	} else {
2372 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2373 					    EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2374 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2375 						EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2376 		if (is_bisr_en && is_otp_bisr_en)
2377 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2378 						  val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1),
2379 						  50 * 1000);
2380 		else
2381 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2382 						  val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1),
2383 						  50 * 1000);
2384 	}
2385 }
2386 
2387 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2388 {
2389 	int ret = 0;
2390 
2391 	if (pd_data->id == VOP2_PD_CLUSTER)
2392 		vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK,
2393 				RK3576_CLUSTER_PD_EN_SHIFT, 0, true);
2394 	else
2395 		vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK,
2396 				RK3576_ESMART_PD_EN_SHIFT, 0, true);
2397 	ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data);
2398 	if (ret) {
2399 		printf("wait vop2 power domain timeout\n");
2400 		return ret;
2401 	}
2402 
2403 	return 0;
2404 }
2405 
2406 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2,
2407 					    struct vop2_power_domain_data *pd_data)
2408 {
2409 	int val = 0;
2410 	int shift = 0;
2411 	int shift_factor = 0;
2412 	bool is_bisr_en = false;
2413 
2414 	/*
2415 	 * The order of pd status bits in BISR_STS register
2416 	 * is different from that in VOP SYS_STS register.
2417 	 */
2418 	if (pd_data->id == VOP2_PD_DSC_8K ||
2419 	    pd_data->id == VOP2_PD_DSC_4K ||
2420 	    pd_data->id == VOP2_PD_ESMART)
2421 		shift_factor = 1;
2422 
2423 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2424 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2425 	if (is_bisr_en) {
2426 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2427 
2428 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2429 					  ((val >> shift) & 0x1), 50 * 1000);
2430 	} else {
2431 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2432 
2433 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2434 					  !((val >> shift) & 0x1), 50 * 1000);
2435 	}
2436 }
2437 
2438 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2439 {
2440 	int ret = 0;
2441 
2442 	vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK,
2443 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false);
2444 	ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data);
2445 	if (ret) {
2446 		printf("wait vop2 power domain timeout\n");
2447 		return ret;
2448 	}
2449 
2450 	return 0;
2451 }
2452 
2453 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2454 {
2455 	struct vop2_power_domain_data *pd_data;
2456 	int ret = 0;
2457 
2458 	if (!pd_id)
2459 		return 0;
2460 
2461 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2462 	if (!pd_data) {
2463 		printf("can't find pd_data by id\n");
2464 		return -EINVAL;
2465 	}
2466 
2467 	if (pd_data->parent_id) {
2468 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2469 		if (ret) {
2470 			printf("can't open parent power domain\n");
2471 			return -EINVAL;
2472 		}
2473 	}
2474 
2475 	/*
2476 	 * Read VOP internal power domain on/off status.
2477 	 * We should query BISR_STS register in PMU for
2478 	 * power up/down status when memory repair is enabled.
2479 	 * Return value: 1 for power on, 0 for power off;
2480 	 */
2481 	if (vop2->version == VOP_VERSION_RK3576)
2482 		ret = rk3576_vop2_power_domain_on(vop2, pd_data);
2483 	else
2484 		ret = rk3588_vop2_power_domain_on(vop2, pd_data);
2485 
2486 	return ret;
2487 }
2488 
2489 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2490 {
2491 	u32 *base = vop2->regs;
2492 	int i = 0;
2493 
2494 	/*
2495 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2496 	 */
2497 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2498 		vop2->regsbak[i] = base[i];
2499 }
2500 
2501 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2502 {
2503 	struct vop2_win_data *win_data;
2504 	int layer_phy_id = 0;
2505 	int i, j;
2506 	u32 ovl_port_offset = 0;
2507 	u32 layer_nr = 0;
2508 	u8 shift = 0;
2509 
2510 	/* layer sel win id */
2511 	for (i = 0; i < vop2->data->nr_vps; i++) {
2512 		shift = 0;
2513 		ovl_port_offset = 0x100 * i;
2514 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2515 		for (j = 0; j < layer_nr; j++) {
2516 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2517 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2518 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2519 					shift, win_data->layer_sel_win_id[i], false);
2520 			shift += 4;
2521 		}
2522 	}
2523 
2524 	if (vop2->version != VOP_VERSION_RK3576) {
2525 		/* win sel port */
2526 		for (i = 0; i < vop2->data->nr_vps; i++) {
2527 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2528 			for (j = 0; j < layer_nr; j++) {
2529 				if (!vop2->vp_plane_mask[i].attached_layers[j])
2530 					continue;
2531 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2532 				win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2533 				shift = win_data->win_sel_port_offset * 2;
2534 				vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL,
2535 						LAYER_SEL_PORT_MASK, shift, i, false);
2536 			}
2537 		}
2538 	}
2539 }
2540 
2541 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2542 {
2543 	struct crtc_state *cstate = &state->crtc_state;
2544 	struct vop2_win_data *win_data;
2545 	int layer_phy_id = 0;
2546 	int total_used_layer = 0;
2547 	int port_mux = 0;
2548 	int i, j;
2549 	u32 layer_nr = 0;
2550 	u8 shift = 0;
2551 
2552 	/* layer sel win id */
2553 	for (i = 0; i < vop2->data->nr_vps; i++) {
2554 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2555 		for (j = 0; j < layer_nr; j++) {
2556 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2557 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2558 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2559 					shift, win_data->layer_sel_win_id[i], false);
2560 			shift += 4;
2561 		}
2562 	}
2563 
2564 	/* win sel port */
2565 	for (i = 0; i < vop2->data->nr_vps; i++) {
2566 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2567 		for (j = 0; j < layer_nr; j++) {
2568 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2569 				continue;
2570 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2571 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2572 			shift = win_data->win_sel_port_offset * 2;
2573 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2574 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2575 		}
2576 	}
2577 
2578 	/**
2579 	 * port mux config
2580 	 */
2581 	for (i = 0; i < vop2->data->nr_vps; i++) {
2582 		shift = i * 4;
2583 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2584 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2585 			port_mux = total_used_layer - 1;
2586 		} else {
2587 			port_mux = 8;
2588 		}
2589 
2590 		if (i == vop2->data->nr_vps - 1)
2591 			port_mux = vop2->data->nr_mixers;
2592 
2593 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2594 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2595 				PORT_MUX_SHIFT + shift, port_mux, false);
2596 	}
2597 }
2598 
2599 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2600 {
2601 	if (!is_vop3(vop2))
2602 		return false;
2603 
2604 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2605 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2606 		return true;
2607 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2608 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2609 		return true;
2610 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2611 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2612 		return true;
2613 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE &&
2614 		 win->phys_id == ROCKCHIP_VOP2_ESMART3)
2615 		return true;
2616 	else
2617 		return false;
2618 }
2619 
2620 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2621 {
2622 	struct vop2_win_data *win_data;
2623 	int i;
2624 	u8 scale_engine_num = 0;
2625 
2626 	/* store plane mask for vop2_fixup_dts */
2627 	for (i = 0; i < vop2->data->nr_layers; i++) {
2628 		win_data = &vop2->data->win_data[i];
2629 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2630 			continue;
2631 
2632 		win_data->scale_engine_num = scale_engine_num++;
2633 	}
2634 }
2635 
2636 static int vop3_get_esmart_lb_mode(struct vop2 *vop2)
2637 {
2638 	const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map;
2639 	int i;
2640 
2641 	if (!esmart_lb_mode_map)
2642 		return vop2->esmart_lb_mode;
2643 
2644 	for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) {
2645 		if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode)
2646 			return esmart_lb_mode_map->lb_map_value;
2647 		esmart_lb_mode_map++;
2648 	}
2649 
2650 	if (i == vop2->data->esmart_lb_mode_num)
2651 		printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode);
2652 
2653 	return vop2->data->esmart_lb_mode_map[0].lb_map_value;
2654 }
2655 
2656 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2657 {
2658 	struct crtc_state *cstate = &state->crtc_state;
2659 	struct vop2_vp_plane_mask *plane_mask;
2660 	int active_vp_num = 0;
2661 	int layer_phy_id = 0;
2662 	int i, j;
2663 	int ret;
2664 	u32 layer_nr = 0;
2665 
2666 	if (vop2->global_init)
2667 		return;
2668 
2669 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2670 	if (soc_is_rk3566())
2671 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2672 				OTP_WIN_EN_SHIFT, 1, false);
2673 
2674 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2675 		u32 plane_mask;
2676 		int primary_plane_id;
2677 
2678 		for (i = 0; i < vop2->data->nr_vps; i++) {
2679 			plane_mask = cstate->crtc->vps[i].plane_mask;
2680 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2681 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2682 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2683 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2684 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2685 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2686 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2687 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2688 
2689 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2690 			for (j = 0; j < layer_nr; j++) {
2691 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2692 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2693 			}
2694 		}
2695 	} else {/* need soft assign plane mask */
2696 		printf("Assign plane mask automatically\n");
2697 		if (vop2->version == VOP_VERSION_RK3576) {
2698 			for (i = 0; i < vop2->data->nr_vps; i++) {
2699 				if (cstate->crtc->vps[i].enable) {
2700 					vop2->vp_plane_mask[i].attached_layers_nr = 1;
2701 					vop2->vp_plane_mask[i].primary_plane_id =
2702 						vop2->data->vp_default_primary_plane[i];
2703 					vop2->vp_plane_mask[i].attached_layers[0] =
2704 						vop2->data->vp_default_primary_plane[i];
2705 					vop2->vp_plane_mask[i].plane_mask |=
2706 						BIT(vop2->data->vp_default_primary_plane[i]);
2707 					active_vp_num++;
2708 				}
2709 			}
2710 			printf("VOP have %d active VP\n", active_vp_num);
2711 		} else {
2712 			/* find the first unplug devices and set it as main display */
2713 			int main_vp_index = -1;
2714 
2715 			for (i = 0; i < vop2->data->nr_vps; i++) {
2716 				if (cstate->crtc->vps[i].enable)
2717 					active_vp_num++;
2718 			}
2719 			printf("VOP have %d active VP\n", active_vp_num);
2720 
2721 			if (soc_is_rk3566() && active_vp_num > 2)
2722 				printf("ERROR: rk3566 only support 2 display output!!\n");
2723 			plane_mask = vop2->data->plane_mask;
2724 			plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2725 			/*
2726 			 * For rk3528, one display policy for hdmi store in plane_mask[0], and
2727 			 * the other for cvbs store in plane_mask[2].
2728 			 */
2729 			if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2730 			    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2731 				plane_mask += 2 * VOP2_VP_MAX;
2732 
2733 			if (vop2->version == VOP_VERSION_RK3528) {
2734 				/*
2735 				 * For rk3528, the plane mask of vp is limited, only esmart2 can
2736 				 * be selected by both vp0 and vp1.
2737 				 */
2738 				j = 0;
2739 			} else {
2740 				for (i = 0; i < vop2->data->nr_vps; i++) {
2741 					if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2742 						/* the first store main display plane mask */
2743 						vop2->vp_plane_mask[i] = plane_mask[0];
2744 						main_vp_index = i;
2745 						break;
2746 					}
2747 				}
2748 
2749 				/* if no find unplug devices, use vp0 as main display */
2750 				if (main_vp_index < 0) {
2751 					main_vp_index = 0;
2752 					vop2->vp_plane_mask[0] = plane_mask[0];
2753 				}
2754 
2755 				/* plane_mask[0] store main display, so we from plane_mask[1] */
2756 				j = 1;
2757 			}
2758 
2759 			/* init other display except main display */
2760 			for (i = 0; i < vop2->data->nr_vps; i++) {
2761 				/* main display or no connect devices */
2762 				if (i == main_vp_index || !cstate->crtc->vps[i].enable)
2763 					continue;
2764 				vop2->vp_plane_mask[i] = plane_mask[j++];
2765 			}
2766 		}
2767 		/* store plane mask for vop2_fixup_dts */
2768 		for (i = 0; i < vop2->data->nr_vps; i++) {
2769 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2770 			for (j = 0; j < layer_nr; j++) {
2771 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2772 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2773 			}
2774 		}
2775 	}
2776 
2777 	if (vop2->version == VOP_VERSION_RK3588)
2778 		rk3588_vop2_regsbak(vop2);
2779 	else
2780 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2781 
2782 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2783 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2784 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2785 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2786 
2787 	for (i = 0; i < vop2->data->nr_vps; i++) {
2788 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2789 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2790 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2791 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2792 	}
2793 
2794 	if (is_vop3(vop2))
2795 		vop3_overlay_init(vop2, state);
2796 	else
2797 		vop2_overlay_init(vop2, state);
2798 
2799 	if (is_vop3(vop2)) {
2800 		/*
2801 		 * you can rewrite at dts vop node:
2802 		 *
2803 		 * VOP3_ESMART_8K_MODE = 0,
2804 		 * VOP3_ESMART_4K_4K_MODE = 1,
2805 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2806 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2807 		 *
2808 		 * &vop {
2809 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2810 		 * };
2811 		 */
2812 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2813 		if (ret < 0)
2814 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2815 		if (vop2->version == VOP_VERSION_RK3576)
2816 			vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL,
2817 					RK3576_ESMART_LB_MODE_SEL_MASK,
2818 					RK3576_ESMART_LB_MODE_SEL_SHIFT,
2819 					vop3_get_esmart_lb_mode(vop2), true);
2820 		else
2821 			vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
2822 					ESMART_LB_MODE_SEL_MASK,
2823 					ESMART_LB_MODE_SEL_SHIFT,
2824 					vop3_get_esmart_lb_mode(vop2), true);
2825 
2826 		vop3_init_esmart_scale_engine(vop2);
2827 
2828 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2829 				DSP_VS_T_SEL_SHIFT, 0, false);
2830 	}
2831 
2832 	if (vop2->version == VOP_VERSION_RK3568)
2833 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2834 
2835 	if (vop2->version == VOP_VERSION_RK3576) {
2836 		vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq");
2837 
2838 		/* Default use rkiommu 1.0 for axi0 */
2839 		vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true);
2840 
2841 		/* Init frc2.0 config */
2842 		vop2_writel(vop2, 0xca0, 0xc8);
2843 		vop2_writel(vop2, 0xca4, 0x01000100);
2844 		vop2_writel(vop2, 0xca8, 0x03ff0100);
2845 		vop2_writel(vop2, 0xda0, 0xc8);
2846 		vop2_writel(vop2, 0xda4, 0x01000100);
2847 		vop2_writel(vop2, 0xda8, 0x03ff0100);
2848 
2849 		if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true)
2850 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
2851 					VP_INTR_MERGE_EN_SHIFT, 1, true);
2852 
2853 		/* Set reg done every field for interlace */
2854 		vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK,
2855 				INTERLACE_FRM_REG_DONE_SHIFT, 0, false);
2856 	}
2857 
2858 	vop2->global_init = true;
2859 }
2860 
2861 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state)
2862 {
2863 	struct crtc_state *cstate = &state->crtc_state;
2864 	const struct vop2_data *vop2_data = vop2->data;
2865 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
2866 	struct resource sharp_regs;
2867 	u32 *sharp_reg_base;
2868 	int ret;
2869 
2870 	if (!(vp_data->feature & VOP_FEATURE_POST_SHARP))
2871 		return;
2872 
2873 	ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs);
2874 	if (ret) {
2875 		printf("failed to get sharp regs\n");
2876 		return;
2877 	}
2878 	sharp_reg_base = (u32 *)sharp_regs.start;
2879 
2880 	/*
2881 	 * After vop initialization, keep sw_sharp_enable always on.
2882 	 * Only enable/disable sharp submodule to avoid black screen.
2883 	 */
2884 	writel(0x1, sharp_reg_base);
2885 }
2886 
2887 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state,
2888 					  struct device_node *dsp_lut_node)
2889 {
2890 	struct crtc_state *cstate = &state->crtc_state;
2891 	struct resource gamma_res;
2892 	fdt_size_t lut_size;
2893 	u32 *lut_regs;
2894 	u32 *lut;
2895 	u32 r, g, b;
2896 	int lut_len;
2897 	int length;
2898 	int i, j;
2899 	int ret = 0;
2900 
2901 	of_get_property(dsp_lut_node, "gamma-lut", &length);
2902 	if (!length)
2903 		return -EINVAL;
2904 
2905 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
2906 	if (ret)
2907 		printf("failed to get gamma lut res\n");
2908 	lut_regs = (u32 *)gamma_res.start;
2909 	lut_size = gamma_res.end - gamma_res.start + 1;
2910 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
2911 		printf("failed to get gamma lut register\n");
2912 		return -EINVAL;
2913 	}
2914 	lut_len = lut_size / 4;
2915 
2916 	cstate->lut_val = (u32 *)calloc(1, lut_size);
2917 	if (!cstate->lut_val)
2918 		return -ENOMEM;
2919 
2920 	length >>= 2;
2921 	if (length != lut_len) {
2922 		lut = (u32 *)calloc(1, lut_len);
2923 		if (!lut) {
2924 			free(cstate->lut_val);
2925 			return -ENOMEM;
2926 		}
2927 
2928 		ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length);
2929 		if (ret) {
2930 			printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id);
2931 			free(cstate->lut_val);
2932 			free(lut);
2933 			return -EINVAL;
2934 		}
2935 
2936 		/*
2937 		 * In order to achieve the same gamma correction effect in different
2938 		 * platforms, the following conversion helps to translate from 8bit
2939 		 * gamma table with 256 parameters to 10bit gamma with 1024 parameters.
2940 		 */
2941 		for (i = 0; i < lut_len; i++) {
2942 			j = i * length / lut_len;
2943 			r = lut[j] / length / length * lut_len / length;
2944 			g = lut[j] / length % length * lut_len / length;
2945 			b = lut[j] % length * lut_len / length;
2946 
2947 			cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b;
2948 		}
2949 		free(lut);
2950 	} else {
2951 		of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len);
2952 	}
2953 
2954 	return 0;
2955 }
2956 
2957 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state)
2958 {
2959 	struct crtc_state *cstate = &state->crtc_state;
2960 	struct device_node *dsp_lut_node;
2961 	int phandle;
2962 	int ret = 0;
2963 
2964 	phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1);
2965 	if (phandle < 0)
2966 		return;
2967 
2968 	dsp_lut_node = of_find_node_by_phandle(phandle);
2969 	if (!dsp_lut_node)
2970 		return;
2971 
2972 	ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node);
2973 	if (ret)
2974 		printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id);
2975 }
2976 
2977 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2978 {
2979 	rockchip_vop2_of_get_dsp_lut(vop2, state);
2980 
2981 	rockchip_vop2_gamma_lut_init(vop2, state);
2982 	rockchip_vop2_cubic_lut_init(vop2, state);
2983 	rockchip_vop2_sharp_init(vop2, state);
2984 
2985 	return 0;
2986 }
2987 
2988 /*
2989  * VOP2 have multi video ports.
2990  * video port ------- crtc
2991  */
2992 static int rockchip_vop2_preinit(struct display_state *state)
2993 {
2994 	struct crtc_state *cstate = &state->crtc_state;
2995 	const struct vop2_data *vop2_data = cstate->crtc->data;
2996 	struct regmap *map;
2997 
2998 	if (!rockchip_vop2) {
2999 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
3000 		if (!rockchip_vop2)
3001 			return -ENOMEM;
3002 		memset(rockchip_vop2, 0, sizeof(struct vop2));
3003 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
3004 		rockchip_vop2->reg_len = RK3568_MAX_REG;
3005 #ifdef CONFIG_SPL_BUILD
3006 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
3007 #else
3008 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
3009 		map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf");
3010 		rockchip_vop2->grf = regmap_get_range(map, 0);
3011 		if (rockchip_vop2->grf <= 0)
3012 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
3013 #endif
3014 		rockchip_vop2->version = vop2_data->version;
3015 		rockchip_vop2->data = vop2_data;
3016 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
3017 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf");
3018 			rockchip_vop2->vop_grf = regmap_get_range(map, 0);
3019 			if (rockchip_vop2->vop_grf <= 0)
3020 				printf("%s: Get syscon vop_grf failed (ret=%p)\n",
3021 				       __func__, rockchip_vop2->vop_grf);
3022 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
3023 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
3024 			if (rockchip_vop2->vo1_grf <= 0)
3025 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n",
3026 				       __func__, rockchip_vop2->vo1_grf);
3027 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3028 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3029 			if (rockchip_vop2->sys_pmu <= 0)
3030 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3031 				       __func__, rockchip_vop2->sys_pmu);
3032 		} else if (rockchip_vop2->version == VOP_VERSION_RK3576) {
3033 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf");
3034 			rockchip_vop2->ioc_grf = regmap_get_range(map, 0);
3035 			if (rockchip_vop2->ioc_grf <= 0)
3036 				printf("%s: Get syscon ioc_grf failed (ret=%p)\n",
3037 				       __func__, rockchip_vop2->ioc_grf);
3038 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3039 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3040 			if (rockchip_vop2->sys_pmu <= 0)
3041 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3042 				       __func__, rockchip_vop2->sys_pmu);
3043 		}
3044 	}
3045 
3046 	cstate->private = rockchip_vop2;
3047 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
3048 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
3049 
3050 	vop2_global_initial(rockchip_vop2, state);
3051 
3052 	return 0;
3053 }
3054 
3055 /*
3056  * calc the dclk on rk3588
3057  * the available div of dclk is 1, 2, 4
3058  *
3059  */
3060 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
3061 {
3062 	if (child_clk * 4 <= max_dclk)
3063 		return child_clk * 4;
3064 	else if (child_clk * 2 <= max_dclk)
3065 		return child_clk * 2;
3066 	else if (child_clk <= max_dclk)
3067 		return child_clk;
3068 	else
3069 		return 0;
3070 }
3071 
3072 /*
3073  * 4 pixclk/cycle on rk3588
3074  * RGB/eDP/HDMI: if_pixclk >= dclk_core
3075  * DP: dp_pixclk = dclk_out <= dclk_core
3076  * DSI: mipi_pixclk <= dclk_out <= dclk_core
3077  */
3078 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
3079 				       int *dclk_core_div, int *dclk_out_div,
3080 				       int *if_pixclk_div, int *if_dclk_div)
3081 {
3082 	struct crtc_state *cstate = &state->crtc_state;
3083 	struct connector_state *conn_state = &state->conn_state;
3084 	struct drm_display_mode *mode = &conn_state->mode;
3085 	struct vop2 *vop2 = cstate->private;
3086 	unsigned long v_pixclk = mode->crtc_clock;
3087 	unsigned long dclk_core_rate = v_pixclk >> 2;
3088 	unsigned long dclk_rate = v_pixclk;
3089 	unsigned long dclk_out_rate;
3090 	u64 if_dclk_rate;
3091 	u64 if_pixclk_rate;
3092 	int output_type = conn_state->type;
3093 	int output_mode = conn_state->output_mode;
3094 	int K = 1;
3095 
3096 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
3097 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3098 		printf("Dual channel and YUV420 can't work together\n");
3099 		return -EINVAL;
3100 	}
3101 
3102 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3103 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
3104 		K = 2;
3105 
3106 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
3107 		/*
3108 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
3109 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
3110 		 */
3111 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3112 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3113 			dclk_rate = dclk_rate >> 1;
3114 			K = 2;
3115 		}
3116 		if (cstate->dsc_enable) {
3117 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
3118 			if_dclk_rate = cstate->dsc_cds_clk_rate;
3119 		} else {
3120 			if_pixclk_rate = (dclk_core_rate << 1) / K;
3121 			if_dclk_rate = dclk_core_rate / K;
3122 		}
3123 
3124 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
3125 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
3126 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3127 
3128 		if (!dclk_rate) {
3129 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
3130 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
3131 			return -EINVAL;
3132 		}
3133 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3134 		*if_dclk_div = dclk_rate / if_dclk_rate;
3135 		*dclk_core_div = dclk_rate / dclk_core_rate;
3136 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
3137 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
3138 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
3139 		/* edp_pixclk = edp_dclk > dclk_core */
3140 		if_pixclk_rate = v_pixclk / K;
3141 		if_dclk_rate = v_pixclk / K;
3142 		dclk_rate = if_pixclk_rate * K;
3143 		*dclk_core_div = dclk_rate / dclk_core_rate;
3144 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3145 		*if_dclk_div = *if_pixclk_div;
3146 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
3147 		dclk_out_rate = v_pixclk >> 2;
3148 		dclk_out_rate = dclk_out_rate / K;
3149 
3150 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3151 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3152 		if (!dclk_rate) {
3153 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
3154 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
3155 			return -EINVAL;
3156 		}
3157 		*dclk_out_div = dclk_rate / dclk_out_rate;
3158 		*dclk_core_div = dclk_rate / dclk_core_rate;
3159 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
3160 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3161 			K = 2;
3162 		if (cstate->dsc_enable)
3163 			/* dsc output is 96bit, dsi input is 192 bit */
3164 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
3165 		else
3166 			if_pixclk_rate = dclk_core_rate / K;
3167 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
3168 		dclk_out_rate = dclk_core_rate / K;
3169 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
3170 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3171 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3172 		if (!dclk_rate) {
3173 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
3174 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
3175 			return -EINVAL;
3176 		}
3177 
3178 		if (cstate->dsc_enable)
3179 			dclk_rate /= cstate->dsc_slice_num;
3180 
3181 		*dclk_out_div = dclk_rate / dclk_out_rate;
3182 		*dclk_core_div = dclk_rate / dclk_core_rate;
3183 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
3184 		if (cstate->dsc_enable)
3185 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
3186 
3187 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
3188 		dclk_rate = v_pixclk;
3189 		*dclk_core_div = dclk_rate / dclk_core_rate;
3190 	}
3191 
3192 	*if_pixclk_div = ilog2(*if_pixclk_div);
3193 	*if_dclk_div = ilog2(*if_dclk_div);
3194 	*dclk_core_div = ilog2(*dclk_core_div);
3195 	*dclk_out_div = ilog2(*dclk_out_div);
3196 
3197 	return dclk_rate;
3198 }
3199 
3200 static int vop2_calc_dsc_clk(struct display_state *state)
3201 {
3202 	struct connector_state *conn_state = &state->conn_state;
3203 	struct drm_display_mode *mode = &conn_state->mode;
3204 	struct crtc_state *cstate = &state->crtc_state;
3205 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
3206 	u8 k = 1;
3207 
3208 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3209 		k = 2;
3210 
3211 	cstate->dsc_txp_clk_rate = v_pixclk;
3212 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
3213 
3214 	cstate->dsc_pxl_clk_rate = v_pixclk;
3215 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
3216 
3217 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
3218 	 * cds_dat_width = 96;
3219 	 * bits_per_pixel = [8-12];
3220 	 * As cds clk is div from txp clk and only support 1/2/4 div,
3221 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
3222 	 * otherwise dsc_cds = crtc_clock / 8;
3223 	 */
3224 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
3225 
3226 	return 0;
3227 }
3228 
3229 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
3230 {
3231 	struct crtc_state *cstate = &state->crtc_state;
3232 	struct connector_state *conn_state = &state->conn_state;
3233 	struct drm_display_mode *mode = &conn_state->mode;
3234 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3235 	struct vop2 *vop2 = cstate->private;
3236 	u32 vp_offset = (cstate->crtc_id * 0x100);
3237 	u16 hdisplay = mode->crtc_hdisplay;
3238 	int output_if = conn_state->output_if;
3239 	int if_pixclk_div = 0;
3240 	int if_dclk_div = 0;
3241 	unsigned long dclk_rate;
3242 	bool dclk_inv, yc_swap = false;
3243 	u32 val;
3244 
3245 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3246 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3247 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
3248 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
3249 	} else {
3250 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3251 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3252 	}
3253 
3254 	if (cstate->dsc_enable) {
3255 		int k = 1;
3256 
3257 		if (!vop2->data->nr_dscs) {
3258 			printf("Unsupported DSC\n");
3259 			return 0;
3260 		}
3261 
3262 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3263 			k = 2;
3264 
3265 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
3266 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
3267 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
3268 
3269 		vop2_calc_dsc_clk(state);
3270 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
3271 		       cstate->dsc_id, dsc_sink_cap->slice_width,
3272 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
3273 	}
3274 
3275 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
3276 
3277 	if (output_if & VOP_OUTPUT_IF_RGB) {
3278 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3279 				4, false);
3280 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3281 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3282 	}
3283 
3284 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3285 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3286 				3, false);
3287 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3288 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3289 		yc_swap = is_yc_swap(conn_state->bus_format);
3290 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT,
3291 				yc_swap, false);
3292 	}
3293 
3294 	if (output_if & VOP_OUTPUT_IF_BT656) {
3295 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3296 				2, false);
3297 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3298 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3299 		yc_swap = is_yc_swap(conn_state->bus_format);
3300 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT,
3301 				yc_swap, false);
3302 	}
3303 
3304 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3305 		if (cstate->crtc_id == 2)
3306 			val = 0;
3307 		else
3308 			val = 1;
3309 
3310 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3311 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3312 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
3313 
3314 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
3315 				1, false);
3316 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
3317 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
3318 				if_pixclk_div, false);
3319 
3320 		if (conn_state->hold_mode) {
3321 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3322 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3323 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3324 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3325 		}
3326 	}
3327 
3328 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
3329 		if (cstate->crtc_id == 2)
3330 			val = 0;
3331 		else if (cstate->crtc_id == 3)
3332 			val = 1;
3333 		else
3334 			val = 3; /*VP1*/
3335 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3336 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3337 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
3338 
3339 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
3340 				1, false);
3341 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
3342 				val, false);
3343 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
3344 				if_pixclk_div, false);
3345 
3346 		if (conn_state->hold_mode) {
3347 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3348 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3349 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3350 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3351 		}
3352 	}
3353 
3354 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3355 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3356 				MIPI_DUAL_EN_SHIFT, 1, false);
3357 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3358 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3359 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3360 					false);
3361 		switch (conn_state->type) {
3362 		case DRM_MODE_CONNECTOR_DisplayPort:
3363 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3364 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
3365 			break;
3366 		case DRM_MODE_CONNECTOR_eDP:
3367 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3368 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
3369 			break;
3370 		case DRM_MODE_CONNECTOR_HDMIA:
3371 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3372 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
3373 			break;
3374 		case DRM_MODE_CONNECTOR_DSI:
3375 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3376 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
3377 			break;
3378 		default:
3379 			break;
3380 		}
3381 	}
3382 
3383 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3384 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
3385 				1, false);
3386 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3387 				cstate->crtc_id, false);
3388 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3389 				if_dclk_div, false);
3390 
3391 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3392 				if_pixclk_div, false);
3393 
3394 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3395 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
3396 	}
3397 
3398 	if (output_if & VOP_OUTPUT_IF_eDP1) {
3399 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
3400 				1, false);
3401 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3402 				cstate->crtc_id, false);
3403 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3404 				if_dclk_div, false);
3405 
3406 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3407 				if_pixclk_div, false);
3408 
3409 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3410 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
3411 	}
3412 
3413 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3414 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
3415 				1, false);
3416 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3417 				cstate->crtc_id, false);
3418 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3419 				if_dclk_div, false);
3420 
3421 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3422 				if_pixclk_div, false);
3423 
3424 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3425 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
3426 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3427 				HDMI_SYNC_POL_MASK,
3428 				HDMI0_SYNC_POL_SHIFT, val);
3429 	}
3430 
3431 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
3432 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
3433 				1, false);
3434 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3435 				cstate->crtc_id, false);
3436 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3437 				if_dclk_div, false);
3438 
3439 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3440 				if_pixclk_div, false);
3441 
3442 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3443 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
3444 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3445 				HDMI_SYNC_POL_MASK,
3446 				HDMI1_SYNC_POL_SHIFT, val);
3447 	}
3448 
3449 	if (output_if & VOP_OUTPUT_IF_DP0) {
3450 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
3451 				1, false);
3452 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
3453 				cstate->crtc_id, false);
3454 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3455 				RK3588_DP0_PIN_POL_SHIFT, val, false);
3456 	}
3457 
3458 	if (output_if & VOP_OUTPUT_IF_DP1) {
3459 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
3460 				1, false);
3461 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
3462 				cstate->crtc_id, false);
3463 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3464 				RK3588_DP1_PIN_POL_SHIFT, val, false);
3465 	}
3466 
3467 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3468 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
3469 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3470 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
3471 
3472 	return dclk_rate;
3473 }
3474 
3475 static unsigned long rk3576_vop2_if_cfg(struct display_state *state)
3476 {
3477 	struct crtc_state *cstate = &state->crtc_state;
3478 	struct connector_state *conn_state = &state->conn_state;
3479 	struct drm_display_mode *mode = &conn_state->mode;
3480 	struct vop2 *vop2 = cstate->private;
3481 	u32 vp_offset = (cstate->crtc_id * 0x100);
3482 	u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate;
3483 	int output_if = conn_state->output_if;
3484 	bool dclk_inv, yc_swap = false;
3485 	bool split_mode = !!(conn_state->output_flags &
3486 			     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE);
3487 	bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false;
3488 	bool interface_dclk_sel, interface_pix_clk_sel = false;
3489 	bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK ||
3490 			    conn_state->output_if & VOP_OUTPUT_IF_BT656;
3491 	unsigned long dclk_in_rate, dclk_core_rate;
3492 	u32 val;
3493 
3494 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3495 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3496 		/*
3497 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3498 		 * so set VOP hsync/vsync polarity as positive by default.
3499 		 */
3500 		val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3501 	} else {
3502 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3503 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3504 	}
3505 
3506 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ||
3507 	    mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode))
3508 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */
3509 	else
3510 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */
3511 	dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div;
3512 
3513 	if (double_pixel)
3514 		dclk_core_rate = mode->crtc_clock / 2;
3515 	else
3516 		dclk_core_rate = mode->crtc_clock / port_pix_rate;
3517 	post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */
3518 
3519 	if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3520 		pix_half_rate = true;
3521 		post_dclk_out_sel = true;
3522 	}
3523 
3524 	if (output_if & VOP_OUTPUT_IF_RGB) {
3525 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3526 		/*
3527 		 * RGB interface_pix_clk_sel will auto config according
3528 		 * to rgb_en/bt1120_en/bt656_en.
3529 		 */
3530 	} else if (output_if & VOP_OUTPUT_IF_eDP0) {
3531 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3532 		interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0;
3533 	} else {
3534 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3535 		interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0;
3536 	}
3537 
3538 	/* dclk_core */
3539 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3540 			RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false);
3541 	/* dclk_out */
3542 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3543 			RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false);
3544 
3545 	if (output_if & VOP_OUTPUT_IF_RGB) {
3546 		/* 0: dclk_core, 1: dclk_out */
3547 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3548 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3549 
3550 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3551 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3552 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3553 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3554 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3555 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3556 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3557 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3558 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3559 				RK3576_IF_PIN_POL_SHIFT, val, false);
3560 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3561 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv);
3562 	}
3563 
3564 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3565 		/* 0: dclk_core, 1: dclk_out */
3566 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3567 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3568 
3569 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3570 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3571 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3572 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3573 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3574 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3575 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3576 				RK3576_BT1120_OUT_EN_SHIFT, 1, false);
3577 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3578 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3579 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3580 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3581 		yc_swap = is_yc_swap(conn_state->bus_format);
3582 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3583 				RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false);
3584 	}
3585 
3586 	if (output_if & VOP_OUTPUT_IF_BT656) {
3587 		/* 0: dclk_core, 1: dclk_out */
3588 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3589 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3590 
3591 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3592 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3593 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3594 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3595 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3596 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3597 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3598 				RK3576_BT656_OUT_EN_SHIFT, 1, false);
3599 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3600 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3601 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3602 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3603 		yc_swap = is_yc_swap(conn_state->bus_format);
3604 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3605 				RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false);
3606 	}
3607 
3608 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3609 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3610 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3611 		/* 0: div2, 1: div4 */
3612 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3613 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3614 
3615 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3616 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3617 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3618 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3619 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3620 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3621 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3622 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3623 		/*
3624 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3625 		 * so set VOP hsync/vsync polarity as positive by default.
3626 		 */
3627 		if (vop2->version == VOP_VERSION_RK3576)
3628 			val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3629 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3630 				RK3576_IF_PIN_POL_SHIFT, val, false);
3631 
3632 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3633 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3634 					RK3576_MIPI_CMD_MODE_SHIFT, 1, false);
3635 
3636 		if (conn_state->hold_mode) {
3637 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3638 					EDPI_TE_EN, !cstate->soft_te, false);
3639 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3640 					EDPI_WMS_HOLD_EN, 1, false);
3641 		}
3642 	}
3643 
3644 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3645 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3646 				MIPI_DUAL_EN_SHIFT, 1, false);
3647 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3648 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3649 					MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3650 		switch (conn_state->type) {
3651 		case DRM_MODE_CONNECTOR_DisplayPort:
3652 			vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3653 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3654 			break;
3655 		case DRM_MODE_CONNECTOR_eDP:
3656 			vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3657 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3658 			break;
3659 		case DRM_MODE_CONNECTOR_HDMIA:
3660 			vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3661 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3662 			break;
3663 		case DRM_MODE_CONNECTOR_DSI:
3664 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3665 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3666 			break;
3667 		default:
3668 			break;
3669 		}
3670 	}
3671 
3672 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3673 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3674 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3675 		/* 0: dclk, 1: port0_dclk */
3676 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3677 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3678 
3679 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3680 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3681 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3682 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3683 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3684 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3685 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3686 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3687 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3688 				RK3576_IF_PIN_POL_SHIFT, val, false);
3689 	}
3690 
3691 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3692 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3693 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3694 		/* 0: div2, 1: div4 */
3695 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3696 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3697 
3698 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3699 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3700 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3701 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3702 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3703 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3704 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3705 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3706 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3707 				RK3576_IF_PIN_POL_SHIFT, val, false);
3708 	}
3709 
3710 	if (output_if & VOP_OUTPUT_IF_DP0) {
3711 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3712 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3713 		/* 0: no div, 1: div2 */
3714 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3715 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3716 
3717 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3718 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3719 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3720 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3721 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3722 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3723 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3724 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3725 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3726 				RK3576_IF_PIN_POL_SHIFT, val, false);
3727 	}
3728 
3729 	if (output_if & VOP_OUTPUT_IF_DP1) {
3730 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3731 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3732 		/* 0: no div, 1: div2 */
3733 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3734 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3735 
3736 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3737 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3738 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3739 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3740 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3741 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3742 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3743 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3744 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3745 				RK3576_IF_PIN_POL_SHIFT, val, false);
3746 	}
3747 
3748 	if (output_if & VOP_OUTPUT_IF_DP2) {
3749 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3750 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3751 		/* 0: no div, 1: div2 */
3752 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3753 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3754 
3755 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3756 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3757 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3758 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3759 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3760 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3761 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3762 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3763 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3764 				RK3576_IF_PIN_POL_SHIFT, val, false);
3765 	}
3766 
3767 	return mode->crtc_clock;
3768 }
3769 
3770 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state)
3771 {
3772 	struct crtc_state *cstate = &state->crtc_state;
3773 	struct connector_state *conn_state = &state->conn_state;
3774 	struct vop2 *vop2 = cstate->private;
3775 	u32 vp_offset = (cstate->crtc_id * 0x100);
3776 
3777 	if (conn_state->output_flags &
3778 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) {
3779 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3780 				LVDS_DUAL_EN_SHIFT, 1, false);
3781 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3782 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false);
3783 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3784 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3785 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3786 
3787 		return;
3788 	}
3789 
3790 	vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3791 			MIPI_DUAL_EN_SHIFT, 1, false);
3792 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) {
3793 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3794 				MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3795 	}
3796 
3797 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3798 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3799 				LVDS_DUAL_EN_SHIFT, 1, false);
3800 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3801 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false);
3802 	}
3803 }
3804 
3805 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
3806 {
3807 	struct crtc_state *cstate = &state->crtc_state;
3808 	struct connector_state *conn_state = &state->conn_state;
3809 	struct drm_display_mode *mode = &conn_state->mode;
3810 	struct vop2 *vop2 = cstate->private;
3811 	bool dclk_inv;
3812 	u32 val;
3813 
3814 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3815 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3816 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3817 
3818 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3819 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3820 				1, false);
3821 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3822 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3823 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3824 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3825 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3826 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3827 	}
3828 
3829 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
3830 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3831 				1, false);
3832 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
3833 				BT1120_EN_SHIFT, 1, false);
3834 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3835 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3836 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3837 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
3838 	}
3839 
3840 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3841 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3842 				1, false);
3843 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3844 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3845 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3846 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
3847 	}
3848 
3849 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3850 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3851 				1, false);
3852 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3853 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3854 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3855 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3856 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3857 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3858 	}
3859 
3860 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3861 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3862 				1, false);
3863 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3864 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3865 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3866 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3867 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3868 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3869 	}
3870 
3871 
3872 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3873 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3874 				1, false);
3875 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3876 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3877 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3878 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3879 	}
3880 
3881 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3882 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3883 				1, false);
3884 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3885 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3886 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3887 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3888 	}
3889 
3890 	if (conn_state->output_flags &
3891 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3892 	    conn_state->output_flags &
3893 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE)
3894 		rk3568_vop2_setup_dual_channel_if(state);
3895 
3896 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3897 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3898 				1, false);
3899 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3900 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3901 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3902 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3903 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3904 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3905 	}
3906 
3907 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3908 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3909 				1, false);
3910 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3911 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3912 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3913 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3914 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3915 				IF_CRTL_HDMI_PIN_POL_MASK,
3916 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3917 	}
3918 
3919 	return mode->crtc_clock;
3920 }
3921 
3922 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3923 {
3924 	struct crtc_state *cstate = &state->crtc_state;
3925 	struct connector_state *conn_state = &state->conn_state;
3926 	struct drm_display_mode *mode = &conn_state->mode;
3927 	struct vop2 *vop2 = cstate->private;
3928 	bool dclk_inv;
3929 	u32 val;
3930 
3931 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3932 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3933 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3934 
3935 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3936 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3937 				1, false);
3938 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3939 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3940 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3941 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3942 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3943 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3944 	}
3945 
3946 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3947 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3948 				1, false);
3949 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3950 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3951 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3952 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3953 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3954 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3955 	}
3956 
3957 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3958 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3959 				1, false);
3960 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3961 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3962 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3963 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3964 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3965 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3966 	}
3967 
3968 	return mode->crtc_clock;
3969 }
3970 
3971 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3972 {
3973 	struct crtc_state *cstate = &state->crtc_state;
3974 	struct connector_state *conn_state = &state->conn_state;
3975 	struct drm_display_mode *mode = &conn_state->mode;
3976 	struct vop2 *vop2 = cstate->private;
3977 	u32 val;
3978 
3979 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3980 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3981 
3982 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3983 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3984 				1, false);
3985 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3986 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3987 	}
3988 
3989 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3990 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3991 				1, false);
3992 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3993 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3994 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3995 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3996 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3997 				IF_CRTL_HDMI_PIN_POL_MASK,
3998 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3999 	}
4000 
4001 	return mode->crtc_clock;
4002 }
4003 
4004 static void vop2_post_color_swap(struct display_state *state)
4005 {
4006 	struct crtc_state *cstate = &state->crtc_state;
4007 	struct connector_state *conn_state = &state->conn_state;
4008 	struct vop2 *vop2 = cstate->private;
4009 	u32 vp_offset = (cstate->crtc_id * 0x100);
4010 	u32 output_type = conn_state->type;
4011 	u32 data_swap = 0;
4012 
4013 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) ||
4014 	    is_rb_swap(conn_state->bus_format, conn_state->output_mode))
4015 		data_swap = DSP_RB_SWAP;
4016 
4017 	if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) {
4018 		if ((output_type == DRM_MODE_CONNECTOR_HDMIA ||
4019 		     output_type == DRM_MODE_CONNECTOR_eDP) &&
4020 		    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
4021 		     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
4022 		data_swap |= DSP_RG_SWAP;
4023 	}
4024 
4025 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
4026 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
4027 }
4028 
4029 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
4030 {
4031 	int ret = 0;
4032 
4033 	if (parent->dev)
4034 		ret = clk_set_parent(clk, parent);
4035 	if (ret < 0)
4036 		debug("failed to set %s as parent for %s\n",
4037 		      parent->dev->name, clk->dev->name);
4038 }
4039 
4040 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
4041 {
4042 	int ret = 0;
4043 
4044 	if (clk->dev)
4045 		ret = clk_set_rate(clk, rate);
4046 	if (ret < 0)
4047 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
4048 
4049 	return ret;
4050 }
4051 
4052 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
4053 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
4054 				  int *dsc_cds_clk_div, u64 dclk_rate)
4055 {
4056 	struct crtc_state *cstate = &state->crtc_state;
4057 
4058 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
4059 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
4060 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
4061 
4062 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
4063 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
4064 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
4065 }
4066 
4067 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
4068 {
4069 	struct crtc_state *cstate = &state->crtc_state;
4070 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
4071 	struct drm_dsc_picture_parameter_set config_pps;
4072 	const struct vop2_data *vop2_data = vop2->data;
4073 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4074 	u32 *pps_val = (u32 *)&config_pps;
4075 	u32 decoder_regs_offset = (dsc_id * 0x100);
4076 	int i = 0;
4077 
4078 	memcpy(&config_pps, pps, sizeof(config_pps));
4079 
4080 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
4081 		config_pps.pps_3 &= 0xf0;
4082 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
4083 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
4084 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
4085 	}
4086 
4087 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
4088 		config_pps.rc_range_parameters[i] =
4089 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
4090 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
4091 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
4092 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
4093 	}
4094 
4095 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
4096 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
4097 }
4098 
4099 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
4100 {
4101 	struct connector_state *conn_state = &state->conn_state;
4102 	struct drm_display_mode *mode = &conn_state->mode;
4103 	struct crtc_state *cstate = &state->crtc_state;
4104 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
4105 	const struct vop2_data *vop2_data = vop2->data;
4106 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4107 	bool mipi_ds_mode = false;
4108 	u8 dsc_interface_mode = 0;
4109 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4110 	u16 hdisplay = mode->crtc_hdisplay;
4111 	u16 htotal = mode->crtc_htotal;
4112 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4113 	u16 vdisplay = mode->crtc_vdisplay;
4114 	u16 vtotal = mode->crtc_vtotal;
4115 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4116 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4117 	u16 vact_end = vact_st + vdisplay;
4118 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4119 	u32 decoder_regs_offset = (dsc_id * 0x100);
4120 	int dsc_txp_clk_div = 0;
4121 	int dsc_pxl_clk_div = 0;
4122 	int dsc_cds_clk_div = 0;
4123 	int val = 0;
4124 
4125 	if (!vop2->data->nr_dscs) {
4126 		printf("Unsupported DSC\n");
4127 		return;
4128 	}
4129 
4130 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
4131 		printf("DSC%d supported max slice is: %d, current is: %d\n",
4132 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
4133 
4134 	if (dsc_data->pd_id) {
4135 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
4136 			printf("open dsc%d pd fail\n", dsc_id);
4137 	}
4138 
4139 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
4140 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
4141 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
4142 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
4143 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
4144 		dsc_interface_mode = VOP_DSC_IF_HDMI;
4145 	} else {
4146 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
4147 		if (mipi_ds_mode)
4148 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
4149 		else
4150 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
4151 	}
4152 
4153 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4154 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4155 				DSC_MAN_MODE_SHIFT, 0, false);
4156 	else
4157 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4158 				DSC_MAN_MODE_SHIFT, 1, false);
4159 
4160 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
4161 
4162 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
4163 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
4164 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
4165 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
4166 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
4167 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
4168 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
4169 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
4170 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4171 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
4172 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
4173 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
4174 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4175 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
4176 
4177 	if (!mipi_ds_mode) {
4178 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
4179 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
4180 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
4181 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
4182 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
4183 		int k = 1;
4184 
4185 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4186 			k = 2;
4187 
4188 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
4189 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
4190 
4191 		/*
4192 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
4193 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
4194 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
4195 		 *
4196 		 * HDMI:
4197 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
4198 		 *                 delay_line_num = 4 - BPP / 8
4199 		 *                                = (64 - target_bpp / 8) / 16
4200 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4201 		 *
4202 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
4203 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
4204 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4205 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
4206 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4207 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
4208 		 */
4209 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
4210 		dsc_cds_rate_mhz = dsc_cds_rate;
4211 		dsc_hsync = hsync_len / 2;
4212 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
4213 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4214 		} else {
4215 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
4216 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
4217 					     be16_to_cpu(cstate->pps.chunk_size);
4218 
4219 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4220 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
4221 
4222 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
4223 			if (dsc_hsync < 8)
4224 				dsc_hsync = 8;
4225 		}
4226 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
4227 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
4228 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
4229 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
4230 
4231 		/*
4232 		 * htotal / dclk_core = dsc_htotal /cds_clk
4233 		 *
4234 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
4235 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
4236 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
4237 		 *
4238 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
4239 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
4240 		 */
4241 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
4242 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
4243 		val = dsc_htotal << 16 | dsc_hsync;
4244 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
4245 				DSC_HTOTAL_PW_SHIFT, val, false);
4246 
4247 		dsc_hact_st = hact_st / 2;
4248 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
4249 		val = dsc_hact_end << 16 | dsc_hact_st;
4250 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
4251 				DSC_HACT_ST_END_SHIFT, val, false);
4252 
4253 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
4254 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
4255 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
4256 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
4257 	}
4258 
4259 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
4260 			RST_DEASSERT_SHIFT, 1, false);
4261 	udelay(10);
4262 
4263 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
4264 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
4265 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4266 
4267 	vop2_load_pps(state, vop2, dsc_id);
4268 
4269 	val |= (1 << DSC_PPS_UPD_SHIFT);
4270 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4271 
4272 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
4273 	       dsc_id,
4274 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
4275 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
4276 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
4277 }
4278 
4279 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
4280 {
4281 	struct crtc_state *cstate = &state->crtc_state;
4282 	struct vop2 *vop2 = cstate->private;
4283 	struct udevice *vp_dev, *dev;
4284 	struct ofnode_phandle_args args;
4285 	char vp_name[10];
4286 	int ret;
4287 
4288 	if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576)
4289 		return false;
4290 
4291 	sprintf(vp_name, "port@%d", cstate->crtc_id);
4292 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
4293 		debug("warn: can't get vp device\n");
4294 		return false;
4295 	}
4296 
4297 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
4298 					 0, &args);
4299 	if (ret) {
4300 		debug("assigned-clock-parents's node not define\n");
4301 		return false;
4302 	}
4303 
4304 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
4305 		debug("warn: can't get clk device\n");
4306 		return false;
4307 	}
4308 
4309 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
4310 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
4311 		if (clk_dev)
4312 			*clk_dev = dev;
4313 		return true;
4314 	}
4315 
4316 	return false;
4317 }
4318 
4319 static void vop3_mcu_mode_setup(struct display_state *state)
4320 {
4321 	struct crtc_state *cstate = &state->crtc_state;
4322 	struct vop2 *vop2 = cstate->private;
4323 	u32 vp_offset = (cstate->crtc_id * 0x100);
4324 
4325 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4326 			MCU_TYPE_SHIFT, 1, false);
4327 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4328 			MCU_HOLD_MODE_SHIFT, 1, false);
4329 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4330 			MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false);
4331 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4332 			MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false);
4333 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4334 			MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false);
4335 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4336 			MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false);
4337 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4338 			MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false);
4339 }
4340 
4341 static void vop3_mcu_bypass_mode_setup(struct display_state *state)
4342 {
4343 	struct crtc_state *cstate = &state->crtc_state;
4344 	struct vop2 *vop2 = cstate->private;
4345 	u32 vp_offset = (cstate->crtc_id * 0x100);
4346 
4347 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4348 			MCU_TYPE_SHIFT, 1, false);
4349 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4350 			MCU_HOLD_MODE_SHIFT, 1, false);
4351 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4352 			MCU_PIX_TOTAL_SHIFT, 53, false);
4353 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4354 			MCU_CS_PST_SHIFT, 6, false);
4355 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4356 			MCU_CS_PEND_SHIFT, 48, false);
4357 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4358 			MCU_RW_PST_SHIFT, 12, false);
4359 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4360 			MCU_RW_PEND_SHIFT, 30, false);
4361 }
4362 
4363 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value)
4364 {
4365 	struct crtc_state *cstate = &state->crtc_state;
4366 	struct connector_state *conn_state = &state->conn_state;
4367 	struct drm_display_mode *mode = &conn_state->mode;
4368 	struct vop2 *vop2 = cstate->private;
4369 	u32 vp_offset = (cstate->crtc_id * 0x100);
4370 
4371 	/*
4372 	 * 1.set mcu bypass mode timing.
4373 	 * 2.set dclk rate to 150M.
4374 	 */
4375 	if (type == MCU_SETBYPASS && value) {
4376 		vop3_mcu_bypass_mode_setup(state);
4377 		vop2_clk_set_rate(&cstate->dclk, 150000000);
4378 	}
4379 
4380 	switch (type) {
4381 	case MCU_WRCMD:
4382 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4383 				MCU_RS_SHIFT, 0, false);
4384 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4385 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4386 				value, false);
4387 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4388 				MCU_RS_SHIFT, 1, false);
4389 		break;
4390 	case MCU_WRDATA:
4391 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4392 				MCU_RS_SHIFT, 1, false);
4393 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4394 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4395 				value, false);
4396 		break;
4397 	case MCU_SETBYPASS:
4398 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4399 				MCU_BYPASS_SHIFT, value ? 1 : 0, false);
4400 		break;
4401 	default:
4402 		break;
4403 	}
4404 
4405 	/*
4406 	 * 1.restore mcu data mode timing.
4407 	 * 2.restore dclk rate to crtc_clock.
4408 	 */
4409 	if (type == MCU_SETBYPASS && !value) {
4410 		vop3_mcu_mode_setup(state);
4411 		vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000);
4412 	}
4413 
4414 	return 0;
4415 }
4416 
4417 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id)
4418 {
4419 	const struct vop2_data *vop2_data = vop2->data;
4420 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id];
4421 	u32 vp_offset = crtc_id * 0x100;
4422 	bool pre_dither_down_en = false;
4423 
4424 	switch (bus_format) {
4425 	case MEDIA_BUS_FMT_RGB565_1X16:
4426 	case MEDIA_BUS_FMT_RGB565_2X8_LE:
4427 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4428 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4429 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4430 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false);
4431 		pre_dither_down_en = true;
4432 		break;
4433 	case MEDIA_BUS_FMT_RGB666_1X18:
4434 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
4435 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
4436 	case MEDIA_BUS_FMT_RGB666_3X6:
4437 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4438 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4439 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4440 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false);
4441 		pre_dither_down_en = true;
4442 		break;
4443 	case MEDIA_BUS_FMT_YUYV8_1X16:
4444 	case MEDIA_BUS_FMT_YUV8_1X24:
4445 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
4446 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4447 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4448 		pre_dither_down_en = true;
4449 		break;
4450 	case MEDIA_BUS_FMT_YUYV10_1X20:
4451 	case MEDIA_BUS_FMT_YUV10_1X30:
4452 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
4453 	case MEDIA_BUS_FMT_RGB101010_1X30:
4454 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4455 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4456 		pre_dither_down_en = false;
4457 		break;
4458 	case MEDIA_BUS_FMT_RGB888_3X8:
4459 	case MEDIA_BUS_FMT_RGB888_DUMMY_4X8:
4460 	case MEDIA_BUS_FMT_RGB888_1X24:
4461 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
4462 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
4463 	default:
4464 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4465 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4466 		pre_dither_down_en = true;
4467 		break;
4468 	}
4469 
4470 	if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0)
4471 		pre_dither_down_en = false;
4472 
4473 	if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) {
4474 		if (vop2->version == VOP_VERSION_RK3576) {
4475 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000);
4476 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100);
4477 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100);
4478 		}
4479 
4480 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4481 				PRE_DITHER_DOWN_EN_SHIFT, 0, false);
4482 		/* enable frc2.0 do 10->8 */
4483 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4484 				DITHER_DOWN_EN_SHIFT, 1, false);
4485 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4486 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false);
4487 	} else {
4488 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4489 				PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
4490 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4491 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false);
4492 	}
4493 }
4494 
4495 static int rockchip_vop2_init(struct display_state *state)
4496 {
4497 	struct crtc_state *cstate = &state->crtc_state;
4498 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
4499 	struct connector_state *conn_state = &state->conn_state;
4500 	struct drm_display_mode *mode = &conn_state->mode;
4501 	struct vop2 *vop2 = cstate->private;
4502 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4503 	u16 hdisplay = mode->crtc_hdisplay;
4504 	u16 htotal = mode->crtc_htotal;
4505 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4506 	u16 hact_end = hact_st + hdisplay;
4507 	u16 vdisplay = mode->crtc_vdisplay;
4508 	u16 vtotal = mode->crtc_vtotal;
4509 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4510 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4511 	u16 vact_end = vact_st + vdisplay;
4512 	bool yuv_overlay = false;
4513 	u32 vp_offset = (cstate->crtc_id * 0x100);
4514 	u32 line_flag_offset = (cstate->crtc_id * 4);
4515 	u32 val, act_end;
4516 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4517 	u8 dclk_div_factor = 0;
4518 	u8 vp_dclk_div = 1;
4519 	char output_type_name[30] = {0};
4520 #ifndef CONFIG_SPL_BUILD
4521 	char dclk_name[9];
4522 #endif
4523 	struct clk hdmi0_phy_pll;
4524 	struct clk hdmi1_phy_pll;
4525 	struct clk hdmi_phy_pll;
4526 	struct udevice *disp_dev;
4527 	unsigned long dclk_rate = 0;
4528 	int ret;
4529 
4530 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
4531 	       mode->crtc_hdisplay, mode->vdisplay,
4532 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
4533 	       mode->vrefresh,
4534 	       rockchip_get_output_if_name(conn_state->output_if, output_type_name),
4535 	       cstate->crtc_id);
4536 
4537 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
4538 		cstate->splice_mode = true;
4539 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
4540 		if (!cstate->splice_crtc_id) {
4541 			printf("%s: Splice mode is unsupported by vp%d\n",
4542 			       __func__, cstate->crtc_id);
4543 			return -EINVAL;
4544 		}
4545 
4546 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
4547 				PORT_MERGE_EN_SHIFT, 1, false);
4548 	}
4549 
4550 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4551 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4552 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4553 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4554 
4555 	if (vop2->data->vp_data[cstate->crtc_id].urgency) {
4556 		u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl;
4557 		u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh;
4558 
4559 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK,
4560 				AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4561 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK,
4562 				AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4563 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK,
4564 				POST_URGENCY_EN_SHIFT, 1, false);
4565 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK,
4566 				POST_URGENCY_THL_SHIFT, urgen_thl, false);
4567 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK,
4568 				POST_URGENCY_THH_SHIFT, urgen_thh, false);
4569 	}
4570 
4571 	vop2_initial(vop2, state);
4572 	if (vop2->version == VOP_VERSION_RK3588)
4573 		dclk_rate = rk3588_vop2_if_cfg(state);
4574 	else if (vop2->version == VOP_VERSION_RK3576)
4575 		dclk_rate = rk3576_vop2_if_cfg(state);
4576 	else if (vop2->version == VOP_VERSION_RK3568)
4577 		dclk_rate = rk3568_vop2_if_cfg(state);
4578 	else if (vop2->version == VOP_VERSION_RK3562)
4579 		dclk_rate = rk3562_vop2_if_cfg(state);
4580 	else if (vop2->version == VOP_VERSION_RK3528)
4581 		dclk_rate = rk3528_vop2_if_cfg(state);
4582 
4583 	if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
4584 	     !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) ||
4585 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
4586 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
4587 
4588 	vop2_post_color_swap(state);
4589 
4590 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
4591 			OUT_MODE_SHIFT, conn_state->output_mode, false);
4592 
4593 	vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id);
4594 	if (cstate->splice_mode)
4595 		vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id);
4596 
4597 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
4598 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
4599 			yuv_overlay, false);
4600 
4601 	cstate->yuv_overlay = yuv_overlay;
4602 
4603 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
4604 		    (htotal << 16) | hsync_len);
4605 	val = hact_st << 16;
4606 	val |= hact_end;
4607 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
4608 	val = vact_st << 16;
4609 	val |= vact_end;
4610 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
4611 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
4612 		u16 vact_st_f1 = vtotal + vact_st + 1;
4613 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
4614 
4615 		val = vact_st_f1 << 16 | vact_end_f1;
4616 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
4617 			    val);
4618 
4619 		val = vtotal << 16 | (vtotal + vsync_len);
4620 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
4621 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4622 				INTERLACE_EN_SHIFT, 1, false);
4623 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4624 				DSP_FILED_POL, 1, false);
4625 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4626 				P2I_EN_SHIFT, 1, false);
4627 		vtotal += vtotal + 1;
4628 		act_end = vact_end_f1;
4629 	} else {
4630 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4631 				INTERLACE_EN_SHIFT, 0, false);
4632 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4633 				P2I_EN_SHIFT, 0, false);
4634 		act_end = vact_end;
4635 	}
4636 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
4637 		    (vtotal << 16) | vsync_len);
4638 
4639 	if (vop2->version == VOP_VERSION_RK3528 ||
4640 	    vop2->version == VOP_VERSION_RK3562 ||
4641 	    vop2->version == VOP_VERSION_RK3568) {
4642 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
4643 		conn_state->output_if & VOP_OUTPUT_IF_BT656)
4644 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4645 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
4646 		else
4647 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4648 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
4649 
4650 		if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
4651 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4652 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
4653 		else
4654 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4655 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
4656 	}
4657 
4658 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4659 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
4660 
4661 	if (yuv_overlay)
4662 		val = 0x20010200;
4663 	else
4664 		val = 0;
4665 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
4666 	if (cstate->splice_mode) {
4667 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4668 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
4669 				yuv_overlay, false);
4670 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
4671 	}
4672 
4673 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4674 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
4675 
4676 	if (vp->xmirror_en)
4677 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4678 				DSP_X_MIR_EN_SHIFT, 1, false);
4679 
4680 	vop2_tv_config_update(state, vop2);
4681 	vop2_post_config(state, vop2);
4682 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
4683 		vop3_post_config(state, vop2);
4684 
4685 	if (cstate->dsc_enable) {
4686 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4687 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
4688 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
4689 		} else {
4690 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
4691 		}
4692 	}
4693 
4694 #ifndef CONFIG_SPL_BUILD
4695 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
4696 	ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk);
4697 	if (ret) {
4698 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
4699 		return ret;
4700 	}
4701 #endif
4702 
4703 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
4704 	if (!ret) {
4705 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
4706 		if (ret)
4707 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
4708 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
4709 		if (ret)
4710 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
4711 	} else {
4712 		hdmi0_phy_pll.dev = NULL;
4713 		hdmi1_phy_pll.dev = NULL;
4714 		debug("%s: Faile to find display-subsystem node\n", __func__);
4715 	}
4716 
4717 	if (vop2->version == VOP_VERSION_RK3528) {
4718 		struct ofnode_phandle_args args;
4719 
4720 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
4721 						 "#clock-cells", 0, 0, &args);
4722 		if (!ret) {
4723 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
4724 			if (ret) {
4725 				debug("warn: can't get clk device\n");
4726 				return ret;
4727 			}
4728 		} else {
4729 			debug("assigned-clock-parents's node not define\n");
4730 		}
4731 	}
4732 
4733 	if (vop2->version == VOP_VERSION_RK3576)
4734 		vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div;
4735 
4736 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
4737 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
4738 			vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll);
4739 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
4740 			vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll);
4741 
4742 		/*
4743 		 * uboot clk driver won't set dclk parent's rate when use
4744 		 * hdmi phypll as dclk source.
4745 		 * So set dclk rate is meaningless. Set hdmi phypll rate
4746 		 * directly.
4747 		 */
4748 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
4749 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000);
4750 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
4751 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000);
4752 		} else {
4753 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
4754 				ret = vop2_clk_set_rate(&hdmi_phy_pll,
4755 							dclk_rate / vp_dclk_div * 1000);
4756 			} else {
4757 #ifndef CONFIG_SPL_BUILD
4758 				ret = vop2_clk_set_rate(&cstate->dclk,
4759 							dclk_rate / vp_dclk_div * 1000);
4760 #else
4761 				if (vop2->version == VOP_VERSION_RK3528) {
4762 					void *cru_base = (void *)RK3528_CRU_BASE;
4763 
4764 					/* dclk src switch to hdmiphy pll */
4765 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
4766 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
4767 					ret = dclk_rate * 1000;
4768 				}
4769 #endif
4770 			}
4771 		}
4772 	} else {
4773 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
4774 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000);
4775 		else
4776 			ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000);
4777 	}
4778 
4779 	if (IS_ERR_VALUE(ret)) {
4780 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
4781 		       __func__, cstate->crtc_id, dclk_rate, ret);
4782 		return ret;
4783 	} else {
4784 		if (cstate->mcu_timing.mcu_pix_total) {
4785 			mode->crtc_clock = roundup(ret, 1000) / 1000;
4786 		} else {
4787 			dclk_div_factor = mode->crtc_clock / dclk_rate;
4788 			mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000;
4789 		}
4790 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
4791 	}
4792 
4793 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4794 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
4795 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4796 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
4797 
4798 	if (cstate->mcu_timing.mcu_pix_total) {
4799 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4800 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4801 				STANDBY_EN_SHIFT, 0, false);
4802 		vop3_mcu_mode_setup(state);
4803 	}
4804 
4805 	return 0;
4806 }
4807 
4808 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
4809 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
4810 			     uint32_t dst_h)
4811 {
4812 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
4813 	uint16_t hscl_filter_mode, vscl_filter_mode;
4814 	uint8_t xgt2 = 0, xgt4 = 0;
4815 	uint8_t ygt2 = 0, ygt4 = 0;
4816 	uint32_t xfac = 0, yfac = 0;
4817 	u32 win_offset = win->reg_offset;
4818 	bool xgt_en = false;
4819 	bool xavg_en = false;
4820 
4821 	if (is_vop3(vop2)) {
4822 		if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) {
4823 			if (src_w >= (8 * dst_w)) {
4824 				xgt4 = 1;
4825 				src_w >>= 2;
4826 			} else if (src_w >= (4 * dst_w)) {
4827 				xgt2 = 1;
4828 				src_w >>= 1;
4829 			}
4830 		} else {
4831 			if (src_w >= (4 * dst_w)) {
4832 				xgt4 = 1;
4833 				src_w >>= 2;
4834 			} else if (src_w >= (2 * dst_w)) {
4835 				xgt2 = 1;
4836 				src_w >>= 1;
4837 			}
4838 		}
4839 	}
4840 
4841 	/**
4842 	 * The rk3528 is processed as 2 pixel/cycle,
4843 	 * so ygt2/ygt4 needs to be triggered in advance to improve performance
4844 	 * when src_w is bigger than 1920.
4845 	 * dst_h / src_h is at [1, 0.65)     ygt2=0; ygt4=0;
4846 	 * dst_h / src_h is at [0.65, 0.35)  ygt2=1; ygt4=0;
4847 	 * dst_h / src_h is at [0.35, 0)     ygt2=0; ygt4=1;
4848 	 */
4849 	if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) {
4850 		if (src_h >= (100 * dst_h / 35)) {
4851 			ygt4 = 1;
4852 			src_h >>= 2;
4853 		} else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) {
4854 			ygt2 = 1;
4855 			src_h >>= 1;
4856 		}
4857 	} else {
4858 		if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) {
4859 			if (src_h >= (8 * dst_h)) {
4860 				ygt4 = 1;
4861 				src_h >>= 2;
4862 			} else if (src_h >= (4 * dst_h)) {
4863 				ygt2 = 1;
4864 				src_h >>= 1;
4865 			}
4866 		} else {
4867 			if (src_h >= (4 * dst_h)) {
4868 				ygt4 = 1;
4869 				src_h >>= 2;
4870 			} else if (src_h >= (2 * dst_h)) {
4871 				ygt2 = 1;
4872 				src_h >>= 1;
4873 			}
4874 		}
4875 	}
4876 
4877 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
4878 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
4879 
4880 	if (yrgb_hor_scl_mode == SCALE_UP)
4881 		hscl_filter_mode = win->hsu_filter_mode;
4882 	else
4883 		hscl_filter_mode = win->hsd_filter_mode;
4884 
4885 	if (yrgb_ver_scl_mode == SCALE_UP)
4886 		vscl_filter_mode = win->vsu_filter_mode;
4887 	else
4888 		vscl_filter_mode = win->vsd_filter_mode;
4889 
4890 	/*
4891 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
4892 	 * at scale down mode
4893 	 */
4894 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
4895 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
4896 		dst_w += 1;
4897 	}
4898 
4899 	if (is_vop3(vop2)) {
4900 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
4901 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
4902 
4903 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
4904 			xavg_en = xgt2 || xgt4;
4905 		else
4906 			xgt_en = xgt2 || xgt4;
4907 
4908 		if (vop2->version == VOP_VERSION_RK3576) {
4909 			bool zme_dering_en = false;
4910 
4911 			if ((yrgb_hor_scl_mode == SCALE_UP &&
4912 			     hscl_filter_mode == VOP2_SCALE_UP_ZME) ||
4913 			    (yrgb_ver_scl_mode == SCALE_UP &&
4914 			     vscl_filter_mode == VOP2_SCALE_UP_ZME))
4915 				zme_dering_en = true;
4916 
4917 			/* Recommended configuration from the algorithm */
4918 			vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset,
4919 				    0x04100d10);
4920 			vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset,
4921 					EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false);
4922 		}
4923 	} else {
4924 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
4925 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
4926 	}
4927 
4928 	if (win->type == CLUSTER_LAYER) {
4929 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
4930 			    yfac << 16 | xfac);
4931 
4932 		if (is_vop3(vop2)) {
4933 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4934 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
4935 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4936 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
4937 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4938 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
4939 
4940 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4941 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4942 					yrgb_hor_scl_mode, false);
4943 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4944 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4945 					yrgb_ver_scl_mode, false);
4946 		} else {
4947 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4948 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4949 					yrgb_hor_scl_mode, false);
4950 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4951 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4952 					yrgb_ver_scl_mode, false);
4953 		}
4954 
4955 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
4956 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4957 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
4958 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4959 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
4960 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4961 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
4962 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4963 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
4964 		} else {
4965 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4966 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
4967 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4968 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
4969 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4970 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
4971 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4972 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
4973 		}
4974 	} else {
4975 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
4976 			    yfac << 16 | xfac);
4977 
4978 		if (is_vop3(vop2)) {
4979 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4980 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
4981 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4982 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
4983 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4984 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
4985 		}
4986 
4987 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4988 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
4989 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4990 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
4991 
4992 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4993 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
4994 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4995 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
4996 
4997 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4998 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
4999 				hscl_filter_mode, false);
5000 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5001 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
5002 				vscl_filter_mode, false);
5003 	}
5004 }
5005 
5006 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
5007 {
5008 	u32 win_offset = win->reg_offset;
5009 
5010 	if (win->type == CLUSTER_LAYER) {
5011 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
5012 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
5013 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
5014 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5015 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
5016 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5017 	} else {
5018 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
5019 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
5020 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
5021 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5022 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
5023 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5024 	}
5025 }
5026 
5027 static bool vop2_win_dither_up(uint32_t format)
5028 {
5029 	switch (format) {
5030 	case ROCKCHIP_FMT_RGB565:
5031 		return true;
5032 	default:
5033 		return false;
5034 	}
5035 }
5036 
5037 static bool vop2_is_mirror_win(struct vop2_win_data *win)
5038 {
5039 	return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR);
5040 }
5041 
5042 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
5043 {
5044 	struct crtc_state *cstate = &state->crtc_state;
5045 	struct connector_state *conn_state = &state->conn_state;
5046 	struct drm_display_mode *mode = &conn_state->mode;
5047 	struct vop2 *vop2 = cstate->private;
5048 	int src_w = cstate->src_rect.w;
5049 	int src_h = cstate->src_rect.h;
5050 	int crtc_x = cstate->crtc_rect.x;
5051 	int crtc_y = cstate->crtc_rect.y;
5052 	int crtc_w = cstate->crtc_rect.w;
5053 	int crtc_h = cstate->crtc_rect.h;
5054 	int xvir = cstate->xvir;
5055 	int y_mirror = 0;
5056 	int csc_mode;
5057 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5058 	/* offset of the right window in splice mode */
5059 	u32 splice_pixel_offset = 0;
5060 	u32 splice_yrgb_offset = 0;
5061 	u32 win_offset = win->reg_offset;
5062 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5063 	bool dither_up;
5064 
5065 	if (win->splice_mode_right) {
5066 		src_w = cstate->right_src_rect.w;
5067 		src_h = cstate->right_src_rect.h;
5068 		crtc_x = cstate->right_crtc_rect.x;
5069 		crtc_y = cstate->right_crtc_rect.y;
5070 		crtc_w = cstate->right_crtc_rect.w;
5071 		crtc_h = cstate->right_crtc_rect.h;
5072 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5073 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5074 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5075 	}
5076 
5077 	act_info = (src_h - 1) << 16;
5078 	act_info |= (src_w - 1) & 0xffff;
5079 
5080 	dsp_info = (crtc_h - 1) << 16;
5081 	dsp_info |= (crtc_w - 1) & 0xffff;
5082 
5083 	dsp_stx = crtc_x;
5084 	dsp_sty = crtc_y;
5085 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5086 
5087 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5088 		y_mirror = 1;
5089 	else
5090 		y_mirror = 0;
5091 
5092 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5093 
5094 	if (vop2->version != VOP_VERSION_RK3568)
5095 		vop2_axi_config(vop2, win);
5096 
5097 	if (y_mirror)
5098 		printf("WARN: y mirror is unsupported by cluster window\n");
5099 
5100 	if (is_vop3(vop2))
5101 		vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset,
5102 				CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT,
5103 				cstate->crtc_id, false);
5104 
5105 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
5106 	if (vop2->version == VOP_VERSION_RK3588)
5107 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
5108 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
5109 
5110 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
5111 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5112 			false);
5113 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
5114 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
5115 		    cstate->dma_addr + splice_yrgb_offset);
5116 
5117 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
5118 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
5119 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
5120 
5121 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
5122 
5123 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5124 					 CSC_10BIT_DEPTH);
5125 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5126 			CLUSTER_RGB2YUV_EN_SHIFT,
5127 			is_yuv_output(conn_state->bus_format), false);
5128 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
5129 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
5130 
5131 	dither_up = vop2_win_dither_up(cstate->format);
5132 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5133 			CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false);
5134 
5135 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
5136 
5137 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5138 
5139 	return 0;
5140 }
5141 
5142 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
5143 {
5144 	struct crtc_state *cstate = &state->crtc_state;
5145 	struct connector_state *conn_state = &state->conn_state;
5146 	struct drm_display_mode *mode = &conn_state->mode;
5147 	struct vop2 *vop2 = cstate->private;
5148 	int src_w = cstate->src_rect.w;
5149 	int src_h = cstate->src_rect.h;
5150 	int crtc_x = cstate->crtc_rect.x;
5151 	int crtc_y = cstate->crtc_rect.y;
5152 	int crtc_w = cstate->crtc_rect.w;
5153 	int crtc_h = cstate->crtc_rect.h;
5154 	int xvir = cstate->xvir;
5155 	int y_mirror = 0;
5156 	int csc_mode;
5157 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5158 	/* offset of the right window in splice mode */
5159 	u32 splice_pixel_offset = 0;
5160 	u32 splice_yrgb_offset = 0;
5161 	u32 win_offset = win->reg_offset;
5162 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5163 	u32 val;
5164 	bool dither_up;
5165 
5166 	if (vop2_is_mirror_win(win)) {
5167 		struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id);
5168 
5169 		if (!source_win) {
5170 			printf("invalid source win id %d\n", win->source_win_id);
5171 			return -ENODEV;
5172 		}
5173 
5174 		val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset);
5175 		if (!(val & BIT(WIN_EN_SHIFT))) {
5176 			printf("WARN: the source win should be enabled before mirror win\n");
5177 			return -EAGAIN;
5178 		}
5179 	}
5180 
5181 	if (win->splice_mode_right) {
5182 		src_w = cstate->right_src_rect.w;
5183 		src_h = cstate->right_src_rect.h;
5184 		crtc_x = cstate->right_crtc_rect.x;
5185 		crtc_y = cstate->right_crtc_rect.y;
5186 		crtc_w = cstate->right_crtc_rect.w;
5187 		crtc_h = cstate->right_crtc_rect.h;
5188 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5189 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5190 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5191 	}
5192 
5193 	/*
5194 	 * This is workaround solution for IC design:
5195 	 * esmart can't support scale down when actual_w % 16 == 1.
5196 	 */
5197 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
5198 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
5199 		src_w -= 1;
5200 	}
5201 
5202 	act_info = (src_h - 1) << 16;
5203 	act_info |= (src_w - 1) & 0xffff;
5204 
5205 	dsp_info = (crtc_h - 1) << 16;
5206 	dsp_info |= (crtc_w - 1) & 0xffff;
5207 
5208 	dsp_stx = crtc_x;
5209 	dsp_sty = crtc_y;
5210 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5211 
5212 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5213 		y_mirror = 1;
5214 	else
5215 		y_mirror = 0;
5216 
5217 	if (is_vop3(vop2)) {
5218 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset,
5219 				ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT,
5220 				win->scale_engine_num, false);
5221 		vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5222 				ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5223 				cstate->crtc_id, false);
5224 		vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset,
5225 				ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT,
5226 				0, false);
5227 
5228 		/* Merge esmart1/3 from vp1 post to vp0 */
5229 		if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 &&
5230 		    (win->phys_id == ROCKCHIP_VOP2_ESMART1 ||
5231 		     win->phys_id == ROCKCHIP_VOP2_ESMART3))
5232 			vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5233 					ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5234 					1, false);
5235 	}
5236 
5237 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5238 
5239 	if (vop2->version != VOP_VERSION_RK3568)
5240 		vop2_axi_config(vop2, win);
5241 
5242 	if (y_mirror)
5243 		cstate->dma_addr += (src_h - 1) * xvir * 4;
5244 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
5245 			YMIRROR_EN_SHIFT, y_mirror, false);
5246 
5247 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5248 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5249 			false);
5250 
5251 	if (vop2->version == VOP_VERSION_RK3576)
5252 		vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00);
5253 
5254 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
5255 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
5256 		    cstate->dma_addr + splice_yrgb_offset);
5257 
5258 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
5259 		    act_info);
5260 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
5261 		    dsp_info);
5262 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
5263 
5264 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5265 			WIN_EN_SHIFT, 1, false);
5266 
5267 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5268 					 CSC_10BIT_DEPTH);
5269 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
5270 			RGB2YUV_EN_SHIFT,
5271 			is_yuv_output(conn_state->bus_format), false);
5272 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
5273 			CSC_MODE_SHIFT, csc_mode, false);
5274 
5275 	dither_up = vop2_win_dither_up(cstate->format);
5276 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5277 			REGION0_DITHER_UP_EN_SHIFT, dither_up, false);
5278 
5279 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5280 
5281 	return 0;
5282 }
5283 
5284 static void vop2_calc_display_rect_for_splice(struct display_state *state)
5285 {
5286 	struct crtc_state *cstate = &state->crtc_state;
5287 	struct connector_state *conn_state = &state->conn_state;
5288 	struct drm_display_mode *mode = &conn_state->mode;
5289 	struct display_rect *src_rect = &cstate->src_rect;
5290 	struct display_rect *dst_rect = &cstate->crtc_rect;
5291 	struct display_rect left_src, left_dst, right_src, right_dst;
5292 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
5293 	int left_src_w, left_dst_w, right_dst_w;
5294 
5295 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
5296 	if (left_dst_w < 0)
5297 		left_dst_w = 0;
5298 	right_dst_w = dst_rect->w - left_dst_w;
5299 
5300 	if (!right_dst_w)
5301 		left_src_w = src_rect->w;
5302 	else
5303 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
5304 
5305 	left_src.x = src_rect->x;
5306 	left_src.w = left_src_w;
5307 	left_dst.x = dst_rect->x;
5308 	left_dst.w = left_dst_w;
5309 	right_src.x = left_src.x + left_src.w;
5310 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
5311 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
5312 	right_dst.w = right_dst_w;
5313 
5314 	left_src.y = src_rect->y;
5315 	left_src.h = src_rect->h;
5316 	left_dst.y = dst_rect->y;
5317 	left_dst.h = dst_rect->h;
5318 	right_src.y = src_rect->y;
5319 	right_src.h = src_rect->h;
5320 	right_dst.y = dst_rect->y;
5321 	right_dst.h = dst_rect->h;
5322 
5323 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
5324 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
5325 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
5326 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
5327 }
5328 
5329 static int rockchip_vop2_set_plane(struct display_state *state)
5330 {
5331 	struct crtc_state *cstate = &state->crtc_state;
5332 	struct vop2 *vop2 = cstate->private;
5333 	struct vop2_win_data *win_data;
5334 	struct vop2_win_data *splice_win_data;
5335 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5336 	char plane_name[10] = {0};
5337 	int ret;
5338 
5339 	if (cstate->crtc_rect.w > cstate->max_output.width) {
5340 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
5341 		       cstate->crtc_rect.w, cstate->max_output.width);
5342 		return -EINVAL;
5343 	}
5344 
5345 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5346 	if (!win_data) {
5347 		printf("invalid win id %d\n", primary_plane_id);
5348 		return -ENODEV;
5349 	}
5350 
5351 	/* ignore some plane register according vop3 esmart lb mode */
5352 	if (vop3_ignore_plane(vop2, win_data))
5353 		return -EACCES;
5354 
5355 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) {
5356 		if (vop2_power_domain_on(vop2, win_data->pd_id))
5357 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
5358 	}
5359 
5360 	if (cstate->splice_mode) {
5361 		if (win_data->splice_win_id) {
5362 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
5363 			splice_win_data->splice_mode_right = true;
5364 
5365 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
5366 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
5367 
5368 			vop2_calc_display_rect_for_splice(state);
5369 			if (win_data->type == CLUSTER_LAYER)
5370 				vop2_set_cluster_win(state, splice_win_data);
5371 			else
5372 				vop2_set_smart_win(state, splice_win_data);
5373 		} else {
5374 			printf("ERROR: splice mode is unsupported by plane %s\n",
5375 			       get_plane_name(primary_plane_id, plane_name));
5376 			return -EINVAL;
5377 		}
5378 	}
5379 
5380 	if (win_data->type == CLUSTER_LAYER)
5381 		ret = vop2_set_cluster_win(state, win_data);
5382 	else
5383 		ret = vop2_set_smart_win(state, win_data);
5384 	if (ret)
5385 		return ret;
5386 
5387 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
5388 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
5389 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
5390 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
5391 		cstate->dma_addr);
5392 
5393 	return 0;
5394 }
5395 
5396 static int rockchip_vop2_prepare(struct display_state *state)
5397 {
5398 	return 0;
5399 }
5400 
5401 static void vop2_dsc_cfg_done(struct display_state *state)
5402 {
5403 	struct connector_state *conn_state = &state->conn_state;
5404 	struct crtc_state *cstate = &state->crtc_state;
5405 	struct vop2 *vop2 = cstate->private;
5406 	u8 dsc_id = cstate->dsc_id;
5407 	u32 ctrl_regs_offset = (dsc_id * 0x30);
5408 
5409 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
5410 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
5411 				DSC_CFG_DONE_SHIFT, 1, false);
5412 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
5413 				DSC_CFG_DONE_SHIFT, 1, false);
5414 	} else {
5415 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
5416 				DSC_CFG_DONE_SHIFT, 1, false);
5417 	}
5418 }
5419 
5420 static int rockchip_vop2_enable(struct display_state *state)
5421 {
5422 	struct crtc_state *cstate = &state->crtc_state;
5423 	struct vop2 *vop2 = cstate->private;
5424 	u32 vp_offset = (cstate->crtc_id * 0x100);
5425 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5426 
5427 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5428 			STANDBY_EN_SHIFT, 0, false);
5429 
5430 	if (cstate->splice_mode)
5431 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5432 
5433 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5434 
5435 	if (cstate->dsc_enable)
5436 		vop2_dsc_cfg_done(state);
5437 
5438 	if (cstate->mcu_timing.mcu_pix_total)
5439 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
5440 				MCU_HOLD_MODE_SHIFT, 0, false);
5441 
5442 	return 0;
5443 }
5444 
5445 static int rockchip_vop2_disable(struct display_state *state)
5446 {
5447 	struct crtc_state *cstate = &state->crtc_state;
5448 	struct vop2 *vop2 = cstate->private;
5449 	u32 vp_offset = (cstate->crtc_id * 0x100);
5450 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5451 
5452 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5453 			STANDBY_EN_SHIFT, 1, false);
5454 
5455 	if (cstate->splice_mode)
5456 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5457 
5458 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5459 
5460 	return 0;
5461 }
5462 
5463 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
5464 {
5465 	struct crtc_state *cstate = &state->crtc_state;
5466 	struct vop2 *vop2 = cstate->private;
5467 	int i = 0;
5468 	int correct_cursor_plane = -1;
5469 	int plane_type = -1;
5470 
5471 	if (cursor_plane < 0)
5472 		return -1;
5473 
5474 	if (plane_mask & (1 << cursor_plane))
5475 		return cursor_plane;
5476 
5477 	/* Get current cursor plane type */
5478 	for (i = 0; i < vop2->data->nr_layers; i++) {
5479 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
5480 			plane_type = vop2->data->plane_table[i].plane_type;
5481 			break;
5482 		}
5483 	}
5484 
5485 	/* Get the other same plane type plane id */
5486 	for (i = 0; i < vop2->data->nr_layers; i++) {
5487 		if (vop2->data->plane_table[i].plane_type == plane_type &&
5488 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
5489 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
5490 			break;
5491 		}
5492 	}
5493 
5494 	/* To check whether the new correct_cursor_plane is attach to current vp */
5495 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
5496 		printf("error: faild to find correct plane as cursor plane\n");
5497 		return -1;
5498 	}
5499 
5500 	printf("vp%d adjust cursor plane from %d to %d\n",
5501 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
5502 
5503 	return correct_cursor_plane;
5504 }
5505 
5506 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
5507 {
5508 	struct crtc_state *cstate = &state->crtc_state;
5509 	struct vop2 *vop2 = cstate->private;
5510 	ofnode vp_node;
5511 	struct device_node *port_parent_node = cstate->ports_node;
5512 	static bool vop_fix_dts;
5513 	const char *path;
5514 	u32 plane_mask = 0;
5515 	int vp_id = 0;
5516 	int cursor_plane_id = -1;
5517 
5518 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
5519 		return 0;
5520 
5521 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
5522 		path = vp_node.np->full_name;
5523 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
5524 
5525 		if (cstate->crtc->assign_plane)
5526 			continue;
5527 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
5528 								 cstate->crtc->vps[vp_id].cursor_plane);
5529 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
5530 		       vp_id, plane_mask,
5531 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
5532 		       cursor_plane_id);
5533 
5534 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
5535 				     plane_mask, 1);
5536 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
5537 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
5538 		if (cursor_plane_id >= 0)
5539 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
5540 					     cursor_plane_id, 1);
5541 		vp_id++;
5542 	}
5543 
5544 	vop_fix_dts = true;
5545 
5546 	return 0;
5547 }
5548 
5549 static int rockchip_vop2_check(struct display_state *state)
5550 {
5551 	struct crtc_state *cstate = &state->crtc_state;
5552 	struct rockchip_crtc *crtc = cstate->crtc;
5553 
5554 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
5555 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
5556 		return -ENOTSUPP;
5557 	}
5558 
5559 	if (cstate->splice_mode) {
5560 		crtc->splice_mode = true;
5561 		crtc->splice_crtc_id = cstate->splice_crtc_id;
5562 	}
5563 
5564 	return 0;
5565 }
5566 
5567 static int rockchip_vop2_mode_valid(struct display_state *state)
5568 {
5569 	struct connector_state *conn_state = &state->conn_state;
5570 	struct crtc_state *cstate = &state->crtc_state;
5571 	struct drm_display_mode *mode = &conn_state->mode;
5572 	struct videomode vm;
5573 
5574 	drm_display_mode_to_videomode(mode, &vm);
5575 
5576 	if (vm.hactive < 32 || vm.vactive < 32 ||
5577 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
5578 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
5579 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
5580 		return -EINVAL;
5581 	}
5582 
5583 	return 0;
5584 }
5585 
5586 static int rockchip_vop2_mode_fixup(struct display_state *state)
5587 {
5588 	struct connector_state *conn_state = &state->conn_state;
5589 	struct drm_display_mode *mode = &conn_state->mode;
5590 	struct crtc_state *cstate = &state->crtc_state;
5591 	struct vop2 *vop2 = cstate->private;
5592 
5593 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
5594 
5595 	/*
5596 	 * For RK3568 and RK3588, the hactive of video timing must
5597 	 * be 4-pixel aligned.
5598 	 */
5599 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) {
5600 		if (mode->crtc_hdisplay % 4) {
5601 			int old_hdisplay = mode->crtc_hdisplay;
5602 			int align = 4 - (mode->crtc_hdisplay % 4);
5603 
5604 			mode->crtc_hdisplay += align;
5605 			mode->crtc_hsync_start += align;
5606 			mode->crtc_hsync_end += align;
5607 			mode->crtc_htotal += align;
5608 
5609 			printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n",
5610 			       old_hdisplay, mode->hdisplay);
5611 		}
5612 	}
5613 
5614 	/*
5615 	 * For RK3576 YUV420 output, hden signal introduce one cycle delay,
5616 	 * so we need to adjust hfp and hbp to compatible with this design.
5617 	 */
5618 	if (vop2->version == VOP_VERSION_RK3576 &&
5619 	    conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
5620 		mode->crtc_hsync_start += 2;
5621 		mode->crtc_hsync_end += 2;
5622 	}
5623 
5624 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
5625 		mode->crtc_clock *= 2;
5626 
5627 	/*
5628 	 * For RK3528, the path of CVBS output is like:
5629 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
5630 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
5631 	 * clock needs.
5632 	 */
5633 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
5634 		mode->crtc_clock *= 4;
5635 
5636 	mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format);
5637 	if (cstate->mcu_timing.mcu_pix_total)
5638 		mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1;
5639 
5640 	if (conn_state->secondary &&
5641 	    conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) {
5642 		mode->crtc_clock *= 2;
5643 		mode->crtc_hdisplay *= 2;
5644 		mode->crtc_hsync_start *= 2;
5645 		mode->crtc_hsync_end *= 2;
5646 		mode->crtc_htotal *= 2;
5647 	}
5648 
5649 	return 0;
5650 }
5651 
5652 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
5653 
5654 static int rockchip_vop2_plane_check(struct display_state *state)
5655 {
5656 	struct crtc_state *cstate = &state->crtc_state;
5657 	struct vop2 *vop2 = cstate->private;
5658 	struct display_rect *src = &cstate->src_rect;
5659 	struct display_rect *dst = &cstate->crtc_rect;
5660 	struct vop2_win_data *win_data;
5661 	int min_scale, max_scale;
5662 	int hscale, vscale;
5663 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5664 
5665 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5666 	if (!win_data) {
5667 		printf("ERROR: invalid win id %d\n", primary_plane_id);
5668 		return -ENODEV;
5669 	}
5670 
5671 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
5672 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
5673 
5674 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
5675 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
5676 	if (hscale < 0 || vscale < 0) {
5677 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
5678 		return -ERANGE;
5679 		}
5680 
5681 	return 0;
5682 }
5683 
5684 static int rockchip_vop2_apply_soft_te(struct display_state *state)
5685 {
5686 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
5687 	struct crtc_state *cstate = &state->crtc_state;
5688 	struct vop2 *vop2 = cstate->private;
5689 	u32 vp_offset = (cstate->crtc_id * 0x100);
5690 	int val = 0;
5691 	int ret = 0;
5692 
5693 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
5694 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
5695 	if (!ret) {
5696 #ifndef CONFIG_SPL_BUILD
5697 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5698 					 !val, 50 * 1000);
5699 		if (!ret) {
5700 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5701 						 val, 50 * 1000);
5702 			if (!ret) {
5703 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
5704 						EN_MASK, EDPI_WMS_FS, 1, false);
5705 			} else {
5706 				printf("ERROR: vp%d wait for active TE signal timeout\n",
5707 				       cstate->crtc_id);
5708 				return ret;
5709 			}
5710 		} else {
5711 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
5712 			return ret;
5713 		}
5714 #endif
5715 	} else {
5716 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
5717 		return ret;
5718 	}
5719 
5720 	return 0;
5721 }
5722 
5723 static int rockchip_vop2_regs_dump(struct display_state *state)
5724 {
5725 	struct crtc_state *cstate = &state->crtc_state;
5726 	struct vop2 *vop2 = cstate->private;
5727 	const struct vop2_data *vop2_data = vop2->data;
5728 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5729 	u32 len = 128;
5730 	u32 n, i, j;
5731 	u32 base;
5732 
5733 	if (!cstate->crtc->active)
5734 		return -EINVAL;
5735 
5736 	n = vop2_data->dump_regs_size;
5737 	for (i = 0; i < n; i++) {
5738 		base = regs[i].offset;
5739 		len = 128;
5740 		if (regs[i].size)
5741 			len = min(len, regs[i].size >> 2);
5742 		printf("\n%s:\n", regs[i].name);
5743 		for (j = 0; j < len;) {
5744 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5745 			       vop2_readl(vop2, base + (4 * j)),
5746 			       vop2_readl(vop2, base + (4 * (j + 1))),
5747 			       vop2_readl(vop2, base + (4 * (j + 2))),
5748 			       vop2_readl(vop2, base + (4 * (j + 3))));
5749 			j += 4;
5750 		}
5751 	}
5752 
5753 	return 0;
5754 }
5755 
5756 static int rockchip_vop2_active_regs_dump(struct display_state *state)
5757 {
5758 	struct crtc_state *cstate = &state->crtc_state;
5759 	struct vop2 *vop2 = cstate->private;
5760 	const struct vop2_data *vop2_data = vop2->data;
5761 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5762 	u32 len = 128;
5763 	u32 n, i, j;
5764 	u32 base;
5765 	bool enable_state;
5766 
5767 	if (!cstate->crtc->active)
5768 		return -EINVAL;
5769 
5770 	n = vop2_data->dump_regs_size;
5771 	for (i = 0; i < n; i++) {
5772 		if (regs[i].state_mask) {
5773 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
5774 				       regs[i].state_mask;
5775 			if (enable_state != regs[i].enable_state)
5776 				continue;
5777 		}
5778 
5779 		base = regs[i].offset;
5780 		len = 128;
5781 		if (regs[i].size)
5782 			len = min(len, regs[i].size >> 2);
5783 		printf("\n%s:\n", regs[i].name);
5784 		for (j = 0; j < len;) {
5785 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5786 			       vop2_readl(vop2, base + (4 * j)),
5787 			       vop2_readl(vop2, base + (4 * (j + 1))),
5788 			       vop2_readl(vop2, base + (4 * (j + 2))),
5789 			       vop2_readl(vop2, base + (4 * (j + 3))));
5790 			j += 4;
5791 		}
5792 	}
5793 
5794 	return 0;
5795 }
5796 
5797 static struct vop2_dump_regs rk3528_dump_regs[] = {
5798 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5799 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
5800 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5801 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5802 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5803 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5804 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5805 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5806 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5807 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
5808 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
5809 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5810 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
5811 };
5812 
5813 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5814 	ROCKCHIP_VOP2_ESMART0,
5815 	ROCKCHIP_VOP2_ESMART1,
5816 	ROCKCHIP_VOP2_ESMART2,
5817 	ROCKCHIP_VOP2_ESMART3,
5818 };
5819 
5820 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5821 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5822 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5823 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5824 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5825 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5826 };
5827 
5828 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5829 	{ /* one display policy for hdmi */
5830 		{/* main display */
5831 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5832 			.attached_layers_nr = 4,
5833 			.attached_layers = {
5834 				  ROCKCHIP_VOP2_CLUSTER0,
5835 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
5836 				},
5837 		},
5838 		{/* second display */},
5839 		{/* third  display */},
5840 		{/* fourth display */},
5841 	},
5842 
5843 	{ /* two display policy */
5844 		{/* main display */
5845 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5846 			.attached_layers_nr = 3,
5847 			.attached_layers = {
5848 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
5849 				},
5850 		},
5851 
5852 		{/* second display */
5853 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5854 			.attached_layers_nr = 2,
5855 			.attached_layers = {
5856 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5857 				},
5858 		},
5859 		{/* third  display */},
5860 		{/* fourth display */},
5861 	},
5862 
5863 	{ /* one display policy for cvbs */
5864 		{/* main display */
5865 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5866 			.attached_layers_nr = 2,
5867 			.attached_layers = {
5868 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5869 				},
5870 		},
5871 		{/* second display */},
5872 		{/* third  display */},
5873 		{/* fourth display */},
5874 	},
5875 
5876 	{/* reserved */},
5877 };
5878 
5879 static struct vop2_win_data rk3528_win_data[5] = {
5880 	{
5881 		.name = "Esmart0",
5882 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5883 		.type = ESMART_LAYER,
5884 		.win_sel_port_offset = 8,
5885 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
5886 		.reg_offset = 0,
5887 		.axi_id = 0,
5888 		.axi_yrgb_id = 0x06,
5889 		.axi_uv_id = 0x07,
5890 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5891 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5892 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5893 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5894 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5895 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5896 		.max_upscale_factor = 8,
5897 		.max_downscale_factor = 8,
5898 	},
5899 
5900 	{
5901 		.name = "Esmart1",
5902 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5903 		.type = ESMART_LAYER,
5904 		.win_sel_port_offset = 10,
5905 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
5906 		.reg_offset = 0x200,
5907 		.axi_id = 0,
5908 		.axi_yrgb_id = 0x08,
5909 		.axi_uv_id = 0x09,
5910 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5911 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5912 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5913 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5914 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5915 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5916 		.max_upscale_factor = 8,
5917 		.max_downscale_factor = 8,
5918 	},
5919 
5920 	{
5921 		.name = "Esmart2",
5922 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5923 		.type = ESMART_LAYER,
5924 		.win_sel_port_offset = 12,
5925 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
5926 		.reg_offset = 0x400,
5927 		.axi_id = 0,
5928 		.axi_yrgb_id = 0x0a,
5929 		.axi_uv_id = 0x0b,
5930 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5931 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5932 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5933 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5934 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5935 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5936 		.max_upscale_factor = 8,
5937 		.max_downscale_factor = 8,
5938 	},
5939 
5940 	{
5941 		.name = "Esmart3",
5942 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5943 		.type = ESMART_LAYER,
5944 		.win_sel_port_offset = 14,
5945 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
5946 		.reg_offset = 0x600,
5947 		.axi_id = 0,
5948 		.axi_yrgb_id = 0x0c,
5949 		.axi_uv_id = 0x0d,
5950 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5951 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5952 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5953 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5954 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5955 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5956 		.max_upscale_factor = 8,
5957 		.max_downscale_factor = 8,
5958 	},
5959 
5960 	{
5961 		.name = "Cluster0",
5962 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5963 		.type = CLUSTER_LAYER,
5964 		.win_sel_port_offset = 0,
5965 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
5966 		.reg_offset = 0,
5967 		.axi_id = 0,
5968 		.axi_yrgb_id = 0x02,
5969 		.axi_uv_id = 0x03,
5970 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5971 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5972 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5973 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5974 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5975 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5976 		.max_upscale_factor = 8,
5977 		.max_downscale_factor = 8,
5978 	},
5979 };
5980 
5981 static struct vop2_vp_data rk3528_vp_data[2] = {
5982 	{
5983 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
5984 			   VOP_FEATURE_POST_CSC,
5985 		.max_output = {4096, 4096},
5986 		.layer_mix_dly = 6,
5987 		.hdr_mix_dly = 2,
5988 		.win_dly = 8,
5989 	},
5990 	{
5991 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5992 		.max_output = {1920, 1080},
5993 		.layer_mix_dly = 2,
5994 		.hdr_mix_dly = 0,
5995 		.win_dly = 8,
5996 	},
5997 };
5998 
5999 const struct vop2_data rk3528_vop = {
6000 	.version = VOP_VERSION_RK3528,
6001 	.nr_vps = 2,
6002 	.vp_data = rk3528_vp_data,
6003 	.win_data = rk3528_win_data,
6004 	.plane_mask = rk3528_vp_plane_mask[0],
6005 	.plane_table = rk3528_plane_table,
6006 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
6007 	.nr_layers = 5,
6008 	.nr_mixers = 3,
6009 	.nr_gammas = 2,
6010 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
6011 	.dump_regs = rk3528_dump_regs,
6012 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
6013 };
6014 
6015 static struct vop2_dump_regs rk3562_dump_regs[] = {
6016 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6017 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
6018 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6019 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6020 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6021 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6022 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6023 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6024 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
6025 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
6026 };
6027 
6028 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6029 	ROCKCHIP_VOP2_ESMART0,
6030 	ROCKCHIP_VOP2_ESMART1,
6031 	ROCKCHIP_VOP2_ESMART2,
6032 	ROCKCHIP_VOP2_ESMART3,
6033 };
6034 
6035 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6036 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6037 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6038 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6039 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6040 };
6041 
6042 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6043 	{ /* one display policy for hdmi */
6044 		{/* main display */
6045 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6046 			.attached_layers_nr = 4,
6047 			.attached_layers = {
6048 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
6049 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
6050 				},
6051 		},
6052 		{/* second display */},
6053 		{/* third  display */},
6054 		{/* fourth display */},
6055 	},
6056 
6057 	{ /* two display policy */
6058 		{/* main display */
6059 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6060 			.attached_layers_nr = 2,
6061 			.attached_layers = {
6062 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
6063 				},
6064 		},
6065 
6066 		{/* second display */
6067 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6068 			.attached_layers_nr = 2,
6069 			.attached_layers = {
6070 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
6071 				},
6072 		},
6073 		{/* third  display */},
6074 		{/* fourth display */},
6075 	},
6076 
6077 	{/* reserved */},
6078 };
6079 
6080 static struct vop2_win_data rk3562_win_data[4] = {
6081 	{
6082 		.name = "Esmart0",
6083 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6084 		.type = ESMART_LAYER,
6085 		.win_sel_port_offset = 8,
6086 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6087 		.reg_offset = 0,
6088 		.axi_id = 0,
6089 		.axi_yrgb_id = 0x02,
6090 		.axi_uv_id = 0x03,
6091 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6092 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6093 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6094 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6095 		.max_upscale_factor = 8,
6096 		.max_downscale_factor = 8,
6097 	},
6098 
6099 	{
6100 		.name = "Esmart1",
6101 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6102 		.type = ESMART_LAYER,
6103 		.win_sel_port_offset = 10,
6104 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6105 		.reg_offset = 0x200,
6106 		.axi_id = 0,
6107 		.axi_yrgb_id = 0x04,
6108 		.axi_uv_id = 0x05,
6109 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6110 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6111 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6112 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6113 		.max_upscale_factor = 8,
6114 		.max_downscale_factor = 8,
6115 	},
6116 
6117 	{
6118 		.name = "Esmart2",
6119 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6120 		.type = ESMART_LAYER,
6121 		.win_sel_port_offset = 12,
6122 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
6123 		.reg_offset = 0x400,
6124 		.axi_id = 0,
6125 		.axi_yrgb_id = 0x06,
6126 		.axi_uv_id = 0x07,
6127 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6128 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6129 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6130 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6131 		.max_upscale_factor = 8,
6132 		.max_downscale_factor = 8,
6133 	},
6134 
6135 	{
6136 		.name = "Esmart3",
6137 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6138 		.type = ESMART_LAYER,
6139 		.win_sel_port_offset = 14,
6140 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
6141 		.reg_offset = 0x600,
6142 		.axi_id = 0,
6143 		.axi_yrgb_id = 0x08,
6144 		.axi_uv_id = 0x0d,
6145 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6146 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6147 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6148 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6149 		.max_upscale_factor = 8,
6150 		.max_downscale_factor = 8,
6151 	},
6152 };
6153 
6154 static struct vop2_vp_data rk3562_vp_data[2] = {
6155 	{
6156 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6157 		.max_output = {2048, 4096},
6158 		.win_dly = 8,
6159 		.layer_mix_dly = 8,
6160 	},
6161 	{
6162 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6163 		.max_output = {2048, 1080},
6164 		.win_dly = 8,
6165 		.layer_mix_dly = 8,
6166 	},
6167 };
6168 
6169 const struct vop2_data rk3562_vop = {
6170 	.version = VOP_VERSION_RK3562,
6171 	.nr_vps = 2,
6172 	.vp_data = rk3562_vp_data,
6173 	.win_data = rk3562_win_data,
6174 	.plane_mask = rk3562_vp_plane_mask[0],
6175 	.plane_table = rk3562_plane_table,
6176 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
6177 	.nr_layers = 4,
6178 	.nr_mixers = 3,
6179 	.nr_gammas = 2,
6180 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
6181 	.dump_regs = rk3562_dump_regs,
6182 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
6183 };
6184 
6185 static struct vop2_dump_regs rk3568_dump_regs[] = {
6186 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6187 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6188 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6189 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6190 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6191 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6192 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6193 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6194 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6195 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6196 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6197 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6198 };
6199 
6200 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6201 	ROCKCHIP_VOP2_SMART0,
6202 	ROCKCHIP_VOP2_SMART1,
6203 	ROCKCHIP_VOP2_ESMART0,
6204 	ROCKCHIP_VOP2_ESMART1,
6205 };
6206 
6207 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6208 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6209 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6210 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6211 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6212 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6213 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6214 };
6215 
6216 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6217 	{ /* one display policy */
6218 		{/* main display */
6219 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6220 			.attached_layers_nr = 6,
6221 			.attached_layers = {
6222 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
6223 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6224 				},
6225 		},
6226 		{/* second display */},
6227 		{/* third  display */},
6228 		{/* fourth display */},
6229 	},
6230 
6231 	{ /* two display policy */
6232 		{/* main display */
6233 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6234 			.attached_layers_nr = 3,
6235 			.attached_layers = {
6236 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6237 				},
6238 		},
6239 
6240 		{/* second display */
6241 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6242 			.attached_layers_nr = 3,
6243 			.attached_layers = {
6244 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6245 				},
6246 		},
6247 		{/* third  display */},
6248 		{/* fourth display */},
6249 	},
6250 
6251 	{ /* three display policy */
6252 		{/* main display */
6253 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6254 			.attached_layers_nr = 3,
6255 			.attached_layers = {
6256 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6257 				},
6258 		},
6259 
6260 		{/* second display */
6261 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6262 			.attached_layers_nr = 2,
6263 			.attached_layers = {
6264 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
6265 				},
6266 		},
6267 
6268 		{/* third  display */
6269 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6270 			.attached_layers_nr = 1,
6271 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
6272 		},
6273 
6274 		{/* fourth display */},
6275 	},
6276 
6277 	{/* reserved for four display policy */},
6278 };
6279 
6280 static struct vop2_win_data rk3568_win_data[6] = {
6281 	{
6282 		.name = "Cluster0",
6283 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6284 		.type = CLUSTER_LAYER,
6285 		.win_sel_port_offset = 0,
6286 		.layer_sel_win_id = { 0, 0, 0, 0xff },
6287 		.reg_offset = 0,
6288 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6289 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6290 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6291 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6292 		.max_upscale_factor = 4,
6293 		.max_downscale_factor = 4,
6294 	},
6295 
6296 	{
6297 		.name = "Cluster1",
6298 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6299 		.type = CLUSTER_LAYER,
6300 		.win_sel_port_offset = 1,
6301 		.layer_sel_win_id = { 1, 1, 1, 0xff },
6302 		.reg_offset = 0x200,
6303 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6304 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6305 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6306 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6307 		.max_upscale_factor = 4,
6308 		.max_downscale_factor = 4,
6309 		.source_win_id = ROCKCHIP_VOP2_CLUSTER0,
6310 		.feature = WIN_FEATURE_MIRROR,
6311 	},
6312 
6313 	{
6314 		.name = "Esmart0",
6315 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6316 		.type = ESMART_LAYER,
6317 		.win_sel_port_offset = 4,
6318 		.layer_sel_win_id = { 2, 2, 2, 0xff },
6319 		.reg_offset = 0,
6320 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6321 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6322 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6323 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6324 		.max_upscale_factor = 8,
6325 		.max_downscale_factor = 8,
6326 	},
6327 
6328 	{
6329 		.name = "Esmart1",
6330 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6331 		.type = ESMART_LAYER,
6332 		.win_sel_port_offset = 5,
6333 		.layer_sel_win_id = { 6, 6, 6, 0xff },
6334 		.reg_offset = 0x200,
6335 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6336 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6337 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6338 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6339 		.max_upscale_factor = 8,
6340 		.max_downscale_factor = 8,
6341 		.source_win_id = ROCKCHIP_VOP2_ESMART0,
6342 		.feature = WIN_FEATURE_MIRROR,
6343 	},
6344 
6345 	{
6346 		.name = "Smart0",
6347 		.phys_id = ROCKCHIP_VOP2_SMART0,
6348 		.type = SMART_LAYER,
6349 		.win_sel_port_offset = 6,
6350 		.layer_sel_win_id = { 3, 3, 3, 0xff },
6351 		.reg_offset = 0x400,
6352 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6353 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6354 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6355 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6356 		.max_upscale_factor = 8,
6357 		.max_downscale_factor = 8,
6358 	},
6359 
6360 	{
6361 		.name = "Smart1",
6362 		.phys_id = ROCKCHIP_VOP2_SMART1,
6363 		.type = SMART_LAYER,
6364 		.win_sel_port_offset = 7,
6365 		.layer_sel_win_id = { 7, 7, 7, 0xff },
6366 		.reg_offset = 0x600,
6367 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6368 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6369 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6370 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6371 		.max_upscale_factor = 8,
6372 		.max_downscale_factor = 8,
6373 		.source_win_id = ROCKCHIP_VOP2_SMART0,
6374 		.feature = WIN_FEATURE_MIRROR,
6375 	},
6376 };
6377 
6378 static struct vop2_vp_data rk3568_vp_data[3] = {
6379 	{
6380 		.feature = VOP_FEATURE_OUTPUT_10BIT,
6381 		.pre_scan_max_dly = 42,
6382 		.max_output = {4096, 2304},
6383 	},
6384 	{
6385 		.feature = 0,
6386 		.pre_scan_max_dly = 40,
6387 		.max_output = {2048, 1536},
6388 	},
6389 	{
6390 		.feature = 0,
6391 		.pre_scan_max_dly = 40,
6392 		.max_output = {1920, 1080},
6393 	},
6394 };
6395 
6396 const struct vop2_data rk3568_vop = {
6397 	.version = VOP_VERSION_RK3568,
6398 	.nr_vps = 3,
6399 	.vp_data = rk3568_vp_data,
6400 	.win_data = rk3568_win_data,
6401 	.plane_mask = rk356x_vp_plane_mask[0],
6402 	.plane_table = rk356x_plane_table,
6403 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
6404 	.nr_layers = 6,
6405 	.nr_mixers = 5,
6406 	.nr_gammas = 1,
6407 	.dump_regs = rk3568_dump_regs,
6408 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
6409 };
6410 
6411 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = {
6412 	ROCKCHIP_VOP2_ESMART0,
6413 	ROCKCHIP_VOP2_ESMART1,
6414 	ROCKCHIP_VOP2_ESMART2,
6415 };
6416 
6417 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6418 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6419 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6420 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6421 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6422 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6423 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6424 };
6425 
6426 static struct vop2_dump_regs rk3576_dump_regs[] = {
6427 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 },
6428 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 },
6429 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 },
6430 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 },
6431 	{ RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 },
6432 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6433 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6434 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6435 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6436 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6437 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6438 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6439 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 },
6440 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 },
6441 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 },
6442 };
6443 
6444 /*
6445  * RK3576 VOP with 2 Cluster win and 4 Esmart win.
6446  * Every Esmart win support 4 multi-region.
6447  * VP0 can use Cluster0/1 and Esmart0/2
6448  * VP1 can use Cluster0/1 and Esmart1/3
6449  * VP2 can use Esmart0/1/2/3
6450  *
6451  * Scale filter mode:
6452  *
6453  * * Cluster:
6454  * * Support prescale down:
6455  * * H/V: gt2/avg2 or gt4/avg4
6456  * * After prescale down:
6457  *      * nearest-neighbor/bilinear/multi-phase filter for scale up
6458  *      * nearest-neighbor/bilinear/multi-phase filter for scale down
6459  *
6460  * * Esmart:
6461  * * Support prescale down:
6462  * * H: gt2/avg2 or gt4/avg4
6463  * * V: gt2 or gt4
6464  * * After prescale down:
6465  *      * nearest-neighbor/bilinear/bicubic for scale up
6466  *      * nearest-neighbor/bilinear for scale down
6467  */
6468 static struct vop2_win_data rk3576_win_data[6] = {
6469 	{
6470 		.name = "Esmart0",
6471 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6472 		.type = ESMART_LAYER,
6473 		.layer_sel_win_id = { 2, 0xff, 0, 0xff },
6474 		.reg_offset = 0x0,
6475 		.supported_rotations = DRM_MODE_REFLECT_Y,
6476 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6477 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6478 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6479 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6480 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6481 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6482 		.pd_id = VOP2_PD_ESMART,
6483 		.axi_id = 0,
6484 		.axi_yrgb_id = 0x0a,
6485 		.axi_uv_id = 0x0b,
6486 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6487 		.max_upscale_factor = 8,
6488 		.max_downscale_factor = 8,
6489 		.feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH,
6490 	},
6491 	{
6492 		.name = "Esmart1",
6493 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6494 		.type = ESMART_LAYER,
6495 		.layer_sel_win_id = { 0xff, 2, 1, 0xff },
6496 		.reg_offset = 0x200,
6497 		.supported_rotations = DRM_MODE_REFLECT_Y,
6498 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6499 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6500 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6501 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6502 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6503 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6504 		.pd_id = VOP2_PD_ESMART,
6505 		.axi_id = 0,
6506 		.axi_yrgb_id = 0x0c,
6507 		.axi_uv_id = 0x0d,
6508 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6509 		.max_upscale_factor = 8,
6510 		.max_downscale_factor = 8,
6511 		.feature = WIN_FEATURE_MULTI_AREA,
6512 	},
6513 
6514 	{
6515 		.name = "Esmart2",
6516 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6517 		.type = ESMART_LAYER,
6518 		.layer_sel_win_id = { 3, 0xff, 2, 0xff },
6519 		.reg_offset = 0x400,
6520 		.supported_rotations = DRM_MODE_REFLECT_Y,
6521 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6522 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6523 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6524 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6525 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6526 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6527 		.pd_id = VOP2_PD_ESMART,
6528 		.axi_id = 1,
6529 		.axi_yrgb_id = 0x0a,
6530 		.axi_uv_id = 0x0b,
6531 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6532 		.max_upscale_factor = 8,
6533 		.max_downscale_factor = 8,
6534 		.feature = WIN_FEATURE_MULTI_AREA,
6535 	},
6536 
6537 	{
6538 		.name = "Esmart3",
6539 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6540 		.type = ESMART_LAYER,
6541 		.layer_sel_win_id = { 0xff, 3, 3, 0xff },
6542 		.reg_offset = 0x600,
6543 		.supported_rotations = DRM_MODE_REFLECT_Y,
6544 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6545 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6546 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6547 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6548 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6549 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6550 		.pd_id = VOP2_PD_ESMART,
6551 		.axi_id = 1,
6552 		.axi_yrgb_id = 0x0c,
6553 		.axi_uv_id = 0x0d,
6554 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6555 		.max_upscale_factor = 8,
6556 		.max_downscale_factor = 8,
6557 		.feature = WIN_FEATURE_MULTI_AREA,
6558 	},
6559 
6560 	{
6561 		.name = "Cluster0",
6562 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6563 		.type = CLUSTER_LAYER,
6564 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6565 		.reg_offset = 0x0,
6566 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6567 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6568 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6569 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6570 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6571 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6572 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6573 		.pd_id = VOP2_PD_CLUSTER,
6574 		.axi_yrgb_id = 0x02,
6575 		.axi_uv_id = 0x03,
6576 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6577 		.max_upscale_factor = 8,
6578 		.max_downscale_factor = 8,
6579 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6580 			   WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI,
6581 	},
6582 
6583 	{
6584 		.name = "Cluster1",
6585 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6586 		.type = CLUSTER_LAYER,
6587 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6588 		.reg_offset = 0x200,
6589 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6590 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6591 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6592 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6593 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6594 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6595 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6596 		.pd_id = VOP2_PD_CLUSTER,
6597 		.axi_yrgb_id = 0x06,
6598 		.axi_uv_id = 0x07,
6599 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6600 		.max_upscale_factor = 8,
6601 		.max_downscale_factor = 8,
6602 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6603 			   WIN_FEATURE_Y2R_13BIT_DEPTH,
6604 	},
6605 };
6606 
6607 /*
6608  * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4,
6609  * the urgency signal will be set to 1, when full post line buffer is over 6, the
6610  * urgency signal will be set to 0.
6611  */
6612 static struct vop_urgency rk3576_vp0_urgency = {
6613 	.urgen_thl = 4,
6614 	.urgen_thh = 6,
6615 };
6616 
6617 static struct vop2_vp_data rk3576_vp_data[3] = {
6618 	{
6619 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR |
6620 			   VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT |
6621 			   VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP,
6622 		.max_output = { 4096, 4096 },
6623 		.hdrvivid_dly = 21,
6624 		.sdr2hdr_dly = 21,
6625 		.layer_mix_dly = 8,
6626 		.hdr_mix_dly = 2,
6627 		.win_dly = 10,
6628 		.pixel_rate = 2,
6629 		.urgency = &rk3576_vp0_urgency,
6630 	},
6631 	{
6632 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN |
6633 			   VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2,
6634 		.max_output = { 2560, 2560 },
6635 		.hdrvivid_dly = 0,
6636 		.sdr2hdr_dly = 0,
6637 		.layer_mix_dly = 6,
6638 		.hdr_mix_dly = 0,
6639 		.win_dly = 10,
6640 		.pixel_rate = 1,
6641 	},
6642 	{
6643 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6644 		.max_output = { 1920, 1920 },
6645 		.hdrvivid_dly = 0,
6646 		.sdr2hdr_dly = 0,
6647 		.layer_mix_dly = 6,
6648 		.hdr_mix_dly = 0,
6649 		.win_dly = 10,
6650 		.pixel_rate = 1,
6651 	},
6652 };
6653 
6654 static struct vop2_power_domain_data rk3576_vop_pd_data[] = {
6655 	{
6656 		.id = VOP2_PD_CLUSTER,
6657 		.module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1),
6658 	},
6659 	{
6660 		.id = VOP2_PD_ESMART,
6661 		.module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) |
6662 				  BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3),
6663 	},
6664 };
6665 
6666 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = {
6667 	{VOP3_ESMART_4K_4K_4K_MODE, 2},
6668 	{VOP3_ESMART_4K_4K_2K_2K_MODE, 3}
6669 };
6670 
6671 const struct vop2_data rk3576_vop = {
6672 	.version = VOP_VERSION_RK3576,
6673 	.nr_vps = 3,
6674 	.nr_mixers = 4,
6675 	.nr_layers = 6,
6676 	.nr_gammas = 3,
6677 	.esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE,
6678 	.esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map),
6679 	.esmart_lb_mode_map = rk3576_esmart_lb_mode_map,
6680 	.vp_data = rk3576_vp_data,
6681 	.win_data = rk3576_win_data,
6682 	.plane_table = rk3576_plane_table,
6683 	.pd = rk3576_vop_pd_data,
6684 	.vp_default_primary_plane = rk3576_vp_default_primary_plane,
6685 	.nr_pd = ARRAY_SIZE(rk3576_vop_pd_data),
6686 	.dump_regs = rk3576_dump_regs,
6687 	.dump_regs_size = ARRAY_SIZE(rk3576_dump_regs),
6688 };
6689 
6690 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6691 	ROCKCHIP_VOP2_ESMART0,
6692 	ROCKCHIP_VOP2_ESMART1,
6693 	ROCKCHIP_VOP2_ESMART2,
6694 	ROCKCHIP_VOP2_ESMART3,
6695 	ROCKCHIP_VOP2_CLUSTER0,
6696 	ROCKCHIP_VOP2_CLUSTER1,
6697 	ROCKCHIP_VOP2_CLUSTER2,
6698 	ROCKCHIP_VOP2_CLUSTER3,
6699 };
6700 
6701 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6702 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6703 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6704 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
6705 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
6706 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6707 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6708 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6709 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6710 };
6711 
6712 static struct vop2_dump_regs rk3588_dump_regs[] = {
6713 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6714 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6715 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6716 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6717 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6718 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
6719 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6720 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6721 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
6722 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
6723 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6724 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6725 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6726 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6727 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6728 };
6729 
6730 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6731 	{ /* one display policy */
6732 		{/* main display */
6733 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6734 			.attached_layers_nr = 8,
6735 			.attached_layers = {
6736 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
6737 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
6738 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
6739 			},
6740 		},
6741 		{/* second display */},
6742 		{/* third  display */},
6743 		{/* fourth display */},
6744 	},
6745 
6746 	{ /* two display policy */
6747 		{/* main display */
6748 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6749 			.attached_layers_nr = 4,
6750 			.attached_layers = {
6751 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
6752 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
6753 			},
6754 		},
6755 
6756 		{/* second display */
6757 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6758 			.attached_layers_nr = 4,
6759 			.attached_layers = {
6760 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
6761 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
6762 			},
6763 		},
6764 		{/* third  display */},
6765 		{/* fourth display */},
6766 	},
6767 
6768 	{ /* three display policy */
6769 		{/* main display */
6770 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6771 			.attached_layers_nr = 3,
6772 			.attached_layers = {
6773 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
6774 			},
6775 		},
6776 
6777 		{/* second display */
6778 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6779 			.attached_layers_nr = 3,
6780 			.attached_layers = {
6781 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
6782 			},
6783 		},
6784 
6785 		{/* third  display */
6786 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6787 			.attached_layers_nr = 2,
6788 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
6789 		},
6790 
6791 		{/* fourth display */},
6792 	},
6793 
6794 	{ /* four display policy */
6795 		{/* main display */
6796 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6797 			.attached_layers_nr = 2,
6798 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
6799 		},
6800 
6801 		{/* second display */
6802 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6803 			.attached_layers_nr = 2,
6804 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
6805 		},
6806 
6807 		{/* third  display */
6808 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6809 			.attached_layers_nr = 2,
6810 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
6811 		},
6812 
6813 		{/* fourth display */
6814 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
6815 			.attached_layers_nr = 2,
6816 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
6817 		},
6818 	},
6819 
6820 };
6821 
6822 static struct vop2_win_data rk3588_win_data[8] = {
6823 	{
6824 		.name = "Cluster0",
6825 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6826 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
6827 		.type = CLUSTER_LAYER,
6828 		.win_sel_port_offset = 0,
6829 		.layer_sel_win_id = { 0, 0, 0, 0 },
6830 		.reg_offset = 0,
6831 		.axi_id = 0,
6832 		.axi_yrgb_id = 2,
6833 		.axi_uv_id = 3,
6834 		.pd_id = VOP2_PD_CLUSTER0,
6835 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6836 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6837 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6838 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6839 		.max_upscale_factor = 4,
6840 		.max_downscale_factor = 4,
6841 	},
6842 
6843 	{
6844 		.name = "Cluster1",
6845 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6846 		.type = CLUSTER_LAYER,
6847 		.win_sel_port_offset = 1,
6848 		.layer_sel_win_id = { 1, 1, 1, 1 },
6849 		.reg_offset = 0x200,
6850 		.axi_id = 0,
6851 		.axi_yrgb_id = 6,
6852 		.axi_uv_id = 7,
6853 		.pd_id = VOP2_PD_CLUSTER1,
6854 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6855 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6856 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6857 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6858 		.max_upscale_factor = 4,
6859 		.max_downscale_factor = 4,
6860 	},
6861 
6862 	{
6863 		.name = "Cluster2",
6864 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
6865 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
6866 		.type = CLUSTER_LAYER,
6867 		.win_sel_port_offset = 2,
6868 		.layer_sel_win_id = { 4, 4, 4, 4 },
6869 		.reg_offset = 0x400,
6870 		.axi_id = 1,
6871 		.axi_yrgb_id = 2,
6872 		.axi_uv_id = 3,
6873 		.pd_id = VOP2_PD_CLUSTER2,
6874 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6875 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6876 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6877 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6878 		.max_upscale_factor = 4,
6879 		.max_downscale_factor = 4,
6880 	},
6881 
6882 	{
6883 		.name = "Cluster3",
6884 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
6885 		.type = CLUSTER_LAYER,
6886 		.win_sel_port_offset = 3,
6887 		.layer_sel_win_id = { 5, 5, 5, 5 },
6888 		.reg_offset = 0x600,
6889 		.axi_id = 1,
6890 		.axi_yrgb_id = 6,
6891 		.axi_uv_id = 7,
6892 		.pd_id = VOP2_PD_CLUSTER3,
6893 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6894 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6895 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6896 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6897 		.max_upscale_factor = 4,
6898 		.max_downscale_factor = 4,
6899 	},
6900 
6901 	{
6902 		.name = "Esmart0",
6903 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6904 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
6905 		.type = ESMART_LAYER,
6906 		.win_sel_port_offset = 4,
6907 		.layer_sel_win_id = { 2, 2, 2, 2 },
6908 		.reg_offset = 0,
6909 		.axi_id = 0,
6910 		.axi_yrgb_id = 0x0a,
6911 		.axi_uv_id = 0x0b,
6912 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6913 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6914 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6915 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6916 		.max_upscale_factor = 8,
6917 		.max_downscale_factor = 8,
6918 	},
6919 
6920 	{
6921 		.name = "Esmart1",
6922 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6923 		.type = ESMART_LAYER,
6924 		.win_sel_port_offset = 5,
6925 		.layer_sel_win_id = { 3, 3, 3, 3 },
6926 		.reg_offset = 0x200,
6927 		.axi_id = 0,
6928 		.axi_yrgb_id = 0x0c,
6929 		.axi_uv_id = 0x0d,
6930 		.pd_id = VOP2_PD_ESMART,
6931 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6932 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6933 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6934 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6935 		.max_upscale_factor = 8,
6936 		.max_downscale_factor = 8,
6937 	},
6938 
6939 	{
6940 		.name = "Esmart2",
6941 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6942 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
6943 		.type = ESMART_LAYER,
6944 		.win_sel_port_offset = 6,
6945 		.layer_sel_win_id = { 6, 6, 6, 6 },
6946 		.reg_offset = 0x400,
6947 		.axi_id = 1,
6948 		.axi_yrgb_id = 0x0a,
6949 		.axi_uv_id = 0x0b,
6950 		.pd_id = VOP2_PD_ESMART,
6951 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6952 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6953 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6954 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6955 		.max_upscale_factor = 8,
6956 		.max_downscale_factor = 8,
6957 	},
6958 
6959 	{
6960 		.name = "Esmart3",
6961 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6962 		.type = ESMART_LAYER,
6963 		.win_sel_port_offset = 7,
6964 		.layer_sel_win_id = { 7, 7, 7, 7 },
6965 		.reg_offset = 0x600,
6966 		.axi_id = 1,
6967 		.axi_yrgb_id = 0x0c,
6968 		.axi_uv_id = 0x0d,
6969 		.pd_id = VOP2_PD_ESMART,
6970 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6971 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6972 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6973 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6974 		.max_upscale_factor = 8,
6975 		.max_downscale_factor = 8,
6976 	},
6977 };
6978 
6979 static struct dsc_error_info dsc_ecw[] = {
6980 	{0x00000000, "no error detected by DSC encoder"},
6981 	{0x0030ffff, "bits per component error"},
6982 	{0x0040ffff, "multiple mode error"},
6983 	{0x0050ffff, "line buffer depth error"},
6984 	{0x0060ffff, "minor version error"},
6985 	{0x0070ffff, "picture height error"},
6986 	{0x0080ffff, "picture width error"},
6987 	{0x0090ffff, "number of slices error"},
6988 	{0x00c0ffff, "slice height Error "},
6989 	{0x00d0ffff, "slice width error"},
6990 	{0x00e0ffff, "second line BPG offset error"},
6991 	{0x00f0ffff, "non second line BPG offset error"},
6992 	{0x0100ffff, "PPS ID error"},
6993 	{0x0110ffff, "bits per pixel (BPP) Error"},
6994 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
6995 
6996 	{0x01510001, "slice 0 RC buffer model overflow error"},
6997 	{0x01510002, "slice 1 RC buffer model overflow error"},
6998 	{0x01510004, "slice 2 RC buffer model overflow error"},
6999 	{0x01510008, "slice 3 RC buffer model overflow error"},
7000 	{0x01510010, "slice 4 RC buffer model overflow error"},
7001 	{0x01510020, "slice 5 RC buffer model overflow error"},
7002 	{0x01510040, "slice 6 RC buffer model overflow error"},
7003 	{0x01510080, "slice 7 RC buffer model overflow error"},
7004 
7005 	{0x01610001, "slice 0 RC buffer model underflow error"},
7006 	{0x01610002, "slice 1 RC buffer model underflow error"},
7007 	{0x01610004, "slice 2 RC buffer model underflow error"},
7008 	{0x01610008, "slice 3 RC buffer model underflow error"},
7009 	{0x01610010, "slice 4 RC buffer model underflow error"},
7010 	{0x01610020, "slice 5 RC buffer model underflow error"},
7011 	{0x01610040, "slice 6 RC buffer model underflow error"},
7012 	{0x01610080, "slice 7 RC buffer model underflow error"},
7013 
7014 	{0xffffffff, "unsuccessful RESET cycle status"},
7015 	{0x00a0ffff, "ICH full error precision settings error"},
7016 	{0x0020ffff, "native mode"},
7017 };
7018 
7019 static struct dsc_error_info dsc_buffer_flow[] = {
7020 	{0x00000000, "rate buffer status"},
7021 	{0x00000001, "line buffer status"},
7022 	{0x00000002, "decoder model status"},
7023 	{0x00000003, "pixel buffer status"},
7024 	{0x00000004, "balance fifo buffer status"},
7025 	{0x00000005, "syntax element fifo status"},
7026 };
7027 
7028 static struct vop2_dsc_data rk3588_dsc_data[] = {
7029 	{
7030 		.id = ROCKCHIP_VOP2_DSC_8K,
7031 		.pd_id = VOP2_PD_DSC_8K,
7032 		.max_slice_num = 8,
7033 		.max_linebuf_depth = 11,
7034 		.min_bits_per_pixel = 8,
7035 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
7036 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
7037 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
7038 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
7039 	},
7040 
7041 	{
7042 		.id = ROCKCHIP_VOP2_DSC_4K,
7043 		.pd_id = VOP2_PD_DSC_4K,
7044 		.max_slice_num = 2,
7045 		.max_linebuf_depth = 11,
7046 		.min_bits_per_pixel = 8,
7047 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
7048 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
7049 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
7050 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
7051 	},
7052 };
7053 
7054 static struct vop2_vp_data rk3588_vp_data[4] = {
7055 	{
7056 		.splice_vp_id = 1,
7057 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7058 		.pre_scan_max_dly = 54,
7059 		.max_dclk = 600000,
7060 		.max_output = {7680, 4320},
7061 	},
7062 	{
7063 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7064 		.pre_scan_max_dly = 54,
7065 		.max_dclk = 600000,
7066 		.max_output = {4096, 2304},
7067 	},
7068 	{
7069 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7070 		.pre_scan_max_dly = 52,
7071 		.max_dclk = 600000,
7072 		.max_output = {4096, 2304},
7073 	},
7074 	{
7075 		.feature = 0,
7076 		.pre_scan_max_dly = 52,
7077 		.max_dclk = 200000,
7078 		.max_output = {1920, 1080},
7079 	},
7080 };
7081 
7082 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
7083 	{
7084 	  .id = VOP2_PD_CLUSTER0,
7085 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
7086 	},
7087 	{
7088 	  .id = VOP2_PD_CLUSTER1,
7089 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
7090 	  .parent_id = VOP2_PD_CLUSTER0,
7091 	},
7092 	{
7093 	  .id = VOP2_PD_CLUSTER2,
7094 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
7095 	  .parent_id = VOP2_PD_CLUSTER0,
7096 	},
7097 	{
7098 	  .id = VOP2_PD_CLUSTER3,
7099 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
7100 	  .parent_id = VOP2_PD_CLUSTER0,
7101 	},
7102 	{
7103 	  .id = VOP2_PD_ESMART,
7104 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
7105 			    BIT(ROCKCHIP_VOP2_ESMART2) |
7106 			    BIT(ROCKCHIP_VOP2_ESMART3),
7107 	},
7108 	{
7109 	  .id = VOP2_PD_DSC_8K,
7110 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
7111 	},
7112 	{
7113 	  .id = VOP2_PD_DSC_4K,
7114 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
7115 	},
7116 };
7117 
7118 const struct vop2_data rk3588_vop = {
7119 	.version = VOP_VERSION_RK3588,
7120 	.nr_vps = 4,
7121 	.vp_data = rk3588_vp_data,
7122 	.win_data = rk3588_win_data,
7123 	.plane_mask = rk3588_vp_plane_mask[0],
7124 	.plane_table = rk3588_plane_table,
7125 	.pd = rk3588_vop_pd_data,
7126 	.dsc = rk3588_dsc_data,
7127 	.dsc_error_ecw = dsc_ecw,
7128 	.dsc_error_buffer_flow = dsc_buffer_flow,
7129 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
7130 	.nr_layers = 8,
7131 	.nr_mixers = 7,
7132 	.nr_gammas = 4,
7133 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
7134 	.nr_dscs = 2,
7135 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
7136 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
7137 	.dump_regs = rk3588_dump_regs,
7138 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
7139 };
7140 
7141 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
7142 	.preinit = rockchip_vop2_preinit,
7143 	.prepare = rockchip_vop2_prepare,
7144 	.init = rockchip_vop2_init,
7145 	.set_plane = rockchip_vop2_set_plane,
7146 	.enable = rockchip_vop2_enable,
7147 	.disable = rockchip_vop2_disable,
7148 	.fixup_dts = rockchip_vop2_fixup_dts,
7149 	.send_mcu_cmd = rockchip_vop2_send_mcu_cmd,
7150 	.check = rockchip_vop2_check,
7151 	.mode_valid = rockchip_vop2_mode_valid,
7152 	.mode_fixup = rockchip_vop2_mode_fixup,
7153 	.plane_check = rockchip_vop2_plane_check,
7154 	.regs_dump = rockchip_vop2_regs_dump,
7155 	.active_regs_dump = rockchip_vop2_active_regs_dump,
7156 	.apply_soft_te = rockchip_vop2_apply_soft_te,
7157 };
7158