1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <asm/arch/clock.h> 21 #include <asm/gpio.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 #include <dm/of_access.h> 33 34 #include "rockchip_display.h" 35 #include "rockchip_crtc.h" 36 #include "rockchip_connector.h" 37 #include "rockchip_phy.h" 38 #include "rockchip_post_csc.h" 39 40 /* System registers definition */ 41 #define RK3568_REG_CFG_DONE 0x000 42 #define CFG_DONE_EN BIT(15) 43 44 #define RK3568_VERSION_INFO 0x004 45 #define EN_MASK 1 46 47 #define RK3568_AUTO_GATING_CTRL 0x008 48 #define AUTO_GATING_EN_SHIFT 31 49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT 14 50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT 7 51 52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD 0x014 53 #define AXI0_PORT_URGENCY_EN_SHIFT 24 54 55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD 0x018 56 #define AXI1_PORT_URGENCY_EN_SHIFT 24 57 58 #define RK3576_SYS_MMU_CTRL 0x020 59 #define RKMMU_V2_EN_SHIFT 0 60 #define RKMMU_V2_SEL_AXI_SHIFT 1 61 62 #define RK3568_SYS_AXI_LUT_CTRL 0x024 63 #define LUT_DMA_EN_SHIFT 0 64 #define DSP_VS_T_SEL_SHIFT 16 65 66 #define RK3568_DSP_IF_EN 0x028 67 #define RGB_EN_SHIFT 0 68 #define RK3588_DP0_EN_SHIFT 0 69 #define RK3588_DP1_EN_SHIFT 1 70 #define RK3588_RGB_EN_SHIFT 8 71 #define HDMI0_EN_SHIFT 1 72 #define EDP0_EN_SHIFT 3 73 #define RK3588_EDP0_EN_SHIFT 2 74 #define RK3588_HDMI0_EN_SHIFT 3 75 #define MIPI0_EN_SHIFT 4 76 #define RK3588_EDP1_EN_SHIFT 4 77 #define RK3588_HDMI1_EN_SHIFT 5 78 #define RK3588_MIPI0_EN_SHIFT 6 79 #define MIPI1_EN_SHIFT 20 80 #define RK3588_MIPI1_EN_SHIFT 7 81 #define LVDS0_EN_SHIFT 5 82 #define LVDS1_EN_SHIFT 24 83 #define BT1120_EN_SHIFT 6 84 #define BT656_EN_SHIFT 7 85 #define IF_MUX_MASK 3 86 #define RGB_MUX_SHIFT 8 87 #define HDMI0_MUX_SHIFT 10 88 #define RK3588_DP0_MUX_SHIFT 12 89 #define RK3588_DP1_MUX_SHIFT 14 90 #define EDP0_MUX_SHIFT 14 91 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 92 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 93 #define MIPI0_MUX_SHIFT 16 94 #define RK3588_MIPI0_MUX_SHIFT 20 95 #define MIPI1_MUX_SHIFT 21 96 #define LVDS0_MUX_SHIFT 18 97 #define LVDS1_MUX_SHIFT 25 98 99 #define RK3576_SYS_PORT_CTRL 0x028 100 #define VP_INTR_MERGE_EN_SHIFT 14 101 #define RK3576_DSP_VS_T_SEL_SHIFT 4 102 #define INTERLACE_FRM_REG_DONE_MASK 0x7 103 #define INTERLACE_FRM_REG_DONE_SHIFT 0 104 105 #define RK3568_DSP_IF_CTRL 0x02c 106 #define LVDS_DUAL_EN_SHIFT 0 107 #define RK3588_BT656_UV_SWAP_SHIFT 0 108 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 109 #define RK3588_BT656_YC_SWAP_SHIFT 1 110 #define LVDS_DUAL_SWAP_EN_SHIFT 2 111 #define BT656_UV_SWAP 4 112 #define RK3588_BT1120_UV_SWAP_SHIFT 4 113 #define BT656_YC_SWAP 5 114 #define RK3588_BT1120_YC_SWAP_SHIFT 5 115 #define BT656_DCLK_POL 6 116 #define RK3588_HDMI_DUAL_EN_SHIFT 8 117 #define RK3588_EDP_DUAL_EN_SHIFT 8 118 #define RK3588_DP_DUAL_EN_SHIFT 9 119 #define RK3568_MIPI_DUAL_EN_SHIFT 10 120 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 121 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 122 123 #define RK3568_DSP_IF_POL 0x030 124 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 125 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 126 #define IF_CTRL_MIPI_PIN_POL_MASK 0x7 127 #define IF_CTRL_MIPI_PIN_POL_SHIFT 16 128 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 129 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 130 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 131 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 132 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 133 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 134 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 135 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 136 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 137 138 #define RK3562_MIPI_DCLK_POL_SHIFT 15 139 #define RK3562_MIPI_PIN_POL_SHIFT 12 140 #define RK3562_IF_PIN_POL_MASK 0x7 141 142 #define RK3588_DP0_PIN_POL_SHIFT 8 143 #define RK3588_DP1_PIN_POL_SHIFT 12 144 #define RK3588_IF_PIN_POL_MASK 0x7 145 146 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 147 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 148 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 149 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 150 #define MIPI0_PIXCLK_DIV_SHIFT 24 151 #define MIPI1_PIXCLK_DIV_SHIFT 26 152 153 #define RK3576_SYS_CLUSTER_PD_CTRL 0x030 154 #define RK3576_CLUSTER_PD_EN_SHIFT 0 155 156 #define RK3588_SYS_PD_CTRL 0x034 157 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 158 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 159 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 160 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 161 #define RK3588_DSC_8K_PD_EN_SHIFT 5 162 #define RK3588_DSC_4K_PD_EN_SHIFT 6 163 #define RK3588_ESMART_PD_EN_SHIFT 7 164 165 #define RK3576_SYS_ESMART_PD_CTRL 0x034 166 #define RK3576_ESMART_PD_EN_SHIFT 0 167 #define RK3576_ESMART_LB_MODE_SEL_SHIFT 6 168 #define RK3576_ESMART_LB_MODE_SEL_MASK 0x3 169 170 #define RK3568_SYS_OTP_WIN_EN 0x50 171 #define OTP_WIN_EN_SHIFT 0 172 #define RK3568_SYS_LUT_PORT_SEL 0x58 173 #define GAMMA_PORT_SEL_MASK 0x3 174 #define GAMMA_PORT_SEL_SHIFT 0 175 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 176 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 177 #define PORT_MERGE_EN_SHIFT 16 178 #define ESMART_LB_MODE_SEL_MASK 0x3 179 #define ESMART_LB_MODE_SEL_SHIFT 26 180 181 #define RK3568_VP0_LINE_FLAG 0x70 182 #define RK3568_VP1_LINE_FLAG 0x74 183 #define RK3568_VP2_LINE_FLAG 0x78 184 #define RK3568_SYS0_INT_EN 0x80 185 #define RK3568_SYS0_INT_CLR 0x84 186 #define RK3568_SYS0_INT_STATUS 0x88 187 #define RK3568_SYS1_INT_EN 0x90 188 #define RK3568_SYS1_INT_CLR 0x94 189 #define RK3568_SYS1_INT_STATUS 0x98 190 #define RK3568_VP0_INT_EN 0xA0 191 #define RK3568_VP0_INT_CLR 0xA4 192 #define RK3568_VP0_INT_STATUS 0xA8 193 #define RK3568_VP1_INT_EN 0xB0 194 #define RK3568_VP1_INT_CLR 0xB4 195 #define RK3568_VP1_INT_STATUS 0xB8 196 #define RK3568_VP2_INT_EN 0xC0 197 #define RK3568_VP2_INT_CLR 0xC4 198 #define RK3568_VP2_INT_STATUS 0xC8 199 #define RK3568_VP2_INT_RAW_STATUS 0xCC 200 #define RK3588_VP3_INT_EN 0xD0 201 #define RK3588_VP3_INT_CLR 0xD4 202 #define RK3588_VP3_INT_STATUS 0xD8 203 #define RK3576_WB_CTRL 0x100 204 #define RK3576_WB_XSCAL_FACTOR 0x104 205 #define RK3576_WB_YRGB_MST 0x108 206 #define RK3576_WB_CBR_MST 0x10C 207 #define RK3576_WB_VIR_STRIDE 0x110 208 #define RK3576_WB_TIMEOUT_CTRL 0x114 209 #define RK3576_MIPI0_IF_CTRL 0x180 210 #define RK3576_IF_OUT_EN_SHIFT 0 211 #define RK3576_IF_CLK_OUT_EN_SHIFT 1 212 #define RK3576_IF_PORT_SEL_SHIFT 2 213 #define RK3576_IF_PORT_SEL_MASK 0x3 214 #define RK3576_IF_PIN_POL_SHIFT 4 215 #define RK3576_IF_PIN_POL_MASK 0x7 216 #define RK3576_IF_SPLIT_EN_SHIFT 8 217 #define RK3576_IF_DATA1_SEL_SHIFT 9 218 #define RK3576_MIPI_CMD_MODE_SHIFT 11 219 #define RK3576_IF_DCLK_SEL_SHIFT 21 220 #define RK3576_IF_DCLK_SEL_MASK 0x1 221 #define RK3576_IF_PIX_CLK_SEL_SHIFT 20 222 #define RK3576_IF_PIX_CLK_SEL_MASK 0x1 223 #define RK3576_IF_REGDONE_IMD_EN_SHIFT 31 224 #define RK3576_HDMI0_IF_CTRL 0x184 225 #define RK3576_EDP0_IF_CTRL 0x188 226 #define RK3576_DP0_IF_CTRL 0x18C 227 #define RK3576_RGB_IF_CTRL 0x194 228 #define RK3576_BT656_OUT_EN_SHIFT 12 229 #define RK3576_BT656_UV_SWAP_SHIFT 13 230 #define RK3576_BT656_YC_SWAP_SHIFT 14 231 #define RK3576_BT1120_OUT_EN_SHIFT 16 232 #define RK3576_BT1120_UV_SWAP_SHIFT 17 233 #define RK3576_BT1120_YC_SWAP_SHIFT 18 234 #define RK3576_DP1_IF_CTRL 0x1A4 235 #define RK3576_DP2_IF_CTRL 0x1B0 236 237 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 238 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 239 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 240 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 241 242 #define RK3568_SYS_STATUS0 0x60 243 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 244 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 245 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 246 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 247 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 248 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 249 #define RK3588_ESMART_PD_STATUS_SHIFT 15 250 251 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 252 #define LINE_FLAG_NUM_MASK 0x1fff 253 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 254 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 255 256 /* DSC CTRL registers definition */ 257 #define RK3588_DSC_8K_SYS_CTRL 0x200 258 #define DSC_PORT_SEL_MASK 0x3 259 #define DSC_PORT_SEL_SHIFT 0 260 #define DSC_MAN_MODE_MASK 0x1 261 #define DSC_MAN_MODE_SHIFT 2 262 #define DSC_INTERFACE_MODE_MASK 0x3 263 #define DSC_INTERFACE_MODE_SHIFT 4 264 #define DSC_PIXEL_NUM_MASK 0x3 265 #define DSC_PIXEL_NUM_SHIFT 6 266 #define DSC_PXL_CLK_DIV_MASK 0x1 267 #define DSC_PXL_CLK_DIV_SHIFT 8 268 #define DSC_CDS_CLK_DIV_MASK 0x3 269 #define DSC_CDS_CLK_DIV_SHIFT 12 270 #define DSC_TXP_CLK_DIV_MASK 0x3 271 #define DSC_TXP_CLK_DIV_SHIFT 14 272 #define DSC_INIT_DLY_MODE_MASK 0x1 273 #define DSC_INIT_DLY_MODE_SHIFT 16 274 #define DSC_SCAN_EN_SHIFT 17 275 #define DSC_HALT_EN_SHIFT 18 276 277 #define RK3588_DSC_8K_RST 0x204 278 #define RST_DEASSERT_MASK 0x1 279 #define RST_DEASSERT_SHIFT 0 280 281 #define RK3588_DSC_8K_CFG_DONE 0x208 282 #define DSC_CFG_DONE_SHIFT 0 283 284 #define RK3588_DSC_8K_INIT_DLY 0x20C 285 #define DSC_INIT_DLY_NUM_MASK 0xffff 286 #define DSC_INIT_DLY_NUM_SHIFT 0 287 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 288 289 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 290 #define DSC_HTOTAL_PW_MASK 0xffffffff 291 #define DSC_HTOTAL_PW_SHIFT 0 292 293 #define RK3588_DSC_8K_HACT_ST_END 0x214 294 #define DSC_HACT_ST_END_MASK 0xffffffff 295 #define DSC_HACT_ST_END_SHIFT 0 296 297 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 298 #define DSC_VTOTAL_PW_MASK 0xffffffff 299 #define DSC_VTOTAL_PW_SHIFT 0 300 301 #define RK3588_DSC_8K_VACT_ST_END 0x21C 302 #define DSC_VACT_ST_END_MASK 0xffffffff 303 #define DSC_VACT_ST_END_SHIFT 0 304 305 #define RK3588_DSC_8K_STATUS 0x220 306 307 /* Overlay registers definition */ 308 #define RK3528_OVL_SYS 0x500 309 #define RK3528_OVL_SYS_PORT_SEL 0x504 310 #define RK3528_OVL_SYS_GATING_EN 0x508 311 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 312 #define CLUSTER_DLY_NUM_SHIFT 0 313 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 314 #define ESMART_DLY_NUM_MASK 0xff 315 #define ESMART_DLY_NUM_SHIFT 0 316 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 317 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 318 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 319 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 320 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 321 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 322 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 323 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL 0x540 324 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL 0x544 325 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL 0x548 326 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL 0x54c 327 328 #define RK3528_OVL_PORT0_CTRL 0x600 329 #define RK3568_OVL_CTRL 0x600 330 #define OVL_MODE_SEL_MASK 0x1 331 #define OVL_MODE_SEL_SHIFT 0 332 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 333 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 334 #define RK3568_OVL_LAYER_SEL 0x604 335 #define LAYER_SEL_MASK 0xf 336 337 #define RK3568_OVL_PORT_SEL 0x608 338 #define PORT_MUX_MASK 0xf 339 #define PORT_MUX_SHIFT 0 340 #define LAYER_SEL_PORT_MASK 0x3 341 #define LAYER_SEL_PORT_SHIFT 16 342 343 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 344 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 345 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 346 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 347 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 348 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 349 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 350 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 351 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 352 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 353 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 354 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 355 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 356 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 357 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 358 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 359 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 360 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 361 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 362 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 363 #define RK3576_EXTRA_SRC_COLOR_CTRL 0x650 364 #define RK3576_EXTRA_DST_COLOR_CTRL 0x654 365 #define RK3576_EXTRA_SRC_ALPHA_CTRL 0x658 366 #define RK3576_EXTRA_DST_ALPHA_CTRL 0x65C 367 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 368 #define RK3528_HDR_DST_COLOR_CTRL 0x664 369 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 370 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 371 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 372 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 373 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 374 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 375 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 376 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 377 #define BG_MIX_CTRL_MASK 0xff 378 #define BG_MIX_CTRL_SHIFT 24 379 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 380 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 381 #define RK3568_CLUSTER_DLY_NUM 0x6F0 382 #define RK3568_CLUSTER_DLY_NUM1 0x6F4 383 #define CLUSTER_DLY_NUM_MASK 0xffff 384 #define CLUSTER0_DLY_NUM_SHIFT 0 385 #define CLUSTER1_DLY_NUM_SHIFT 16 386 #define RK3568_SMART_DLY_NUM 0x6F8 387 #define SMART_DLY_NUM_MASK 0xff 388 #define ESMART0_DLY_NUM_SHIFT 0 389 #define ESMART1_DLY_NUM_SHIFT 8 390 #define SMART0_DLY_NUM_SHIFT 16 391 #define SMART1_DLY_NUM_SHIFT 24 392 393 #define RK3528_OVL_PORT1_CTRL 0x700 394 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 395 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 396 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 397 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 398 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 399 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 400 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 401 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 402 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 403 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 404 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 405 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 406 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 407 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 408 #define RK3576_OVL_PORT2_CTRL 0x800 409 #define RK3576_OVL_PORT2_LAYER_SEL 0x804 410 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL 0x820 411 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL 0x824 412 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL 0x828 413 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL 0x82C 414 #define RK3576_OVL_PORT2_BG_MIX_CTRL 0x870 415 416 /* Video Port registers definition */ 417 #define RK3568_VP0_DSP_CTRL 0xC00 418 #define OUT_MODE_MASK 0xf 419 #define OUT_MODE_SHIFT 0 420 #define DATA_SWAP_MASK 0x1f 421 #define DATA_SWAP_SHIFT 8 422 #define DSP_BG_SWAP 0x1 423 #define DSP_RB_SWAP 0x2 424 #define DSP_RG_SWAP 0x4 425 #define DSP_DELTA_SWAP 0x8 426 #define CORE_DCLK_DIV_EN_SHIFT 4 427 #define P2I_EN_SHIFT 5 428 #define DSP_FILED_POL 6 429 #define INTERLACE_EN_SHIFT 7 430 #define DSP_X_MIR_EN_SHIFT 13 431 #define POST_DSP_OUT_R2Y_SHIFT 15 432 #define PRE_DITHER_DOWN_EN_SHIFT 16 433 #define DITHER_DOWN_EN_SHIFT 17 434 #define DITHER_DOWN_SEL_SHIFT 18 435 #define DITHER_DOWN_SEL_MASK 0x3 436 #define DITHER_DOWN_MODE_SHIFT 20 437 #define GAMMA_UPDATE_EN_SHIFT 22 438 #define DSP_LUT_EN_SHIFT 28 439 440 #define STANDBY_EN_SHIFT 31 441 442 #define RK3568_VP0_MIPI_CTRL 0xC04 443 #define DCLK_DIV2_SHIFT 4 444 #define DCLK_DIV2_MASK 0x3 445 #define MIPI_DUAL_EN_SHIFT 20 446 #define MIPI_DUAL_SWAP_EN_SHIFT 21 447 #define EDPI_TE_EN 28 448 #define EDPI_WMS_HOLD_EN 30 449 #define EDPI_WMS_FS 31 450 451 452 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 453 #define POST_URGENCY_EN_SHIFT 8 454 #define POST_URGENCY_THL_SHIFT 16 455 #define POST_URGENCY_THL_MASK 0xf 456 #define POST_URGENCY_THH_SHIFT 20 457 #define POST_URGENCY_THH_MASK 0xf 458 459 #define RK3568_VP0_DCLK_SEL 0xC0C 460 #define RK3576_DCLK_CORE_SEL_SHIFT 0 461 #define RK3576_DCLK_OUT_SEL_SHIFT 2 462 463 #define RK3568_VP0_3D_LUT_CTRL 0xC10 464 #define VP0_3D_LUT_EN_SHIFT 0 465 #define VP0_3D_LUT_UPDATE_SHIFT 2 466 467 #define RK3588_VP0_CLK_CTRL 0xC0C 468 #define DCLK_CORE_DIV_SHIFT 0 469 #define DCLK_OUT_DIV_SHIFT 2 470 471 #define RK3568_VP0_3D_LUT_MST 0xC20 472 473 #define RK3568_VP0_DSP_BG 0xC2C 474 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 475 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 476 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 477 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 478 #define RK3568_VP0_POST_SCL_CTRL 0xC40 479 #define RK3568_VP0_POST_SCALE_MASK 0x3 480 #define RK3568_VP0_POST_SCALE_SHIFT 0 481 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 482 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 483 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 484 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 485 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 486 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 487 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 488 489 #define RK3568_VP0_BCSH_CTRL 0xC60 490 #define BCSH_CTRL_Y2R_SHIFT 0 491 #define BCSH_CTRL_Y2R_MASK 0x1 492 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 493 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 494 #define BCSH_CTRL_R2Y_SHIFT 4 495 #define BCSH_CTRL_R2Y_MASK 0x1 496 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 497 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 498 499 #define RK3568_VP0_BCSH_BCS 0xC64 500 #define BCSH_BRIGHTNESS_SHIFT 0 501 #define BCSH_BRIGHTNESS_MASK 0xFF 502 #define BCSH_CONTRAST_SHIFT 8 503 #define BCSH_CONTRAST_MASK 0x1FF 504 #define BCSH_SATURATION_SHIFT 20 505 #define BCSH_SATURATION_MASK 0x3FF 506 #define BCSH_OUT_MODE_SHIFT 30 507 #define BCSH_OUT_MODE_MASK 0x3 508 509 #define RK3568_VP0_BCSH_H 0xC68 510 #define BCSH_SIN_HUE_SHIFT 0 511 #define BCSH_SIN_HUE_MASK 0x1FF 512 #define BCSH_COS_HUE_SHIFT 16 513 #define BCSH_COS_HUE_MASK 0x1FF 514 515 #define RK3568_VP0_BCSH_COLOR 0xC6C 516 #define BCSH_EN_SHIFT 31 517 #define BCSH_EN_MASK 1 518 519 #define RK3576_VP0_POST_DITHER_FRC_0 0xCA0 520 #define RK3576_VP0_POST_DITHER_FRC_1 0xCA4 521 #define RK3576_VP0_POST_DITHER_FRC_2 0xCA8 522 523 #define RK3528_VP0_ACM_CTRL 0xCD0 524 #define POST_CSC_COE00_MASK 0xFFFF 525 #define POST_CSC_COE00_SHIFT 16 526 #define POST_R2Y_MODE_MASK 0x7 527 #define POST_R2Y_MODE_SHIFT 8 528 #define POST_CSC_MODE_MASK 0x7 529 #define POST_CSC_MODE_SHIFT 3 530 #define POST_R2Y_EN_MASK 0x1 531 #define POST_R2Y_EN_SHIFT 2 532 #define POST_CSC_EN_MASK 0x1 533 #define POST_CSC_EN_SHIFT 1 534 #define POST_ACM_BYPASS_EN_MASK 0x1 535 #define POST_ACM_BYPASS_EN_SHIFT 0 536 #define RK3528_VP0_CSC_COE01_02 0xCD4 537 #define RK3528_VP0_CSC_COE10_11 0xCD8 538 #define RK3528_VP0_CSC_COE12_20 0xCDC 539 #define RK3528_VP0_CSC_COE21_22 0xCE0 540 #define RK3528_VP0_CSC_OFFSET0 0xCE4 541 #define RK3528_VP0_CSC_OFFSET1 0xCE8 542 #define RK3528_VP0_CSC_OFFSET2 0xCEC 543 544 #define RK3562_VP0_MCU_CTRL 0xCF8 545 #define MCU_TYPE_SHIFT 31 546 #define MCU_BYPASS_SHIFT 30 547 #define MCU_RS_SHIFT 29 548 #define MCU_FRAME_ST_SHIFT 28 549 #define MCU_HOLD_MODE_SHIFT 27 550 #define MCU_CLK_SEL_SHIFT 26 551 #define MCU_CLK_SEL_MASK 0x1 552 #define MCU_RW_PEND_SHIFT 20 553 #define MCU_RW_PEND_MASK 0x3F 554 #define MCU_RW_PST_SHIFT 16 555 #define MCU_RW_PST_MASK 0xF 556 #define MCU_CS_PEND_SHIFT 10 557 #define MCU_CS_PEND_MASK 0x3F 558 #define MCU_CS_PST_SHIFT 6 559 #define MCU_CS_PST_MASK 0xF 560 #define MCU_PIX_TOTAL_SHIFT 0 561 #define MCU_PIX_TOTAL_MASK 0x3F 562 563 #define RK3562_VP0_MCU_RW_BYPASS_PORT 0xCFC 564 #define MCU_WRITE_DATA_BYPASS_SHIFT 0 565 #define MCU_WRITE_DATA_BYPASS_MASK 0xFFFFFFFF 566 567 #define RK3568_VP1_DSP_CTRL 0xD00 568 #define RK3568_VP1_MIPI_CTRL 0xD04 569 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 570 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 571 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 572 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 573 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 574 #define RK3568_VP1_POST_SCL_CTRL 0xD40 575 #define RK3568_VP1_DSP_HACT_INFO 0xD34 576 #define RK3568_VP1_DSP_VACT_INFO 0xD38 577 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 578 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 579 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 580 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 581 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 582 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 583 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 584 585 #define RK3568_VP2_DSP_CTRL 0xE00 586 #define RK3568_VP2_MIPI_CTRL 0xE04 587 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 588 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 589 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 590 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 591 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 592 #define RK3568_VP2_POST_SCL_CTRL 0xE40 593 #define RK3568_VP2_DSP_HACT_INFO 0xE34 594 #define RK3568_VP2_DSP_VACT_INFO 0xE38 595 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 596 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 597 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 598 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 599 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 600 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 601 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 602 #define RK3568_VP2_BCSH_CTRL 0xE60 603 #define RK3568_VP2_BCSH_BCS 0xE64 604 #define RK3568_VP2_BCSH_H 0xE68 605 #define RK3568_VP2_BCSH_COLOR_BAR 0xE6C 606 #define RK3576_VP2_MCU_CTRL 0xEF8 607 #define RK3576_VP2_MCU_RW_BYPASS_PORT 0xEFC 608 609 /* Cluster0 register definition */ 610 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 611 #define CLUSTER_YUV2RGB_EN_SHIFT 8 612 #define CLUSTER_RGB2YUV_EN_SHIFT 9 613 #define CLUSTER_CSC_MODE_SHIFT 10 614 #define CLUSTER_DITHER_UP_EN_SHIFT 18 615 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 616 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 617 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 618 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 619 #define AVG2_MASK 0x1 620 #define CLUSTER_AVG2_SHIFT 18 621 #define AVG4_MASK 0x1 622 #define CLUSTER_AVG4_SHIFT 19 623 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 624 #define CLUSTER_XGT_EN_SHIFT 24 625 #define XGT_MODE_MASK 0x3 626 #define CLUSTER_XGT_MODE_SHIFT 25 627 #define CLUSTER_XAVG_EN_SHIFT 27 628 #define CLUSTER_YRGB_GT2_SHIFT 28 629 #define CLUSTER_YRGB_GT4_SHIFT 29 630 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 631 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 632 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 633 #define CLUSTER_AXI_UV_ID_MASK 0x1f 634 #define CLUSTER_AXI_UV_ID_SHIFT 5 635 636 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 637 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 638 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 639 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 640 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 641 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 642 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 643 #define RK3576_CLUSTER0_WIN0_ZME_CTRL 0x1040 644 #define WIN0_ZME_DERING_EN_SHIFT 3 645 #define WIN0_ZME_GATING_EN_SHIFT 31 646 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA 0x1044 647 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 648 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 649 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 650 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 651 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 652 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 653 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 654 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 655 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET 0x1078 656 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE 0x107C 657 658 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 659 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 660 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 661 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 662 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 663 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 664 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 665 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 666 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 667 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 668 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 669 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 670 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 671 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 672 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 673 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 674 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET 0x10F8 675 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE 0x10FC 676 677 #define RK3568_CLUSTER0_CTRL 0x1100 678 #define CLUSTER_EN_SHIFT 0 679 #define CLUSTER_AXI_ID_MASK 0x1 680 #define CLUSTER_AXI_ID_SHIFT 13 681 #define RK3576_CLUSTER0_PORT_SEL 0x11F4 682 #define CLUSTER_PORT_SEL_SHIFT 0 683 #define CLUSTER_PORT_SEL_MASK 0x3 684 #define RK3576_CLUSTER0_DLY_NUM 0x11F8 685 #define CLUSTER_WIN0_DLY_NUM_SHIFT 0 686 #define CLUSTER_WIN0_DLY_NUM_MASK 0xff 687 #define CLUSTER_WIN1_DLY_NUM_SHIFT 0 688 #define CLUSTER_WIN1_DLY_NUM_MASK 0xff 689 690 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 691 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 692 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 693 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 694 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 695 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 696 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 697 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 698 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 699 #define RK3576_CLUSTER1_WIN0_ZME_CTRL 0x1240 700 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA 0x1244 701 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 702 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 703 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 704 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 705 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 706 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 707 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 708 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET 0x1278 709 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE 0x127C 710 711 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 712 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 713 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 714 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 715 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 716 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 717 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 718 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 719 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 720 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 721 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 722 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 723 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 724 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 725 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 726 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 727 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET 0x12F8 728 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE 0x12FC 729 730 #define RK3568_CLUSTER1_CTRL 0x1300 731 #define RK3576_CLUSTER1_PORT_SEL 0x13F4 732 #define RK3576_CLUSTER1_DLY_NUM 0x13F8 733 734 /* Esmart register definition */ 735 #define RK3568_ESMART0_CTRL0 0x1800 736 #define RGB2YUV_EN_SHIFT 1 737 #define CSC_MODE_SHIFT 2 738 #define CSC_MODE_MASK 0x3 739 #define ESMART_LB_SELECT_SHIFT 12 740 #define ESMART_LB_SELECT_MASK 0x3 741 742 #define RK3568_ESMART0_CTRL1 0x1804 743 #define ESMART_AXI_YRGB_ID_MASK 0x1f 744 #define ESMART_AXI_YRGB_ID_SHIFT 4 745 #define ESMART_AXI_UV_ID_MASK 0x1f 746 #define ESMART_AXI_UV_ID_SHIFT 12 747 #define YMIRROR_EN_SHIFT 31 748 749 #define RK3568_ESMART0_AXI_CTRL 0x1808 750 #define ESMART_AXI_ID_MASK 0x1 751 #define ESMART_AXI_ID_SHIFT 1 752 753 #define RK3568_ESMART0_REGION0_CTRL 0x1810 754 #define WIN_EN_SHIFT 0 755 #define WIN_FORMAT_MASK 0x1f 756 #define WIN_FORMAT_SHIFT 1 757 #define REGION0_DITHER_UP_EN_SHIFT 12 758 #define REGION0_RB_SWAP_SHIFT 14 759 #define ESMART_XAVG_EN_SHIFT 20 760 #define ESMART_XGT_EN_SHIFT 21 761 #define ESMART_XGT_MODE_SHIFT 22 762 763 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 764 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 765 #define RK3568_ESMART0_REGION0_VIR 0x181C 766 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 767 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 768 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 769 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 770 #define YRGB_XSCL_MODE_MASK 0x3 771 #define YRGB_XSCL_MODE_SHIFT 0 772 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 773 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 774 #define YRGB_YSCL_MODE_MASK 0x3 775 #define YRGB_YSCL_MODE_SHIFT 4 776 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 777 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 778 779 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 780 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 781 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 782 #define RK3568_ESMART0_REGION1_CTRL 0x1840 783 #define YRGB_GT2_MASK 0x1 784 #define YRGB_GT2_SHIFT 8 785 #define YRGB_GT4_MASK 0x1 786 #define YRGB_GT4_SHIFT 9 787 788 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 789 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 790 #define RK3568_ESMART0_REGION1_VIR 0x184C 791 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 792 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 793 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 794 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 795 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 796 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 797 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 798 #define RK3568_ESMART0_REGION2_CTRL 0x1870 799 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 800 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 801 #define RK3568_ESMART0_REGION2_VIR 0x187C 802 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 803 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 804 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 805 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 806 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 807 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 808 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 809 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 810 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 811 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 812 #define RK3568_ESMART0_REGION3_VIR 0x18AC 813 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 814 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 815 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 816 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 817 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 818 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 819 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 820 #define RK3568_ESMART0_COLOR_KEY_CTRL 0x18D0 821 #define RK3576_ESMART0_ALPHA_MAP 0x18D8 822 #define RK3576_ESMART0_PORT_SEL 0x18F4 823 #define ESMART_PORT_SEL_SHIFT 0 824 #define ESMART_PORT_SEL_MASK 0x3 825 #define RK3576_ESMART0_DLY_NUM 0x18F8 826 827 #define RK3568_ESMART1_CTRL0 0x1A00 828 #define RK3568_ESMART1_CTRL1 0x1A04 829 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 830 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 831 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 832 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 833 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 834 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 835 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 836 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 837 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 838 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 839 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 840 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 841 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 842 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 843 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 844 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 845 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 846 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 847 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 848 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 849 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 850 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 851 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 852 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 853 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 854 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 855 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 856 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 857 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 858 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 859 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 860 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 861 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 862 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 863 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 864 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 865 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 866 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 867 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 868 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 869 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 870 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 871 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 872 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 873 #define RK3576_ESMART1_ALPHA_MAP 0x1AD8 874 #define RK3576_ESMART1_PORT_SEL 0x1AF4 875 #define RK3576_ESMART1_DLY_NUM 0x1AF8 876 877 #define RK3568_SMART0_CTRL0 0x1C00 878 #define RK3568_SMART0_CTRL1 0x1C04 879 #define RK3568_SMART0_REGION0_CTRL 0x1C10 880 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 881 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 882 #define RK3568_SMART0_REGION0_VIR 0x1C1C 883 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 884 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 885 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 886 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 887 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 888 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 889 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 890 #define RK3568_SMART0_REGION1_CTRL 0x1C40 891 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 892 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 893 #define RK3568_SMART0_REGION1_VIR 0x1C4C 894 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 895 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 896 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 897 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 898 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 899 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 900 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 901 #define RK3568_SMART0_REGION2_CTRL 0x1C70 902 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 903 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 904 #define RK3568_SMART0_REGION2_VIR 0x1C7C 905 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 906 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 907 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 908 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 909 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 910 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 911 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 912 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 913 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 914 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 915 #define RK3568_SMART0_REGION3_VIR 0x1CAC 916 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 917 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 918 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 919 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 920 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 921 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 922 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 923 #define RK3576_ESMART2_ALPHA_MAP 0x1CD8 924 #define RK3576_ESMART2_PORT_SEL 0x1CF4 925 #define RK3576_ESMART2_DLY_NUM 0x1CF8 926 927 #define RK3568_SMART1_CTRL0 0x1E00 928 #define RK3568_SMART1_CTRL1 0x1E04 929 #define RK3568_SMART1_REGION0_CTRL 0x1E10 930 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 931 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 932 #define RK3568_SMART1_REGION0_VIR 0x1E1C 933 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 934 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 935 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 936 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 937 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 938 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 939 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 940 #define RK3568_SMART1_REGION1_CTRL 0x1E40 941 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 942 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 943 #define RK3568_SMART1_REGION1_VIR 0x1E4C 944 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 945 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 946 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 947 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 948 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 949 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 950 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 951 #define RK3568_SMART1_REGION2_CTRL 0x1E70 952 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 953 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 954 #define RK3568_SMART1_REGION2_VIR 0x1E7C 955 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 956 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 957 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 958 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 959 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 960 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 961 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 962 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 963 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 964 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 965 #define RK3568_SMART1_REGION3_VIR 0x1EAC 966 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 967 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 968 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 969 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 970 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 971 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 972 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 973 #define RK3576_ESMART3_ALPHA_MAP 0x1ED8 974 #define RK3576_ESMART3_PORT_SEL 0x1EF4 975 #define RK3576_ESMART3_DLY_NUM 0x1EF8 976 977 /* HDR register definition */ 978 #define RK3568_HDR_LUT_CTRL 0x2000 979 980 #define RK3588_VP3_DSP_CTRL 0xF00 981 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 982 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 983 984 /* DSC 8K/4K register definition */ 985 #define RK3588_DSC_8K_PPS0_3 0x4000 986 #define RK3588_DSC_8K_CTRL0 0x40A0 987 #define DSC_EN_SHIFT 0 988 #define DSC_RBIT_SHIFT 2 989 #define DSC_RBYT_SHIFT 3 990 #define DSC_FLAL_SHIFT 4 991 #define DSC_MER_SHIFT 5 992 #define DSC_EPB_SHIFT 6 993 #define DSC_EPL_SHIFT 7 994 #define DSC_NSLC_MASK 0x7 995 #define DSC_NSLC_SHIFT 16 996 #define DSC_SBO_SHIFT 28 997 #define DSC_IFEP_SHIFT 29 998 #define DSC_PPS_UPD_SHIFT 31 999 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 1000 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 1001 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 1002 1003 #define RK3588_DSC_8K_CTRL1 0x40A4 1004 #define RK3588_DSC_8K_STS0 0x40A8 1005 #define RK3588_DSC_8K_ERS 0x40C4 1006 1007 #define RK3588_DSC_4K_PPS0_3 0x4100 1008 #define RK3588_DSC_4K_CTRL0 0x41A0 1009 #define RK3588_DSC_4K_CTRL1 0x41A4 1010 #define RK3588_DSC_4K_STS0 0x41A8 1011 #define RK3588_DSC_4K_ERS 0x41C4 1012 1013 /* RK3528 HDR register definition */ 1014 #define RK3528_HDR_LUT_CTRL 0x2000 1015 1016 /* RK3528 ACM register definition */ 1017 #define RK3528_ACM_CTRL 0x6400 1018 #define RK3528_ACM_DELTA_RANGE 0x6404 1019 #define RK3528_ACM_FETCH_START 0x6408 1020 #define RK3528_ACM_FETCH_DONE 0x6420 1021 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 1022 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 1023 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 1024 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 1025 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 1026 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 1027 1028 #define RK3568_MAX_REG 0x1ED0 1029 1030 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 1031 #define RK3568_GRF_VO_CON1 0x0364 1032 #define GRF_BT656_CLK_INV_SHIFT 1 1033 #define GRF_BT1120_CLK_INV_SHIFT 2 1034 #define GRF_RGB_DCLK_INV_SHIFT 3 1035 1036 /* Base SYS_GRF: 0x2600a000*/ 1037 #define RK3576_SYS_GRF_MEMFAULT_STATUS0 0x0148 1038 1039 /* Base IOC_GRF: 0x26040000 */ 1040 #define RK3576_VCCIO_IOC_MISC_CON8 0x6420 1041 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT 9 1042 #define RK3576_IOC_VOPLITE_SEL_SHIFT 11 1043 1044 /* Base PMU2: 0x27380000 */ 1045 #define RK3576_PMU_PWR_GATE_STS 0x0230 1046 #define PD_VOP_ESMART_DWN_STAT 12 1047 #define PD_VOP_CLUSTER_DWN_STAT 13 1048 #define RK3576_PMU_BISR_PDGEN_CON0 0x0510 1049 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT 12 1050 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT 13 1051 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0 0x0570 1052 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT 12 1053 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT 13 1054 1055 #define RK3588_GRF_SOC_CON1 0x0304 1056 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT 14 1057 1058 #define RK3588_GRF_VOP_CON2 0x0008 1059 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 1060 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 1061 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 1062 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 1063 1064 #define RK3588_GRF_VO1_CON0 0x0000 1065 #define HDMI_SYNC_POL_MASK 0x3 1066 #define HDMI0_SYNC_POL_SHIFT 5 1067 #define HDMI1_SYNC_POL_SHIFT 7 1068 1069 #define RK3588_PMU_BISR_CON3 0x20C 1070 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 1071 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 1072 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 1073 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 1074 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 1075 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 1076 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 1077 1078 #define RK3588_PMU_BISR_STATUS5 0x294 1079 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 1080 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 1081 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 1082 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 1083 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 1084 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 1085 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 1086 1087 #define VOP2_LAYER_MAX 8 1088 1089 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 1090 1091 /* KHz */ 1092 #define VOP2_MAX_DCLK_RATE 600000 1093 1094 /* 1095 * vop2 dsc id 1096 */ 1097 #define ROCKCHIP_VOP2_DSC_8K 0 1098 #define ROCKCHIP_VOP2_DSC_4K 1 1099 1100 /* 1101 * vop2 internal power domain id, 1102 * should be all none zero, 0 will be 1103 * treat as invalid; 1104 */ 1105 #define VOP2_PD_CLUSTER0 BIT(0) 1106 #define VOP2_PD_CLUSTER1 BIT(1) 1107 #define VOP2_PD_CLUSTER2 BIT(2) 1108 #define VOP2_PD_CLUSTER3 BIT(3) 1109 #define VOP2_PD_DSC_8K BIT(5) 1110 #define VOP2_PD_DSC_4K BIT(6) 1111 #define VOP2_PD_ESMART BIT(7) 1112 #define VOP2_PD_CLUSTER BIT(8) 1113 1114 #define VOP2_PLANE_NO_SCALING BIT(16) 1115 1116 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 1117 #define VOP_FEATURE_AFBDC BIT(1) 1118 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 1119 #define VOP_FEATURE_HDR10 BIT(3) 1120 #define VOP_FEATURE_NEXT_HDR BIT(4) 1121 /* a feature to splice two windows and two vps to support resolution > 4096 */ 1122 #define VOP_FEATURE_SPLICE BIT(5) 1123 #define VOP_FEATURE_OVERSCAN BIT(6) 1124 #define VOP_FEATURE_VIVID_HDR BIT(7) 1125 #define VOP_FEATURE_POST_ACM BIT(8) 1126 #define VOP_FEATURE_POST_CSC BIT(9) 1127 #define VOP_FEATURE_POST_FRC_V2 BIT(10) 1128 #define VOP_FEATURE_POST_SHARP BIT(11) 1129 1130 #define WIN_FEATURE_HDR2SDR BIT(0) 1131 #define WIN_FEATURE_SDR2HDR BIT(1) 1132 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 1133 #define WIN_FEATURE_AFBDC BIT(3) 1134 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 1135 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 1136 /* a mirror win can only get fb address 1137 * from source win: 1138 * Cluster1---->Cluster0 1139 * Esmart1 ---->Esmart0 1140 * Smart1 ---->Smart0 1141 * This is a feather on rk3566 1142 */ 1143 #define WIN_FEATURE_MIRROR BIT(6) 1144 #define WIN_FEATURE_MULTI_AREA BIT(7) 1145 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 1146 #define WIN_FEATURE_DCI BIT(9) 1147 1148 #define V4L2_COLORSPACE_BT709F 0xfe 1149 #define V4L2_COLORSPACE_BT2020F 0xff 1150 1151 enum vop_csc_format { 1152 CSC_BT601L, 1153 CSC_BT709L, 1154 CSC_BT601F, 1155 CSC_BT2020L, 1156 CSC_BT709L_13BIT, 1157 CSC_BT709F_13BIT, 1158 CSC_BT2020L_13BIT, 1159 CSC_BT2020F_13BIT, 1160 }; 1161 1162 enum vop_csc_bit_depth { 1163 CSC_10BIT_DEPTH, 1164 CSC_13BIT_DEPTH, 1165 }; 1166 1167 enum vop2_pol { 1168 HSYNC_POSITIVE = 0, 1169 VSYNC_POSITIVE = 1, 1170 DEN_NEGATIVE = 2, 1171 DCLK_INVERT = 3 1172 }; 1173 1174 enum vop2_bcsh_out_mode { 1175 BCSH_OUT_MODE_BLACK, 1176 BCSH_OUT_MODE_BLUE, 1177 BCSH_OUT_MODE_COLOR_BAR, 1178 BCSH_OUT_MODE_NORMAL_VIDEO, 1179 }; 1180 1181 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 1182 { \ 1183 .offset = off, \ 1184 .mask = _mask, \ 1185 .shift = _shift, \ 1186 .write_mask = _write_mask, \ 1187 } 1188 1189 #define VOP_REG(off, _mask, _shift) \ 1190 _VOP_REG(off, _mask, _shift, false) 1191 enum dither_down_mode { 1192 RGB888_TO_RGB565 = 0x0, 1193 RGB888_TO_RGB666 = 0x1 1194 }; 1195 1196 enum dither_down_mode_sel { 1197 DITHER_DOWN_ALLEGRO = 0x0, 1198 DITHER_DOWN_FRC = 0x1 1199 }; 1200 1201 enum vop2_video_ports_id { 1202 VOP2_VP0, 1203 VOP2_VP1, 1204 VOP2_VP2, 1205 VOP2_VP3, 1206 VOP2_VP_MAX, 1207 }; 1208 1209 enum vop2_layer_type { 1210 CLUSTER_LAYER = 0, 1211 ESMART_LAYER = 1, 1212 SMART_LAYER = 2, 1213 }; 1214 1215 enum vop2_plane_type { 1216 VOP2_PLANE_TYPE_OVERLAY = 0, 1217 VOP2_PLANE_TYPE_PRIMARY = 1, 1218 VOP2_PLANE_TYPE_CURSOR = 2, 1219 }; 1220 1221 /* This define must same with kernel win phy id */ 1222 enum vop2_layer_phy_id { 1223 ROCKCHIP_VOP2_CLUSTER0 = 0, 1224 ROCKCHIP_VOP2_CLUSTER1, 1225 ROCKCHIP_VOP2_ESMART0, 1226 ROCKCHIP_VOP2_ESMART1, 1227 ROCKCHIP_VOP2_SMART0, 1228 ROCKCHIP_VOP2_SMART1, 1229 ROCKCHIP_VOP2_CLUSTER2, 1230 ROCKCHIP_VOP2_CLUSTER3, 1231 ROCKCHIP_VOP2_ESMART2, 1232 ROCKCHIP_VOP2_ESMART3, 1233 ROCKCHIP_VOP2_LAYER_MAX, 1234 ROCKCHIP_VOP2_PHY_ID_INVALID = (u8)-1, 1235 }; 1236 1237 enum vop2_scale_up_mode { 1238 VOP2_SCALE_UP_NRST_NBOR, 1239 VOP2_SCALE_UP_BIL, 1240 VOP2_SCALE_UP_BIC, 1241 VOP2_SCALE_UP_ZME, 1242 }; 1243 1244 enum vop2_scale_down_mode { 1245 VOP2_SCALE_DOWN_NRST_NBOR, 1246 VOP2_SCALE_DOWN_BIL, 1247 VOP2_SCALE_DOWN_AVG, 1248 VOP2_SCALE_DOWN_ZME, 1249 }; 1250 1251 enum scale_mode { 1252 SCALE_NONE = 0x0, 1253 SCALE_UP = 0x1, 1254 SCALE_DOWN = 0x2 1255 }; 1256 1257 enum vop_dsc_interface_mode { 1258 VOP_DSC_IF_DISABLE = 0, 1259 VOP_DSC_IF_HDMI = 1, 1260 VOP_DSC_IF_MIPI_DS_MODE = 2, 1261 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1262 }; 1263 1264 enum vop3_pre_scale_down_mode { 1265 VOP3_PRE_SCALE_UNSPPORT, 1266 VOP3_PRE_SCALE_DOWN_GT, 1267 VOP3_PRE_SCALE_DOWN_AVG, 1268 }; 1269 1270 /* 1271 * the delay number of a window in different mode. 1272 */ 1273 enum vop2_win_dly_mode { 1274 VOP2_DLY_MODE_DEFAULT, /* default mode */ 1275 VOP2_DLY_MODE_HISO_S, /* HDR in SDR out mode, as a SDR window */ 1276 VOP2_DLY_MODE_HIHO_H, /* HDR in HDR out mode, as a HDR window */ 1277 VOP2_DLY_MODE_DOVI_IN_CORE1, /* dovi video input, as dovi core1 */ 1278 VOP2_DLY_MODE_DOVI_IN_CORE2, /* dovi video input, as dovi core2 */ 1279 VOP2_DLY_MODE_NONDOVI_IN_CORE1, /* ndovi video input, as dovi core1 */ 1280 VOP2_DLY_MODE_NONDOVI_IN_CORE2, /* ndovi video input, as dovi core2 */ 1281 VOP2_DLY_MODE_MAX, 1282 }; 1283 1284 enum vop3_esmart_lb_mode { 1285 VOP3_ESMART_8K_MODE, 1286 VOP3_ESMART_4K_4K_MODE, 1287 VOP3_ESMART_4K_2K_2K_MODE, 1288 VOP3_ESMART_2K_2K_2K_2K_MODE, 1289 VOP3_ESMART_4K_4K_4K_MODE, 1290 VOP3_ESMART_4K_4K_2K_2K_MODE, 1291 }; 1292 1293 struct vop2_layer { 1294 u8 id; 1295 /** 1296 * @win_phys_id: window id of the layer selected. 1297 * Every layer must make sure to select different 1298 * windows of others. 1299 */ 1300 u8 win_phys_id; 1301 }; 1302 1303 struct vop2_power_domain_data { 1304 u16 id; 1305 u16 parent_id; 1306 /* 1307 * @module_id_mask: module id of which module this power domain is belongs to. 1308 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1309 */ 1310 u32 module_id_mask; 1311 }; 1312 1313 struct vop2_win_data { 1314 char *name; 1315 u8 phys_id; 1316 enum vop2_layer_type type; 1317 enum vop2_plane_type plane_type; 1318 u8 win_sel_port_offset; 1319 u8 layer_sel_win_id[VOP2_VP_MAX]; 1320 u8 axi_id; 1321 u8 axi_uv_id; 1322 u8 axi_yrgb_id; 1323 u8 splice_win_id; 1324 u8 hsu_filter_mode; 1325 u8 hsd_filter_mode; 1326 u8 vsu_filter_mode; 1327 u8 vsd_filter_mode; 1328 u8 hsd_pre_filter_mode; 1329 u8 vsd_pre_filter_mode; 1330 u8 scale_engine_num; 1331 u8 source_win_id; 1332 u8 possible_vp_mask; 1333 u8 dly[VOP2_DLY_MODE_MAX]; 1334 u16 pd_id; 1335 u32 reg_offset; 1336 u32 max_upscale_factor; 1337 u32 max_downscale_factor; 1338 u32 feature; 1339 u32 supported_rotations; 1340 bool splice_mode_right; 1341 }; 1342 1343 struct vop2_vp_data { 1344 u32 feature; 1345 u32 max_dclk; 1346 u8 pre_scan_max_dly; 1347 u8 layer_mix_dly; 1348 u8 hdrvivid_dly; 1349 u8 sdr2hdr_dly; 1350 u8 hdr_mix_dly; 1351 u8 win_dly; 1352 u8 splice_vp_id; 1353 u8 pixel_rate; 1354 struct vop_rect max_output; 1355 struct vop_urgency *urgency; 1356 }; 1357 1358 struct vop2_vp_plane_mask { 1359 u8 primary_plane_id; /* use this win to show logo */ 1360 u8 cursor_plane_id; 1361 u8 attached_layers_nr; /* number layers attach to this vp */ 1362 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1363 u32 plane_mask; 1364 }; 1365 1366 struct vop2_dsc_data { 1367 u8 id; 1368 u8 max_slice_num; 1369 u8 max_linebuf_depth; /* used to generate the bitstream */ 1370 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1371 u16 pd_id; 1372 const char *dsc_txp_clk_src_name; 1373 const char *dsc_txp_clk_name; 1374 const char *dsc_pxl_clk_name; 1375 const char *dsc_cds_clk_name; 1376 }; 1377 1378 struct dsc_error_info { 1379 u32 dsc_error_val; 1380 char dsc_error_info[50]; 1381 }; 1382 1383 struct vop2_dump_regs { 1384 u32 offset; 1385 const char *name; 1386 u32 state_base; 1387 u32 state_mask; 1388 u32 state_shift; 1389 bool enable_state; 1390 u32 size; 1391 }; 1392 1393 struct vop2_esmart_lb_map { 1394 u8 lb_mode; 1395 u8 lb_map_value; 1396 }; 1397 1398 /** 1399 * struct vop2_ops - helper operations for vop2 hardware 1400 * 1401 * These hooks are used by the common part of the vop2 driver to 1402 * implement the proper behaviour of different variants. 1403 */ 1404 struct vop2_ops { 1405 void (*setup_win_dly)(struct display_state *state, int crtc_id); 1406 void (*setup_overlay)(struct display_state *state); 1407 }; 1408 1409 struct vop2_data { 1410 u32 version; 1411 u32 esmart_lb_mode; 1412 struct vop2_vp_data *vp_data; 1413 struct vop2_win_data *win_data; 1414 struct vop2_vp_plane_mask *plane_mask; 1415 struct vop2_power_domain_data *pd; 1416 struct vop2_dsc_data *dsc; 1417 struct dsc_error_info *dsc_error_ecw; 1418 struct dsc_error_info *dsc_error_buffer_flow; 1419 struct vop2_dump_regs *dump_regs; 1420 const struct vop2_esmart_lb_map *esmart_lb_mode_map; 1421 const struct vop2_ops *ops; 1422 u8 nr_vps; 1423 u8 nr_layers; 1424 u8 nr_mixers; 1425 u8 nr_gammas; 1426 u8 nr_pd; 1427 u8 nr_dscs; 1428 u8 nr_dsc_ecw; 1429 u8 nr_dsc_buffer_flow; 1430 u8 esmart_lb_mode_num; 1431 u32 reg_len; 1432 u32 dump_regs_size; 1433 u32 plane_mask_base; 1434 }; 1435 1436 struct vop2 { 1437 u32 *regsbak; 1438 void *regs; 1439 void *grf; 1440 void *vop_grf; 1441 void *vo1_grf; 1442 void *sys_pmu; 1443 void *ioc_grf; 1444 u32 reg_len; 1445 u32 version; 1446 u32 esmart_lb_mode; 1447 bool global_init; 1448 bool merge_irq; 1449 const struct vop2_data *data; 1450 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1451 }; 1452 1453 static struct vop2 *rockchip_vop2; 1454 1455 /* vop2_layer_phy_id */ 1456 static const char *const vop2_layer_name_list[] = { 1457 "Cluster0", 1458 "Cluster1", 1459 "Esmart0", 1460 "Esmart1", 1461 "Smart0", 1462 "Smart1", 1463 "Cluster2", 1464 "Cluster3", 1465 "Esmart2", 1466 "Esmart3", 1467 }; 1468 1469 static inline const char *vop2_plane_phys_id_to_string(u8 phys_id) 1470 { 1471 if (phys_id == ROCKCHIP_VOP2_PHY_ID_INVALID) 1472 return "INVALID"; 1473 1474 if (phys_id >= ARRAY_SIZE(vop2_layer_name_list)) 1475 return NULL; 1476 1477 return vop2_layer_name_list[phys_id]; 1478 } 1479 1480 static inline bool is_vop3(struct vop2 *vop2) 1481 { 1482 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1483 return false; 1484 else 1485 return true; 1486 } 1487 1488 /* 1489 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1490 * avg_sd_factor: 1491 * bli_su_factor: 1492 * bic_su_factor: 1493 * = (src - 1) / (dst - 1) << 16; 1494 * 1495 * ygt2 enable: dst get one line from two line of the src 1496 * ygt4 enable: dst get one line from four line of the src. 1497 * 1498 */ 1499 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1500 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1501 1502 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1503 (fac * (dst - 1) >> 12 < (src - 1)) 1504 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1505 (fac * (dst - 1) >> 16 < (src - 1)) 1506 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1507 (fac * (dst - 1) >> 16 < (src - 1)) 1508 1509 static uint16_t vop2_scale_factor(enum scale_mode mode, 1510 int32_t filter_mode, 1511 uint32_t src, uint32_t dst) 1512 { 1513 uint32_t fac = 0; 1514 int i = 0; 1515 1516 if (mode == SCALE_NONE) 1517 return 0; 1518 1519 /* 1520 * A workaround to avoid zero div. 1521 */ 1522 if ((dst == 1) || (src == 1)) { 1523 dst = dst + 1; 1524 src = src + 1; 1525 } 1526 1527 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1528 fac = VOP2_BILI_SCL_DN(src, dst); 1529 for (i = 0; i < 100; i++) { 1530 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1531 break; 1532 fac -= 1; 1533 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1534 } 1535 } else { 1536 fac = VOP2_COMMON_SCL(src, dst); 1537 for (i = 0; i < 100; i++) { 1538 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1539 break; 1540 fac -= 1; 1541 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1542 } 1543 } 1544 1545 return fac; 1546 } 1547 1548 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1549 { 1550 if (is_hor) 1551 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1552 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1553 } 1554 1555 static uint16_t vop3_scale_factor(enum scale_mode mode, 1556 uint32_t src, uint32_t dst, bool is_hor) 1557 { 1558 uint32_t fac = 0; 1559 int i = 0; 1560 1561 if (mode == SCALE_NONE) 1562 return 0; 1563 1564 /* 1565 * A workaround to avoid zero div. 1566 */ 1567 if ((dst == 1) || (src == 1)) { 1568 dst = dst + 1; 1569 src = src + 1; 1570 } 1571 1572 if (mode == SCALE_DOWN) { 1573 fac = VOP2_BILI_SCL_DN(src, dst); 1574 for (i = 0; i < 100; i++) { 1575 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1576 break; 1577 fac -= 1; 1578 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1579 } 1580 } else { 1581 fac = VOP2_COMMON_SCL(src, dst); 1582 for (i = 0; i < 100; i++) { 1583 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1584 break; 1585 fac -= 1; 1586 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1587 } 1588 } 1589 1590 return fac; 1591 } 1592 1593 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1594 { 1595 if (src < dst) 1596 return SCALE_UP; 1597 else if (src > dst) 1598 return SCALE_DOWN; 1599 1600 return SCALE_NONE; 1601 } 1602 1603 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1604 { 1605 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1606 } 1607 1608 static inline bool vop2_win_can_attach_to_vp(struct vop2_win_data *win_data, u8 vp_id) 1609 { 1610 return win_data->possible_vp_mask & BIT(vp_id); 1611 } 1612 1613 static int vop2_vp_find_attachable_win(struct display_state *state, u8 vp_id) 1614 { 1615 struct crtc_state *cstate = &state->crtc_state; 1616 struct vop2 *vop2 = cstate->private; 1617 u32 plane_mask = cstate->crtc->vps[vp_id].plane_mask; 1618 int i = 0; 1619 1620 if (!plane_mask) 1621 return ROCKCHIP_VOP2_PHY_ID_INVALID; 1622 1623 for (i = 0; i < vop2->data->nr_layers; i++) { 1624 if (vop2_win_can_attach_to_vp(&vop2->data->win_data[i], vp_id)) 1625 break; 1626 } 1627 1628 return vop2->data->win_data[i].phys_id; 1629 } 1630 1631 static inline u16 scl_cal_scale(int src, int dst, int shift) 1632 { 1633 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1634 } 1635 1636 static inline u16 scl_cal_scale2(int src, int dst) 1637 { 1638 return ((src - 1) << 12) / (dst - 1); 1639 } 1640 1641 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1642 { 1643 writel(v, vop2->regs + offset); 1644 vop2->regsbak[offset >> 2] = v; 1645 } 1646 1647 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1648 { 1649 return readl(vop2->regs + offset); 1650 } 1651 1652 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1653 u32 mask, u32 shift, u32 v, 1654 bool write_mask) 1655 { 1656 if (!mask) 1657 return; 1658 1659 if (write_mask) { 1660 v = ((v & mask) << shift) | (mask << (shift + 16)); 1661 } else { 1662 u32 cached_val = vop2->regsbak[offset >> 2]; 1663 1664 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1665 vop2->regsbak[offset >> 2] = v; 1666 } 1667 1668 writel(v, vop2->regs + offset); 1669 } 1670 1671 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1672 u32 mask, u32 shift, u32 v) 1673 { 1674 u32 val = 0; 1675 1676 val = (v << shift) | (mask << (shift + 16)); 1677 writel(val, grf_base + offset); 1678 } 1679 1680 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1681 u32 mask, u32 shift) 1682 { 1683 return (readl(grf_base + offset) >> shift) & mask; 1684 } 1685 1686 static bool is_yuv_output(u32 bus_format) 1687 { 1688 switch (bus_format) { 1689 case MEDIA_BUS_FMT_YUV8_1X24: 1690 case MEDIA_BUS_FMT_YUV10_1X30: 1691 case MEDIA_BUS_FMT_YUYV10_1X20: 1692 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1693 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1694 case MEDIA_BUS_FMT_YUYV8_2X8: 1695 case MEDIA_BUS_FMT_YVYU8_2X8: 1696 case MEDIA_BUS_FMT_UYVY8_2X8: 1697 case MEDIA_BUS_FMT_VYUY8_2X8: 1698 case MEDIA_BUS_FMT_YUYV8_1X16: 1699 case MEDIA_BUS_FMT_YVYU8_1X16: 1700 case MEDIA_BUS_FMT_UYVY8_1X16: 1701 case MEDIA_BUS_FMT_VYUY8_1X16: 1702 return true; 1703 default: 1704 return false; 1705 } 1706 } 1707 1708 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding, 1709 enum drm_color_range color_range, 1710 int bit_depth) 1711 { 1712 bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0; 1713 enum vop_csc_format csc_mode = CSC_BT709L; 1714 1715 1716 switch (color_encoding) { 1717 case DRM_COLOR_YCBCR_BT601: 1718 if (full_range) 1719 csc_mode = CSC_BT601F; 1720 else 1721 csc_mode = CSC_BT601L; 1722 break; 1723 1724 case DRM_COLOR_YCBCR_BT709: 1725 if (full_range) { 1726 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F; 1727 if (bit_depth != CSC_13BIT_DEPTH) 1728 printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1729 } else { 1730 csc_mode = CSC_BT709L; 1731 } 1732 break; 1733 1734 case DRM_COLOR_YCBCR_BT2020: 1735 if (full_range) { 1736 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F; 1737 if (bit_depth != CSC_13BIT_DEPTH) 1738 printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1739 } else { 1740 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L; 1741 } 1742 break; 1743 1744 default: 1745 printf("Unsuport color_encoding:%d\n", color_encoding); 1746 } 1747 1748 return csc_mode; 1749 } 1750 1751 static bool is_uv_swap(struct display_state *state) 1752 { 1753 struct connector_state *conn_state = &state->conn_state; 1754 u32 bus_format = conn_state->bus_format; 1755 u32 output_mode = conn_state->output_mode; 1756 u32 output_type = conn_state->type; 1757 1758 /* 1759 * FIXME: 1760 * 1761 * There is no media type for YUV444 output, 1762 * so when out_mode is AAAA or P888, assume output is YUV444 on 1763 * yuv format. 1764 * 1765 * From H/W testing, YUV444 mode need a rb swap except eDP. 1766 */ 1767 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1768 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1769 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1770 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1771 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1772 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1773 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1774 output_mode == ROCKCHIP_OUT_MODE_P888) && 1775 !(output_type == DRM_MODE_CONNECTOR_eDP))) 1776 return true; 1777 else 1778 return false; 1779 } 1780 1781 static bool is_rb_swap(struct display_state *state) 1782 { 1783 struct connector_state *conn_state = &state->conn_state; 1784 u32 bus_format = conn_state->bus_format; 1785 1786 /* 1787 * The default component order of serial rgb3x8 formats 1788 * is BGR. So it is needed to enable RB swap. 1789 */ 1790 if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 || 1791 bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8) 1792 return true; 1793 else 1794 return false; 1795 } 1796 1797 static bool is_yc_swap(u32 bus_format) 1798 { 1799 switch (bus_format) { 1800 case MEDIA_BUS_FMT_YUYV8_1X16: 1801 case MEDIA_BUS_FMT_YVYU8_1X16: 1802 case MEDIA_BUS_FMT_YUYV8_2X8: 1803 case MEDIA_BUS_FMT_YVYU8_2X8: 1804 return true; 1805 default: 1806 return false; 1807 } 1808 } 1809 1810 static inline bool is_hot_plug_devices(int output_type) 1811 { 1812 switch (output_type) { 1813 case DRM_MODE_CONNECTOR_HDMIA: 1814 case DRM_MODE_CONNECTOR_HDMIB: 1815 case DRM_MODE_CONNECTOR_TV: 1816 case DRM_MODE_CONNECTOR_DisplayPort: 1817 case DRM_MODE_CONNECTOR_VGA: 1818 case DRM_MODE_CONNECTOR_Unknown: 1819 return true; 1820 default: 1821 return false; 1822 } 1823 } 1824 1825 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1826 { 1827 int i = 0; 1828 1829 for (i = 0; i < vop2->data->nr_layers; i++) { 1830 if (vop2->data->win_data[i].phys_id == phys_id) 1831 return &vop2->data->win_data[i]; 1832 } 1833 1834 return NULL; 1835 } 1836 1837 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1838 { 1839 int i = 0; 1840 1841 for (i = 0; i < vop2->data->nr_pd; i++) { 1842 if (vop2->data->pd[i].id == pd_id) 1843 return &vop2->data->pd[i]; 1844 } 1845 1846 return NULL; 1847 } 1848 1849 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1850 u32 *lut_regs, u32 *lut_val, int lut_len) 1851 { 1852 u32 vp_offset = crtc_id * 0x100; 1853 int i; 1854 1855 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1856 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1857 crtc_id, false); 1858 1859 for (i = 0; i < lut_len; i++) 1860 writel(lut_val[i], lut_regs + i); 1861 1862 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1863 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1864 } 1865 1866 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1867 u32 *lut_regs, u32 *lut_val, int lut_len) 1868 { 1869 u32 vp_offset = crtc_id * 0x100; 1870 int i; 1871 1872 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1873 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1874 crtc_id, false); 1875 1876 for (i = 0; i < lut_len; i++) 1877 writel(lut_val[i], lut_regs + i); 1878 1879 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1880 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1881 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1882 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1883 } 1884 1885 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1886 struct display_state *state) 1887 { 1888 struct connector_state *conn_state = &state->conn_state; 1889 struct crtc_state *cstate = &state->crtc_state; 1890 struct resource gamma_res; 1891 fdt_size_t lut_size; 1892 int i, lut_len, ret = 0; 1893 u32 *lut_regs; 1894 u32 r, g, b; 1895 struct base2_disp_info *disp_info = conn_state->disp_info; 1896 static int gamma_lut_en_num = 1; 1897 1898 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1899 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1900 return 0; 1901 } 1902 1903 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1904 if (ret) 1905 printf("failed to get gamma lut res\n"); 1906 lut_regs = (u32 *)gamma_res.start; 1907 lut_size = gamma_res.end - gamma_res.start + 1; 1908 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1909 printf("failed to get gamma lut register\n"); 1910 return 0; 1911 } 1912 lut_len = lut_size / 4; 1913 if (lut_len != 256 && lut_len != 1024) { 1914 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1915 return 0; 1916 } 1917 1918 if (!cstate->lut_val) { 1919 if (!disp_info) 1920 return 0; 1921 1922 if (!disp_info->gamma_lut_data.size) 1923 return 0; 1924 1925 cstate->lut_val = (u32 *)calloc(1, lut_size); 1926 for (i = 0; i < lut_len; i++) { 1927 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1928 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1929 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1930 1931 cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1932 } 1933 } 1934 1935 if (vop2->version == VOP_VERSION_RK3568) { 1936 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1937 cstate->lut_val, lut_len); 1938 gamma_lut_en_num++; 1939 } else { 1940 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1941 cstate->lut_val, lut_len); 1942 if (cstate->splice_mode) { 1943 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, 1944 cstate->lut_val, lut_len); 1945 gamma_lut_en_num++; 1946 } 1947 gamma_lut_en_num++; 1948 } 1949 1950 free(cstate->lut_val); 1951 1952 return 0; 1953 } 1954 1955 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1956 struct display_state *state) 1957 { 1958 struct connector_state *conn_state = &state->conn_state; 1959 struct crtc_state *cstate = &state->crtc_state; 1960 int i, cubic_lut_len; 1961 u32 vp_offset = cstate->crtc_id * 0x100; 1962 struct base2_disp_info *disp_info = conn_state->disp_info; 1963 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1964 u32 *cubic_lut_addr; 1965 1966 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1967 return 0; 1968 1969 if (!disp_info->cubic_lut_data.size) 1970 return 0; 1971 1972 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1973 cubic_lut_len = disp_info->cubic_lut_data.size; 1974 1975 for (i = 0; i < cubic_lut_len / 2; i++) { 1976 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1977 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1978 ((lut->lblue[2 * i] & 0xff) << 24); 1979 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1980 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1981 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1982 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1983 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1984 *cubic_lut_addr++ = 0; 1985 } 1986 1987 if (cubic_lut_len % 2) { 1988 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1989 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1990 ((lut->lblue[2 * i] & 0xff) << 24); 1991 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1992 *cubic_lut_addr++ = 0; 1993 *cubic_lut_addr = 0; 1994 } 1995 1996 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1997 get_cubic_lut_buffer(cstate->crtc_id)); 1998 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1999 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 2000 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 2001 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 2002 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 2003 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 2004 2005 return 0; 2006 } 2007 2008 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 2009 struct bcsh_state *bcsh_state, int crtc_id) 2010 { 2011 struct crtc_state *cstate = &state->crtc_state; 2012 u32 vp_offset = crtc_id * 0x100; 2013 2014 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 2015 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 2016 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 2017 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 2018 2019 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 2020 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 2021 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 2022 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 2023 2024 if (!cstate->bcsh_en) { 2025 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 2026 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 2027 return; 2028 } 2029 2030 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2031 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 2032 bcsh_state->brightness, false); 2033 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2034 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 2035 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2036 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 2037 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 2038 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2039 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 2040 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2041 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 2042 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2043 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 2044 BCSH_OUT_MODE_NORMAL_VIDEO, false); 2045 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 2046 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 2047 } 2048 2049 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 2050 { 2051 struct connector_state *conn_state = &state->conn_state; 2052 struct base_bcsh_info *bcsh_info; 2053 struct crtc_state *cstate = &state->crtc_state; 2054 struct bcsh_state bcsh_state; 2055 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 2056 2057 if (!conn_state->disp_info) 2058 return; 2059 bcsh_info = &conn_state->disp_info->bcsh_info; 2060 if (!bcsh_info) 2061 return; 2062 2063 if (bcsh_info->brightness != 50 || 2064 bcsh_info->contrast != 50 || 2065 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 2066 cstate->bcsh_en = true; 2067 2068 if (cstate->bcsh_en) { 2069 if (!cstate->yuv_overlay) 2070 cstate->post_r2y_en = 1; 2071 if (!is_yuv_output(conn_state->bus_format)) 2072 cstate->post_y2r_en = 1; 2073 } else { 2074 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2075 cstate->post_r2y_en = 1; 2076 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2077 cstate->post_y2r_en = 1; 2078 } 2079 2080 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2081 conn_state->color_range, 2082 CSC_10BIT_DEPTH); 2083 2084 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 2085 brightness = interpolate(0, -128, 100, 127, 2086 bcsh_info->brightness); 2087 else 2088 brightness = interpolate(0, -32, 100, 31, 2089 bcsh_info->brightness); 2090 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 2091 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 2092 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 2093 2094 2095 /* 2096 * a:[-30~0): 2097 * sin_hue = 0x100 - sin(a)*256; 2098 * cos_hue = cos(a)*256; 2099 * a:[0~30] 2100 * sin_hue = sin(a)*256; 2101 * cos_hue = cos(a)*256; 2102 */ 2103 sin_hue = fixp_sin32(hue) >> 23; 2104 cos_hue = fixp_cos32(hue) >> 23; 2105 2106 bcsh_state.brightness = brightness; 2107 bcsh_state.contrast = contrast; 2108 bcsh_state.saturation = saturation; 2109 bcsh_state.sin_hue = sin_hue; 2110 bcsh_state.cos_hue = cos_hue; 2111 2112 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 2113 if (cstate->splice_mode) 2114 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 2115 } 2116 2117 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 2118 { 2119 struct connector_state *conn_state = &state->conn_state; 2120 struct drm_display_mode *mode = &conn_state->mode; 2121 struct crtc_state *cstate = &state->crtc_state; 2122 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 2123 u16 hdisplay = mode->crtc_hdisplay; 2124 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2125 2126 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 2127 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 2128 bg_dly -= bg_ovl_dly; 2129 2130 /* 2131 * splice mode: hdisplay must roundup as 4 pixel, 2132 * no splice mode: hdisplay must roundup as 2 pixel. 2133 */ 2134 if (cstate->splice_mode) 2135 pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1; 2136 else 2137 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2138 2139 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 2140 hsync_len = 8; 2141 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 2142 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 2143 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2144 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2145 } 2146 2147 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 2148 { 2149 struct connector_state *conn_state = &state->conn_state; 2150 struct drm_display_mode *mode = &conn_state->mode; 2151 u32 bg_dly, pre_scan_dly; 2152 u16 hdisplay = mode->crtc_hdisplay; 2153 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2154 2155 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 2156 vop2->data->vp_data[crtc_id].layer_mix_dly + 2157 vop2->data->vp_data[crtc_id].hdr_mix_dly; 2158 /* hdisplay must roundup as 2 pixel */ 2159 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2160 /** 2161 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will 2162 * lead to first line data be zero. 2163 */ 2164 pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len); 2165 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 2166 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2167 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2168 } 2169 2170 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 2171 { 2172 struct connector_state *conn_state = &state->conn_state; 2173 struct drm_display_mode *mode = &conn_state->mode; 2174 struct crtc_state *cstate = &state->crtc_state; 2175 const struct vop2_data *vop2_data = vop2->data; 2176 const struct vop2_ops *vop2_ops = vop2_data->ops; 2177 u32 vp_offset = (cstate->crtc_id * 0x100); 2178 u16 vtotal = mode->crtc_vtotal; 2179 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2180 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2181 u16 hdisplay = mode->crtc_hdisplay; 2182 u16 vdisplay = mode->crtc_vdisplay; 2183 u16 hsize = 2184 hdisplay * (conn_state->overscan.left_margin + 2185 conn_state->overscan.right_margin) / 200; 2186 u16 vsize = 2187 vdisplay * (conn_state->overscan.top_margin + 2188 conn_state->overscan.bottom_margin) / 200; 2189 u16 hact_end, vact_end; 2190 u32 val; 2191 2192 hsize = round_down(hsize, 2); 2193 vsize = round_down(vsize, 2); 2194 2195 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 2196 hact_end = hact_st + hsize; 2197 val = hact_st << 16; 2198 val |= hact_end; 2199 2200 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 2201 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 2202 vact_end = vact_st + vsize; 2203 val = vact_st << 16; 2204 val |= vact_end; 2205 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 2206 val = scl_cal_scale2(vdisplay, vsize) << 16; 2207 val |= scl_cal_scale2(hdisplay, hsize); 2208 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 2209 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 2210 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 2211 vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 2212 RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT, 2213 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 2214 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false); 2215 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2216 u16 vact_st_f1 = vtotal + vact_st + 1; 2217 u16 vact_end_f1 = vact_st_f1 + vsize; 2218 2219 val = vact_st_f1 << 16 | vact_end_f1; 2220 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 2221 } 2222 2223 if (is_vop3(vop2)) { 2224 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 2225 } else { 2226 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 2227 vop2_ops->setup_win_dly(state, cstate->crtc_id); 2228 if (cstate->splice_mode) { 2229 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 2230 vop2_ops->setup_win_dly(state, cstate->splice_crtc_id); 2231 } 2232 } 2233 } 2234 2235 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 2236 { 2237 struct connector_state *conn_state = &state->conn_state; 2238 struct crtc_state *cstate = &state->crtc_state; 2239 struct acm_data *acm = &conn_state->disp_info->acm_data; 2240 struct drm_display_mode *mode = &conn_state->mode; 2241 u32 vp_offset = (cstate->crtc_id * 0x100); 2242 s16 *lut_y; 2243 s16 *lut_h; 2244 s16 *lut_s; 2245 u32 value; 2246 int i; 2247 2248 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2249 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2250 if (!acm->acm_enable) { 2251 writel(0, vop2->regs + RK3528_ACM_CTRL); 2252 return; 2253 } 2254 2255 printf("post acm enable\n"); 2256 2257 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 2258 2259 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 2260 ((mode->vdisplay & 0xfff) << 20); 2261 writel(value, vop2->regs + RK3528_ACM_CTRL); 2262 2263 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 2264 ((acm->s_gain << 20) & 0x3ff00000); 2265 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 2266 2267 lut_y = &acm->gain_lut_hy[0]; 2268 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 2269 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 2270 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 2271 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2272 ((lut_s[i] << 16) & 0xff0000); 2273 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 2274 } 2275 2276 lut_y = &acm->gain_lut_hs[0]; 2277 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 2278 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 2279 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2280 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2281 ((lut_s[i] << 16) & 0xff0000); 2282 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2283 } 2284 2285 lut_y = &acm->delta_lut_h[0]; 2286 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2287 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2288 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2289 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2290 ((lut_s[i] << 20) & 0x3ff00000); 2291 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2292 } 2293 2294 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2295 } 2296 2297 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2298 { 2299 struct connector_state *conn_state = &state->conn_state; 2300 struct crtc_state *cstate = &state->crtc_state; 2301 struct acm_data *acm = &conn_state->disp_info->acm_data; 2302 struct csc_info *csc = &conn_state->disp_info->csc_info; 2303 struct post_csc_coef csc_coef; 2304 bool is_input_yuv = false; 2305 bool is_output_yuv = false; 2306 bool post_r2y_en = false; 2307 bool post_csc_en = false; 2308 u32 vp_offset = (cstate->crtc_id * 0x100); 2309 u32 value; 2310 int range_type; 2311 2312 printf("post csc enable\n"); 2313 2314 if (acm->acm_enable) { 2315 if (!cstate->yuv_overlay) 2316 post_r2y_en = true; 2317 2318 /* do y2r in csc module */ 2319 if (!is_yuv_output(conn_state->bus_format)) 2320 post_csc_en = true; 2321 } else { 2322 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2323 post_r2y_en = true; 2324 2325 /* do y2r in csc module */ 2326 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2327 post_csc_en = true; 2328 } 2329 2330 if (csc->csc_enable) 2331 post_csc_en = true; 2332 2333 if (cstate->yuv_overlay || post_r2y_en) 2334 is_input_yuv = true; 2335 2336 if (is_yuv_output(conn_state->bus_format)) 2337 is_output_yuv = true; 2338 2339 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2340 conn_state->color_range, 2341 CSC_13BIT_DEPTH); 2342 2343 if (post_csc_en) { 2344 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2345 is_output_yuv); 2346 2347 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2348 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2349 csc_coef.csc_coef00, false); 2350 value = csc_coef.csc_coef01 & 0xffff; 2351 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2352 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2353 value = csc_coef.csc_coef10 & 0xffff; 2354 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2355 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2356 value = csc_coef.csc_coef12 & 0xffff; 2357 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2358 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2359 value = csc_coef.csc_coef21 & 0xffff; 2360 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2361 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2362 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2363 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2364 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2365 2366 range_type = csc_coef.range_type ? 0 : 1; 2367 range_type <<= is_input_yuv ? 0 : 1; 2368 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2369 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2370 } 2371 2372 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2373 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2374 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2375 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2376 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2377 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2378 } 2379 2380 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2381 { 2382 struct connector_state *conn_state = &state->conn_state; 2383 struct base2_disp_info *disp_info = conn_state->disp_info; 2384 const char *enable_flag; 2385 if (!disp_info) { 2386 printf("disp_info is empty\n"); 2387 return; 2388 } 2389 2390 enable_flag = (const char *)&disp_info->cacm_header; 2391 if (strncasecmp(enable_flag, "CACM", 4)) { 2392 printf("acm and csc is not support\n"); 2393 return; 2394 } 2395 2396 vop3_post_acm_config(state, vop2); 2397 vop3_post_csc_config(state, vop2); 2398 } 2399 2400 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2, 2401 struct vop2_power_domain_data *pd_data) 2402 { 2403 int val = 0; 2404 bool is_bisr_en, is_otp_bisr_en; 2405 2406 if (pd_data->id == VOP2_PD_CLUSTER) { 2407 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2408 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2409 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2410 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2411 if (is_bisr_en && is_otp_bisr_en) 2412 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2413 val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1), 2414 50 * 1000); 2415 else 2416 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2417 val, !((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1), 2418 50 * 1000); 2419 } else { 2420 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2421 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2422 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2423 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2424 if (is_bisr_en && is_otp_bisr_en) 2425 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2426 val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1), 2427 50 * 1000); 2428 else 2429 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2430 val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1), 2431 50 * 1000); 2432 } 2433 } 2434 2435 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2436 { 2437 int ret = 0; 2438 2439 if (pd_data->id == VOP2_PD_CLUSTER) 2440 vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK, 2441 RK3576_CLUSTER_PD_EN_SHIFT, 0, true); 2442 else 2443 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK, 2444 RK3576_ESMART_PD_EN_SHIFT, 0, true); 2445 ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data); 2446 if (ret) { 2447 printf("wait vop2 power domain timeout\n"); 2448 return ret; 2449 } 2450 2451 return 0; 2452 } 2453 2454 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2, 2455 struct vop2_power_domain_data *pd_data) 2456 { 2457 int val = 0; 2458 int shift = 0; 2459 int shift_factor = 0; 2460 bool is_bisr_en = false; 2461 2462 /* 2463 * The order of pd status bits in BISR_STS register 2464 * is different from that in VOP SYS_STS register. 2465 */ 2466 if (pd_data->id == VOP2_PD_DSC_8K || 2467 pd_data->id == VOP2_PD_DSC_4K || 2468 pd_data->id == VOP2_PD_ESMART) 2469 shift_factor = 1; 2470 2471 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2472 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2473 if (is_bisr_en) { 2474 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2475 2476 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2477 ((val >> shift) & 0x1), 50 * 1000); 2478 } else { 2479 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2480 2481 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2482 !((val >> shift) & 0x1), 50 * 1000); 2483 } 2484 } 2485 2486 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2487 { 2488 int ret = 0; 2489 2490 vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK, 2491 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false); 2492 ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data); 2493 if (ret) { 2494 printf("wait vop2 power domain timeout\n"); 2495 return ret; 2496 } 2497 2498 return 0; 2499 } 2500 2501 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2502 { 2503 struct vop2_power_domain_data *pd_data; 2504 int ret = 0; 2505 2506 if (!pd_id) 2507 return 0; 2508 2509 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2510 if (!pd_data) { 2511 printf("can't find pd_data by id\n"); 2512 return -EINVAL; 2513 } 2514 2515 if (pd_data->parent_id) { 2516 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2517 if (ret) { 2518 printf("can't open parent power domain\n"); 2519 return -EINVAL; 2520 } 2521 } 2522 2523 /* 2524 * Read VOP internal power domain on/off status. 2525 * We should query BISR_STS register in PMU for 2526 * power up/down status when memory repair is enabled. 2527 * Return value: 1 for power on, 0 for power off; 2528 */ 2529 if (vop2->version == VOP_VERSION_RK3576) 2530 ret = rk3576_vop2_power_domain_on(vop2, pd_data); 2531 else 2532 ret = rk3588_vop2_power_domain_on(vop2, pd_data); 2533 2534 return ret; 2535 } 2536 2537 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2538 { 2539 u32 *base = vop2->regs; 2540 int i = 0; 2541 2542 /* 2543 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2544 */ 2545 for (i = 0; i < (vop2->reg_len >> 2); i++) 2546 vop2->regsbak[i] = base[i]; 2547 } 2548 2549 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2550 { 2551 if (!is_vop3(vop2)) 2552 return false; 2553 2554 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2555 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2556 return true; 2557 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2558 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2559 return true; 2560 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2561 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2562 return true; 2563 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE && 2564 win->phys_id == ROCKCHIP_VOP2_ESMART3) 2565 return true; 2566 else 2567 return false; 2568 } 2569 2570 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2571 { 2572 struct vop2_win_data *win_data; 2573 int i; 2574 u8 scale_engine_num = 0; 2575 2576 /* store plane mask for vop2_fixup_dts */ 2577 for (i = 0; i < vop2->data->nr_layers; i++) { 2578 win_data = &vop2->data->win_data[i]; 2579 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2580 continue; 2581 2582 win_data->scale_engine_num = scale_engine_num++; 2583 } 2584 } 2585 2586 static int vop3_get_esmart_lb_mode(struct vop2 *vop2) 2587 { 2588 const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map; 2589 int i; 2590 2591 if (!esmart_lb_mode_map) 2592 return vop2->esmart_lb_mode; 2593 2594 for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) { 2595 if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode) 2596 return esmart_lb_mode_map->lb_map_value; 2597 esmart_lb_mode_map++; 2598 } 2599 2600 if (i == vop2->data->esmart_lb_mode_num) 2601 printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode); 2602 2603 return vop2->data->esmart_lb_mode_map[0].lb_map_value; 2604 } 2605 2606 static inline void vop2_plane_mask_to_possible_vp_mask(struct display_state *state) 2607 { 2608 struct crtc_state *cstate = &state->crtc_state; 2609 struct vop2 *vop2 = cstate->private; 2610 const struct vop2_data *vop2_data = vop2->data; 2611 struct vop2_win_data *win_data; 2612 u32 plane_mask; 2613 u32 nr_planes; 2614 u32 phys_id; 2615 int i, j; 2616 2617 for (i = 0; i < vop2_data->nr_layers; i++) { 2618 win_data = &vop2_data->win_data[i]; 2619 win_data->possible_vp_mask = 0; 2620 } 2621 2622 for (i = 0; i < vop2_data->nr_vps; i++) { 2623 plane_mask = cstate->crtc->vps[i].plane_mask; 2624 nr_planes = hweight32(plane_mask); 2625 2626 for (j = 0; j < nr_planes; j++) { 2627 phys_id = ffs(plane_mask) - 1; 2628 win_data = vop2_find_win_by_phys_id(vop2, phys_id); 2629 win_data->possible_vp_mask |= BIT(i); 2630 plane_mask &= ~BIT(phys_id); 2631 } 2632 } 2633 } 2634 2635 /* 2636 * The function checks whether the 'rockchip,plane-mask' property assigned 2637 * in DTS is valid. 2638 */ 2639 static bool vop2_plane_mask_check(struct display_state *state) 2640 { 2641 struct crtc_state *cstate = &state->crtc_state; 2642 struct vop2 *vop2 = cstate->private; 2643 struct vop2_win_data *win_data; 2644 u32 assigned_plane_mask = 0, plane_mask = 0; 2645 u32 phys_id; 2646 u32 nr_planes; 2647 u8 primary_plane_id, cursor_plane_id; 2648 int i, j; 2649 2650 /* 2651 * If plane mask is assigned in DTS, then every plane need to be assigned to 2652 * one of all the VPs, and no single plane can be assigned to more than one 2653 * VP. 2654 */ 2655 for (i = 0; i < vop2->data->nr_vps; i++) { 2656 plane_mask = cstate->crtc->vps[i].plane_mask; 2657 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2658 cursor_plane_id = cstate->crtc->vps[i].cursor_plane_id; 2659 nr_planes = hweight32(plane_mask); 2660 2661 /* 2662 * If the plane mask and primary plane both are assigned in DTS, the 2663 * primary plane should be included in the plane mask of VPx. 2664 */ 2665 if (plane_mask && primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID && 2666 !(BIT(primary_plane_id) & plane_mask)) { 2667 printf("Invalid primary plane %s[0x%lx] for VP%d[plane mask: 0x%08x]\n", 2668 vop2_plane_phys_id_to_string(primary_plane_id), 2669 BIT(primary_plane_id), i, plane_mask); 2670 return false; 2671 } 2672 2673 if (cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID && 2674 cursor_plane_id == primary_plane_id) { 2675 printf("Assigned cursor plane of VP%d [%s] has been assigned as its pirmary plane\n", 2676 i, vop2_plane_phys_id_to_string(cursor_plane_id)); 2677 return false; 2678 } 2679 2680 /* 2681 * If the plane mask and cursor plane both are assigned in DTS, the 2682 * cursor plane should be included in the plane mask of VPx. 2683 */ 2684 if (plane_mask && cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID && 2685 !(BIT(cursor_plane_id) & plane_mask)) { 2686 printf("Invalid cursor plane %s[0x%lx] for VP%d[plane mask: 0x%08x]\n", 2687 vop2_plane_phys_id_to_string(cursor_plane_id), 2688 BIT(cursor_plane_id), i, plane_mask); 2689 return false; 2690 } 2691 2692 /* 2693 * Every plane assigned to the specific VP should follow the constraints 2694 * of default &vop2_win_data.possible_vp_mask. 2695 */ 2696 for (j = 0; j < nr_planes; j++) { 2697 phys_id = ffs(plane_mask) - 1; 2698 win_data = vop2_find_win_by_phys_id(vop2, phys_id); 2699 if (!win_data) { 2700 printf("Invalid plane id %d in VP%d assigned plane mask\n", 2701 phys_id, i); 2702 return false; 2703 } 2704 2705 if (!(vop2_win_can_attach_to_vp(win_data, i))) { 2706 printf("%s can not attach to VP%d\n", 2707 vop2_plane_phys_id_to_string(phys_id), i); 2708 return false; 2709 } 2710 2711 plane_mask &= ~BIT(phys_id); 2712 } 2713 2714 if (assigned_plane_mask & cstate->crtc->vps[i].plane_mask) { 2715 printf("the same window can't be assigned to two vp\n"); 2716 return false; 2717 } 2718 assigned_plane_mask |= cstate->crtc->vps[i].plane_mask; 2719 } 2720 2721 if (assigned_plane_mask != vop2->data->plane_mask_base) { 2722 printf("all windows should be assigned, full plane mask: [0x%08x], current plane mask: [0x%08x]\n", 2723 vop2->data->plane_mask_base, assigned_plane_mask); 2724 return false; 2725 } 2726 2727 /* 2728 * If plane_mask assigned in DTS is valid, then convert it to &vop2_win_data.possible_vp_mask 2729 * and replace the default one with it. 2730 */ 2731 vop2_plane_mask_to_possible_vp_mask(state); 2732 2733 return true; 2734 } 2735 2736 static void rockchip_cursor_plane_assign(struct display_state *state, u8 vp_id) 2737 { 2738 struct crtc_state *cstate = &state->crtc_state; 2739 struct vop2 *vop2 = cstate->private; 2740 struct vop2_win_data *win_data; 2741 int i, j; 2742 2743 if (cstate->crtc->vps[vp_id].cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 2744 win_data = vop2_find_win_by_phys_id(vop2, cstate->crtc->vps[vp_id].cursor_plane_id); 2745 if (win_data) { 2746 if (vop2_win_can_attach_to_vp(win_data, vp_id)) 2747 vop2->vp_plane_mask[vp_id].cursor_plane_id = 2748 cstate->crtc->vps[vp_id].cursor_plane_id; 2749 return; 2750 } 2751 } 2752 2753 for (i = 0; i < vop2->data->nr_layers; i++) { 2754 win_data = &vop2->data->win_data[i]; 2755 2756 if (win_data->plane_type != VOP2_PLANE_TYPE_CURSOR) 2757 continue; 2758 2759 if (!vop2_win_can_attach_to_vp(win_data, vp_id)) 2760 continue; 2761 2762 for (j = 0; j < vop2->data->nr_vps; j++) { 2763 if (win_data->phys_id == vop2->vp_plane_mask[j].cursor_plane_id) 2764 break; 2765 } 2766 2767 /* The win has been used as the cursor plane for other VPs */ 2768 if (j < vop2->data->nr_vps) 2769 continue; 2770 2771 vop2->vp_plane_mask[vp_id].cursor_plane_id = win_data->phys_id; 2772 return; 2773 } 2774 2775 vop2->vp_plane_mask[vp_id].cursor_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID; 2776 } 2777 2778 static void vop2_plane_mask_assign(struct display_state *state) 2779 { 2780 struct crtc_state *cstate = &state->crtc_state; 2781 struct vop2 *vop2 = cstate->private; 2782 struct vop2_vp_plane_mask *plane_mask; 2783 struct vop2_win_data *win_data; 2784 u32 nr_planes = 0; 2785 int active_vp_num = 0; 2786 int main_vp_index = -1; 2787 int layer_phy_id = 0; 2788 int i, j, k; 2789 2790 printf("Assign default plane mask\n"); 2791 2792 /* 2793 * For vop3, &vop2_vp_plane_mask.plane_mask will not be fixup in 2794 * &rockchip_crtc_funcs.fixup_dts(), because planes can be switched 2795 * between different CRTCs flexibly and the userspace do not need 2796 * the plane_mask to restrict the binding between the crtc and plane. 2797 * We just find a expected plane for logo display. 2798 */ 2799 if (is_vop3(vop2)) { 2800 for (i = 0; i < vop2->data->nr_vps; i++) { 2801 /* 2802 * mark the primary plane id of the VP that is 2803 * not enabled to invalid. 2804 */ 2805 vop2->vp_plane_mask[i].primary_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID; 2806 if (!cstate->crtc->vps[i].enable) 2807 continue; 2808 2809 rockchip_cursor_plane_assign(state, i); 2810 for (j = 0; j < vop2->data->nr_layers; j++) { 2811 win_data = &vop2->data->win_data[j]; 2812 2813 if (win_data->plane_type != VOP2_PLANE_TYPE_PRIMARY) 2814 continue; 2815 2816 if (!vop2_win_can_attach_to_vp(win_data, i)) 2817 continue; 2818 2819 for (k = 0; k < vop2->data->nr_vps; k++) { 2820 if (win_data->phys_id == vop2->vp_plane_mask[k].primary_plane_id) 2821 break; 2822 } 2823 2824 /* The win has been used as the primary plane for other VPs */ 2825 if (k < vop2->data->nr_vps) 2826 continue; 2827 2828 vop2->vp_plane_mask[i].attached_layers_nr = 1; 2829 vop2->vp_plane_mask[i].primary_plane_id = win_data->phys_id; 2830 vop2->vp_plane_mask[i].attached_layers[0] = win_data->phys_id; 2831 vop2->vp_plane_mask[i].plane_mask |= BIT(win_data->phys_id); 2832 active_vp_num++; 2833 break; 2834 } 2835 2836 if (vop2->vp_plane_mask[i].primary_plane_id == ROCKCHIP_VOP2_PHY_ID_INVALID) 2837 printf("ERROR: No primary plane find for video_port%d\n", i); 2838 } 2839 printf("VOP have %d active VP\n", active_vp_num); 2840 } else { 2841 for (i = 0; i < vop2->data->nr_vps; i++) { 2842 /* 2843 * mark the primary plane id of the VP that is 2844 * not enabled to invalid. 2845 */ 2846 vop2->vp_plane_mask[i].primary_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID; 2847 if (cstate->crtc->vps[i].enable) { 2848 rockchip_cursor_plane_assign(state, i); 2849 active_vp_num++; 2850 } 2851 } 2852 printf("VOP have %d active VP\n", active_vp_num); 2853 2854 if (soc_is_rk3566() && active_vp_num > 2) 2855 printf("ERROR: rk3566 only support 2 display output!!\n"); 2856 plane_mask = vop2->data->plane_mask; 2857 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2858 2859 /* 2860 * For RK3566, the main planes should be enabled before the mirror planes. 2861 * The devices that support hot plug may be disconnected initially, so we 2862 * assign the main planes to the first device that does not support hot 2863 * plug, in order to ensure that the mirror planes are not enabled first. 2864 */ 2865 if (soc_is_rk3566()) { 2866 for (i = 0; i < vop2->data->nr_vps; i++) { 2867 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2868 /* the first store main display plane mask */ 2869 vop2->vp_plane_mask[i] = plane_mask[0]; 2870 main_vp_index = i; 2871 break; 2872 } 2873 } 2874 2875 /* if no find unplug devices, use vp0 as main display */ 2876 if (main_vp_index < 0) { 2877 main_vp_index = 0; 2878 vop2->vp_plane_mask[0] = plane_mask[0]; 2879 } 2880 2881 /* plane_mask[0] store main display, so we from plane_mask[1] */ 2882 j = 1; 2883 } else { 2884 /* 2885 * For the platforms except RK3566, we assign the plane mask of 2886 * VPx according to the &vop2_data.plane_mask[active_vp_num][x]. 2887 */ 2888 j = 0; 2889 } 2890 2891 /* init other display except main display */ 2892 for (i = 0; i < vop2->data->nr_vps; i++) { 2893 /* main display or no connect devices */ 2894 if (i == main_vp_index || !cstate->crtc->vps[i].enable) 2895 continue; 2896 vop2->vp_plane_mask[i] = plane_mask[j++]; 2897 /* 2898 * For rk3588, the main window should attach to the VP0 while 2899 * the splice window should attach to the VP1 when the display 2900 * mode is over 4k. 2901 * If only one VP is enabled and the plane mask is not assigned 2902 * in DTS, all main windows will be assigned to the enabled VPx, 2903 * and all splice windows will be assigned to the VPx+1, in order 2904 * to ensure that the splice mode work well. 2905 */ 2906 if (vop2->version == VOP_VERSION_RK3588 && active_vp_num == 1) 2907 vop2->vp_plane_mask[(i + 1) % vop2->data->nr_vps] = plane_mask[j++]; 2908 } 2909 2910 /* store plane mask for vop2_fixup_dts */ 2911 for (i = 0; i < vop2->data->nr_vps; i++) { 2912 nr_planes = vop2->vp_plane_mask[i].attached_layers_nr; 2913 for (j = 0; j < nr_planes; j++) { 2914 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2915 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2916 } 2917 } 2918 } 2919 } 2920 2921 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2922 { 2923 struct crtc_state *cstate = &state->crtc_state; 2924 const struct vop2_data *vop2_data = vop2->data; 2925 const struct vop2_ops *vop2_ops = vop2_data->ops; 2926 u32 nr_planes = 0; 2927 u32 plane_mask; 2928 u8 primary_plane_id; 2929 const u8 *tmp; 2930 int i, j; 2931 2932 if (vop2->global_init) 2933 return; 2934 2935 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2936 if (soc_is_rk3566()) 2937 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2938 OTP_WIN_EN_SHIFT, 1, false); 2939 2940 /* The plane mask is assigned in DTS */ 2941 if (cstate->crtc->assign_plane) { 2942 /* check whether plane mask and primary plane are valid */ 2943 if (vop2_plane_mask_check(state)) { 2944 for (i = 0; i < vop2->data->nr_vps; i++) { 2945 plane_mask = cstate->crtc->vps[i].plane_mask; 2946 nr_planes = hweight32(plane_mask); /* use bitmap to store plane mask */ 2947 vop2->vp_plane_mask[i].attached_layers_nr = nr_planes; 2948 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2949 /* 2950 * If the primary plane of specific VP is not assigned 2951 * in DTS, find a proper primary plane according to the 2952 * &vop2_win_data.possible_vp_mask. 2953 */ 2954 if (primary_plane_id == ROCKCHIP_VOP2_PHY_ID_INVALID) 2955 primary_plane_id = vop2_vp_find_attachable_win(state, i); 2956 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2957 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2958 2959 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id] */ 2960 for (j = 0; j < nr_planes; j++) { 2961 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2962 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2963 } 2964 } 2965 } else { 2966 vop2_plane_mask_assign(state); 2967 } 2968 } else { 2969 /* 2970 * If no plane mask assignment, plane mask and primary plane will be 2971 * assigned automatically. 2972 */ 2973 vop2_plane_mask_assign(state); 2974 } 2975 2976 if (vop2->version == VOP_VERSION_RK3588) 2977 rk3588_vop2_regsbak(vop2); 2978 else 2979 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2980 2981 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2982 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2983 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2984 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2985 2986 for (i = 0; i < vop2->data->nr_vps; i++) { 2987 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2988 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2989 printf("%s ", 2990 vop2_plane_phys_id_to_string(vop2->vp_plane_mask[i].attached_layers[j])); 2991 printf("], primary plane: %s\n", 2992 vop2_plane_phys_id_to_string(vop2->vp_plane_mask[i].primary_plane_id)); 2993 } 2994 2995 vop2_ops->setup_overlay(state); 2996 2997 if (is_vop3(vop2)) { 2998 /* 2999 * you can rewrite at dts vop node: 3000 * 3001 * VOP3_ESMART_8K_MODE = 0, 3002 * VOP3_ESMART_4K_4K_MODE = 1, 3003 * VOP3_ESMART_4K_2K_2K_MODE = 2, 3004 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 3005 * 3006 * &vop { 3007 * esmart_lb_mode = /bits/ 8 <2>; 3008 * }; 3009 */ 3010 tmp = dev_read_u8_array_ptr(cstate->dev, "esmart_lb_mode", 1); 3011 if (tmp) 3012 vop2->esmart_lb_mode = *tmp; 3013 else 3014 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 3015 if (vop2->version == VOP_VERSION_RK3576) 3016 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, 3017 RK3576_ESMART_LB_MODE_SEL_MASK, 3018 RK3576_ESMART_LB_MODE_SEL_SHIFT, 3019 vop3_get_esmart_lb_mode(vop2), true); 3020 else 3021 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 3022 ESMART_LB_MODE_SEL_MASK, 3023 ESMART_LB_MODE_SEL_SHIFT, 3024 vop3_get_esmart_lb_mode(vop2), false); 3025 3026 vop3_init_esmart_scale_engine(vop2); 3027 3028 if (vop2->version == VOP_VERSION_RK3576) 3029 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 3030 RK3576_DSP_VS_T_SEL_SHIFT, 0, true); 3031 else 3032 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 3033 DSP_VS_T_SEL_SHIFT, 0, false); 3034 3035 /* 3036 * This is a workaround for RK3528/RK3562/RK3576: 3037 * 3038 * The aclk pre auto gating function may disable the aclk 3039 * in some unexpected cases, which detected by hardware 3040 * automatically. 3041 * 3042 * For example, if the above function is enabled, the post 3043 * scale function will be affected, resulting in abnormal 3044 * display. 3045 */ 3046 if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 || 3047 vop2->version == VOP_VERSION_RK3576) 3048 vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK, 3049 ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false); 3050 } 3051 3052 if (vop2->version == VOP_VERSION_RK3568) 3053 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 3054 3055 if (vop2->version == VOP_VERSION_RK3576) { 3056 vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq"); 3057 3058 /* Default use rkiommu 2.0 for axi0 */ 3059 vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 1, true); 3060 3061 /* Init frc2.0 config */ 3062 vop2_writel(vop2, 0xca0, 0xc8); 3063 vop2_writel(vop2, 0xca4, 0x01000100); 3064 vop2_writel(vop2, 0xca8, 0x03ff0100); 3065 vop2_writel(vop2, 0xda0, 0xc8); 3066 vop2_writel(vop2, 0xda4, 0x01000100); 3067 vop2_writel(vop2, 0xda8, 0x03ff0100); 3068 3069 if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true) 3070 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 3071 VP_INTR_MERGE_EN_SHIFT, 1, true); 3072 3073 /* Set reg done every field for interlace */ 3074 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK, 3075 INTERLACE_FRM_REG_DONE_SHIFT, 0, false); 3076 } 3077 3078 vop2->global_init = true; 3079 } 3080 3081 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state) 3082 { 3083 struct crtc_state *cstate = &state->crtc_state; 3084 const struct vop2_data *vop2_data = vop2->data; 3085 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 3086 struct resource sharp_regs; 3087 u32 *sharp_reg_base; 3088 int ret; 3089 3090 if (!(vp_data->feature & VOP_FEATURE_POST_SHARP)) 3091 return; 3092 3093 ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs); 3094 if (ret) { 3095 printf("failed to get sharp regs\n"); 3096 return; 3097 } 3098 sharp_reg_base = (u32 *)sharp_regs.start; 3099 3100 /* 3101 * After vop initialization, keep sw_sharp_enable always on. 3102 * Only enable/disable sharp submodule to avoid black screen. 3103 */ 3104 writel(0x1, sharp_reg_base); 3105 } 3106 3107 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state) 3108 { 3109 struct crtc_state *cstate = &state->crtc_state; 3110 const struct vop2_data *vop2_data = vop2->data; 3111 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 3112 struct resource acm_regs; 3113 u32 *acm_reg_base; 3114 u32 vp_offset = (cstate->crtc_id * 0x100); 3115 int ret; 3116 3117 if (!(vp_data->feature & VOP_FEATURE_POST_ACM)) 3118 return; 3119 3120 ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs); 3121 if (ret) { 3122 printf("failed to get acm regs\n"); 3123 return; 3124 } 3125 acm_reg_base = (u32 *)acm_regs.start; 3126 3127 /* 3128 * Black screen is displayed when acm bypass switched 3129 * between enable and disable. Therefore, disable acm 3130 * bypass by default after system boot. 3131 */ 3132 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 3133 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 3134 3135 writel(0, acm_reg_base + 0); 3136 } 3137 3138 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state, 3139 struct device_node *dsp_lut_node) 3140 { 3141 struct crtc_state *cstate = &state->crtc_state; 3142 struct resource gamma_res; 3143 fdt_size_t lut_size; 3144 u32 *lut_regs; 3145 u32 *lut; 3146 u32 r, g, b; 3147 int lut_len; 3148 int length; 3149 int i, j; 3150 int ret = 0; 3151 3152 of_get_property(dsp_lut_node, "gamma-lut", &length); 3153 if (!length) 3154 return -EINVAL; 3155 3156 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 3157 if (ret) 3158 printf("failed to get gamma lut res\n"); 3159 lut_regs = (u32 *)gamma_res.start; 3160 lut_size = gamma_res.end - gamma_res.start + 1; 3161 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 3162 printf("failed to get gamma lut register\n"); 3163 return -EINVAL; 3164 } 3165 lut_len = lut_size / 4; 3166 3167 cstate->lut_val = (u32 *)calloc(1, lut_size); 3168 if (!cstate->lut_val) 3169 return -ENOMEM; 3170 3171 length >>= 2; 3172 if (length != lut_len) { 3173 lut = (u32 *)calloc(1, lut_len); 3174 if (!lut) { 3175 free(cstate->lut_val); 3176 return -ENOMEM; 3177 } 3178 3179 ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length); 3180 if (ret) { 3181 printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id); 3182 free(cstate->lut_val); 3183 free(lut); 3184 return -EINVAL; 3185 } 3186 3187 /* 3188 * In order to achieve the same gamma correction effect in different 3189 * platforms, the following conversion helps to translate from 8bit 3190 * gamma table with 256 parameters to 10bit gamma with 1024 parameters. 3191 */ 3192 for (i = 0; i < lut_len; i++) { 3193 j = i * length / lut_len; 3194 r = lut[j] / length / length * lut_len / length; 3195 g = lut[j] / length % length * lut_len / length; 3196 b = lut[j] % length * lut_len / length; 3197 3198 cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b; 3199 } 3200 free(lut); 3201 } else { 3202 of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len); 3203 } 3204 3205 return 0; 3206 } 3207 3208 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state) 3209 { 3210 struct crtc_state *cstate = &state->crtc_state; 3211 struct device_node *dsp_lut_node; 3212 int phandle; 3213 int ret = 0; 3214 3215 phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1); 3216 if (phandle < 0) 3217 return; 3218 3219 dsp_lut_node = of_find_node_by_phandle(phandle); 3220 if (!dsp_lut_node) 3221 return; 3222 3223 ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node); 3224 if (ret) 3225 printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id); 3226 } 3227 3228 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 3229 { 3230 rockchip_vop2_of_get_dsp_lut(vop2, state); 3231 3232 rockchip_vop2_gamma_lut_init(vop2, state); 3233 rockchip_vop2_cubic_lut_init(vop2, state); 3234 rockchip_vop2_sharp_init(vop2, state); 3235 rockchip_vop2_acm_init(vop2, state); 3236 3237 return 0; 3238 } 3239 3240 /* 3241 * VOP2 have multi video ports. 3242 * video port ------- crtc 3243 */ 3244 static int rockchip_vop2_preinit(struct display_state *state) 3245 { 3246 struct crtc_state *cstate = &state->crtc_state; 3247 const struct vop2_data *vop2_data = cstate->crtc->data; 3248 struct regmap *map; 3249 char dclk_name[16]; 3250 int ret; 3251 3252 if (!rockchip_vop2) { 3253 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 3254 if (!rockchip_vop2) 3255 return -ENOMEM; 3256 memset(rockchip_vop2, 0, sizeof(struct vop2)); 3257 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 3258 rockchip_vop2->reg_len = RK3568_MAX_REG; 3259 #ifdef CONFIG_SPL_BUILD 3260 rockchip_vop2->regs = (void *)RK3528_VOP_BASE; 3261 #else 3262 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 3263 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf"); 3264 rockchip_vop2->grf = regmap_get_range(map, 0); 3265 if (rockchip_vop2->grf <= 0) 3266 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 3267 #endif 3268 rockchip_vop2->version = vop2_data->version; 3269 rockchip_vop2->data = vop2_data; 3270 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 3271 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf"); 3272 rockchip_vop2->vop_grf = regmap_get_range(map, 0); 3273 if (rockchip_vop2->vop_grf <= 0) 3274 printf("%s: Get syscon vop_grf failed (ret=%p)\n", 3275 __func__, rockchip_vop2->vop_grf); 3276 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 3277 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 3278 if (rockchip_vop2->vo1_grf <= 0) 3279 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", 3280 __func__, rockchip_vop2->vo1_grf); 3281 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3282 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3283 if (rockchip_vop2->sys_pmu <= 0) 3284 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3285 __func__, rockchip_vop2->sys_pmu); 3286 } else if (rockchip_vop2->version == VOP_VERSION_RK3576) { 3287 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf"); 3288 rockchip_vop2->ioc_grf = regmap_get_range(map, 0); 3289 if (rockchip_vop2->ioc_grf <= 0) 3290 printf("%s: Get syscon ioc_grf failed (ret=%p)\n", 3291 __func__, rockchip_vop2->ioc_grf); 3292 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3293 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3294 if (rockchip_vop2->sys_pmu <= 0) 3295 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3296 __func__, rockchip_vop2->sys_pmu); 3297 } 3298 } 3299 3300 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3301 if (dev_read_stringlist_search(cstate->dev, "reset-names", dclk_name) > 0) { 3302 ret = reset_get_by_name(cstate->dev, dclk_name, &cstate->dclk_rst); 3303 if (ret < 0) { 3304 printf("%s: failed to get dclk reset: %d\n", __func__, ret); 3305 cstate->dclk_rst.dev = NULL; 3306 } 3307 } 3308 3309 cstate->private = rockchip_vop2; 3310 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 3311 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 3312 3313 vop2_global_initial(rockchip_vop2, state); 3314 3315 return 0; 3316 } 3317 3318 /* 3319 * calc the dclk on rk3588 3320 * the available div of dclk is 1, 2, 4 3321 * 3322 */ 3323 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 3324 { 3325 if (child_clk * 4 <= max_dclk) 3326 return child_clk * 4; 3327 else if (child_clk * 2 <= max_dclk) 3328 return child_clk * 2; 3329 else if (child_clk <= max_dclk) 3330 return child_clk; 3331 else 3332 return 0; 3333 } 3334 3335 /* 3336 * 4 pixclk/cycle on rk3588 3337 * RGB/eDP/HDMI: if_pixclk >= dclk_core 3338 * DP: dp_pixclk = dclk_out <= dclk_core 3339 * DSI: mipi_pixclk <= dclk_out <= dclk_core 3340 */ 3341 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 3342 int *dclk_core_div, int *dclk_out_div, 3343 int *if_pixclk_div, int *if_dclk_div) 3344 { 3345 struct crtc_state *cstate = &state->crtc_state; 3346 struct connector_state *conn_state = &state->conn_state; 3347 struct drm_display_mode *mode = &conn_state->mode; 3348 struct vop2 *vop2 = cstate->private; 3349 unsigned long v_pixclk = mode->crtc_clock; 3350 unsigned long dclk_core_rate = v_pixclk >> 2; 3351 unsigned long dclk_rate = v_pixclk; 3352 unsigned long dclk_out_rate; 3353 u64 if_dclk_rate; 3354 u64 if_pixclk_rate; 3355 int output_type = conn_state->type; 3356 int output_mode = conn_state->output_mode; 3357 int K = 1; 3358 3359 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 3360 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3361 printf("Dual channel and YUV420 can't work together\n"); 3362 return -EINVAL; 3363 } 3364 3365 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3366 output_mode == ROCKCHIP_OUT_MODE_YUV420) 3367 K = 2; 3368 3369 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 3370 /* 3371 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 3372 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 3373 */ 3374 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3375 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3376 dclk_rate = dclk_rate >> 1; 3377 K = 2; 3378 } 3379 if (cstate->dsc_enable) { 3380 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 3381 if_dclk_rate = cstate->dsc_cds_clk_rate; 3382 } else { 3383 if_pixclk_rate = (dclk_core_rate << 1) / K; 3384 if_dclk_rate = dclk_core_rate / K; 3385 } 3386 3387 if (v_pixclk > VOP2_MAX_DCLK_RATE) 3388 dclk_rate = vop2_calc_dclk(dclk_core_rate, 3389 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3390 3391 if (!dclk_rate) { 3392 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 3393 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 3394 return -EINVAL; 3395 } 3396 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3397 *if_dclk_div = dclk_rate / if_dclk_rate; 3398 *dclk_core_div = dclk_rate / dclk_core_rate; 3399 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 3400 dclk_rate, *if_pixclk_div, *if_dclk_div); 3401 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 3402 /* edp_pixclk = edp_dclk > dclk_core */ 3403 if_pixclk_rate = v_pixclk / K; 3404 if_dclk_rate = v_pixclk / K; 3405 dclk_rate = if_pixclk_rate * K; 3406 *dclk_core_div = dclk_rate / dclk_core_rate; 3407 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3408 *if_dclk_div = *if_pixclk_div; 3409 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 3410 dclk_out_rate = v_pixclk >> 2; 3411 dclk_out_rate = dclk_out_rate / K; 3412 3413 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3414 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3415 if (!dclk_rate) { 3416 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 3417 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 3418 return -EINVAL; 3419 } 3420 *dclk_out_div = dclk_rate / dclk_out_rate; 3421 *dclk_core_div = dclk_rate / dclk_core_rate; 3422 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 3423 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3424 K = 2; 3425 if (cstate->dsc_enable) 3426 /* dsc output is 96bit, dsi input is 192 bit */ 3427 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 3428 else 3429 if_pixclk_rate = dclk_core_rate / K; 3430 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 3431 dclk_out_rate = dclk_core_rate / K; 3432 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 3433 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3434 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3435 if (!dclk_rate) { 3436 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 3437 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 3438 return -EINVAL; 3439 } 3440 3441 if (cstate->dsc_enable) 3442 dclk_rate /= cstate->dsc_slice_num; 3443 3444 *dclk_out_div = dclk_rate / dclk_out_rate; 3445 *dclk_core_div = dclk_rate / dclk_core_rate; 3446 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 3447 if (cstate->dsc_enable) 3448 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 3449 3450 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 3451 dclk_rate = v_pixclk; 3452 *dclk_core_div = dclk_rate / dclk_core_rate; 3453 } 3454 3455 *if_pixclk_div = ilog2(*if_pixclk_div); 3456 *if_dclk_div = ilog2(*if_dclk_div); 3457 *dclk_core_div = ilog2(*dclk_core_div); 3458 *dclk_out_div = ilog2(*dclk_out_div); 3459 3460 return dclk_rate; 3461 } 3462 3463 static int vop2_calc_dsc_clk(struct display_state *state) 3464 { 3465 struct connector_state *conn_state = &state->conn_state; 3466 struct drm_display_mode *mode = &conn_state->mode; 3467 struct crtc_state *cstate = &state->crtc_state; 3468 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 3469 u8 k = 1; 3470 3471 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3472 k = 2; 3473 3474 cstate->dsc_txp_clk_rate = v_pixclk; 3475 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 3476 3477 cstate->dsc_pxl_clk_rate = v_pixclk; 3478 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 3479 3480 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 3481 * cds_dat_width = 96; 3482 * bits_per_pixel = [8-12]; 3483 * As cds clk is div from txp clk and only support 1/2/4 div, 3484 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 3485 * otherwise dsc_cds = crtc_clock / 8; 3486 */ 3487 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 3488 3489 return 0; 3490 } 3491 3492 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 3493 { 3494 struct crtc_state *cstate = &state->crtc_state; 3495 struct connector_state *conn_state = &state->conn_state; 3496 struct drm_display_mode *mode = &conn_state->mode; 3497 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3498 struct vop2 *vop2 = cstate->private; 3499 u32 vp_offset = (cstate->crtc_id * 0x100); 3500 u16 hdisplay = mode->crtc_hdisplay; 3501 int output_if = conn_state->output_if; 3502 int if_pixclk_div = 0; 3503 int if_dclk_div = 0; 3504 unsigned long dclk_rate; 3505 bool dclk_inv, yc_swap = false; 3506 u32 val; 3507 3508 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3509 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3510 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 3511 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 3512 } else { 3513 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3514 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3515 } 3516 3517 if (cstate->dsc_enable) { 3518 int k = 1; 3519 3520 if (!vop2->data->nr_dscs) { 3521 printf("Unsupported DSC\n"); 3522 return 0; 3523 } 3524 3525 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3526 k = 2; 3527 3528 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 3529 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 3530 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 3531 3532 vop2_calc_dsc_clk(state); 3533 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 3534 cstate->dsc_id, dsc_sink_cap->slice_width, 3535 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 3536 } 3537 3538 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 3539 3540 if (output_if & VOP_OUTPUT_IF_RGB) { 3541 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3542 4, false); 3543 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3544 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3545 } 3546 3547 if (output_if & VOP_OUTPUT_IF_BT1120) { 3548 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3549 3, false); 3550 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3551 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3552 yc_swap = is_yc_swap(conn_state->bus_format); 3553 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT, 3554 yc_swap, false); 3555 } 3556 3557 if (output_if & VOP_OUTPUT_IF_BT656) { 3558 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3559 2, false); 3560 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3561 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3562 yc_swap = is_yc_swap(conn_state->bus_format); 3563 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT, 3564 yc_swap, false); 3565 } 3566 3567 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3568 if (cstate->crtc_id == 2) 3569 val = 0; 3570 else 3571 val = 1; 3572 3573 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3574 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3575 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 3576 3577 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 3578 1, false); 3579 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 3580 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 3581 if_pixclk_div, false); 3582 3583 if (conn_state->hold_mode) { 3584 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3585 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3586 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3587 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3588 } 3589 } 3590 3591 if (output_if & VOP_OUTPUT_IF_MIPI1) { 3592 if (cstate->crtc_id == 2) 3593 val = 0; 3594 else if (cstate->crtc_id == 3) 3595 val = 1; 3596 else 3597 val = 3; /*VP1*/ 3598 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3599 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3600 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 3601 3602 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 3603 1, false); 3604 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 3605 val, false); 3606 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 3607 if_pixclk_div, false); 3608 3609 if (conn_state->hold_mode) { 3610 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3611 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3612 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3613 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3614 } 3615 } 3616 3617 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3618 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3619 MIPI_DUAL_EN_SHIFT, 1, false); 3620 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3621 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3622 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3623 false); 3624 switch (conn_state->type) { 3625 case DRM_MODE_CONNECTOR_DisplayPort: 3626 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3627 RK3588_DP_DUAL_EN_SHIFT, 1, false); 3628 break; 3629 case DRM_MODE_CONNECTOR_eDP: 3630 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3631 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 3632 break; 3633 case DRM_MODE_CONNECTOR_HDMIA: 3634 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3635 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 3636 break; 3637 case DRM_MODE_CONNECTOR_DSI: 3638 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3639 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 3640 break; 3641 default: 3642 break; 3643 } 3644 } 3645 3646 if (output_if & VOP_OUTPUT_IF_eDP0) { 3647 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 3648 1, false); 3649 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3650 cstate->crtc_id, false); 3651 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3652 if_dclk_div, false); 3653 3654 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3655 if_pixclk_div, false); 3656 3657 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3658 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 3659 } 3660 3661 if (output_if & VOP_OUTPUT_IF_eDP1) { 3662 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 3663 1, false); 3664 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3665 cstate->crtc_id, false); 3666 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3667 if_dclk_div, false); 3668 3669 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3670 if_pixclk_div, false); 3671 3672 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3673 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 3674 } 3675 3676 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3677 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 3678 1, false); 3679 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3680 cstate->crtc_id, false); 3681 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3682 if_dclk_div, false); 3683 3684 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3685 if_pixclk_div, false); 3686 3687 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3688 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 3689 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3690 HDMI_SYNC_POL_MASK, 3691 HDMI0_SYNC_POL_SHIFT, val); 3692 } 3693 3694 if (output_if & VOP_OUTPUT_IF_HDMI1) { 3695 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 3696 1, false); 3697 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3698 cstate->crtc_id, false); 3699 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3700 if_dclk_div, false); 3701 3702 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3703 if_pixclk_div, false); 3704 3705 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3706 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 3707 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3708 HDMI_SYNC_POL_MASK, 3709 HDMI1_SYNC_POL_SHIFT, val); 3710 } 3711 3712 if (output_if & VOP_OUTPUT_IF_DP0) { 3713 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 3714 cstate->crtc_id, false); 3715 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3716 RK3588_DP0_PIN_POL_SHIFT, val, false); 3717 } 3718 3719 if (output_if & VOP_OUTPUT_IF_DP1) { 3720 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 3721 cstate->crtc_id, false); 3722 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3723 RK3588_DP1_PIN_POL_SHIFT, val, false); 3724 } 3725 3726 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3727 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 3728 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3729 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 3730 3731 return dclk_rate; 3732 } 3733 3734 static unsigned long rk3576_vop2_if_cfg(struct display_state *state) 3735 { 3736 struct crtc_state *cstate = &state->crtc_state; 3737 struct connector_state *conn_state = &state->conn_state; 3738 struct drm_display_mode *mode = &conn_state->mode; 3739 struct vop2 *vop2 = cstate->private; 3740 u32 vp_offset = (cstate->crtc_id * 0x100); 3741 u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate; 3742 int output_if = conn_state->output_if; 3743 bool dclk_inv, yc_swap = false; 3744 bool split_mode = !!(conn_state->output_flags & 3745 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE); 3746 bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false; 3747 bool interface_dclk_sel, interface_pix_clk_sel = false; 3748 bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK || 3749 conn_state->output_if & VOP_OUTPUT_IF_BT656; 3750 unsigned long dclk_in_rate, dclk_core_rate; 3751 u32 val; 3752 3753 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3754 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3755 /* 3756 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3757 * so set VOP hsync/vsync polarity as positive by default. 3758 */ 3759 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3760 } else { 3761 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3762 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3763 } 3764 3765 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 || 3766 mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode)) 3767 cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */ 3768 else 3769 cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */ 3770 dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div; 3771 3772 if (double_pixel) 3773 dclk_core_rate = mode->crtc_clock / 2; 3774 else 3775 dclk_core_rate = mode->crtc_clock / port_pix_rate; 3776 post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */ 3777 3778 if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3779 pix_half_rate = true; 3780 post_dclk_out_sel = true; 3781 } 3782 3783 if (output_if & VOP_OUTPUT_IF_RGB) { 3784 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3785 /* 3786 * RGB interface_pix_clk_sel will auto config according 3787 * to rgb_en/bt1120_en/bt656_en. 3788 */ 3789 } else if (output_if & VOP_OUTPUT_IF_eDP0) { 3790 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3791 interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0; 3792 } else { 3793 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3794 interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0; 3795 } 3796 3797 /* dclk_core */ 3798 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3799 RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false); 3800 /* dclk_out */ 3801 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3802 RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false); 3803 3804 if (output_if & VOP_OUTPUT_IF_RGB) { 3805 /* 0: dclk_core, 1: dclk_out */ 3806 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3807 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3808 3809 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3810 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3811 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3812 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3813 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3814 RK3576_IF_OUT_EN_SHIFT, 1, false); 3815 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3816 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3817 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3818 RK3576_IF_PIN_POL_SHIFT, val, false); 3819 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3820 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv); 3821 } 3822 3823 if (output_if & VOP_OUTPUT_IF_BT1120) { 3824 /* 0: dclk_core, 1: dclk_out */ 3825 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3826 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3827 3828 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3829 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3830 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3831 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3832 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3833 RK3576_IF_OUT_EN_SHIFT, 1, false); 3834 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3835 RK3576_BT1120_OUT_EN_SHIFT, 1, false); 3836 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3837 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3838 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3839 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3840 yc_swap = is_yc_swap(conn_state->bus_format); 3841 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3842 RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false); 3843 } 3844 3845 if (output_if & VOP_OUTPUT_IF_BT656) { 3846 /* 0: dclk_core, 1: dclk_out */ 3847 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3848 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3849 3850 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3851 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3852 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3853 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3854 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3855 RK3576_IF_OUT_EN_SHIFT, 1, false); 3856 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3857 RK3576_BT656_OUT_EN_SHIFT, 1, false); 3858 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3859 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3860 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3861 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3862 yc_swap = is_yc_swap(conn_state->bus_format); 3863 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3864 RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false); 3865 } 3866 3867 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3868 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3869 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3870 /* 0: div2, 1: div4 */ 3871 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3872 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3873 3874 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3875 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3876 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3877 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3878 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3879 RK3576_IF_OUT_EN_SHIFT, 1, false); 3880 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3881 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3882 /* 3883 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3884 * so set VOP hsync/vsync polarity as positive by default. 3885 */ 3886 if (vop2->version == VOP_VERSION_RK3576) 3887 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3888 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3889 RK3576_IF_PIN_POL_SHIFT, val, false); 3890 3891 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3892 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3893 RK3576_MIPI_CMD_MODE_SHIFT, 1, false); 3894 3895 if (conn_state->hold_mode) { 3896 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3897 EDPI_TE_EN, !cstate->soft_te, false); 3898 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3899 EDPI_WMS_HOLD_EN, 1, false); 3900 } 3901 } 3902 3903 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3904 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3905 MIPI_DUAL_EN_SHIFT, 1, false); 3906 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3907 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3908 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3909 switch (conn_state->type) { 3910 case DRM_MODE_CONNECTOR_DisplayPort: 3911 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3912 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3913 break; 3914 case DRM_MODE_CONNECTOR_eDP: 3915 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3916 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3917 break; 3918 case DRM_MODE_CONNECTOR_HDMIA: 3919 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3920 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3921 break; 3922 case DRM_MODE_CONNECTOR_DSI: 3923 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3924 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3925 break; 3926 default: 3927 break; 3928 } 3929 } 3930 3931 if (output_if & VOP_OUTPUT_IF_eDP0) { 3932 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3933 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3934 /* 0: dclk, 1: port0_dclk */ 3935 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3936 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3937 3938 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3939 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3940 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3941 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3942 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3943 RK3576_IF_OUT_EN_SHIFT, 1, false); 3944 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3945 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3946 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3947 RK3576_IF_PIN_POL_SHIFT, val, false); 3948 } 3949 3950 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3951 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3952 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3953 /* 0: div2, 1: div4 */ 3954 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3955 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3956 3957 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3958 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3959 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3960 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3961 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3962 RK3576_IF_OUT_EN_SHIFT, 1, false); 3963 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3964 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3965 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3966 RK3576_IF_PIN_POL_SHIFT, val, false); 3967 } 3968 3969 if (output_if & VOP_OUTPUT_IF_DP0) { 3970 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3971 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3972 /* 0: no div, 1: div2 */ 3973 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3974 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3975 3976 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3977 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3978 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3979 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3980 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3981 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3982 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3983 RK3576_IF_PIN_POL_SHIFT, val, false); 3984 } 3985 3986 if (output_if & VOP_OUTPUT_IF_DP1) { 3987 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3988 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3989 /* 0: no div, 1: div2 */ 3990 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3991 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3992 3993 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3994 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3995 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3996 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3997 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3998 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3999 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK, 4000 RK3576_IF_PIN_POL_SHIFT, val, false); 4001 } 4002 4003 if (output_if & VOP_OUTPUT_IF_DP2) { 4004 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 4005 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 4006 /* 0: no div, 1: div2 */ 4007 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 4008 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 4009 4010 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 4011 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 4012 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 4013 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 4014 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 4015 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 4016 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK, 4017 RK3576_IF_PIN_POL_SHIFT, val, false); 4018 } 4019 4020 return mode->crtc_clock; 4021 } 4022 4023 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state) 4024 { 4025 struct crtc_state *cstate = &state->crtc_state; 4026 struct connector_state *conn_state = &state->conn_state; 4027 struct vop2 *vop2 = cstate->private; 4028 u32 vp_offset = (cstate->crtc_id * 0x100); 4029 4030 if (conn_state->output_flags & 4031 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) { 4032 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4033 LVDS_DUAL_EN_SHIFT, 1, false); 4034 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4035 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false); 4036 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 4037 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4038 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 4039 4040 return; 4041 } 4042 4043 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 4044 MIPI_DUAL_EN_SHIFT, 1, false); 4045 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) { 4046 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 4047 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 4048 } 4049 4050 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 4051 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4052 LVDS_DUAL_EN_SHIFT, 1, false); 4053 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4054 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false); 4055 } 4056 } 4057 4058 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 4059 { 4060 struct crtc_state *cstate = &state->crtc_state; 4061 struct connector_state *conn_state = &state->conn_state; 4062 struct drm_display_mode *mode = &conn_state->mode; 4063 struct vop2 *vop2 = cstate->private; 4064 bool dclk_inv; 4065 u32 val; 4066 4067 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 4068 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4069 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4070 4071 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 4072 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 4073 1, false); 4074 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4075 RGB_MUX_SHIFT, cstate->crtc_id, false); 4076 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 4077 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4078 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 4079 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 4080 } 4081 4082 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 4083 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 4084 1, false); 4085 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 4086 BT1120_EN_SHIFT, 1, false); 4087 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4088 RGB_MUX_SHIFT, cstate->crtc_id, false); 4089 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 4090 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 4091 } 4092 4093 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4094 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4095 1, false); 4096 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4097 RGB_MUX_SHIFT, cstate->crtc_id, false); 4098 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 4099 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 4100 } 4101 4102 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 4103 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 4104 1, false); 4105 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4106 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 4107 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 4108 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4109 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4110 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 4111 } 4112 4113 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 4114 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 4115 1, false); 4116 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4117 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 4118 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 4119 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4120 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4121 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 4122 } 4123 4124 4125 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 4126 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 4127 1, false); 4128 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4129 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 4130 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4131 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 4132 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 4133 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 4134 } 4135 4136 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 4137 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 4138 1, false); 4139 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4140 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 4141 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4142 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 4143 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 4144 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 4145 } 4146 4147 if (conn_state->output_flags & 4148 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 4149 conn_state->output_flags & 4150 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) 4151 rk3568_vop2_setup_dual_channel_if(state); 4152 4153 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 4154 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 4155 1, false); 4156 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4157 EDP0_MUX_SHIFT, cstate->crtc_id, false); 4158 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4159 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 4160 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 4161 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 4162 } 4163 4164 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4165 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4166 1, false); 4167 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4168 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4169 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4170 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4171 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4172 IF_CRTL_HDMI_PIN_POL_MASK, 4173 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4174 } 4175 4176 return mode->crtc_clock; 4177 } 4178 4179 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 4180 { 4181 struct crtc_state *cstate = &state->crtc_state; 4182 struct connector_state *conn_state = &state->conn_state; 4183 struct drm_display_mode *mode = &conn_state->mode; 4184 struct vop2 *vop2 = cstate->private; 4185 bool dclk_inv; 4186 u32 vp_offset = (cstate->crtc_id * 0x100); 4187 u32 val; 4188 4189 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 4190 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4191 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4192 4193 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 4194 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 4195 1, false); 4196 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4197 RGB_MUX_SHIFT, cstate->crtc_id, false); 4198 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 4199 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 4200 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4201 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4202 } 4203 4204 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 4205 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 4206 1, false); 4207 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4208 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 4209 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4210 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 4211 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4212 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4213 } 4214 4215 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 4216 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 4217 1, false); 4218 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4219 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 4220 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4221 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 4222 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4223 RK3562_MIPI_PIN_POL_SHIFT, val, false); 4224 4225 if (conn_state->hold_mode) { 4226 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4227 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 4228 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4229 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 4230 } 4231 } 4232 4233 return mode->crtc_clock; 4234 } 4235 4236 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 4237 { 4238 struct crtc_state *cstate = &state->crtc_state; 4239 struct connector_state *conn_state = &state->conn_state; 4240 struct drm_display_mode *mode = &conn_state->mode; 4241 struct vop2 *vop2 = cstate->private; 4242 u32 val; 4243 4244 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4245 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4246 4247 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4248 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4249 1, false); 4250 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4251 RGB_MUX_SHIFT, cstate->crtc_id, false); 4252 } 4253 4254 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4255 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4256 1, false); 4257 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4258 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4259 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4260 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4261 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4262 IF_CRTL_HDMI_PIN_POL_MASK, 4263 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4264 } 4265 4266 return mode->crtc_clock; 4267 } 4268 4269 static void vop2_post_color_swap(struct display_state *state) 4270 { 4271 struct crtc_state *cstate = &state->crtc_state; 4272 struct connector_state *conn_state = &state->conn_state; 4273 struct vop2 *vop2 = cstate->private; 4274 u32 vp_offset = (cstate->crtc_id * 0x100); 4275 u32 output_type = conn_state->type; 4276 u32 data_swap = 0; 4277 4278 if (is_uv_swap(state) || is_rb_swap(state)) 4279 data_swap = DSP_RB_SWAP; 4280 4281 if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) { 4282 if ((output_type == DRM_MODE_CONNECTOR_HDMIA || 4283 output_type == DRM_MODE_CONNECTOR_DisplayPort) && 4284 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 4285 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 4286 data_swap |= DSP_RG_SWAP; 4287 } 4288 4289 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 4290 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 4291 } 4292 4293 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 4294 { 4295 int ret = 0; 4296 4297 if (parent->dev) 4298 ret = clk_set_parent(clk, parent); 4299 if (ret < 0) 4300 debug("failed to set %s as parent for %s\n", 4301 parent->dev->name, clk->dev->name); 4302 } 4303 4304 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 4305 { 4306 int ret = 0; 4307 4308 if (clk->dev) 4309 ret = clk_set_rate(clk, rate); 4310 if (ret < 0) 4311 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 4312 4313 return ret; 4314 } 4315 4316 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 4317 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 4318 int *dsc_cds_clk_div, u64 dclk_rate) 4319 { 4320 struct crtc_state *cstate = &state->crtc_state; 4321 4322 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 4323 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 4324 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 4325 4326 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 4327 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 4328 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 4329 } 4330 4331 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 4332 { 4333 struct crtc_state *cstate = &state->crtc_state; 4334 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 4335 struct drm_dsc_picture_parameter_set config_pps; 4336 const struct vop2_data *vop2_data = vop2->data; 4337 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4338 u32 *pps_val = (u32 *)&config_pps; 4339 u32 decoder_regs_offset = (dsc_id * 0x100); 4340 int i = 0; 4341 4342 memcpy(&config_pps, pps, sizeof(config_pps)); 4343 4344 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 4345 config_pps.pps_3 &= 0xf0; 4346 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 4347 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 4348 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 4349 } 4350 4351 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 4352 config_pps.rc_range_parameters[i] = 4353 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 4354 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 4355 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 4356 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 4357 } 4358 4359 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 4360 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 4361 } 4362 4363 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 4364 { 4365 struct connector_state *conn_state = &state->conn_state; 4366 struct drm_display_mode *mode = &conn_state->mode; 4367 struct crtc_state *cstate = &state->crtc_state; 4368 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 4369 const struct vop2_data *vop2_data = vop2->data; 4370 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4371 bool mipi_ds_mode = false; 4372 u8 dsc_interface_mode = 0; 4373 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4374 u16 hdisplay = mode->crtc_hdisplay; 4375 u16 htotal = mode->crtc_htotal; 4376 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4377 u16 vdisplay = mode->crtc_vdisplay; 4378 u16 vtotal = mode->crtc_vtotal; 4379 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4380 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4381 u16 vact_end = vact_st + vdisplay; 4382 u32 ctrl_regs_offset = (dsc_id * 0x30); 4383 u32 decoder_regs_offset = (dsc_id * 0x100); 4384 int dsc_txp_clk_div = 0; 4385 int dsc_pxl_clk_div = 0; 4386 int dsc_cds_clk_div = 0; 4387 int val = 0; 4388 4389 if (!vop2->data->nr_dscs) { 4390 printf("Unsupported DSC\n"); 4391 return; 4392 } 4393 4394 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 4395 printf("DSC%d supported max slice is: %d, current is: %d\n", 4396 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 4397 4398 if (dsc_data->pd_id) { 4399 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 4400 printf("open dsc%d pd fail\n", dsc_id); 4401 } 4402 4403 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 4404 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 4405 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 4406 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 4407 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 4408 dsc_interface_mode = VOP_DSC_IF_HDMI; 4409 } else { 4410 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 4411 if (mipi_ds_mode) 4412 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 4413 else 4414 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 4415 } 4416 4417 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4418 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4419 DSC_MAN_MODE_SHIFT, 0, false); 4420 else 4421 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4422 DSC_MAN_MODE_SHIFT, 1, false); 4423 4424 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 4425 4426 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 4427 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 4428 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 4429 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 4430 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 4431 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 4432 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 4433 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 4434 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4435 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 4436 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 4437 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 4438 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4439 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 4440 4441 if (!mipi_ds_mode) { 4442 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 4443 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 4444 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 4445 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 4446 u32 dly_num, dsc_cds_rate_mhz, val = 0; 4447 int k = 1; 4448 4449 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4450 k = 2; 4451 4452 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 4453 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 4454 4455 /* 4456 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 4457 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 4458 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 4459 * 4460 * HDMI: 4461 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 4462 * delay_line_num = 4 - BPP / 8 4463 * = (64 - target_bpp / 8) / 16 4464 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4465 * 4466 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 4467 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 4468 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4469 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 4470 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4471 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 4472 */ 4473 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 4474 dsc_cds_rate_mhz = dsc_cds_rate; 4475 dsc_hsync = hsync_len / 2; 4476 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 4477 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4478 } else { 4479 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 4480 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 4481 be16_to_cpu(cstate->pps.chunk_size); 4482 4483 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4484 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 4485 4486 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 4487 if (dsc_hsync < 8) 4488 dsc_hsync = 8; 4489 } 4490 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 4491 DSC_INIT_DLY_MODE_SHIFT, 0, false); 4492 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 4493 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 4494 4495 /* 4496 * htotal / dclk_core = dsc_htotal /cds_clk 4497 * 4498 * dclk_core = DCLK / (1 << dclk_core->div_val) 4499 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 4500 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 4501 * 4502 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 4503 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 4504 */ 4505 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 4506 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 4507 val = dsc_htotal << 16 | dsc_hsync; 4508 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 4509 DSC_HTOTAL_PW_SHIFT, val, false); 4510 4511 dsc_hact_st = hact_st / 2; 4512 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 4513 val = dsc_hact_end << 16 | dsc_hact_st; 4514 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 4515 DSC_HACT_ST_END_SHIFT, val, false); 4516 4517 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 4518 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 4519 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 4520 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 4521 } 4522 4523 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 4524 RST_DEASSERT_SHIFT, 1, false); 4525 udelay(10); 4526 4527 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 4528 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 4529 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4530 4531 vop2_load_pps(state, vop2, dsc_id); 4532 4533 val |= (1 << DSC_PPS_UPD_SHIFT); 4534 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4535 4536 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 4537 dsc_id, 4538 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 4539 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 4540 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 4541 } 4542 4543 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 4544 { 4545 struct crtc_state *cstate = &state->crtc_state; 4546 struct vop2 *vop2 = cstate->private; 4547 struct udevice *vp_dev, *dev; 4548 struct ofnode_phandle_args args; 4549 char vp_name[10]; 4550 int ret; 4551 4552 if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576) 4553 return false; 4554 4555 sprintf(vp_name, "port@%d", cstate->crtc_id); 4556 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 4557 debug("warn: can't get vp device\n"); 4558 return false; 4559 } 4560 4561 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 4562 0, &args); 4563 if (ret) { 4564 debug("assigned-clock-parents's node not define\n"); 4565 return false; 4566 } 4567 4568 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 4569 debug("warn: can't get clk device\n"); 4570 return false; 4571 } 4572 4573 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 4574 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 4575 if (clk_dev) 4576 *clk_dev = dev; 4577 return true; 4578 } 4579 4580 return false; 4581 } 4582 4583 static void vop3_mcu_mode_setup(struct display_state *state) 4584 { 4585 struct crtc_state *cstate = &state->crtc_state; 4586 struct vop2 *vop2 = cstate->private; 4587 u32 vp_offset = (cstate->crtc_id * 0x100); 4588 4589 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4590 MCU_TYPE_SHIFT, 1, false); 4591 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4592 MCU_HOLD_MODE_SHIFT, 1, false); 4593 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4594 MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false); 4595 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4596 MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false); 4597 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4598 MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false); 4599 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4600 MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false); 4601 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4602 MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false); 4603 } 4604 4605 static void vop3_mcu_bypass_mode_setup(struct display_state *state) 4606 { 4607 struct crtc_state *cstate = &state->crtc_state; 4608 struct vop2 *vop2 = cstate->private; 4609 u32 vp_offset = (cstate->crtc_id * 0x100); 4610 4611 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4612 MCU_TYPE_SHIFT, 1, false); 4613 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4614 MCU_HOLD_MODE_SHIFT, 1, false); 4615 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4616 MCU_PIX_TOTAL_SHIFT, 53, false); 4617 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4618 MCU_CS_PST_SHIFT, 6, false); 4619 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4620 MCU_CS_PEND_SHIFT, 48, false); 4621 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4622 MCU_RW_PST_SHIFT, 12, false); 4623 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4624 MCU_RW_PEND_SHIFT, 30, false); 4625 } 4626 4627 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value) 4628 { 4629 struct crtc_state *cstate = &state->crtc_state; 4630 struct connector_state *conn_state = &state->conn_state; 4631 struct drm_display_mode *mode = &conn_state->mode; 4632 struct vop2 *vop2 = cstate->private; 4633 u32 vp_offset = (cstate->crtc_id * 0x100); 4634 4635 /* 4636 * 1.set mcu bypass mode timing. 4637 * 2.set dclk rate to 150M. 4638 */ 4639 if (type == MCU_SETBYPASS && value) { 4640 vop3_mcu_bypass_mode_setup(state); 4641 vop2_clk_set_rate(&cstate->dclk, 150000000); 4642 } 4643 4644 switch (type) { 4645 case MCU_WRCMD: 4646 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4647 MCU_RS_SHIFT, 0, false); 4648 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4649 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4650 value, false); 4651 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4652 MCU_RS_SHIFT, 1, false); 4653 break; 4654 case MCU_WRDATA: 4655 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4656 MCU_RS_SHIFT, 1, false); 4657 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4658 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4659 value, false); 4660 break; 4661 case MCU_SETBYPASS: 4662 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4663 MCU_BYPASS_SHIFT, value ? 1 : 0, false); 4664 break; 4665 default: 4666 break; 4667 } 4668 4669 /* 4670 * 1.restore mcu data mode timing. 4671 * 2.restore dclk rate to crtc_clock. 4672 */ 4673 if (type == MCU_SETBYPASS && !value) { 4674 vop3_mcu_mode_setup(state); 4675 vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000); 4676 } 4677 4678 return 0; 4679 } 4680 4681 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id) 4682 { 4683 const struct vop2_data *vop2_data = vop2->data; 4684 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id]; 4685 u32 vp_offset = crtc_id * 0x100; 4686 bool pre_dither_down_en = false; 4687 4688 switch (bus_format) { 4689 case MEDIA_BUS_FMT_RGB565_1X16: 4690 case MEDIA_BUS_FMT_RGB565_2X8_LE: 4691 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4692 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4693 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4694 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false); 4695 pre_dither_down_en = true; 4696 break; 4697 case MEDIA_BUS_FMT_RGB666_1X18: 4698 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 4699 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 4700 case MEDIA_BUS_FMT_RGB666_3X6: 4701 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4702 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4703 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4704 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false); 4705 pre_dither_down_en = true; 4706 break; 4707 case MEDIA_BUS_FMT_YUYV8_1X16: 4708 case MEDIA_BUS_FMT_YUV8_1X24: 4709 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 4710 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4711 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4712 pre_dither_down_en = true; 4713 break; 4714 case MEDIA_BUS_FMT_YUYV10_1X20: 4715 case MEDIA_BUS_FMT_YUV10_1X30: 4716 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 4717 case MEDIA_BUS_FMT_RGB101010_1X30: 4718 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4719 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4720 pre_dither_down_en = false; 4721 break; 4722 case MEDIA_BUS_FMT_RGB888_3X8: 4723 case MEDIA_BUS_FMT_RGB888_DUMMY_4X8: 4724 case MEDIA_BUS_FMT_RGB888_1X24: 4725 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 4726 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 4727 default: 4728 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4729 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4730 pre_dither_down_en = true; 4731 break; 4732 } 4733 4734 if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0) 4735 pre_dither_down_en = false; 4736 4737 if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) { 4738 if (vop2->version == VOP_VERSION_RK3576) { 4739 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000); 4740 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100); 4741 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100); 4742 } 4743 4744 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4745 PRE_DITHER_DOWN_EN_SHIFT, 0, false); 4746 /* enable frc2.0 do 10->8 */ 4747 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4748 DITHER_DOWN_EN_SHIFT, 1, false); 4749 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4750 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false); 4751 } else { 4752 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4753 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 4754 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4755 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false); 4756 } 4757 } 4758 4759 static int rockchip_vop2_init(struct display_state *state) 4760 { 4761 struct crtc_state *cstate = &state->crtc_state; 4762 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 4763 struct connector_state *conn_state = &state->conn_state; 4764 struct drm_display_mode *mode = &conn_state->mode; 4765 struct vop2 *vop2 = cstate->private; 4766 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4767 u16 hdisplay = mode->crtc_hdisplay; 4768 u16 htotal = mode->crtc_htotal; 4769 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4770 u16 hact_end = hact_st + hdisplay; 4771 u16 vdisplay = mode->crtc_vdisplay; 4772 u16 vtotal = mode->crtc_vtotal; 4773 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4774 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4775 u16 vact_end = vact_st + vdisplay; 4776 bool yuv_overlay = false; 4777 u32 vp_offset = (cstate->crtc_id * 0x100); 4778 u32 line_flag_offset = (cstate->crtc_id * 4); 4779 u32 val, act_end; 4780 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4781 u8 dclk_div_factor = 0; 4782 u8 vp_dclk_div = 1; 4783 char output_type_name[30] = {0}; 4784 #ifndef CONFIG_SPL_BUILD 4785 char dclk_name[9]; 4786 #endif 4787 struct clk hdmi0_phy_pll; 4788 struct clk hdmi1_phy_pll; 4789 struct clk hdmi_phy_pll; 4790 struct udevice *disp_dev; 4791 unsigned long dclk_rate = 0; 4792 int ret; 4793 4794 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 4795 mode->crtc_hdisplay, mode->vdisplay, 4796 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 4797 mode->vrefresh, 4798 rockchip_get_output_if_name(conn_state->output_if, output_type_name), 4799 cstate->crtc_id); 4800 4801 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 4802 cstate->splice_mode = true; 4803 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 4804 if (!cstate->splice_crtc_id) { 4805 printf("%s: Splice mode is unsupported by vp%d\n", 4806 __func__, cstate->crtc_id); 4807 return -EINVAL; 4808 } 4809 4810 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 4811 PORT_MERGE_EN_SHIFT, 1, false); 4812 } 4813 4814 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4815 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4816 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4817 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4818 4819 if (vop2->data->vp_data[cstate->crtc_id].urgency) { 4820 u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl; 4821 u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh; 4822 4823 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK, 4824 AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4825 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK, 4826 AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4827 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK, 4828 POST_URGENCY_EN_SHIFT, 1, false); 4829 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK, 4830 POST_URGENCY_THL_SHIFT, urgen_thl, false); 4831 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK, 4832 POST_URGENCY_THH_SHIFT, urgen_thh, false); 4833 } 4834 4835 vop2_initial(vop2, state); 4836 if (vop2->version == VOP_VERSION_RK3588) 4837 dclk_rate = rk3588_vop2_if_cfg(state); 4838 else if (vop2->version == VOP_VERSION_RK3576) 4839 dclk_rate = rk3576_vop2_if_cfg(state); 4840 else if (vop2->version == VOP_VERSION_RK3568) 4841 dclk_rate = rk3568_vop2_if_cfg(state); 4842 else if (vop2->version == VOP_VERSION_RK3562) 4843 dclk_rate = rk3562_vop2_if_cfg(state); 4844 else if (vop2->version == VOP_VERSION_RK3528) 4845 dclk_rate = rk3528_vop2_if_cfg(state); 4846 4847 if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 4848 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) || 4849 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4850 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 4851 4852 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 4853 if (vop2->version == VOP_VERSION_RK3588 && 4854 conn_state->type == DRM_MODE_CONNECTOR_DisplayPort) 4855 conn_state->output_mode = RK3588_DP_OUT_MODE_YUV420; 4856 } else if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV422) { 4857 if (vop2->version == VOP_VERSION_RK3576 && 4858 conn_state->type == DRM_MODE_CONNECTOR_eDP) 4859 conn_state->output_mode = RK3576_EDP_OUT_MODE_YUV422; 4860 else if (vop2->version == VOP_VERSION_RK3588 && 4861 conn_state->type == DRM_MODE_CONNECTOR_eDP) 4862 conn_state->output_mode = RK3588_EDP_OUTPUT_MODE_YUV422; 4863 else if (vop2->version == VOP_VERSION_RK3576 && 4864 conn_state->type == DRM_MODE_CONNECTOR_HDMIA) 4865 conn_state->output_mode = RK3576_HDMI_OUT_MODE_YUV422; 4866 else if (conn_state->type == DRM_MODE_CONNECTOR_DisplayPort) 4867 conn_state->output_mode = RK3588_DP_OUT_MODE_YUV422; 4868 } 4869 4870 vop2_post_color_swap(state); 4871 4872 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 4873 OUT_MODE_SHIFT, conn_state->output_mode, false); 4874 4875 vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id); 4876 if (cstate->splice_mode) 4877 vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id); 4878 4879 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 4880 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 4881 yuv_overlay, false); 4882 4883 cstate->yuv_overlay = yuv_overlay; 4884 4885 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 4886 (htotal << 16) | hsync_len); 4887 val = hact_st << 16; 4888 val |= hact_end; 4889 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 4890 val = vact_st << 16; 4891 val |= vact_end; 4892 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 4893 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 4894 u16 vact_st_f1 = vtotal + vact_st + 1; 4895 u16 vact_end_f1 = vact_st_f1 + vdisplay; 4896 4897 val = vact_st_f1 << 16 | vact_end_f1; 4898 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 4899 val); 4900 4901 val = vtotal << 16 | (vtotal + vsync_len); 4902 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 4903 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4904 INTERLACE_EN_SHIFT, 1, false); 4905 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4906 DSP_FILED_POL, 1, false); 4907 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4908 P2I_EN_SHIFT, 1, false); 4909 vtotal += vtotal + 1; 4910 act_end = vact_end_f1; 4911 } else { 4912 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4913 INTERLACE_EN_SHIFT, 0, false); 4914 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4915 P2I_EN_SHIFT, 0, false); 4916 act_end = vact_end; 4917 } 4918 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 4919 (vtotal << 16) | vsync_len); 4920 4921 if (vop2->version == VOP_VERSION_RK3528 || 4922 vop2->version == VOP_VERSION_RK3562 || 4923 vop2->version == VOP_VERSION_RK3568) { 4924 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 4925 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4926 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4927 CORE_DCLK_DIV_EN_SHIFT, 1, false); 4928 else 4929 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4930 CORE_DCLK_DIV_EN_SHIFT, 0, false); 4931 4932 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 4933 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4934 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 4935 else 4936 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4937 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 4938 } 4939 4940 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4941 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 4942 4943 if (yuv_overlay) 4944 val = 0x20010200; 4945 else 4946 val = 0; 4947 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 4948 if (cstate->splice_mode) { 4949 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4950 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 4951 yuv_overlay, false); 4952 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 4953 } 4954 4955 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4956 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 4957 4958 if (vp->xmirror_en) 4959 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4960 DSP_X_MIR_EN_SHIFT, 1, false); 4961 4962 vop2_tv_config_update(state, vop2); 4963 vop2_post_config(state, vop2); 4964 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 4965 vop3_post_config(state, vop2); 4966 4967 if (cstate->dsc_enable) { 4968 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4969 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 4970 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 4971 } else { 4972 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 4973 } 4974 } 4975 4976 #ifndef CONFIG_SPL_BUILD 4977 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 4978 ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk); 4979 if (ret) { 4980 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 4981 return ret; 4982 } 4983 #endif 4984 4985 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 4986 if (!ret) { 4987 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 4988 if (ret) 4989 debug("%s: hdmi0_phy_pll may not define\n", __func__); 4990 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 4991 if (ret) 4992 debug("%s: hdmi1_phy_pll may not define\n", __func__); 4993 } else { 4994 hdmi0_phy_pll.dev = NULL; 4995 hdmi1_phy_pll.dev = NULL; 4996 debug("%s: Faile to find display-subsystem node\n", __func__); 4997 } 4998 4999 if (vop2->version == VOP_VERSION_RK3528) { 5000 struct ofnode_phandle_args args; 5001 5002 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 5003 "#clock-cells", 0, 0, &args); 5004 if (!ret) { 5005 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 5006 if (ret) { 5007 debug("warn: can't get clk device\n"); 5008 return ret; 5009 } 5010 } else { 5011 debug("assigned-clock-parents's node not define\n"); 5012 } 5013 } 5014 5015 if (vop2->version == VOP_VERSION_RK3576) 5016 vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div; 5017 5018 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 5019 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 5020 vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll); 5021 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 5022 vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll); 5023 5024 /* 5025 * uboot clk driver won't set dclk parent's rate when use 5026 * hdmi phypll as dclk source. 5027 * So set dclk rate is meaningless. Set hdmi phypll rate 5028 * directly. 5029 */ 5030 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 5031 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000); 5032 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 5033 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000); 5034 } else { 5035 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 5036 ret = vop2_clk_set_rate(&hdmi_phy_pll, 5037 dclk_rate / vp_dclk_div * 1000); 5038 } else { 5039 #ifndef CONFIG_SPL_BUILD 5040 ret = vop2_clk_set_rate(&cstate->dclk, 5041 dclk_rate / vp_dclk_div * 1000); 5042 #else 5043 if (vop2->version == VOP_VERSION_RK3528) { 5044 void *cru_base = (void *)RK3528_CRU_BASE; 5045 5046 /* dclk src switch to hdmiphy pll */ 5047 writel((BIT(0) << 16) | BIT(0), cru_base + 0x450); 5048 rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000); 5049 ret = dclk_rate * 1000; 5050 } 5051 #endif 5052 } 5053 } 5054 } else { 5055 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 5056 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000); 5057 else 5058 ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000); 5059 } 5060 5061 if (IS_ERR_VALUE(ret)) { 5062 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 5063 __func__, cstate->crtc_id, dclk_rate, ret); 5064 return ret; 5065 } else { 5066 if (cstate->mcu_timing.mcu_pix_total) { 5067 mode->crtc_clock = roundup(ret, 1000) / 1000; 5068 } else { 5069 dclk_div_factor = mode->crtc_clock / dclk_rate; 5070 mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000; 5071 } 5072 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 5073 } 5074 5075 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 5076 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 5077 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 5078 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 5079 5080 if (cstate->mcu_timing.mcu_pix_total) { 5081 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5082 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5083 STANDBY_EN_SHIFT, 0, false); 5084 vop3_mcu_mode_setup(state); 5085 } 5086 5087 return 0; 5088 } 5089 5090 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 5091 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 5092 uint32_t dst_h) 5093 { 5094 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 5095 uint16_t hscl_filter_mode, vscl_filter_mode; 5096 uint8_t xgt2 = 0, xgt4 = 0; 5097 uint8_t ygt2 = 0, ygt4 = 0; 5098 uint32_t xfac = 0, yfac = 0; 5099 u32 win_offset = win->reg_offset; 5100 bool xgt_en = false; 5101 bool xavg_en = false; 5102 5103 if (is_vop3(vop2)) { 5104 if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) { 5105 if (src_w >= (8 * dst_w)) { 5106 xgt4 = 1; 5107 src_w >>= 2; 5108 } else if (src_w >= (4 * dst_w)) { 5109 xgt2 = 1; 5110 src_w >>= 1; 5111 } 5112 } else { 5113 if (src_w >= (4 * dst_w)) { 5114 xgt4 = 1; 5115 src_w >>= 2; 5116 } else if (src_w >= (2 * dst_w)) { 5117 xgt2 = 1; 5118 src_w >>= 1; 5119 } 5120 } 5121 } 5122 5123 /** 5124 * The rk3528 is processed as 2 pixel/cycle, 5125 * so ygt2/ygt4 needs to be triggered in advance to improve performance 5126 * when src_w is bigger than 1920. 5127 * dst_h / src_h is at [1, 0.65) ygt2=0; ygt4=0; 5128 * dst_h / src_h is at [0.65, 0.35) ygt2=1; ygt4=0; 5129 * dst_h / src_h is at [0.35, 0) ygt2=0; ygt4=1; 5130 */ 5131 if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) { 5132 if (src_h >= (100 * dst_h / 35)) { 5133 ygt4 = 1; 5134 src_h >>= 2; 5135 } else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) { 5136 ygt2 = 1; 5137 src_h >>= 1; 5138 } 5139 } else { 5140 if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) { 5141 if (src_h >= (8 * dst_h)) { 5142 ygt4 = 1; 5143 src_h >>= 2; 5144 } else if (src_h >= (4 * dst_h)) { 5145 ygt2 = 1; 5146 src_h >>= 1; 5147 } 5148 } else { 5149 if (src_h >= (4 * dst_h)) { 5150 ygt4 = 1; 5151 src_h >>= 2; 5152 } else if (src_h >= (2 * dst_h)) { 5153 ygt2 = 1; 5154 src_h >>= 1; 5155 } 5156 } 5157 } 5158 5159 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 5160 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 5161 5162 if (yrgb_hor_scl_mode == SCALE_UP) 5163 hscl_filter_mode = win->hsu_filter_mode; 5164 else 5165 hscl_filter_mode = win->hsd_filter_mode; 5166 5167 if (yrgb_ver_scl_mode == SCALE_UP) 5168 vscl_filter_mode = win->vsu_filter_mode; 5169 else 5170 vscl_filter_mode = win->vsd_filter_mode; 5171 5172 /* 5173 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 5174 * at scale down mode 5175 */ 5176 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 5177 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 5178 dst_w += 1; 5179 } 5180 5181 if (is_vop3(vop2)) { 5182 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 5183 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 5184 5185 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 5186 xavg_en = xgt2 || xgt4; 5187 else 5188 xgt_en = xgt2 || xgt4; 5189 5190 if (vop2->version == VOP_VERSION_RK3576) { 5191 bool zme_dering_en = false; 5192 5193 if ((yrgb_hor_scl_mode == SCALE_UP && 5194 hscl_filter_mode == VOP2_SCALE_UP_ZME) || 5195 (yrgb_ver_scl_mode == SCALE_UP && 5196 vscl_filter_mode == VOP2_SCALE_UP_ZME)) 5197 zme_dering_en = true; 5198 5199 /* Recommended configuration from the algorithm */ 5200 vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset, 5201 0x04100d10); 5202 vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset, 5203 EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false); 5204 } 5205 } else { 5206 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 5207 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 5208 } 5209 5210 if (win->type == CLUSTER_LAYER) { 5211 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 5212 yfac << 16 | xfac); 5213 5214 if (is_vop3(vop2)) { 5215 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5216 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 5217 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5218 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 5219 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5220 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5221 5222 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5223 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5224 yrgb_hor_scl_mode, false); 5225 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5226 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5227 yrgb_ver_scl_mode, false); 5228 } else { 5229 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5230 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5231 yrgb_hor_scl_mode, false); 5232 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5233 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5234 yrgb_ver_scl_mode, false); 5235 } 5236 5237 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 5238 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5239 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 5240 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5241 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 5242 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5243 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 5244 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5245 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 5246 } else { 5247 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5248 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 5249 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5250 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 5251 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5252 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 5253 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5254 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 5255 } 5256 } else { 5257 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 5258 yfac << 16 | xfac); 5259 5260 if (is_vop3(vop2)) { 5261 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5262 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 5263 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5264 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 5265 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5266 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5267 } 5268 5269 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5270 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 5271 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5272 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 5273 5274 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5275 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 5276 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5277 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 5278 5279 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5280 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 5281 hscl_filter_mode, false); 5282 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5283 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 5284 vscl_filter_mode, false); 5285 } 5286 } 5287 5288 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 5289 { 5290 u32 win_offset = win->reg_offset; 5291 5292 if (win->type == CLUSTER_LAYER) { 5293 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 5294 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 5295 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 5296 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5297 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 5298 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5299 } else { 5300 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 5301 ESMART_AXI_ID_SHIFT, win->axi_id, false); 5302 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 5303 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5304 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 5305 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5306 } 5307 } 5308 5309 static bool vop2_win_dither_up(uint32_t format) 5310 { 5311 switch (format) { 5312 case ROCKCHIP_FMT_RGB565: 5313 return true; 5314 default: 5315 return false; 5316 } 5317 } 5318 5319 static bool vop2_is_mirror_win(struct vop2_win_data *win) 5320 { 5321 return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR); 5322 } 5323 5324 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 5325 { 5326 struct crtc_state *cstate = &state->crtc_state; 5327 struct connector_state *conn_state = &state->conn_state; 5328 struct drm_display_mode *mode = &conn_state->mode; 5329 struct vop2 *vop2 = cstate->private; 5330 const struct vop2_data *vop2_data = vop2->data; 5331 const struct vop2_ops *vop2_ops = vop2_data->ops; 5332 int src_w = cstate->src_rect.w; 5333 int src_h = cstate->src_rect.h; 5334 int crtc_x = cstate->crtc_rect.x; 5335 int crtc_y = cstate->crtc_rect.y; 5336 int crtc_w = cstate->crtc_rect.w; 5337 int crtc_h = cstate->crtc_rect.h; 5338 int xvir = cstate->xvir; 5339 int y_mirror = 0; 5340 int csc_mode; 5341 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5342 /* offset of the right window in splice mode */ 5343 u32 splice_pixel_offset = 0; 5344 u32 splice_yrgb_offset = 0; 5345 u32 win_offset = win->reg_offset; 5346 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5347 bool dither_up; 5348 5349 if (win->splice_mode_right) { 5350 src_w = cstate->right_src_rect.w; 5351 src_h = cstate->right_src_rect.h; 5352 crtc_x = cstate->right_crtc_rect.x; 5353 crtc_y = cstate->right_crtc_rect.y; 5354 crtc_w = cstate->right_crtc_rect.w; 5355 crtc_h = cstate->right_crtc_rect.h; 5356 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5357 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5358 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5359 } 5360 5361 act_info = (src_h - 1) << 16; 5362 act_info |= (src_w - 1) & 0xffff; 5363 5364 dsp_info = (crtc_h - 1) << 16; 5365 dsp_info |= (crtc_w - 1) & 0xffff; 5366 5367 dsp_stx = crtc_x; 5368 dsp_sty = crtc_y; 5369 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5370 5371 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5372 y_mirror = 1; 5373 else 5374 y_mirror = 0; 5375 5376 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5377 5378 if (vop2->version != VOP_VERSION_RK3568) 5379 vop2_axi_config(vop2, win); 5380 5381 if (y_mirror) 5382 printf("WARN: y mirror is unsupported by cluster window\n"); 5383 5384 if (is_vop3(vop2)) { 5385 vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset, 5386 CLUSTER_PORT_SEL_MASK, CLUSTER_PORT_SEL_SHIFT, 5387 cstate->crtc_id, false); 5388 vop2_ops->setup_win_dly(state, cstate->crtc_id); 5389 } 5390 5391 /* 5392 * rk3588 and later platforms should set half_blocK_en to 1 in line and tile mode. 5393 */ 5394 if (vop2->version >= VOP_VERSION_RK3588) 5395 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 5396 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 5397 5398 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 5399 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5400 false); 5401 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 5402 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 5403 cstate->dma_addr + splice_yrgb_offset); 5404 5405 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 5406 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 5407 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 5408 5409 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 5410 5411 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5412 CSC_10BIT_DEPTH); 5413 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5414 CLUSTER_RGB2YUV_EN_SHIFT, 5415 is_yuv_output(conn_state->bus_format), false); 5416 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 5417 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 5418 5419 dither_up = vop2_win_dither_up(cstate->format); 5420 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5421 CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false); 5422 5423 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 5424 5425 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5426 5427 return 0; 5428 } 5429 5430 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 5431 { 5432 struct crtc_state *cstate = &state->crtc_state; 5433 struct connector_state *conn_state = &state->conn_state; 5434 struct drm_display_mode *mode = &conn_state->mode; 5435 struct vop2 *vop2 = cstate->private; 5436 const struct vop2_data *vop2_data = vop2->data; 5437 const struct vop2_ops *vop2_ops = vop2_data->ops; 5438 int src_w = cstate->src_rect.w; 5439 int src_h = cstate->src_rect.h; 5440 int crtc_x = cstate->crtc_rect.x; 5441 int crtc_y = cstate->crtc_rect.y; 5442 int crtc_w = cstate->crtc_rect.w; 5443 int crtc_h = cstate->crtc_rect.h; 5444 int xvir = cstate->xvir; 5445 int y_mirror = 0; 5446 int csc_mode; 5447 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5448 /* offset of the right window in splice mode */ 5449 u32 splice_pixel_offset = 0; 5450 u32 splice_yrgb_offset = 0; 5451 u32 win_offset = win->reg_offset; 5452 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5453 u32 val; 5454 bool dither_up; 5455 5456 if (vop2_is_mirror_win(win)) { 5457 struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id); 5458 5459 if (!source_win) { 5460 printf("invalid source win id %d\n", win->source_win_id); 5461 return -ENODEV; 5462 } 5463 5464 val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset); 5465 if (!(val & BIT(WIN_EN_SHIFT))) { 5466 printf("WARN: the source win should be enabled before mirror win\n"); 5467 return -EAGAIN; 5468 } 5469 } 5470 5471 if (win->splice_mode_right) { 5472 src_w = cstate->right_src_rect.w; 5473 src_h = cstate->right_src_rect.h; 5474 crtc_x = cstate->right_crtc_rect.x; 5475 crtc_y = cstate->right_crtc_rect.y; 5476 crtc_w = cstate->right_crtc_rect.w; 5477 crtc_h = cstate->right_crtc_rect.h; 5478 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5479 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5480 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5481 } 5482 5483 /* 5484 * This is workaround solution for IC design: 5485 * esmart can't support scale down when actual_w % 16 == 1. 5486 */ 5487 if (src_w > crtc_w && (src_w & 0xf) == 1) { 5488 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 5489 src_w -= 1; 5490 } 5491 5492 act_info = (src_h - 1) << 16; 5493 act_info |= (src_w - 1) & 0xffff; 5494 5495 dsp_info = (crtc_h - 1) << 16; 5496 dsp_info |= (crtc_w - 1) & 0xffff; 5497 5498 dsp_stx = crtc_x; 5499 dsp_sty = crtc_y; 5500 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5501 5502 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5503 y_mirror = 1; 5504 else 5505 y_mirror = 0; 5506 5507 if (is_vop3(vop2)) { 5508 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, 5509 ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT, 5510 win->scale_engine_num, false); 5511 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5512 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5513 cstate->crtc_id, false); 5514 vop2_ops->setup_win_dly(state, cstate->crtc_id); 5515 5516 /* Merge esmart1/3 from vp1 post to vp0 */ 5517 if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 && 5518 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || 5519 win->phys_id == ROCKCHIP_VOP2_ESMART3)) 5520 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5521 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5522 1, false); 5523 } 5524 5525 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5526 5527 if (vop2->version != VOP_VERSION_RK3568) 5528 vop2_axi_config(vop2, win); 5529 5530 if (y_mirror) 5531 cstate->dma_addr += (src_h - 1) * xvir * 4; 5532 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 5533 YMIRROR_EN_SHIFT, y_mirror, false); 5534 5535 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5536 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5537 false); 5538 5539 if (vop2->version == VOP_VERSION_RK3576) 5540 vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00); 5541 5542 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 5543 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 5544 cstate->dma_addr + splice_yrgb_offset); 5545 5546 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 5547 act_info); 5548 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 5549 dsp_info); 5550 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 5551 5552 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5553 WIN_EN_SHIFT, 1, false); 5554 5555 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5556 CSC_10BIT_DEPTH); 5557 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 5558 RGB2YUV_EN_SHIFT, 5559 is_yuv_output(conn_state->bus_format), false); 5560 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 5561 CSC_MODE_SHIFT, csc_mode, false); 5562 5563 dither_up = vop2_win_dither_up(cstate->format); 5564 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5565 REGION0_DITHER_UP_EN_SHIFT, dither_up, false); 5566 5567 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5568 5569 return 0; 5570 } 5571 5572 static void vop2_calc_display_rect_for_splice(struct display_state *state) 5573 { 5574 struct crtc_state *cstate = &state->crtc_state; 5575 struct connector_state *conn_state = &state->conn_state; 5576 struct drm_display_mode *mode = &conn_state->mode; 5577 struct display_rect *src_rect = &cstate->src_rect; 5578 struct display_rect *dst_rect = &cstate->crtc_rect; 5579 struct display_rect left_src, left_dst, right_src, right_dst; 5580 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 5581 int left_src_w, left_dst_w, right_dst_w; 5582 5583 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 5584 if (left_dst_w < 0) 5585 left_dst_w = 0; 5586 right_dst_w = dst_rect->w - left_dst_w; 5587 5588 if (!right_dst_w) 5589 left_src_w = src_rect->w; 5590 else 5591 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 5592 5593 left_src.x = src_rect->x; 5594 left_src.w = left_src_w; 5595 left_dst.x = dst_rect->x; 5596 left_dst.w = left_dst_w; 5597 right_src.x = left_src.x + left_src.w; 5598 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 5599 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 5600 right_dst.w = right_dst_w; 5601 5602 left_src.y = src_rect->y; 5603 left_src.h = src_rect->h; 5604 left_dst.y = dst_rect->y; 5605 left_dst.h = dst_rect->h; 5606 right_src.y = src_rect->y; 5607 right_src.h = src_rect->h; 5608 right_dst.y = dst_rect->y; 5609 right_dst.h = dst_rect->h; 5610 5611 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 5612 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 5613 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 5614 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 5615 } 5616 5617 static int rockchip_vop2_set_plane(struct display_state *state) 5618 { 5619 struct crtc_state *cstate = &state->crtc_state; 5620 struct vop2 *vop2 = cstate->private; 5621 struct vop2_win_data *win_data; 5622 struct vop2_win_data *splice_win_data; 5623 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5624 int ret; 5625 5626 if (cstate->crtc_rect.w > cstate->max_output.width) { 5627 printf("ERROR: output w[%d] exceeded max width[%d]\n", 5628 cstate->crtc_rect.w, cstate->max_output.width); 5629 return -EINVAL; 5630 } 5631 5632 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5633 if (!win_data) { 5634 printf("invalid win id %d\n", primary_plane_id); 5635 return -ENODEV; 5636 } 5637 5638 /* ignore some plane register according vop3 esmart lb mode */ 5639 if (vop3_ignore_plane(vop2, win_data)) 5640 return -EACCES; 5641 5642 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) { 5643 if (vop2_power_domain_on(vop2, win_data->pd_id)) 5644 printf("open vp%d plane pd fail\n", cstate->crtc_id); 5645 } 5646 5647 if (cstate->splice_mode) { 5648 if (win_data->splice_win_id) { 5649 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 5650 splice_win_data->splice_mode_right = true; 5651 5652 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 5653 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 5654 5655 vop2_calc_display_rect_for_splice(state); 5656 if (win_data->type == CLUSTER_LAYER) 5657 vop2_set_cluster_win(state, splice_win_data); 5658 else 5659 vop2_set_smart_win(state, splice_win_data); 5660 } else { 5661 printf("ERROR: splice mode is unsupported by plane %s\n", 5662 vop2_plane_phys_id_to_string(primary_plane_id)); 5663 return -EINVAL; 5664 } 5665 } 5666 5667 if (win_data->type == CLUSTER_LAYER) 5668 ret = vop2_set_cluster_win(state, win_data); 5669 else 5670 ret = vop2_set_smart_win(state, win_data); 5671 if (ret) 5672 return ret; 5673 5674 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 5675 cstate->crtc_id, vop2_plane_phys_id_to_string(primary_plane_id), 5676 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 5677 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 5678 cstate->dma_addr); 5679 5680 return 0; 5681 } 5682 5683 static int rockchip_vop2_prepare(struct display_state *state) 5684 { 5685 return 0; 5686 } 5687 5688 static void vop2_dsc_cfg_done(struct display_state *state) 5689 { 5690 struct connector_state *conn_state = &state->conn_state; 5691 struct crtc_state *cstate = &state->crtc_state; 5692 struct vop2 *vop2 = cstate->private; 5693 u8 dsc_id = cstate->dsc_id; 5694 u32 ctrl_regs_offset = (dsc_id * 0x30); 5695 5696 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5697 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 5698 DSC_CFG_DONE_SHIFT, 1, false); 5699 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 5700 DSC_CFG_DONE_SHIFT, 1, false); 5701 } else { 5702 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 5703 DSC_CFG_DONE_SHIFT, 1, false); 5704 } 5705 } 5706 5707 static int rockchip_vop2_enable(struct display_state *state) 5708 { 5709 struct crtc_state *cstate = &state->crtc_state; 5710 struct vop2 *vop2 = cstate->private; 5711 u32 vp_offset = (cstate->crtc_id * 0x100); 5712 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5713 5714 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5715 STANDBY_EN_SHIFT, 0, false); 5716 5717 if (cstate->splice_mode) 5718 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5719 5720 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5721 5722 if (cstate->dsc_enable) 5723 vop2_dsc_cfg_done(state); 5724 5725 if (cstate->mcu_timing.mcu_pix_total) 5726 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 5727 MCU_HOLD_MODE_SHIFT, 0, false); 5728 5729 return 0; 5730 } 5731 5732 static int rk3588_vop2_post_enable(struct display_state *state) 5733 { 5734 struct connector_state *conn_state = &state->conn_state; 5735 struct crtc_state *cstate = &state->crtc_state; 5736 struct vop2 *vop2 = cstate->private; 5737 int output_if = conn_state->output_if; 5738 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5739 int ret, val; 5740 5741 if (output_if & VOP_OUTPUT_IF_DP0) 5742 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 5743 1, false); 5744 5745 if (output_if & VOP_OUTPUT_IF_DP1) 5746 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 5747 1, false); 5748 5749 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1)) { 5750 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5751 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5752 val & BIT(cstate->crtc_id), 50 * 1000); 5753 if (ret) 5754 printf("%s wait cfg done timeout\n", __func__); 5755 5756 if (cstate->dclk_rst.dev) { 5757 reset_assert(&cstate->dclk_rst); 5758 udelay(20); 5759 reset_deassert(&cstate->dclk_rst); 5760 } 5761 } 5762 5763 return 0; 5764 } 5765 5766 static int rk3576_vop2_post_enable(struct display_state *state) 5767 { 5768 struct connector_state *conn_state = &state->conn_state; 5769 struct crtc_state *cstate = &state->crtc_state; 5770 struct vop2 *vop2 = cstate->private; 5771 int output_if = conn_state->output_if; 5772 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5773 int ret, val; 5774 5775 if (output_if & VOP_OUTPUT_IF_DP0) 5776 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 5777 RK3576_IF_OUT_EN_SHIFT, 1, false); 5778 5779 if (output_if & VOP_OUTPUT_IF_DP1) 5780 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 5781 RK3576_IF_OUT_EN_SHIFT, 1, false); 5782 5783 if (output_if & VOP_OUTPUT_IF_DP2) 5784 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 5785 RK3576_IF_OUT_EN_SHIFT, 1, false); 5786 5787 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) { 5788 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5789 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5790 val & BIT(cstate->crtc_id), 50 * 1000); 5791 if (ret) 5792 printf("%s wait cfg done timeout\n", __func__); 5793 5794 if (cstate->dclk_rst.dev) { 5795 reset_assert(&cstate->dclk_rst); 5796 udelay(20); 5797 reset_deassert(&cstate->dclk_rst); 5798 } 5799 } 5800 5801 return 0; 5802 } 5803 5804 static int rockchip_vop2_post_enable(struct display_state *state) 5805 { 5806 struct crtc_state *cstate = &state->crtc_state; 5807 struct vop2 *vop2 = cstate->private; 5808 5809 if (vop2->version == VOP_VERSION_RK3588) 5810 rk3588_vop2_post_enable(state); 5811 else if (vop2->version == VOP_VERSION_RK3576) 5812 rk3576_vop2_post_enable(state); 5813 5814 return 0; 5815 } 5816 5817 static int rockchip_vop2_disable(struct display_state *state) 5818 { 5819 struct crtc_state *cstate = &state->crtc_state; 5820 struct vop2 *vop2 = cstate->private; 5821 u32 vp_offset = (cstate->crtc_id * 0x100); 5822 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5823 5824 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5825 STANDBY_EN_SHIFT, 1, false); 5826 5827 if (cstate->splice_mode) 5828 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5829 5830 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5831 5832 return 0; 5833 } 5834 5835 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 5836 { 5837 struct crtc_state *cstate = &state->crtc_state; 5838 struct vop2 *vop2 = cstate->private; 5839 ofnode vp_node; 5840 struct device_node *port_parent_node = cstate->ports_node; 5841 static bool vop_fix_dts; 5842 const char *path; 5843 u32 plane_mask = 0; 5844 int vp_id = 0; 5845 5846 /* 5847 * For vop3, &vop2_vp_plane_mask.plane_mask will not be fixup in 5848 * &rockchip_crtc_funcs.fixup_dts(), because planes can be switched 5849 * between different CRTCs flexibly and the userspace do not need 5850 * the plane_mask to restrict the binding between the crtc and plane. 5851 * We just find a expected plane for logo display. 5852 */ 5853 if (vop_fix_dts || is_vop3(vop2)) 5854 return 0; 5855 5856 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 5857 path = vp_node.np->full_name; 5858 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 5859 5860 if (cstate->crtc->assign_plane) 5861 continue; 5862 5863 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 5864 vp_id, plane_mask, 5865 vop2->vp_plane_mask[vp_id].primary_plane_id, 5866 vop2->vp_plane_mask[vp_id].cursor_plane_id); 5867 5868 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 5869 plane_mask, 1); 5870 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 5871 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 5872 if (vop2->vp_plane_mask[vp_id].cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) 5873 do_fixup_by_path_u32(blob, path, "cursor-win-id", 5874 vop2->vp_plane_mask[vp_id].cursor_plane_id, 1); 5875 vp_id++; 5876 } 5877 5878 vop_fix_dts = true; 5879 5880 return 0; 5881 } 5882 5883 static int rockchip_vop2_check(struct display_state *state) 5884 { 5885 struct crtc_state *cstate = &state->crtc_state; 5886 struct rockchip_crtc *crtc = cstate->crtc; 5887 5888 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 5889 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 5890 return -ENOTSUPP; 5891 } 5892 5893 if (cstate->splice_mode) { 5894 crtc->splice_mode = true; 5895 crtc->splice_crtc_id = cstate->splice_crtc_id; 5896 } 5897 5898 return 0; 5899 } 5900 5901 static int rockchip_vop2_mode_valid(struct display_state *state) 5902 { 5903 struct connector_state *conn_state = &state->conn_state; 5904 struct crtc_state *cstate = &state->crtc_state; 5905 struct drm_display_mode *mode = &conn_state->mode; 5906 struct videomode vm; 5907 5908 drm_display_mode_to_videomode(mode, &vm); 5909 5910 if (vm.hactive < 32 || vm.vactive < 32 || 5911 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 5912 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 5913 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 5914 return -EINVAL; 5915 } 5916 5917 return 0; 5918 } 5919 5920 static int rockchip_vop2_mode_fixup(struct display_state *state) 5921 { 5922 struct connector_state *conn_state = &state->conn_state; 5923 struct rockchip_connector *conn = conn_state->connector; 5924 struct drm_display_mode *mode = &conn_state->mode; 5925 struct crtc_state *cstate = &state->crtc_state; 5926 struct vop2 *vop2 = cstate->private; 5927 5928 if (conn_state->secondary) { 5929 if (!(conn->dual_channel_mode && 5930 conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) && 5931 conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) 5932 drm_mode_convert_to_split_mode(mode); 5933 } 5934 5935 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE); 5936 5937 /* 5938 * For RK3568 and RK3588, the hactive of video timing must 5939 * be 4-pixel aligned. 5940 */ 5941 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) { 5942 if (mode->crtc_hdisplay % 4) { 5943 int old_hdisplay = mode->crtc_hdisplay; 5944 int align = 4 - (mode->crtc_hdisplay % 4); 5945 5946 mode->crtc_hdisplay += align; 5947 mode->crtc_hsync_start += align; 5948 mode->crtc_hsync_end += align; 5949 mode->crtc_htotal += align; 5950 5951 printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n", 5952 old_hdisplay, mode->hdisplay); 5953 } 5954 } 5955 5956 if (vop2->version == VOP_VERSION_RK3576) { 5957 /* 5958 * For RK3576 YUV420 output, hden signal introduce one cycle delay, 5959 * so we need to adjust hfp and hbp to compatible with this design. 5960 */ 5961 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 5962 mode->crtc_hsync_start += 2; 5963 mode->crtc_hsync_end += 2; 5964 } 5965 /* 5966 * For RK3576 DP output, vp send 2 pixels 1 cycle. So the hactive, 5967 * hfp, hsync, hbp should be 2-pixel aligned. 5968 */ 5969 if (conn_state->output_if & 5970 (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) { 5971 mode->crtc_hdisplay += mode->crtc_hdisplay % 2; 5972 mode->crtc_hsync_start += mode->crtc_hsync_start % 2; 5973 mode->crtc_hsync_end += mode->crtc_hsync_end % 2; 5974 mode->crtc_htotal += mode->crtc_htotal % 2; 5975 } 5976 } 5977 5978 if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656) 5979 mode->crtc_clock *= 2; 5980 5981 /* 5982 * For RK3528, the path of CVBS output is like: 5983 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 5984 * The vop2 dclk should be four times crtc_clock for CVBS sampling 5985 * clock needs. 5986 */ 5987 if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656) 5988 mode->crtc_clock *= 4; 5989 5990 mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format); 5991 if (cstate->mcu_timing.mcu_pix_total) 5992 mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1; 5993 5994 return 0; 5995 } 5996 5997 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 5998 5999 static int rockchip_vop2_plane_check(struct display_state *state) 6000 { 6001 struct crtc_state *cstate = &state->crtc_state; 6002 struct vop2 *vop2 = cstate->private; 6003 struct display_rect *src = &cstate->src_rect; 6004 struct display_rect *dst = &cstate->crtc_rect; 6005 struct vop2_win_data *win_data; 6006 int min_scale, max_scale; 6007 int hscale, vscale; 6008 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 6009 6010 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 6011 if (!win_data) { 6012 printf("ERROR: invalid win id %d\n", primary_plane_id); 6013 return -ENODEV; 6014 } 6015 6016 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 6017 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 6018 6019 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 6020 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 6021 if (hscale < 0 || vscale < 0) { 6022 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 6023 return -ERANGE; 6024 } 6025 6026 return 0; 6027 } 6028 6029 static int rockchip_vop2_apply_soft_te(struct display_state *state) 6030 { 6031 __maybe_unused struct connector_state *conn_state = &state->conn_state; 6032 struct crtc_state *cstate = &state->crtc_state; 6033 struct vop2 *vop2 = cstate->private; 6034 u32 vp_offset = (cstate->crtc_id * 0x100); 6035 int val = 0; 6036 int ret = 0; 6037 6038 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 6039 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 6040 if (!ret) { 6041 #ifndef CONFIG_SPL_BUILD 6042 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 6043 !val, 50 * 1000); 6044 if (!ret) { 6045 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 6046 val, 50 * 1000); 6047 if (!ret) { 6048 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 6049 EN_MASK, EDPI_WMS_FS, 1, false); 6050 } else { 6051 printf("ERROR: vp%d wait for active TE signal timeout\n", 6052 cstate->crtc_id); 6053 return ret; 6054 } 6055 } else { 6056 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 6057 return ret; 6058 } 6059 #endif 6060 } else { 6061 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 6062 return ret; 6063 } 6064 6065 return 0; 6066 } 6067 6068 static int rockchip_vop2_regs_dump(struct display_state *state) 6069 { 6070 struct crtc_state *cstate = &state->crtc_state; 6071 struct vop2 *vop2 = cstate->private; 6072 const struct vop2_data *vop2_data = vop2->data; 6073 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 6074 u32 len = 128; 6075 u32 n, i, j; 6076 u32 base; 6077 6078 if (!cstate->crtc->active) 6079 return -EINVAL; 6080 6081 n = vop2_data->dump_regs_size; 6082 for (i = 0; i < n; i++) { 6083 base = regs[i].offset; 6084 len = 128; 6085 if (regs[i].size) 6086 len = min(len, regs[i].size >> 2); 6087 printf("\n%s:\n", regs[i].name); 6088 for (j = 0; j < len;) { 6089 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 6090 vop2_readl(vop2, base + (4 * j)), 6091 vop2_readl(vop2, base + (4 * (j + 1))), 6092 vop2_readl(vop2, base + (4 * (j + 2))), 6093 vop2_readl(vop2, base + (4 * (j + 3)))); 6094 j += 4; 6095 } 6096 } 6097 6098 return 0; 6099 } 6100 6101 static int rockchip_vop2_active_regs_dump(struct display_state *state) 6102 { 6103 struct crtc_state *cstate = &state->crtc_state; 6104 struct vop2 *vop2 = cstate->private; 6105 const struct vop2_data *vop2_data = vop2->data; 6106 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 6107 u32 len = 128; 6108 u32 n, i, j; 6109 u32 base; 6110 bool enable_state; 6111 6112 if (!cstate->crtc->active) 6113 return -EINVAL; 6114 6115 n = vop2_data->dump_regs_size; 6116 for (i = 0; i < n; i++) { 6117 if (regs[i].state_mask) { 6118 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 6119 regs[i].state_mask; 6120 if (enable_state != regs[i].enable_state) 6121 continue; 6122 } 6123 6124 base = regs[i].offset; 6125 len = 128; 6126 if (regs[i].size) 6127 len = min(len, regs[i].size >> 2); 6128 printf("\n%s:\n", regs[i].name); 6129 for (j = 0; j < len;) { 6130 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 6131 vop2_readl(vop2, base + (4 * j)), 6132 vop2_readl(vop2, base + (4 * (j + 1))), 6133 vop2_readl(vop2, base + (4 * (j + 2))), 6134 vop2_readl(vop2, base + (4 * (j + 3)))); 6135 j += 4; 6136 } 6137 } 6138 6139 return 0; 6140 } 6141 6142 static void rk3528_setup_win_dly(struct display_state *state, int crtc_id) 6143 { 6144 struct crtc_state *cstate = &state->crtc_state; 6145 struct vop2 *vop2 = cstate->private; 6146 struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id]; 6147 uint32_t dly = 0; /* For vop3, the default window delay is 0 */ 6148 6149 switch (plane_mask->primary_plane_id) { 6150 case ROCKCHIP_VOP2_CLUSTER0: 6151 vop2_mask_write(vop2, RK3528_OVL_SYS_CLUSTER0_CTRL, CLUSTER_DLY_NUM_MASK, 6152 CLUSTER_DLY_NUM_SHIFT, dly, false); 6153 break; 6154 case ROCKCHIP_VOP2_ESMART0: 6155 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL, ESMART_DLY_NUM_MASK, 6156 ESMART_DLY_NUM_SHIFT, dly, false); 6157 break; 6158 case ROCKCHIP_VOP2_ESMART1: 6159 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART1_CTRL, ESMART_DLY_NUM_MASK, 6160 ESMART_DLY_NUM_SHIFT, dly, false); 6161 break; 6162 case ROCKCHIP_VOP2_ESMART2: 6163 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART2_CTRL, ESMART_DLY_NUM_MASK, 6164 ESMART_DLY_NUM_SHIFT, dly, false); 6165 break; 6166 case ROCKCHIP_VOP2_ESMART3: 6167 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART3_CTRL, ESMART_DLY_NUM_MASK, 6168 ESMART_DLY_NUM_SHIFT, dly, false); 6169 break; 6170 } 6171 } 6172 6173 static void rk3528_setup_overlay(struct display_state *state) 6174 { 6175 struct crtc_state *cstate = &state->crtc_state; 6176 struct vop2 *vop2 = cstate->private; 6177 struct vop2_win_data *win_data; 6178 int i; 6179 u32 offset = 0; 6180 u8 shift = 0; 6181 6182 /* init the layer sel value to 0xff(Disable layer) */ 6183 for (i = 0; i < vop2->data->nr_vps; i++) { 6184 offset = 0x100 * i; 6185 vop2_writel(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, 0xffffffff); 6186 } 6187 6188 /* layer sel win id */ 6189 for (i = 0; i < vop2->data->nr_vps; i++) { 6190 if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 6191 offset = 0x100 * i; 6192 win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id); 6193 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, 6194 LAYER_SEL_MASK, 0, win_data->layer_sel_win_id[i], false); 6195 } 6196 } 6197 6198 /* win sel port */ 6199 for (i = 0; i < vop2->data->nr_vps; i++) { 6200 if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 6201 win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id); 6202 shift = win_data->win_sel_port_offset * 2; 6203 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL, 6204 LAYER_SEL_PORT_MASK, shift, i, false); 6205 } 6206 } 6207 } 6208 6209 static void rk3568_setup_win_dly(struct display_state *state, int crtc_id) 6210 { 6211 struct crtc_state *cstate = &state->crtc_state; 6212 struct vop2 *vop2 = cstate->private; 6213 struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id]; 6214 struct vop2_win_data *win_data; 6215 uint32_t dly; 6216 6217 win_data = vop2_find_win_by_phys_id(vop2, plane_mask->primary_plane_id); 6218 dly = win_data->dly[VOP2_DLY_MODE_DEFAULT]; 6219 if (win_data->type == CLUSTER_LAYER) 6220 dly |= dly << 8; 6221 6222 switch (plane_mask->primary_plane_id) { 6223 case ROCKCHIP_VOP2_CLUSTER0: 6224 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6225 CLUSTER0_DLY_NUM_SHIFT, dly, false); 6226 break; 6227 case ROCKCHIP_VOP2_CLUSTER1: 6228 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6229 CLUSTER1_DLY_NUM_SHIFT, dly, false); 6230 break; 6231 case ROCKCHIP_VOP2_CLUSTER2: 6232 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM1, CLUSTER_DLY_NUM_MASK, 6233 CLUSTER0_DLY_NUM_SHIFT, dly, false); 6234 break; 6235 case ROCKCHIP_VOP2_CLUSTER3: 6236 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM1, CLUSTER_DLY_NUM_MASK, 6237 CLUSTER1_DLY_NUM_SHIFT, dly, false); 6238 break; 6239 case ROCKCHIP_VOP2_ESMART0: 6240 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6241 ESMART0_DLY_NUM_SHIFT, dly, false); 6242 break; 6243 case ROCKCHIP_VOP2_ESMART1: 6244 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6245 ESMART1_DLY_NUM_SHIFT, dly, false); 6246 break; 6247 case ROCKCHIP_VOP2_SMART0: 6248 case ROCKCHIP_VOP2_ESMART2: 6249 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6250 SMART0_DLY_NUM_SHIFT, dly, false); 6251 break; 6252 case ROCKCHIP_VOP2_SMART1: 6253 case ROCKCHIP_VOP2_ESMART3: 6254 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6255 SMART1_DLY_NUM_SHIFT, dly, false); 6256 break; 6257 } 6258 } 6259 6260 static void rk3568_setup_overlay(struct display_state *state) 6261 { 6262 struct crtc_state *cstate = &state->crtc_state; 6263 struct vop2 *vop2 = cstate->private; 6264 struct vop2_win_data *win_data; 6265 int layer_phy_id = 0; 6266 int total_used_layer = 0; 6267 int port_mux = 0; 6268 int i, j; 6269 u32 layer_nr = 0; 6270 u8 shift = 0; 6271 6272 /* layer sel win id */ 6273 for (i = 0; i < vop2->data->nr_vps; i++) { 6274 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 6275 for (j = 0; j < layer_nr; j++) { 6276 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 6277 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 6278 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 6279 shift, win_data->layer_sel_win_id[i], false); 6280 shift += 4; 6281 } 6282 } 6283 6284 /* win sel port */ 6285 for (i = 0; i < vop2->data->nr_vps; i++) { 6286 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 6287 for (j = 0; j < layer_nr; j++) { 6288 if (!vop2->vp_plane_mask[i].attached_layers[j]) 6289 continue; 6290 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 6291 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 6292 shift = win_data->win_sel_port_offset * 2; 6293 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 6294 LAYER_SEL_PORT_SHIFT + shift, i, false); 6295 } 6296 } 6297 6298 /** 6299 * port mux config 6300 */ 6301 for (i = 0; i < vop2->data->nr_vps; i++) { 6302 shift = i * 4; 6303 if (vop2->vp_plane_mask[i].attached_layers_nr) { 6304 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 6305 port_mux = total_used_layer - 1; 6306 } else { 6307 port_mux = 8; 6308 } 6309 6310 if (i == vop2->data->nr_vps - 1) 6311 port_mux = vop2->data->nr_mixers; 6312 6313 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 6314 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 6315 PORT_MUX_SHIFT + shift, port_mux, false); 6316 } 6317 } 6318 6319 static void rk3576_setup_win_dly(struct display_state *state, int crtc_id) 6320 { 6321 struct crtc_state *cstate = &state->crtc_state; 6322 struct vop2 *vop2 = cstate->private; 6323 struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id]; 6324 uint32_t dly = 0; /* For vop3, the default window delay is 0 */ 6325 6326 switch (plane_mask->primary_plane_id) { 6327 case ROCKCHIP_VOP2_CLUSTER0: 6328 vop2_mask_write(vop2, RK3576_CLUSTER0_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6329 CLUSTER_DLY_NUM_SHIFT, dly, false); 6330 break; 6331 case ROCKCHIP_VOP2_CLUSTER1: 6332 vop2_mask_write(vop2, RK3576_CLUSTER1_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6333 CLUSTER_DLY_NUM_SHIFT, dly, false); 6334 break; 6335 case ROCKCHIP_VOP2_ESMART0: 6336 vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM, ESMART_DLY_NUM_MASK, 6337 ESMART_DLY_NUM_SHIFT, dly, false); 6338 break; 6339 case ROCKCHIP_VOP2_ESMART1: 6340 vop2_mask_write(vop2, RK3576_ESMART1_DLY_NUM, ESMART_DLY_NUM_MASK, 6341 ESMART_DLY_NUM_SHIFT, dly, false); 6342 break; 6343 case ROCKCHIP_VOP2_ESMART2: 6344 vop2_mask_write(vop2, RK3576_ESMART2_DLY_NUM, ESMART_DLY_NUM_MASK, 6345 ESMART_DLY_NUM_SHIFT, dly, false); 6346 break; 6347 case ROCKCHIP_VOP2_ESMART3: 6348 vop2_mask_write(vop2, RK3576_ESMART3_DLY_NUM, ESMART_DLY_NUM_MASK, 6349 ESMART_DLY_NUM_SHIFT, dly, false); 6350 break; 6351 } 6352 } 6353 6354 static void rk3576_setup_overlay(struct display_state *state) 6355 { 6356 struct crtc_state *cstate = &state->crtc_state; 6357 struct vop2 *vop2 = cstate->private; 6358 struct vop2_win_data *win_data; 6359 int i; 6360 u32 offset = 0; 6361 6362 /* layer sel win id */ 6363 for (i = 0; i < vop2->data->nr_vps; i++) { 6364 if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 6365 offset = 0x100 * i; 6366 win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id); 6367 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, LAYER_SEL_MASK, 6368 0, win_data->layer_sel_win_id[i], false); 6369 } 6370 } 6371 } 6372 6373 static struct vop2_dump_regs rk3528_dump_regs[] = { 6374 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6375 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6376 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6377 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6378 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6379 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6380 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6381 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6382 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6383 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6384 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6385 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6386 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 6387 }; 6388 6389 #define RK3528_PLANE_MASK_BASE \ 6390 (BIT(ROCKCHIP_VOP2_CLUSTER0) | \ 6391 BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 6392 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3)) 6393 6394 static struct vop2_win_data rk3528_win_data[5] = { 6395 { 6396 .name = "Esmart0", 6397 .phys_id = ROCKCHIP_VOP2_ESMART0, 6398 .type = ESMART_LAYER, 6399 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6400 .win_sel_port_offset = 8, 6401 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 6402 .reg_offset = 0, 6403 .axi_id = 0, 6404 .axi_yrgb_id = 0x06, 6405 .axi_uv_id = 0x07, 6406 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6407 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6408 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6409 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6410 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6411 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6412 .possible_vp_mask = BIT(VOP2_VP0), 6413 .max_upscale_factor = 8, 6414 .max_downscale_factor = 8, 6415 }, 6416 6417 { 6418 .name = "Esmart1", 6419 .phys_id = ROCKCHIP_VOP2_ESMART1, 6420 .type = ESMART_LAYER, 6421 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6422 .win_sel_port_offset = 10, 6423 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 6424 .reg_offset = 0x200, 6425 .axi_id = 0, 6426 .axi_yrgb_id = 0x08, 6427 .axi_uv_id = 0x09, 6428 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6429 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6430 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6431 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6432 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6433 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6434 .possible_vp_mask = BIT(VOP2_VP0), 6435 .max_upscale_factor = 8, 6436 .max_downscale_factor = 8, 6437 }, 6438 6439 { 6440 .name = "Esmart2", 6441 .phys_id = ROCKCHIP_VOP2_ESMART2, 6442 .type = ESMART_LAYER, 6443 .plane_type = VOP2_PLANE_TYPE_CURSOR, 6444 .win_sel_port_offset = 12, 6445 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 6446 .reg_offset = 0x400, 6447 .axi_id = 0, 6448 .axi_yrgb_id = 0x0a, 6449 .axi_uv_id = 0x0b, 6450 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6451 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6452 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6453 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6454 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6455 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6456 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1), 6457 .max_upscale_factor = 8, 6458 .max_downscale_factor = 8, 6459 }, 6460 6461 { 6462 .name = "Esmart3", 6463 .phys_id = ROCKCHIP_VOP2_ESMART3, 6464 .type = ESMART_LAYER, 6465 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6466 .win_sel_port_offset = 14, 6467 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 6468 .reg_offset = 0x600, 6469 .axi_id = 0, 6470 .axi_yrgb_id = 0x0c, 6471 .axi_uv_id = 0x0d, 6472 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6473 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6474 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6475 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6476 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6477 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6478 .possible_vp_mask = BIT(VOP2_VP1), 6479 .max_upscale_factor = 8, 6480 .max_downscale_factor = 8, 6481 }, 6482 6483 { 6484 .name = "Cluster0", 6485 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6486 .type = CLUSTER_LAYER, 6487 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6488 .win_sel_port_offset = 0, 6489 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 6490 .reg_offset = 0, 6491 .axi_id = 0, 6492 .axi_yrgb_id = 0x02, 6493 .axi_uv_id = 0x03, 6494 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6495 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6496 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6497 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6498 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6499 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6500 .possible_vp_mask = BIT(VOP2_VP0), 6501 .max_upscale_factor = 8, 6502 .max_downscale_factor = 8, 6503 }, 6504 }; 6505 6506 static struct vop2_vp_data rk3528_vp_data[2] = { 6507 { 6508 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 6509 VOP_FEATURE_POST_CSC, 6510 .max_output = {4096, 4096}, 6511 .layer_mix_dly = 6, 6512 .hdr_mix_dly = 2, 6513 .win_dly = 8, 6514 }, 6515 { 6516 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6517 .max_output = {1920, 1080}, 6518 .layer_mix_dly = 2, 6519 .hdr_mix_dly = 0, 6520 .win_dly = 8, 6521 }, 6522 }; 6523 6524 static const struct vop2_ops rk3528_vop_ops = { 6525 .setup_win_dly = rk3528_setup_win_dly, 6526 .setup_overlay = rk3528_setup_overlay, 6527 }; 6528 6529 const struct vop2_data rk3528_vop = { 6530 .version = VOP_VERSION_RK3528, 6531 .nr_vps = 2, 6532 .vp_data = rk3528_vp_data, 6533 .win_data = rk3528_win_data, 6534 .plane_mask_base = RK3528_PLANE_MASK_BASE, 6535 .nr_layers = 5, 6536 .nr_mixers = 3, 6537 .nr_gammas = 2, 6538 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 6539 .dump_regs = rk3528_dump_regs, 6540 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 6541 .ops = &rk3528_vop_ops, 6542 6543 }; 6544 6545 static struct vop2_dump_regs rk3562_dump_regs[] = { 6546 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6547 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6548 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6549 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6550 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6551 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6552 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6553 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6554 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6555 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6556 }; 6557 6558 #define RK3562_PLANE_MASK_BASE \ 6559 (BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 6560 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3)) 6561 6562 static struct vop2_win_data rk3562_win_data[4] = { 6563 { 6564 .name = "Esmart0", 6565 .phys_id = ROCKCHIP_VOP2_ESMART0, 6566 .type = ESMART_LAYER, 6567 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6568 .win_sel_port_offset = 8, 6569 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6570 .reg_offset = 0, 6571 .axi_id = 0, 6572 .axi_yrgb_id = 0x02, 6573 .axi_uv_id = 0x03, 6574 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6575 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6576 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6577 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6578 .possible_vp_mask = BIT(VOP2_VP0), 6579 .max_upscale_factor = 8, 6580 .max_downscale_factor = 8, 6581 }, 6582 6583 { 6584 .name = "Esmart1", 6585 .phys_id = ROCKCHIP_VOP2_ESMART1, 6586 .type = ESMART_LAYER, 6587 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6588 .win_sel_port_offset = 10, 6589 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6590 .reg_offset = 0x200, 6591 .axi_id = 0, 6592 .axi_yrgb_id = 0x04, 6593 .axi_uv_id = 0x05, 6594 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6595 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6596 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6597 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6598 .possible_vp_mask = BIT(VOP2_VP0), 6599 .max_upscale_factor = 8, 6600 .max_downscale_factor = 8, 6601 }, 6602 6603 { 6604 .name = "Esmart2", 6605 .phys_id = ROCKCHIP_VOP2_ESMART2, 6606 .type = ESMART_LAYER, 6607 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6608 .win_sel_port_offset = 12, 6609 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 6610 .reg_offset = 0x400, 6611 .axi_id = 0, 6612 .axi_yrgb_id = 0x06, 6613 .axi_uv_id = 0x07, 6614 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6615 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6616 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6617 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6618 .possible_vp_mask = BIT(VOP2_VP0), 6619 .max_upscale_factor = 8, 6620 .max_downscale_factor = 8, 6621 }, 6622 6623 { 6624 .name = "Esmart3", 6625 .phys_id = ROCKCHIP_VOP2_ESMART3, 6626 .type = ESMART_LAYER, 6627 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6628 .win_sel_port_offset = 14, 6629 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 6630 .reg_offset = 0x600, 6631 .axi_id = 0, 6632 .axi_yrgb_id = 0x08, 6633 .axi_uv_id = 0x0d, 6634 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6635 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6636 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6637 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6638 .possible_vp_mask = BIT(VOP2_VP0), 6639 .max_upscale_factor = 8, 6640 .max_downscale_factor = 8, 6641 }, 6642 }; 6643 6644 static struct vop2_vp_data rk3562_vp_data[2] = { 6645 { 6646 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6647 .max_output = {2048, 4096}, 6648 .win_dly = 6, 6649 .layer_mix_dly = 8, 6650 }, 6651 { 6652 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6653 .max_output = {2048, 1080}, 6654 .win_dly = 8, 6655 .layer_mix_dly = 8, 6656 }, 6657 }; 6658 6659 static const struct vop2_ops rk3562_vop_ops = { 6660 .setup_win_dly = rk3528_setup_win_dly, 6661 .setup_overlay = rk3528_setup_overlay, 6662 }; 6663 6664 const struct vop2_data rk3562_vop = { 6665 .version = VOP_VERSION_RK3562, 6666 .nr_vps = 2, 6667 .vp_data = rk3562_vp_data, 6668 .win_data = rk3562_win_data, 6669 .plane_mask_base = RK3562_PLANE_MASK_BASE, 6670 .nr_layers = 4, 6671 .nr_mixers = 3, 6672 .nr_gammas = 2, 6673 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 6674 .dump_regs = rk3562_dump_regs, 6675 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 6676 .ops = &rk3562_vop_ops, 6677 }; 6678 6679 static struct vop2_dump_regs rk3568_dump_regs[] = { 6680 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6681 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6682 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6683 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6684 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6685 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6686 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6687 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6688 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6689 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6690 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6691 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6692 }; 6693 6694 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6695 { /* one display policy */ 6696 {/* main display */ 6697 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6698 .attached_layers_nr = 6, 6699 .attached_layers = { 6700 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 6701 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6702 }, 6703 }, 6704 {/* second display */}, 6705 {/* third display */}, 6706 {/* fourth display */}, 6707 }, 6708 6709 { /* two display policy */ 6710 {/* main display */ 6711 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6712 .attached_layers_nr = 3, 6713 .attached_layers = { 6714 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6715 }, 6716 }, 6717 6718 {/* second display */ 6719 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6720 .attached_layers_nr = 3, 6721 .attached_layers = { 6722 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6723 }, 6724 }, 6725 {/* third display */}, 6726 {/* fourth display */}, 6727 }, 6728 6729 { /* three display policy */ 6730 {/* main display */ 6731 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6732 .attached_layers_nr = 3, 6733 .attached_layers = { 6734 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6735 }, 6736 }, 6737 6738 {/* second display */ 6739 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6740 .attached_layers_nr = 2, 6741 .attached_layers = { 6742 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 6743 }, 6744 }, 6745 6746 {/* third display */ 6747 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6748 .attached_layers_nr = 1, 6749 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 6750 }, 6751 6752 {/* fourth display */}, 6753 }, 6754 6755 {/* reserved for four display policy */}, 6756 }; 6757 6758 #define RK3568_PLANE_MASK_BASE \ 6759 (BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1) | \ 6760 BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 6761 BIT(ROCKCHIP_VOP2_SMART0) | BIT(ROCKCHIP_VOP2_SMART1)) 6762 6763 static struct vop2_win_data rk3568_win_data[6] = { 6764 { 6765 .name = "Cluster0", 6766 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6767 .type = CLUSTER_LAYER, 6768 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6769 .win_sel_port_offset = 0, 6770 .layer_sel_win_id = { 0, 0, 0, 0xff }, 6771 .reg_offset = 0, 6772 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6773 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6774 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6775 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6776 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6777 .max_upscale_factor = 4, 6778 .max_downscale_factor = 4, 6779 .dly = { 0, 27, 21 }, 6780 }, 6781 6782 { 6783 .name = "Cluster1", 6784 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6785 .type = CLUSTER_LAYER, 6786 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6787 .win_sel_port_offset = 1, 6788 .layer_sel_win_id = { 1, 1, 1, 0xff }, 6789 .reg_offset = 0x200, 6790 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6791 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6792 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6793 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6794 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6795 .max_upscale_factor = 4, 6796 .max_downscale_factor = 4, 6797 .source_win_id = ROCKCHIP_VOP2_CLUSTER0, 6798 .feature = WIN_FEATURE_MIRROR, 6799 .dly = { 0, 27, 21 }, 6800 }, 6801 6802 { 6803 .name = "Esmart0", 6804 .phys_id = ROCKCHIP_VOP2_ESMART0, 6805 .type = ESMART_LAYER, 6806 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6807 .win_sel_port_offset = 4, 6808 .layer_sel_win_id = { 2, 2, 2, 0xff }, 6809 .reg_offset = 0, 6810 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6811 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6812 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6813 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6814 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6815 .max_upscale_factor = 8, 6816 .max_downscale_factor = 8, 6817 .dly = { 20, 47, 41 }, 6818 }, 6819 6820 { 6821 .name = "Esmart1", 6822 .phys_id = ROCKCHIP_VOP2_ESMART1, 6823 .type = ESMART_LAYER, 6824 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6825 .win_sel_port_offset = 5, 6826 .layer_sel_win_id = { 6, 6, 6, 0xff }, 6827 .reg_offset = 0x200, 6828 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6829 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6830 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6831 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6832 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6833 .max_upscale_factor = 8, 6834 .max_downscale_factor = 8, 6835 .dly = { 20, 47, 41 }, 6836 .source_win_id = ROCKCHIP_VOP2_ESMART0, 6837 .feature = WIN_FEATURE_MIRROR, 6838 }, 6839 6840 { 6841 .name = "Smart0", 6842 .phys_id = ROCKCHIP_VOP2_SMART0, 6843 .type = SMART_LAYER, 6844 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6845 .win_sel_port_offset = 6, 6846 .layer_sel_win_id = { 3, 3, 3, 0xff }, 6847 .reg_offset = 0x400, 6848 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6849 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6850 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6851 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6852 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6853 .max_upscale_factor = 8, 6854 .max_downscale_factor = 8, 6855 .dly = { 20, 47, 41 }, 6856 }, 6857 6858 { 6859 .name = "Smart1", 6860 .phys_id = ROCKCHIP_VOP2_SMART1, 6861 .type = SMART_LAYER, 6862 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6863 .win_sel_port_offset = 7, 6864 .layer_sel_win_id = { 7, 7, 7, 0xff }, 6865 .reg_offset = 0x600, 6866 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6867 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6868 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6869 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6870 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6871 .max_upscale_factor = 8, 6872 .max_downscale_factor = 8, 6873 .dly = { 20, 47, 41 }, 6874 .source_win_id = ROCKCHIP_VOP2_SMART0, 6875 .feature = WIN_FEATURE_MIRROR, 6876 }, 6877 }; 6878 6879 static struct vop2_vp_data rk3568_vp_data[3] = { 6880 { 6881 .feature = VOP_FEATURE_OUTPUT_10BIT, 6882 .pre_scan_max_dly = 42, 6883 .max_output = {4096, 2304}, 6884 }, 6885 { 6886 .feature = 0, 6887 .pre_scan_max_dly = 40, 6888 .max_output = {2048, 1536}, 6889 }, 6890 { 6891 .feature = 0, 6892 .pre_scan_max_dly = 40, 6893 .max_output = {1920, 1080}, 6894 }, 6895 }; 6896 6897 static const struct vop2_ops rk3568_vop_ops = { 6898 .setup_win_dly = rk3568_setup_win_dly, 6899 .setup_overlay = rk3568_setup_overlay, 6900 }; 6901 6902 const struct vop2_data rk3568_vop = { 6903 .version = VOP_VERSION_RK3568, 6904 .nr_vps = 3, 6905 .vp_data = rk3568_vp_data, 6906 .win_data = rk3568_win_data, 6907 .plane_mask = rk356x_vp_plane_mask[0], 6908 .plane_mask_base = RK3568_PLANE_MASK_BASE, 6909 .nr_layers = 6, 6910 .nr_mixers = 5, 6911 .nr_gammas = 1, 6912 .dump_regs = rk3568_dump_regs, 6913 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 6914 .ops = &rk3568_vop_ops, 6915 }; 6916 6917 #define RK3576_PLANE_MASK_BASE \ 6918 (BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1) | \ 6919 BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 6920 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3)) 6921 6922 static struct vop2_dump_regs rk3576_dump_regs[] = { 6923 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 }, 6924 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 }, 6925 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6926 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6927 { RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6928 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6929 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6930 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6931 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6932 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6933 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6934 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6935 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 }, 6936 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 }, 6937 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 }, 6938 }; 6939 6940 /* 6941 * RK3576 VOP with 2 Cluster win and 4 Esmart win. 6942 * Every Esmart win support 4 multi-region. 6943 * VP0 can use Cluster0/1 and Esmart0/2 6944 * VP1 can use Cluster0/1 and Esmart1/3 6945 * VP2 can use Esmart0/1/2/3 6946 * 6947 * Scale filter mode: 6948 * 6949 * * Cluster: 6950 * * Support prescale down: 6951 * * H/V: gt2/avg2 or gt4/avg4 6952 * * After prescale down: 6953 * * nearest-neighbor/bilinear/multi-phase filter for scale up 6954 * * nearest-neighbor/bilinear/multi-phase filter for scale down 6955 * 6956 * * Esmart: 6957 * * Support prescale down: 6958 * * H: gt2/avg2 or gt4/avg4 6959 * * V: gt2 or gt4 6960 * * After prescale down: 6961 * * nearest-neighbor/bilinear/bicubic for scale up 6962 * * nearest-neighbor/bilinear for scale down 6963 * 6964 * AXI config:: 6965 * 6966 * * Cluster0 win0: 0xa, 0xb [AXI0] 6967 * * Cluster0 win1: 0xc, 0xd [AXI0] 6968 * * Cluster1 win0: 0x6, 0x7 [AXI0] 6969 * * Cluster1 win1: 0x8, 0x9 [AXI0] 6970 * * Esmart0: 0x10, 0x11 [AXI0] 6971 * * Esmart1: 0x12, 0x13 [AXI0] 6972 * * Esmart2: 0xa, 0xb [AXI1] 6973 * * Esmart3: 0xc, 0xd [AXI1] 6974 * * Lut dma rid: 0x1, 0x2, 0x3 [AXI0] 6975 * * DCI dma rid: 0x4 [AXI0] 6976 * * Metadata rid: 0x5 [AXI0] 6977 * 6978 * * Limit: 6979 * * (1) 0x0 and 0xf can't be used; 6980 * * (2) cluster and lut/dci/metadata rid must smaller than 0xf, If Cluster rid is bigger than 0xf, 6981 * * VOP will dead at the system bandwidth very terrible scene. 6982 */ 6983 static struct vop2_win_data rk3576_win_data[6] = { 6984 { 6985 .name = "Esmart0", 6986 .phys_id = ROCKCHIP_VOP2_ESMART0, 6987 .type = ESMART_LAYER, 6988 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6989 .layer_sel_win_id = { 2, 0xff, 0, 0xff }, 6990 .reg_offset = 0x0, 6991 .supported_rotations = DRM_MODE_REFLECT_Y, 6992 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6993 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6994 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6995 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6996 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6997 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6998 .pd_id = VOP2_PD_ESMART, 6999 .axi_id = 0, 7000 .axi_yrgb_id = 0x10, 7001 .axi_uv_id = 0x11, 7002 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP2), 7003 .max_upscale_factor = 8, 7004 .max_downscale_factor = 8, 7005 .feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH, 7006 }, 7007 { 7008 .name = "Esmart1", 7009 .phys_id = ROCKCHIP_VOP2_ESMART1, 7010 .type = ESMART_LAYER, 7011 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7012 .layer_sel_win_id = { 0xff, 2, 1, 0xff }, 7013 .reg_offset = 0x200, 7014 .supported_rotations = DRM_MODE_REFLECT_Y, 7015 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7016 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7017 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7018 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7019 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7020 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 7021 .pd_id = VOP2_PD_ESMART, 7022 .axi_id = 0, 7023 .axi_yrgb_id = 0x12, 7024 .axi_uv_id = 0x13, 7025 .possible_vp_mask = BIT(VOP2_VP1) | BIT(VOP2_VP2), 7026 .max_upscale_factor = 8, 7027 .max_downscale_factor = 8, 7028 .feature = WIN_FEATURE_MULTI_AREA, 7029 }, 7030 7031 { 7032 .name = "Esmart2", 7033 .phys_id = ROCKCHIP_VOP2_ESMART2, 7034 .type = ESMART_LAYER, 7035 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7036 .layer_sel_win_id = { 3, 0xff, 2, 0xff }, 7037 .reg_offset = 0x400, 7038 .supported_rotations = DRM_MODE_REFLECT_Y, 7039 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7040 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7041 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7042 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7043 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7044 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 7045 .pd_id = VOP2_PD_ESMART, 7046 .axi_id = 1, 7047 .axi_yrgb_id = 0x0a, 7048 .axi_uv_id = 0x0b, 7049 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP2), 7050 .max_upscale_factor = 8, 7051 .max_downscale_factor = 8, 7052 .feature = WIN_FEATURE_MULTI_AREA, 7053 }, 7054 7055 { 7056 .name = "Esmart3", 7057 .phys_id = ROCKCHIP_VOP2_ESMART3, 7058 .type = ESMART_LAYER, 7059 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7060 .layer_sel_win_id = { 0xff, 3, 3, 0xff }, 7061 .reg_offset = 0x600, 7062 .supported_rotations = DRM_MODE_REFLECT_Y, 7063 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7064 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7065 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7066 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7067 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7068 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 7069 .pd_id = VOP2_PD_ESMART, 7070 .axi_id = 1, 7071 .axi_yrgb_id = 0x0c, 7072 .axi_uv_id = 0x0d, 7073 .possible_vp_mask = BIT(VOP2_VP1) | BIT(VOP2_VP2), 7074 .max_upscale_factor = 8, 7075 .max_downscale_factor = 8, 7076 .feature = WIN_FEATURE_MULTI_AREA, 7077 }, 7078 7079 { 7080 .name = "Cluster0", 7081 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 7082 .type = CLUSTER_LAYER, 7083 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7084 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 7085 .reg_offset = 0x0, 7086 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 7087 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 7088 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7089 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7090 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7091 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7092 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7093 .pd_id = VOP2_PD_CLUSTER, 7094 .axi_yrgb_id = 0x0a, 7095 .axi_uv_id = 0x0b, 7096 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1), 7097 .max_upscale_factor = 8, 7098 .max_downscale_factor = 8, 7099 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 7100 WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI, 7101 }, 7102 7103 { 7104 .name = "Cluster1", 7105 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 7106 .type = CLUSTER_LAYER, 7107 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7108 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 7109 .reg_offset = 0x200, 7110 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 7111 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 7112 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7113 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7114 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7115 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7116 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7117 .pd_id = VOP2_PD_CLUSTER, 7118 .axi_yrgb_id = 0x06, 7119 .axi_uv_id = 0x07, 7120 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1), 7121 .max_upscale_factor = 8, 7122 .max_downscale_factor = 8, 7123 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 7124 WIN_FEATURE_Y2R_13BIT_DEPTH, 7125 }, 7126 }; 7127 7128 /* 7129 * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4, 7130 * the urgency signal will be set to 1, when full post line buffer is over 6, the 7131 * urgency signal will be set to 0. 7132 */ 7133 static struct vop_urgency rk3576_vp0_urgency = { 7134 .urgen_thl = 4, 7135 .urgen_thh = 6, 7136 }; 7137 7138 static struct vop2_vp_data rk3576_vp_data[3] = { 7139 { 7140 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR | 7141 VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT | 7142 VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP, 7143 .max_output = { 4096, 4096 }, 7144 .hdrvivid_dly = 21, 7145 .sdr2hdr_dly = 21, 7146 .layer_mix_dly = 8, 7147 .hdr_mix_dly = 2, 7148 .win_dly = 10, 7149 .pixel_rate = 2, 7150 .urgency = &rk3576_vp0_urgency, 7151 }, 7152 { 7153 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | 7154 VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2, 7155 .max_output = { 2560, 2560 }, 7156 .hdrvivid_dly = 0, 7157 .sdr2hdr_dly = 0, 7158 .layer_mix_dly = 6, 7159 .hdr_mix_dly = 0, 7160 .win_dly = 10, 7161 .pixel_rate = 1, 7162 }, 7163 { 7164 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 7165 .max_output = { 1920, 1920 }, 7166 .hdrvivid_dly = 0, 7167 .sdr2hdr_dly = 0, 7168 .layer_mix_dly = 6, 7169 .hdr_mix_dly = 0, 7170 .win_dly = 10, 7171 .pixel_rate = 1, 7172 }, 7173 }; 7174 7175 static struct vop2_power_domain_data rk3576_vop_pd_data[] = { 7176 { 7177 .id = VOP2_PD_CLUSTER, 7178 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1), 7179 }, 7180 { 7181 .id = VOP2_PD_ESMART, 7182 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | 7183 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3), 7184 }, 7185 }; 7186 7187 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = { 7188 {VOP3_ESMART_4K_4K_4K_MODE, 2}, 7189 {VOP3_ESMART_4K_4K_2K_2K_MODE, 3} 7190 }; 7191 7192 static const struct vop2_ops rk3576_vop_ops = { 7193 .setup_win_dly = rk3576_setup_win_dly, 7194 .setup_overlay = rk3576_setup_overlay, 7195 }; 7196 7197 const struct vop2_data rk3576_vop = { 7198 .version = VOP_VERSION_RK3576, 7199 .nr_vps = 3, 7200 .nr_mixers = 4, 7201 .nr_layers = 6, 7202 .nr_gammas = 3, 7203 .esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE, 7204 .esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map), 7205 .esmart_lb_mode_map = rk3576_esmart_lb_mode_map, 7206 .vp_data = rk3576_vp_data, 7207 .win_data = rk3576_win_data, 7208 .plane_mask_base = RK3576_PLANE_MASK_BASE, 7209 .pd = rk3576_vop_pd_data, 7210 .nr_pd = ARRAY_SIZE(rk3576_vop_pd_data), 7211 .dump_regs = rk3576_dump_regs, 7212 .dump_regs_size = ARRAY_SIZE(rk3576_dump_regs), 7213 .ops = &rk3576_vop_ops, 7214 }; 7215 7216 static struct vop2_dump_regs rk3588_dump_regs[] = { 7217 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 7218 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 7219 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 7220 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 7221 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 7222 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 7223 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 7224 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 7225 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 7226 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 7227 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 7228 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 7229 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 7230 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 7231 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 7232 }; 7233 7234 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 7235 { /* one display policy */ 7236 {/* main display */ 7237 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7238 .attached_layers_nr = 4, 7239 .attached_layers = { 7240 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 7241 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 7242 }, 7243 }, 7244 7245 {/* planes for the splice mode */ 7246 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7247 .attached_layers_nr = 4, 7248 .attached_layers = { 7249 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, 7250 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 7251 }, 7252 }, 7253 {/* third display */}, 7254 {/* fourth display */}, 7255 }, 7256 7257 { /* two display policy */ 7258 {/* main display */ 7259 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7260 .attached_layers_nr = 4, 7261 .attached_layers = { 7262 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 7263 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 7264 }, 7265 }, 7266 7267 {/* second display */ 7268 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7269 .attached_layers_nr = 4, 7270 .attached_layers = { 7271 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, 7272 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 7273 }, 7274 }, 7275 {/* third display */}, 7276 {/* fourth display */}, 7277 }, 7278 7279 { /* three display policy */ 7280 {/* main display */ 7281 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7282 .attached_layers_nr = 3, 7283 .attached_layers = { 7284 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER2, 7285 ROCKCHIP_VOP2_ESMART0 7286 }, 7287 }, 7288 7289 {/* second display */ 7290 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7291 .attached_layers_nr = 3, 7292 .attached_layers = { 7293 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_CLUSTER3, 7294 ROCKCHIP_VOP2_ESMART1 7295 }, 7296 }, 7297 7298 {/* third display */ 7299 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 7300 .attached_layers_nr = 2, 7301 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 7302 }, 7303 7304 {/* fourth display */}, 7305 }, 7306 7307 { /* four display policy */ 7308 {/* main display */ 7309 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7310 .attached_layers_nr = 2, 7311 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 7312 }, 7313 7314 {/* second display */ 7315 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7316 .attached_layers_nr = 2, 7317 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 7318 }, 7319 7320 {/* third display */ 7321 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 7322 .attached_layers_nr = 2, 7323 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 7324 }, 7325 7326 {/* fourth display */ 7327 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 7328 .attached_layers_nr = 2, 7329 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 7330 }, 7331 }, 7332 7333 }; 7334 7335 #define RK3588_PLANE_MASK_BASE \ 7336 (BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1) | \ 7337 BIT(ROCKCHIP_VOP2_CLUSTER2) | BIT(ROCKCHIP_VOP2_CLUSTER3) | \ 7338 BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 7339 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3)) 7340 7341 static struct vop2_win_data rk3588_win_data[8] = { 7342 { 7343 .name = "Cluster0", 7344 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 7345 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 7346 .type = CLUSTER_LAYER, 7347 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7348 .win_sel_port_offset = 0, 7349 .layer_sel_win_id = { 0, 0, 0, 0 }, 7350 .reg_offset = 0, 7351 .axi_id = 0, 7352 .axi_yrgb_id = 2, 7353 .axi_uv_id = 3, 7354 .pd_id = VOP2_PD_CLUSTER0, 7355 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7356 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7357 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7358 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7359 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7360 .max_upscale_factor = 4, 7361 .max_downscale_factor = 4, 7362 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7363 }, 7364 7365 { 7366 .name = "Cluster1", 7367 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 7368 .type = CLUSTER_LAYER, 7369 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7370 .win_sel_port_offset = 1, 7371 .layer_sel_win_id = { 1, 1, 1, 1 }, 7372 .reg_offset = 0x200, 7373 .axi_id = 0, 7374 .axi_yrgb_id = 6, 7375 .axi_uv_id = 7, 7376 .pd_id = VOP2_PD_CLUSTER1, 7377 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7378 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7379 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7380 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7381 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7382 .max_upscale_factor = 4, 7383 .max_downscale_factor = 4, 7384 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7385 }, 7386 7387 { 7388 .name = "Cluster2", 7389 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 7390 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 7391 .type = CLUSTER_LAYER, 7392 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7393 .win_sel_port_offset = 2, 7394 .layer_sel_win_id = { 4, 4, 4, 4 }, 7395 .reg_offset = 0x400, 7396 .axi_id = 1, 7397 .axi_yrgb_id = 2, 7398 .axi_uv_id = 3, 7399 .pd_id = VOP2_PD_CLUSTER2, 7400 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7401 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7402 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7403 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7404 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7405 .max_upscale_factor = 4, 7406 .max_downscale_factor = 4, 7407 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7408 }, 7409 7410 { 7411 .name = "Cluster3", 7412 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 7413 .type = CLUSTER_LAYER, 7414 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7415 .win_sel_port_offset = 3, 7416 .layer_sel_win_id = { 5, 5, 5, 5 }, 7417 .reg_offset = 0x600, 7418 .axi_id = 1, 7419 .axi_yrgb_id = 6, 7420 .axi_uv_id = 7, 7421 .pd_id = VOP2_PD_CLUSTER3, 7422 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7423 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7424 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7425 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7426 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7427 .max_upscale_factor = 4, 7428 .max_downscale_factor = 4, 7429 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7430 }, 7431 7432 { 7433 .name = "Esmart0", 7434 .phys_id = ROCKCHIP_VOP2_ESMART0, 7435 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 7436 .type = ESMART_LAYER, 7437 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7438 .win_sel_port_offset = 4, 7439 .layer_sel_win_id = { 2, 2, 2, 2 }, 7440 .reg_offset = 0, 7441 .axi_id = 0, 7442 .axi_yrgb_id = 0x0a, 7443 .axi_uv_id = 0x0b, 7444 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7445 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7446 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7447 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7448 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7449 .max_upscale_factor = 8, 7450 .max_downscale_factor = 8, 7451 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7452 }, 7453 7454 { 7455 .name = "Esmart1", 7456 .phys_id = ROCKCHIP_VOP2_ESMART1, 7457 .type = ESMART_LAYER, 7458 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7459 .win_sel_port_offset = 5, 7460 .layer_sel_win_id = { 3, 3, 3, 3 }, 7461 .reg_offset = 0x200, 7462 .axi_id = 0, 7463 .axi_yrgb_id = 0x0c, 7464 .axi_uv_id = 0x0d, 7465 .pd_id = VOP2_PD_ESMART, 7466 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7467 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7468 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7469 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7470 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7471 .max_upscale_factor = 8, 7472 .max_downscale_factor = 8, 7473 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7474 }, 7475 7476 { 7477 .name = "Esmart2", 7478 .phys_id = ROCKCHIP_VOP2_ESMART2, 7479 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 7480 .type = ESMART_LAYER, 7481 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7482 .win_sel_port_offset = 6, 7483 .layer_sel_win_id = { 6, 6, 6, 6 }, 7484 .reg_offset = 0x400, 7485 .axi_id = 1, 7486 .axi_yrgb_id = 0x0a, 7487 .axi_uv_id = 0x0b, 7488 .pd_id = VOP2_PD_ESMART, 7489 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7490 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7491 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7492 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7493 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7494 .max_upscale_factor = 8, 7495 .max_downscale_factor = 8, 7496 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7497 }, 7498 7499 { 7500 .name = "Esmart3", 7501 .phys_id = ROCKCHIP_VOP2_ESMART3, 7502 .type = ESMART_LAYER, 7503 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7504 .win_sel_port_offset = 7, 7505 .layer_sel_win_id = { 7, 7, 7, 7 }, 7506 .reg_offset = 0x600, 7507 .axi_id = 1, 7508 .axi_yrgb_id = 0x0c, 7509 .axi_uv_id = 0x0d, 7510 .pd_id = VOP2_PD_ESMART, 7511 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7512 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7513 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7514 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7515 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7516 .max_upscale_factor = 8, 7517 .max_downscale_factor = 8, 7518 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7519 }, 7520 }; 7521 7522 static struct dsc_error_info dsc_ecw[] = { 7523 {0x00000000, "no error detected by DSC encoder"}, 7524 {0x0030ffff, "bits per component error"}, 7525 {0x0040ffff, "multiple mode error"}, 7526 {0x0050ffff, "line buffer depth error"}, 7527 {0x0060ffff, "minor version error"}, 7528 {0x0070ffff, "picture height error"}, 7529 {0x0080ffff, "picture width error"}, 7530 {0x0090ffff, "number of slices error"}, 7531 {0x00c0ffff, "slice height Error "}, 7532 {0x00d0ffff, "slice width error"}, 7533 {0x00e0ffff, "second line BPG offset error"}, 7534 {0x00f0ffff, "non second line BPG offset error"}, 7535 {0x0100ffff, "PPS ID error"}, 7536 {0x0110ffff, "bits per pixel (BPP) Error"}, 7537 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 7538 7539 {0x01510001, "slice 0 RC buffer model overflow error"}, 7540 {0x01510002, "slice 1 RC buffer model overflow error"}, 7541 {0x01510004, "slice 2 RC buffer model overflow error"}, 7542 {0x01510008, "slice 3 RC buffer model overflow error"}, 7543 {0x01510010, "slice 4 RC buffer model overflow error"}, 7544 {0x01510020, "slice 5 RC buffer model overflow error"}, 7545 {0x01510040, "slice 6 RC buffer model overflow error"}, 7546 {0x01510080, "slice 7 RC buffer model overflow error"}, 7547 7548 {0x01610001, "slice 0 RC buffer model underflow error"}, 7549 {0x01610002, "slice 1 RC buffer model underflow error"}, 7550 {0x01610004, "slice 2 RC buffer model underflow error"}, 7551 {0x01610008, "slice 3 RC buffer model underflow error"}, 7552 {0x01610010, "slice 4 RC buffer model underflow error"}, 7553 {0x01610020, "slice 5 RC buffer model underflow error"}, 7554 {0x01610040, "slice 6 RC buffer model underflow error"}, 7555 {0x01610080, "slice 7 RC buffer model underflow error"}, 7556 7557 {0xffffffff, "unsuccessful RESET cycle status"}, 7558 {0x00a0ffff, "ICH full error precision settings error"}, 7559 {0x0020ffff, "native mode"}, 7560 }; 7561 7562 static struct dsc_error_info dsc_buffer_flow[] = { 7563 {0x00000000, "rate buffer status"}, 7564 {0x00000001, "line buffer status"}, 7565 {0x00000002, "decoder model status"}, 7566 {0x00000003, "pixel buffer status"}, 7567 {0x00000004, "balance fifo buffer status"}, 7568 {0x00000005, "syntax element fifo status"}, 7569 }; 7570 7571 static struct vop2_dsc_data rk3588_dsc_data[] = { 7572 { 7573 .id = ROCKCHIP_VOP2_DSC_8K, 7574 .pd_id = VOP2_PD_DSC_8K, 7575 .max_slice_num = 8, 7576 .max_linebuf_depth = 11, 7577 .min_bits_per_pixel = 8, 7578 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 7579 .dsc_txp_clk_name = "dsc_8k_txp_clk", 7580 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 7581 .dsc_cds_clk_name = "dsc_8k_cds_clk", 7582 }, 7583 7584 { 7585 .id = ROCKCHIP_VOP2_DSC_4K, 7586 .pd_id = VOP2_PD_DSC_4K, 7587 .max_slice_num = 2, 7588 .max_linebuf_depth = 11, 7589 .min_bits_per_pixel = 8, 7590 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 7591 .dsc_txp_clk_name = "dsc_4k_txp_clk", 7592 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 7593 .dsc_cds_clk_name = "dsc_4k_cds_clk", 7594 }, 7595 }; 7596 7597 static struct vop2_vp_data rk3588_vp_data[4] = { 7598 { 7599 .splice_vp_id = 1, 7600 .feature = VOP_FEATURE_OUTPUT_10BIT, 7601 .pre_scan_max_dly = 54, 7602 .max_dclk = 600000, 7603 .max_output = {7680, 4320}, 7604 }, 7605 { 7606 .feature = VOP_FEATURE_OUTPUT_10BIT, 7607 .pre_scan_max_dly = 54, 7608 .max_dclk = 600000, 7609 .max_output = {4096, 2304}, 7610 }, 7611 { 7612 .feature = VOP_FEATURE_OUTPUT_10BIT, 7613 .pre_scan_max_dly = 52, 7614 .max_dclk = 600000, 7615 .max_output = {4096, 2304}, 7616 }, 7617 { 7618 .feature = 0, 7619 .pre_scan_max_dly = 52, 7620 .max_dclk = 200000, 7621 .max_output = {1920, 1080}, 7622 }, 7623 }; 7624 7625 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 7626 { 7627 .id = VOP2_PD_CLUSTER0, 7628 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 7629 }, 7630 { 7631 .id = VOP2_PD_CLUSTER1, 7632 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 7633 .parent_id = VOP2_PD_CLUSTER0, 7634 }, 7635 { 7636 .id = VOP2_PD_CLUSTER2, 7637 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 7638 .parent_id = VOP2_PD_CLUSTER0, 7639 }, 7640 { 7641 .id = VOP2_PD_CLUSTER3, 7642 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 7643 .parent_id = VOP2_PD_CLUSTER0, 7644 }, 7645 { 7646 .id = VOP2_PD_ESMART, 7647 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 7648 BIT(ROCKCHIP_VOP2_ESMART2) | 7649 BIT(ROCKCHIP_VOP2_ESMART3), 7650 }, 7651 { 7652 .id = VOP2_PD_DSC_8K, 7653 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 7654 }, 7655 { 7656 .id = VOP2_PD_DSC_4K, 7657 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 7658 }, 7659 }; 7660 7661 static const struct vop2_ops rk3588_vop_ops = { 7662 .setup_win_dly = rk3568_setup_win_dly, 7663 .setup_overlay = rk3568_setup_overlay, 7664 }; 7665 7666 const struct vop2_data rk3588_vop = { 7667 .version = VOP_VERSION_RK3588, 7668 .nr_vps = 4, 7669 .vp_data = rk3588_vp_data, 7670 .win_data = rk3588_win_data, 7671 .plane_mask = rk3588_vp_plane_mask[0], 7672 .plane_mask_base = RK3588_PLANE_MASK_BASE, 7673 .pd = rk3588_vop_pd_data, 7674 .dsc = rk3588_dsc_data, 7675 .dsc_error_ecw = dsc_ecw, 7676 .dsc_error_buffer_flow = dsc_buffer_flow, 7677 .nr_layers = 8, 7678 .nr_mixers = 7, 7679 .nr_gammas = 4, 7680 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 7681 .nr_dscs = 2, 7682 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 7683 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 7684 .dump_regs = rk3588_dump_regs, 7685 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 7686 .ops = &rk3588_vop_ops, 7687 }; 7688 7689 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 7690 .preinit = rockchip_vop2_preinit, 7691 .prepare = rockchip_vop2_prepare, 7692 .init = rockchip_vop2_init, 7693 .set_plane = rockchip_vop2_set_plane, 7694 .enable = rockchip_vop2_enable, 7695 .post_enable = rockchip_vop2_post_enable, 7696 .disable = rockchip_vop2_disable, 7697 .fixup_dts = rockchip_vop2_fixup_dts, 7698 .send_mcu_cmd = rockchip_vop2_send_mcu_cmd, 7699 .check = rockchip_vop2_check, 7700 .mode_valid = rockchip_vop2_mode_valid, 7701 .mode_fixup = rockchip_vop2_mode_fixup, 7702 .plane_check = rockchip_vop2_plane_check, 7703 .regs_dump = rockchip_vop2_regs_dump, 7704 .active_regs_dump = rockchip_vop2_active_regs_dump, 7705 .apply_soft_te = rockchip_vop2_apply_soft_te, 7706 }; 7707