xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 27a88bf0033ad3f2efa5ee6d61569f65b140adae)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <asm/arch/clock.h>
21 #include <asm/gpio.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 
33 #include "rockchip_display.h"
34 #include "rockchip_crtc.h"
35 #include "rockchip_connector.h"
36 #include "rockchip_phy.h"
37 #include "rockchip_post_csc.h"
38 
39 /* System registers definition */
40 #define RK3568_REG_CFG_DONE			0x000
41 #define	CFG_DONE_EN				BIT(15)
42 
43 #define RK3568_VERSION_INFO			0x004
44 #define EN_MASK					1
45 
46 #define RK3568_AUTO_GATING_CTRL			0x008
47 #define AUTO_GATING_EN_SHIFT			31
48 #define PORT_DCLK_AUTO_GATING_EN_SHIFT		14
49 
50 #define RK3568_SYS_AXI_LUT_CTRL			0x024
51 #define LUT_DMA_EN_SHIFT			0
52 #define DSP_VS_T_SEL_SHIFT			16
53 
54 #define RK3568_DSP_IF_EN			0x028
55 #define RGB_EN_SHIFT				0
56 #define RK3588_DP0_EN_SHIFT			0
57 #define RK3588_DP1_EN_SHIFT			1
58 #define RK3588_RGB_EN_SHIFT			8
59 #define HDMI0_EN_SHIFT				1
60 #define EDP0_EN_SHIFT				3
61 #define RK3588_EDP0_EN_SHIFT			2
62 #define RK3588_HDMI0_EN_SHIFT			3
63 #define MIPI0_EN_SHIFT				4
64 #define RK3588_EDP1_EN_SHIFT			4
65 #define RK3588_HDMI1_EN_SHIFT			5
66 #define RK3588_MIPI0_EN_SHIFT                   6
67 #define MIPI1_EN_SHIFT				20
68 #define RK3588_MIPI1_EN_SHIFT                   7
69 #define LVDS0_EN_SHIFT				5
70 #define LVDS1_EN_SHIFT				24
71 #define BT1120_EN_SHIFT				6
72 #define BT656_EN_SHIFT				7
73 #define IF_MUX_MASK				3
74 #define RGB_MUX_SHIFT				8
75 #define HDMI0_MUX_SHIFT				10
76 #define RK3588_DP0_MUX_SHIFT			12
77 #define RK3588_DP1_MUX_SHIFT			14
78 #define EDP0_MUX_SHIFT				14
79 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
80 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
81 #define MIPI0_MUX_SHIFT				16
82 #define RK3588_MIPI0_MUX_SHIFT			20
83 #define MIPI1_MUX_SHIFT				21
84 #define LVDS0_MUX_SHIFT				18
85 #define LVDS1_MUX_SHIFT				25
86 
87 #define RK3568_DSP_IF_CTRL			0x02c
88 #define LVDS_DUAL_EN_SHIFT			0
89 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
90 #define LVDS_DUAL_SWAP_EN_SHIFT			2
91 #define BT656_UV_SWAP				4
92 #define BT656_YC_SWAP				5
93 #define BT656_DCLK_POL				6
94 #define RK3588_HDMI_DUAL_EN_SHIFT		8
95 #define RK3588_EDP_DUAL_EN_SHIFT		8
96 #define RK3588_DP_DUAL_EN_SHIFT			9
97 #define RK3568_MIPI_DUAL_EN_SHIFT		10
98 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
99 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
100 
101 #define RK3568_DSP_IF_POL			0x030
102 #define IF_CTRL_REG_DONE_IMD_MASK		1
103 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
104 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
105 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
106 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
107 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
108 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
109 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
110 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
111 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
112 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
113 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
114 
115 #define RK3562_MIPI_DCLK_POL_SHIFT		15
116 #define RK3562_MIPI_PIN_POL_SHIFT		12
117 #define RK3562_IF_PIN_POL_MASK			0x7
118 
119 #define RK3588_DP0_PIN_POL_SHIFT		8
120 #define RK3588_DP1_PIN_POL_SHIFT		12
121 #define RK3588_IF_PIN_POL_MASK			0x7
122 
123 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
124 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
125 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
126 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
127 #define MIPI0_PIXCLK_DIV_SHIFT			24
128 #define MIPI1_PIXCLK_DIV_SHIFT			26
129 
130 #define RK3568_SYS_OTP_WIN_EN			0x50
131 #define OTP_WIN_EN_SHIFT			0
132 #define RK3568_SYS_LUT_PORT_SEL			0x58
133 #define GAMMA_PORT_SEL_MASK			0x3
134 #define GAMMA_PORT_SEL_SHIFT			0
135 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
136 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
137 #define PORT_MERGE_EN_SHIFT			16
138 #define ESMART_LB_MODE_SEL_MASK			0x3
139 #define ESMART_LB_MODE_SEL_SHIFT		26
140 
141 #define RK3568_SYS_PD_CTRL			0x034
142 #define RK3568_VP0_LINE_FLAG			0x70
143 #define RK3568_VP1_LINE_FLAG			0x74
144 #define RK3568_VP2_LINE_FLAG			0x78
145 #define RK3568_SYS0_INT_EN			0x80
146 #define RK3568_SYS0_INT_CLR			0x84
147 #define RK3568_SYS0_INT_STATUS			0x88
148 #define RK3568_SYS1_INT_EN			0x90
149 #define RK3568_SYS1_INT_CLR			0x94
150 #define RK3568_SYS1_INT_STATUS			0x98
151 #define RK3568_VP0_INT_EN			0xA0
152 #define RK3568_VP0_INT_CLR			0xA4
153 #define RK3568_VP0_INT_STATUS			0xA8
154 #define RK3568_VP1_INT_EN			0xB0
155 #define RK3568_VP1_INT_CLR			0xB4
156 #define RK3568_VP1_INT_STATUS			0xB8
157 #define RK3568_VP2_INT_EN			0xC0
158 #define RK3568_VP2_INT_CLR			0xC4
159 #define RK3568_VP2_INT_STATUS			0xC8
160 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
161 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
162 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
163 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
164 #define RK3588_DSC_8K_PD_EN_SHIFT		5
165 #define RK3588_DSC_4K_PD_EN_SHIFT		6
166 #define RK3588_ESMART_PD_EN_SHIFT		7
167 
168 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
169 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
170 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
171 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
172 
173 #define RK3568_SYS_STATUS0			0x60
174 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
175 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
176 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
177 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
178 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
179 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
180 #define RK3588_ESMART_PD_STATUS_SHIFT		15
181 
182 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
183 #define LINE_FLAG_NUM_MASK			0x1fff
184 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
185 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
186 
187 /* DSC CTRL registers definition */
188 #define RK3588_DSC_8K_SYS_CTRL			0x200
189 #define DSC_PORT_SEL_MASK			0x3
190 #define DSC_PORT_SEL_SHIFT			0
191 #define DSC_MAN_MODE_MASK			0x1
192 #define DSC_MAN_MODE_SHIFT			2
193 #define DSC_INTERFACE_MODE_MASK			0x3
194 #define DSC_INTERFACE_MODE_SHIFT		4
195 #define DSC_PIXEL_NUM_MASK			0x3
196 #define DSC_PIXEL_NUM_SHIFT			6
197 #define DSC_PXL_CLK_DIV_MASK			0x1
198 #define DSC_PXL_CLK_DIV_SHIFT			8
199 #define DSC_CDS_CLK_DIV_MASK			0x3
200 #define DSC_CDS_CLK_DIV_SHIFT			12
201 #define DSC_TXP_CLK_DIV_MASK			0x3
202 #define DSC_TXP_CLK_DIV_SHIFT			14
203 #define DSC_INIT_DLY_MODE_MASK			0x1
204 #define DSC_INIT_DLY_MODE_SHIFT			16
205 #define DSC_SCAN_EN_SHIFT			17
206 #define DSC_HALT_EN_SHIFT			18
207 
208 #define RK3588_DSC_8K_RST			0x204
209 #define RST_DEASSERT_MASK			0x1
210 #define RST_DEASSERT_SHIFT			0
211 
212 #define RK3588_DSC_8K_CFG_DONE			0x208
213 #define DSC_CFG_DONE_SHIFT			0
214 
215 #define RK3588_DSC_8K_INIT_DLY			0x20C
216 #define DSC_INIT_DLY_NUM_MASK			0xffff
217 #define DSC_INIT_DLY_NUM_SHIFT			0
218 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
219 
220 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
221 #define DSC_HTOTAL_PW_MASK			0xffffffff
222 #define DSC_HTOTAL_PW_SHIFT			0
223 
224 #define RK3588_DSC_8K_HACT_ST_END		0x214
225 #define DSC_HACT_ST_END_MASK			0xffffffff
226 #define DSC_HACT_ST_END_SHIFT			0
227 
228 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
229 #define DSC_VTOTAL_PW_MASK			0xffffffff
230 #define DSC_VTOTAL_PW_SHIFT			0
231 
232 #define RK3588_DSC_8K_VACT_ST_END		0x21C
233 #define DSC_VACT_ST_END_MASK			0xffffffff
234 #define DSC_VACT_ST_END_SHIFT			0
235 
236 #define RK3588_DSC_8K_STATUS			0x220
237 
238 /* Overlay registers definition    */
239 #define RK3528_OVL_SYS				0x500
240 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
241 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
242 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
243 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
244 #define ESMART_DLY_NUM_MASK			0xff
245 #define ESMART_DLY_NUM_SHIFT			0
246 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
247 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
248 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
249 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
250 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
251 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
252 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
253 
254 #define RK3528_OVL_PORT0_CTRL			0x600
255 #define RK3568_OVL_CTRL				0x600
256 #define OVL_MODE_SEL_MASK			0x1
257 #define OVL_MODE_SEL_SHIFT			0
258 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
259 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
260 #define RK3568_OVL_LAYER_SEL			0x604
261 #define LAYER_SEL_MASK				0xf
262 
263 #define RK3568_OVL_PORT_SEL			0x608
264 #define PORT_MUX_MASK				0xf
265 #define PORT_MUX_SHIFT				0
266 #define LAYER_SEL_PORT_MASK			0x3
267 #define LAYER_SEL_PORT_SHIFT			16
268 
269 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
270 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
271 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
272 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
273 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
274 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
275 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
276 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
277 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
278 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
279 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
280 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
281 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
282 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
283 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
284 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
285 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
286 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
287 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
288 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
289 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
290 #define RK3528_HDR_DST_COLOR_CTRL		0x664
291 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
292 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
293 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
294 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
295 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
296 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
297 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
298 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
299 #define BG_MIX_CTRL_MASK			0xff
300 #define BG_MIX_CTRL_SHIFT			24
301 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
302 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
303 #define RK3568_CLUSTER_DLY_NUM			0x6F0
304 #define RK3568_SMART_DLY_NUM			0x6F8
305 
306 #define RK3528_OVL_PORT1_CTRL			0x700
307 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
308 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
309 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
310 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
311 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
312 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
313 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
314 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
315 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
316 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
317 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
318 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
319 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
320 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
321 
322 /* Video Port registers definition */
323 #define RK3568_VP0_DSP_CTRL			0xC00
324 #define OUT_MODE_MASK				0xf
325 #define OUT_MODE_SHIFT				0
326 #define DATA_SWAP_MASK				0x1f
327 #define DATA_SWAP_SHIFT				8
328 #define DSP_BG_SWAP				0x1
329 #define DSP_RB_SWAP				0x2
330 #define DSP_RG_SWAP				0x4
331 #define DSP_DELTA_SWAP				0x8
332 #define CORE_DCLK_DIV_EN_SHIFT			4
333 #define P2I_EN_SHIFT				5
334 #define DSP_FILED_POL				6
335 #define INTERLACE_EN_SHIFT			7
336 #define DSP_X_MIR_EN_SHIFT			13
337 #define POST_DSP_OUT_R2Y_SHIFT			15
338 #define PRE_DITHER_DOWN_EN_SHIFT		16
339 #define DITHER_DOWN_EN_SHIFT			17
340 #define DITHER_DOWN_MODE_SHIFT			20
341 #define GAMMA_UPDATE_EN_SHIFT			22
342 #define DSP_LUT_EN_SHIFT			28
343 
344 #define STANDBY_EN_SHIFT			31
345 
346 #define RK3568_VP0_MIPI_CTRL			0xC04
347 #define DCLK_DIV2_SHIFT				4
348 #define DCLK_DIV2_MASK				0x3
349 #define MIPI_DUAL_EN_SHIFT			20
350 #define MIPI_DUAL_SWAP_EN_SHIFT			21
351 #define EDPI_TE_EN				28
352 #define EDPI_WMS_HOLD_EN			30
353 #define EDPI_WMS_FS				31
354 
355 
356 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
357 
358 #define RK3568_VP0_DCLK_SEL			0xC0C
359 
360 #define RK3568_VP0_3D_LUT_CTRL			0xC10
361 #define VP0_3D_LUT_EN_SHIFT				0
362 #define VP0_3D_LUT_UPDATE_SHIFT			2
363 
364 #define RK3588_VP0_CLK_CTRL			0xC0C
365 #define DCLK_CORE_DIV_SHIFT			0
366 #define DCLK_OUT_DIV_SHIFT			2
367 
368 #define RK3568_VP0_3D_LUT_MST			0xC20
369 
370 #define RK3568_VP0_DSP_BG			0xC2C
371 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
372 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
373 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
374 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
375 #define RK3568_VP0_POST_SCL_CTRL		0xC40
376 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
377 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
378 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
379 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
380 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
381 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
382 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
383 
384 #define RK3568_VP0_BCSH_CTRL			0xC60
385 #define BCSH_CTRL_Y2R_SHIFT			0
386 #define BCSH_CTRL_Y2R_MASK			0x1
387 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
388 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
389 #define BCSH_CTRL_R2Y_SHIFT			4
390 #define BCSH_CTRL_R2Y_MASK			0x1
391 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
392 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
393 
394 #define RK3568_VP0_BCSH_BCS			0xC64
395 #define BCSH_BRIGHTNESS_SHIFT			0
396 #define BCSH_BRIGHTNESS_MASK			0xFF
397 #define BCSH_CONTRAST_SHIFT			8
398 #define BCSH_CONTRAST_MASK			0x1FF
399 #define BCSH_SATURATION_SHIFT			20
400 #define BCSH_SATURATION_MASK			0x3FF
401 #define BCSH_OUT_MODE_SHIFT			30
402 #define BCSH_OUT_MODE_MASK			0x3
403 
404 #define RK3568_VP0_BCSH_H			0xC68
405 #define BCSH_SIN_HUE_SHIFT			0
406 #define BCSH_SIN_HUE_MASK			0x1FF
407 #define BCSH_COS_HUE_SHIFT			16
408 #define BCSH_COS_HUE_MASK			0x1FF
409 
410 #define RK3568_VP0_BCSH_COLOR			0xC6C
411 #define BCSH_EN_SHIFT				31
412 #define BCSH_EN_MASK				1
413 
414 #define RK3528_VP0_ACM_CTRL			0xCD0
415 #define POST_CSC_COE00_MASK			0xFFFF
416 #define POST_CSC_COE00_SHIFT			16
417 #define POST_R2Y_MODE_MASK			0x7
418 #define POST_R2Y_MODE_SHIFT			8
419 #define POST_CSC_MODE_MASK			0x7
420 #define POST_CSC_MODE_SHIFT			3
421 #define POST_R2Y_EN_MASK			0x1
422 #define POST_R2Y_EN_SHIFT			2
423 #define POST_CSC_EN_MASK			0x1
424 #define POST_CSC_EN_SHIFT			1
425 #define POST_ACM_BYPASS_EN_MASK			0x1
426 #define POST_ACM_BYPASS_EN_SHIFT		0
427 #define RK3528_VP0_CSC_COE01_02			0xCD4
428 #define RK3528_VP0_CSC_COE10_11			0xCD8
429 #define RK3528_VP0_CSC_COE12_20			0xCDC
430 #define RK3528_VP0_CSC_COE21_22			0xCE0
431 #define RK3528_VP0_CSC_OFFSET0			0xCE4
432 #define RK3528_VP0_CSC_OFFSET1			0xCE8
433 #define RK3528_VP0_CSC_OFFSET2			0xCEC
434 
435 #define RK3562_VP0_MCU_CTRL			0xCF8
436 #define MCU_TYPE_SHIFT				31
437 #define MCU_BYPASS_SHIFT			30
438 #define MCU_RS_SHIFT				29
439 #define MCU_FRAME_ST_SHIFT			28
440 #define MCU_HOLD_MODE_SHIFT			27
441 #define MCU_CLK_SEL_SHIFT			26
442 #define MCU_CLK_SEL_MASK			0x1
443 #define MCU_RW_PEND_SHIFT			20
444 #define MCU_RW_PEND_MASK			0x3F
445 #define MCU_RW_PST_SHIFT			16
446 #define MCU_RW_PST_MASK				0xF
447 #define MCU_CS_PEND_SHIFT			10
448 #define MCU_CS_PEND_MASK			0x3F
449 #define MCU_CS_PST_SHIFT			6
450 #define MCU_CS_PST_MASK				0xF
451 #define MCU_PIX_TOTAL_SHIFT			0
452 #define MCU_PIX_TOTAL_MASK			0x3F
453 
454 #define RK3562_VP0_MCU_RW_BYPASS_PORT		0xCFC
455 #define MCU_WRITE_DATA_BYPASS_SHIFT		0
456 #define MCU_WRITE_DATA_BYPASS_MASK		0xFFFFFFFF
457 
458 #define RK3568_VP1_DSP_CTRL			0xD00
459 #define RK3568_VP1_MIPI_CTRL			0xD04
460 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
461 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
462 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
463 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
464 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
465 #define RK3568_VP1_POST_SCL_CTRL		0xD40
466 #define RK3568_VP1_DSP_HACT_INFO		0xD34
467 #define RK3568_VP1_DSP_VACT_INFO		0xD38
468 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
469 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
470 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
471 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
472 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
473 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
474 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
475 
476 #define RK3568_VP2_DSP_CTRL			0xE00
477 #define RK3568_VP2_MIPI_CTRL			0xE04
478 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
479 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
480 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
481 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
482 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
483 #define RK3568_VP2_POST_SCL_CTRL		0xE40
484 #define RK3568_VP2_DSP_HACT_INFO		0xE34
485 #define RK3568_VP2_DSP_VACT_INFO		0xE38
486 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
487 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
488 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
489 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
490 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
491 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
492 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
493 
494 /* Cluster0 register definition */
495 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
496 #define CLUSTER_YUV2RGB_EN_SHIFT		8
497 #define CLUSTER_RGB2YUV_EN_SHIFT		9
498 #define CLUSTER_CSC_MODE_SHIFT			10
499 #define CLUSTER_DITHER_UP_EN_SHIFT		18
500 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
501 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
502 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
503 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
504 #define AVG2_MASK				0x1
505 #define CLUSTER_AVG2_SHIFT			18
506 #define AVG4_MASK				0x1
507 #define CLUSTER_AVG4_SHIFT			19
508 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
509 #define CLUSTER_XGT_EN_SHIFT			24
510 #define XGT_MODE_MASK				0x3
511 #define CLUSTER_XGT_MODE_SHIFT			25
512 #define CLUSTER_XAVG_EN_SHIFT			27
513 #define CLUSTER_YRGB_GT2_SHIFT			28
514 #define CLUSTER_YRGB_GT4_SHIFT			29
515 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
516 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
517 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
518 #define CLUSTER_AXI_UV_ID_MASK			0x1f
519 #define CLUSTER_AXI_UV_ID_SHIFT			5
520 
521 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
522 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
523 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
524 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
525 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
526 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
527 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
528 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
529 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
530 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
531 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
532 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
533 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
534 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
535 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
536 
537 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
538 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
539 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
540 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
541 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
542 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
543 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
544 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
545 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
546 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
547 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
548 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
549 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
550 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
551 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
552 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
553 
554 #define RK3568_CLUSTER0_CTRL			0x1100
555 #define CLUSTER_EN_SHIFT			0
556 #define CLUSTER_AXI_ID_MASK			0x1
557 #define CLUSTER_AXI_ID_SHIFT			13
558 
559 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
560 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
561 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
562 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
563 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
564 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
565 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
566 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
567 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
568 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
569 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
570 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
571 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
572 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
573 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
574 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
575 
576 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
577 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
578 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
579 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
580 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
581 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
582 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
583 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
584 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
585 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
586 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
587 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
588 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
589 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
590 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
591 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
592 
593 #define RK3568_CLUSTER1_CTRL			0x1300
594 
595 /* Esmart register definition */
596 #define RK3568_ESMART0_CTRL0			0x1800
597 #define RGB2YUV_EN_SHIFT			1
598 #define CSC_MODE_SHIFT				2
599 #define CSC_MODE_MASK				0x3
600 #define ESMART_LB_SELECT_SHIFT			12
601 #define ESMART_LB_SELECT_MASK			0x3
602 
603 #define RK3568_ESMART0_CTRL1			0x1804
604 #define ESMART_AXI_YRGB_ID_MASK			0x1f
605 #define ESMART_AXI_YRGB_ID_SHIFT		4
606 #define ESMART_AXI_UV_ID_MASK			0x1f
607 #define ESMART_AXI_UV_ID_SHIFT			12
608 #define YMIRROR_EN_SHIFT			31
609 
610 #define RK3568_ESMART0_AXI_CTRL			0x1808
611 #define ESMART_AXI_ID_MASK			0x1
612 #define ESMART_AXI_ID_SHIFT			1
613 
614 #define RK3568_ESMART0_REGION0_CTRL		0x1810
615 #define WIN_EN_SHIFT				0
616 #define WIN_FORMAT_MASK				0x1f
617 #define WIN_FORMAT_SHIFT			1
618 #define REGION0_DITHER_UP_EN_SHIFT		12
619 #define REGION0_RB_SWAP_SHIFT			14
620 #define ESMART_XAVG_EN_SHIFT			20
621 #define ESMART_XGT_EN_SHIFT			21
622 #define ESMART_XGT_MODE_SHIFT			22
623 
624 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
625 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
626 #define RK3568_ESMART0_REGION0_VIR		0x181C
627 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
628 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
629 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
630 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
631 #define YRGB_XSCL_MODE_MASK			0x3
632 #define YRGB_XSCL_MODE_SHIFT			0
633 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
634 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
635 #define YRGB_YSCL_MODE_MASK			0x3
636 #define YRGB_YSCL_MODE_SHIFT			4
637 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
638 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
639 
640 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
641 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
642 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
643 #define RK3568_ESMART0_REGION1_CTRL		0x1840
644 #define YRGB_GT2_MASK				0x1
645 #define YRGB_GT2_SHIFT				8
646 #define YRGB_GT4_MASK				0x1
647 #define YRGB_GT4_SHIFT				9
648 
649 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
650 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
651 #define RK3568_ESMART0_REGION1_VIR		0x184C
652 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
653 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
654 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
655 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
656 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
657 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
658 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
659 #define RK3568_ESMART0_REGION2_CTRL		0x1870
660 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
661 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
662 #define RK3568_ESMART0_REGION2_VIR		0x187C
663 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
664 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
665 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
666 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
667 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
668 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
669 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
670 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
671 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
672 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
673 #define RK3568_ESMART0_REGION3_VIR		0x18AC
674 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
675 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
676 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
677 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
678 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
679 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
680 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
681 
682 #define RK3568_ESMART1_CTRL0			0x1A00
683 #define RK3568_ESMART1_CTRL1			0x1A04
684 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
685 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
686 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
687 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
688 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
689 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
690 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
691 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
692 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
693 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
694 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
695 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
696 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
697 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
698 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
699 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
700 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
701 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
702 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
703 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
704 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
705 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
706 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
707 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
708 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
709 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
710 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
711 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
712 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
713 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
714 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
715 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
716 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
717 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
718 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
719 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
720 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
721 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
722 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
723 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
724 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
725 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
726 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
727 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
728 
729 #define RK3568_SMART0_CTRL0			0x1C00
730 #define RK3568_SMART0_CTRL1			0x1C04
731 #define RK3568_SMART0_REGION0_CTRL		0x1C10
732 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
733 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
734 #define RK3568_SMART0_REGION0_VIR		0x1C1C
735 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
736 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
737 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
738 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
739 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
740 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
741 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
742 #define RK3568_SMART0_REGION1_CTRL		0x1C40
743 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
744 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
745 #define RK3568_SMART0_REGION1_VIR		0x1C4C
746 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
747 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
748 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
749 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
750 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
751 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
752 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
753 #define RK3568_SMART0_REGION2_CTRL		0x1C70
754 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
755 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
756 #define RK3568_SMART0_REGION2_VIR		0x1C7C
757 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
758 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
759 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
760 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
761 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
762 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
763 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
764 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
765 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
766 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
767 #define RK3568_SMART0_REGION3_VIR		0x1CAC
768 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
769 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
770 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
771 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
772 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
773 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
774 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
775 
776 #define RK3568_SMART1_CTRL0			0x1E00
777 #define RK3568_SMART1_CTRL1			0x1E04
778 #define RK3568_SMART1_REGION0_CTRL		0x1E10
779 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
780 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
781 #define RK3568_SMART1_REGION0_VIR		0x1E1C
782 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
783 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
784 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
785 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
786 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
787 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
788 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
789 #define RK3568_SMART1_REGION1_CTRL		0x1E40
790 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
791 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
792 #define RK3568_SMART1_REGION1_VIR		0x1E4C
793 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
794 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
795 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
796 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
797 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
798 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
799 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
800 #define RK3568_SMART1_REGION2_CTRL		0x1E70
801 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
802 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
803 #define RK3568_SMART1_REGION2_VIR		0x1E7C
804 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
805 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
806 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
807 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
808 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
809 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
810 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
811 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
812 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
813 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
814 #define RK3568_SMART1_REGION3_VIR		0x1EAC
815 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
816 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
817 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
818 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
819 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
820 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
821 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
822 
823 /* HDR register definition */
824 #define RK3568_HDR_LUT_CTRL			0x2000
825 
826 #define RK3588_VP3_DSP_CTRL			0xF00
827 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
828 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
829 
830 /* DSC 8K/4K register definition */
831 #define RK3588_DSC_8K_PPS0_3			0x4000
832 #define RK3588_DSC_8K_CTRL0			0x40A0
833 #define DSC_EN_SHIFT				0
834 #define DSC_RBIT_SHIFT				2
835 #define DSC_RBYT_SHIFT				3
836 #define DSC_FLAL_SHIFT				4
837 #define DSC_MER_SHIFT				5
838 #define DSC_EPB_SHIFT				6
839 #define DSC_EPL_SHIFT				7
840 #define DSC_NSLC_MASK				0x7
841 #define DSC_NSLC_SHIFT				16
842 #define DSC_SBO_SHIFT				28
843 #define DSC_IFEP_SHIFT				29
844 #define DSC_PPS_UPD_SHIFT			31
845 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
846 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
847 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
848 
849 #define RK3588_DSC_8K_CTRL1			0x40A4
850 #define RK3588_DSC_8K_STS0			0x40A8
851 #define RK3588_DSC_8K_ERS			0x40C4
852 
853 #define RK3588_DSC_4K_PPS0_3			0x4100
854 #define RK3588_DSC_4K_CTRL0			0x41A0
855 #define RK3588_DSC_4K_CTRL1			0x41A4
856 #define RK3588_DSC_4K_STS0			0x41A8
857 #define RK3588_DSC_4K_ERS			0x41C4
858 
859 /* RK3528 HDR register definition */
860 #define RK3528_HDR_LUT_CTRL			0x2000
861 
862 /* RK3528 ACM register definition */
863 #define RK3528_ACM_CTRL				0x6400
864 #define RK3528_ACM_DELTA_RANGE			0x6404
865 #define RK3528_ACM_FETCH_START			0x6408
866 #define RK3528_ACM_FETCH_DONE			0x6420
867 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
868 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
869 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
870 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
871 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
872 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
873 
874 #define RK3568_MAX_REG				0x1ED0
875 
876 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
877 #define RK3568_GRF_VO_CON1			0x0364
878 #define GRF_BT656_CLK_INV_SHIFT			1
879 #define GRF_BT1120_CLK_INV_SHIFT		2
880 #define GRF_RGB_DCLK_INV_SHIFT			3
881 
882 #define RK3588_GRF_VOP_CON2			0x0008
883 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
884 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
885 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
886 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
887 
888 #define RK3588_GRF_VO1_CON0			0x0000
889 #define HDMI_SYNC_POL_MASK			0x3
890 #define HDMI0_SYNC_POL_SHIFT			5
891 #define HDMI1_SYNC_POL_SHIFT			7
892 
893 #define RK3588_PMU_BISR_CON3			0x20C
894 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
895 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
896 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
897 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
898 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
899 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
900 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
901 
902 #define RK3588_PMU_BISR_STATUS5			0x294
903 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
904 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
905 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
906 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
907 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
908 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
909 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
910 
911 #define VOP2_LAYER_MAX				8
912 
913 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
914 
915 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
916 
917 /* KHz */
918 #define VOP2_MAX_DCLK_RATE			600000
919 
920 /*
921  * vop2 dsc id
922  */
923 #define ROCKCHIP_VOP2_DSC_8K	0
924 #define ROCKCHIP_VOP2_DSC_4K	1
925 
926 /*
927  * vop2 internal power domain id,
928  * should be all none zero, 0 will be
929  * treat as invalid;
930  */
931 #define VOP2_PD_CLUSTER0			BIT(0)
932 #define VOP2_PD_CLUSTER1			BIT(1)
933 #define VOP2_PD_CLUSTER2			BIT(2)
934 #define VOP2_PD_CLUSTER3			BIT(3)
935 #define VOP2_PD_DSC_8K				BIT(5)
936 #define VOP2_PD_DSC_4K				BIT(6)
937 #define VOP2_PD_ESMART				BIT(7)
938 
939 #define VOP2_PLANE_NO_SCALING			BIT(16)
940 
941 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
942 #define VOP_FEATURE_AFBDC		BIT(1)
943 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
944 #define VOP_FEATURE_HDR10		BIT(3)
945 #define VOP_FEATURE_NEXT_HDR		BIT(4)
946 /* a feature to splice two windows and two vps to support resolution > 4096 */
947 #define VOP_FEATURE_SPLICE		BIT(5)
948 #define VOP_FEATURE_OVERSCAN		BIT(6)
949 #define VOP_FEATURE_VIVID_HDR		BIT(7)
950 #define VOP_FEATURE_POST_ACM		BIT(8)
951 #define VOP_FEATURE_POST_CSC		BIT(9)
952 
953 #define WIN_FEATURE_HDR2SDR		BIT(0)
954 #define WIN_FEATURE_SDR2HDR		BIT(1)
955 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
956 #define WIN_FEATURE_AFBDC		BIT(3)
957 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
958 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
959 /* a mirror win can only get fb address
960  * from source win:
961  * Cluster1---->Cluster0
962  * Esmart1 ---->Esmart0
963  * Smart1  ---->Smart0
964  * This is a feather on rk3566
965  */
966 #define WIN_FEATURE_MIRROR		BIT(6)
967 #define WIN_FEATURE_MULTI_AREA		BIT(7)
968 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
969 
970 #define V4L2_COLORSPACE_BT709F		0xfe
971 #define V4L2_COLORSPACE_BT2020F		0xff
972 
973 enum vop_csc_format {
974 	CSC_BT601L,
975 	CSC_BT709L,
976 	CSC_BT601F,
977 	CSC_BT2020,
978 	CSC_BT709L_13BIT,
979 	CSC_BT709F_13BIT,
980 	CSC_BT2020L_13BIT,
981 	CSC_BT2020F_13BIT,
982 };
983 
984 enum vop_csc_bit_depth {
985 	CSC_10BIT_DEPTH,
986 	CSC_13BIT_DEPTH,
987 };
988 
989 enum vop2_pol {
990 	HSYNC_POSITIVE = 0,
991 	VSYNC_POSITIVE = 1,
992 	DEN_NEGATIVE   = 2,
993 	DCLK_INVERT    = 3
994 };
995 
996 enum vop2_bcsh_out_mode {
997 	BCSH_OUT_MODE_BLACK,
998 	BCSH_OUT_MODE_BLUE,
999 	BCSH_OUT_MODE_COLOR_BAR,
1000 	BCSH_OUT_MODE_NORMAL_VIDEO,
1001 };
1002 
1003 #define _VOP_REG(off, _mask, _shift, _write_mask) \
1004 		{ \
1005 		 .offset = off, \
1006 		 .mask = _mask, \
1007 		 .shift = _shift, \
1008 		 .write_mask = _write_mask, \
1009 		}
1010 
1011 #define VOP_REG(off, _mask, _shift) \
1012 		_VOP_REG(off, _mask, _shift, false)
1013 enum dither_down_mode {
1014 	RGB888_TO_RGB565 = 0x0,
1015 	RGB888_TO_RGB666 = 0x1
1016 };
1017 
1018 enum vop2_video_ports_id {
1019 	VOP2_VP0,
1020 	VOP2_VP1,
1021 	VOP2_VP2,
1022 	VOP2_VP3,
1023 	VOP2_VP_MAX,
1024 };
1025 
1026 enum vop2_layer_type {
1027 	CLUSTER_LAYER = 0,
1028 	ESMART_LAYER = 1,
1029 	SMART_LAYER = 2,
1030 };
1031 
1032 /* This define must same with kernel win phy id */
1033 enum vop2_layer_phy_id {
1034 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1035 	ROCKCHIP_VOP2_CLUSTER1,
1036 	ROCKCHIP_VOP2_ESMART0,
1037 	ROCKCHIP_VOP2_ESMART1,
1038 	ROCKCHIP_VOP2_SMART0,
1039 	ROCKCHIP_VOP2_SMART1,
1040 	ROCKCHIP_VOP2_CLUSTER2,
1041 	ROCKCHIP_VOP2_CLUSTER3,
1042 	ROCKCHIP_VOP2_ESMART2,
1043 	ROCKCHIP_VOP2_ESMART3,
1044 	ROCKCHIP_VOP2_LAYER_MAX,
1045 };
1046 
1047 enum vop2_scale_up_mode {
1048 	VOP2_SCALE_UP_NRST_NBOR,
1049 	VOP2_SCALE_UP_BIL,
1050 	VOP2_SCALE_UP_BIC,
1051 };
1052 
1053 enum vop2_scale_down_mode {
1054 	VOP2_SCALE_DOWN_NRST_NBOR,
1055 	VOP2_SCALE_DOWN_BIL,
1056 	VOP2_SCALE_DOWN_AVG,
1057 };
1058 
1059 enum scale_mode {
1060 	SCALE_NONE = 0x0,
1061 	SCALE_UP   = 0x1,
1062 	SCALE_DOWN = 0x2
1063 };
1064 
1065 enum vop_dsc_interface_mode {
1066 	VOP_DSC_IF_DISABLE = 0,
1067 	VOP_DSC_IF_HDMI = 1,
1068 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1069 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1070 };
1071 
1072 enum vop3_pre_scale_down_mode {
1073 	VOP3_PRE_SCALE_UNSPPORT,
1074 	VOP3_PRE_SCALE_DOWN_GT,
1075 	VOP3_PRE_SCALE_DOWN_AVG,
1076 };
1077 
1078 enum vop3_esmart_lb_mode {
1079 	VOP3_ESMART_8K_MODE,
1080 	VOP3_ESMART_4K_4K_MODE,
1081 	VOP3_ESMART_4K_2K_2K_MODE,
1082 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1083 };
1084 
1085 struct vop2_layer {
1086 	u8 id;
1087 	/**
1088 	 * @win_phys_id: window id of the layer selected.
1089 	 * Every layer must make sure to select different
1090 	 * windows of others.
1091 	 */
1092 	u8 win_phys_id;
1093 };
1094 
1095 struct vop2_power_domain_data {
1096 	u8 id;
1097 	u8 parent_id;
1098 	/*
1099 	 * @module_id_mask: module id of which module this power domain is belongs to.
1100 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1101 	 */
1102 	u32 module_id_mask;
1103 };
1104 
1105 struct vop2_win_data {
1106 	char *name;
1107 	u8 phys_id;
1108 	enum vop2_layer_type type;
1109 	u8 win_sel_port_offset;
1110 	u8 layer_sel_win_id[VOP2_VP_MAX];
1111 	u8 axi_id;
1112 	u8 axi_uv_id;
1113 	u8 axi_yrgb_id;
1114 	u8 splice_win_id;
1115 	u8 pd_id;
1116 	u8 hsu_filter_mode;
1117 	u8 hsd_filter_mode;
1118 	u8 vsu_filter_mode;
1119 	u8 vsd_filter_mode;
1120 	u8 hsd_pre_filter_mode;
1121 	u8 vsd_pre_filter_mode;
1122 	u8 scale_engine_num;
1123 	u8 source_win_id;
1124 	u32 reg_offset;
1125 	u32 max_upscale_factor;
1126 	u32 max_downscale_factor;
1127 	u32 feature;
1128 	bool splice_mode_right;
1129 };
1130 
1131 struct vop2_vp_data {
1132 	u32 feature;
1133 	u8 pre_scan_max_dly;
1134 	u8 layer_mix_dly;
1135 	u8 hdr_mix_dly;
1136 	u8 win_dly;
1137 	u8 splice_vp_id;
1138 	struct vop_rect max_output;
1139 	u32 max_dclk;
1140 };
1141 
1142 struct vop2_plane_table {
1143 	enum vop2_layer_phy_id plane_id;
1144 	enum vop2_layer_type plane_type;
1145 };
1146 
1147 struct vop2_vp_plane_mask {
1148 	u8 primary_plane_id; /* use this win to show logo */
1149 	u8 attached_layers_nr; /* number layers attach to this vp */
1150 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1151 	u32 plane_mask;
1152 	int cursor_plane_id;
1153 };
1154 
1155 struct vop2_dsc_data {
1156 	u8 id;
1157 	u8 pd_id;
1158 	u8 max_slice_num;
1159 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1160 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1161 	const char *dsc_txp_clk_src_name;
1162 	const char *dsc_txp_clk_name;
1163 	const char *dsc_pxl_clk_name;
1164 	const char *dsc_cds_clk_name;
1165 };
1166 
1167 struct dsc_error_info {
1168 	u32 dsc_error_val;
1169 	char dsc_error_info[50];
1170 };
1171 
1172 struct vop2_dump_regs {
1173 	u32 offset;
1174 	const char *name;
1175 	u32 state_base;
1176 	u32 state_mask;
1177 	u32 state_shift;
1178 	bool enable_state;
1179 };
1180 
1181 struct vop2_data {
1182 	u32 version;
1183 	u32 esmart_lb_mode;
1184 	struct vop2_vp_data *vp_data;
1185 	struct vop2_win_data *win_data;
1186 	struct vop2_vp_plane_mask *plane_mask;
1187 	struct vop2_plane_table *plane_table;
1188 	struct vop2_power_domain_data *pd;
1189 	struct vop2_dsc_data *dsc;
1190 	struct dsc_error_info *dsc_error_ecw;
1191 	struct dsc_error_info *dsc_error_buffer_flow;
1192 	struct vop2_dump_regs *dump_regs;
1193 	u8 *vp_primary_plane_order;
1194 	u8 nr_vps;
1195 	u8 nr_layers;
1196 	u8 nr_mixers;
1197 	u8 nr_gammas;
1198 	u8 nr_pd;
1199 	u8 nr_dscs;
1200 	u8 nr_dsc_ecw;
1201 	u8 nr_dsc_buffer_flow;
1202 	u32 reg_len;
1203 	u32 dump_regs_size;
1204 };
1205 
1206 struct vop2 {
1207 	u32 *regsbak;
1208 	void *regs;
1209 	void *grf;
1210 	void *vop_grf;
1211 	void *vo1_grf;
1212 	void *sys_pmu;
1213 	u32 reg_len;
1214 	u32 version;
1215 	u32 esmart_lb_mode;
1216 	bool global_init;
1217 	const struct vop2_data *data;
1218 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1219 };
1220 
1221 static struct vop2 *rockchip_vop2;
1222 
1223 static inline bool is_vop3(struct vop2 *vop2)
1224 {
1225 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1226 		return false;
1227 	else
1228 		return true;
1229 }
1230 
1231 /*
1232  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1233  * avg_sd_factor:
1234  * bli_su_factor:
1235  * bic_su_factor:
1236  * = (src - 1) / (dst - 1) << 16;
1237  *
1238  * ygt2 enable: dst get one line from two line of the src
1239  * ygt4 enable: dst get one line from four line of the src.
1240  *
1241  */
1242 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1243 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1244 
1245 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1246 				(fac * (dst - 1) >> 12 < (src - 1))
1247 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1248 				(fac * (dst - 1) >> 16 < (src - 1))
1249 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1250 				(fac * (dst - 1) >> 16 < (src - 1))
1251 
1252 static uint16_t vop2_scale_factor(enum scale_mode mode,
1253 				  int32_t filter_mode,
1254 				  uint32_t src, uint32_t dst)
1255 {
1256 	uint32_t fac = 0;
1257 	int i = 0;
1258 
1259 	if (mode == SCALE_NONE)
1260 		return 0;
1261 
1262 	/*
1263 	 * A workaround to avoid zero div.
1264 	 */
1265 	if ((dst == 1) || (src == 1)) {
1266 		dst = dst + 1;
1267 		src = src + 1;
1268 	}
1269 
1270 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1271 		fac = VOP2_BILI_SCL_DN(src, dst);
1272 		for (i = 0; i < 100; i++) {
1273 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1274 				break;
1275 			fac -= 1;
1276 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1277 		}
1278 	} else {
1279 		fac = VOP2_COMMON_SCL(src, dst);
1280 		for (i = 0; i < 100; i++) {
1281 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1282 				break;
1283 			fac -= 1;
1284 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1285 		}
1286 	}
1287 
1288 	return fac;
1289 }
1290 
1291 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1292 {
1293 	if (is_hor)
1294 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1295 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1296 }
1297 
1298 static uint16_t vop3_scale_factor(enum scale_mode mode,
1299 				  uint32_t src, uint32_t dst, bool is_hor)
1300 {
1301 	uint32_t fac = 0;
1302 	int i = 0;
1303 
1304 	if (mode == SCALE_NONE)
1305 		return 0;
1306 
1307 	/*
1308 	 * A workaround to avoid zero div.
1309 	 */
1310 	if ((dst == 1) || (src == 1)) {
1311 		dst = dst + 1;
1312 		src = src + 1;
1313 	}
1314 
1315 	if (mode == SCALE_DOWN) {
1316 		fac = VOP2_BILI_SCL_DN(src, dst);
1317 		for (i = 0; i < 100; i++) {
1318 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1319 				break;
1320 			fac -= 1;
1321 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1322 		}
1323 	} else {
1324 		fac = VOP2_COMMON_SCL(src, dst);
1325 		for (i = 0; i < 100; i++) {
1326 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1327 				break;
1328 			fac -= 1;
1329 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1330 		}
1331 	}
1332 
1333 	return fac;
1334 }
1335 
1336 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1337 {
1338 	if (src < dst)
1339 		return SCALE_UP;
1340 	else if (src > dst)
1341 		return SCALE_DOWN;
1342 
1343 	return SCALE_NONE;
1344 }
1345 
1346 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1347 {
1348 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1349 }
1350 
1351 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1352 {
1353 	int i = 0;
1354 
1355 	for (i = 0; i < vop2->data->nr_layers; i++) {
1356 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1357 			return vop2->data->vp_primary_plane_order[i];
1358 	}
1359 
1360 	return vop2->data->vp_primary_plane_order[0];
1361 }
1362 
1363 static inline u16 scl_cal_scale(int src, int dst, int shift)
1364 {
1365 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1366 }
1367 
1368 static inline u16 scl_cal_scale2(int src, int dst)
1369 {
1370 	return ((src - 1) << 12) / (dst - 1);
1371 }
1372 
1373 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1374 {
1375 	writel(v, vop2->regs + offset);
1376 	vop2->regsbak[offset >> 2] = v;
1377 }
1378 
1379 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1380 {
1381 	return readl(vop2->regs + offset);
1382 }
1383 
1384 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1385 				   u32 mask, u32 shift, u32 v,
1386 				   bool write_mask)
1387 {
1388 	if (!mask)
1389 		return;
1390 
1391 	if (write_mask) {
1392 		v = ((v & mask) << shift) | (mask << (shift + 16));
1393 	} else {
1394 		u32 cached_val = vop2->regsbak[offset >> 2];
1395 
1396 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1397 		vop2->regsbak[offset >> 2] = v;
1398 	}
1399 
1400 	writel(v, vop2->regs + offset);
1401 }
1402 
1403 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1404 				   u32 mask, u32 shift, u32 v)
1405 {
1406 	u32 val = 0;
1407 
1408 	val = (v << shift) | (mask << (shift + 16));
1409 	writel(val, grf_base + offset);
1410 }
1411 
1412 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1413 				  u32 mask, u32 shift)
1414 {
1415 	return (readl(grf_base + offset) >> shift) & mask;
1416 }
1417 
1418 static char *get_plane_name(int plane_id, char *name)
1419 {
1420 	switch (plane_id) {
1421 	case ROCKCHIP_VOP2_CLUSTER0:
1422 		strcat(name, "Cluster0");
1423 		break;
1424 	case ROCKCHIP_VOP2_CLUSTER1:
1425 		strcat(name, "Cluster1");
1426 		break;
1427 	case ROCKCHIP_VOP2_ESMART0:
1428 		strcat(name, "Esmart0");
1429 		break;
1430 	case ROCKCHIP_VOP2_ESMART1:
1431 		strcat(name, "Esmart1");
1432 		break;
1433 	case ROCKCHIP_VOP2_SMART0:
1434 		strcat(name, "Smart0");
1435 		break;
1436 	case ROCKCHIP_VOP2_SMART1:
1437 		strcat(name, "Smart1");
1438 		break;
1439 	case ROCKCHIP_VOP2_CLUSTER2:
1440 		strcat(name, "Cluster2");
1441 		break;
1442 	case ROCKCHIP_VOP2_CLUSTER3:
1443 		strcat(name, "Cluster3");
1444 		break;
1445 	case ROCKCHIP_VOP2_ESMART2:
1446 		strcat(name, "Esmart2");
1447 		break;
1448 	case ROCKCHIP_VOP2_ESMART3:
1449 		strcat(name, "Esmart3");
1450 		break;
1451 	}
1452 
1453 	return name;
1454 }
1455 
1456 static bool is_yuv_output(u32 bus_format)
1457 {
1458 	switch (bus_format) {
1459 	case MEDIA_BUS_FMT_YUV8_1X24:
1460 	case MEDIA_BUS_FMT_YUV10_1X30:
1461 	case MEDIA_BUS_FMT_YUYV10_1X20:
1462 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1463 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1464 	case MEDIA_BUS_FMT_YUYV8_2X8:
1465 	case MEDIA_BUS_FMT_YVYU8_2X8:
1466 	case MEDIA_BUS_FMT_UYVY8_2X8:
1467 	case MEDIA_BUS_FMT_VYUY8_2X8:
1468 	case MEDIA_BUS_FMT_YUYV8_1X16:
1469 	case MEDIA_BUS_FMT_YVYU8_1X16:
1470 	case MEDIA_BUS_FMT_UYVY8_1X16:
1471 	case MEDIA_BUS_FMT_VYUY8_1X16:
1472 		return true;
1473 	default:
1474 		return false;
1475 	}
1476 }
1477 
1478 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1479 {
1480 	switch (csc_mode) {
1481 	case V4L2_COLORSPACE_SMPTE170M:
1482 	case V4L2_COLORSPACE_470_SYSTEM_M:
1483 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1484 		return CSC_BT601L;
1485 	case V4L2_COLORSPACE_REC709:
1486 	case V4L2_COLORSPACE_SMPTE240M:
1487 	case V4L2_COLORSPACE_DEFAULT:
1488 		if (bit_depth == CSC_13BIT_DEPTH)
1489 			return CSC_BT709L_13BIT;
1490 		else
1491 			return CSC_BT709L;
1492 	case V4L2_COLORSPACE_JPEG:
1493 		return CSC_BT601F;
1494 	case V4L2_COLORSPACE_BT2020:
1495 		if (bit_depth == CSC_13BIT_DEPTH)
1496 			return CSC_BT2020L_13BIT;
1497 		else
1498 			return CSC_BT2020;
1499 	case V4L2_COLORSPACE_BT709F:
1500 		if (bit_depth == CSC_10BIT_DEPTH) {
1501 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1502 			return CSC_BT601F;
1503 		} else {
1504 			return CSC_BT709F_13BIT;
1505 		}
1506 	case V4L2_COLORSPACE_BT2020F:
1507 		if (bit_depth == CSC_10BIT_DEPTH) {
1508 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1509 			return CSC_BT601F;
1510 		} else {
1511 			return CSC_BT2020F_13BIT;
1512 		}
1513 	default:
1514 		return CSC_BT709L;
1515 	}
1516 }
1517 
1518 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1519 {
1520 	/*
1521 	 * FIXME:
1522 	 *
1523 	 * There is no media type for YUV444 output,
1524 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1525 	 * yuv format.
1526 	 *
1527 	 * From H/W testing, YUV444 mode need a rb swap.
1528 	 */
1529 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1530 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1531 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1532 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1533 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1534 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1535 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1536 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1537 		return true;
1538 	else
1539 		return false;
1540 }
1541 
1542 static bool is_rb_swap(u32 bus_format, u32 output_mode)
1543 {
1544 	/*
1545 	 * The default component order of serial rgb3x8 formats
1546 	 * is BGR. So it is needed to enable RB swap.
1547 	 */
1548 	if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 ||
1549 	    bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8)
1550 		return true;
1551 	else
1552 		return false;
1553 }
1554 
1555 static inline bool is_hot_plug_devices(int output_type)
1556 {
1557 	switch (output_type) {
1558 	case DRM_MODE_CONNECTOR_HDMIA:
1559 	case DRM_MODE_CONNECTOR_HDMIB:
1560 	case DRM_MODE_CONNECTOR_TV:
1561 	case DRM_MODE_CONNECTOR_DisplayPort:
1562 	case DRM_MODE_CONNECTOR_VGA:
1563 	case DRM_MODE_CONNECTOR_Unknown:
1564 		return true;
1565 	default:
1566 		return false;
1567 	}
1568 }
1569 
1570 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1571 {
1572 	int i = 0;
1573 
1574 	for (i = 0; i < vop2->data->nr_layers; i++) {
1575 		if (vop2->data->win_data[i].phys_id == phys_id)
1576 			return &vop2->data->win_data[i];
1577 	}
1578 
1579 	return NULL;
1580 }
1581 
1582 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1583 {
1584 	int i = 0;
1585 
1586 	for (i = 0; i < vop2->data->nr_pd; i++) {
1587 		if (vop2->data->pd[i].id == pd_id)
1588 			return &vop2->data->pd[i];
1589 	}
1590 
1591 	return NULL;
1592 }
1593 
1594 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1595 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1596 {
1597 	u32 vp_offset = crtc_id * 0x100;
1598 	int i;
1599 
1600 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1601 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1602 			crtc_id, false);
1603 
1604 	for (i = 0; i < lut_len; i++)
1605 		writel(lut_val[i], lut_regs + i);
1606 
1607 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1608 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1609 }
1610 
1611 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1612 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1613 {
1614 	u32 vp_offset = crtc_id * 0x100;
1615 	int i;
1616 
1617 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1618 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1619 			crtc_id, false);
1620 
1621 	for (i = 0; i < lut_len; i++)
1622 		writel(lut_val[i], lut_regs + i);
1623 
1624 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1625 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1626 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1627 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1628 }
1629 
1630 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1631 					struct display_state *state)
1632 {
1633 	struct connector_state *conn_state = &state->conn_state;
1634 	struct crtc_state *cstate = &state->crtc_state;
1635 	struct resource gamma_res;
1636 	fdt_size_t lut_size;
1637 	int i, lut_len, ret = 0;
1638 	u32 *lut_regs;
1639 	u32 *lut_val;
1640 	u32 r, g, b;
1641 	struct base2_disp_info *disp_info = conn_state->disp_info;
1642 	static int gamma_lut_en_num = 1;
1643 
1644 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1645 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1646 		return 0;
1647 	}
1648 
1649 	if (!disp_info)
1650 		return 0;
1651 
1652 	if (!disp_info->gamma_lut_data.size)
1653 		return 0;
1654 
1655 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1656 	if (ret)
1657 		printf("failed to get gamma lut res\n");
1658 	lut_regs = (u32 *)gamma_res.start;
1659 	lut_size = gamma_res.end - gamma_res.start + 1;
1660 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1661 		printf("failed to get gamma lut register\n");
1662 		return 0;
1663 	}
1664 	lut_len = lut_size / 4;
1665 	if (lut_len != 256 && lut_len != 1024) {
1666 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1667 		return 0;
1668 	}
1669 	lut_val = (u32 *)calloc(1, lut_size);
1670 	for (i = 0; i < lut_len; i++) {
1671 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1672 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1673 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1674 
1675 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1676 	}
1677 
1678 	if (vop2->version == VOP_VERSION_RK3568) {
1679 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1680 		gamma_lut_en_num++;
1681 	} else if (vop2->version == VOP_VERSION_RK3588) {
1682 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1683 		if (cstate->splice_mode) {
1684 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1685 			gamma_lut_en_num++;
1686 		}
1687 		gamma_lut_en_num++;
1688 	}
1689 
1690 	return 0;
1691 }
1692 
1693 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1694 					struct display_state *state)
1695 {
1696 	struct connector_state *conn_state = &state->conn_state;
1697 	struct crtc_state *cstate = &state->crtc_state;
1698 	int i, cubic_lut_len;
1699 	u32 vp_offset = cstate->crtc_id * 0x100;
1700 	struct base2_disp_info *disp_info = conn_state->disp_info;
1701 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1702 	u32 *cubic_lut_addr;
1703 
1704 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1705 		return 0;
1706 
1707 	if (!disp_info->cubic_lut_data.size)
1708 		return 0;
1709 
1710 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1711 	cubic_lut_len = disp_info->cubic_lut_data.size;
1712 
1713 	for (i = 0; i < cubic_lut_len / 2; i++) {
1714 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1715 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1716 					((lut->lblue[2 * i] & 0xff) << 24);
1717 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1718 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1719 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1720 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1721 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1722 		*cubic_lut_addr++ = 0;
1723 	}
1724 
1725 	if (cubic_lut_len % 2) {
1726 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1727 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1728 					((lut->lblue[2 * i] & 0xff) << 24);
1729 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1730 		*cubic_lut_addr++ = 0;
1731 		*cubic_lut_addr = 0;
1732 	}
1733 
1734 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1735 		    get_cubic_lut_buffer(cstate->crtc_id));
1736 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1737 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1738 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1739 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1740 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1741 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1742 
1743 	return 0;
1744 }
1745 
1746 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1747 				 struct bcsh_state *bcsh_state, int crtc_id)
1748 {
1749 	struct crtc_state *cstate = &state->crtc_state;
1750 	u32 vp_offset = crtc_id * 0x100;
1751 
1752 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1753 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1754 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1755 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1756 
1757 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1758 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1759 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1760 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1761 
1762 	if (!cstate->bcsh_en) {
1763 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1764 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1765 		return;
1766 	}
1767 
1768 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1769 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1770 			bcsh_state->brightness, false);
1771 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1772 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1773 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1774 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1775 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1776 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1777 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1778 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1779 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1780 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1781 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1782 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1783 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1784 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1785 }
1786 
1787 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1788 {
1789 	struct connector_state *conn_state = &state->conn_state;
1790 	struct base_bcsh_info *bcsh_info;
1791 	struct crtc_state *cstate = &state->crtc_state;
1792 	struct bcsh_state bcsh_state;
1793 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1794 
1795 	if (!conn_state->disp_info)
1796 		return;
1797 	bcsh_info = &conn_state->disp_info->bcsh_info;
1798 	if (!bcsh_info)
1799 		return;
1800 
1801 	if (bcsh_info->brightness != 50 ||
1802 	    bcsh_info->contrast != 50 ||
1803 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1804 		cstate->bcsh_en = true;
1805 
1806 	if (cstate->bcsh_en) {
1807 		if (!cstate->yuv_overlay)
1808 			cstate->post_r2y_en = 1;
1809 		if (!is_yuv_output(conn_state->bus_format))
1810 			cstate->post_y2r_en = 1;
1811 	} else {
1812 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1813 			cstate->post_r2y_en = 1;
1814 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1815 			cstate->post_y2r_en = 1;
1816 	}
1817 
1818 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1819 
1820 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1821 		brightness = interpolate(0, -128, 100, 127,
1822 					 bcsh_info->brightness);
1823 	else
1824 		brightness = interpolate(0, -32, 100, 31,
1825 					 bcsh_info->brightness);
1826 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1827 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1828 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1829 
1830 
1831 	/*
1832 	 *  a:[-30~0):
1833 	 *    sin_hue = 0x100 - sin(a)*256;
1834 	 *    cos_hue = cos(a)*256;
1835 	 *  a:[0~30]
1836 	 *    sin_hue = sin(a)*256;
1837 	 *    cos_hue = cos(a)*256;
1838 	 */
1839 	sin_hue = fixp_sin32(hue) >> 23;
1840 	cos_hue = fixp_cos32(hue) >> 23;
1841 
1842 	bcsh_state.brightness = brightness;
1843 	bcsh_state.contrast = contrast;
1844 	bcsh_state.saturation = saturation;
1845 	bcsh_state.sin_hue = sin_hue;
1846 	bcsh_state.cos_hue = cos_hue;
1847 
1848 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1849 	if (cstate->splice_mode)
1850 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1851 }
1852 
1853 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1854 {
1855 	struct connector_state *conn_state = &state->conn_state;
1856 	struct drm_display_mode *mode = &conn_state->mode;
1857 	struct crtc_state *cstate = &state->crtc_state;
1858 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1859 	u16 hdisplay = mode->crtc_hdisplay;
1860 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1861 
1862 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1863 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1864 	bg_dly -= bg_ovl_dly;
1865 
1866 	if (cstate->splice_mode)
1867 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1868 	else
1869 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1870 
1871 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1872 		hsync_len = 8;
1873 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1874 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1875 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1876 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1877 }
1878 
1879 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
1880 {
1881 	struct connector_state *conn_state = &state->conn_state;
1882 	struct drm_display_mode *mode = &conn_state->mode;
1883 	struct crtc_state *cstate = &state->crtc_state;
1884 	struct vop2_win_data *win_data;
1885 	u32 bg_dly, pre_scan_dly;
1886 	u16 hdisplay = mode->crtc_hdisplay;
1887 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1888 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
1889 	u8 win_id;
1890 
1891 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
1892 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
1893 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
1894 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
1895 
1896 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
1897 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
1898 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
1899 	pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1900 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1901 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
1902 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1903 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1904 }
1905 
1906 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1907 {
1908 	struct connector_state *conn_state = &state->conn_state;
1909 	struct drm_display_mode *mode = &conn_state->mode;
1910 	struct crtc_state *cstate = &state->crtc_state;
1911 	u32 vp_offset = (cstate->crtc_id * 0x100);
1912 	u16 vtotal = mode->crtc_vtotal;
1913 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1914 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1915 	u16 hdisplay = mode->crtc_hdisplay;
1916 	u16 vdisplay = mode->crtc_vdisplay;
1917 	u16 hsize =
1918 	    hdisplay * (conn_state->overscan.left_margin +
1919 			conn_state->overscan.right_margin) / 200;
1920 	u16 vsize =
1921 	    vdisplay * (conn_state->overscan.top_margin +
1922 			conn_state->overscan.bottom_margin) / 200;
1923 	u16 hact_end, vact_end;
1924 	u32 val;
1925 
1926 	hsize = round_down(hsize, 2);
1927 	vsize = round_down(vsize, 2);
1928 
1929 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1930 	hact_end = hact_st + hsize;
1931 	val = hact_st << 16;
1932 	val |= hact_end;
1933 
1934 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1935 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1936 	vact_end = vact_st + vsize;
1937 	val = vact_st << 16;
1938 	val |= vact_end;
1939 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1940 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1941 	val |= scl_cal_scale2(hdisplay, hsize);
1942 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1943 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1944 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1945 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1946 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1947 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1948 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1949 		u16 vact_st_f1 = vtotal + vact_st + 1;
1950 		u16 vact_end_f1 = vact_st_f1 + vsize;
1951 
1952 		val = vact_st_f1 << 16 | vact_end_f1;
1953 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1954 	}
1955 
1956 	if (is_vop3(vop2)) {
1957 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
1958 	} else {
1959 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1960 		if (cstate->splice_mode)
1961 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1962 	}
1963 }
1964 
1965 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
1966 {
1967 	struct connector_state *conn_state = &state->conn_state;
1968 	struct crtc_state *cstate = &state->crtc_state;
1969 	struct acm_data *acm = &conn_state->disp_info->acm_data;
1970 	struct drm_display_mode *mode = &conn_state->mode;
1971 	u32 vp_offset = (cstate->crtc_id * 0x100);
1972 	s16 *lut_y;
1973 	s16 *lut_h;
1974 	s16 *lut_s;
1975 	u32 value;
1976 	int i;
1977 
1978 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1979 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
1980 	if (!acm->acm_enable) {
1981 		writel(0, vop2->regs + RK3528_ACM_CTRL);
1982 		return;
1983 	}
1984 
1985 	printf("post acm enable\n");
1986 
1987 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
1988 
1989 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
1990 		((mode->vdisplay & 0xfff) << 20);
1991 	writel(value, vop2->regs + RK3528_ACM_CTRL);
1992 
1993 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
1994 		((acm->s_gain << 20) & 0x3ff00000);
1995 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
1996 
1997 	lut_y = &acm->gain_lut_hy[0];
1998 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
1999 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
2000 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
2001 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2002 			((lut_s[i] << 16) & 0xff0000);
2003 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
2004 	}
2005 
2006 	lut_y = &acm->gain_lut_hs[0];
2007 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
2008 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2009 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2010 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2011 			((lut_s[i] << 16) & 0xff0000);
2012 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2013 	}
2014 
2015 	lut_y = &acm->delta_lut_h[0];
2016 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2017 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2018 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2019 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2020 			((lut_s[i] << 20) & 0x3ff00000);
2021 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2022 	}
2023 
2024 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2025 }
2026 
2027 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2028 {
2029 	struct connector_state *conn_state = &state->conn_state;
2030 	struct crtc_state *cstate = &state->crtc_state;
2031 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2032 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2033 	struct post_csc_coef csc_coef;
2034 	bool is_input_yuv = false;
2035 	bool is_output_yuv = false;
2036 	bool post_r2y_en = false;
2037 	bool post_csc_en = false;
2038 	u32 vp_offset = (cstate->crtc_id * 0x100);
2039 	u32 value;
2040 	int range_type;
2041 
2042 	printf("post csc enable\n");
2043 
2044 	if (acm->acm_enable) {
2045 		if (!cstate->yuv_overlay)
2046 			post_r2y_en = true;
2047 
2048 		/* do y2r in csc module */
2049 		if (!is_yuv_output(conn_state->bus_format))
2050 			post_csc_en = true;
2051 	} else {
2052 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2053 			post_r2y_en = true;
2054 
2055 		/* do y2r in csc module */
2056 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2057 			post_csc_en = true;
2058 	}
2059 
2060 	if (csc->csc_enable)
2061 		post_csc_en = true;
2062 
2063 	if (cstate->yuv_overlay || post_r2y_en)
2064 		is_input_yuv = true;
2065 
2066 	if (is_yuv_output(conn_state->bus_format))
2067 		is_output_yuv = true;
2068 
2069 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH);
2070 
2071 	if (post_csc_en) {
2072 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2073 				       is_output_yuv);
2074 
2075 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2076 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2077 				csc_coef.csc_coef00, false);
2078 		value = csc_coef.csc_coef01 & 0xffff;
2079 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2080 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2081 		value = csc_coef.csc_coef10 & 0xffff;
2082 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2083 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2084 		value = csc_coef.csc_coef12 & 0xffff;
2085 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2086 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2087 		value = csc_coef.csc_coef21 & 0xffff;
2088 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2089 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2090 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2091 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2092 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2093 
2094 		range_type = csc_coef.range_type ? 0 : 1;
2095 		range_type <<= is_input_yuv ? 0 : 1;
2096 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2097 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2098 	}
2099 
2100 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2101 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2102 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2103 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2104 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2105 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2106 }
2107 
2108 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2109 {
2110 	struct connector_state *conn_state = &state->conn_state;
2111 	struct base2_disp_info *disp_info = conn_state->disp_info;
2112 	const char *enable_flag;
2113 	if (!disp_info) {
2114 		printf("disp_info is empty\n");
2115 		return;
2116 	}
2117 
2118 	enable_flag = (const char *)&disp_info->cacm_header;
2119 	if (strncasecmp(enable_flag, "CACM", 4)) {
2120 		printf("acm and csc is not support\n");
2121 		return;
2122 	}
2123 
2124 	vop3_post_acm_config(state, vop2);
2125 	vop3_post_csc_config(state, vop2);
2126 }
2127 
2128 /*
2129  * Read VOP internal power domain on/off status.
2130  * We should query BISR_STS register in PMU for
2131  * power up/down status when memory repair is enabled.
2132  * Return value: 1 for power on, 0 for power off;
2133  */
2134 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2135 {
2136 	int val = 0;
2137 	int shift = 0;
2138 	int shift_factor = 0;
2139 	bool is_bisr_en = false;
2140 
2141 	/*
2142 	 * The order of pd status bits in BISR_STS register
2143 	 * is different from that in VOP SYS_STS register.
2144 	 */
2145 	if (pd_data->id == VOP2_PD_DSC_8K ||
2146 	    pd_data->id == VOP2_PD_DSC_4K ||
2147 	    pd_data->id == VOP2_PD_ESMART)
2148 			shift_factor = 1;
2149 
2150 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2151 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2152 	if (is_bisr_en) {
2153 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2154 
2155 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2156 					  ((val >> shift) & 0x1), 50 * 1000);
2157 	} else {
2158 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2159 
2160 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2161 					  !((val >> shift) & 0x1), 50 * 1000);
2162 	}
2163 }
2164 
2165 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2166 {
2167 	struct vop2_power_domain_data *pd_data;
2168 	int ret = 0;
2169 
2170 	if (!pd_id)
2171 		return 0;
2172 
2173 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2174 	if (!pd_data) {
2175 		printf("can't find pd_data by id\n");
2176 		return -EINVAL;
2177 	}
2178 
2179 	if (pd_data->parent_id) {
2180 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2181 		if (ret) {
2182 			printf("can't open parent power domain\n");
2183 			return -EINVAL;
2184 		}
2185 	}
2186 
2187 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
2188 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
2189 	ret = vop2_wait_power_domain_on(vop2, pd_data);
2190 	if (ret) {
2191 		printf("wait vop2 power domain timeout\n");
2192 		return ret;
2193 	}
2194 
2195 	return 0;
2196 }
2197 
2198 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2199 {
2200 	u32 *base = vop2->regs;
2201 	int i = 0;
2202 
2203 	/*
2204 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2205 	 */
2206 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2207 		vop2->regsbak[i] = base[i];
2208 }
2209 
2210 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2211 {
2212 	struct vop2_win_data *win_data;
2213 	int layer_phy_id = 0;
2214 	int i, j;
2215 	u32 ovl_port_offset = 0;
2216 	u32 layer_nr = 0;
2217 	u8 shift = 0;
2218 
2219 	/* layer sel win id */
2220 	for (i = 0; i < vop2->data->nr_vps; i++) {
2221 		shift = 0;
2222 		ovl_port_offset = 0x100 * i;
2223 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2224 		for (j = 0; j < layer_nr; j++) {
2225 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2226 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2227 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2228 					shift, win_data->layer_sel_win_id[i], false);
2229 			shift += 4;
2230 		}
2231 	}
2232 
2233 	/* win sel port */
2234 	for (i = 0; i < vop2->data->nr_vps; i++) {
2235 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2236 		for (j = 0; j < layer_nr; j++) {
2237 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2238 				continue;
2239 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2240 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2241 			shift = win_data->win_sel_port_offset * 2;
2242 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
2243 					shift, i, false);
2244 		}
2245 	}
2246 }
2247 
2248 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2249 {
2250 	struct crtc_state *cstate = &state->crtc_state;
2251 	struct vop2_win_data *win_data;
2252 	int layer_phy_id = 0;
2253 	int total_used_layer = 0;
2254 	int port_mux = 0;
2255 	int i, j;
2256 	u32 layer_nr = 0;
2257 	u8 shift = 0;
2258 
2259 	/* layer sel win id */
2260 	for (i = 0; i < vop2->data->nr_vps; i++) {
2261 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2262 		for (j = 0; j < layer_nr; j++) {
2263 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2264 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2265 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2266 					shift, win_data->layer_sel_win_id[i], false);
2267 			shift += 4;
2268 		}
2269 	}
2270 
2271 	/* win sel port */
2272 	for (i = 0; i < vop2->data->nr_vps; i++) {
2273 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2274 		for (j = 0; j < layer_nr; j++) {
2275 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2276 				continue;
2277 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2278 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2279 			shift = win_data->win_sel_port_offset * 2;
2280 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2281 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2282 		}
2283 	}
2284 
2285 	/**
2286 	 * port mux config
2287 	 */
2288 	for (i = 0; i < vop2->data->nr_vps; i++) {
2289 		shift = i * 4;
2290 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2291 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2292 			port_mux = total_used_layer - 1;
2293 		} else {
2294 			port_mux = 8;
2295 		}
2296 
2297 		if (i == vop2->data->nr_vps - 1)
2298 			port_mux = vop2->data->nr_mixers;
2299 
2300 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2301 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2302 				PORT_MUX_SHIFT + shift, port_mux, false);
2303 	}
2304 }
2305 
2306 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2307 {
2308 	if (!is_vop3(vop2))
2309 		return false;
2310 
2311 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2312 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2313 		return true;
2314 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2315 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2316 		return true;
2317 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2318 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2319 		return true;
2320 	else
2321 		return false;
2322 }
2323 
2324 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2325 {
2326 	struct vop2_win_data *win_data;
2327 	int i;
2328 	u8 scale_engine_num = 0;
2329 
2330 	/* store plane mask for vop2_fixup_dts */
2331 	for (i = 0; i < vop2->data->nr_layers; i++) {
2332 		win_data = &vop2->data->win_data[i];
2333 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2334 			continue;
2335 
2336 		win_data->scale_engine_num = scale_engine_num++;
2337 	}
2338 }
2339 
2340 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2341 {
2342 	struct crtc_state *cstate = &state->crtc_state;
2343 	struct vop2_vp_plane_mask *plane_mask;
2344 	int layer_phy_id = 0;
2345 	int i, j;
2346 	int ret;
2347 	u32 layer_nr = 0;
2348 
2349 	if (vop2->global_init)
2350 		return;
2351 
2352 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2353 	if (soc_is_rk3566())
2354 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2355 				OTP_WIN_EN_SHIFT, 1, false);
2356 
2357 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2358 		u32 plane_mask;
2359 		int primary_plane_id;
2360 
2361 		for (i = 0; i < vop2->data->nr_vps; i++) {
2362 			plane_mask = cstate->crtc->vps[i].plane_mask;
2363 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2364 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2365 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2366 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2367 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2368 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2369 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2370 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2371 
2372 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2373 			for (j = 0; j < layer_nr; j++) {
2374 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2375 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2376 			}
2377 		}
2378 	} else {/* need soft assign plane mask */
2379 		/* find the first unplug devices and set it as main display */
2380 		int main_vp_index = -1;
2381 		int active_vp_num = 0;
2382 
2383 		for (i = 0; i < vop2->data->nr_vps; i++) {
2384 			if (cstate->crtc->vps[i].enable)
2385 				active_vp_num++;
2386 		}
2387 		printf("VOP have %d active VP\n", active_vp_num);
2388 
2389 		if (soc_is_rk3566() && active_vp_num > 2)
2390 			printf("ERROR: rk3566 only support 2 display output!!\n");
2391 		plane_mask = vop2->data->plane_mask;
2392 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2393 		/*
2394 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2395 		 * for cvbs store in plane_mask[2].
2396 		 */
2397 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2398 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2399 			plane_mask += 2 * VOP2_VP_MAX;
2400 
2401 		if (vop2->version == VOP_VERSION_RK3528) {
2402 			/*
2403 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2404 			 * by both vp0 and vp1.
2405 			 */
2406 			j = 0;
2407 		} else {
2408 			for (i = 0; i < vop2->data->nr_vps; i++) {
2409 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2410 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2411 					main_vp_index = i;
2412 					break;
2413 				}
2414 			}
2415 
2416 			/* if no find unplug devices, use vp0 as main display */
2417 			if (main_vp_index < 0) {
2418 				main_vp_index = 0;
2419 				vop2->vp_plane_mask[0] = plane_mask[0];
2420 			}
2421 
2422 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2423 		}
2424 
2425 		/* init other display except main display */
2426 		for (i = 0; i < vop2->data->nr_vps; i++) {
2427 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2428 				continue;
2429 			vop2->vp_plane_mask[i] = plane_mask[j++];
2430 		}
2431 
2432 		/* store plane mask for vop2_fixup_dts */
2433 		for (i = 0; i < vop2->data->nr_vps; i++) {
2434 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2435 			for (j = 0; j < layer_nr; j++) {
2436 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2437 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2438 			}
2439 		}
2440 	}
2441 
2442 	if (vop2->version == VOP_VERSION_RK3588)
2443 		rk3588_vop2_regsbak(vop2);
2444 	else
2445 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2446 
2447 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2448 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2449 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2450 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2451 
2452 	for (i = 0; i < vop2->data->nr_vps; i++) {
2453 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2454 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2455 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2456 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2457 	}
2458 
2459 	if (is_vop3(vop2))
2460 		vop3_overlay_init(vop2, state);
2461 	else
2462 		vop2_overlay_init(vop2, state);
2463 
2464 	if (is_vop3(vop2)) {
2465 		/*
2466 		 * you can rewrite at dts vop node:
2467 		 *
2468 		 * VOP3_ESMART_8K_MODE = 0,
2469 		 * VOP3_ESMART_4K_4K_MODE = 1,
2470 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2471 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2472 		 *
2473 		 * &vop {
2474 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2475 		 * };
2476 		 */
2477 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2478 		if (ret < 0)
2479 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2480 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2481 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2482 
2483 		vop3_init_esmart_scale_engine(vop2);
2484 
2485 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2486 				DSP_VS_T_SEL_SHIFT, 0, false);
2487 	}
2488 
2489 	if (vop2->version == VOP_VERSION_RK3568)
2490 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2491 
2492 	vop2->global_init = true;
2493 }
2494 
2495 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2496 {
2497 	rockchip_vop2_gamma_lut_init(vop2, state);
2498 	rockchip_vop2_cubic_lut_init(vop2, state);
2499 
2500 	return 0;
2501 }
2502 
2503 /*
2504  * VOP2 have multi video ports.
2505  * video port ------- crtc
2506  */
2507 static int rockchip_vop2_preinit(struct display_state *state)
2508 {
2509 	struct crtc_state *cstate = &state->crtc_state;
2510 	const struct vop2_data *vop2_data = cstate->crtc->data;
2511 	struct regmap *map;
2512 
2513 	if (!rockchip_vop2) {
2514 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2515 		if (!rockchip_vop2)
2516 			return -ENOMEM;
2517 		memset(rockchip_vop2, 0, sizeof(struct vop2));
2518 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2519 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2520 #ifdef CONFIG_SPL_BUILD
2521 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
2522 #else
2523 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2524 		map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf");
2525 		rockchip_vop2->grf = regmap_get_range(map, 0);
2526 		if (rockchip_vop2->grf <= 0)
2527 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2528 #endif
2529 		rockchip_vop2->version = vop2_data->version;
2530 		rockchip_vop2->data = vop2_data;
2531 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2532 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf");
2533 			rockchip_vop2->vop_grf = regmap_get_range(map, 0);
2534 			if (rockchip_vop2->vop_grf <= 0)
2535 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2536 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2537 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2538 			if (rockchip_vop2->vo1_grf <= 0)
2539 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2540 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
2541 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
2542 			if (rockchip_vop2->sys_pmu <= 0)
2543 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2544 		}
2545 	}
2546 
2547 	cstate->private = rockchip_vop2;
2548 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2549 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2550 
2551 	vop2_global_initial(rockchip_vop2, state);
2552 
2553 	return 0;
2554 }
2555 
2556 /*
2557  * calc the dclk on rk3588
2558  * the available div of dclk is 1, 2, 4
2559  *
2560  */
2561 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2562 {
2563 	if (child_clk * 4 <= max_dclk)
2564 		return child_clk * 4;
2565 	else if (child_clk * 2 <= max_dclk)
2566 		return child_clk * 2;
2567 	else if (child_clk <= max_dclk)
2568 		return child_clk;
2569 	else
2570 		return 0;
2571 }
2572 
2573 /*
2574  * 4 pixclk/cycle on rk3588
2575  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2576  * DP: dp_pixclk = dclk_out <= dclk_core
2577  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2578  */
2579 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2580 				       int *dclk_core_div, int *dclk_out_div,
2581 				       int *if_pixclk_div, int *if_dclk_div)
2582 {
2583 	struct crtc_state *cstate = &state->crtc_state;
2584 	struct connector_state *conn_state = &state->conn_state;
2585 	struct drm_display_mode *mode = &conn_state->mode;
2586 	struct vop2 *vop2 = cstate->private;
2587 	unsigned long v_pixclk = mode->crtc_clock;
2588 	unsigned long dclk_core_rate = v_pixclk >> 2;
2589 	unsigned long dclk_rate = v_pixclk;
2590 	unsigned long dclk_out_rate;
2591 	u64 if_dclk_rate;
2592 	u64 if_pixclk_rate;
2593 	int output_type = conn_state->type;
2594 	int output_mode = conn_state->output_mode;
2595 	int K = 1;
2596 
2597 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2598 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2599 		printf("Dual channel and YUV420 can't work together\n");
2600 		return -EINVAL;
2601 	}
2602 
2603 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2604 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2605 		K = 2;
2606 
2607 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2608 		/*
2609 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2610 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2611 		 */
2612 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2613 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2614 			dclk_rate = dclk_rate >> 1;
2615 			K = 2;
2616 		}
2617 		if (cstate->dsc_enable) {
2618 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2619 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2620 		} else {
2621 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2622 			if_dclk_rate = dclk_core_rate / K;
2623 		}
2624 
2625 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2626 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
2627 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2628 
2629 		if (!dclk_rate) {
2630 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2631 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
2632 			return -EINVAL;
2633 		}
2634 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2635 		*if_dclk_div = dclk_rate / if_dclk_rate;
2636 		*dclk_core_div = dclk_rate / dclk_core_rate;
2637 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2638 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2639 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2640 		/* edp_pixclk = edp_dclk > dclk_core */
2641 		if_pixclk_rate = v_pixclk / K;
2642 		if_dclk_rate = v_pixclk / K;
2643 		dclk_rate = if_pixclk_rate * K;
2644 		*dclk_core_div = dclk_rate / dclk_core_rate;
2645 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2646 		*if_dclk_div = *if_pixclk_div;
2647 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2648 		dclk_out_rate = v_pixclk >> 2;
2649 		dclk_out_rate = dclk_out_rate / K;
2650 
2651 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2652 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2653 		if (!dclk_rate) {
2654 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2655 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
2656 			return -EINVAL;
2657 		}
2658 		*dclk_out_div = dclk_rate / dclk_out_rate;
2659 		*dclk_core_div = dclk_rate / dclk_core_rate;
2660 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2661 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2662 			K = 2;
2663 		if (cstate->dsc_enable)
2664 			/* dsc output is 96bit, dsi input is 192 bit */
2665 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2666 		else
2667 			if_pixclk_rate = dclk_core_rate / K;
2668 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2669 		dclk_out_rate = dclk_core_rate / K;
2670 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2671 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2672 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2673 		if (!dclk_rate) {
2674 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2675 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
2676 			return -EINVAL;
2677 		}
2678 
2679 		if (cstate->dsc_enable)
2680 			dclk_rate /= cstate->dsc_slice_num;
2681 
2682 		*dclk_out_div = dclk_rate / dclk_out_rate;
2683 		*dclk_core_div = dclk_rate / dclk_core_rate;
2684 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2685 		if (cstate->dsc_enable)
2686 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2687 
2688 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2689 		dclk_rate = v_pixclk;
2690 		*dclk_core_div = dclk_rate / dclk_core_rate;
2691 	}
2692 
2693 	*if_pixclk_div = ilog2(*if_pixclk_div);
2694 	*if_dclk_div = ilog2(*if_dclk_div);
2695 	*dclk_core_div = ilog2(*dclk_core_div);
2696 	*dclk_out_div = ilog2(*dclk_out_div);
2697 
2698 	return dclk_rate;
2699 }
2700 
2701 static int vop2_calc_dsc_clk(struct display_state *state)
2702 {
2703 	struct connector_state *conn_state = &state->conn_state;
2704 	struct drm_display_mode *mode = &conn_state->mode;
2705 	struct crtc_state *cstate = &state->crtc_state;
2706 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2707 	u8 k = 1;
2708 
2709 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2710 		k = 2;
2711 
2712 	cstate->dsc_txp_clk_rate = v_pixclk;
2713 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2714 
2715 	cstate->dsc_pxl_clk_rate = v_pixclk;
2716 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2717 
2718 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2719 	 * cds_dat_width = 96;
2720 	 * bits_per_pixel = [8-12];
2721 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2722 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2723 	 * otherwise dsc_cds = crtc_clock / 8;
2724 	 */
2725 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2726 
2727 	return 0;
2728 }
2729 
2730 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2731 {
2732 	struct crtc_state *cstate = &state->crtc_state;
2733 	struct connector_state *conn_state = &state->conn_state;
2734 	struct drm_display_mode *mode = &conn_state->mode;
2735 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2736 	struct vop2 *vop2 = cstate->private;
2737 	u32 vp_offset = (cstate->crtc_id * 0x100);
2738 	u16 hdisplay = mode->crtc_hdisplay;
2739 	int output_if = conn_state->output_if;
2740 	int if_pixclk_div = 0;
2741 	int if_dclk_div = 0;
2742 	unsigned long dclk_rate;
2743 	u32 val;
2744 
2745 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2746 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2747 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2748 	} else {
2749 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2750 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2751 	}
2752 
2753 	if (cstate->dsc_enable) {
2754 		int k = 1;
2755 
2756 		if (!vop2->data->nr_dscs) {
2757 			printf("Unsupported DSC\n");
2758 			return 0;
2759 		}
2760 
2761 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2762 			k = 2;
2763 
2764 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2765 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2766 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2767 
2768 		vop2_calc_dsc_clk(state);
2769 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2770 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2771 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2772 	}
2773 
2774 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2775 
2776 	if (output_if & VOP_OUTPUT_IF_RGB) {
2777 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2778 				4, false);
2779 	}
2780 
2781 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2782 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2783 				3, false);
2784 	}
2785 
2786 	if (output_if & VOP_OUTPUT_IF_BT656) {
2787 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2788 				2, false);
2789 	}
2790 
2791 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2792 		if (cstate->crtc_id == 2)
2793 			val = 0;
2794 		else
2795 			val = 1;
2796 
2797 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2798 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2799 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2800 
2801 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2802 				1, false);
2803 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2804 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2805 				if_pixclk_div, false);
2806 
2807 		if (conn_state->hold_mode) {
2808 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2809 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
2810 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2811 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2812 		}
2813 	}
2814 
2815 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2816 		if (cstate->crtc_id == 2)
2817 			val = 0;
2818 		else if (cstate->crtc_id == 3)
2819 			val = 1;
2820 		else
2821 			val = 3; /*VP1*/
2822 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2823 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2824 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2825 
2826 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2827 				1, false);
2828 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2829 				val, false);
2830 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2831 				if_pixclk_div, false);
2832 
2833 		if (conn_state->hold_mode) {
2834 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2835 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
2836 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2837 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2838 		}
2839 	}
2840 
2841 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2842 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2843 				MIPI_DUAL_EN_SHIFT, 1, false);
2844 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2845 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2846 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2847 					false);
2848 		switch (conn_state->type) {
2849 		case DRM_MODE_CONNECTOR_DisplayPort:
2850 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2851 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2852 			break;
2853 		case DRM_MODE_CONNECTOR_eDP:
2854 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2855 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2856 			break;
2857 		case DRM_MODE_CONNECTOR_HDMIA:
2858 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2859 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2860 			break;
2861 		case DRM_MODE_CONNECTOR_DSI:
2862 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2863 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2864 			break;
2865 		default:
2866 			break;
2867 		}
2868 	}
2869 
2870 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2871 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2872 				1, false);
2873 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2874 				cstate->crtc_id, false);
2875 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2876 				if_dclk_div, false);
2877 
2878 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2879 				if_pixclk_div, false);
2880 
2881 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2882 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2883 	}
2884 
2885 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2886 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2887 				1, false);
2888 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2889 				cstate->crtc_id, false);
2890 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2891 				if_dclk_div, false);
2892 
2893 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2894 				if_pixclk_div, false);
2895 
2896 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2897 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2898 	}
2899 
2900 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2901 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2902 				1, false);
2903 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2904 				cstate->crtc_id, false);
2905 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2906 				if_dclk_div, false);
2907 
2908 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2909 				if_pixclk_div, false);
2910 
2911 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2912 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2913 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2914 				HDMI_SYNC_POL_MASK,
2915 				HDMI0_SYNC_POL_SHIFT, val);
2916 	}
2917 
2918 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2919 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2920 				1, false);
2921 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2922 				cstate->crtc_id, false);
2923 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2924 				if_dclk_div, false);
2925 
2926 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2927 				if_pixclk_div, false);
2928 
2929 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2930 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2931 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2932 				HDMI_SYNC_POL_MASK,
2933 				HDMI1_SYNC_POL_SHIFT, val);
2934 	}
2935 
2936 	if (output_if & VOP_OUTPUT_IF_DP0) {
2937 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2938 				1, false);
2939 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2940 				cstate->crtc_id, false);
2941 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2942 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2943 	}
2944 
2945 	if (output_if & VOP_OUTPUT_IF_DP1) {
2946 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2947 				1, false);
2948 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2949 				cstate->crtc_id, false);
2950 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2951 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2952 	}
2953 
2954 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2955 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2956 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2957 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2958 
2959 	return dclk_rate;
2960 }
2961 
2962 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state)
2963 {
2964 	struct crtc_state *cstate = &state->crtc_state;
2965 	struct connector_state *conn_state = &state->conn_state;
2966 	struct vop2 *vop2 = cstate->private;
2967 	u32 vp_offset = (cstate->crtc_id * 0x100);
2968 
2969 	if (conn_state->output_flags &
2970 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) {
2971 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2972 				LVDS_DUAL_EN_SHIFT, 1, false);
2973 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2974 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false);
2975 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2976 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2977 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
2978 
2979 		return;
2980 	}
2981 
2982 	vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2983 			MIPI_DUAL_EN_SHIFT, 1, false);
2984 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) {
2985 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2986 				MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
2987 	}
2988 
2989 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2990 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2991 				LVDS_DUAL_EN_SHIFT, 1, false);
2992 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2993 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false);
2994 	}
2995 }
2996 
2997 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2998 {
2999 	struct crtc_state *cstate = &state->crtc_state;
3000 	struct connector_state *conn_state = &state->conn_state;
3001 	struct drm_display_mode *mode = &conn_state->mode;
3002 	struct vop2 *vop2 = cstate->private;
3003 	bool dclk_inv;
3004 	u32 val;
3005 
3006 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3007 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3008 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3009 
3010 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3011 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3012 				1, false);
3013 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3014 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3015 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3016 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3017 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3018 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3019 	}
3020 
3021 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
3022 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3023 				1, false);
3024 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
3025 				BT1120_EN_SHIFT, 1, false);
3026 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3027 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3028 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3029 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
3030 	}
3031 
3032 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3033 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3034 				1, false);
3035 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3036 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3037 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3038 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
3039 	}
3040 
3041 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3042 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3043 				1, false);
3044 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3045 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3046 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3047 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3048 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3049 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3050 	}
3051 
3052 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3053 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3054 				1, false);
3055 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3056 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3057 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3058 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3059 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3060 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3061 	}
3062 
3063 
3064 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3065 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3066 				1, false);
3067 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3068 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3069 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3070 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3071 	}
3072 
3073 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3074 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3075 				1, false);
3076 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3077 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3078 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3079 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3080 	}
3081 
3082 	if (conn_state->output_flags &
3083 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3084 	    conn_state->output_flags &
3085 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE)
3086 		rk3568_vop2_setup_dual_channel_if(state);
3087 
3088 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3089 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3090 				1, false);
3091 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3092 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3093 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3094 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3095 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3096 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3097 	}
3098 
3099 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3100 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3101 				1, false);
3102 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3103 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3104 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3105 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3106 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3107 				IF_CRTL_HDMI_PIN_POL_MASK,
3108 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3109 	}
3110 
3111 	return mode->crtc_clock;
3112 }
3113 
3114 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3115 {
3116 	struct crtc_state *cstate = &state->crtc_state;
3117 	struct connector_state *conn_state = &state->conn_state;
3118 	struct drm_display_mode *mode = &conn_state->mode;
3119 	struct vop2 *vop2 = cstate->private;
3120 	u32 val;
3121 
3122 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3123 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3124 
3125 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3126 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3127 				1, false);
3128 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3129 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3130 	}
3131 
3132 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3133 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3134 				1, false);
3135 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3136 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3137 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3138 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3139 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3140 				IF_CRTL_HDMI_PIN_POL_MASK,
3141 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3142 	}
3143 
3144 	return mode->crtc_clock;
3145 }
3146 
3147 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3148 {
3149 	struct crtc_state *cstate = &state->crtc_state;
3150 	struct connector_state *conn_state = &state->conn_state;
3151 	struct drm_display_mode *mode = &conn_state->mode;
3152 	struct vop2 *vop2 = cstate->private;
3153 	bool dclk_inv;
3154 	u32 val;
3155 
3156 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3157 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3158 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3159 
3160 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3161 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3162 				1, false);
3163 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3164 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3165 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3166 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3167 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3168 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3169 	}
3170 
3171 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3172 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3173 				1, false);
3174 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3175 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3176 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3177 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3178 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3179 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3180 	}
3181 
3182 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3183 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3184 				1, false);
3185 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3186 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3187 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3188 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3189 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3190 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3191 	}
3192 
3193 	return mode->crtc_clock;
3194 }
3195 
3196 static void vop2_post_color_swap(struct display_state *state)
3197 {
3198 	struct crtc_state *cstate = &state->crtc_state;
3199 	struct connector_state *conn_state = &state->conn_state;
3200 	struct vop2 *vop2 = cstate->private;
3201 	u32 vp_offset = (cstate->crtc_id * 0x100);
3202 	u32 output_type = conn_state->type;
3203 	u32 data_swap = 0;
3204 
3205 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) ||
3206 	    is_rb_swap(conn_state->bus_format, conn_state->output_mode))
3207 		data_swap = DSP_RB_SWAP;
3208 
3209 	if (vop2->version == VOP_VERSION_RK3588 &&
3210 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
3211 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
3212 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
3213 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
3214 		data_swap |= DSP_RG_SWAP;
3215 
3216 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
3217 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
3218 }
3219 
3220 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
3221 {
3222 	int ret = 0;
3223 
3224 	if (parent->dev)
3225 		ret = clk_set_parent(clk, parent);
3226 	if (ret < 0)
3227 		debug("failed to set %s as parent for %s\n",
3228 		      parent->dev->name, clk->dev->name);
3229 }
3230 
3231 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
3232 {
3233 	int ret = 0;
3234 
3235 	if (clk->dev)
3236 		ret = clk_set_rate(clk, rate);
3237 	if (ret < 0)
3238 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
3239 
3240 	return ret;
3241 }
3242 
3243 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
3244 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
3245 				  int *dsc_cds_clk_div, u64 dclk_rate)
3246 {
3247 	struct crtc_state *cstate = &state->crtc_state;
3248 
3249 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
3250 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
3251 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
3252 
3253 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
3254 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
3255 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
3256 }
3257 
3258 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
3259 {
3260 	struct crtc_state *cstate = &state->crtc_state;
3261 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
3262 	struct drm_dsc_picture_parameter_set config_pps;
3263 	const struct vop2_data *vop2_data = vop2->data;
3264 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3265 	u32 *pps_val = (u32 *)&config_pps;
3266 	u32 decoder_regs_offset = (dsc_id * 0x100);
3267 	int i = 0;
3268 
3269 	memcpy(&config_pps, pps, sizeof(config_pps));
3270 
3271 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
3272 		config_pps.pps_3 &= 0xf0;
3273 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
3274 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
3275 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
3276 	}
3277 
3278 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
3279 		config_pps.rc_range_parameters[i] =
3280 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
3281 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
3282 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
3283 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
3284 	}
3285 
3286 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
3287 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
3288 }
3289 
3290 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
3291 {
3292 	struct connector_state *conn_state = &state->conn_state;
3293 	struct drm_display_mode *mode = &conn_state->mode;
3294 	struct crtc_state *cstate = &state->crtc_state;
3295 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3296 	const struct vop2_data *vop2_data = vop2->data;
3297 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3298 	bool mipi_ds_mode = false;
3299 	u8 dsc_interface_mode = 0;
3300 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3301 	u16 hdisplay = mode->crtc_hdisplay;
3302 	u16 htotal = mode->crtc_htotal;
3303 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3304 	u16 vdisplay = mode->crtc_vdisplay;
3305 	u16 vtotal = mode->crtc_vtotal;
3306 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3307 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3308 	u16 vact_end = vact_st + vdisplay;
3309 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3310 	u32 decoder_regs_offset = (dsc_id * 0x100);
3311 	int dsc_txp_clk_div = 0;
3312 	int dsc_pxl_clk_div = 0;
3313 	int dsc_cds_clk_div = 0;
3314 	int val = 0;
3315 
3316 	if (!vop2->data->nr_dscs) {
3317 		printf("Unsupported DSC\n");
3318 		return;
3319 	}
3320 
3321 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
3322 		printf("DSC%d supported max slice is: %d, current is: %d\n",
3323 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
3324 
3325 	if (dsc_data->pd_id) {
3326 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
3327 			printf("open dsc%d pd fail\n", dsc_id);
3328 	}
3329 
3330 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
3331 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
3332 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
3333 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
3334 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3335 		dsc_interface_mode = VOP_DSC_IF_HDMI;
3336 	} else {
3337 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
3338 		if (mipi_ds_mode)
3339 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
3340 		else
3341 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
3342 	}
3343 
3344 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3345 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3346 				DSC_MAN_MODE_SHIFT, 0, false);
3347 	else
3348 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3349 				DSC_MAN_MODE_SHIFT, 1, false);
3350 
3351 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
3352 
3353 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
3354 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
3355 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
3356 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3357 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3358 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3359 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3360 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3361 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3362 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3363 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3364 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3365 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3366 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3367 
3368 	if (!mipi_ds_mode) {
3369 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3370 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3371 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3372 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3373 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3374 		int k = 1;
3375 
3376 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3377 			k = 2;
3378 
3379 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3380 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3381 
3382 		/*
3383 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3384 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3385 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3386 		 *
3387 		 * HDMI:
3388 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3389 		 *                 delay_line_num = 4 - BPP / 8
3390 		 *                                = (64 - target_bpp / 8) / 16
3391 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3392 		 *
3393 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
3394 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
3395 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3396 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
3397 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3398 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
3399 		 */
3400 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3401 		dsc_cds_rate_mhz = dsc_cds_rate;
3402 		dsc_hsync = hsync_len / 2;
3403 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
3404 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3405 		} else {
3406 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
3407 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
3408 					     be16_to_cpu(cstate->pps.chunk_size);
3409 
3410 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3411 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
3412 
3413 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
3414 			if (dsc_hsync < 8)
3415 				dsc_hsync = 8;
3416 		}
3417 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3418 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3419 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3420 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3421 
3422 		/*
3423 		 * htotal / dclk_core = dsc_htotal /cds_clk
3424 		 *
3425 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3426 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3427 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3428 		 *
3429 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3430 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3431 		 */
3432 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3433 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3434 		val = dsc_htotal << 16 | dsc_hsync;
3435 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3436 				DSC_HTOTAL_PW_SHIFT, val, false);
3437 
3438 		dsc_hact_st = hact_st / 2;
3439 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3440 		val = dsc_hact_end << 16 | dsc_hact_st;
3441 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3442 				DSC_HACT_ST_END_SHIFT, val, false);
3443 
3444 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3445 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3446 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3447 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3448 	}
3449 
3450 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3451 			RST_DEASSERT_SHIFT, 1, false);
3452 	udelay(10);
3453 
3454 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3455 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3456 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3457 
3458 	vop2_load_pps(state, vop2, dsc_id);
3459 
3460 	val |= (1 << DSC_PPS_UPD_SHIFT);
3461 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3462 
3463 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3464 	       dsc_id,
3465 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3466 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3467 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3468 }
3469 
3470 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3471 {
3472 	struct crtc_state *cstate = &state->crtc_state;
3473 	struct vop2 *vop2 = cstate->private;
3474 	struct udevice *vp_dev, *dev;
3475 	struct ofnode_phandle_args args;
3476 	char vp_name[10];
3477 	int ret;
3478 
3479 	if (vop2->version != VOP_VERSION_RK3588)
3480 		return false;
3481 
3482 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3483 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3484 		debug("warn: can't get vp device\n");
3485 		return false;
3486 	}
3487 
3488 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3489 					 0, &args);
3490 	if (ret) {
3491 		debug("assigned-clock-parents's node not define\n");
3492 		return false;
3493 	}
3494 
3495 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3496 		debug("warn: can't get clk device\n");
3497 		return false;
3498 	}
3499 
3500 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3501 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3502 		if (clk_dev)
3503 			*clk_dev = dev;
3504 		return true;
3505 	}
3506 
3507 	return false;
3508 }
3509 
3510 static void vop3_mcu_mode_setup(struct display_state *state)
3511 {
3512 	struct crtc_state *cstate = &state->crtc_state;
3513 	struct vop2 *vop2 = cstate->private;
3514 	u32 vp_offset = (cstate->crtc_id * 0x100);
3515 
3516 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3517 			MCU_TYPE_SHIFT, 1, false);
3518 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3519 			MCU_HOLD_MODE_SHIFT, 1, false);
3520 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
3521 			MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false);
3522 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
3523 			MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false);
3524 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
3525 			MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false);
3526 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
3527 			MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false);
3528 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
3529 			MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false);
3530 }
3531 
3532 static void vop3_mcu_bypass_mode_setup(struct display_state *state)
3533 {
3534 	struct crtc_state *cstate = &state->crtc_state;
3535 	struct vop2 *vop2 = cstate->private;
3536 	u32 vp_offset = (cstate->crtc_id * 0x100);
3537 
3538 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3539 			MCU_TYPE_SHIFT, 1, false);
3540 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3541 			MCU_HOLD_MODE_SHIFT, 1, false);
3542 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
3543 			MCU_PIX_TOTAL_SHIFT, 53, false);
3544 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
3545 			MCU_CS_PST_SHIFT, 6, false);
3546 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
3547 			MCU_CS_PEND_SHIFT, 48, false);
3548 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
3549 			MCU_RW_PST_SHIFT, 12, false);
3550 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
3551 			MCU_RW_PEND_SHIFT, 30, false);
3552 }
3553 
3554 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value)
3555 {
3556 	struct crtc_state *cstate = &state->crtc_state;
3557 	struct connector_state *conn_state = &state->conn_state;
3558 	struct drm_display_mode *mode = &conn_state->mode;
3559 	struct vop2 *vop2 = cstate->private;
3560 	u32 vp_offset = (cstate->crtc_id * 0x100);
3561 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3562 
3563 	/*
3564 	 * 1.disable port dclk auto gating.
3565 	 * 2.set mcu bypass mode timing to adapt to the mode of sending cmds.
3566 	 * 3.make setting of output mode take effect.
3567 	 * 4.set dclk rate to 150M, in order to sync with hclk in sending cmds.
3568 	 */
3569 	if (type == MCU_SETBYPASS && value) {
3570 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
3571 				AUTO_GATING_EN_SHIFT, 0, false);
3572 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
3573 				PORT_DCLK_AUTO_GATING_EN_SHIFT, 0, false);
3574 		vop3_mcu_bypass_mode_setup(state);
3575 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3576 				STANDBY_EN_SHIFT, 0, false);
3577 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3578 		vop2_clk_set_rate(&cstate->dclk, 150000000);
3579 	}
3580 
3581 	switch (type) {
3582 	case MCU_WRCMD:
3583 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3584 				MCU_RS_SHIFT, 0, false);
3585 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
3586 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
3587 				value, false);
3588 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3589 				MCU_RS_SHIFT, 1, false);
3590 		break;
3591 	case MCU_WRDATA:
3592 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3593 				MCU_RS_SHIFT, 1, false);
3594 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
3595 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
3596 				value, false);
3597 		break;
3598 	case MCU_SETBYPASS:
3599 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3600 				MCU_BYPASS_SHIFT, value ? 1 : 0, false);
3601 		break;
3602 	default:
3603 		break;
3604 	}
3605 
3606 	/*
3607 	 * 1.restore port dclk auto gating.
3608 	 * 2.restore mcu data mode timing.
3609 	 * 3.restore dclk rate to crtc_clock.
3610 	 */
3611 	if (type == MCU_SETBYPASS && !value) {
3612 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
3613 				AUTO_GATING_EN_SHIFT, 1, false);
3614 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
3615 				PORT_DCLK_AUTO_GATING_EN_SHIFT, 1, false);
3616 		vop3_mcu_mode_setup(state);
3617 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3618 				STANDBY_EN_SHIFT, 1, false);
3619 		vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000);
3620 	}
3621 
3622 	return 0;
3623 }
3624 
3625 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id)
3626 {
3627 	u32 vp_offset = crtc_id * 0x100;
3628 	u8 dither_down_mode = 0;
3629 	bool dither_down_en = false;
3630 	bool pre_dither_down_en = false;
3631 
3632 	switch (bus_format) {
3633 	case MEDIA_BUS_FMT_RGB565_1X16:
3634 		dither_down_en = true;
3635 		dither_down_mode = RGB888_TO_RGB565;
3636 		pre_dither_down_en = true;
3637 		break;
3638 	case MEDIA_BUS_FMT_RGB666_1X18:
3639 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3640 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3641 		dither_down_en = true;
3642 		dither_down_mode = RGB888_TO_RGB666;
3643 		pre_dither_down_en = true;
3644 		break;
3645 	case MEDIA_BUS_FMT_YUYV8_1X16:
3646 	case MEDIA_BUS_FMT_YUV8_1X24:
3647 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3648 		dither_down_en = false;
3649 		pre_dither_down_en = true;
3650 		break;
3651 	case MEDIA_BUS_FMT_YUYV10_1X20:
3652 	case MEDIA_BUS_FMT_YUV10_1X30:
3653 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3654 	case MEDIA_BUS_FMT_RGB101010_1X30:
3655 		dither_down_en = false;
3656 		pre_dither_down_en = false;
3657 		break;
3658 	case MEDIA_BUS_FMT_RGB888_3X8:
3659 	case MEDIA_BUS_FMT_RGB888_DUMMY_4X8:
3660 	case MEDIA_BUS_FMT_RGB888_1X24:
3661 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3662 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3663 	default:
3664 		dither_down_en = false;
3665 		pre_dither_down_en = true;
3666 		break;
3667 	}
3668 
3669 	if (is_yuv_output(bus_format))
3670 		pre_dither_down_en = false;
3671 
3672 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3673 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3674 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3675 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3676 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3677 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3678 }
3679 
3680 static int rockchip_vop2_init(struct display_state *state)
3681 {
3682 	struct crtc_state *cstate = &state->crtc_state;
3683 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3684 	struct connector_state *conn_state = &state->conn_state;
3685 	struct drm_display_mode *mode = &conn_state->mode;
3686 	struct vop2 *vop2 = cstate->private;
3687 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3688 	u16 hdisplay = mode->crtc_hdisplay;
3689 	u16 htotal = mode->crtc_htotal;
3690 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3691 	u16 hact_end = hact_st + hdisplay;
3692 	u16 vdisplay = mode->crtc_vdisplay;
3693 	u16 vtotal = mode->crtc_vtotal;
3694 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3695 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3696 	u16 vact_end = vact_st + vdisplay;
3697 	bool yuv_overlay = false;
3698 	u32 vp_offset = (cstate->crtc_id * 0x100);
3699 	u32 line_flag_offset = (cstate->crtc_id * 4);
3700 	u32 val, act_end;
3701 	u8 dclk_div_factor = 0;
3702 	char output_type_name[30] = {0};
3703 #ifndef CONFIG_SPL_BUILD
3704 	char dclk_name[9];
3705 #endif
3706 	struct clk hdmi0_phy_pll;
3707 	struct clk hdmi1_phy_pll;
3708 	struct clk hdmi_phy_pll;
3709 	struct udevice *disp_dev;
3710 	unsigned long dclk_rate = 0;
3711 	int ret;
3712 
3713 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3714 	       mode->crtc_hdisplay, mode->vdisplay,
3715 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3716 	       mode->vrefresh,
3717 	       rockchip_get_output_if_name(conn_state->output_if, output_type_name),
3718 	       cstate->crtc_id);
3719 
3720 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3721 		cstate->splice_mode = true;
3722 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3723 		if (!cstate->splice_crtc_id) {
3724 			printf("%s: Splice mode is unsupported by vp%d\n",
3725 			       __func__, cstate->crtc_id);
3726 			return -EINVAL;
3727 		}
3728 
3729 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3730 				PORT_MERGE_EN_SHIFT, 1, false);
3731 	}
3732 
3733 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3734 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3735 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3736 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3737 
3738 	vop2_initial(vop2, state);
3739 	if (vop2->version == VOP_VERSION_RK3588)
3740 		dclk_rate = rk3588_vop2_if_cfg(state);
3741 	else if (vop2->version == VOP_VERSION_RK3568)
3742 		dclk_rate = rk3568_vop2_if_cfg(state);
3743 	else if (vop2->version == VOP_VERSION_RK3528)
3744 		dclk_rate = rk3528_vop2_if_cfg(state);
3745 	else if (vop2->version == VOP_VERSION_RK3562)
3746 		dclk_rate = rk3562_vop2_if_cfg(state);
3747 
3748 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3749 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3750 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3751 
3752 	vop2_post_color_swap(state);
3753 
3754 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3755 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3756 
3757 	vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id);
3758 	if (cstate->splice_mode)
3759 		vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id);
3760 
3761 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3762 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3763 			yuv_overlay, false);
3764 
3765 	cstate->yuv_overlay = yuv_overlay;
3766 
3767 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3768 		    (htotal << 16) | hsync_len);
3769 	val = hact_st << 16;
3770 	val |= hact_end;
3771 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3772 	val = vact_st << 16;
3773 	val |= vact_end;
3774 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3775 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3776 		u16 vact_st_f1 = vtotal + vact_st + 1;
3777 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3778 
3779 		val = vact_st_f1 << 16 | vact_end_f1;
3780 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3781 			    val);
3782 
3783 		val = vtotal << 16 | (vtotal + vsync_len);
3784 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3785 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3786 				INTERLACE_EN_SHIFT, 1, false);
3787 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3788 				DSP_FILED_POL, 1, false);
3789 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3790 				P2I_EN_SHIFT, 1, false);
3791 		vtotal += vtotal + 1;
3792 		act_end = vact_end_f1;
3793 	} else {
3794 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3795 				INTERLACE_EN_SHIFT, 0, false);
3796 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3797 				P2I_EN_SHIFT, 0, false);
3798 		act_end = vact_end;
3799 	}
3800 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3801 		    (vtotal << 16) | vsync_len);
3802 
3803 	if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3804 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3805 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3806 				CORE_DCLK_DIV_EN_SHIFT, 1, false);
3807 	else
3808 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3809 				CORE_DCLK_DIV_EN_SHIFT, 0, false);
3810 
3811 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3812 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3813 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3814 	else
3815 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3816 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3817 
3818 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3819 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3820 
3821 	if (yuv_overlay)
3822 		val = 0x20010200;
3823 	else
3824 		val = 0;
3825 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3826 	if (cstate->splice_mode) {
3827 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3828 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3829 				yuv_overlay, false);
3830 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3831 	}
3832 
3833 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3834 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3835 
3836 	if (vp->xmirror_en)
3837 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3838 				DSP_X_MIR_EN_SHIFT, 1, false);
3839 
3840 	vop2_tv_config_update(state, vop2);
3841 	vop2_post_config(state, vop2);
3842 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
3843 		vop3_post_config(state, vop2);
3844 
3845 	if (cstate->dsc_enable) {
3846 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3847 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
3848 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
3849 		} else {
3850 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
3851 		}
3852 	}
3853 
3854 #ifndef CONFIG_SPL_BUILD
3855 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3856 	ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk);
3857 	if (ret) {
3858 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3859 		return ret;
3860 	}
3861 #endif
3862 
3863 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3864 	if (!ret) {
3865 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3866 		if (ret)
3867 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3868 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3869 		if (ret)
3870 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3871 	} else {
3872 		hdmi0_phy_pll.dev = NULL;
3873 		hdmi1_phy_pll.dev = NULL;
3874 		debug("%s: Faile to find display-subsystem node\n", __func__);
3875 	}
3876 
3877 	if (vop2->version == VOP_VERSION_RK3528) {
3878 		struct ofnode_phandle_args args;
3879 
3880 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3881 						 "#clock-cells", 0, 0, &args);
3882 		if (!ret) {
3883 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3884 			if (ret) {
3885 				debug("warn: can't get clk device\n");
3886 				return ret;
3887 			}
3888 		} else {
3889 			debug("assigned-clock-parents's node not define\n");
3890 		}
3891 	}
3892 
3893 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3894 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3895 			vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll);
3896 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3897 			vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll);
3898 
3899 		/*
3900 		 * uboot clk driver won't set dclk parent's rate when use
3901 		 * hdmi phypll as dclk source.
3902 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3903 		 * directly.
3904 		 */
3905 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3906 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3907 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3908 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3909 		} else {
3910 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3911 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3912 			} else {
3913 #ifndef CONFIG_SPL_BUILD
3914 				ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate * 1000);
3915 #else
3916 				if (vop2->version == VOP_VERSION_RK3528) {
3917 					void *cru_base = (void *)RK3528_CRU_BASE;
3918 
3919 					/* dclk src switch to hdmiphy pll */
3920 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
3921 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
3922 					ret = dclk_rate * 1000;
3923 				}
3924 #endif
3925 			}
3926 		}
3927 	} else {
3928 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3929 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3930 		else
3931 			ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate * 1000);
3932 	}
3933 
3934 	if (IS_ERR_VALUE(ret)) {
3935 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3936 		       __func__, cstate->crtc_id, dclk_rate, ret);
3937 		return ret;
3938 	} else {
3939 		if (cstate->mcu_timing.mcu_pix_total) {
3940 			mode->crtc_clock = roundup(ret, 1000) / 1000;
3941 		} else {
3942 			dclk_div_factor = mode->crtc_clock / dclk_rate;
3943 			mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000;
3944 		}
3945 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3946 	}
3947 
3948 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3949 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3950 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3951 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3952 
3953 	if (cstate->mcu_timing.mcu_pix_total)
3954 		vop3_mcu_mode_setup(state);
3955 
3956 	return 0;
3957 }
3958 
3959 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3960 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3961 			     uint32_t dst_h)
3962 {
3963 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3964 	uint16_t hscl_filter_mode, vscl_filter_mode;
3965 	uint8_t xgt2 = 0, xgt4 = 0;
3966 	uint8_t ygt2 = 0, ygt4 = 0;
3967 	uint32_t xfac = 0, yfac = 0;
3968 	u32 win_offset = win->reg_offset;
3969 	bool xgt_en = false;
3970 	bool xavg_en = false;
3971 
3972 	if (is_vop3(vop2)) {
3973 		if (src_w >= (4 * dst_w)) {
3974 			xgt4 = 1;
3975 			src_w >>= 2;
3976 		} else if (src_w >= (2 * dst_w)) {
3977 			xgt2 = 1;
3978 			src_w >>= 1;
3979 		}
3980 	}
3981 
3982 	/**
3983 	 * The rk3528 is processed as 2 pixel/cycle,
3984 	 * so ygt2/ygt4 needs to be triggered in advance to improve performance
3985 	 * when src_w is bigger than 1920.
3986 	 * dst_h / src_h is at [1, 0.65)     ygt2=0; ygt4=0;
3987 	 * dst_h / src_h is at [0.65, 0.35)  ygt2=1; ygt4=0;
3988 	 * dst_h / src_h is at [0.35, 0)     ygt2=0; ygt4=1;
3989 	 */
3990 	if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) {
3991 		if (src_h >= (100 * dst_h / 35)) {
3992 			ygt4 = 1;
3993 			src_h >>= 2;
3994 		} else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) {
3995 			ygt2 = 1;
3996 			src_h >>= 1;
3997 		}
3998 	} else {
3999 		if (src_h >= (4 * dst_h)) {
4000 			ygt4 = 1;
4001 			src_h >>= 2;
4002 		} else if (src_h >= (2 * dst_h)) {
4003 			ygt2 = 1;
4004 			src_h >>= 1;
4005 		}
4006 	}
4007 
4008 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
4009 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
4010 
4011 	if (yrgb_hor_scl_mode == SCALE_UP)
4012 		hscl_filter_mode = win->hsu_filter_mode;
4013 	else
4014 		hscl_filter_mode = win->hsd_filter_mode;
4015 
4016 	if (yrgb_ver_scl_mode == SCALE_UP)
4017 		vscl_filter_mode = win->vsu_filter_mode;
4018 	else
4019 		vscl_filter_mode = win->vsd_filter_mode;
4020 
4021 	/*
4022 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
4023 	 * at scale down mode
4024 	 */
4025 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
4026 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
4027 		dst_w += 1;
4028 	}
4029 
4030 	if (is_vop3(vop2)) {
4031 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
4032 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
4033 
4034 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
4035 			xavg_en = xgt2 || xgt4;
4036 		else
4037 			xgt_en = xgt2 || xgt4;
4038 	} else {
4039 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
4040 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
4041 	}
4042 
4043 	if (win->type == CLUSTER_LAYER) {
4044 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
4045 			    yfac << 16 | xfac);
4046 
4047 		if (is_vop3(vop2)) {
4048 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4049 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
4050 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4051 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
4052 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4053 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
4054 
4055 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4056 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4057 					yrgb_hor_scl_mode, false);
4058 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4059 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4060 					yrgb_ver_scl_mode, false);
4061 		} else {
4062 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4063 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4064 					yrgb_hor_scl_mode, false);
4065 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4066 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4067 					yrgb_ver_scl_mode, false);
4068 		}
4069 
4070 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
4071 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4072 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
4073 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4074 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
4075 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4076 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
4077 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4078 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
4079 		} else {
4080 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4081 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
4082 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4083 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
4084 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4085 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
4086 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4087 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
4088 		}
4089 	} else {
4090 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
4091 			    yfac << 16 | xfac);
4092 
4093 		if (is_vop3(vop2)) {
4094 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4095 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
4096 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4097 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
4098 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4099 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
4100 		}
4101 
4102 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4103 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
4104 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4105 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
4106 
4107 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4108 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
4109 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4110 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
4111 
4112 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4113 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
4114 				hscl_filter_mode, false);
4115 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4116 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
4117 				vscl_filter_mode, false);
4118 	}
4119 }
4120 
4121 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
4122 {
4123 	u32 win_offset = win->reg_offset;
4124 
4125 	if (win->type == CLUSTER_LAYER) {
4126 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
4127 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
4128 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
4129 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
4130 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
4131 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
4132 	} else {
4133 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
4134 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
4135 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
4136 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
4137 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
4138 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
4139 	}
4140 }
4141 
4142 static bool vop2_win_dither_up(uint32_t format)
4143 {
4144 	switch (format) {
4145 	case ROCKCHIP_FMT_RGB565:
4146 		return true;
4147 	default:
4148 		return false;
4149 	}
4150 }
4151 
4152 static bool vop2_is_mirror_win(struct vop2_win_data *win)
4153 {
4154 	return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR);
4155 }
4156 
4157 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
4158 {
4159 	struct crtc_state *cstate = &state->crtc_state;
4160 	struct connector_state *conn_state = &state->conn_state;
4161 	struct drm_display_mode *mode = &conn_state->mode;
4162 	struct vop2 *vop2 = cstate->private;
4163 	int src_w = cstate->src_rect.w;
4164 	int src_h = cstate->src_rect.h;
4165 	int crtc_x = cstate->crtc_rect.x;
4166 	int crtc_y = cstate->crtc_rect.y;
4167 	int crtc_w = cstate->crtc_rect.w;
4168 	int crtc_h = cstate->crtc_rect.h;
4169 	int xvir = cstate->xvir;
4170 	int y_mirror = 0;
4171 	int csc_mode;
4172 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4173 	/* offset of the right window in splice mode */
4174 	u32 splice_pixel_offset = 0;
4175 	u32 splice_yrgb_offset = 0;
4176 	u32 win_offset = win->reg_offset;
4177 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4178 	bool dither_up;
4179 
4180 	if (win->splice_mode_right) {
4181 		src_w = cstate->right_src_rect.w;
4182 		src_h = cstate->right_src_rect.h;
4183 		crtc_x = cstate->right_crtc_rect.x;
4184 		crtc_y = cstate->right_crtc_rect.y;
4185 		crtc_w = cstate->right_crtc_rect.w;
4186 		crtc_h = cstate->right_crtc_rect.h;
4187 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4188 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4189 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4190 	}
4191 
4192 	act_info = (src_h - 1) << 16;
4193 	act_info |= (src_w - 1) & 0xffff;
4194 
4195 	dsp_info = (crtc_h - 1) << 16;
4196 	dsp_info |= (crtc_w - 1) & 0xffff;
4197 
4198 	dsp_stx = crtc_x;
4199 	dsp_sty = crtc_y;
4200 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4201 
4202 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4203 		y_mirror = 1;
4204 	else
4205 		y_mirror = 0;
4206 
4207 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4208 
4209 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4210 	    vop2->version == VOP_VERSION_RK3562)
4211 		vop2_axi_config(vop2, win);
4212 
4213 	if (y_mirror)
4214 		printf("WARN: y mirror is unsupported by cluster window\n");
4215 
4216 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
4217 	if (vop2->version == VOP_VERSION_RK3588)
4218 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
4219 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
4220 
4221 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
4222 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4223 			false);
4224 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
4225 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
4226 		    cstate->dma_addr + splice_yrgb_offset);
4227 
4228 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
4229 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
4230 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
4231 
4232 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
4233 
4234 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4235 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4236 			CLUSTER_RGB2YUV_EN_SHIFT,
4237 			is_yuv_output(conn_state->bus_format), false);
4238 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
4239 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
4240 
4241 	dither_up = vop2_win_dither_up(cstate->format);
4242 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4243 			CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false);
4244 
4245 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
4246 
4247 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4248 
4249 	return 0;
4250 }
4251 
4252 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
4253 {
4254 	struct crtc_state *cstate = &state->crtc_state;
4255 	struct connector_state *conn_state = &state->conn_state;
4256 	struct drm_display_mode *mode = &conn_state->mode;
4257 	struct vop2 *vop2 = cstate->private;
4258 	int src_w = cstate->src_rect.w;
4259 	int src_h = cstate->src_rect.h;
4260 	int crtc_x = cstate->crtc_rect.x;
4261 	int crtc_y = cstate->crtc_rect.y;
4262 	int crtc_w = cstate->crtc_rect.w;
4263 	int crtc_h = cstate->crtc_rect.h;
4264 	int xvir = cstate->xvir;
4265 	int y_mirror = 0;
4266 	int csc_mode;
4267 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4268 	/* offset of the right window in splice mode */
4269 	u32 splice_pixel_offset = 0;
4270 	u32 splice_yrgb_offset = 0;
4271 	u32 win_offset = win->reg_offset;
4272 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4273 	u32 val;
4274 	bool dither_up;
4275 
4276 	if (vop2_is_mirror_win(win)) {
4277 		struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id);
4278 
4279 		if (!source_win) {
4280 			printf("invalid source win id %d\n", win->source_win_id);
4281 			return -ENODEV;
4282 		}
4283 
4284 		val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset);
4285 		if (!(val & BIT(WIN_EN_SHIFT))) {
4286 			printf("WARN: the source win should be enabled before mirror win\n");
4287 			return -EAGAIN;
4288 		}
4289 	}
4290 
4291 	if (win->splice_mode_right) {
4292 		src_w = cstate->right_src_rect.w;
4293 		src_h = cstate->right_src_rect.h;
4294 		crtc_x = cstate->right_crtc_rect.x;
4295 		crtc_y = cstate->right_crtc_rect.y;
4296 		crtc_w = cstate->right_crtc_rect.w;
4297 		crtc_h = cstate->right_crtc_rect.h;
4298 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4299 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4300 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4301 	}
4302 
4303 	/*
4304 	 * This is workaround solution for IC design:
4305 	 * esmart can't support scale down when actual_w % 16 == 1.
4306 	 */
4307 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
4308 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
4309 		src_w -= 1;
4310 	}
4311 
4312 	act_info = (src_h - 1) << 16;
4313 	act_info |= (src_w - 1) & 0xffff;
4314 
4315 	dsp_info = (crtc_h - 1) << 16;
4316 	dsp_info |= (crtc_w - 1) & 0xffff;
4317 
4318 	dsp_stx = crtc_x;
4319 	dsp_sty = crtc_y;
4320 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4321 
4322 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4323 		y_mirror = 1;
4324 	else
4325 		y_mirror = 0;
4326 
4327 	if (is_vop3(vop2))
4328 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
4329 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
4330 
4331 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4332 
4333 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4334 	    vop2->version == VOP_VERSION_RK3562)
4335 		vop2_axi_config(vop2, win);
4336 
4337 	if (y_mirror)
4338 		cstate->dma_addr += (src_h - 1) * xvir * 4;
4339 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
4340 			YMIRROR_EN_SHIFT, y_mirror, false);
4341 
4342 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4343 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4344 			false);
4345 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
4346 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
4347 		    cstate->dma_addr + splice_yrgb_offset);
4348 
4349 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
4350 		    act_info);
4351 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
4352 		    dsp_info);
4353 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
4354 
4355 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
4356 			WIN_EN_SHIFT, 1, false);
4357 
4358 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4359 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
4360 			RGB2YUV_EN_SHIFT,
4361 			is_yuv_output(conn_state->bus_format), false);
4362 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
4363 			CSC_MODE_SHIFT, csc_mode, false);
4364 
4365 	dither_up = vop2_win_dither_up(cstate->format);
4366 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
4367 			REGION0_DITHER_UP_EN_SHIFT, dither_up, false);
4368 
4369 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4370 
4371 	return 0;
4372 }
4373 
4374 static void vop2_calc_display_rect_for_splice(struct display_state *state)
4375 {
4376 	struct crtc_state *cstate = &state->crtc_state;
4377 	struct connector_state *conn_state = &state->conn_state;
4378 	struct drm_display_mode *mode = &conn_state->mode;
4379 	struct display_rect *src_rect = &cstate->src_rect;
4380 	struct display_rect *dst_rect = &cstate->crtc_rect;
4381 	struct display_rect left_src, left_dst, right_src, right_dst;
4382 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
4383 	int left_src_w, left_dst_w, right_dst_w;
4384 
4385 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
4386 	if (left_dst_w < 0)
4387 		left_dst_w = 0;
4388 	right_dst_w = dst_rect->w - left_dst_w;
4389 
4390 	if (!right_dst_w)
4391 		left_src_w = src_rect->w;
4392 	else
4393 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
4394 
4395 	left_src.x = src_rect->x;
4396 	left_src.w = left_src_w;
4397 	left_dst.x = dst_rect->x;
4398 	left_dst.w = left_dst_w;
4399 	right_src.x = left_src.x + left_src.w;
4400 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
4401 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
4402 	right_dst.w = right_dst_w;
4403 
4404 	left_src.y = src_rect->y;
4405 	left_src.h = src_rect->h;
4406 	left_dst.y = dst_rect->y;
4407 	left_dst.h = dst_rect->h;
4408 	right_src.y = src_rect->y;
4409 	right_src.h = src_rect->h;
4410 	right_dst.y = dst_rect->y;
4411 	right_dst.h = dst_rect->h;
4412 
4413 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
4414 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
4415 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
4416 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
4417 }
4418 
4419 static int rockchip_vop2_set_plane(struct display_state *state)
4420 {
4421 	struct crtc_state *cstate = &state->crtc_state;
4422 	struct vop2 *vop2 = cstate->private;
4423 	struct vop2_win_data *win_data;
4424 	struct vop2_win_data *splice_win_data;
4425 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4426 	char plane_name[10] = {0};
4427 	int ret;
4428 
4429 	if (cstate->crtc_rect.w > cstate->max_output.width) {
4430 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
4431 		       cstate->crtc_rect.w, cstate->max_output.width);
4432 		return -EINVAL;
4433 	}
4434 
4435 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4436 	if (!win_data) {
4437 		printf("invalid win id %d\n", primary_plane_id);
4438 		return -ENODEV;
4439 	}
4440 
4441 	/* ignore some plane register according vop3 esmart lb mode */
4442 	if (vop3_ignore_plane(vop2, win_data))
4443 		return -EACCES;
4444 
4445 	if (vop2->version == VOP_VERSION_RK3588) {
4446 		if (vop2_power_domain_on(vop2, win_data->pd_id))
4447 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
4448 	}
4449 
4450 	if (cstate->splice_mode) {
4451 		if (win_data->splice_win_id) {
4452 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
4453 			splice_win_data->splice_mode_right = true;
4454 
4455 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
4456 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
4457 
4458 			vop2_calc_display_rect_for_splice(state);
4459 			if (win_data->type == CLUSTER_LAYER)
4460 				vop2_set_cluster_win(state, splice_win_data);
4461 			else
4462 				vop2_set_smart_win(state, splice_win_data);
4463 		} else {
4464 			printf("ERROR: splice mode is unsupported by plane %s\n",
4465 			       get_plane_name(primary_plane_id, plane_name));
4466 			return -EINVAL;
4467 		}
4468 	}
4469 
4470 	if (win_data->type == CLUSTER_LAYER)
4471 		ret = vop2_set_cluster_win(state, win_data);
4472 	else
4473 		ret = vop2_set_smart_win(state, win_data);
4474 	if (ret)
4475 		return ret;
4476 
4477 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
4478 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
4479 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
4480 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
4481 		cstate->dma_addr);
4482 
4483 	return 0;
4484 }
4485 
4486 static int rockchip_vop2_prepare(struct display_state *state)
4487 {
4488 	return 0;
4489 }
4490 
4491 static void vop2_dsc_cfg_done(struct display_state *state)
4492 {
4493 	struct connector_state *conn_state = &state->conn_state;
4494 	struct crtc_state *cstate = &state->crtc_state;
4495 	struct vop2 *vop2 = cstate->private;
4496 	u8 dsc_id = cstate->dsc_id;
4497 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4498 
4499 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4500 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
4501 				DSC_CFG_DONE_SHIFT, 1, false);
4502 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
4503 				DSC_CFG_DONE_SHIFT, 1, false);
4504 	} else {
4505 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
4506 				DSC_CFG_DONE_SHIFT, 1, false);
4507 	}
4508 }
4509 
4510 static int rockchip_vop2_enable(struct display_state *state)
4511 {
4512 	struct crtc_state *cstate = &state->crtc_state;
4513 	struct vop2 *vop2 = cstate->private;
4514 	u32 vp_offset = (cstate->crtc_id * 0x100);
4515 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4516 
4517 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4518 			STANDBY_EN_SHIFT, 0, false);
4519 
4520 	if (cstate->splice_mode)
4521 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4522 
4523 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4524 
4525 	if (cstate->dsc_enable)
4526 		vop2_dsc_cfg_done(state);
4527 
4528 	if (cstate->mcu_timing.mcu_pix_total)
4529 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4530 				MCU_HOLD_MODE_SHIFT, 0, false);
4531 
4532 	return 0;
4533 }
4534 
4535 static int rockchip_vop2_disable(struct display_state *state)
4536 {
4537 	struct crtc_state *cstate = &state->crtc_state;
4538 	struct vop2 *vop2 = cstate->private;
4539 	u32 vp_offset = (cstate->crtc_id * 0x100);
4540 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4541 
4542 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4543 			STANDBY_EN_SHIFT, 1, false);
4544 
4545 	if (cstate->splice_mode)
4546 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4547 
4548 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4549 
4550 	return 0;
4551 }
4552 
4553 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
4554 {
4555 	struct crtc_state *cstate = &state->crtc_state;
4556 	struct vop2 *vop2 = cstate->private;
4557 	int i = 0;
4558 	int correct_cursor_plane = -1;
4559 	int plane_type = -1;
4560 
4561 	if (cursor_plane < 0)
4562 		return -1;
4563 
4564 	if (plane_mask & (1 << cursor_plane))
4565 		return cursor_plane;
4566 
4567 	/* Get current cursor plane type */
4568 	for (i = 0; i < vop2->data->nr_layers; i++) {
4569 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
4570 			plane_type = vop2->data->plane_table[i].plane_type;
4571 			break;
4572 		}
4573 	}
4574 
4575 	/* Get the other same plane type plane id */
4576 	for (i = 0; i < vop2->data->nr_layers; i++) {
4577 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4578 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4579 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4580 			break;
4581 		}
4582 	}
4583 
4584 	/* To check whether the new correct_cursor_plane is attach to current vp */
4585 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4586 		printf("error: faild to find correct plane as cursor plane\n");
4587 		return -1;
4588 	}
4589 
4590 	printf("vp%d adjust cursor plane from %d to %d\n",
4591 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4592 
4593 	return correct_cursor_plane;
4594 }
4595 
4596 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4597 {
4598 	struct crtc_state *cstate = &state->crtc_state;
4599 	struct vop2 *vop2 = cstate->private;
4600 	ofnode vp_node;
4601 	struct device_node *port_parent_node = cstate->ports_node;
4602 	static bool vop_fix_dts;
4603 	const char *path;
4604 	u32 plane_mask = 0;
4605 	int vp_id = 0;
4606 	int cursor_plane_id = -1;
4607 
4608 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4609 		return 0;
4610 
4611 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4612 		path = vp_node.np->full_name;
4613 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4614 
4615 		if (cstate->crtc->assign_plane)
4616 			continue;
4617 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4618 								 cstate->crtc->vps[vp_id].cursor_plane);
4619 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4620 		       vp_id, plane_mask,
4621 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4622 		       cursor_plane_id);
4623 
4624 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4625 				     plane_mask, 1);
4626 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4627 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4628 		if (cursor_plane_id >= 0)
4629 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4630 					     cursor_plane_id, 1);
4631 		vp_id++;
4632 	}
4633 
4634 	vop_fix_dts = true;
4635 
4636 	return 0;
4637 }
4638 
4639 static int rockchip_vop2_check(struct display_state *state)
4640 {
4641 	struct crtc_state *cstate = &state->crtc_state;
4642 	struct rockchip_crtc *crtc = cstate->crtc;
4643 
4644 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4645 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4646 		return -ENOTSUPP;
4647 	}
4648 
4649 	if (cstate->splice_mode) {
4650 		crtc->splice_mode = true;
4651 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4652 	}
4653 
4654 	return 0;
4655 }
4656 
4657 static int rockchip_vop2_mode_valid(struct display_state *state)
4658 {
4659 	struct connector_state *conn_state = &state->conn_state;
4660 	struct crtc_state *cstate = &state->crtc_state;
4661 	struct drm_display_mode *mode = &conn_state->mode;
4662 	struct videomode vm;
4663 
4664 	drm_display_mode_to_videomode(mode, &vm);
4665 
4666 	if (vm.hactive < 32 || vm.vactive < 32 ||
4667 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4668 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4669 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4670 		return -EINVAL;
4671 	}
4672 
4673 	return 0;
4674 }
4675 
4676 static int rockchip_vop2_mode_fixup(struct display_state *state)
4677 {
4678 	struct connector_state *conn_state = &state->conn_state;
4679 	struct drm_display_mode *mode = &conn_state->mode;
4680 	struct crtc_state *cstate = &state->crtc_state;
4681 	struct vop2 *vop2 = cstate->private;
4682 
4683 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
4684 
4685 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
4686 		mode->crtc_clock *= 2;
4687 
4688 	/*
4689 	 * For RK3528, the path of CVBS output is like:
4690 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
4691 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
4692 	 * clock needs.
4693 	 */
4694 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
4695 		mode->crtc_clock *= 4;
4696 
4697 	mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format);
4698 	if (cstate->mcu_timing.mcu_pix_total)
4699 		mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1;
4700 
4701 	if (conn_state->secondary &&
4702 	    conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) {
4703 		mode->crtc_clock *= 2;
4704 		mode->crtc_hdisplay *= 2;
4705 		mode->crtc_hsync_start *= 2;
4706 		mode->crtc_hsync_end *= 2;
4707 		mode->crtc_htotal *= 2;
4708 	}
4709 
4710 	return 0;
4711 }
4712 
4713 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4714 
4715 static int rockchip_vop2_plane_check(struct display_state *state)
4716 {
4717 	struct crtc_state *cstate = &state->crtc_state;
4718 	struct vop2 *vop2 = cstate->private;
4719 	struct display_rect *src = &cstate->src_rect;
4720 	struct display_rect *dst = &cstate->crtc_rect;
4721 	struct vop2_win_data *win_data;
4722 	int min_scale, max_scale;
4723 	int hscale, vscale;
4724 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4725 
4726 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4727 	if (!win_data) {
4728 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4729 		return -ENODEV;
4730 	}
4731 
4732 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4733 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4734 
4735 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4736 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4737 	if (hscale < 0 || vscale < 0) {
4738 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4739 		return -ERANGE;
4740 		}
4741 
4742 	return 0;
4743 }
4744 
4745 static int rockchip_vop2_apply_soft_te(struct display_state *state)
4746 {
4747 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
4748 	struct crtc_state *cstate = &state->crtc_state;
4749 	struct vop2 *vop2 = cstate->private;
4750 	u32 vp_offset = (cstate->crtc_id * 0x100);
4751 	int val = 0;
4752 	int ret = 0;
4753 
4754 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
4755 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
4756 	if (!ret) {
4757 #ifndef CONFIG_SPL_BUILD
4758 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
4759 					 !val, 50 * 1000);
4760 		if (!ret) {
4761 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
4762 						 val, 50 * 1000);
4763 			if (!ret) {
4764 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4765 						EN_MASK, EDPI_WMS_FS, 1, false);
4766 			} else {
4767 				printf("ERROR: vp%d wait for active TE signal timeout\n",
4768 				       cstate->crtc_id);
4769 				return ret;
4770 			}
4771 		} else {
4772 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
4773 			return ret;
4774 		}
4775 #endif
4776 	} else {
4777 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
4778 		return ret;
4779 	}
4780 
4781 	return 0;
4782 }
4783 
4784 static int rockchip_vop2_regs_dump(struct display_state *state)
4785 {
4786 	struct crtc_state *cstate = &state->crtc_state;
4787 	struct vop2 *vop2 = cstate->private;
4788 	const struct vop2_data *vop2_data = vop2->data;
4789 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4790 	u32 n, i, j;
4791 	u32 base;
4792 
4793 	if (!cstate->crtc->active)
4794 		return -EINVAL;
4795 
4796 	n = vop2_data->dump_regs_size;
4797 	for (i = 0; i < n; i++) {
4798 		base = regs[i].offset;
4799 		printf("\n%s:\n", regs[i].name);
4800 		for (j = 0; j < 68;) {
4801 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4802 			       vop2_readl(vop2, base + (4 * j)),
4803 			       vop2_readl(vop2, base + (4 * (j + 1))),
4804 			       vop2_readl(vop2, base + (4 * (j + 2))),
4805 			       vop2_readl(vop2, base + (4 * (j + 3))));
4806 			j += 4;
4807 		}
4808 	}
4809 
4810 	return 0;
4811 }
4812 
4813 static int rockchip_vop2_active_regs_dump(struct display_state *state)
4814 {
4815 	struct crtc_state *cstate = &state->crtc_state;
4816 	struct vop2 *vop2 = cstate->private;
4817 	const struct vop2_data *vop2_data = vop2->data;
4818 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4819 	u32 n, i, j;
4820 	u32 base;
4821 	bool enable_state;
4822 
4823 	if (!cstate->crtc->active)
4824 		return -EINVAL;
4825 
4826 	n = vop2_data->dump_regs_size;
4827 	for (i = 0; i < n; i++) {
4828 		if (regs[i].state_mask) {
4829 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
4830 				       regs[i].state_mask;
4831 			if (enable_state != regs[i].enable_state)
4832 				continue;
4833 		}
4834 
4835 		base = regs[i].offset;
4836 		printf("\n%s:\n", regs[i].name);
4837 		for (j = 0; j < 68;) {
4838 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4839 			       vop2_readl(vop2, base + (4 * j)),
4840 			       vop2_readl(vop2, base + (4 * (j + 1))),
4841 			       vop2_readl(vop2, base + (4 * (j + 2))),
4842 			       vop2_readl(vop2, base + (4 * (j + 3))));
4843 			j += 4;
4844 		}
4845 	}
4846 
4847 	return 0;
4848 }
4849 
4850 static struct vop2_dump_regs rk3528_dump_regs[] = {
4851 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4852 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
4853 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4854 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4855 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4856 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4857 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
4858 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4859 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4860 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
4861 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
4862 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
4863 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
4864 };
4865 
4866 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4867 	ROCKCHIP_VOP2_ESMART0,
4868 	ROCKCHIP_VOP2_ESMART1,
4869 	ROCKCHIP_VOP2_ESMART2,
4870 	ROCKCHIP_VOP2_ESMART3,
4871 };
4872 
4873 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4874 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4875 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4876 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4877 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4878 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4879 };
4880 
4881 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4882 	{ /* one display policy for hdmi */
4883 		{/* main display */
4884 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4885 			.attached_layers_nr = 4,
4886 			.attached_layers = {
4887 				  ROCKCHIP_VOP2_CLUSTER0,
4888 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4889 				},
4890 		},
4891 		{/* second display */},
4892 		{/* third  display */},
4893 		{/* fourth display */},
4894 	},
4895 
4896 	{ /* two display policy */
4897 		{/* main display */
4898 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4899 			.attached_layers_nr = 3,
4900 			.attached_layers = {
4901 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4902 				},
4903 		},
4904 
4905 		{/* second display */
4906 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4907 			.attached_layers_nr = 2,
4908 			.attached_layers = {
4909 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4910 				},
4911 		},
4912 		{/* third  display */},
4913 		{/* fourth display */},
4914 	},
4915 
4916 	{ /* one display policy for cvbs */
4917 		{/* main display */
4918 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4919 			.attached_layers_nr = 2,
4920 			.attached_layers = {
4921 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4922 				},
4923 		},
4924 		{/* second display */},
4925 		{/* third  display */},
4926 		{/* fourth display */},
4927 	},
4928 
4929 	{/* reserved */},
4930 };
4931 
4932 static struct vop2_win_data rk3528_win_data[5] = {
4933 	{
4934 		.name = "Esmart0",
4935 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4936 		.type = ESMART_LAYER,
4937 		.win_sel_port_offset = 8,
4938 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4939 		.reg_offset = 0,
4940 		.axi_id = 0,
4941 		.axi_yrgb_id = 0x06,
4942 		.axi_uv_id = 0x07,
4943 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4944 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4945 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4946 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4947 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4948 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4949 		.max_upscale_factor = 8,
4950 		.max_downscale_factor = 8,
4951 	},
4952 
4953 	{
4954 		.name = "Esmart1",
4955 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4956 		.type = ESMART_LAYER,
4957 		.win_sel_port_offset = 10,
4958 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4959 		.reg_offset = 0x200,
4960 		.axi_id = 0,
4961 		.axi_yrgb_id = 0x08,
4962 		.axi_uv_id = 0x09,
4963 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4964 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4965 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4966 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4967 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4968 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4969 		.max_upscale_factor = 8,
4970 		.max_downscale_factor = 8,
4971 	},
4972 
4973 	{
4974 		.name = "Esmart2",
4975 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4976 		.type = ESMART_LAYER,
4977 		.win_sel_port_offset = 12,
4978 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4979 		.reg_offset = 0x400,
4980 		.axi_id = 0,
4981 		.axi_yrgb_id = 0x0a,
4982 		.axi_uv_id = 0x0b,
4983 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4984 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4985 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4986 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4987 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4988 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4989 		.max_upscale_factor = 8,
4990 		.max_downscale_factor = 8,
4991 	},
4992 
4993 	{
4994 		.name = "Esmart3",
4995 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4996 		.type = ESMART_LAYER,
4997 		.win_sel_port_offset = 14,
4998 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
4999 		.reg_offset = 0x600,
5000 		.axi_id = 0,
5001 		.axi_yrgb_id = 0x0c,
5002 		.axi_uv_id = 0x0d,
5003 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5004 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5005 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5006 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5007 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5008 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5009 		.max_upscale_factor = 8,
5010 		.max_downscale_factor = 8,
5011 	},
5012 
5013 	{
5014 		.name = "Cluster0",
5015 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5016 		.type = CLUSTER_LAYER,
5017 		.win_sel_port_offset = 0,
5018 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
5019 		.reg_offset = 0,
5020 		.axi_id = 0,
5021 		.axi_yrgb_id = 0x02,
5022 		.axi_uv_id = 0x03,
5023 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5024 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5025 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5026 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5027 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5028 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5029 		.max_upscale_factor = 8,
5030 		.max_downscale_factor = 8,
5031 	},
5032 };
5033 
5034 static struct vop2_vp_data rk3528_vp_data[2] = {
5035 	{
5036 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
5037 			   VOP_FEATURE_POST_CSC,
5038 		.max_output = {4096, 4096},
5039 		.layer_mix_dly = 6,
5040 		.hdr_mix_dly = 2,
5041 		.win_dly = 8,
5042 	},
5043 	{
5044 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5045 		.max_output = {1920, 1080},
5046 		.layer_mix_dly = 2,
5047 		.hdr_mix_dly = 0,
5048 		.win_dly = 8,
5049 	},
5050 };
5051 
5052 const struct vop2_data rk3528_vop = {
5053 	.version = VOP_VERSION_RK3528,
5054 	.nr_vps = 2,
5055 	.vp_data = rk3528_vp_data,
5056 	.win_data = rk3528_win_data,
5057 	.plane_mask = rk3528_vp_plane_mask[0],
5058 	.plane_table = rk3528_plane_table,
5059 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
5060 	.nr_layers = 5,
5061 	.nr_mixers = 3,
5062 	.nr_gammas = 2,
5063 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
5064 	.dump_regs = rk3528_dump_regs,
5065 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
5066 };
5067 
5068 static struct vop2_dump_regs rk3562_dump_regs[] = {
5069 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5070 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
5071 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5072 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5073 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5074 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5075 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5076 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5077 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
5078 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
5079 };
5080 
5081 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5082 	ROCKCHIP_VOP2_ESMART0,
5083 	ROCKCHIP_VOP2_ESMART1,
5084 	ROCKCHIP_VOP2_ESMART2,
5085 	ROCKCHIP_VOP2_ESMART3,
5086 };
5087 
5088 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5089 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5090 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5091 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5092 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5093 };
5094 
5095 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5096 	{ /* one display policy for hdmi */
5097 		{/* main display */
5098 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5099 			.attached_layers_nr = 4,
5100 			.attached_layers = {
5101 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
5102 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
5103 				},
5104 		},
5105 		{/* second display */},
5106 		{/* third  display */},
5107 		{/* fourth display */},
5108 	},
5109 
5110 	{ /* two display policy */
5111 		{/* main display */
5112 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5113 			.attached_layers_nr = 2,
5114 			.attached_layers = {
5115 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
5116 				},
5117 		},
5118 
5119 		{/* second display */
5120 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5121 			.attached_layers_nr = 2,
5122 			.attached_layers = {
5123 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5124 				},
5125 		},
5126 		{/* third  display */},
5127 		{/* fourth display */},
5128 	},
5129 
5130 	{/* reserved */},
5131 };
5132 
5133 static struct vop2_win_data rk3562_win_data[4] = {
5134 	{
5135 		.name = "Esmart0",
5136 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5137 		.type = ESMART_LAYER,
5138 		.win_sel_port_offset = 8,
5139 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
5140 		.reg_offset = 0,
5141 		.axi_id = 0,
5142 		.axi_yrgb_id = 0x02,
5143 		.axi_uv_id = 0x03,
5144 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5145 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5146 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5147 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5148 		.max_upscale_factor = 8,
5149 		.max_downscale_factor = 8,
5150 	},
5151 
5152 	{
5153 		.name = "Esmart1",
5154 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5155 		.type = ESMART_LAYER,
5156 		.win_sel_port_offset = 10,
5157 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
5158 		.reg_offset = 0x200,
5159 		.axi_id = 0,
5160 		.axi_yrgb_id = 0x04,
5161 		.axi_uv_id = 0x05,
5162 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5163 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5164 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5165 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5166 		.max_upscale_factor = 8,
5167 		.max_downscale_factor = 8,
5168 	},
5169 
5170 	{
5171 		.name = "Esmart2",
5172 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5173 		.type = ESMART_LAYER,
5174 		.win_sel_port_offset = 12,
5175 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
5176 		.reg_offset = 0x400,
5177 		.axi_id = 0,
5178 		.axi_yrgb_id = 0x06,
5179 		.axi_uv_id = 0x07,
5180 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5181 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5182 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5183 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5184 		.max_upscale_factor = 8,
5185 		.max_downscale_factor = 8,
5186 	},
5187 
5188 	{
5189 		.name = "Esmart3",
5190 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5191 		.type = ESMART_LAYER,
5192 		.win_sel_port_offset = 14,
5193 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
5194 		.reg_offset = 0x600,
5195 		.axi_id = 0,
5196 		.axi_yrgb_id = 0x08,
5197 		.axi_uv_id = 0x0d,
5198 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5199 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5200 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5201 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5202 		.max_upscale_factor = 8,
5203 		.max_downscale_factor = 8,
5204 	},
5205 };
5206 
5207 static struct vop2_vp_data rk3562_vp_data[2] = {
5208 	{
5209 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5210 		.max_output = {2048, 4096},
5211 		.win_dly = 8,
5212 		.layer_mix_dly = 8,
5213 	},
5214 	{
5215 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5216 		.max_output = {2048, 1080},
5217 		.win_dly = 8,
5218 		.layer_mix_dly = 8,
5219 	},
5220 };
5221 
5222 const struct vop2_data rk3562_vop = {
5223 	.version = VOP_VERSION_RK3562,
5224 	.nr_vps = 2,
5225 	.vp_data = rk3562_vp_data,
5226 	.win_data = rk3562_win_data,
5227 	.plane_mask = rk3562_vp_plane_mask[0],
5228 	.plane_table = rk3562_plane_table,
5229 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
5230 	.nr_layers = 4,
5231 	.nr_mixers = 3,
5232 	.nr_gammas = 2,
5233 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
5234 	.dump_regs = rk3562_dump_regs,
5235 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
5236 };
5237 
5238 static struct vop2_dump_regs rk3568_dump_regs[] = {
5239 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5240 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
5241 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5242 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5243 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
5244 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5245 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
5246 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5247 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5248 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
5249 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
5250 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5251 };
5252 
5253 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5254 	ROCKCHIP_VOP2_SMART0,
5255 	ROCKCHIP_VOP2_SMART1,
5256 	ROCKCHIP_VOP2_ESMART0,
5257 	ROCKCHIP_VOP2_ESMART1,
5258 };
5259 
5260 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5261 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5262 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5263 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5264 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5265 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5266 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5267 };
5268 
5269 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5270 	{ /* one display policy */
5271 		{/* main display */
5272 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5273 			.attached_layers_nr = 6,
5274 			.attached_layers = {
5275 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
5276 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5277 				},
5278 		},
5279 		{/* second display */},
5280 		{/* third  display */},
5281 		{/* fourth display */},
5282 	},
5283 
5284 	{ /* two display policy */
5285 		{/* main display */
5286 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5287 			.attached_layers_nr = 3,
5288 			.attached_layers = {
5289 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5290 				},
5291 		},
5292 
5293 		{/* second display */
5294 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5295 			.attached_layers_nr = 3,
5296 			.attached_layers = {
5297 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5298 				},
5299 		},
5300 		{/* third  display */},
5301 		{/* fourth display */},
5302 	},
5303 
5304 	{ /* three display policy */
5305 		{/* main display */
5306 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5307 			.attached_layers_nr = 3,
5308 			.attached_layers = {
5309 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5310 				},
5311 		},
5312 
5313 		{/* second display */
5314 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5315 			.attached_layers_nr = 2,
5316 			.attached_layers = {
5317 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
5318 				},
5319 		},
5320 
5321 		{/* third  display */
5322 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5323 			.attached_layers_nr = 1,
5324 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
5325 		},
5326 
5327 		{/* fourth display */},
5328 	},
5329 
5330 	{/* reserved for four display policy */},
5331 };
5332 
5333 static struct vop2_win_data rk3568_win_data[6] = {
5334 	{
5335 		.name = "Cluster0",
5336 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5337 		.type = CLUSTER_LAYER,
5338 		.win_sel_port_offset = 0,
5339 		.layer_sel_win_id = { 0, 0, 0, 0xff },
5340 		.reg_offset = 0,
5341 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5342 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5343 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5344 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5345 		.max_upscale_factor = 4,
5346 		.max_downscale_factor = 4,
5347 	},
5348 
5349 	{
5350 		.name = "Cluster1",
5351 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5352 		.type = CLUSTER_LAYER,
5353 		.win_sel_port_offset = 1,
5354 		.layer_sel_win_id = { 1, 1, 1, 0xff },
5355 		.reg_offset = 0x200,
5356 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5357 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5358 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5359 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5360 		.max_upscale_factor = 4,
5361 		.max_downscale_factor = 4,
5362 		.source_win_id = ROCKCHIP_VOP2_CLUSTER0,
5363 		.feature = WIN_FEATURE_MIRROR,
5364 	},
5365 
5366 	{
5367 		.name = "Esmart0",
5368 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5369 		.type = ESMART_LAYER,
5370 		.win_sel_port_offset = 4,
5371 		.layer_sel_win_id = { 2, 2, 2, 0xff },
5372 		.reg_offset = 0,
5373 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5374 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5375 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5376 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5377 		.max_upscale_factor = 8,
5378 		.max_downscale_factor = 8,
5379 	},
5380 
5381 	{
5382 		.name = "Esmart1",
5383 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5384 		.type = ESMART_LAYER,
5385 		.win_sel_port_offset = 5,
5386 		.layer_sel_win_id = { 6, 6, 6, 0xff },
5387 		.reg_offset = 0x200,
5388 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5389 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5390 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5391 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5392 		.max_upscale_factor = 8,
5393 		.max_downscale_factor = 8,
5394 		.source_win_id = ROCKCHIP_VOP2_ESMART0,
5395 		.feature = WIN_FEATURE_MIRROR,
5396 	},
5397 
5398 	{
5399 		.name = "Smart0",
5400 		.phys_id = ROCKCHIP_VOP2_SMART0,
5401 		.type = SMART_LAYER,
5402 		.win_sel_port_offset = 6,
5403 		.layer_sel_win_id = { 3, 3, 3, 0xff },
5404 		.reg_offset = 0x400,
5405 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5406 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5407 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5408 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5409 		.max_upscale_factor = 8,
5410 		.max_downscale_factor = 8,
5411 	},
5412 
5413 	{
5414 		.name = "Smart1",
5415 		.phys_id = ROCKCHIP_VOP2_SMART1,
5416 		.type = SMART_LAYER,
5417 		.win_sel_port_offset = 7,
5418 		.layer_sel_win_id = { 7, 7, 7, 0xff },
5419 		.reg_offset = 0x600,
5420 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5421 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5422 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5423 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5424 		.max_upscale_factor = 8,
5425 		.max_downscale_factor = 8,
5426 		.source_win_id = ROCKCHIP_VOP2_SMART0,
5427 		.feature = WIN_FEATURE_MIRROR,
5428 	},
5429 };
5430 
5431 static struct vop2_vp_data rk3568_vp_data[3] = {
5432 	{
5433 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5434 		.pre_scan_max_dly = 42,
5435 		.max_output = {4096, 2304},
5436 	},
5437 	{
5438 		.feature = 0,
5439 		.pre_scan_max_dly = 40,
5440 		.max_output = {2048, 1536},
5441 	},
5442 	{
5443 		.feature = 0,
5444 		.pre_scan_max_dly = 40,
5445 		.max_output = {1920, 1080},
5446 	},
5447 };
5448 
5449 const struct vop2_data rk3568_vop = {
5450 	.version = VOP_VERSION_RK3568,
5451 	.nr_vps = 3,
5452 	.vp_data = rk3568_vp_data,
5453 	.win_data = rk3568_win_data,
5454 	.plane_mask = rk356x_vp_plane_mask[0],
5455 	.plane_table = rk356x_plane_table,
5456 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
5457 	.nr_layers = 6,
5458 	.nr_mixers = 5,
5459 	.nr_gammas = 1,
5460 	.dump_regs = rk3568_dump_regs,
5461 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
5462 };
5463 
5464 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5465 	ROCKCHIP_VOP2_ESMART0,
5466 	ROCKCHIP_VOP2_ESMART1,
5467 	ROCKCHIP_VOP2_ESMART2,
5468 	ROCKCHIP_VOP2_ESMART3,
5469 	ROCKCHIP_VOP2_CLUSTER0,
5470 	ROCKCHIP_VOP2_CLUSTER1,
5471 	ROCKCHIP_VOP2_CLUSTER2,
5472 	ROCKCHIP_VOP2_CLUSTER3,
5473 };
5474 
5475 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5476 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5477 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5478 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
5479 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
5480 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5481 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5482 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5483 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5484 };
5485 
5486 static struct vop2_dump_regs rk3588_dump_regs[] = {
5487 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5488 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
5489 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5490 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5491 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
5492 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
5493 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5494 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
5495 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
5496 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
5497 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5498 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5499 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
5500 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
5501 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5502 };
5503 
5504 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5505 	{ /* one display policy */
5506 		{/* main display */
5507 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5508 			.attached_layers_nr = 8,
5509 			.attached_layers = {
5510 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
5511 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
5512 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
5513 			},
5514 		},
5515 		{/* second display */},
5516 		{/* third  display */},
5517 		{/* fourth display */},
5518 	},
5519 
5520 	{ /* two display policy */
5521 		{/* main display */
5522 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5523 			.attached_layers_nr = 4,
5524 			.attached_layers = {
5525 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
5526 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
5527 			},
5528 		},
5529 
5530 		{/* second display */
5531 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5532 			.attached_layers_nr = 4,
5533 			.attached_layers = {
5534 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
5535 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
5536 			},
5537 		},
5538 		{/* third  display */},
5539 		{/* fourth display */},
5540 	},
5541 
5542 	{ /* three display policy */
5543 		{/* main display */
5544 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5545 			.attached_layers_nr = 3,
5546 			.attached_layers = {
5547 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
5548 			},
5549 		},
5550 
5551 		{/* second display */
5552 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5553 			.attached_layers_nr = 3,
5554 			.attached_layers = {
5555 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
5556 			},
5557 		},
5558 
5559 		{/* third  display */
5560 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5561 			.attached_layers_nr = 2,
5562 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
5563 		},
5564 
5565 		{/* fourth display */},
5566 	},
5567 
5568 	{ /* four display policy */
5569 		{/* main display */
5570 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5571 			.attached_layers_nr = 2,
5572 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
5573 		},
5574 
5575 		{/* second display */
5576 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5577 			.attached_layers_nr = 2,
5578 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
5579 		},
5580 
5581 		{/* third  display */
5582 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5583 			.attached_layers_nr = 2,
5584 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
5585 		},
5586 
5587 		{/* fourth display */
5588 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5589 			.attached_layers_nr = 2,
5590 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
5591 		},
5592 	},
5593 
5594 };
5595 
5596 static struct vop2_win_data rk3588_win_data[8] = {
5597 	{
5598 		.name = "Cluster0",
5599 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5600 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
5601 		.type = CLUSTER_LAYER,
5602 		.win_sel_port_offset = 0,
5603 		.layer_sel_win_id = { 0, 0, 0, 0 },
5604 		.reg_offset = 0,
5605 		.axi_id = 0,
5606 		.axi_yrgb_id = 2,
5607 		.axi_uv_id = 3,
5608 		.pd_id = VOP2_PD_CLUSTER0,
5609 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5610 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5611 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5612 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5613 		.max_upscale_factor = 4,
5614 		.max_downscale_factor = 4,
5615 	},
5616 
5617 	{
5618 		.name = "Cluster1",
5619 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5620 		.type = CLUSTER_LAYER,
5621 		.win_sel_port_offset = 1,
5622 		.layer_sel_win_id = { 1, 1, 1, 1 },
5623 		.reg_offset = 0x200,
5624 		.axi_id = 0,
5625 		.axi_yrgb_id = 6,
5626 		.axi_uv_id = 7,
5627 		.pd_id = VOP2_PD_CLUSTER1,
5628 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5629 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5630 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5631 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5632 		.max_upscale_factor = 4,
5633 		.max_downscale_factor = 4,
5634 	},
5635 
5636 	{
5637 		.name = "Cluster2",
5638 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
5639 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
5640 		.type = CLUSTER_LAYER,
5641 		.win_sel_port_offset = 2,
5642 		.layer_sel_win_id = { 4, 4, 4, 4 },
5643 		.reg_offset = 0x400,
5644 		.axi_id = 1,
5645 		.axi_yrgb_id = 2,
5646 		.axi_uv_id = 3,
5647 		.pd_id = VOP2_PD_CLUSTER2,
5648 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5649 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5650 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5651 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5652 		.max_upscale_factor = 4,
5653 		.max_downscale_factor = 4,
5654 	},
5655 
5656 	{
5657 		.name = "Cluster3",
5658 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
5659 		.type = CLUSTER_LAYER,
5660 		.win_sel_port_offset = 3,
5661 		.layer_sel_win_id = { 5, 5, 5, 5 },
5662 		.reg_offset = 0x600,
5663 		.axi_id = 1,
5664 		.axi_yrgb_id = 6,
5665 		.axi_uv_id = 7,
5666 		.pd_id = VOP2_PD_CLUSTER3,
5667 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5668 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5669 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5670 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5671 		.max_upscale_factor = 4,
5672 		.max_downscale_factor = 4,
5673 	},
5674 
5675 	{
5676 		.name = "Esmart0",
5677 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5678 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
5679 		.type = ESMART_LAYER,
5680 		.win_sel_port_offset = 4,
5681 		.layer_sel_win_id = { 2, 2, 2, 2 },
5682 		.reg_offset = 0,
5683 		.axi_id = 0,
5684 		.axi_yrgb_id = 0x0a,
5685 		.axi_uv_id = 0x0b,
5686 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5687 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5688 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5689 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5690 		.max_upscale_factor = 8,
5691 		.max_downscale_factor = 8,
5692 	},
5693 
5694 	{
5695 		.name = "Esmart1",
5696 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5697 		.type = ESMART_LAYER,
5698 		.win_sel_port_offset = 5,
5699 		.layer_sel_win_id = { 3, 3, 3, 3 },
5700 		.reg_offset = 0x200,
5701 		.axi_id = 0,
5702 		.axi_yrgb_id = 0x0c,
5703 		.axi_uv_id = 0x0d,
5704 		.pd_id = VOP2_PD_ESMART,
5705 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5706 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5707 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5708 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5709 		.max_upscale_factor = 8,
5710 		.max_downscale_factor = 8,
5711 	},
5712 
5713 	{
5714 		.name = "Esmart2",
5715 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5716 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
5717 		.type = ESMART_LAYER,
5718 		.win_sel_port_offset = 6,
5719 		.layer_sel_win_id = { 6, 6, 6, 6 },
5720 		.reg_offset = 0x400,
5721 		.axi_id = 1,
5722 		.axi_yrgb_id = 0x0a,
5723 		.axi_uv_id = 0x0b,
5724 		.pd_id = VOP2_PD_ESMART,
5725 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5726 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5727 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5728 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5729 		.max_upscale_factor = 8,
5730 		.max_downscale_factor = 8,
5731 	},
5732 
5733 	{
5734 		.name = "Esmart3",
5735 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5736 		.type = ESMART_LAYER,
5737 		.win_sel_port_offset = 7,
5738 		.layer_sel_win_id = { 7, 7, 7, 7 },
5739 		.reg_offset = 0x600,
5740 		.axi_id = 1,
5741 		.axi_yrgb_id = 0x0c,
5742 		.axi_uv_id = 0x0d,
5743 		.pd_id = VOP2_PD_ESMART,
5744 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5745 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5746 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5747 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5748 		.max_upscale_factor = 8,
5749 		.max_downscale_factor = 8,
5750 	},
5751 };
5752 
5753 static struct dsc_error_info dsc_ecw[] = {
5754 	{0x00000000, "no error detected by DSC encoder"},
5755 	{0x0030ffff, "bits per component error"},
5756 	{0x0040ffff, "multiple mode error"},
5757 	{0x0050ffff, "line buffer depth error"},
5758 	{0x0060ffff, "minor version error"},
5759 	{0x0070ffff, "picture height error"},
5760 	{0x0080ffff, "picture width error"},
5761 	{0x0090ffff, "number of slices error"},
5762 	{0x00c0ffff, "slice height Error "},
5763 	{0x00d0ffff, "slice width error"},
5764 	{0x00e0ffff, "second line BPG offset error"},
5765 	{0x00f0ffff, "non second line BPG offset error"},
5766 	{0x0100ffff, "PPS ID error"},
5767 	{0x0110ffff, "bits per pixel (BPP) Error"},
5768 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
5769 
5770 	{0x01510001, "slice 0 RC buffer model overflow error"},
5771 	{0x01510002, "slice 1 RC buffer model overflow error"},
5772 	{0x01510004, "slice 2 RC buffer model overflow error"},
5773 	{0x01510008, "slice 3 RC buffer model overflow error"},
5774 	{0x01510010, "slice 4 RC buffer model overflow error"},
5775 	{0x01510020, "slice 5 RC buffer model overflow error"},
5776 	{0x01510040, "slice 6 RC buffer model overflow error"},
5777 	{0x01510080, "slice 7 RC buffer model overflow error"},
5778 
5779 	{0x01610001, "slice 0 RC buffer model underflow error"},
5780 	{0x01610002, "slice 1 RC buffer model underflow error"},
5781 	{0x01610004, "slice 2 RC buffer model underflow error"},
5782 	{0x01610008, "slice 3 RC buffer model underflow error"},
5783 	{0x01610010, "slice 4 RC buffer model underflow error"},
5784 	{0x01610020, "slice 5 RC buffer model underflow error"},
5785 	{0x01610040, "slice 6 RC buffer model underflow error"},
5786 	{0x01610080, "slice 7 RC buffer model underflow error"},
5787 
5788 	{0xffffffff, "unsuccessful RESET cycle status"},
5789 	{0x00a0ffff, "ICH full error precision settings error"},
5790 	{0x0020ffff, "native mode"},
5791 };
5792 
5793 static struct dsc_error_info dsc_buffer_flow[] = {
5794 	{0x00000000, "rate buffer status"},
5795 	{0x00000001, "line buffer status"},
5796 	{0x00000002, "decoder model status"},
5797 	{0x00000003, "pixel buffer status"},
5798 	{0x00000004, "balance fifo buffer status"},
5799 	{0x00000005, "syntax element fifo status"},
5800 };
5801 
5802 static struct vop2_dsc_data rk3588_dsc_data[] = {
5803 	{
5804 		.id = ROCKCHIP_VOP2_DSC_8K,
5805 		.pd_id = VOP2_PD_DSC_8K,
5806 		.max_slice_num = 8,
5807 		.max_linebuf_depth = 11,
5808 		.min_bits_per_pixel = 8,
5809 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
5810 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
5811 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
5812 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
5813 	},
5814 
5815 	{
5816 		.id = ROCKCHIP_VOP2_DSC_4K,
5817 		.pd_id = VOP2_PD_DSC_4K,
5818 		.max_slice_num = 2,
5819 		.max_linebuf_depth = 11,
5820 		.min_bits_per_pixel = 8,
5821 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
5822 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
5823 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
5824 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
5825 	},
5826 };
5827 
5828 static struct vop2_vp_data rk3588_vp_data[4] = {
5829 	{
5830 		.splice_vp_id = 1,
5831 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5832 		.pre_scan_max_dly = 54,
5833 		.max_dclk = 600000,
5834 		.max_output = {7680, 4320},
5835 	},
5836 	{
5837 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5838 		.pre_scan_max_dly = 54,
5839 		.max_dclk = 600000,
5840 		.max_output = {4096, 2304},
5841 	},
5842 	{
5843 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5844 		.pre_scan_max_dly = 52,
5845 		.max_dclk = 600000,
5846 		.max_output = {4096, 2304},
5847 	},
5848 	{
5849 		.feature = 0,
5850 		.pre_scan_max_dly = 52,
5851 		.max_dclk = 200000,
5852 		.max_output = {1920, 1080},
5853 	},
5854 };
5855 
5856 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
5857 	{
5858 	  .id = VOP2_PD_CLUSTER0,
5859 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
5860 	},
5861 	{
5862 	  .id = VOP2_PD_CLUSTER1,
5863 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
5864 	  .parent_id = VOP2_PD_CLUSTER0,
5865 	},
5866 	{
5867 	  .id = VOP2_PD_CLUSTER2,
5868 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
5869 	  .parent_id = VOP2_PD_CLUSTER0,
5870 	},
5871 	{
5872 	  .id = VOP2_PD_CLUSTER3,
5873 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
5874 	  .parent_id = VOP2_PD_CLUSTER0,
5875 	},
5876 	{
5877 	  .id = VOP2_PD_ESMART,
5878 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
5879 			    BIT(ROCKCHIP_VOP2_ESMART2) |
5880 			    BIT(ROCKCHIP_VOP2_ESMART3),
5881 	},
5882 	{
5883 	  .id = VOP2_PD_DSC_8K,
5884 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
5885 	},
5886 	{
5887 	  .id = VOP2_PD_DSC_4K,
5888 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
5889 	},
5890 };
5891 
5892 const struct vop2_data rk3588_vop = {
5893 	.version = VOP_VERSION_RK3588,
5894 	.nr_vps = 4,
5895 	.vp_data = rk3588_vp_data,
5896 	.win_data = rk3588_win_data,
5897 	.plane_mask = rk3588_vp_plane_mask[0],
5898 	.plane_table = rk3588_plane_table,
5899 	.pd = rk3588_vop_pd_data,
5900 	.dsc = rk3588_dsc_data,
5901 	.dsc_error_ecw = dsc_ecw,
5902 	.dsc_error_buffer_flow = dsc_buffer_flow,
5903 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
5904 	.nr_layers = 8,
5905 	.nr_mixers = 7,
5906 	.nr_gammas = 4,
5907 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
5908 	.nr_dscs = 2,
5909 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
5910 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
5911 	.dump_regs = rk3588_dump_regs,
5912 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
5913 };
5914 
5915 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
5916 	.preinit = rockchip_vop2_preinit,
5917 	.prepare = rockchip_vop2_prepare,
5918 	.init = rockchip_vop2_init,
5919 	.set_plane = rockchip_vop2_set_plane,
5920 	.enable = rockchip_vop2_enable,
5921 	.disable = rockchip_vop2_disable,
5922 	.fixup_dts = rockchip_vop2_fixup_dts,
5923 	.send_mcu_cmd = rockchip_vop2_send_mcu_cmd,
5924 	.check = rockchip_vop2_check,
5925 	.mode_valid = rockchip_vop2_mode_valid,
5926 	.mode_fixup = rockchip_vop2_mode_fixup,
5927 	.plane_check = rockchip_vop2_plane_check,
5928 	.regs_dump = rockchip_vop2_regs_dump,
5929 	.active_regs_dump = rockchip_vop2_active_regs_dump,
5930 	.apply_soft_te = rockchip_vop2_apply_soft_te,
5931 };
5932