xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 26ba512ed1480a1e50972720da5be716d4b45a5a)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <fixp-arith.h>
27 #include <syscon.h>
28 #include <linux/iopoll.h>
29 
30 #include "rockchip_display.h"
31 #include "rockchip_crtc.h"
32 #include "rockchip_connector.h"
33 
34 /* System registers definition */
35 #define RK3568_REG_CFG_DONE			0x000
36 #define	CFG_DONE_EN				BIT(15)
37 
38 #define RK3568_VERSION_INFO			0x004
39 #define EN_MASK					1
40 
41 #define RK3568_AUTO_GATING_CTRL			0x008
42 
43 #define RK3568_SYS_AXI_LUT_CTRL			0x024
44 #define LUT_DMA_EN_SHIFT			0
45 
46 #define RK3568_DSP_IF_EN			0x028
47 #define RGB_EN_SHIFT				0
48 #define RK3588_DP0_EN_SHIFT			0
49 #define RK3588_DP1_EN_SHIFT			1
50 #define RK3588_RGB_EN_SHIFT			8
51 #define HDMI0_EN_SHIFT				1
52 #define EDP0_EN_SHIFT				3
53 #define RK3588_EDP0_EN_SHIFT			2
54 #define RK3588_HDMI0_EN_SHIFT			3
55 #define MIPI0_EN_SHIFT				4
56 #define RK3588_EDP1_EN_SHIFT			4
57 #define RK3588_HDMI1_EN_SHIFT			5
58 #define RK3588_MIPI0_EN_SHIFT                   6
59 #define MIPI1_EN_SHIFT				20
60 #define RK3588_MIPI1_EN_SHIFT                   7
61 #define LVDS0_EN_SHIFT				5
62 #define LVDS1_EN_SHIFT				24
63 #define BT1120_EN_SHIFT				6
64 #define BT656_EN_SHIFT				7
65 #define IF_MUX_MASK				3
66 #define RGB_MUX_SHIFT				8
67 #define HDMI0_MUX_SHIFT				10
68 #define RK3588_DP0_MUX_SHIFT			12
69 #define RK3588_DP1_MUX_SHIFT			14
70 #define EDP0_MUX_SHIFT				14
71 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
72 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
73 #define MIPI0_MUX_SHIFT				16
74 #define RK3588_MIPI0_MUX_SHIFT			20
75 #define MIPI1_MUX_SHIFT				21
76 #define LVDS0_MUX_SHIFT				18
77 #define LVDS1_MUX_SHIFT				25
78 
79 #define RK3568_DSP_IF_CTRL			0x02c
80 #define LVDS_DUAL_EN_SHIFT			0
81 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
82 #define LVDS_DUAL_SWAP_EN_SHIFT			2
83 #define RK3568_MIPI_DUAL_EN_SHIFT		10
84 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
85 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
86 
87 #define RK3568_DSP_IF_POL			0x030
88 #define IF_CTRL_REG_DONE_IMD_MASK		1
89 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
90 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
91 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
92 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
93 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
94 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
95 
96 #define RK3588_DP0_PIN_POL_SHIFT		8
97 #define RK3588_DP1_PIN_POL_SHIFT		12
98 #define RK3588_IF_PIN_POL_MASK			0x7
99 
100 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
101 
102 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
103 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
104 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
105 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
106 #define MIPI0_PIXCLK_DIV_SHIFT			24
107 #define MIPI1_PIXCLK_DIV_SHIFT			26
108 
109 #define RK3568_SYS_OTP_WIN_EN			0x50
110 #define OTP_WIN_EN_SHIFT			0
111 #define RK3568_SYS_LUT_PORT_SEL			0x58
112 #define GAMMA_PORT_SEL_MASK			0x3
113 #define GAMMA_PORT_SEL_SHIFT			0
114 
115 #define RK3568_SYS_PD_CTRL			0x034
116 #define RK3568_VP0_LINE_FLAG			0x70
117 #define RK3568_VP1_LINE_FLAG			0x74
118 #define RK3568_VP2_LINE_FLAG			0x78
119 #define RK3568_SYS0_INT_EN			0x80
120 #define RK3568_SYS0_INT_CLR			0x84
121 #define RK3568_SYS0_INT_STATUS			0x88
122 #define RK3568_SYS1_INT_EN			0x90
123 #define RK3568_SYS1_INT_CLR			0x94
124 #define RK3568_SYS1_INT_STATUS			0x98
125 #define RK3568_VP0_INT_EN			0xA0
126 #define RK3568_VP0_INT_CLR			0xA4
127 #define RK3568_VP0_INT_STATUS			0xA8
128 #define RK3568_VP1_INT_EN			0xB0
129 #define RK3568_VP1_INT_CLR			0xB4
130 #define RK3568_VP1_INT_STATUS			0xB8
131 #define RK3568_VP2_INT_EN			0xC0
132 #define RK3568_VP2_INT_CLR			0xC4
133 #define RK3568_VP2_INT_STATUS			0xC8
134 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
135 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
136 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
137 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
138 #define RK3588_ESMART_PD_EN_SHIFT		7
139 
140 #define RK3568_SYS_STATUS0			0x60
141 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
142 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
143 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
144 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
145 #define RK3588_ESMART_PD_STATUS_SHIFT		15
146 
147 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
148 #define LINE_FLAG_NUM_MASK			0x1fff
149 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
150 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
151 
152 /* Overlay registers definition    */
153 #define RK3568_OVL_CTRL				0x600
154 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
155 #define RK3568_OVL_LAYER_SEL			0x604
156 #define LAYER_SEL_MASK				0xf
157 
158 #define RK3568_OVL_PORT_SEL			0x608
159 #define PORT_MUX_MASK				0xf
160 #define PORT_MUX_SHIFT				0
161 #define LAYER_SEL_PORT_MASK			0x3
162 #define LAYER_SEL_PORT_SHIFT			16
163 
164 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
165 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
166 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
167 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
168 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
169 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
170 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
171 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
172 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
173 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
174 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
175 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
176 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
177 #define BG_MIX_CTRL_MASK			0xff
178 #define BG_MIX_CTRL_SHIFT			24
179 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
180 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
181 #define RK3568_CLUSTER_DLY_NUM			0x6F0
182 #define RK3568_SMART_DLY_NUM			0x6F8
183 
184 /* Video Port registers definition */
185 #define RK3568_VP0_DSP_CTRL			0xC00
186 #define OUT_MODE_MASK				0xf
187 #define OUT_MODE_SHIFT				0
188 #define DATA_SWAP_MASK				0x1f
189 #define DATA_SWAP_SHIFT				8
190 #define DSP_BG_SWAP				0x1
191 #define DSP_RB_SWAP				0x2
192 #define DSP_RG_SWAP				0x4
193 #define DSP_DELTA_SWAP				0x8
194 #define CORE_DCLK_DIV_EN_SHIFT			4
195 #define P2I_EN_SHIFT				5
196 #define DSP_FILED_POL				6
197 #define INTERLACE_EN_SHIFT			7
198 #define POST_DSP_OUT_R2Y_SHIFT			15
199 #define PRE_DITHER_DOWN_EN_SHIFT		16
200 #define DITHER_DOWN_EN_SHIFT			17
201 #define DSP_LUT_EN_SHIFT			28
202 
203 #define STANDBY_EN_SHIFT			31
204 
205 #define RK3568_VP0_MIPI_CTRL			0xC04
206 #define DCLK_DIV2_SHIFT				4
207 #define DCLK_DIV2_MASK				0x3
208 #define MIPI_DUAL_EN_SHIFT			20
209 #define MIPI_DUAL_SWAP_EN_SHIFT			21
210 #define EDPI_TE_EN				28
211 #define EDPI_WMS_HOLD_EN			30
212 #define EDPI_WMS_FS				31
213 
214 
215 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
216 #define RK3568_VP0_3D_LUT_CTRL			0xC10
217 #define VP0_3D_LUT_EN_SHIFT				0
218 #define VP0_3D_LUT_UPDATE_SHIFT			2
219 
220 #define RK3588_VP0_CLK_CTRL			0xC0C
221 #define DCLK_CORE_DIV_SHIFT			0
222 #define DCLK_OUT_DIV_SHIFT			2
223 
224 #define RK3568_VP0_3D_LUT_MST			0xC20
225 
226 #define RK3568_VP0_DSP_BG			0xC2C
227 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
228 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
229 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
230 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
231 #define RK3568_VP0_POST_SCL_CTRL		0xC40
232 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
233 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
234 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
235 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
236 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
237 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
238 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
239 
240 #define RK3568_VP0_BCSH_CTRL			0xC60
241 #define BCSH_CTRL_Y2R_SHIFT			0
242 #define BCSH_CTRL_Y2R_MASK			0x1
243 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
244 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
245 #define BCSH_CTRL_R2Y_SHIFT			4
246 #define BCSH_CTRL_R2Y_MASK			0x1
247 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
248 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
249 
250 #define RK3568_VP0_BCSH_BCS			0xC64
251 #define BCSH_BRIGHTNESS_SHIFT			0
252 #define BCSH_BRIGHTNESS_MASK			0xFF
253 #define BCSH_CONTRAST_SHIFT			8
254 #define BCSH_CONTRAST_MASK			0x1FF
255 #define BCSH_SATURATION_SHIFT			20
256 #define BCSH_SATURATION_MASK			0x3FF
257 #define BCSH_OUT_MODE_SHIFT			30
258 #define BCSH_OUT_MODE_MASK			0x3
259 
260 #define RK3568_VP0_BCSH_H			0xC68
261 #define BCSH_SIN_HUE_SHIFT			0
262 #define BCSH_SIN_HUE_MASK			0x1FF
263 #define BCSH_COS_HUE_SHIFT			16
264 #define BCSH_COS_HUE_MASK			0x1FF
265 
266 #define RK3568_VP0_BCSH_COLOR			0xC6C
267 #define BCSH_EN_SHIFT				31
268 #define BCSH_EN_MASK				1
269 
270 #define RK3568_VP1_DSP_CTRL			0xD00
271 #define RK3568_VP1_MIPI_CTRL			0xD04
272 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
273 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
274 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
275 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
276 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
277 #define RK3568_VP1_POST_SCL_CTRL		0xD40
278 #define RK3568_VP1_DSP_HACT_INFO		0xD34
279 #define RK3568_VP1_DSP_VACT_INFO		0xD38
280 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
281 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
282 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
283 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
284 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
285 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
286 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
287 
288 #define RK3568_VP2_DSP_CTRL			0xE00
289 #define RK3568_VP2_MIPI_CTRL			0xE04
290 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
291 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
292 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
293 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
294 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
295 #define RK3568_VP2_POST_SCL_CTRL		0xE40
296 #define RK3568_VP2_DSP_HACT_INFO		0xE34
297 #define RK3568_VP2_DSP_VACT_INFO		0xE38
298 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
299 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
300 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
301 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
302 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
303 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
304 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
305 
306 /* Cluster0 register definition */
307 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
308 #define CLUSTER_YUV2RGB_EN_SHIFT		8
309 #define CLUSTER_RGB2YUV_EN_SHIFT		9
310 #define CLUSTER_CSC_MODE_SHIFT			10
311 #define CLUSTER_YRGB_XSCL_MODE_SHIFT		12
312 #define CLUSTER_YRGB_YSCL_MODE_SHIFT		14
313 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
314 #define CLUSTER_YRGB_GT2_SHIFT			28
315 #define CLUSTER_YRGB_GT4_SHIFT			29
316 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
317 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
318 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
319 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
320 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
321 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
322 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
323 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
324 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
325 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
326 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
327 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
328 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
329 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
330 
331 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
332 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
333 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
334 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
335 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
336 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
337 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
338 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
339 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
340 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
341 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
342 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
343 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
344 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
345 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
346 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
347 
348 #define RK3568_CLUSTER0_CTRL			0x1100
349 #define CLUSTER_EN_SHIFT			0
350 
351 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
352 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
353 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
354 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
355 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
356 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
357 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
358 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
359 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
360 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
361 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
362 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
363 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
364 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
365 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
366 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
367 
368 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
369 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
370 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
371 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
372 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
373 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
374 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
375 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
376 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
377 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
378 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
379 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
380 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
381 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
382 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
383 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
384 
385 #define RK3568_CLUSTER1_CTRL			0x1300
386 
387 /* Esmart register definition */
388 #define RK3568_ESMART0_CTRL0			0x1800
389 #define RGB2YUV_EN_SHIFT			1
390 #define CSC_MODE_SHIFT				2
391 #define CSC_MODE_MASK				0x3
392 
393 #define RK3568_ESMART0_CTRL1			0x1804
394 #define YMIRROR_EN_SHIFT			31
395 #define RK3568_ESMART0_REGION0_CTRL		0x1810
396 #define REGION0_RB_SWAP_SHIFT			14
397 #define WIN_EN_SHIFT				0
398 #define WIN_FORMAT_MASK				0x1f
399 #define WIN_FORMAT_SHIFT			1
400 
401 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
402 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
403 #define RK3568_ESMART0_REGION0_VIR		0x181C
404 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
405 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
406 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
407 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
408 #define YRGB_XSCL_MODE_MASK			0x3
409 #define YRGB_XSCL_MODE_SHIFT			0
410 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
411 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
412 #define YRGB_YSCL_MODE_MASK			0x3
413 #define YRGB_YSCL_MODE_SHIFT			4
414 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
415 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
416 
417 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
418 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
419 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
420 #define RK3568_ESMART0_REGION1_CTRL		0x1840
421 #define YRGB_GT2_MASK				0x1
422 #define YRGB_GT2_SHIFT				8
423 #define YRGB_GT4_MASK				0x1
424 #define YRGB_GT4_SHIFT				9
425 
426 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
427 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
428 #define RK3568_ESMART0_REGION1_VIR		0x184C
429 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
430 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
431 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
432 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
433 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
434 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
435 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
436 #define RK3568_ESMART0_REGION2_CTRL		0x1870
437 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
438 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
439 #define RK3568_ESMART0_REGION2_VIR		0x187C
440 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
441 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
442 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
443 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
444 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
445 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
446 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
447 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
448 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
449 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
450 #define RK3568_ESMART0_REGION3_VIR		0x18AC
451 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
452 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
453 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
454 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
455 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
456 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
457 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
458 
459 #define RK3568_ESMART1_CTRL0			0x1A00
460 #define RK3568_ESMART1_CTRL1			0x1A04
461 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
462 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
463 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
464 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
465 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
466 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
467 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
468 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
469 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
470 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
471 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
472 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
473 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
474 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
475 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
476 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
477 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
478 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
479 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
480 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
481 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
482 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
483 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
484 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
485 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
486 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
487 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
488 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
489 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
490 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
491 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
492 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
493 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
494 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
495 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
496 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
497 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
498 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
499 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
500 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
501 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
502 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
503 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
504 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
505 
506 #define RK3568_SMART0_CTRL0			0x1C00
507 #define RK3568_SMART0_CTRL1			0x1C04
508 #define RK3568_SMART0_REGION0_CTRL		0x1C10
509 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
510 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
511 #define RK3568_SMART0_REGION0_VIR		0x1C1C
512 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
513 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
514 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
515 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
516 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
517 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
518 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
519 #define RK3568_SMART0_REGION1_CTRL		0x1C40
520 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
521 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
522 #define RK3568_SMART0_REGION1_VIR		0x1C4C
523 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
524 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
525 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
526 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
527 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
528 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
529 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
530 #define RK3568_SMART0_REGION2_CTRL		0x1C70
531 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
532 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
533 #define RK3568_SMART0_REGION2_VIR		0x1C7C
534 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
535 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
536 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
537 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
538 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
539 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
540 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
541 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
542 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
543 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
544 #define RK3568_SMART0_REGION3_VIR		0x1CAC
545 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
546 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
547 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
548 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
549 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
550 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
551 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
552 
553 #define RK3568_SMART1_CTRL0			0x1E00
554 #define RK3568_SMART1_CTRL1			0x1E04
555 #define RK3568_SMART1_REGION0_CTRL		0x1E10
556 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
557 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
558 #define RK3568_SMART1_REGION0_VIR		0x1E1C
559 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
560 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
561 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
562 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
563 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
564 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
565 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
566 #define RK3568_SMART1_REGION1_CTRL		0x1E40
567 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
568 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
569 #define RK3568_SMART1_REGION1_VIR		0x1E4C
570 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
571 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
572 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
573 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
574 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
575 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
576 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
577 #define RK3568_SMART1_REGION2_CTRL		0x1E70
578 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
579 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
580 #define RK3568_SMART1_REGION2_VIR		0x1E7C
581 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
582 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
583 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
584 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
585 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
586 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
587 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
588 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
589 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
590 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
591 #define RK3568_SMART1_REGION3_VIR		0x1EAC
592 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
593 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
594 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
595 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
596 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
597 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
598 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
599 
600 #define RK3568_MAX_REG				0x1ED0
601 
602 #define RK3568_GRF_VO_CON1			0x0364
603 #define GRF_BT656_CLK_INV_SHIFT			1
604 #define GRF_BT1120_CLK_INV_SHIFT		2
605 #define GRF_RGB_DCLK_INV_SHIFT			3
606 
607 #define RK3588_GRF_VOP_CON2			0x0008
608 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
609 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
610 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
611 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
612 
613 #define RK3588_GRF_VO1_CON0			0x0000
614 #define HDMI_SYNC_POL_MASK			0x3
615 #define HDMI0_SYNC_POL_SHIFT			5
616 #define HDMI1_SYNC_POL_SHIFT			7
617 
618 #define RK3588_PMU_BISR_CON3			0x20C
619 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
620 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
621 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
622 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
623 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
624 
625 #define RK3588_PMU_BISR_STATUS5			0x294
626 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
627 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
628 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
629 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
630 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
631 
632 #define VOP2_LAYER_MAX				8
633 
634 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
635 
636 enum vop2_csc_format {
637 	CSC_BT601L,
638 	CSC_BT709L,
639 	CSC_BT601F,
640 	CSC_BT2020,
641 };
642 
643 enum vop2_pol {
644 	HSYNC_POSITIVE = 0,
645 	VSYNC_POSITIVE = 1,
646 	DEN_NEGATIVE   = 2,
647 	DCLK_INVERT    = 3
648 };
649 
650 enum vop2_bcsh_out_mode {
651 	BCSH_OUT_MODE_BLACK,
652 	BCSH_OUT_MODE_BLUE,
653 	BCSH_OUT_MODE_COLOR_BAR,
654 	BCSH_OUT_MODE_NORMAL_VIDEO,
655 };
656 
657 #define _VOP_REG(off, _mask, _shift, _write_mask) \
658 		{ \
659 		 .offset = off, \
660 		 .mask = _mask, \
661 		 .shift = _shift, \
662 		 .write_mask = _write_mask, \
663 		}
664 
665 #define VOP_REG(off, _mask, _shift) \
666 		_VOP_REG(off, _mask, _shift, false)
667 enum dither_down_mode {
668 	RGB888_TO_RGB565 = 0x0,
669 	RGB888_TO_RGB666 = 0x1
670 };
671 
672 enum vop2_video_ports_id {
673 	VOP2_VP0,
674 	VOP2_VP1,
675 	VOP2_VP2,
676 	VOP2_VP3,
677 	VOP2_VP_MAX,
678 };
679 
680 enum vop2_layer_type {
681 	CLUSTER_LAYER = 0,
682 	ESMART_LAYER = 1,
683 	SMART_LAYER = 2,
684 };
685 
686 /* This define must same with kernel win phy id */
687 enum vop2_layer_phy_id {
688 	ROCKCHIP_VOP2_CLUSTER0 = 0,
689 	ROCKCHIP_VOP2_CLUSTER1,
690 	ROCKCHIP_VOP2_ESMART0,
691 	ROCKCHIP_VOP2_ESMART1,
692 	ROCKCHIP_VOP2_SMART0,
693 	ROCKCHIP_VOP2_SMART1,
694 	ROCKCHIP_VOP2_CLUSTER2,
695 	ROCKCHIP_VOP2_CLUSTER3,
696 	ROCKCHIP_VOP2_ESMART2,
697 	ROCKCHIP_VOP2_ESMART3,
698 	ROCKCHIP_VOP2_LAYER_MAX,
699 };
700 
701 enum vop2_scale_up_mode {
702 	VOP2_SCALE_UP_NRST_NBOR,
703 	VOP2_SCALE_UP_BIL,
704 	VOP2_SCALE_UP_BIC,
705 };
706 
707 enum vop2_scale_down_mode {
708 	VOP2_SCALE_DOWN_NRST_NBOR,
709 	VOP2_SCALE_DOWN_BIL,
710 	VOP2_SCALE_DOWN_AVG,
711 };
712 
713 enum scale_mode {
714 	SCALE_NONE = 0x0,
715 	SCALE_UP   = 0x1,
716 	SCALE_DOWN = 0x2
717 };
718 
719 struct vop2_layer {
720 	u8 id;
721 	/**
722 	 * @win_phys_id: window id of the layer selected.
723 	 * Every layer must make sure to select different
724 	 * windows of others.
725 	 */
726 	u8 win_phys_id;
727 };
728 
729 struct vop2_power_domain_data {
730 	bool is_parent_needed;
731 	u8 pd_en_shift;
732 	u8 pd_status_shift;
733 	u8 pmu_status_shift;
734 	u8 bisr_en_status_shift;
735 	u8 parent_phy_id;
736 };
737 
738 struct vop2_win_data {
739 	char *name;
740 	u8 phys_id;
741 	enum vop2_layer_type type;
742 	u8 win_sel_port_offset;
743 	u8 layer_sel_win_id;
744 	u32 reg_offset;
745 	struct vop2_power_domain_data *pd_data;
746 };
747 
748 struct vop2_vp_data {
749 	u32 feature;
750 	u8 pre_scan_max_dly;
751 	struct vop_rect max_output;
752 	u32 max_dclk;
753 };
754 
755 struct vop2_plane_table {
756 	enum vop2_layer_phy_id plane_id;
757 	enum vop2_layer_type plane_type;
758 };
759 
760 struct vop2_vp_plane_mask {
761 	u8 primary_plane_id; /* use this win to show logo */
762 	u8 attached_layers_nr; /* number layers attach to this vp */
763 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
764 	u32 plane_mask;
765 	int cursor_plane_id;
766 };
767 
768 struct vop2_data {
769 	u32 version;
770 	struct vop2_vp_data *vp_data;
771 	struct vop2_win_data *win_data;
772 	struct vop2_vp_plane_mask *plane_mask;
773 	struct vop2_plane_table *plane_table;
774 	u8 nr_vps;
775 	u8 nr_layers;
776 	u8 nr_mixers;
777 	u8 nr_gammas;
778 	u8 nr_dscs;
779 	u32 reg_len;
780 };
781 
782 struct vop2 {
783 	u32 *regsbak;
784 	void *regs;
785 	void *grf;
786 	void *vop_grf;
787 	void *vo1_grf;
788 	void *sys_pmu;
789 	u32 reg_len;
790 	u32 version;
791 	bool global_init;
792 	const struct vop2_data *data;
793 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
794 };
795 
796 static struct vop2 *rockchip_vop2;
797 /*
798  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
799  * avg_sd_factor:
800  * bli_su_factor:
801  * bic_su_factor:
802  * = (src - 1) / (dst - 1) << 16;
803  *
804  * gt2 enable: dst get one line from two line of the src
805  * gt4 enable: dst get one line from four line of the src.
806  *
807  */
808 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
809 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
810 
811 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
812 				(fac * (dst - 1) >> 12 < (src - 1))
813 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
814 				(fac * (dst - 1) >> 16 < (src - 1))
815 
816 static uint16_t vop2_scale_factor(enum scale_mode mode,
817 				  int32_t filter_mode,
818 				  uint32_t src, uint32_t dst)
819 {
820 	uint32_t fac = 0;
821 	int i = 0;
822 
823 	if (mode == SCALE_NONE)
824 		return 0;
825 
826 	/*
827 	 * A workaround to avoid zero div.
828 	 */
829 	if ((dst == 1) || (src == 1)) {
830 		dst = dst + 1;
831 		src = src + 1;
832 	}
833 
834 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
835 		fac = VOP2_BILI_SCL_DN(src, dst);
836 		for (i = 0; i < 100; i++) {
837 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
838 				break;
839 			fac -= 1;
840 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
841 		}
842 	} else {
843 		fac = VOP2_COMMON_SCL(src, dst);
844 		for (i = 0; i < 100; i++) {
845 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
846 				break;
847 			fac -= 1;
848 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
849 		}
850 	}
851 
852 	return fac;
853 }
854 
855 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
856 {
857 	if (src < dst)
858 		return SCALE_UP;
859 	else if (src > dst)
860 		return SCALE_DOWN;
861 
862 	return SCALE_NONE;
863 }
864 
865 static u8 rk3588_vop2_vp_primary_plane_order[VOP2_VP_MAX] = {
866 	ROCKCHIP_VOP2_ESMART0,
867 	ROCKCHIP_VOP2_ESMART1,
868 	ROCKCHIP_VOP2_ESMART2,
869 	ROCKCHIP_VOP2_ESMART3,
870 };
871 
872 static u8 rk3568_vop2_vp_primary_plane_order[VOP2_VP_MAX] = {
873 	ROCKCHIP_VOP2_SMART0,
874 	ROCKCHIP_VOP2_SMART1,
875 	ROCKCHIP_VOP2_ESMART1,
876 };
877 
878 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
879 {
880 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
881 }
882 
883 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
884 {
885 	int i = 0;
886 	u8 *vop2_vp_primary_plane_order;
887 	u8 default_primary_plane;
888 
889 	if (vop2->version == VOP_VERSION_RK3588) {
890 		vop2_vp_primary_plane_order = rk3588_vop2_vp_primary_plane_order;
891 		default_primary_plane = ROCKCHIP_VOP2_ESMART0;
892 	} else {
893 		vop2_vp_primary_plane_order = rk3568_vop2_vp_primary_plane_order;
894 		default_primary_plane = ROCKCHIP_VOP2_SMART0;
895 	}
896 
897 	for (i = 0; i < vop2->data->nr_vps; i++) {
898 		if (plane_mask & BIT(vop2_vp_primary_plane_order[i]))
899 			return vop2_vp_primary_plane_order[i];
900 	}
901 
902 	return default_primary_plane;
903 }
904 
905 static inline u16 scl_cal_scale(int src, int dst, int shift)
906 {
907 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
908 }
909 
910 static inline u16 scl_cal_scale2(int src, int dst)
911 {
912 	return ((src - 1) << 12) / (dst - 1);
913 }
914 
915 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
916 {
917 	writel(v, vop2->regs + offset);
918 	vop2->regsbak[offset >> 2] = v;
919 }
920 
921 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
922 {
923 	return readl(vop2->regs + offset);
924 }
925 
926 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
927 				   u32 mask, u32 shift, u32 v,
928 				   bool write_mask)
929 {
930 	if (!mask)
931 		return;
932 
933 	if (write_mask) {
934 		v = ((v & mask) << shift) | (mask << (shift + 16));
935 	} else {
936 		u32 cached_val = vop2->regsbak[offset >> 2];
937 
938 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
939 		vop2->regsbak[offset >> 2] = v;
940 	}
941 
942 	writel(v, vop2->regs + offset);
943 }
944 
945 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
946 				   u32 mask, u32 shift, u32 v)
947 {
948 	u32 val = 0;
949 
950 	val = (v << shift) | (mask << (shift + 16));
951 	writel(val, grf_base + offset);
952 }
953 
954 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
955 				  u32 mask, u32 shift)
956 {
957 	return (readl(grf_base + offset) >> shift) & mask;
958 }
959 
960 static char* get_output_if_name(u32 output_if, char *name)
961 {
962 	if (output_if & VOP_OUTPUT_IF_RGB)
963 		strcat(name, " RGB");
964 	if (output_if & VOP_OUTPUT_IF_BT1120)
965 		strcat(name, " BT1120");
966 	if (output_if & VOP_OUTPUT_IF_BT656)
967 		strcat(name, " BT656");
968 	if (output_if & VOP_OUTPUT_IF_LVDS0)
969 		strcat(name, " LVDS0");
970 	if (output_if & VOP_OUTPUT_IF_LVDS1)
971 		strcat(name, " LVDS1");
972 	if (output_if & VOP_OUTPUT_IF_MIPI0)
973 		strcat(name, " MIPI0");
974 	if (output_if & VOP_OUTPUT_IF_MIPI1)
975 		strcat(name, " MIPI1");
976 	if (output_if & VOP_OUTPUT_IF_eDP0)
977 		strcat(name, " eDP0");
978 	if (output_if & VOP_OUTPUT_IF_eDP1)
979 		strcat(name, " eDP1");
980 	if (output_if & VOP_OUTPUT_IF_DP0)
981 		strcat(name, " DP0");
982 	if (output_if & VOP_OUTPUT_IF_DP1)
983 		strcat(name, " DP1");
984 	if (output_if & VOP_OUTPUT_IF_HDMI0)
985 		strcat(name, " HDMI0");
986 	if (output_if & VOP_OUTPUT_IF_HDMI1)
987 		strcat(name, " HDMI1");
988 
989 	return name;
990 }
991 
992 static char *get_plane_name(int plane_id, char *name)
993 {
994 	switch (plane_id) {
995 	case ROCKCHIP_VOP2_CLUSTER0:
996 		strcat(name, "Cluster0");
997 		break;
998 	case ROCKCHIP_VOP2_CLUSTER1:
999 		strcat(name, "Cluster1");
1000 		break;
1001 	case ROCKCHIP_VOP2_ESMART0:
1002 		strcat(name, "Esmart0");
1003 		break;
1004 	case ROCKCHIP_VOP2_ESMART1:
1005 		strcat(name, "Esmart1");
1006 		break;
1007 	case ROCKCHIP_VOP2_SMART0:
1008 		strcat(name, "Smart0");
1009 		break;
1010 	case ROCKCHIP_VOP2_SMART1:
1011 		strcat(name, "Smart1");
1012 		break;
1013 	case ROCKCHIP_VOP2_CLUSTER2:
1014 		strcat(name, "Cluster2");
1015 		break;
1016 	case ROCKCHIP_VOP2_CLUSTER3:
1017 		strcat(name, "Cluster3");
1018 		break;
1019 	case ROCKCHIP_VOP2_ESMART2:
1020 		strcat(name, "Esmart2");
1021 		break;
1022 	case ROCKCHIP_VOP2_ESMART3:
1023 		strcat(name, "Esmart3");
1024 		break;
1025 	}
1026 
1027 	return name;
1028 }
1029 
1030 static bool is_yuv_output(u32 bus_format)
1031 {
1032 	switch (bus_format) {
1033 	case MEDIA_BUS_FMT_YUV8_1X24:
1034 	case MEDIA_BUS_FMT_YUV10_1X30:
1035 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1036 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1037 	case MEDIA_BUS_FMT_YUYV8_2X8:
1038 	case MEDIA_BUS_FMT_YVYU8_2X8:
1039 	case MEDIA_BUS_FMT_UYVY8_2X8:
1040 	case MEDIA_BUS_FMT_VYUY8_2X8:
1041 	case MEDIA_BUS_FMT_YUYV8_1X16:
1042 	case MEDIA_BUS_FMT_YVYU8_1X16:
1043 	case MEDIA_BUS_FMT_UYVY8_1X16:
1044 	case MEDIA_BUS_FMT_VYUY8_1X16:
1045 		return true;
1046 	default:
1047 		return false;
1048 	}
1049 }
1050 
1051 static int vop2_convert_csc_mode(int csc_mode)
1052 {
1053 	switch (csc_mode) {
1054 	case V4L2_COLORSPACE_SMPTE170M:
1055 	case V4L2_COLORSPACE_470_SYSTEM_M:
1056 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1057 		return CSC_BT601L;
1058 	case V4L2_COLORSPACE_REC709:
1059 	case V4L2_COLORSPACE_SMPTE240M:
1060 	case V4L2_COLORSPACE_DEFAULT:
1061 		return CSC_BT709L;
1062 	case V4L2_COLORSPACE_JPEG:
1063 		return CSC_BT601F;
1064 	case V4L2_COLORSPACE_BT2020:
1065 		return CSC_BT2020;
1066 	default:
1067 		return CSC_BT709L;
1068 	}
1069 }
1070 
1071 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1072 {
1073 	/*
1074 	 * FIXME:
1075 	 *
1076 	 * There is no media type for YUV444 output,
1077 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1078 	 * yuv format.
1079 	 *
1080 	 * From H/W testing, YUV444 mode need a rb swap.
1081 	 */
1082 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1083 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1084 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1085 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1086 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1087 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1088 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1089 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1090 		return true;
1091 	else
1092 		return false;
1093 }
1094 
1095 static inline bool is_hot_plug_devices(int output_type)
1096 {
1097 	switch (output_type) {
1098 	case DRM_MODE_CONNECTOR_HDMIA:
1099 	case DRM_MODE_CONNECTOR_HDMIB:
1100 	case DRM_MODE_CONNECTOR_TV:
1101 	case DRM_MODE_CONNECTOR_DisplayPort:
1102 	case DRM_MODE_CONNECTOR_VGA:
1103 	case DRM_MODE_CONNECTOR_Unknown:
1104 		return true;
1105 	default:
1106 		return false;
1107 	}
1108 }
1109 
1110 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1111 {
1112 	int i = 0;
1113 
1114 	for (i = 0; i < vop2->data->nr_layers; i++) {
1115 		if (vop2->data->win_data[i].phys_id == phys_id)
1116 			return &vop2->data->win_data[i];
1117 	}
1118 
1119 	return NULL;
1120 }
1121 
1122 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1123 					struct display_state *state)
1124 {
1125 	struct connector_state *conn_state = &state->conn_state;
1126 	struct crtc_state *cstate = &state->crtc_state;
1127 	struct resource gamma_res;
1128 	fdt_size_t lut_size;
1129 	int i, lut_len, ret = 0;
1130 	u32 *lut_regs;
1131 	u32 *lut_val;
1132 	u32 r, g, b;
1133 	u32 vp_offset = cstate->crtc_id * 0x100;
1134 	struct base2_disp_info *disp_info = conn_state->disp_info;
1135 	static int gamma_lut_en_num = 1;
1136 
1137 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1138 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1139 		return 0;
1140 	}
1141 
1142 	if (!disp_info)
1143 		return 0;
1144 
1145 	if (!disp_info->gamma_lut_data.size)
1146 		return 0;
1147 
1148 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1149 	if (ret)
1150 		printf("failed to get gamma lut res\n");
1151 	lut_regs = (u32 *)gamma_res.start;
1152 	lut_size = gamma_res.end - gamma_res.start + 1;
1153 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1154 		printf("failed to get gamma lut register\n");
1155 		return 0;
1156 	}
1157 	lut_len = lut_size / 4;
1158 	if (lut_len != 256 && lut_len != 1024) {
1159 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1160 		return 0;
1161 	}
1162 	lut_val = (u32 *)calloc(1, lut_size);
1163 	for (i = 0; i < lut_len; i++) {
1164 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1165 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1166 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1167 
1168 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1169 	}
1170 
1171 	for (i = 0; i < lut_len; i++)
1172 		writel(lut_val[i], lut_regs + i);
1173 
1174 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1175 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1176 			cstate->crtc_id , false);
1177 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1178 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1179 	gamma_lut_en_num++;
1180 
1181 	return 0;
1182 }
1183 
1184 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1185 					struct display_state *state)
1186 {
1187 	struct connector_state *conn_state = &state->conn_state;
1188 	struct crtc_state *cstate = &state->crtc_state;
1189 	int i, cubic_lut_len;
1190 	u32 vp_offset = cstate->crtc_id * 0x100;
1191 	struct base2_disp_info *disp_info = conn_state->disp_info;
1192 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1193 	u32 *cubic_lut_addr;
1194 
1195 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1196 		return 0;
1197 
1198 	if (!disp_info->cubic_lut_data.size)
1199 		return 0;
1200 
1201 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1202 	cubic_lut_len = disp_info->cubic_lut_data.size;
1203 
1204 	for (i = 0; i < cubic_lut_len / 2; i++) {
1205 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1206 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1207 					((lut->lblue[2 * i] & 0xff) << 24);
1208 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1209 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1210 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1211 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1212 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1213 		*cubic_lut_addr++ = 0;
1214 	}
1215 
1216 	if (cubic_lut_len % 2) {
1217 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1218 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1219 					((lut->lblue[2 * i] & 0xff) << 24);
1220 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1221 		*cubic_lut_addr++ = 0;
1222 		*cubic_lut_addr = 0;
1223 	}
1224 
1225 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1226 		    get_cubic_lut_buffer(cstate->crtc_id));
1227 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1228 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1229 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1230 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1231 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1232 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1233 
1234 	return 0;
1235 }
1236 
1237 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1238 {
1239 	struct connector_state *conn_state = &state->conn_state;
1240 	struct base_bcsh_info *bcsh_info;
1241 	struct crtc_state *cstate = &state->crtc_state;
1242 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1243 	bool bcsh_en = false, post_r2y_en = false, post_y2r_en = false;
1244 	u32 vp_offset = (cstate->crtc_id * 0x100);
1245 	int post_csc_mode;
1246 
1247 	if (!conn_state->disp_info)
1248 		return;
1249 	bcsh_info = &conn_state->disp_info->bcsh_info;
1250 	if (!bcsh_info)
1251 		return;
1252 
1253 	if (bcsh_info->brightness != 50 ||
1254 	    bcsh_info->contrast != 50 ||
1255 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1256 		bcsh_en = true;
1257 
1258 	if (bcsh_en) {
1259 		if (!cstate->yuv_overlay)
1260 			post_r2y_en = 1;
1261 		if (!is_yuv_output(conn_state->bus_format))
1262 			post_y2r_en = 1;
1263 	} else {
1264 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1265 			post_r2y_en = 1;
1266 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1267 			post_y2r_en = 1;
1268 	}
1269 
1270 	post_csc_mode = vop2_convert_csc_mode(conn_state->color_space);
1271 
1272 
1273 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1274 			BCSH_CTRL_R2Y_SHIFT, post_r2y_en, false);
1275 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1276 			BCSH_CTRL_Y2R_SHIFT, post_y2r_en, false);
1277 
1278 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1279 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, post_csc_mode, false);
1280 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1281 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, post_csc_mode, false);
1282 	if (!bcsh_en) {
1283 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1284 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1285 		return;
1286 	}
1287 
1288 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1289 		brightness = interpolate(0, -128, 100, 127,
1290 					 bcsh_info->brightness);
1291 	else
1292 		brightness = interpolate(0, -32, 100, 31,
1293 					 bcsh_info->brightness);
1294 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1295 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1296 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1297 
1298 
1299 	/*
1300 	 *  a:[-30~0):
1301 	 *    sin_hue = 0x100 - sin(a)*256;
1302 	 *    cos_hue = cos(a)*256;
1303 	 *  a:[0~30]
1304 	 *    sin_hue = sin(a)*256;
1305 	 *    cos_hue = cos(a)*256;
1306 	 */
1307 	sin_hue = fixp_sin32(hue) >> 23;
1308 	cos_hue = fixp_cos32(hue) >> 23;
1309 
1310 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1311 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1312 			brightness, false);
1313 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1314 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, contrast, false);
1315 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1316 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1317 			saturation * contrast / 0x100, false);
1318 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1319 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, sin_hue, false);
1320 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1321 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, cos_hue, false);
1322 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1323 			 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1324 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1325 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1326 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1327 }
1328 
1329 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1330 {
1331 	struct connector_state *conn_state = &state->conn_state;
1332 	struct drm_display_mode *mode = &conn_state->mode;
1333 	struct crtc_state *cstate = &state->crtc_state;
1334 	u32 vp_offset = (cstate->crtc_id * 0x100);
1335 	u16 vtotal = mode->crtc_vtotal;
1336 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1337 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1338 	u16 hdisplay = mode->crtc_hdisplay;
1339 	u16 vdisplay = mode->crtc_vdisplay;
1340 	u16 hsize =
1341 	    hdisplay * (conn_state->overscan.left_margin +
1342 			conn_state->overscan.right_margin) / 200;
1343 	u16 vsize =
1344 	    vdisplay * (conn_state->overscan.top_margin +
1345 			conn_state->overscan.bottom_margin) / 200;
1346 	u16 hact_end, vact_end;
1347 	u32 val;
1348 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1349 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1350 
1351 	hsize = round_down(hsize, 2);
1352 	vsize = round_down(vsize, 2);
1353 
1354 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1355 	hact_end = hact_st + hsize;
1356 	val = hact_st << 16;
1357 	val |= hact_end;
1358 
1359 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1360 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1361 	vact_end = vact_st + vsize;
1362 	val = vact_st << 16;
1363 	val |= vact_end;
1364 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1365 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1366 	val |= scl_cal_scale2(hdisplay, hsize);
1367 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1368 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1369 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1370 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1371 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1372 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1373 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1374 		u16 vact_st_f1 = vtotal + vact_st + 1;
1375 		u16 vact_end_f1 = vact_st_f1 + vsize;
1376 
1377 		val = vact_st_f1 << 16 | vact_end_f1;
1378 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1379 	}
1380 
1381 	bg_ovl_dly = cstate->crtc->vps[cstate->crtc_id].bg_ovl_dly;
1382 	bg_dly =  vop2->data->vp_data[cstate->crtc_id].pre_scan_max_dly;
1383 	bg_dly -= bg_ovl_dly;
1384 	pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1385 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1386 		hsync_len = 8;
1387 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1388 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + cstate->crtc_id * 4,
1389 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1390 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + vp_offset, pre_scan_dly);
1391 }
1392 
1393 /*
1394  * Read VOP internal power domain on/off status.
1395  * We should query BISR_STS register in PMU for
1396  * power up/down status when memory repair is enabled.
1397  * Return value: 1 for power on, 0 for power off;
1398  */
1399 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
1400 {
1401 	int val = 0;
1402 	int shift = 0;
1403 	bool is_bisr_en = false;
1404 
1405 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK,
1406 				    pd_data->bisr_en_status_shift);
1407 	if (is_bisr_en) {
1408 		shift = pd_data->pmu_status_shift;
1409 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
1410 					  ((val >> shift) & 0x1), 50 * 1000);
1411 	} else {
1412 		shift = pd_data->pd_status_shift;
1413 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
1414 					  !((val >> shift) & 0x1), 50 * 1000);
1415 	}
1416 }
1417 
1418 static int vop2_power_domain_on(struct vop2 *vop2, int plane_id)
1419 {
1420 	struct vop2_win_data *win_data;
1421 	struct vop2_power_domain_data *pd_data;
1422 	int ret = 0;
1423 
1424 	win_data = vop2_find_win_by_phys_id(vop2, plane_id);
1425 	if (!win_data) {
1426 		printf("can't find win_data by phys_id\n");
1427 		return -EINVAL;
1428 	}
1429 	pd_data = win_data->pd_data;
1430 	if (pd_data->is_parent_needed) {
1431 		ret = vop2_power_domain_on(vop2, pd_data->parent_phy_id);
1432 		if (ret) {
1433 			printf("can't open parent power domain\n");
1434 			return -EINVAL;
1435 		}
1436 	}
1437 
1438 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, pd_data->pd_en_shift, 0, false);
1439 	ret = vop2_wait_power_domain_on(vop2, pd_data);
1440 	if (ret) {
1441 		printf("wait vop2 power domain timeout\n");
1442 		return ret;
1443 	}
1444 
1445 	return 0;
1446 }
1447 
1448 static void rk3588_vop2_regsbak(struct vop2 *vop2)
1449 {
1450 	u32 *base = vop2->regs;
1451 	int i = 0;
1452 
1453 	/*
1454 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
1455 	 */
1456 	for (i = 0; i < (vop2->reg_len >> 2); i++)
1457 		vop2->regsbak[i] = base[i];
1458 }
1459 
1460 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
1461 {
1462 	struct crtc_state *cstate = &state->crtc_state;
1463 	int i, j, port_mux = 0, total_used_layer = 0;
1464 	u8 shift = 0;
1465 	int layer_phy_id = 0;
1466 	u32 layer_nr = 0;
1467 	struct vop2_win_data *win_data;
1468 	struct vop2_vp_plane_mask *plane_mask;
1469 
1470 	if (vop2->global_init)
1471 		return;
1472 
1473 	/* OTP must enable at the first time, otherwise mirror layer register is error */
1474 	if (soc_is_rk3566())
1475 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
1476 				OTP_WIN_EN_SHIFT, 1, false);
1477 
1478 	if (cstate->crtc->assign_plane) {/* dts assign plane */
1479 		u32 plane_mask;
1480 		int primary_plane_id;
1481 
1482 		for (i = 0; i < vop2->data->nr_vps; i++) {
1483 			plane_mask = cstate->crtc->vps[i].plane_mask;
1484 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
1485 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
1486 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
1487 			primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
1488 			vop2->vp_plane_mask[i].primary_plane_id =  primary_plane_id;
1489 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
1490 
1491 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
1492 			for (j = 0; j < layer_nr; j++) {
1493 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
1494 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
1495 			}
1496 		}
1497 	} else {/* need soft assign plane mask */
1498 		/* find the first unplug devices and set it as main display */
1499 		int main_vp_index = -1;
1500 		int active_vp_num = 0;
1501 
1502 		for (i = 0; i < vop2->data->nr_vps; i++) {
1503 			if (cstate->crtc->vps[i].enable)
1504 				active_vp_num++;
1505 		}
1506 		printf("VOP have %d active VP\n", active_vp_num);
1507 
1508 		if (soc_is_rk3566() && active_vp_num > 2)
1509 			printf("ERROR: rk3566 only support 2 display output!!\n");
1510 		plane_mask = vop2->data->plane_mask;
1511 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
1512 
1513 		for (i = 0; i < vop2->data->nr_vps; i++) {
1514 			if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
1515 				vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
1516 				main_vp_index = i;
1517 				break;
1518 			}
1519 		}
1520 
1521 		/* if no find unplug devices, use vp0 as main display */
1522 		if (main_vp_index < 0) {
1523 			main_vp_index = 0;
1524 			vop2->vp_plane_mask[0] = plane_mask[0];
1525 		}
1526 
1527 		j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
1528 
1529 		/* init other display except main display */
1530 		for (i = 0; i < vop2->data->nr_vps; i++) {
1531 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
1532 				continue;
1533 			vop2->vp_plane_mask[i] = plane_mask[j++];
1534 		}
1535 
1536 		/* store plane mask for vop2_fixup_dts */
1537 		for (i = 0; i < vop2->data->nr_vps; i++) {
1538 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1539 			/* rk3566 only support 3+3 policy */
1540 			if (soc_is_rk3566() && active_vp_num == 1) {
1541 				if (cstate->crtc->vps[i].enable) {
1542 					for (j = 0; j < 3; j++) {
1543 						layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1544 						vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
1545 					}
1546 				}
1547 			} else {
1548 				for (j = 0; j < layer_nr; j++) {
1549 					layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1550 					vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
1551 				}
1552 			}
1553 		}
1554 	}
1555 
1556 	if (vop2->version == VOP_VERSION_RK3588) {
1557 		for (i = 0; i < vop2->data->nr_vps; i++) {
1558 			if (cstate->crtc->vps[i].enable) {
1559 				if (vop2_power_domain_on(vop2, vop2->vp_plane_mask[i].primary_plane_id))
1560 					printf("open vp[%d] plane pd fail\n", i);
1561 			}
1562 		}
1563 	}
1564 
1565 	if (vop2->version == VOP_VERSION_RK3588)
1566 		rk3588_vop2_regsbak(vop2);
1567 	else
1568 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
1569 
1570 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
1571 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
1572 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
1573 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
1574 
1575 	for (i = 0; i < vop2->data->nr_vps; i++) {
1576 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
1577 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
1578 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
1579 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
1580 	}
1581 
1582 	shift = 0;
1583 	/* layer sel win id */
1584 	for (i = 0; i < vop2->data->nr_vps; i++) {
1585 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1586 		for (j = 0; j < layer_nr; j++) {
1587 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1588 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1589 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
1590 					shift, win_data->layer_sel_win_id, false);
1591 			shift += 4;
1592 		}
1593 	}
1594 
1595 	/* win sel port */
1596 	for (i = 0; i < vop2->data->nr_vps; i++) {
1597 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1598 		for (j = 0; j < layer_nr; j++) {
1599 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1600 				continue;
1601 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1602 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1603 			shift = win_data->win_sel_port_offset * 2;
1604 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
1605 					LAYER_SEL_PORT_SHIFT + shift, i, false);
1606 		}
1607 	}
1608 
1609 	/**
1610 	 * port mux config
1611 	 */
1612 	for (i = 0; i < vop2->data->nr_vps; i++) {
1613 		shift = i * 4;
1614 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
1615 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
1616 			port_mux = total_used_layer - 1;
1617 		} else {
1618 			port_mux = 8;
1619 		}
1620 
1621 		if (i == vop2->data->nr_vps - 1)
1622 			port_mux = vop2->data->nr_mixers;
1623 
1624 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
1625 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
1626 				PORT_MUX_SHIFT + shift, port_mux, false);
1627 	}
1628 
1629 	if (vop2->version == VOP_VERSION_RK3568)
1630 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
1631 
1632 	vop2->global_init = true;
1633 }
1634 
1635 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
1636 {
1637 	struct crtc_state *cstate = &state->crtc_state;
1638 	int ret;
1639 
1640 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
1641 	ret = clk_set_defaults(cstate->dev);
1642 	if (ret)
1643 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
1644 
1645 	rockchip_vop2_gamma_lut_init(vop2, state);
1646 	rockchip_vop2_cubic_lut_init(vop2, state);
1647 
1648 	return 0;
1649 }
1650 
1651 /*
1652  * VOP2 have multi video ports.
1653  * video port ------- crtc
1654  */
1655 static int rockchip_vop2_preinit(struct display_state *state)
1656 {
1657 	struct crtc_state *cstate = &state->crtc_state;
1658 	const struct vop2_data *vop2_data = cstate->crtc->data;
1659 
1660 	if (!rockchip_vop2) {
1661 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
1662 		if (!rockchip_vop2)
1663 			return -ENOMEM;
1664 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
1665 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
1666 		rockchip_vop2->reg_len = RK3568_MAX_REG;
1667 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1668 		if (rockchip_vop2->grf <= 0)
1669 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
1670 		rockchip_vop2->version = vop2_data->version;
1671 		rockchip_vop2->data = vop2_data;
1672 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
1673 			struct regmap *map;
1674 
1675 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
1676 			if (rockchip_vop2->vop_grf <= 0)
1677 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
1678 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
1679 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
1680 			if (rockchip_vop2->vo1_grf <= 0)
1681 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
1682 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
1683 			if (rockchip_vop2->sys_pmu <= 0)
1684 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
1685 		}
1686 	}
1687 
1688 	cstate->private = rockchip_vop2;
1689 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
1690 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
1691 
1692 	vop2_global_initial(rockchip_vop2, state);
1693 
1694 	return 0;
1695 }
1696 
1697 /*
1698  * calc the dclk on rk3588
1699  * the available div of dclk is 1, 2, 4
1700  *
1701  */
1702 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
1703 {
1704 	if (child_clk * 4 <= max_dclk)
1705 		return child_clk * 4;
1706 	else if (child_clk * 2 <= max_dclk)
1707 		return child_clk * 2;
1708 	else if (child_clk <= max_dclk)
1709 		return child_clk;
1710 	else
1711 		return 0;
1712 }
1713 
1714 /*
1715  * 4 pixclk/cycle on rk3588
1716  * RGB/eDP/HDMI: if_pixclk >= dclk_core
1717  * DP: dp_pixclk = dclk_out <= dclk_core
1718  * DSI: mipi_pixclk <= dclk_out <= dclk_core
1719  */
1720 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
1721 				       int *dclk_core_div, int *dclk_out_div,
1722 				       int *if_pixclk_div, int *if_dclk_div)
1723 {
1724 	struct crtc_state *cstate = &state->crtc_state;
1725 	struct connector_state *conn_state = &state->conn_state;
1726 	struct drm_display_mode *mode = &conn_state->mode;
1727 	struct vop2 *vop2 = cstate->private;
1728 	unsigned long v_pixclk = mode->clock;
1729 	unsigned long dclk_core_rate = v_pixclk >> 2;
1730 	unsigned long dclk_rate = v_pixclk;
1731 	unsigned long dclk_out_rate;
1732 	u64 if_dclk_rate;
1733 	u64 if_pixclk_rate;
1734 	int output_type = conn_state->type;
1735 	int output_mode = conn_state->output_mode;
1736 	int K = 1;
1737 
1738 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
1739 		/*
1740 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
1741 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
1742 		 */
1743 		if (output_mode == ROCKCHIP_OUT_MODE_YUV420) {
1744 			dclk_rate = dclk_rate >> 1;
1745 			K = 2;
1746 		}
1747 		if (conn_state->dsc_enable) {
1748 			if_pixclk_rate = conn_state->dsc_cds_clk << 1;
1749 			if_dclk_rate = conn_state->dsc_cds_clk;
1750 		} else {
1751 			if_pixclk_rate = (dclk_core_rate << 1) / K;
1752 			if_dclk_rate = dclk_core_rate / K;
1753 		}
1754 
1755 		if (!dclk_rate) {
1756 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
1757 			       vop2->data->vp_data->max_dclk, if_pixclk_rate);
1758 			return -EINVAL;
1759 		}
1760 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
1761 		*if_dclk_div = dclk_rate / if_dclk_rate;
1762 		*dclk_core_div = dclk_rate / dclk_core_rate;
1763 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
1764 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
1765 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
1766 		/* edp_pixclk = edp_dclk > dclk_core */
1767 		if_pixclk_rate = v_pixclk / K;
1768 		if_dclk_rate = v_pixclk / K;
1769 		dclk_rate = if_pixclk_rate * K;
1770 		*dclk_core_div = dclk_rate / dclk_core_rate;
1771 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
1772 		*if_dclk_div = *if_pixclk_div;
1773 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
1774 		if (output_mode == ROCKCHIP_OUT_MODE_YUV420)
1775 			dclk_out_rate = v_pixclk >> 3;
1776 		else
1777 			dclk_out_rate = v_pixclk >> 2;
1778 
1779 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
1780 		if (!dclk_rate) {
1781 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
1782 			       vop2->data->vp_data->max_dclk, dclk_core_rate);
1783 			return -EINVAL;
1784 		}
1785 		*dclk_out_div = dclk_rate / dclk_out_rate;
1786 		*dclk_core_div = dclk_rate / dclk_core_rate;
1787 
1788 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
1789 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
1790 			K = 2;
1791 		if (conn_state->dsc_enable)
1792 			if_pixclk_rate = conn_state->dsc_cds_clk >> 1;
1793 		else
1794 			if_pixclk_rate = dclk_core_rate / K;
1795 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
1796 		dclk_out_rate = if_pixclk_rate;
1797 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
1798 		dclk_rate = dclk_core_rate;
1799 		*dclk_out_div = dclk_rate / dclk_out_rate;
1800 		*dclk_core_div = dclk_rate / dclk_core_rate;
1801 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
1802 
1803 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
1804 		dclk_rate = v_pixclk;
1805 		*dclk_core_div = dclk_rate / dclk_core_rate;
1806 	}
1807 
1808 	*if_pixclk_div = ilog2(*if_pixclk_div);
1809 	*if_dclk_div = ilog2(*if_dclk_div);
1810 	*dclk_core_div = ilog2(*dclk_core_div);
1811 	*dclk_out_div = ilog2(*dclk_out_div);
1812 
1813 	return dclk_rate;
1814 }
1815 
1816 static int vop2_calc_dsc_clk(struct connector_state *conn_state)
1817 {
1818 	struct drm_display_mode *mode = &conn_state->mode;
1819 	u64 v_pixclk = mode->clock * 1000LL; /* video timing pixclk */
1820 	u8 k = 1;
1821 
1822 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
1823 		k = 2;
1824 
1825 	conn_state->dsc_pxl_clk = v_pixclk;
1826 	do_div(conn_state->dsc_pxl_clk, (conn_state->dsc_slice_num * k));
1827 
1828 	conn_state->dsc_txp_clk = v_pixclk;
1829 	do_div(conn_state->dsc_txp_clk, (conn_state->dsc_pixel_num * k));
1830 
1831 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
1832 	 * cds_dat_width = 96;
1833 	 * bits_per_pixel = [8-12];
1834 	 * As only support 1/2/4 div, so we set dsc_cds = crtc_clock / 8;
1835 	 */
1836 	conn_state->dsc_cds_clk = mode->crtc_clock / 8 * 1000;
1837 
1838 	return 0;
1839 }
1840 
1841 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
1842 {
1843 	struct crtc_state *cstate = &state->crtc_state;
1844 	struct connector_state *conn_state = &state->conn_state;
1845 	struct drm_display_mode *mode = &conn_state->mode;
1846 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &conn_state->dsc_sink_cap;
1847 	struct vop2 *vop2 = cstate->private;
1848 	u32 vp_offset = (cstate->crtc_id * 0x100);
1849 	u16 hdisplay = mode->crtc_hdisplay;
1850 	int output_if = conn_state->output_if;
1851 	int dclk_core_div = 0;
1852 	int dclk_out_div = 0;
1853 	int if_pixclk_div = 0;
1854 	int if_dclk_div = 0;
1855 	unsigned long dclk_rate;
1856 	u32 val;
1857 
1858 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
1859 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
1860 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
1861 	} else {
1862 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
1863 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
1864 	}
1865 
1866 	if (conn_state->dsc_enable) {
1867 		if (!vop2->data->nr_dscs) {
1868 			printf("No DSC\n");
1869 			return 0;
1870 		}
1871 		conn_state->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
1872 		conn_state->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width;
1873 		conn_state->dsc_pixel_num = conn_state->dsc_slice_num >= 4 ?
1874 					    4 : conn_state->dsc_slice_num >= 2 ? 2 : 1;
1875 		vop2_calc_dsc_clk(conn_state);
1876 	}
1877 
1878 	dclk_rate = vop2_calc_cru_cfg(state, &dclk_core_div, &dclk_out_div, &if_pixclk_div, &if_dclk_div);
1879 
1880 	if (output_if & VOP_OUTPUT_IF_RGB) {
1881 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
1882 				4, false);
1883 	}
1884 
1885 	if (output_if & VOP_OUTPUT_IF_BT1120) {
1886 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
1887 				3, false);
1888 	}
1889 
1890 	if (output_if & VOP_OUTPUT_IF_BT656) {
1891 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
1892 				2, false);
1893 	}
1894 
1895 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
1896 		if (cstate->crtc_id == 2)
1897 			val = 0;
1898 		else
1899 			val = 1;
1900 
1901 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
1902 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
1903 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
1904 
1905 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
1906 				1, false);
1907 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
1908 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
1909 				if_pixclk_div, false);
1910 
1911 		if (conn_state->hold_mode) {
1912 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
1913 					EN_MASK, EDPI_TE_EN, 1, false);
1914 
1915 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
1916 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
1917 		}
1918 	}
1919 
1920 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
1921 		if (cstate->crtc_id == 2)
1922 			val = 0;
1923 		else if (cstate->crtc_id == 3)
1924 			val = 1;
1925 		else
1926 			val = 3; /*VP1*/
1927 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
1928 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
1929 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
1930 
1931 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
1932 				1, false);
1933 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
1934 				val, false);
1935 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
1936 				if_pixclk_div, false);
1937 
1938 		if (conn_state->hold_mode) {
1939 			/* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */
1940 			if (vop2->version == VOP_VERSION_RK3588 && val == 3)
1941 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
1942 						EN_MASK, EDPI_TE_EN, 0, false);
1943 			else
1944 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
1945 						EN_MASK, EDPI_TE_EN, 1, false);
1946 
1947 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
1948 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
1949 		}
1950 	}
1951 
1952 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
1953 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
1954 				RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
1955 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
1956 				MIPI_DUAL_EN_SHIFT, 1, false);
1957 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
1958 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
1959 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
1960 					false);
1961 	}
1962 
1963 	if (output_if & VOP_OUTPUT_IF_eDP0) {
1964 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
1965 				1, false);
1966 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
1967 				cstate->crtc_id, false);
1968 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
1969 				if_dclk_div, false);
1970 
1971 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
1972 				if_pixclk_div, false);
1973 
1974 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
1975 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
1976 	}
1977 
1978 	if (output_if & VOP_OUTPUT_IF_eDP1) {
1979 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
1980 				1, false);
1981 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
1982 				cstate->crtc_id, false);
1983 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
1984 				if_dclk_div, false);
1985 
1986 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
1987 				if_pixclk_div, false);
1988 	}
1989 
1990 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
1991 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
1992 				1, false);
1993 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
1994 				cstate->crtc_id, false);
1995 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
1996 				if_dclk_div, false);
1997 
1998 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
1999 				if_pixclk_div, false);
2000 
2001 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2002 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2003 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2004 				HDMI_SYNC_POL_MASK,
2005 				HDMI0_SYNC_POL_SHIFT, val);
2006 	}
2007 
2008 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2009 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2010 				1, false);
2011 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2012 				cstate->crtc_id, false);
2013 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2014 				if_dclk_div, false);
2015 
2016 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2017 				if_pixclk_div, false);
2018 
2019 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2020 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2021 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2022 				HDMI_SYNC_POL_MASK,
2023 				HDMI1_SYNC_POL_SHIFT, val);
2024 	}
2025 
2026 	if (output_if & VOP_OUTPUT_IF_DP0) {
2027 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2028 				1, false);
2029 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2030 				cstate->crtc_id, false);
2031 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2032 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2033 	}
2034 
2035 	if (output_if & VOP_OUTPUT_IF_DP1) {
2036 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2037 				1, false);
2038 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2039 				cstate->crtc_id, false);
2040 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2041 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2042 	}
2043 
2044 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2045 			DCLK_CORE_DIV_SHIFT, dclk_core_div, false);
2046 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2047 			DCLK_OUT_DIV_SHIFT, dclk_out_div, false);
2048 
2049 	return dclk_rate;
2050 }
2051 
2052 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2053 {
2054 	struct crtc_state *cstate = &state->crtc_state;
2055 	struct connector_state *conn_state = &state->conn_state;
2056 	struct drm_display_mode *mode = &conn_state->mode;
2057 	struct vop2 *vop2 = cstate->private;
2058 	u32 vp_offset = (cstate->crtc_id * 0x100);
2059 	bool dclk_inv;
2060 	u32 val;
2061 
2062 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2063 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2064 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2065 
2066 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2067 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2068 				1, false);
2069 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2070 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2071 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2072 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2073 	}
2074 
2075 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2076 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2077 				1, false);
2078 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2079 				BT1120_EN_SHIFT, 1, false);
2080 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2081 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2082 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2083 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2084 	}
2085 
2086 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2087 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2088 				1, false);
2089 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2090 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2091 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2092 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2093 	}
2094 
2095 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2096 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2097 				1, false);
2098 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2099 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
2100 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2101 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2102 	}
2103 
2104 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2105 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
2106 				1, false);
2107 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2108 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
2109 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2110 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2111 	}
2112 
2113 	if (conn_state->output_flags &
2114 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
2115 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
2116 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2117 				LVDS_DUAL_EN_SHIFT, 1, false);
2118 		if (conn_state->output_flags &
2119 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2120 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2121 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
2122 					false);
2123 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2124 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2125 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
2126 	}
2127 
2128 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
2129 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
2130 				1, false);
2131 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2132 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
2133 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2134 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2135 	}
2136 
2137 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
2138 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
2139 				1, false);
2140 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2141 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
2142 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2143 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2144 	}
2145 
2146 	if (conn_state->output_flags &
2147 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2148 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2149 				MIPI_DUAL_EN_SHIFT, 1, false);
2150 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2151 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2152 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2153 					false);
2154 	}
2155 
2156 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
2157 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
2158 				1, false);
2159 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2160 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
2161 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2162 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
2163 	}
2164 
2165 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2166 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2167 				1, false);
2168 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2169 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2170 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2171 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2172 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2173 				IF_CRTL_HDMI_PIN_POL_MASK,
2174 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2175 	}
2176 
2177 	return mode->clock;
2178 }
2179 
2180 static void vop2_post_color_swap(struct display_state *state)
2181 {
2182 	struct crtc_state *cstate = &state->crtc_state;
2183 	struct connector_state *conn_state = &state->conn_state;
2184 	struct vop2 *vop2 = cstate->private;
2185 	u32 vp_offset = (cstate->crtc_id * 0x100);
2186 	u32 output_type = conn_state->type;
2187 	u32 data_swap = 0;
2188 
2189 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
2190 		data_swap = DSP_RB_SWAP;
2191 
2192 	if (vop2->version == VOP_VERSION_RK3588 &&
2193 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
2194 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
2195 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
2196 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
2197 		data_swap |= DSP_RG_SWAP;
2198 
2199 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
2200 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
2201 }
2202 
2203 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
2204 {
2205 	int ret = 0;
2206 
2207 	if (parent->dev)
2208 		ret = clk_set_parent(clk, parent);
2209 	if (ret < 0)
2210 		debug("failed to set %s as parent for %s\n",
2211 		      parent->dev->name, clk->dev->name);
2212 }
2213 
2214 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
2215 {
2216 	int ret = 0;
2217 
2218 	if (clk->dev)
2219 		ret = clk_set_rate(clk, rate);
2220 	if (ret < 0)
2221 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
2222 
2223 	return ret;
2224 }
2225 
2226 static int rockchip_vop2_init(struct display_state *state)
2227 {
2228 	struct crtc_state *cstate = &state->crtc_state;
2229 	struct connector_state *conn_state = &state->conn_state;
2230 	struct drm_display_mode *mode = &conn_state->mode;
2231 	struct vop2 *vop2 = cstate->private;
2232 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2233 	u16 hdisplay = mode->crtc_hdisplay;
2234 	u16 htotal = mode->crtc_htotal;
2235 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2236 	u16 hact_end = hact_st + hdisplay;
2237 	u16 vdisplay = mode->crtc_vdisplay;
2238 	u16 vtotal = mode->crtc_vtotal;
2239 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
2240 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2241 	u16 vact_end = vact_st + vdisplay;
2242 	bool yuv_overlay = false;
2243 	u32 vp_offset = (cstate->crtc_id * 0x100);
2244 	u32 line_flag_offset = (cstate->crtc_id * 4);
2245 	u32 val, act_end;
2246 	u8 dither_down_en = 0;
2247 	u8 pre_dither_down_en = 0;
2248 	char output_type_name[30] = {0};
2249 	char dclk_name[9];
2250 	struct clk dclk;
2251 	struct clk hdmi0_phy_pll;
2252 	struct clk hdmi1_phy_pll;
2253 	unsigned long dclk_rate;
2254 	int ret;
2255 
2256 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
2257 	       mode->hdisplay, mode->vdisplay,
2258 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
2259 	       mode->vscan,
2260 	       get_output_if_name(conn_state->output_if, output_type_name),
2261 	       cstate->crtc_id);
2262 
2263 	vop2_initial(vop2, state);
2264 	if (vop2->version == VOP_VERSION_RK3588)
2265 		dclk_rate = rk3588_vop2_if_cfg(state);
2266 	else
2267 		dclk_rate = rk3568_vop2_if_cfg(state);
2268 
2269 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
2270 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
2271 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
2272 
2273 	vop2_post_color_swap(state);
2274 
2275 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
2276 			OUT_MODE_SHIFT, conn_state->output_mode, false);
2277 
2278 	switch (conn_state->bus_format) {
2279 	case MEDIA_BUS_FMT_RGB565_1X16:
2280 		dither_down_en = 1;
2281 		break;
2282 	case MEDIA_BUS_FMT_RGB666_1X18:
2283 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
2284 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
2285 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
2286 		dither_down_en = 1;
2287 		break;
2288 	case MEDIA_BUS_FMT_YUV8_1X24:
2289 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
2290 		dither_down_en = 0;
2291 		pre_dither_down_en = 1;
2292 		break;
2293 	case MEDIA_BUS_FMT_YUV10_1X30:
2294 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
2295 	case MEDIA_BUS_FMT_RGB888_1X24:
2296 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
2297 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
2298 	default:
2299 		dither_down_en = 0;
2300 		pre_dither_down_en = 0;
2301 		break;
2302 	}
2303 
2304 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
2305 		pre_dither_down_en = 0;
2306 	else
2307 		pre_dither_down_en = 1;
2308 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2309 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
2310 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2311 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
2312 
2313 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
2314 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
2315 			yuv_overlay, false);
2316 
2317 	cstate->yuv_overlay = yuv_overlay;
2318 
2319 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
2320 		    (htotal << 16) | hsync_len);
2321 	val = hact_st << 16;
2322 	val |= hact_end;
2323 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
2324 	val = vact_st << 16;
2325 	val |= vact_end;
2326 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
2327 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2328 		u16 vact_st_f1 = vtotal + vact_st + 1;
2329 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
2330 
2331 		val = vact_st_f1 << 16 | vact_end_f1;
2332 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
2333 			    val);
2334 
2335 		val = vtotal << 16 | (vtotal + vsync_len);
2336 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
2337 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2338 				INTERLACE_EN_SHIFT, 1, false);
2339 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2340 				DSP_FILED_POL, 1, false);
2341 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2342 				P2I_EN_SHIFT, 1, false);
2343 		vtotal += vtotal + 1;
2344 		act_end = vact_end_f1;
2345 	} else {
2346 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2347 				INTERLACE_EN_SHIFT, 0, false);
2348 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2349 				P2I_EN_SHIFT, 0, false);
2350 		act_end = vact_end;
2351 	}
2352 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
2353 		    (vtotal << 16) | vsync_len);
2354 
2355 	if (vop2->version == VOP_VERSION_RK3568) {
2356 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
2357 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
2358 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2359 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
2360 		else
2361 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2362 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
2363 	}
2364 
2365 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
2366 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2367 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
2368 	else
2369 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2370 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
2371 
2372 	if (yuv_overlay)
2373 		val = 0x20010200;
2374 	else
2375 		val = 0;
2376 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
2377 
2378 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2379 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
2380 
2381 	vop2_tv_config_update(state, vop2);
2382 	vop2_post_config(state, vop2);
2383 
2384 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
2385 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
2386 	if (ret) {
2387 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
2388 		return ret;
2389 	}
2390 
2391 	ret = uclass_get_device_by_name(UCLASS_CLK, "hdmiphypll_clk0",
2392 					&hdmi0_phy_pll.dev);
2393 	if (ret) {
2394 		hdmi0_phy_pll.dev = NULL;
2395 		printf("%s:No hdmiphypll clk0 found, use system clk\n",
2396 		       __func__);
2397 	}
2398 
2399 	ret = uclass_get_device_by_name(UCLASS_CLK, "hdmiphypll_clk1",
2400 					&hdmi1_phy_pll.dev);
2401 	if (ret) {
2402 		hdmi1_phy_pll.dev = NULL;
2403 		printf("%s:No hdmiphypll clk1 found, use system clk\n",
2404 		       __func__);
2405 	}
2406 
2407 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
2408 		vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
2409 	else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
2410 		vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
2411 
2412 	/*
2413 	 * uboot clk driver won't set dclk parent's rate when use
2414 	 * hdmi phypll as dclk source.
2415 	 * So set dclk rate is meaningless. Set hdmi phypll rate
2416 	 * directly.
2417 	 */
2418 	if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev)
2419 		ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
2420 	else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev)
2421 		ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
2422 	else
2423 		ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
2424 
2425 	if (IS_ERR_VALUE(ret)) {
2426 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
2427 		       __func__, cstate->crtc_id, dclk_rate, ret);
2428 		return ret;
2429 	}
2430 
2431 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
2432 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
2433 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
2434 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
2435 
2436 	return 0;
2437 }
2438 
2439 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
2440 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
2441 			     uint32_t dst_h)
2442 {
2443 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
2444 	uint16_t hscl_filter_mode, vscl_filter_mode;
2445 	uint8_t gt2 = 0, gt4 = 0;
2446 	uint32_t xfac = 0, yfac = 0;
2447 	uint16_t hsu_filter_mode = VOP2_SCALE_UP_BIC;
2448 	uint16_t hsd_filter_mode = VOP2_SCALE_DOWN_BIL;
2449 	uint16_t vsu_filter_mode = VOP2_SCALE_UP_BIL;
2450 	uint16_t vsd_filter_mode = VOP2_SCALE_DOWN_BIL;
2451 	u32 win_offset = win->reg_offset;
2452 
2453 	if (src_h >= (4 * dst_h))
2454 		gt4 = 1;
2455 	else if (src_h >= (2 * dst_h))
2456 		gt2 = 1;
2457 
2458 	if (gt4)
2459 		src_h >>= 2;
2460 	else if (gt2)
2461 		src_h >>= 1;
2462 
2463 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
2464 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
2465 
2466 	if (yrgb_hor_scl_mode == SCALE_UP)
2467 		hscl_filter_mode = hsu_filter_mode;
2468 	else
2469 		hscl_filter_mode = hsd_filter_mode;
2470 
2471 	if (yrgb_ver_scl_mode == SCALE_UP)
2472 		vscl_filter_mode = vsu_filter_mode;
2473 	else
2474 		vscl_filter_mode = vsd_filter_mode;
2475 
2476 	/*
2477 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
2478 	 * at scale down mode
2479 	 */
2480 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) {
2481 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
2482 		dst_w += 1;
2483 	}
2484 
2485 	xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
2486 	yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
2487 
2488 	if (win->type == CLUSTER_LAYER) {
2489 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
2490 			    yfac << 16 | xfac);
2491 
2492 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2493 				YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, gt2, false);
2494 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2495 				YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, gt4, false);
2496 
2497 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2498 				YRGB_XSCL_MODE_MASK, CLUSTER_YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
2499 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2500 				YRGB_YSCL_MODE_MASK, CLUSTER_YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
2501 
2502 	} else {
2503 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
2504 			    yfac << 16 | xfac);
2505 
2506 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
2507 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, gt2, false);
2508 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
2509 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, gt4, false);
2510 
2511 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2512 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
2513 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2514 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
2515 
2516 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2517 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
2518 				hscl_filter_mode, false);
2519 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2520 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
2521 				vscl_filter_mode, false);
2522 	}
2523 }
2524 
2525 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
2526 {
2527 	struct crtc_state *cstate = &state->crtc_state;
2528 	struct connector_state *conn_state = &state->conn_state;
2529 	struct drm_display_mode *mode = &conn_state->mode;
2530 	struct vop2 *vop2 = cstate->private;
2531 	int src_w = cstate->src_w;
2532 	int src_h = cstate->src_h;
2533 	int crtc_x = cstate->crtc_x;
2534 	int crtc_y = cstate->crtc_y;
2535 	int crtc_w = cstate->crtc_w;
2536 	int crtc_h = cstate->crtc_h;
2537 	int xvir = cstate->xvir;
2538 	int y_mirror = 0;
2539 	int csc_mode;
2540 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
2541 	u32 win_offset = win->reg_offset;
2542 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2543 
2544 	act_info = (src_h - 1) << 16;
2545 	act_info |= (src_w - 1) & 0xffff;
2546 
2547 	dsp_info = (crtc_h - 1) << 16;
2548 	dsp_info |= (crtc_w - 1) & 0xffff;
2549 
2550 	dsp_stx = crtc_x;
2551 	dsp_sty = crtc_y;
2552 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
2553 
2554 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
2555 		y_mirror = 1;
2556 	else
2557 		y_mirror = 0;
2558 
2559 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
2560 
2561 	if (y_mirror)
2562 		printf("WARN: y mirror is unsupported by cluster window\n");
2563 
2564 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
2565 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
2566 			false);
2567 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
2568 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, cstate->dma_addr);
2569 
2570 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
2571 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
2572 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
2573 
2574 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
2575 
2576 	csc_mode = vop2_convert_csc_mode(conn_state->color_space);
2577 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
2578 			CLUSTER_RGB2YUV_EN_SHIFT,
2579 			is_yuv_output(conn_state->bus_format), false);
2580 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
2581 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
2582 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
2583 
2584 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2585 }
2586 
2587 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
2588 {
2589 	struct crtc_state *cstate = &state->crtc_state;
2590 	struct connector_state *conn_state = &state->conn_state;
2591 	struct drm_display_mode *mode = &conn_state->mode;
2592 	struct vop2 *vop2 = cstate->private;
2593 	int src_w = cstate->src_w;
2594 	int src_h = cstate->src_h;
2595 	int crtc_x = cstate->crtc_x;
2596 	int crtc_y = cstate->crtc_y;
2597 	int crtc_w = cstate->crtc_w;
2598 	int crtc_h = cstate->crtc_h;
2599 	int xvir = cstate->xvir;
2600 	int y_mirror = 0;
2601 	int csc_mode;
2602 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
2603 	u32 win_offset = win->reg_offset;
2604 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2605 
2606 	/*
2607 	 * This is workaround solution for IC design:
2608 	 * esmart can't support scale down when actual_w % 16 == 1.
2609 	 */
2610 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
2611 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
2612 		src_w -= 1;
2613 	}
2614 
2615 	act_info = (src_h - 1) << 16;
2616 	act_info |= (src_w - 1) & 0xffff;
2617 
2618 	dsp_info = (crtc_h - 1) << 16;
2619 	dsp_info |= (crtc_w - 1) & 0xffff;
2620 
2621 	dsp_stx = crtc_x;
2622 	dsp_sty = crtc_y;
2623 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
2624 
2625 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
2626 		y_mirror = 1;
2627 	else
2628 		y_mirror = 0;
2629 
2630 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
2631 
2632 	if (y_mirror)
2633 		cstate->dma_addr += (src_h - 1) * xvir * 4;
2634 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
2635 			YMIRROR_EN_SHIFT, y_mirror, false);
2636 
2637 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
2638 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
2639 			false);
2640 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
2641 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
2642 		    cstate->dma_addr);
2643 
2644 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
2645 		    act_info);
2646 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
2647 		    dsp_info);
2648 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
2649 
2650 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
2651 			WIN_EN_SHIFT, 1, false);
2652 
2653 	csc_mode = vop2_convert_csc_mode(conn_state->color_space);
2654 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
2655 			RGB2YUV_EN_SHIFT,
2656 			is_yuv_output(conn_state->bus_format), false);
2657 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
2658 			CSC_MODE_SHIFT, csc_mode, false);
2659 
2660 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2661 }
2662 
2663 static int rockchip_vop2_set_plane(struct display_state *state)
2664 {
2665 	struct crtc_state *cstate = &state->crtc_state;
2666 	struct vop2 *vop2 = cstate->private;
2667 	struct vop2_win_data *win_data;
2668 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
2669 	char plane_name[10] = {0};
2670 
2671 	if (cstate->crtc_w > cstate->max_output.width) {
2672 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
2673 		       cstate->crtc_w, cstate->max_output.width);
2674 		return -EINVAL;
2675 	}
2676 
2677 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
2678 	if (!win_data) {
2679 		printf("invalid win id %d\n", primary_plane_id);
2680 		return -ENODEV;
2681 	}
2682 
2683 	if (win_data->type == CLUSTER_LAYER)
2684 		vop2_set_cluster_win(state, win_data);
2685 	else
2686 		vop2_set_smart_win(state, win_data);
2687 
2688 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
2689 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
2690 		cstate->src_w, cstate->src_h, cstate->crtc_w, cstate->crtc_h,
2691 		cstate->crtc_x, cstate->crtc_y, cstate->format,
2692 		cstate->dma_addr);
2693 
2694 	return 0;
2695 }
2696 
2697 static int rockchip_vop2_prepare(struct display_state *state)
2698 {
2699 	return 0;
2700 }
2701 
2702 static int rockchip_vop2_enable(struct display_state *state)
2703 {
2704 	struct crtc_state *cstate = &state->crtc_state;
2705 	struct vop2 *vop2 = cstate->private;
2706 	u32 vp_offset = (cstate->crtc_id * 0x100);
2707 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2708 
2709 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2710 			STANDBY_EN_SHIFT, 0, false);
2711 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2712 
2713 	return 0;
2714 }
2715 
2716 static int rockchip_vop2_disable(struct display_state *state)
2717 {
2718 	struct crtc_state *cstate = &state->crtc_state;
2719 	struct vop2 *vop2 = cstate->private;
2720 	u32 vp_offset = (cstate->crtc_id * 0x100);
2721 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2722 
2723 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2724 			STANDBY_EN_SHIFT, 1, false);
2725 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2726 
2727 	return 0;
2728 }
2729 
2730 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
2731 {
2732 	struct crtc_state *cstate = &state->crtc_state;
2733 	struct vop2 *vop2 = cstate->private;
2734 	int i = 0;
2735 	int correct_cursor_plane = -1;
2736 	int plane_type = -1;
2737 
2738 	if (cursor_plane < 0)
2739 		return -1;
2740 
2741 	if (plane_mask & (1 << cursor_plane))
2742 		return cursor_plane;
2743 
2744 	/* Get current cursor plane type */
2745 	for (i = 0; i < vop2->data->nr_layers; i++) {
2746 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
2747 			plane_type = vop2->data->plane_table[i].plane_type;
2748 			break;
2749 		}
2750 	}
2751 
2752 	/* Get the other same plane type plane id */
2753 	for (i = 0; i < vop2->data->nr_layers; i++) {
2754 		if (vop2->data->plane_table[i].plane_type == plane_type &&
2755 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
2756 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
2757 			break;
2758 		}
2759 	}
2760 
2761 	/* To check whether the new correct_cursor_plane is attach to current vp */
2762 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
2763 		printf("error: faild to find correct plane as cursor plane\n");
2764 		return -1;
2765 	}
2766 
2767 	printf("vp%d adjust cursor plane from %d to %d\n",
2768 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
2769 
2770 	return correct_cursor_plane;
2771 }
2772 
2773 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
2774 {
2775 	struct crtc_state *cstate = &state->crtc_state;
2776 	struct vop2 *vop2 = cstate->private;
2777 	ofnode vp_node;
2778 	struct device_node *port_parent_node = cstate->ports_node;
2779 	static bool vop_fix_dts;
2780 	const char *path;
2781 	u32 plane_mask = 0;
2782 	int vp_id = 0;
2783 	int cursor_plane_id = -1;
2784 
2785 	if (vop_fix_dts)
2786 		return 0;
2787 
2788 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
2789 		path = vp_node.np->full_name;
2790 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
2791 
2792 		if (cstate->crtc->assign_plane)
2793 			continue;
2794 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
2795 								 cstate->crtc->vps[vp_id].cursor_plane);
2796 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
2797 		       vp_id, plane_mask,
2798 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
2799 		       cursor_plane_id);
2800 
2801 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
2802 				     plane_mask, 1);
2803 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
2804 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
2805 		if (cursor_plane_id >= 0)
2806 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
2807 					     cursor_plane_id, 1);
2808 		vp_id++;
2809 	}
2810 
2811 	vop_fix_dts = true;
2812 
2813 	return 0;
2814 }
2815 
2816 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
2817 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
2818 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
2819 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
2820 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
2821 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
2822 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
2823 };
2824 
2825 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
2826 	{ /* one display policy */
2827 		{/* main display */
2828 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
2829 			.attached_layers_nr = 6,
2830 			.attached_layers = {
2831 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
2832 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
2833 				},
2834 		},
2835 		{/* second display */},
2836 		{/* third  display */},
2837 		{/* fourth display */},
2838 	},
2839 
2840 	{ /* two display policy */
2841 		{/* main display */
2842 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
2843 			.attached_layers_nr = 3,
2844 			.attached_layers = {
2845 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
2846 				},
2847 		},
2848 
2849 		{/* second display */
2850 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
2851 			.attached_layers_nr = 3,
2852 			.attached_layers = {
2853 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
2854 				},
2855 		},
2856 		{/* third  display */},
2857 		{/* fourth display */},
2858 	},
2859 
2860 	{ /* three display policy */
2861 		{/* main display */
2862 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
2863 			.attached_layers_nr = 3,
2864 			.attached_layers = {
2865 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
2866 				},
2867 		},
2868 
2869 		{/* second display */
2870 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
2871 			.attached_layers_nr = 2,
2872 			.attached_layers = {
2873 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
2874 				},
2875 		},
2876 
2877 		{/* third  display */
2878 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
2879 			.attached_layers_nr = 1,
2880 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
2881 		},
2882 
2883 		{/* fourth display */},
2884 	},
2885 
2886 	{/* reserved for four display policy */},
2887 };
2888 
2889 static struct vop2_win_data rk3568_win_data[6] = {
2890 	{
2891 		.name = "Cluster0",
2892 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
2893 		.type = CLUSTER_LAYER,
2894 		.win_sel_port_offset = 0,
2895 		.layer_sel_win_id = 0,
2896 		.reg_offset = 0,
2897 	},
2898 
2899 	{
2900 		.name = "Cluster1",
2901 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
2902 		.type = CLUSTER_LAYER,
2903 		.win_sel_port_offset = 1,
2904 		.layer_sel_win_id = 1,
2905 		.reg_offset = 0x200,
2906 	},
2907 
2908 	{
2909 		.name = "Esmart0",
2910 		.phys_id = ROCKCHIP_VOP2_ESMART0,
2911 		.type = ESMART_LAYER,
2912 		.win_sel_port_offset = 4,
2913 		.layer_sel_win_id = 2,
2914 		.reg_offset = 0,
2915 	},
2916 
2917 	{
2918 		.name = "Esmart1",
2919 		.phys_id = ROCKCHIP_VOP2_ESMART1,
2920 		.type = ESMART_LAYER,
2921 		.win_sel_port_offset = 5,
2922 		.layer_sel_win_id = 6,
2923 		.reg_offset = 0x200,
2924 	},
2925 
2926 	{
2927 		.name = "Smart0",
2928 		.phys_id = ROCKCHIP_VOP2_SMART0,
2929 		.type = SMART_LAYER,
2930 		.win_sel_port_offset = 6,
2931 		.layer_sel_win_id = 3,
2932 		.reg_offset = 0x400,
2933 	},
2934 
2935 	{
2936 		.name = "Smart1",
2937 		.phys_id = ROCKCHIP_VOP2_SMART1,
2938 		.type = SMART_LAYER,
2939 		.win_sel_port_offset = 7,
2940 		.layer_sel_win_id = 7,
2941 		.reg_offset = 0x600,
2942 	},
2943 };
2944 
2945 static struct vop2_vp_data rk3568_vp_data[3] = {
2946 	{
2947 		.feature = VOP_FEATURE_OUTPUT_10BIT,
2948 		.pre_scan_max_dly = 42,
2949 		.max_output = {4096, 2304},
2950 	},
2951 	{
2952 		.feature = 0,
2953 		.pre_scan_max_dly = 40,
2954 		.max_output = {2048, 1536},
2955 	},
2956 	{
2957 		.feature = 0,
2958 		.pre_scan_max_dly = 40,
2959 		.max_output = {1920, 1080},
2960 	},
2961 };
2962 
2963 const struct vop2_data rk3568_vop = {
2964 	.version = VOP_VERSION_RK3568,
2965 	.nr_vps = 3,
2966 	.vp_data = rk3568_vp_data,
2967 	.win_data = rk3568_win_data,
2968 	.plane_mask = rk356x_vp_plane_mask[0],
2969 	.plane_table = rk356x_plane_table,
2970 	.nr_layers = 6,
2971 	.nr_mixers = 5,
2972 	.nr_gammas = 1,
2973 };
2974 
2975 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
2976 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
2977 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
2978 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
2979 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
2980 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
2981 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
2982 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
2983 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
2984 };
2985 
2986 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
2987 	{ /* one display policy */
2988 		{/* main display */
2989 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
2990 			.attached_layers_nr = 8,
2991 			.attached_layers = {
2992 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
2993 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
2994 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
2995 			},
2996 		},
2997 		{/* second display */},
2998 		{/* third  display */},
2999 		{/* fourth display */},
3000 	},
3001 
3002 	{ /* two display policy */
3003 		{/* main display */
3004 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3005 			.attached_layers_nr = 4,
3006 			.attached_layers = {
3007 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
3008 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
3009 			},
3010 		},
3011 
3012 		{/* second display */
3013 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
3014 			.attached_layers_nr = 4,
3015 			.attached_layers = {
3016 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
3017 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
3018 			},
3019 		},
3020 		{/* third  display */},
3021 		{/* fourth display */},
3022 	},
3023 
3024 	{ /* three display policy */
3025 		{/* main display */
3026 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3027 			.attached_layers_nr = 3,
3028 			.attached_layers = {
3029 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
3030 			},
3031 		},
3032 
3033 		{/* second display */
3034 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
3035 			.attached_layers_nr = 3,
3036 			.attached_layers = {
3037 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
3038 			},
3039 		},
3040 
3041 		{/* third  display */
3042 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
3043 			.attached_layers_nr = 2,
3044 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
3045 		},
3046 
3047 		{/* fourth display */},
3048 	},
3049 
3050 	{ /* four display policy */
3051 		{/* main display */
3052 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3053 			.attached_layers_nr = 2,
3054 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
3055 		},
3056 
3057 		{/* second display */
3058 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER1,
3059 			.attached_layers_nr = 2,
3060 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
3061 		},
3062 
3063 		{/* third  display */
3064 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
3065 			.attached_layers_nr = 2,
3066 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
3067 		},
3068 
3069 		{/* fourth display */
3070 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER3,
3071 			.attached_layers_nr = 2,
3072 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
3073 		},
3074 	},
3075 
3076 };
3077 
3078 static struct vop2_power_domain_data rk3588_cluster0_pd_data = {
3079 	.pd_en_shift = RK3588_CLUSTER0_PD_EN_SHIFT,
3080 	.pd_status_shift = RK3588_CLUSTER0_PD_STATUS_SHIFT,
3081 	.pmu_status_shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI,
3082 	.bisr_en_status_shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT,
3083 };
3084 
3085 static struct vop2_power_domain_data rk3588_cluster1_pd_data = {
3086 	.is_parent_needed = true,
3087 	.pd_en_shift = RK3588_CLUSTER1_PD_EN_SHIFT,
3088 	.pd_status_shift = RK3588_CLUSTER1_PD_STATUS_SHIFT,
3089 	.pmu_status_shift = RK3588_PD_CLUSTER1_PWR_STAT_SHIFI,
3090 	.bisr_en_status_shift = RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT,
3091 	.parent_phy_id = ROCKCHIP_VOP2_CLUSTER0,
3092 };
3093 
3094 static struct vop2_power_domain_data rk3588_cluster2_pd_data = {
3095 	.is_parent_needed = true,
3096 	.pd_en_shift = RK3588_CLUSTER2_PD_EN_SHIFT,
3097 	.pd_status_shift = RK3588_CLUSTER2_PD_STATUS_SHIFT,
3098 	.pmu_status_shift = RK3588_PD_CLUSTER2_PWR_STAT_SHIFI,
3099 	.bisr_en_status_shift = RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT,
3100 	.parent_phy_id = ROCKCHIP_VOP2_CLUSTER0,
3101 };
3102 
3103 static struct vop2_power_domain_data rk3588_cluster3_pd_data = {
3104 	.is_parent_needed = true,
3105 	.pd_en_shift = RK3588_CLUSTER3_PD_EN_SHIFT,
3106 	.pd_status_shift = RK3588_CLUSTER3_PD_STATUS_SHIFT,
3107 	.pmu_status_shift = RK3588_PD_CLUSTER3_PWR_STAT_SHIFI,
3108 	.bisr_en_status_shift = RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT,
3109 	.parent_phy_id = ROCKCHIP_VOP2_CLUSTER0,
3110 };
3111 
3112 static struct vop2_power_domain_data rk3588_esmart_pd_data = {
3113 	.pd_en_shift = RK3588_ESMART_PD_EN_SHIFT,
3114 	.pd_status_shift = RK3588_ESMART_PD_STATUS_SHIFT,
3115 	.pmu_status_shift = RK3588_PD_ESMART_PWR_STAT_SHIFI,
3116 	.bisr_en_status_shift = RK3588_PD_ESMART_REPAIR_EN_SHIFT,
3117 };
3118 
3119 static struct vop2_win_data rk3588_win_data[8] = {
3120 	{
3121 		.name = "Cluster0",
3122 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
3123 		.type = CLUSTER_LAYER,
3124 		.win_sel_port_offset = 0,
3125 		.layer_sel_win_id = 0,
3126 		.reg_offset = 0,
3127 		.pd_data = &rk3588_cluster0_pd_data,
3128 	},
3129 
3130 	{
3131 		.name = "Cluster1",
3132 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
3133 		.type = CLUSTER_LAYER,
3134 		.win_sel_port_offset = 1,
3135 		.layer_sel_win_id = 1,
3136 		.reg_offset = 0x200,
3137 		.pd_data = &rk3588_cluster1_pd_data,
3138 	},
3139 
3140 	{
3141 		.name = "Cluster2",
3142 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
3143 		.type = CLUSTER_LAYER,
3144 		.win_sel_port_offset = 2,
3145 		.layer_sel_win_id = 4,
3146 		.reg_offset = 0x400,
3147 		.pd_data = &rk3588_cluster2_pd_data,
3148 	},
3149 
3150 	{
3151 		.name = "Cluster3",
3152 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
3153 		.type = CLUSTER_LAYER,
3154 		.win_sel_port_offset = 3,
3155 		.layer_sel_win_id = 5,
3156 		.reg_offset = 0x600,
3157 		.pd_data = &rk3588_cluster3_pd_data,
3158 	},
3159 
3160 	{
3161 		.name = "Esmart0",
3162 		.phys_id = ROCKCHIP_VOP2_ESMART0,
3163 		.type = ESMART_LAYER,
3164 		.win_sel_port_offset = 4,
3165 		.layer_sel_win_id = 2,
3166 		.reg_offset = 0,
3167 		.pd_data = &rk3588_esmart_pd_data,
3168 	},
3169 
3170 	{
3171 		.name = "Esmart1",
3172 		.phys_id = ROCKCHIP_VOP2_ESMART1,
3173 		.type = ESMART_LAYER,
3174 		.win_sel_port_offset = 5,
3175 		.layer_sel_win_id = 3,
3176 		.reg_offset = 0x200,
3177 		.pd_data = &rk3588_esmart_pd_data,
3178 	},
3179 
3180 	{
3181 		.name = "Esmart2",
3182 		.phys_id = ROCKCHIP_VOP2_ESMART2,
3183 		.type = ESMART_LAYER,
3184 		.win_sel_port_offset = 6,
3185 		.layer_sel_win_id = 6,
3186 		.reg_offset = 0x400,
3187 		.pd_data = &rk3588_esmart_pd_data,
3188 	},
3189 
3190 	{
3191 		.name = "Esmart3",
3192 		.phys_id = ROCKCHIP_VOP2_ESMART3,
3193 		.type = ESMART_LAYER,
3194 		.win_sel_port_offset = 7,
3195 		.layer_sel_win_id = 7,
3196 		.reg_offset = 0x600,
3197 		.pd_data = &rk3588_esmart_pd_data,
3198 	},
3199 };
3200 
3201 static struct vop2_vp_data rk3588_vp_data[4] = {
3202 	{
3203 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3204 		.pre_scan_max_dly = 54,
3205 		.max_dclk = 600000,
3206 		.max_output = {7680, 4320},
3207 	},
3208 	{
3209 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3210 		.pre_scan_max_dly = 40,
3211 		.max_dclk = 600000,
3212 		.max_output = {4096, 2304},
3213 	},
3214 	{
3215 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3216 		.pre_scan_max_dly = 52,
3217 		.max_dclk = 600000,
3218 		.max_output = {4096, 2304},
3219 	},
3220 	{
3221 		.feature = 0,
3222 		.pre_scan_max_dly = 52,
3223 		.max_dclk = 200000,
3224 		.max_output = {1920, 1080},
3225 	},
3226 };
3227 
3228 const struct vop2_data rk3588_vop = {
3229 	.version = VOP_VERSION_RK3588,
3230 	.nr_vps = 4,
3231 	.vp_data = rk3588_vp_data,
3232 	.win_data = rk3588_win_data,
3233 	.plane_mask = rk3588_vp_plane_mask[0],
3234 	.plane_table = rk3588_plane_table,
3235 	.nr_layers = 8,
3236 	.nr_mixers = 7,
3237 	.nr_gammas = 4,
3238 	.nr_dscs = 2,
3239 };
3240 
3241 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
3242 	.preinit = rockchip_vop2_preinit,
3243 	.prepare = rockchip_vop2_prepare,
3244 	.init = rockchip_vop2_init,
3245 	.set_plane = rockchip_vop2_set_plane,
3246 	.enable = rockchip_vop2_enable,
3247 	.disable = rockchip_vop2_disable,
3248 	.fixup_dts = rockchip_vop2_fixup_dts,
3249 };
3250