xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 221f287fbd997615e82ccb67dcfe308b4198e6bb)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 
33 #include "rockchip_display.h"
34 #include "rockchip_crtc.h"
35 #include "rockchip_connector.h"
36 #include "rockchip_post_csc.h"
37 
38 /* System registers definition */
39 #define RK3568_REG_CFG_DONE			0x000
40 #define	CFG_DONE_EN				BIT(15)
41 
42 #define RK3568_VERSION_INFO			0x004
43 #define EN_MASK					1
44 
45 #define RK3568_AUTO_GATING_CTRL			0x008
46 
47 #define RK3568_SYS_AXI_LUT_CTRL			0x024
48 #define LUT_DMA_EN_SHIFT			0
49 #define DSP_VS_T_SEL_SHIFT			16
50 
51 #define RK3568_DSP_IF_EN			0x028
52 #define RGB_EN_SHIFT				0
53 #define RK3588_DP0_EN_SHIFT			0
54 #define RK3588_DP1_EN_SHIFT			1
55 #define RK3588_RGB_EN_SHIFT			8
56 #define HDMI0_EN_SHIFT				1
57 #define EDP0_EN_SHIFT				3
58 #define RK3588_EDP0_EN_SHIFT			2
59 #define RK3588_HDMI0_EN_SHIFT			3
60 #define MIPI0_EN_SHIFT				4
61 #define RK3588_EDP1_EN_SHIFT			4
62 #define RK3588_HDMI1_EN_SHIFT			5
63 #define RK3588_MIPI0_EN_SHIFT                   6
64 #define MIPI1_EN_SHIFT				20
65 #define RK3588_MIPI1_EN_SHIFT                   7
66 #define LVDS0_EN_SHIFT				5
67 #define LVDS1_EN_SHIFT				24
68 #define BT1120_EN_SHIFT				6
69 #define BT656_EN_SHIFT				7
70 #define IF_MUX_MASK				3
71 #define RGB_MUX_SHIFT				8
72 #define HDMI0_MUX_SHIFT				10
73 #define RK3588_DP0_MUX_SHIFT			12
74 #define RK3588_DP1_MUX_SHIFT			14
75 #define EDP0_MUX_SHIFT				14
76 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
77 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
78 #define MIPI0_MUX_SHIFT				16
79 #define RK3588_MIPI0_MUX_SHIFT			20
80 #define MIPI1_MUX_SHIFT				21
81 #define LVDS0_MUX_SHIFT				18
82 #define LVDS1_MUX_SHIFT				25
83 
84 #define RK3568_DSP_IF_CTRL			0x02c
85 #define LVDS_DUAL_EN_SHIFT			0
86 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
87 #define LVDS_DUAL_SWAP_EN_SHIFT			2
88 #define BT656_UV_SWAP				4
89 #define BT656_YC_SWAP				5
90 #define BT656_DCLK_POL				6
91 #define RK3588_HDMI_DUAL_EN_SHIFT		8
92 #define RK3588_EDP_DUAL_EN_SHIFT		8
93 #define RK3588_DP_DUAL_EN_SHIFT			9
94 #define RK3568_MIPI_DUAL_EN_SHIFT		10
95 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
96 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
97 
98 #define RK3568_DSP_IF_POL			0x030
99 #define IF_CTRL_REG_DONE_IMD_MASK		1
100 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
101 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
102 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
103 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
104 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
105 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
106 
107 #define RK3562_MIPI_DCLK_POL_SHIFT		15
108 #define RK3562_MIPI_PIN_POL_SHIFT		12
109 #define RK3562_IF_PIN_POL_MASK			0x7
110 
111 #define RK3588_DP0_PIN_POL_SHIFT		8
112 #define RK3588_DP1_PIN_POL_SHIFT		12
113 #define RK3588_IF_PIN_POL_MASK			0x7
114 
115 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
116 #define IF_CRTL_RGB_LVDS_PIN_POL_SHIFT		0
117 
118 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
119 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
120 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
121 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
122 #define MIPI0_PIXCLK_DIV_SHIFT			24
123 #define MIPI1_PIXCLK_DIV_SHIFT			26
124 
125 #define RK3568_SYS_OTP_WIN_EN			0x50
126 #define OTP_WIN_EN_SHIFT			0
127 #define RK3568_SYS_LUT_PORT_SEL			0x58
128 #define GAMMA_PORT_SEL_MASK			0x3
129 #define GAMMA_PORT_SEL_SHIFT			0
130 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
131 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
132 #define PORT_MERGE_EN_SHIFT			16
133 #define ESMART_LB_MODE_SEL_MASK			0x3
134 #define ESMART_LB_MODE_SEL_SHIFT		26
135 
136 #define RK3568_SYS_PD_CTRL			0x034
137 #define RK3568_VP0_LINE_FLAG			0x70
138 #define RK3568_VP1_LINE_FLAG			0x74
139 #define RK3568_VP2_LINE_FLAG			0x78
140 #define RK3568_SYS0_INT_EN			0x80
141 #define RK3568_SYS0_INT_CLR			0x84
142 #define RK3568_SYS0_INT_STATUS			0x88
143 #define RK3568_SYS1_INT_EN			0x90
144 #define RK3568_SYS1_INT_CLR			0x94
145 #define RK3568_SYS1_INT_STATUS			0x98
146 #define RK3568_VP0_INT_EN			0xA0
147 #define RK3568_VP0_INT_CLR			0xA4
148 #define RK3568_VP0_INT_STATUS			0xA8
149 #define RK3568_VP1_INT_EN			0xB0
150 #define RK3568_VP1_INT_CLR			0xB4
151 #define RK3568_VP1_INT_STATUS			0xB8
152 #define RK3568_VP2_INT_EN			0xC0
153 #define RK3568_VP2_INT_CLR			0xC4
154 #define RK3568_VP2_INT_STATUS			0xC8
155 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
156 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
157 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
158 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
159 #define RK3588_DSC_8K_PD_EN_SHIFT		5
160 #define RK3588_DSC_4K_PD_EN_SHIFT		6
161 #define RK3588_ESMART_PD_EN_SHIFT		7
162 
163 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
164 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
165 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
166 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
167 
168 #define RK3568_SYS_STATUS0			0x60
169 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
170 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
171 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
172 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
173 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
174 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
175 #define RK3588_ESMART_PD_STATUS_SHIFT		15
176 
177 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
178 #define LINE_FLAG_NUM_MASK			0x1fff
179 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
180 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
181 
182 /* DSC CTRL registers definition */
183 #define RK3588_DSC_8K_SYS_CTRL			0x200
184 #define DSC_PORT_SEL_MASK			0x3
185 #define DSC_PORT_SEL_SHIFT			0
186 #define DSC_MAN_MODE_MASK			0x1
187 #define DSC_MAN_MODE_SHIFT			2
188 #define DSC_INTERFACE_MODE_MASK			0x3
189 #define DSC_INTERFACE_MODE_SHIFT		4
190 #define DSC_PIXEL_NUM_MASK			0x3
191 #define DSC_PIXEL_NUM_SHIFT			6
192 #define DSC_PXL_CLK_DIV_MASK			0x1
193 #define DSC_PXL_CLK_DIV_SHIFT			8
194 #define DSC_CDS_CLK_DIV_MASK			0x3
195 #define DSC_CDS_CLK_DIV_SHIFT			12
196 #define DSC_TXP_CLK_DIV_MASK			0x3
197 #define DSC_TXP_CLK_DIV_SHIFT			14
198 #define DSC_INIT_DLY_MODE_MASK			0x1
199 #define DSC_INIT_DLY_MODE_SHIFT			16
200 #define DSC_SCAN_EN_SHIFT			17
201 #define DSC_HALT_EN_SHIFT			18
202 
203 #define RK3588_DSC_8K_RST			0x204
204 #define RST_DEASSERT_MASK			0x1
205 #define RST_DEASSERT_SHIFT			0
206 
207 #define RK3588_DSC_8K_CFG_DONE			0x208
208 #define DSC_CFG_DONE_SHIFT			0
209 
210 #define RK3588_DSC_8K_INIT_DLY			0x20C
211 #define DSC_INIT_DLY_NUM_MASK			0xffff
212 #define DSC_INIT_DLY_NUM_SHIFT			0
213 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
214 
215 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
216 #define DSC_HTOTAL_PW_MASK			0xffffffff
217 #define DSC_HTOTAL_PW_SHIFT			0
218 
219 #define RK3588_DSC_8K_HACT_ST_END		0x214
220 #define DSC_HACT_ST_END_MASK			0xffffffff
221 #define DSC_HACT_ST_END_SHIFT			0
222 
223 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
224 #define DSC_VTOTAL_PW_MASK			0xffffffff
225 #define DSC_VTOTAL_PW_SHIFT			0
226 
227 #define RK3588_DSC_8K_VACT_ST_END		0x21C
228 #define DSC_VACT_ST_END_MASK			0xffffffff
229 #define DSC_VACT_ST_END_SHIFT			0
230 
231 #define RK3588_DSC_8K_STATUS			0x220
232 
233 /* Overlay registers definition    */
234 #define RK3528_OVL_SYS				0x500
235 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
236 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
237 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
238 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
239 #define ESMART_DLY_NUM_MASK			0xff
240 #define ESMART_DLY_NUM_SHIFT			0
241 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
242 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
243 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
244 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
245 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
246 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
247 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
248 
249 #define RK3528_OVL_PORT0_CTRL			0x600
250 #define RK3568_OVL_CTRL				0x600
251 #define OVL_MODE_SEL_MASK			0x1
252 #define OVL_MODE_SEL_SHIFT			0
253 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
254 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
255 #define RK3568_OVL_LAYER_SEL			0x604
256 #define LAYER_SEL_MASK				0xf
257 
258 #define RK3568_OVL_PORT_SEL			0x608
259 #define PORT_MUX_MASK				0xf
260 #define PORT_MUX_SHIFT				0
261 #define LAYER_SEL_PORT_MASK			0x3
262 #define LAYER_SEL_PORT_SHIFT			16
263 
264 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
265 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
266 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
267 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
268 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
269 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
270 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
271 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
272 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
273 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
274 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
275 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
276 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
277 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
278 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
279 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
280 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
281 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
282 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
283 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
284 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
285 #define RK3528_HDR_DST_COLOR_CTRL		0x664
286 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
287 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
288 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
289 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
290 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
291 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
292 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
293 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
294 #define BG_MIX_CTRL_MASK			0xff
295 #define BG_MIX_CTRL_SHIFT			24
296 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
297 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
298 #define RK3568_CLUSTER_DLY_NUM			0x6F0
299 #define RK3568_SMART_DLY_NUM			0x6F8
300 
301 #define RK3528_OVL_PORT1_CTRL			0x700
302 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
303 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
304 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
305 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
306 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
307 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
308 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
309 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
310 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
311 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
312 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
313 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
314 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
315 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
316 
317 /* Video Port registers definition */
318 #define RK3568_VP0_DSP_CTRL			0xC00
319 #define OUT_MODE_MASK				0xf
320 #define OUT_MODE_SHIFT				0
321 #define DATA_SWAP_MASK				0x1f
322 #define DATA_SWAP_SHIFT				8
323 #define DSP_BG_SWAP				0x1
324 #define DSP_RB_SWAP				0x2
325 #define DSP_RG_SWAP				0x4
326 #define DSP_DELTA_SWAP				0x8
327 #define CORE_DCLK_DIV_EN_SHIFT			4
328 #define P2I_EN_SHIFT				5
329 #define DSP_FILED_POL				6
330 #define INTERLACE_EN_SHIFT			7
331 #define DSP_X_MIR_EN_SHIFT			13
332 #define POST_DSP_OUT_R2Y_SHIFT			15
333 #define PRE_DITHER_DOWN_EN_SHIFT		16
334 #define DITHER_DOWN_EN_SHIFT			17
335 #define DITHER_DOWN_MODE_SHIFT			20
336 #define GAMMA_UPDATE_EN_SHIFT			22
337 #define DSP_LUT_EN_SHIFT			28
338 
339 #define STANDBY_EN_SHIFT			31
340 
341 #define RK3568_VP0_MIPI_CTRL			0xC04
342 #define DCLK_DIV2_SHIFT				4
343 #define DCLK_DIV2_MASK				0x3
344 #define MIPI_DUAL_EN_SHIFT			20
345 #define MIPI_DUAL_SWAP_EN_SHIFT			21
346 #define EDPI_TE_EN				28
347 #define EDPI_WMS_HOLD_EN			30
348 #define EDPI_WMS_FS				31
349 
350 
351 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
352 
353 #define RK3568_VP0_DCLK_SEL			0xC0C
354 
355 #define RK3568_VP0_3D_LUT_CTRL			0xC10
356 #define VP0_3D_LUT_EN_SHIFT				0
357 #define VP0_3D_LUT_UPDATE_SHIFT			2
358 
359 #define RK3588_VP0_CLK_CTRL			0xC0C
360 #define DCLK_CORE_DIV_SHIFT			0
361 #define DCLK_OUT_DIV_SHIFT			2
362 
363 #define RK3568_VP0_3D_LUT_MST			0xC20
364 
365 #define RK3568_VP0_DSP_BG			0xC2C
366 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
367 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
368 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
369 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
370 #define RK3568_VP0_POST_SCL_CTRL		0xC40
371 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
372 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
373 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
374 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
375 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
376 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
377 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
378 
379 #define RK3568_VP0_BCSH_CTRL			0xC60
380 #define BCSH_CTRL_Y2R_SHIFT			0
381 #define BCSH_CTRL_Y2R_MASK			0x1
382 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
383 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
384 #define BCSH_CTRL_R2Y_SHIFT			4
385 #define BCSH_CTRL_R2Y_MASK			0x1
386 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
387 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
388 
389 #define RK3568_VP0_BCSH_BCS			0xC64
390 #define BCSH_BRIGHTNESS_SHIFT			0
391 #define BCSH_BRIGHTNESS_MASK			0xFF
392 #define BCSH_CONTRAST_SHIFT			8
393 #define BCSH_CONTRAST_MASK			0x1FF
394 #define BCSH_SATURATION_SHIFT			20
395 #define BCSH_SATURATION_MASK			0x3FF
396 #define BCSH_OUT_MODE_SHIFT			30
397 #define BCSH_OUT_MODE_MASK			0x3
398 
399 #define RK3568_VP0_BCSH_H			0xC68
400 #define BCSH_SIN_HUE_SHIFT			0
401 #define BCSH_SIN_HUE_MASK			0x1FF
402 #define BCSH_COS_HUE_SHIFT			16
403 #define BCSH_COS_HUE_MASK			0x1FF
404 
405 #define RK3568_VP0_BCSH_COLOR			0xC6C
406 #define BCSH_EN_SHIFT				31
407 #define BCSH_EN_MASK				1
408 
409 #define RK3528_VP0_ACM_CTRL			0xCD0
410 #define POST_CSC_COE00_MASK			0xFFFF
411 #define POST_CSC_COE00_SHIFT			16
412 #define POST_R2Y_MODE_MASK			0x7
413 #define POST_R2Y_MODE_SHIFT			8
414 #define POST_CSC_MODE_MASK			0x7
415 #define POST_CSC_MODE_SHIFT			3
416 #define POST_R2Y_EN_MASK			0x1
417 #define POST_R2Y_EN_SHIFT			2
418 #define POST_CSC_EN_MASK			0x1
419 #define POST_CSC_EN_SHIFT			1
420 #define POST_ACM_BYPASS_EN_MASK			0x1
421 #define POST_ACM_BYPASS_EN_SHIFT		0
422 #define RK3528_VP0_CSC_COE01_02			0xCD4
423 #define RK3528_VP0_CSC_COE10_11			0xCD8
424 #define RK3528_VP0_CSC_COE12_20			0xCDC
425 #define RK3528_VP0_CSC_COE21_22			0xCE0
426 #define RK3528_VP0_CSC_OFFSET0			0xCE4
427 #define RK3528_VP0_CSC_OFFSET1			0xCE8
428 #define RK3528_VP0_CSC_OFFSET2			0xCEC
429 
430 #define RK3568_VP1_DSP_CTRL			0xD00
431 #define RK3568_VP1_MIPI_CTRL			0xD04
432 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
433 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
434 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
435 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
436 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
437 #define RK3568_VP1_POST_SCL_CTRL		0xD40
438 #define RK3568_VP1_DSP_HACT_INFO		0xD34
439 #define RK3568_VP1_DSP_VACT_INFO		0xD38
440 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
441 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
442 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
443 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
444 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
445 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
446 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
447 
448 #define RK3568_VP2_DSP_CTRL			0xE00
449 #define RK3568_VP2_MIPI_CTRL			0xE04
450 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
451 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
452 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
453 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
454 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
455 #define RK3568_VP2_POST_SCL_CTRL		0xE40
456 #define RK3568_VP2_DSP_HACT_INFO		0xE34
457 #define RK3568_VP2_DSP_VACT_INFO		0xE38
458 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
459 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
460 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
461 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
462 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
463 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
464 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
465 
466 /* Cluster0 register definition */
467 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
468 #define CLUSTER_YUV2RGB_EN_SHIFT		8
469 #define CLUSTER_RGB2YUV_EN_SHIFT		9
470 #define CLUSTER_CSC_MODE_SHIFT			10
471 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
472 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
473 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
474 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
475 #define AVG2_MASK				0x1
476 #define CLUSTER_AVG2_SHIFT			18
477 #define AVG4_MASK				0x1
478 #define CLUSTER_AVG4_SHIFT			19
479 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
480 #define CLUSTER_XGT_EN_SHIFT			24
481 #define XGT_MODE_MASK				0x3
482 #define CLUSTER_XGT_MODE_SHIFT			25
483 #define CLUSTER_XAVG_EN_SHIFT			27
484 #define CLUSTER_YRGB_GT2_SHIFT			28
485 #define CLUSTER_YRGB_GT4_SHIFT			29
486 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
487 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
488 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
489 #define CLUSTER_AXI_UV_ID_MASK			0x1f
490 #define CLUSTER_AXI_UV_ID_SHIFT			5
491 
492 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
493 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
494 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
495 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
496 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
497 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
498 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
499 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
500 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
501 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
502 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
503 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
504 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
505 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
506 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
507 
508 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
509 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
510 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
511 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
512 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
513 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
514 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
515 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
516 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
517 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
518 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
519 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
520 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
521 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
522 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
523 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
524 
525 #define RK3568_CLUSTER0_CTRL			0x1100
526 #define CLUSTER_EN_SHIFT			0
527 #define CLUSTER_AXI_ID_MASK			0x1
528 #define CLUSTER_AXI_ID_SHIFT			13
529 
530 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
531 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
532 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
533 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
534 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
535 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
536 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
537 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
538 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
539 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
540 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
541 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
542 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
543 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
544 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
545 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
546 
547 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
548 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
549 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
550 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
551 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
552 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
553 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
554 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
555 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
556 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
557 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
558 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
559 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
560 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
561 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
562 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
563 
564 #define RK3568_CLUSTER1_CTRL			0x1300
565 
566 /* Esmart register definition */
567 #define RK3568_ESMART0_CTRL0			0x1800
568 #define RGB2YUV_EN_SHIFT			1
569 #define CSC_MODE_SHIFT				2
570 #define CSC_MODE_MASK				0x3
571 #define ESMART_LB_SELECT_SHIFT			12
572 #define ESMART_LB_SELECT_MASK			0x3
573 
574 #define RK3568_ESMART0_CTRL1			0x1804
575 #define ESMART_AXI_YRGB_ID_MASK			0x1f
576 #define ESMART_AXI_YRGB_ID_SHIFT		4
577 #define ESMART_AXI_UV_ID_MASK			0x1f
578 #define ESMART_AXI_UV_ID_SHIFT			12
579 #define YMIRROR_EN_SHIFT			31
580 
581 #define RK3568_ESMART0_AXI_CTRL			0x1808
582 #define ESMART_AXI_ID_MASK			0x1
583 #define ESMART_AXI_ID_SHIFT			1
584 
585 #define RK3568_ESMART0_REGION0_CTRL		0x1810
586 #define WIN_EN_SHIFT				0
587 #define WIN_FORMAT_MASK				0x1f
588 #define WIN_FORMAT_SHIFT			1
589 #define REGION0_RB_SWAP_SHIFT			14
590 #define ESMART_XAVG_EN_SHIFT			20
591 #define ESMART_XGT_EN_SHIFT			21
592 #define ESMART_XGT_MODE_SHIFT			22
593 
594 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
595 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
596 #define RK3568_ESMART0_REGION0_VIR		0x181C
597 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
598 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
599 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
600 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
601 #define YRGB_XSCL_MODE_MASK			0x3
602 #define YRGB_XSCL_MODE_SHIFT			0
603 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
604 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
605 #define YRGB_YSCL_MODE_MASK			0x3
606 #define YRGB_YSCL_MODE_SHIFT			4
607 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
608 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
609 
610 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
611 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
612 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
613 #define RK3568_ESMART0_REGION1_CTRL		0x1840
614 #define YRGB_GT2_MASK				0x1
615 #define YRGB_GT2_SHIFT				8
616 #define YRGB_GT4_MASK				0x1
617 #define YRGB_GT4_SHIFT				9
618 
619 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
620 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
621 #define RK3568_ESMART0_REGION1_VIR		0x184C
622 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
623 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
624 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
625 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
626 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
627 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
628 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
629 #define RK3568_ESMART0_REGION2_CTRL		0x1870
630 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
631 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
632 #define RK3568_ESMART0_REGION2_VIR		0x187C
633 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
634 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
635 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
636 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
637 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
638 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
639 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
640 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
641 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
642 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
643 #define RK3568_ESMART0_REGION3_VIR		0x18AC
644 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
645 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
646 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
647 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
648 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
649 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
650 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
651 
652 #define RK3568_ESMART1_CTRL0			0x1A00
653 #define RK3568_ESMART1_CTRL1			0x1A04
654 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
655 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
656 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
657 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
658 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
659 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
660 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
661 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
662 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
663 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
664 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
665 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
666 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
667 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
668 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
669 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
670 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
671 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
672 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
673 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
674 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
675 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
676 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
677 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
678 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
679 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
680 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
681 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
682 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
683 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
684 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
685 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
686 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
687 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
688 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
689 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
690 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
691 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
692 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
693 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
694 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
695 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
696 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
697 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
698 
699 #define RK3568_SMART0_CTRL0			0x1C00
700 #define RK3568_SMART0_CTRL1			0x1C04
701 #define RK3568_SMART0_REGION0_CTRL		0x1C10
702 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
703 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
704 #define RK3568_SMART0_REGION0_VIR		0x1C1C
705 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
706 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
707 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
708 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
709 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
710 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
711 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
712 #define RK3568_SMART0_REGION1_CTRL		0x1C40
713 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
714 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
715 #define RK3568_SMART0_REGION1_VIR		0x1C4C
716 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
717 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
718 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
719 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
720 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
721 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
722 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
723 #define RK3568_SMART0_REGION2_CTRL		0x1C70
724 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
725 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
726 #define RK3568_SMART0_REGION2_VIR		0x1C7C
727 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
728 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
729 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
730 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
731 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
732 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
733 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
734 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
735 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
736 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
737 #define RK3568_SMART0_REGION3_VIR		0x1CAC
738 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
739 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
740 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
741 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
742 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
743 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
744 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
745 
746 #define RK3568_SMART1_CTRL0			0x1E00
747 #define RK3568_SMART1_CTRL1			0x1E04
748 #define RK3568_SMART1_REGION0_CTRL		0x1E10
749 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
750 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
751 #define RK3568_SMART1_REGION0_VIR		0x1E1C
752 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
753 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
754 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
755 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
756 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
757 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
758 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
759 #define RK3568_SMART1_REGION1_CTRL		0x1E40
760 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
761 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
762 #define RK3568_SMART1_REGION1_VIR		0x1E4C
763 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
764 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
765 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
766 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
767 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
768 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
769 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
770 #define RK3568_SMART1_REGION2_CTRL		0x1E70
771 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
772 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
773 #define RK3568_SMART1_REGION2_VIR		0x1E7C
774 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
775 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
776 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
777 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
778 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
779 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
780 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
781 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
782 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
783 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
784 #define RK3568_SMART1_REGION3_VIR		0x1EAC
785 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
786 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
787 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
788 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
789 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
790 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
791 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
792 
793 /* HDR register definition */
794 #define RK3568_HDR_LUT_CTRL			0x2000
795 
796 #define RK3588_VP3_DSP_CTRL			0xF00
797 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
798 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
799 
800 /* DSC 8K/4K register definition */
801 #define RK3588_DSC_8K_PPS0_3			0x4000
802 #define RK3588_DSC_8K_CTRL0			0x40A0
803 #define DSC_EN_SHIFT				0
804 #define DSC_RBIT_SHIFT				2
805 #define DSC_RBYT_SHIFT				3
806 #define DSC_FLAL_SHIFT				4
807 #define DSC_MER_SHIFT				5
808 #define DSC_EPB_SHIFT				6
809 #define DSC_EPL_SHIFT				7
810 #define DSC_NSLC_MASK				0x7
811 #define DSC_NSLC_SHIFT				16
812 #define DSC_SBO_SHIFT				28
813 #define DSC_IFEP_SHIFT				29
814 #define DSC_PPS_UPD_SHIFT			31
815 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
816 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
817 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
818 
819 #define RK3588_DSC_8K_CTRL1			0x40A4
820 #define RK3588_DSC_8K_STS0			0x40A8
821 #define RK3588_DSC_8K_ERS			0x40C4
822 
823 #define RK3588_DSC_4K_PPS0_3			0x4100
824 #define RK3588_DSC_4K_CTRL0			0x41A0
825 #define RK3588_DSC_4K_CTRL1			0x41A4
826 #define RK3588_DSC_4K_STS0			0x41A8
827 #define RK3588_DSC_4K_ERS			0x41C4
828 
829 /* RK3528 HDR register definition */
830 #define RK3528_HDR_LUT_CTRL			0x2000
831 
832 /* RK3528 ACM register definition */
833 #define RK3528_ACM_CTRL				0x6400
834 #define RK3528_ACM_DELTA_RANGE			0x6404
835 #define RK3528_ACM_FETCH_START			0x6408
836 #define RK3528_ACM_FETCH_DONE			0x6420
837 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
838 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
839 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
840 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
841 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
842 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
843 
844 #define RK3568_MAX_REG				0x1ED0
845 
846 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
847 #define RK3568_GRF_VO_CON1			0x0364
848 #define GRF_BT656_CLK_INV_SHIFT			1
849 #define GRF_BT1120_CLK_INV_SHIFT		2
850 #define GRF_RGB_DCLK_INV_SHIFT			3
851 
852 #define RK3588_GRF_VOP_CON2			0x0008
853 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
854 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
855 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
856 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
857 
858 #define RK3588_GRF_VO1_CON0			0x0000
859 #define HDMI_SYNC_POL_MASK			0x3
860 #define HDMI0_SYNC_POL_SHIFT			5
861 #define HDMI1_SYNC_POL_SHIFT			7
862 
863 #define RK3588_PMU_BISR_CON3			0x20C
864 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
865 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
866 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
867 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
868 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
869 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
870 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
871 
872 #define RK3588_PMU_BISR_STATUS5			0x294
873 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
874 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
875 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
876 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
877 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
878 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
879 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
880 
881 #define VOP2_LAYER_MAX				8
882 
883 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
884 
885 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
886 
887 /* KHz */
888 #define VOP2_MAX_DCLK_RATE			600000
889 
890 /*
891  * vop2 dsc id
892  */
893 #define ROCKCHIP_VOP2_DSC_8K	0
894 #define ROCKCHIP_VOP2_DSC_4K	1
895 
896 /*
897  * vop2 internal power domain id,
898  * should be all none zero, 0 will be
899  * treat as invalid;
900  */
901 #define VOP2_PD_CLUSTER0			BIT(0)
902 #define VOP2_PD_CLUSTER1			BIT(1)
903 #define VOP2_PD_CLUSTER2			BIT(2)
904 #define VOP2_PD_CLUSTER3			BIT(3)
905 #define VOP2_PD_DSC_8K				BIT(5)
906 #define VOP2_PD_DSC_4K				BIT(6)
907 #define VOP2_PD_ESMART				BIT(7)
908 
909 #define VOP2_PLANE_NO_SCALING			BIT(16)
910 
911 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
912 #define VOP_FEATURE_AFBDC		BIT(1)
913 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
914 #define VOP_FEATURE_HDR10		BIT(3)
915 #define VOP_FEATURE_NEXT_HDR		BIT(4)
916 /* a feature to splice two windows and two vps to support resolution > 4096 */
917 #define VOP_FEATURE_SPLICE		BIT(5)
918 #define VOP_FEATURE_OVERSCAN		BIT(6)
919 #define VOP_FEATURE_VIVID_HDR		BIT(7)
920 #define VOP_FEATURE_POST_ACM		BIT(8)
921 #define VOP_FEATURE_POST_CSC		BIT(9)
922 
923 #define WIN_FEATURE_HDR2SDR		BIT(0)
924 #define WIN_FEATURE_SDR2HDR		BIT(1)
925 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
926 #define WIN_FEATURE_AFBDC		BIT(3)
927 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
928 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
929 /* a mirror win can only get fb address
930  * from source win:
931  * Cluster1---->Cluster0
932  * Esmart1 ---->Esmart0
933  * Smart1  ---->Smart0
934  * This is a feather on rk3566
935  */
936 #define WIN_FEATURE_MIRROR		BIT(6)
937 #define WIN_FEATURE_MULTI_AREA		BIT(7)
938 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
939 
940 #define V4L2_COLORSPACE_BT709F		0xfe
941 #define V4L2_COLORSPACE_BT2020F		0xff
942 
943 enum vop_csc_format {
944 	CSC_BT601L,
945 	CSC_BT709L,
946 	CSC_BT601F,
947 	CSC_BT2020,
948 	CSC_BT709L_13BIT,
949 	CSC_BT709F_13BIT,
950 	CSC_BT2020L_13BIT,
951 	CSC_BT2020F_13BIT,
952 };
953 
954 enum vop_csc_bit_depth {
955 	CSC_10BIT_DEPTH,
956 	CSC_13BIT_DEPTH,
957 };
958 
959 enum vop2_pol {
960 	HSYNC_POSITIVE = 0,
961 	VSYNC_POSITIVE = 1,
962 	DEN_NEGATIVE   = 2,
963 	DCLK_INVERT    = 3
964 };
965 
966 enum vop2_bcsh_out_mode {
967 	BCSH_OUT_MODE_BLACK,
968 	BCSH_OUT_MODE_BLUE,
969 	BCSH_OUT_MODE_COLOR_BAR,
970 	BCSH_OUT_MODE_NORMAL_VIDEO,
971 };
972 
973 #define _VOP_REG(off, _mask, _shift, _write_mask) \
974 		{ \
975 		 .offset = off, \
976 		 .mask = _mask, \
977 		 .shift = _shift, \
978 		 .write_mask = _write_mask, \
979 		}
980 
981 #define VOP_REG(off, _mask, _shift) \
982 		_VOP_REG(off, _mask, _shift, false)
983 enum dither_down_mode {
984 	RGB888_TO_RGB565 = 0x0,
985 	RGB888_TO_RGB666 = 0x1
986 };
987 
988 enum vop2_video_ports_id {
989 	VOP2_VP0,
990 	VOP2_VP1,
991 	VOP2_VP2,
992 	VOP2_VP3,
993 	VOP2_VP_MAX,
994 };
995 
996 enum vop2_layer_type {
997 	CLUSTER_LAYER = 0,
998 	ESMART_LAYER = 1,
999 	SMART_LAYER = 2,
1000 };
1001 
1002 /* This define must same with kernel win phy id */
1003 enum vop2_layer_phy_id {
1004 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1005 	ROCKCHIP_VOP2_CLUSTER1,
1006 	ROCKCHIP_VOP2_ESMART0,
1007 	ROCKCHIP_VOP2_ESMART1,
1008 	ROCKCHIP_VOP2_SMART0,
1009 	ROCKCHIP_VOP2_SMART1,
1010 	ROCKCHIP_VOP2_CLUSTER2,
1011 	ROCKCHIP_VOP2_CLUSTER3,
1012 	ROCKCHIP_VOP2_ESMART2,
1013 	ROCKCHIP_VOP2_ESMART3,
1014 	ROCKCHIP_VOP2_LAYER_MAX,
1015 };
1016 
1017 enum vop2_scale_up_mode {
1018 	VOP2_SCALE_UP_NRST_NBOR,
1019 	VOP2_SCALE_UP_BIL,
1020 	VOP2_SCALE_UP_BIC,
1021 };
1022 
1023 enum vop2_scale_down_mode {
1024 	VOP2_SCALE_DOWN_NRST_NBOR,
1025 	VOP2_SCALE_DOWN_BIL,
1026 	VOP2_SCALE_DOWN_AVG,
1027 };
1028 
1029 enum scale_mode {
1030 	SCALE_NONE = 0x0,
1031 	SCALE_UP   = 0x1,
1032 	SCALE_DOWN = 0x2
1033 };
1034 
1035 enum vop_dsc_interface_mode {
1036 	VOP_DSC_IF_DISABLE = 0,
1037 	VOP_DSC_IF_HDMI = 1,
1038 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1039 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1040 };
1041 
1042 enum vop3_pre_scale_down_mode {
1043 	VOP3_PRE_SCALE_UNSPPORT,
1044 	VOP3_PRE_SCALE_DOWN_GT,
1045 	VOP3_PRE_SCALE_DOWN_AVG,
1046 };
1047 
1048 enum vop3_esmart_lb_mode {
1049 	VOP3_ESMART_8K_MODE,
1050 	VOP3_ESMART_4K_4K_MODE,
1051 	VOP3_ESMART_4K_2K_2K_MODE,
1052 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1053 };
1054 
1055 struct vop2_layer {
1056 	u8 id;
1057 	/**
1058 	 * @win_phys_id: window id of the layer selected.
1059 	 * Every layer must make sure to select different
1060 	 * windows of others.
1061 	 */
1062 	u8 win_phys_id;
1063 };
1064 
1065 struct vop2_power_domain_data {
1066 	u8 id;
1067 	u8 parent_id;
1068 	/*
1069 	 * @module_id_mask: module id of which module this power domain is belongs to.
1070 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1071 	 */
1072 	u32 module_id_mask;
1073 };
1074 
1075 struct vop2_win_data {
1076 	char *name;
1077 	u8 phys_id;
1078 	enum vop2_layer_type type;
1079 	u8 win_sel_port_offset;
1080 	u8 layer_sel_win_id[VOP2_VP_MAX];
1081 	u8 axi_id;
1082 	u8 axi_uv_id;
1083 	u8 axi_yrgb_id;
1084 	u8 splice_win_id;
1085 	u8 pd_id;
1086 	u8 hsu_filter_mode;
1087 	u8 hsd_filter_mode;
1088 	u8 vsu_filter_mode;
1089 	u8 vsd_filter_mode;
1090 	u8 hsd_pre_filter_mode;
1091 	u8 vsd_pre_filter_mode;
1092 	u8 scale_engine_num;
1093 	u32 reg_offset;
1094 	u32 max_upscale_factor;
1095 	u32 max_downscale_factor;
1096 	bool splice_mode_right;
1097 };
1098 
1099 struct vop2_vp_data {
1100 	u32 feature;
1101 	u8 pre_scan_max_dly;
1102 	u8 layer_mix_dly;
1103 	u8 hdr_mix_dly;
1104 	u8 win_dly;
1105 	u8 splice_vp_id;
1106 	struct vop_rect max_output;
1107 	u32 max_dclk;
1108 };
1109 
1110 struct vop2_plane_table {
1111 	enum vop2_layer_phy_id plane_id;
1112 	enum vop2_layer_type plane_type;
1113 };
1114 
1115 struct vop2_vp_plane_mask {
1116 	u8 primary_plane_id; /* use this win to show logo */
1117 	u8 attached_layers_nr; /* number layers attach to this vp */
1118 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1119 	u32 plane_mask;
1120 	int cursor_plane_id;
1121 };
1122 
1123 struct vop2_dsc_data {
1124 	u8 id;
1125 	u8 pd_id;
1126 	u8 max_slice_num;
1127 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1128 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1129 	const char *dsc_txp_clk_src_name;
1130 	const char *dsc_txp_clk_name;
1131 	const char *dsc_pxl_clk_name;
1132 	const char *dsc_cds_clk_name;
1133 };
1134 
1135 struct dsc_error_info {
1136 	u32 dsc_error_val;
1137 	char dsc_error_info[50];
1138 };
1139 
1140 struct vop2_dump_regs {
1141 	u32 offset;
1142 	const char *name;
1143 	u32 state_base;
1144 	u32 state_mask;
1145 	u32 state_shift;
1146 	bool enable_state;
1147 };
1148 
1149 struct vop2_data {
1150 	u32 version;
1151 	u32 esmart_lb_mode;
1152 	struct vop2_vp_data *vp_data;
1153 	struct vop2_win_data *win_data;
1154 	struct vop2_vp_plane_mask *plane_mask;
1155 	struct vop2_plane_table *plane_table;
1156 	struct vop2_power_domain_data *pd;
1157 	struct vop2_dsc_data *dsc;
1158 	struct dsc_error_info *dsc_error_ecw;
1159 	struct dsc_error_info *dsc_error_buffer_flow;
1160 	struct vop2_dump_regs *dump_regs;
1161 	u8 *vp_primary_plane_order;
1162 	u8 nr_vps;
1163 	u8 nr_layers;
1164 	u8 nr_mixers;
1165 	u8 nr_gammas;
1166 	u8 nr_pd;
1167 	u8 nr_dscs;
1168 	u8 nr_dsc_ecw;
1169 	u8 nr_dsc_buffer_flow;
1170 	u32 reg_len;
1171 	u32 dump_regs_size;
1172 };
1173 
1174 struct vop2 {
1175 	u32 *regsbak;
1176 	void *regs;
1177 	void *grf;
1178 	void *vop_grf;
1179 	void *vo1_grf;
1180 	void *sys_pmu;
1181 	u32 reg_len;
1182 	u32 version;
1183 	u32 esmart_lb_mode;
1184 	bool global_init;
1185 	const struct vop2_data *data;
1186 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1187 };
1188 
1189 static struct vop2 *rockchip_vop2;
1190 
1191 static inline bool is_vop3(struct vop2 *vop2)
1192 {
1193 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1194 		return false;
1195 	else
1196 		return true;
1197 }
1198 
1199 /*
1200  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1201  * avg_sd_factor:
1202  * bli_su_factor:
1203  * bic_su_factor:
1204  * = (src - 1) / (dst - 1) << 16;
1205  *
1206  * ygt2 enable: dst get one line from two line of the src
1207  * ygt4 enable: dst get one line from four line of the src.
1208  *
1209  */
1210 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1211 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1212 
1213 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1214 				(fac * (dst - 1) >> 12 < (src - 1))
1215 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1216 				(fac * (dst - 1) >> 16 < (src - 1))
1217 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1218 				(fac * (dst - 1) >> 16 < (src - 1))
1219 
1220 static uint16_t vop2_scale_factor(enum scale_mode mode,
1221 				  int32_t filter_mode,
1222 				  uint32_t src, uint32_t dst)
1223 {
1224 	uint32_t fac = 0;
1225 	int i = 0;
1226 
1227 	if (mode == SCALE_NONE)
1228 		return 0;
1229 
1230 	/*
1231 	 * A workaround to avoid zero div.
1232 	 */
1233 	if ((dst == 1) || (src == 1)) {
1234 		dst = dst + 1;
1235 		src = src + 1;
1236 	}
1237 
1238 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1239 		fac = VOP2_BILI_SCL_DN(src, dst);
1240 		for (i = 0; i < 100; i++) {
1241 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1242 				break;
1243 			fac -= 1;
1244 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1245 		}
1246 	} else {
1247 		fac = VOP2_COMMON_SCL(src, dst);
1248 		for (i = 0; i < 100; i++) {
1249 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1250 				break;
1251 			fac -= 1;
1252 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1253 		}
1254 	}
1255 
1256 	return fac;
1257 }
1258 
1259 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1260 {
1261 	if (is_hor)
1262 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1263 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1264 }
1265 
1266 static uint16_t vop3_scale_factor(enum scale_mode mode,
1267 				  uint32_t src, uint32_t dst, bool is_hor)
1268 {
1269 	uint32_t fac = 0;
1270 	int i = 0;
1271 
1272 	if (mode == SCALE_NONE)
1273 		return 0;
1274 
1275 	/*
1276 	 * A workaround to avoid zero div.
1277 	 */
1278 	if ((dst == 1) || (src == 1)) {
1279 		dst = dst + 1;
1280 		src = src + 1;
1281 	}
1282 
1283 	if (mode == SCALE_DOWN) {
1284 		fac = VOP2_BILI_SCL_DN(src, dst);
1285 		for (i = 0; i < 100; i++) {
1286 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1287 				break;
1288 			fac -= 1;
1289 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1290 		}
1291 	} else {
1292 		fac = VOP2_COMMON_SCL(src, dst);
1293 		for (i = 0; i < 100; i++) {
1294 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1295 				break;
1296 			fac -= 1;
1297 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1298 		}
1299 	}
1300 
1301 	return fac;
1302 }
1303 
1304 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1305 {
1306 	if (src < dst)
1307 		return SCALE_UP;
1308 	else if (src > dst)
1309 		return SCALE_DOWN;
1310 
1311 	return SCALE_NONE;
1312 }
1313 
1314 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1315 {
1316 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1317 }
1318 
1319 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1320 {
1321 	int i = 0;
1322 
1323 	for (i = 0; i < vop2->data->nr_layers; i++) {
1324 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1325 			return vop2->data->vp_primary_plane_order[i];
1326 	}
1327 
1328 	return vop2->data->vp_primary_plane_order[0];
1329 }
1330 
1331 static inline u16 scl_cal_scale(int src, int dst, int shift)
1332 {
1333 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1334 }
1335 
1336 static inline u16 scl_cal_scale2(int src, int dst)
1337 {
1338 	return ((src - 1) << 12) / (dst - 1);
1339 }
1340 
1341 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1342 {
1343 	writel(v, vop2->regs + offset);
1344 	vop2->regsbak[offset >> 2] = v;
1345 }
1346 
1347 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1348 {
1349 	return readl(vop2->regs + offset);
1350 }
1351 
1352 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1353 				   u32 mask, u32 shift, u32 v,
1354 				   bool write_mask)
1355 {
1356 	if (!mask)
1357 		return;
1358 
1359 	if (write_mask) {
1360 		v = ((v & mask) << shift) | (mask << (shift + 16));
1361 	} else {
1362 		u32 cached_val = vop2->regsbak[offset >> 2];
1363 
1364 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1365 		vop2->regsbak[offset >> 2] = v;
1366 	}
1367 
1368 	writel(v, vop2->regs + offset);
1369 }
1370 
1371 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1372 				   u32 mask, u32 shift, u32 v)
1373 {
1374 	u32 val = 0;
1375 
1376 	val = (v << shift) | (mask << (shift + 16));
1377 	writel(val, grf_base + offset);
1378 }
1379 
1380 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1381 				  u32 mask, u32 shift)
1382 {
1383 	return (readl(grf_base + offset) >> shift) & mask;
1384 }
1385 
1386 static char* get_output_if_name(u32 output_if, char *name)
1387 {
1388 	if (output_if & VOP_OUTPUT_IF_RGB)
1389 		strcat(name, " RGB");
1390 	if (output_if & VOP_OUTPUT_IF_BT1120)
1391 		strcat(name, " BT1120");
1392 	if (output_if & VOP_OUTPUT_IF_BT656)
1393 		strcat(name, " BT656");
1394 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1395 		strcat(name, " LVDS0");
1396 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1397 		strcat(name, " LVDS1");
1398 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1399 		strcat(name, " MIPI0");
1400 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1401 		strcat(name, " MIPI1");
1402 	if (output_if & VOP_OUTPUT_IF_eDP0)
1403 		strcat(name, " eDP0");
1404 	if (output_if & VOP_OUTPUT_IF_eDP1)
1405 		strcat(name, " eDP1");
1406 	if (output_if & VOP_OUTPUT_IF_DP0)
1407 		strcat(name, " DP0");
1408 	if (output_if & VOP_OUTPUT_IF_DP1)
1409 		strcat(name, " DP1");
1410 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1411 		strcat(name, " HDMI0");
1412 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1413 		strcat(name, " HDMI1");
1414 
1415 	return name;
1416 }
1417 
1418 static char *get_plane_name(int plane_id, char *name)
1419 {
1420 	switch (plane_id) {
1421 	case ROCKCHIP_VOP2_CLUSTER0:
1422 		strcat(name, "Cluster0");
1423 		break;
1424 	case ROCKCHIP_VOP2_CLUSTER1:
1425 		strcat(name, "Cluster1");
1426 		break;
1427 	case ROCKCHIP_VOP2_ESMART0:
1428 		strcat(name, "Esmart0");
1429 		break;
1430 	case ROCKCHIP_VOP2_ESMART1:
1431 		strcat(name, "Esmart1");
1432 		break;
1433 	case ROCKCHIP_VOP2_SMART0:
1434 		strcat(name, "Smart0");
1435 		break;
1436 	case ROCKCHIP_VOP2_SMART1:
1437 		strcat(name, "Smart1");
1438 		break;
1439 	case ROCKCHIP_VOP2_CLUSTER2:
1440 		strcat(name, "Cluster2");
1441 		break;
1442 	case ROCKCHIP_VOP2_CLUSTER3:
1443 		strcat(name, "Cluster3");
1444 		break;
1445 	case ROCKCHIP_VOP2_ESMART2:
1446 		strcat(name, "Esmart2");
1447 		break;
1448 	case ROCKCHIP_VOP2_ESMART3:
1449 		strcat(name, "Esmart3");
1450 		break;
1451 	}
1452 
1453 	return name;
1454 }
1455 
1456 static bool is_yuv_output(u32 bus_format)
1457 {
1458 	switch (bus_format) {
1459 	case MEDIA_BUS_FMT_YUV8_1X24:
1460 	case MEDIA_BUS_FMT_YUV10_1X30:
1461 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1462 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1463 	case MEDIA_BUS_FMT_YUYV8_2X8:
1464 	case MEDIA_BUS_FMT_YVYU8_2X8:
1465 	case MEDIA_BUS_FMT_UYVY8_2X8:
1466 	case MEDIA_BUS_FMT_VYUY8_2X8:
1467 	case MEDIA_BUS_FMT_YUYV8_1X16:
1468 	case MEDIA_BUS_FMT_YVYU8_1X16:
1469 	case MEDIA_BUS_FMT_UYVY8_1X16:
1470 	case MEDIA_BUS_FMT_VYUY8_1X16:
1471 		return true;
1472 	default:
1473 		return false;
1474 	}
1475 }
1476 
1477 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1478 {
1479 	switch (csc_mode) {
1480 	case V4L2_COLORSPACE_SMPTE170M:
1481 	case V4L2_COLORSPACE_470_SYSTEM_M:
1482 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1483 		return CSC_BT601L;
1484 	case V4L2_COLORSPACE_REC709:
1485 	case V4L2_COLORSPACE_SMPTE240M:
1486 	case V4L2_COLORSPACE_DEFAULT:
1487 		if (bit_depth == CSC_13BIT_DEPTH)
1488 			return CSC_BT709L_13BIT;
1489 		else
1490 			return CSC_BT709L;
1491 	case V4L2_COLORSPACE_JPEG:
1492 		return CSC_BT601F;
1493 	case V4L2_COLORSPACE_BT2020:
1494 		if (bit_depth == CSC_13BIT_DEPTH)
1495 			return CSC_BT2020L_13BIT;
1496 		else
1497 			return CSC_BT2020;
1498 	case V4L2_COLORSPACE_BT709F:
1499 		if (bit_depth == CSC_10BIT_DEPTH) {
1500 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1501 			return CSC_BT601F;
1502 		} else {
1503 			return CSC_BT709F_13BIT;
1504 		}
1505 	case V4L2_COLORSPACE_BT2020F:
1506 		if (bit_depth == CSC_10BIT_DEPTH) {
1507 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1508 			return CSC_BT601F;
1509 		} else {
1510 			return CSC_BT2020F_13BIT;
1511 		}
1512 	default:
1513 		return CSC_BT709L;
1514 	}
1515 }
1516 
1517 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1518 {
1519 	/*
1520 	 * FIXME:
1521 	 *
1522 	 * There is no media type for YUV444 output,
1523 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1524 	 * yuv format.
1525 	 *
1526 	 * From H/W testing, YUV444 mode need a rb swap.
1527 	 */
1528 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1529 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1530 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1531 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1532 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1533 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1534 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1535 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1536 		return true;
1537 	else
1538 		return false;
1539 }
1540 
1541 static inline bool is_hot_plug_devices(int output_type)
1542 {
1543 	switch (output_type) {
1544 	case DRM_MODE_CONNECTOR_HDMIA:
1545 	case DRM_MODE_CONNECTOR_HDMIB:
1546 	case DRM_MODE_CONNECTOR_TV:
1547 	case DRM_MODE_CONNECTOR_DisplayPort:
1548 	case DRM_MODE_CONNECTOR_VGA:
1549 	case DRM_MODE_CONNECTOR_Unknown:
1550 		return true;
1551 	default:
1552 		return false;
1553 	}
1554 }
1555 
1556 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1557 {
1558 	int i = 0;
1559 
1560 	for (i = 0; i < vop2->data->nr_layers; i++) {
1561 		if (vop2->data->win_data[i].phys_id == phys_id)
1562 			return &vop2->data->win_data[i];
1563 	}
1564 
1565 	return NULL;
1566 }
1567 
1568 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1569 {
1570 	int i = 0;
1571 
1572 	for (i = 0; i < vop2->data->nr_pd; i++) {
1573 		if (vop2->data->pd[i].id == pd_id)
1574 			return &vop2->data->pd[i];
1575 	}
1576 
1577 	return NULL;
1578 }
1579 
1580 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1581 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1582 {
1583 	u32 vp_offset = crtc_id * 0x100;
1584 	int i;
1585 
1586 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1587 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1588 			crtc_id, false);
1589 
1590 	for (i = 0; i < lut_len; i++)
1591 		writel(lut_val[i], lut_regs + i);
1592 
1593 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1594 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1595 }
1596 
1597 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1598 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1599 {
1600 	u32 vp_offset = crtc_id * 0x100;
1601 	int i;
1602 
1603 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1604 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1605 			crtc_id, false);
1606 
1607 	for (i = 0; i < lut_len; i++)
1608 		writel(lut_val[i], lut_regs + i);
1609 
1610 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1611 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1612 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1613 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1614 }
1615 
1616 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1617 					struct display_state *state)
1618 {
1619 	struct connector_state *conn_state = &state->conn_state;
1620 	struct crtc_state *cstate = &state->crtc_state;
1621 	struct resource gamma_res;
1622 	fdt_size_t lut_size;
1623 	int i, lut_len, ret = 0;
1624 	u32 *lut_regs;
1625 	u32 *lut_val;
1626 	u32 r, g, b;
1627 	struct base2_disp_info *disp_info = conn_state->disp_info;
1628 	static int gamma_lut_en_num = 1;
1629 
1630 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1631 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1632 		return 0;
1633 	}
1634 
1635 	if (!disp_info)
1636 		return 0;
1637 
1638 	if (!disp_info->gamma_lut_data.size)
1639 		return 0;
1640 
1641 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1642 	if (ret)
1643 		printf("failed to get gamma lut res\n");
1644 	lut_regs = (u32 *)gamma_res.start;
1645 	lut_size = gamma_res.end - gamma_res.start + 1;
1646 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1647 		printf("failed to get gamma lut register\n");
1648 		return 0;
1649 	}
1650 	lut_len = lut_size / 4;
1651 	if (lut_len != 256 && lut_len != 1024) {
1652 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1653 		return 0;
1654 	}
1655 	lut_val = (u32 *)calloc(1, lut_size);
1656 	for (i = 0; i < lut_len; i++) {
1657 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1658 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1659 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1660 
1661 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1662 	}
1663 
1664 	if (vop2->version == VOP_VERSION_RK3568) {
1665 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1666 		gamma_lut_en_num++;
1667 	} else if (vop2->version == VOP_VERSION_RK3588) {
1668 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1669 		if (cstate->splice_mode) {
1670 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1671 			gamma_lut_en_num++;
1672 		}
1673 		gamma_lut_en_num++;
1674 	}
1675 
1676 	return 0;
1677 }
1678 
1679 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1680 					struct display_state *state)
1681 {
1682 	struct connector_state *conn_state = &state->conn_state;
1683 	struct crtc_state *cstate = &state->crtc_state;
1684 	int i, cubic_lut_len;
1685 	u32 vp_offset = cstate->crtc_id * 0x100;
1686 	struct base2_disp_info *disp_info = conn_state->disp_info;
1687 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1688 	u32 *cubic_lut_addr;
1689 
1690 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1691 		return 0;
1692 
1693 	if (!disp_info->cubic_lut_data.size)
1694 		return 0;
1695 
1696 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1697 	cubic_lut_len = disp_info->cubic_lut_data.size;
1698 
1699 	for (i = 0; i < cubic_lut_len / 2; i++) {
1700 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1701 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1702 					((lut->lblue[2 * i] & 0xff) << 24);
1703 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1704 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1705 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1706 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1707 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1708 		*cubic_lut_addr++ = 0;
1709 	}
1710 
1711 	if (cubic_lut_len % 2) {
1712 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1713 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1714 					((lut->lblue[2 * i] & 0xff) << 24);
1715 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1716 		*cubic_lut_addr++ = 0;
1717 		*cubic_lut_addr = 0;
1718 	}
1719 
1720 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1721 		    get_cubic_lut_buffer(cstate->crtc_id));
1722 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1723 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1724 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1725 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1726 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1727 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1728 
1729 	return 0;
1730 }
1731 
1732 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1733 				 struct bcsh_state *bcsh_state, int crtc_id)
1734 {
1735 	struct crtc_state *cstate = &state->crtc_state;
1736 	u32 vp_offset = crtc_id * 0x100;
1737 
1738 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1739 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1740 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1741 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1742 
1743 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1744 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1745 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1746 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1747 
1748 	if (!cstate->bcsh_en) {
1749 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1750 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1751 		return;
1752 	}
1753 
1754 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1755 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1756 			bcsh_state->brightness, false);
1757 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1758 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1759 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1760 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1761 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1762 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1763 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1764 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1765 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1766 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1767 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1768 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1769 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1770 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1771 }
1772 
1773 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1774 {
1775 	struct connector_state *conn_state = &state->conn_state;
1776 	struct base_bcsh_info *bcsh_info;
1777 	struct crtc_state *cstate = &state->crtc_state;
1778 	struct bcsh_state bcsh_state;
1779 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1780 
1781 	if (!conn_state->disp_info)
1782 		return;
1783 	bcsh_info = &conn_state->disp_info->bcsh_info;
1784 	if (!bcsh_info)
1785 		return;
1786 
1787 	if (bcsh_info->brightness != 50 ||
1788 	    bcsh_info->contrast != 50 ||
1789 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1790 		cstate->bcsh_en = true;
1791 
1792 	if (cstate->bcsh_en) {
1793 		if (!cstate->yuv_overlay)
1794 			cstate->post_r2y_en = 1;
1795 		if (!is_yuv_output(conn_state->bus_format))
1796 			cstate->post_y2r_en = 1;
1797 	} else {
1798 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1799 			cstate->post_r2y_en = 1;
1800 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1801 			cstate->post_y2r_en = 1;
1802 	}
1803 
1804 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1805 
1806 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1807 		brightness = interpolate(0, -128, 100, 127,
1808 					 bcsh_info->brightness);
1809 	else
1810 		brightness = interpolate(0, -32, 100, 31,
1811 					 bcsh_info->brightness);
1812 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1813 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1814 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1815 
1816 
1817 	/*
1818 	 *  a:[-30~0):
1819 	 *    sin_hue = 0x100 - sin(a)*256;
1820 	 *    cos_hue = cos(a)*256;
1821 	 *  a:[0~30]
1822 	 *    sin_hue = sin(a)*256;
1823 	 *    cos_hue = cos(a)*256;
1824 	 */
1825 	sin_hue = fixp_sin32(hue) >> 23;
1826 	cos_hue = fixp_cos32(hue) >> 23;
1827 
1828 	bcsh_state.brightness = brightness;
1829 	bcsh_state.contrast = contrast;
1830 	bcsh_state.saturation = saturation;
1831 	bcsh_state.sin_hue = sin_hue;
1832 	bcsh_state.cos_hue = cos_hue;
1833 
1834 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1835 	if (cstate->splice_mode)
1836 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1837 }
1838 
1839 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1840 {
1841 	struct connector_state *conn_state = &state->conn_state;
1842 	struct drm_display_mode *mode = &conn_state->mode;
1843 	struct crtc_state *cstate = &state->crtc_state;
1844 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1845 	u16 hdisplay = mode->crtc_hdisplay;
1846 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1847 
1848 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1849 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1850 	bg_dly -= bg_ovl_dly;
1851 
1852 	if (cstate->splice_mode)
1853 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1854 	else
1855 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1856 
1857 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1858 		hsync_len = 8;
1859 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1860 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1861 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1862 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1863 }
1864 
1865 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
1866 {
1867 	struct connector_state *conn_state = &state->conn_state;
1868 	struct drm_display_mode *mode = &conn_state->mode;
1869 	struct crtc_state *cstate = &state->crtc_state;
1870 	struct vop2_win_data *win_data;
1871 	u32 bg_dly, pre_scan_dly;
1872 	u16 hdisplay = mode->crtc_hdisplay;
1873 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1874 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
1875 	u8 win_id;
1876 
1877 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
1878 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
1879 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
1880 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
1881 
1882 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
1883 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
1884 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
1885 	pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1886 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1887 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
1888 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1889 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1890 }
1891 
1892 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1893 {
1894 	struct connector_state *conn_state = &state->conn_state;
1895 	struct drm_display_mode *mode = &conn_state->mode;
1896 	struct crtc_state *cstate = &state->crtc_state;
1897 	u32 vp_offset = (cstate->crtc_id * 0x100);
1898 	u16 vtotal = mode->crtc_vtotal;
1899 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1900 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1901 	u16 hdisplay = mode->crtc_hdisplay;
1902 	u16 vdisplay = mode->crtc_vdisplay;
1903 	u16 hsize =
1904 	    hdisplay * (conn_state->overscan.left_margin +
1905 			conn_state->overscan.right_margin) / 200;
1906 	u16 vsize =
1907 	    vdisplay * (conn_state->overscan.top_margin +
1908 			conn_state->overscan.bottom_margin) / 200;
1909 	u16 hact_end, vact_end;
1910 	u32 val;
1911 
1912 	hsize = round_down(hsize, 2);
1913 	vsize = round_down(vsize, 2);
1914 
1915 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1916 	hact_end = hact_st + hsize;
1917 	val = hact_st << 16;
1918 	val |= hact_end;
1919 
1920 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1921 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1922 	vact_end = vact_st + vsize;
1923 	val = vact_st << 16;
1924 	val |= vact_end;
1925 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1926 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1927 	val |= scl_cal_scale2(hdisplay, hsize);
1928 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1929 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1930 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1931 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1932 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1933 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1934 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1935 		u16 vact_st_f1 = vtotal + vact_st + 1;
1936 		u16 vact_end_f1 = vact_st_f1 + vsize;
1937 
1938 		val = vact_st_f1 << 16 | vact_end_f1;
1939 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1940 	}
1941 
1942 	if (is_vop3(vop2)) {
1943 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
1944 	} else {
1945 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1946 		if (cstate->splice_mode)
1947 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1948 	}
1949 }
1950 
1951 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
1952 {
1953 	struct connector_state *conn_state = &state->conn_state;
1954 	struct crtc_state *cstate = &state->crtc_state;
1955 	struct acm_data *acm = &conn_state->disp_info->acm_data;
1956 	struct drm_display_mode *mode = &conn_state->mode;
1957 	u32 vp_offset = (cstate->crtc_id * 0x100);
1958 	s16 *lut_y;
1959 	s16 *lut_h;
1960 	s16 *lut_s;
1961 	u32 value;
1962 	int i;
1963 
1964 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1965 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
1966 	if (!acm->acm_enable) {
1967 		writel(0, vop2->regs + RK3528_ACM_CTRL);
1968 		return;
1969 	}
1970 
1971 	printf("post acm enable\n");
1972 
1973 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
1974 
1975 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
1976 		((mode->vdisplay & 0xfff) << 20);
1977 	writel(value, vop2->regs + RK3528_ACM_CTRL);
1978 
1979 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
1980 		((acm->s_gain << 20) & 0x3ff00000);
1981 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
1982 
1983 	lut_y = &acm->gain_lut_hy[0];
1984 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
1985 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
1986 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
1987 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
1988 			((lut_s[i] << 16) & 0xff0000);
1989 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
1990 	}
1991 
1992 	lut_y = &acm->gain_lut_hs[0];
1993 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
1994 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
1995 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
1996 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
1997 			((lut_s[i] << 16) & 0xff0000);
1998 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
1999 	}
2000 
2001 	lut_y = &acm->delta_lut_h[0];
2002 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2003 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2004 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2005 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2006 			((lut_s[i] << 20) & 0x3ff00000);
2007 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2008 	}
2009 
2010 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2011 }
2012 
2013 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2014 {
2015 	struct connector_state *conn_state = &state->conn_state;
2016 	struct crtc_state *cstate = &state->crtc_state;
2017 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2018 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2019 	struct post_csc_coef csc_coef;
2020 	bool is_input_yuv = false;
2021 	bool is_output_yuv = false;
2022 	bool post_r2y_en = false;
2023 	bool post_csc_en = false;
2024 	u32 vp_offset = (cstate->crtc_id * 0x100);
2025 	u32 value;
2026 	int range_type;
2027 
2028 	printf("post csc enable\n");
2029 
2030 	if (acm->acm_enable) {
2031 		if (!cstate->yuv_overlay)
2032 			post_r2y_en = true;
2033 
2034 		/* do y2r in csc module */
2035 		if (!is_yuv_output(conn_state->bus_format))
2036 			post_csc_en = true;
2037 	} else {
2038 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2039 			post_r2y_en = true;
2040 
2041 		/* do y2r in csc module */
2042 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2043 			post_csc_en = true;
2044 	}
2045 
2046 	if (csc->csc_enable)
2047 		post_csc_en = true;
2048 
2049 	if (cstate->yuv_overlay || post_r2y_en)
2050 		is_input_yuv = true;
2051 
2052 	if (is_yuv_output(conn_state->bus_format))
2053 		is_output_yuv = true;
2054 
2055 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH);
2056 
2057 	if (post_csc_en) {
2058 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2059 				       is_output_yuv);
2060 
2061 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2062 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2063 				csc_coef.csc_coef00, false);
2064 		value = csc_coef.csc_coef01 & 0xffff;
2065 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2066 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2067 		value = csc_coef.csc_coef10 & 0xffff;
2068 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2069 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2070 		value = csc_coef.csc_coef12 & 0xffff;
2071 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2072 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2073 		value = csc_coef.csc_coef21 & 0xffff;
2074 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2075 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2076 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2077 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2078 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2079 
2080 		range_type = csc_coef.range_type ? 0 : 1;
2081 		range_type <<= is_input_yuv ? 0 : 1;
2082 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2083 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2084 	}
2085 
2086 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2087 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2088 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2089 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2090 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2091 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2092 }
2093 
2094 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2095 {
2096 	struct connector_state *conn_state = &state->conn_state;
2097 	struct base2_disp_info *disp_info = conn_state->disp_info;
2098 	const char *enable_flag;
2099 	if (!disp_info) {
2100 		printf("disp_info is empty\n");
2101 		return;
2102 	}
2103 
2104 	enable_flag = (const char *)&disp_info->cacm_header;
2105 	if (strncasecmp(enable_flag, "CACM", 4)) {
2106 		printf("acm and csc is not support\n");
2107 		return;
2108 	}
2109 
2110 	vop3_post_acm_config(state, vop2);
2111 	vop3_post_csc_config(state, vop2);
2112 }
2113 
2114 /*
2115  * Read VOP internal power domain on/off status.
2116  * We should query BISR_STS register in PMU for
2117  * power up/down status when memory repair is enabled.
2118  * Return value: 1 for power on, 0 for power off;
2119  */
2120 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2121 {
2122 	int val = 0;
2123 	int shift = 0;
2124 	int shift_factor = 0;
2125 	bool is_bisr_en = false;
2126 
2127 	/*
2128 	 * The order of pd status bits in BISR_STS register
2129 	 * is different from that in VOP SYS_STS register.
2130 	 */
2131 	if (pd_data->id == VOP2_PD_DSC_8K ||
2132 	    pd_data->id == VOP2_PD_DSC_4K ||
2133 	    pd_data->id == VOP2_PD_ESMART)
2134 			shift_factor = 1;
2135 
2136 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2137 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2138 	if (is_bisr_en) {
2139 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2140 
2141 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2142 					  ((val >> shift) & 0x1), 50 * 1000);
2143 	} else {
2144 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2145 
2146 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2147 					  !((val >> shift) & 0x1), 50 * 1000);
2148 	}
2149 }
2150 
2151 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2152 {
2153 	struct vop2_power_domain_data *pd_data;
2154 	int ret = 0;
2155 
2156 	if (!pd_id)
2157 		return 0;
2158 
2159 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2160 	if (!pd_data) {
2161 		printf("can't find pd_data by id\n");
2162 		return -EINVAL;
2163 	}
2164 
2165 	if (pd_data->parent_id) {
2166 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2167 		if (ret) {
2168 			printf("can't open parent power domain\n");
2169 			return -EINVAL;
2170 		}
2171 	}
2172 
2173 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
2174 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
2175 	ret = vop2_wait_power_domain_on(vop2, pd_data);
2176 	if (ret) {
2177 		printf("wait vop2 power domain timeout\n");
2178 		return ret;
2179 	}
2180 
2181 	return 0;
2182 }
2183 
2184 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2185 {
2186 	u32 *base = vop2->regs;
2187 	int i = 0;
2188 
2189 	/*
2190 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2191 	 */
2192 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2193 		vop2->regsbak[i] = base[i];
2194 }
2195 
2196 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2197 {
2198 	struct vop2_win_data *win_data;
2199 	int layer_phy_id = 0;
2200 	int i, j;
2201 	u32 ovl_port_offset = 0;
2202 	u32 layer_nr = 0;
2203 	u8 shift = 0;
2204 
2205 	/* layer sel win id */
2206 	for (i = 0; i < vop2->data->nr_vps; i++) {
2207 		shift = 0;
2208 		ovl_port_offset = 0x100 * i;
2209 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2210 		for (j = 0; j < layer_nr; j++) {
2211 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2212 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2213 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2214 					shift, win_data->layer_sel_win_id[i], false);
2215 			shift += 4;
2216 		}
2217 	}
2218 
2219 	/* win sel port */
2220 	for (i = 0; i < vop2->data->nr_vps; i++) {
2221 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2222 		for (j = 0; j < layer_nr; j++) {
2223 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2224 				continue;
2225 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2226 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2227 			shift = win_data->win_sel_port_offset * 2;
2228 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
2229 					shift, i, false);
2230 		}
2231 	}
2232 }
2233 
2234 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2235 {
2236 	struct crtc_state *cstate = &state->crtc_state;
2237 	struct vop2_win_data *win_data;
2238 	int layer_phy_id = 0;
2239 	int total_used_layer = 0;
2240 	int port_mux = 0;
2241 	int i, j;
2242 	u32 layer_nr = 0;
2243 	u8 shift = 0;
2244 
2245 	/* layer sel win id */
2246 	for (i = 0; i < vop2->data->nr_vps; i++) {
2247 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2248 		for (j = 0; j < layer_nr; j++) {
2249 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2250 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2251 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2252 					shift, win_data->layer_sel_win_id[i], false);
2253 			shift += 4;
2254 		}
2255 	}
2256 
2257 	/* win sel port */
2258 	for (i = 0; i < vop2->data->nr_vps; i++) {
2259 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2260 		for (j = 0; j < layer_nr; j++) {
2261 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2262 				continue;
2263 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2264 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2265 			shift = win_data->win_sel_port_offset * 2;
2266 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2267 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2268 		}
2269 	}
2270 
2271 	/**
2272 	 * port mux config
2273 	 */
2274 	for (i = 0; i < vop2->data->nr_vps; i++) {
2275 		shift = i * 4;
2276 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2277 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2278 			port_mux = total_used_layer - 1;
2279 		} else {
2280 			port_mux = 8;
2281 		}
2282 
2283 		if (i == vop2->data->nr_vps - 1)
2284 			port_mux = vop2->data->nr_mixers;
2285 
2286 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2287 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2288 				PORT_MUX_SHIFT + shift, port_mux, false);
2289 	}
2290 }
2291 
2292 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2293 {
2294 	if (!is_vop3(vop2))
2295 		return false;
2296 
2297 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2298 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2299 		return true;
2300 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2301 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2302 		return true;
2303 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2304 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2305 		return true;
2306 	else
2307 		return false;
2308 }
2309 
2310 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2311 {
2312 	struct vop2_win_data *win_data;
2313 	int i;
2314 	u8 scale_engine_num = 0;
2315 
2316 	/* store plane mask for vop2_fixup_dts */
2317 	for (i = 0; i < vop2->data->nr_layers; i++) {
2318 		win_data = &vop2->data->win_data[i];
2319 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2320 			continue;
2321 
2322 		win_data->scale_engine_num = scale_engine_num++;
2323 	}
2324 }
2325 
2326 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2327 {
2328 	struct crtc_state *cstate = &state->crtc_state;
2329 	struct vop2_vp_plane_mask *plane_mask;
2330 	int layer_phy_id = 0;
2331 	int i, j;
2332 	int ret;
2333 	u32 layer_nr = 0;
2334 
2335 	if (vop2->global_init)
2336 		return;
2337 
2338 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2339 	if (soc_is_rk3566())
2340 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2341 				OTP_WIN_EN_SHIFT, 1, false);
2342 
2343 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2344 		u32 plane_mask;
2345 		int primary_plane_id;
2346 
2347 		for (i = 0; i < vop2->data->nr_vps; i++) {
2348 			plane_mask = cstate->crtc->vps[i].plane_mask;
2349 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2350 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2351 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2352 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2353 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2354 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2355 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2356 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2357 
2358 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2359 			for (j = 0; j < layer_nr; j++) {
2360 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2361 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2362 			}
2363 		}
2364 	} else {/* need soft assign plane mask */
2365 		/* find the first unplug devices and set it as main display */
2366 		int main_vp_index = -1;
2367 		int active_vp_num = 0;
2368 
2369 		for (i = 0; i < vop2->data->nr_vps; i++) {
2370 			if (cstate->crtc->vps[i].enable)
2371 				active_vp_num++;
2372 		}
2373 		printf("VOP have %d active VP\n", active_vp_num);
2374 
2375 		if (soc_is_rk3566() && active_vp_num > 2)
2376 			printf("ERROR: rk3566 only support 2 display output!!\n");
2377 		plane_mask = vop2->data->plane_mask;
2378 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2379 		/*
2380 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2381 		 * for cvbs store in plane_mask[2].
2382 		 */
2383 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2384 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2385 			plane_mask += 2 * VOP2_VP_MAX;
2386 
2387 		if (vop2->version == VOP_VERSION_RK3528) {
2388 			/*
2389 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2390 			 * by both vp0 and vp1.
2391 			 */
2392 			j = 0;
2393 		} else {
2394 			for (i = 0; i < vop2->data->nr_vps; i++) {
2395 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2396 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2397 					main_vp_index = i;
2398 					break;
2399 				}
2400 			}
2401 
2402 			/* if no find unplug devices, use vp0 as main display */
2403 			if (main_vp_index < 0) {
2404 				main_vp_index = 0;
2405 				vop2->vp_plane_mask[0] = plane_mask[0];
2406 			}
2407 
2408 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2409 		}
2410 
2411 		/* init other display except main display */
2412 		for (i = 0; i < vop2->data->nr_vps; i++) {
2413 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2414 				continue;
2415 			vop2->vp_plane_mask[i] = plane_mask[j++];
2416 		}
2417 
2418 		/* store plane mask for vop2_fixup_dts */
2419 		for (i = 0; i < vop2->data->nr_vps; i++) {
2420 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2421 			for (j = 0; j < layer_nr; j++) {
2422 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2423 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2424 			}
2425 		}
2426 	}
2427 
2428 	if (vop2->version == VOP_VERSION_RK3588)
2429 		rk3588_vop2_regsbak(vop2);
2430 	else
2431 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2432 
2433 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2434 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2435 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2436 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2437 
2438 	for (i = 0; i < vop2->data->nr_vps; i++) {
2439 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2440 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2441 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2442 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2443 	}
2444 
2445 	if (is_vop3(vop2))
2446 		vop3_overlay_init(vop2, state);
2447 	else
2448 		vop2_overlay_init(vop2, state);
2449 
2450 	if (is_vop3(vop2)) {
2451 		/*
2452 		 * you can rewrite at dts vop node:
2453 		 *
2454 		 * VOP3_ESMART_8K_MODE = 0,
2455 		 * VOP3_ESMART_4K_4K_MODE = 1,
2456 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2457 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2458 		 *
2459 		 * &vop {
2460 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2461 		 * };
2462 		 */
2463 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2464 		if (ret < 0)
2465 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2466 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2467 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2468 
2469 		vop3_init_esmart_scale_engine(vop2);
2470 
2471 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2472 				DSP_VS_T_SEL_SHIFT, 0, false);
2473 	}
2474 
2475 	if (vop2->version == VOP_VERSION_RK3568)
2476 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2477 
2478 	vop2->global_init = true;
2479 }
2480 
2481 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2482 {
2483 	struct crtc_state *cstate = &state->crtc_state;
2484 	int ret;
2485 
2486 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
2487 	ret = clk_set_defaults(cstate->dev);
2488 	if (ret)
2489 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
2490 
2491 	rockchip_vop2_gamma_lut_init(vop2, state);
2492 	rockchip_vop2_cubic_lut_init(vop2, state);
2493 
2494 	return 0;
2495 }
2496 
2497 /*
2498  * VOP2 have multi video ports.
2499  * video port ------- crtc
2500  */
2501 static int rockchip_vop2_preinit(struct display_state *state)
2502 {
2503 	struct crtc_state *cstate = &state->crtc_state;
2504 	const struct vop2_data *vop2_data = cstate->crtc->data;
2505 
2506 	if (!rockchip_vop2) {
2507 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2508 		if (!rockchip_vop2)
2509 			return -ENOMEM;
2510 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2511 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2512 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2513 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2514 		if (rockchip_vop2->grf <= 0)
2515 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2516 		rockchip_vop2->version = vop2_data->version;
2517 		rockchip_vop2->data = vop2_data;
2518 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2519 			struct regmap *map;
2520 
2521 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2522 			if (rockchip_vop2->vop_grf <= 0)
2523 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2524 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2525 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2526 			if (rockchip_vop2->vo1_grf <= 0)
2527 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2528 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2529 			if (rockchip_vop2->sys_pmu <= 0)
2530 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2531 		}
2532 	}
2533 
2534 	cstate->private = rockchip_vop2;
2535 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2536 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2537 
2538 	vop2_global_initial(rockchip_vop2, state);
2539 
2540 	return 0;
2541 }
2542 
2543 /*
2544  * calc the dclk on rk3588
2545  * the available div of dclk is 1, 2, 4
2546  *
2547  */
2548 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2549 {
2550 	if (child_clk * 4 <= max_dclk)
2551 		return child_clk * 4;
2552 	else if (child_clk * 2 <= max_dclk)
2553 		return child_clk * 2;
2554 	else if (child_clk <= max_dclk)
2555 		return child_clk;
2556 	else
2557 		return 0;
2558 }
2559 
2560 /*
2561  * 4 pixclk/cycle on rk3588
2562  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2563  * DP: dp_pixclk = dclk_out <= dclk_core
2564  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2565  */
2566 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2567 				       int *dclk_core_div, int *dclk_out_div,
2568 				       int *if_pixclk_div, int *if_dclk_div)
2569 {
2570 	struct crtc_state *cstate = &state->crtc_state;
2571 	struct connector_state *conn_state = &state->conn_state;
2572 	struct drm_display_mode *mode = &conn_state->mode;
2573 	struct vop2 *vop2 = cstate->private;
2574 	unsigned long v_pixclk = mode->crtc_clock;
2575 	unsigned long dclk_core_rate = v_pixclk >> 2;
2576 	unsigned long dclk_rate = v_pixclk;
2577 	unsigned long dclk_out_rate;
2578 	u64 if_dclk_rate;
2579 	u64 if_pixclk_rate;
2580 	int output_type = conn_state->type;
2581 	int output_mode = conn_state->output_mode;
2582 	int K = 1;
2583 
2584 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2585 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2586 		printf("Dual channel and YUV420 can't work together\n");
2587 		return -EINVAL;
2588 	}
2589 
2590 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2591 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2592 		K = 2;
2593 
2594 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2595 		/*
2596 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2597 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2598 		 */
2599 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2600 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2601 			dclk_rate = dclk_rate >> 1;
2602 			K = 2;
2603 		}
2604 		if (cstate->dsc_enable) {
2605 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2606 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2607 		} else {
2608 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2609 			if_dclk_rate = dclk_core_rate / K;
2610 		}
2611 
2612 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2613 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
2614 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2615 
2616 		if (!dclk_rate) {
2617 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2618 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
2619 			return -EINVAL;
2620 		}
2621 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2622 		*if_dclk_div = dclk_rate / if_dclk_rate;
2623 		*dclk_core_div = dclk_rate / dclk_core_rate;
2624 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2625 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2626 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2627 		/* edp_pixclk = edp_dclk > dclk_core */
2628 		if_pixclk_rate = v_pixclk / K;
2629 		if_dclk_rate = v_pixclk / K;
2630 		dclk_rate = if_pixclk_rate * K;
2631 		*dclk_core_div = dclk_rate / dclk_core_rate;
2632 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2633 		*if_dclk_div = *if_pixclk_div;
2634 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2635 		dclk_out_rate = v_pixclk >> 2;
2636 		dclk_out_rate = dclk_out_rate / K;
2637 
2638 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2639 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2640 		if (!dclk_rate) {
2641 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2642 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
2643 			return -EINVAL;
2644 		}
2645 		*dclk_out_div = dclk_rate / dclk_out_rate;
2646 		*dclk_core_div = dclk_rate / dclk_core_rate;
2647 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2648 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2649 			K = 2;
2650 		if (cstate->dsc_enable)
2651 			/* dsc output is 96bit, dsi input is 192 bit */
2652 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2653 		else
2654 			if_pixclk_rate = dclk_core_rate / K;
2655 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2656 		dclk_out_rate = dclk_core_rate / K;
2657 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2658 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2659 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2660 		if (!dclk_rate) {
2661 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2662 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
2663 			return -EINVAL;
2664 		}
2665 
2666 		if (cstate->dsc_enable)
2667 			dclk_rate = dclk_rate >> 1;
2668 
2669 		*dclk_out_div = dclk_rate / dclk_out_rate;
2670 		*dclk_core_div = dclk_rate / dclk_core_rate;
2671 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2672 		if (cstate->dsc_enable)
2673 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2674 
2675 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2676 		dclk_rate = v_pixclk;
2677 		*dclk_core_div = dclk_rate / dclk_core_rate;
2678 	}
2679 
2680 	*if_pixclk_div = ilog2(*if_pixclk_div);
2681 	*if_dclk_div = ilog2(*if_dclk_div);
2682 	*dclk_core_div = ilog2(*dclk_core_div);
2683 	*dclk_out_div = ilog2(*dclk_out_div);
2684 
2685 	return dclk_rate;
2686 }
2687 
2688 static int vop2_calc_dsc_clk(struct display_state *state)
2689 {
2690 	struct connector_state *conn_state = &state->conn_state;
2691 	struct drm_display_mode *mode = &conn_state->mode;
2692 	struct crtc_state *cstate = &state->crtc_state;
2693 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2694 	u8 k = 1;
2695 
2696 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2697 		k = 2;
2698 
2699 	cstate->dsc_txp_clk_rate = v_pixclk;
2700 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2701 
2702 	cstate->dsc_pxl_clk_rate = v_pixclk;
2703 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2704 
2705 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2706 	 * cds_dat_width = 96;
2707 	 * bits_per_pixel = [8-12];
2708 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2709 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2710 	 * otherwise dsc_cds = crtc_clock / 8;
2711 	 */
2712 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2713 
2714 	return 0;
2715 }
2716 
2717 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2718 {
2719 	struct crtc_state *cstate = &state->crtc_state;
2720 	struct connector_state *conn_state = &state->conn_state;
2721 	struct drm_display_mode *mode = &conn_state->mode;
2722 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2723 	struct vop2 *vop2 = cstate->private;
2724 	u32 vp_offset = (cstate->crtc_id * 0x100);
2725 	u16 hdisplay = mode->crtc_hdisplay;
2726 	int output_if = conn_state->output_if;
2727 	int if_pixclk_div = 0;
2728 	int if_dclk_div = 0;
2729 	unsigned long dclk_rate;
2730 	u32 val;
2731 
2732 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2733 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2734 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2735 	} else {
2736 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2737 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2738 	}
2739 
2740 	if (cstate->dsc_enable) {
2741 		int k = 1;
2742 
2743 		if (!vop2->data->nr_dscs) {
2744 			printf("Unsupported DSC\n");
2745 			return 0;
2746 		}
2747 
2748 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2749 			k = 2;
2750 
2751 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2752 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2753 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2754 
2755 		vop2_calc_dsc_clk(state);
2756 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2757 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2758 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2759 	}
2760 
2761 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2762 
2763 	if (output_if & VOP_OUTPUT_IF_RGB) {
2764 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2765 				4, false);
2766 	}
2767 
2768 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2769 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2770 				3, false);
2771 	}
2772 
2773 	if (output_if & VOP_OUTPUT_IF_BT656) {
2774 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2775 				2, false);
2776 	}
2777 
2778 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2779 		if (cstate->crtc_id == 2)
2780 			val = 0;
2781 		else
2782 			val = 1;
2783 
2784 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2785 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2786 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2787 
2788 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2789 				1, false);
2790 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2791 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2792 				if_pixclk_div, false);
2793 
2794 		if (conn_state->hold_mode) {
2795 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2796 					EN_MASK, EDPI_TE_EN, 1, false);
2797 
2798 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2799 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2800 		}
2801 	}
2802 
2803 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2804 		if (cstate->crtc_id == 2)
2805 			val = 0;
2806 		else if (cstate->crtc_id == 3)
2807 			val = 1;
2808 		else
2809 			val = 3; /*VP1*/
2810 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2811 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2812 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2813 
2814 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2815 				1, false);
2816 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2817 				val, false);
2818 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2819 				if_pixclk_div, false);
2820 
2821 		if (conn_state->hold_mode) {
2822 			/* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */
2823 			if (vop2->version == VOP_VERSION_RK3588 && val == 3)
2824 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2825 						EN_MASK, EDPI_TE_EN, 0, false);
2826 			else
2827 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2828 						EN_MASK, EDPI_TE_EN, 1, false);
2829 
2830 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2831 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2832 		}
2833 	}
2834 
2835 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2836 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2837 				MIPI_DUAL_EN_SHIFT, 1, false);
2838 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2839 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2840 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2841 					false);
2842 		switch (conn_state->type) {
2843 		case DRM_MODE_CONNECTOR_DisplayPort:
2844 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2845 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2846 			break;
2847 		case DRM_MODE_CONNECTOR_eDP:
2848 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2849 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2850 			break;
2851 		case DRM_MODE_CONNECTOR_HDMIA:
2852 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2853 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2854 			break;
2855 		case DRM_MODE_CONNECTOR_DSI:
2856 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2857 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2858 			break;
2859 		default:
2860 			break;
2861 		}
2862 	}
2863 
2864 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2865 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2866 				1, false);
2867 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2868 				cstate->crtc_id, false);
2869 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2870 				if_dclk_div, false);
2871 
2872 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2873 				if_pixclk_div, false);
2874 
2875 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2876 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2877 	}
2878 
2879 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2880 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2881 				1, false);
2882 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2883 				cstate->crtc_id, false);
2884 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2885 				if_dclk_div, false);
2886 
2887 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2888 				if_pixclk_div, false);
2889 
2890 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2891 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2892 	}
2893 
2894 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2895 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2896 				1, false);
2897 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2898 				cstate->crtc_id, false);
2899 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2900 				if_dclk_div, false);
2901 
2902 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2903 				if_pixclk_div, false);
2904 
2905 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2906 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2907 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2908 				HDMI_SYNC_POL_MASK,
2909 				HDMI0_SYNC_POL_SHIFT, val);
2910 	}
2911 
2912 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2913 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2914 				1, false);
2915 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2916 				cstate->crtc_id, false);
2917 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2918 				if_dclk_div, false);
2919 
2920 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2921 				if_pixclk_div, false);
2922 
2923 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2924 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2925 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2926 				HDMI_SYNC_POL_MASK,
2927 				HDMI1_SYNC_POL_SHIFT, val);
2928 	}
2929 
2930 	if (output_if & VOP_OUTPUT_IF_DP0) {
2931 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2932 				1, false);
2933 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2934 				cstate->crtc_id, false);
2935 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2936 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2937 	}
2938 
2939 	if (output_if & VOP_OUTPUT_IF_DP1) {
2940 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2941 				1, false);
2942 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2943 				cstate->crtc_id, false);
2944 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2945 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2946 	}
2947 
2948 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2949 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2950 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2951 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2952 
2953 	return dclk_rate;
2954 }
2955 
2956 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2957 {
2958 	struct crtc_state *cstate = &state->crtc_state;
2959 	struct connector_state *conn_state = &state->conn_state;
2960 	struct drm_display_mode *mode = &conn_state->mode;
2961 	struct vop2 *vop2 = cstate->private;
2962 	u32 vp_offset = (cstate->crtc_id * 0x100);
2963 	bool dclk_inv;
2964 	u32 val;
2965 
2966 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2967 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2968 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2969 
2970 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2971 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2972 				1, false);
2973 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2974 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2975 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2976 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2977 	}
2978 
2979 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2980 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2981 				1, false);
2982 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2983 				BT1120_EN_SHIFT, 1, false);
2984 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2985 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2986 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2987 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2988 	}
2989 
2990 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2991 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2992 				1, false);
2993 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2994 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2995 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2996 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2997 	}
2998 
2999 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3000 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3001 				1, false);
3002 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3003 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3004 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3005 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
3006 	}
3007 
3008 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3009 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3010 				1, false);
3011 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3012 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3013 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3014 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
3015 	}
3016 
3017 	if (conn_state->output_flags &
3018 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
3019 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
3020 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3021 				LVDS_DUAL_EN_SHIFT, 1, false);
3022 		if (conn_state->output_flags &
3023 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3024 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3025 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
3026 					false);
3027 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3028 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3029 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3030 	}
3031 
3032 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3033 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3034 				1, false);
3035 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3036 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3037 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3038 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3039 	}
3040 
3041 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3042 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3043 				1, false);
3044 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3045 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3046 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3047 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3048 	}
3049 
3050 	if (conn_state->output_flags &
3051 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3052 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3053 				MIPI_DUAL_EN_SHIFT, 1, false);
3054 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3055 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3056 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3057 					false);
3058 	}
3059 
3060 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3061 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3062 				1, false);
3063 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3064 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3065 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3066 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3067 	}
3068 
3069 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3070 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3071 				1, false);
3072 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3073 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3074 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3075 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3076 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3077 				IF_CRTL_HDMI_PIN_POL_MASK,
3078 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3079 	}
3080 
3081 	return mode->clock;
3082 }
3083 
3084 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3085 {
3086 	struct crtc_state *cstate = &state->crtc_state;
3087 	struct connector_state *conn_state = &state->conn_state;
3088 	struct drm_display_mode *mode = &conn_state->mode;
3089 	struct vop2 *vop2 = cstate->private;
3090 	u32 val;
3091 
3092 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3093 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3094 
3095 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3096 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3097 				1, false);
3098 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3099 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3100 	}
3101 
3102 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3103 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3104 				1, false);
3105 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3106 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3107 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3108 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3109 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3110 				IF_CRTL_HDMI_PIN_POL_MASK,
3111 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3112 	}
3113 
3114 	return mode->crtc_clock;
3115 }
3116 
3117 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3118 {
3119 	struct crtc_state *cstate = &state->crtc_state;
3120 	struct connector_state *conn_state = &state->conn_state;
3121 	struct drm_display_mode *mode = &conn_state->mode;
3122 	struct vop2 *vop2 = cstate->private;
3123 	bool dclk_inv;
3124 	u32 val;
3125 
3126 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
3127 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3128 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3129 
3130 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3131 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3132 				1, false);
3133 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3134 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3135 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3136 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3137 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3138 				IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3139 	}
3140 
3141 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3142 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3143 				1, false);
3144 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3145 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3146 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3147 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
3148 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3149 				IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3150 	}
3151 
3152 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3153 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3154 				1, false);
3155 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3156 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3157 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3158 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3159 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3160 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3161 	}
3162 
3163 	return mode->crtc_clock;
3164 }
3165 
3166 static void vop2_post_color_swap(struct display_state *state)
3167 {
3168 	struct crtc_state *cstate = &state->crtc_state;
3169 	struct connector_state *conn_state = &state->conn_state;
3170 	struct vop2 *vop2 = cstate->private;
3171 	u32 vp_offset = (cstate->crtc_id * 0x100);
3172 	u32 output_type = conn_state->type;
3173 	u32 data_swap = 0;
3174 
3175 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
3176 		data_swap = DSP_RB_SWAP;
3177 
3178 	if (vop2->version == VOP_VERSION_RK3588 &&
3179 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
3180 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
3181 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
3182 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
3183 		data_swap |= DSP_RG_SWAP;
3184 
3185 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
3186 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
3187 }
3188 
3189 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
3190 {
3191 	int ret = 0;
3192 
3193 	if (parent->dev)
3194 		ret = clk_set_parent(clk, parent);
3195 	if (ret < 0)
3196 		debug("failed to set %s as parent for %s\n",
3197 		      parent->dev->name, clk->dev->name);
3198 }
3199 
3200 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
3201 {
3202 	int ret = 0;
3203 
3204 	if (clk->dev)
3205 		ret = clk_set_rate(clk, rate);
3206 	if (ret < 0)
3207 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
3208 
3209 	return ret;
3210 }
3211 
3212 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
3213 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
3214 				  int *dsc_cds_clk_div, u64 dclk_rate)
3215 {
3216 	struct crtc_state *cstate = &state->crtc_state;
3217 
3218 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
3219 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
3220 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
3221 
3222 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
3223 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
3224 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
3225 }
3226 
3227 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
3228 {
3229 	struct crtc_state *cstate = &state->crtc_state;
3230 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
3231 	struct drm_dsc_picture_parameter_set config_pps;
3232 	const struct vop2_data *vop2_data = vop2->data;
3233 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3234 	u32 *pps_val = (u32 *)&config_pps;
3235 	u32 decoder_regs_offset = (dsc_id * 0x100);
3236 	int i = 0;
3237 
3238 	memcpy(&config_pps, pps, sizeof(config_pps));
3239 
3240 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
3241 		config_pps.pps_3 &= 0xf0;
3242 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
3243 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
3244 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
3245 	}
3246 
3247 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
3248 		config_pps.rc_range_parameters[i] =
3249 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
3250 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
3251 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
3252 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
3253 	}
3254 
3255 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
3256 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
3257 }
3258 
3259 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
3260 {
3261 	struct connector_state *conn_state = &state->conn_state;
3262 	struct drm_display_mode *mode = &conn_state->mode;
3263 	struct crtc_state *cstate = &state->crtc_state;
3264 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3265 	const struct vop2_data *vop2_data = vop2->data;
3266 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3267 	bool mipi_ds_mode = false;
3268 	u8 dsc_interface_mode = 0;
3269 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3270 	u16 hdisplay = mode->crtc_hdisplay;
3271 	u16 htotal = mode->crtc_htotal;
3272 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3273 	u16 vdisplay = mode->crtc_vdisplay;
3274 	u16 vtotal = mode->crtc_vtotal;
3275 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3276 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3277 	u16 vact_end = vact_st + vdisplay;
3278 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3279 	u32 decoder_regs_offset = (dsc_id * 0x100);
3280 	int dsc_txp_clk_div = 0;
3281 	int dsc_pxl_clk_div = 0;
3282 	int dsc_cds_clk_div = 0;
3283 	int val = 0;
3284 
3285 	if (!vop2->data->nr_dscs) {
3286 		printf("Unsupported DSC\n");
3287 		return;
3288 	}
3289 
3290 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
3291 		printf("DSC%d supported max slice is: %d, current is: %d\n",
3292 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
3293 
3294 	if (dsc_data->pd_id) {
3295 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
3296 			printf("open dsc%d pd fail\n", dsc_id);
3297 	}
3298 
3299 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
3300 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
3301 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
3302 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
3303 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3304 		dsc_interface_mode = VOP_DSC_IF_HDMI;
3305 	} else {
3306 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
3307 		if (mipi_ds_mode)
3308 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
3309 		else
3310 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
3311 	}
3312 
3313 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3314 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3315 				DSC_MAN_MODE_SHIFT, 0, false);
3316 	else
3317 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3318 				DSC_MAN_MODE_SHIFT, 1, false);
3319 
3320 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
3321 
3322 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
3323 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
3324 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
3325 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3326 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3327 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3328 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3329 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3330 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3331 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3332 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3333 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3334 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3335 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3336 
3337 	if (!mipi_ds_mode) {
3338 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3339 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3340 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3341 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3342 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3343 		int k = 1;
3344 
3345 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3346 			k = 2;
3347 
3348 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3349 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3350 
3351 		/*
3352 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3353 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3354 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3355 		 *
3356 		 * HDMI:
3357 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3358 		 *                 delay_line_num = 4 - BPP / 8
3359 		 *                                = (64 - target_bpp / 8) / 16
3360 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3361 		 *
3362 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
3363 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
3364 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3365 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
3366 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3367 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
3368 		 */
3369 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3370 		dsc_cds_rate_mhz = dsc_cds_rate;
3371 		dsc_hsync = hsync_len / 2;
3372 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
3373 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3374 		} else {
3375 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
3376 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
3377 					     be16_to_cpu(cstate->pps.chunk_size);
3378 
3379 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3380 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
3381 
3382 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
3383 			if (dsc_hsync < 8)
3384 				dsc_hsync = 8;
3385 		}
3386 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3387 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3388 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3389 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3390 
3391 		/*
3392 		 * htotal / dclk_core = dsc_htotal /cds_clk
3393 		 *
3394 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3395 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3396 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3397 		 *
3398 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3399 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3400 		 */
3401 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3402 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3403 		val = dsc_htotal << 16 | dsc_hsync;
3404 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3405 				DSC_HTOTAL_PW_SHIFT, val, false);
3406 
3407 		dsc_hact_st = hact_st / 2;
3408 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3409 		val = dsc_hact_end << 16 | dsc_hact_st;
3410 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3411 				DSC_HACT_ST_END_SHIFT, val, false);
3412 
3413 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3414 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3415 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3416 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3417 	}
3418 
3419 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3420 			RST_DEASSERT_SHIFT, 1, false);
3421 	udelay(10);
3422 
3423 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3424 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3425 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3426 
3427 	vop2_load_pps(state, vop2, dsc_id);
3428 
3429 	val |= (1 << DSC_PPS_UPD_SHIFT);
3430 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3431 
3432 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3433 	       dsc_id,
3434 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3435 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3436 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3437 }
3438 
3439 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3440 {
3441 	struct crtc_state *cstate = &state->crtc_state;
3442 	struct vop2 *vop2 = cstate->private;
3443 	struct udevice *vp_dev, *dev;
3444 	struct ofnode_phandle_args args;
3445 	char vp_name[10];
3446 	int ret;
3447 
3448 	if (vop2->version != VOP_VERSION_RK3588)
3449 		return false;
3450 
3451 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3452 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3453 		debug("warn: can't get vp device\n");
3454 		return false;
3455 	}
3456 
3457 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3458 					 0, &args);
3459 	if (ret) {
3460 		debug("assigned-clock-parents's node not define\n");
3461 		return false;
3462 	}
3463 
3464 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3465 		debug("warn: can't get clk device\n");
3466 		return false;
3467 	}
3468 
3469 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3470 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3471 		if (clk_dev)
3472 			*clk_dev = dev;
3473 		return true;
3474 	}
3475 
3476 	return false;
3477 }
3478 
3479 static int rockchip_vop2_init(struct display_state *state)
3480 {
3481 	struct crtc_state *cstate = &state->crtc_state;
3482 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3483 	struct connector_state *conn_state = &state->conn_state;
3484 	struct drm_display_mode *mode = &conn_state->mode;
3485 	struct vop2 *vop2 = cstate->private;
3486 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3487 	u16 hdisplay = mode->crtc_hdisplay;
3488 	u16 htotal = mode->crtc_htotal;
3489 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3490 	u16 hact_end = hact_st + hdisplay;
3491 	u16 vdisplay = mode->crtc_vdisplay;
3492 	u16 vtotal = mode->crtc_vtotal;
3493 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3494 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3495 	u16 vact_end = vact_st + vdisplay;
3496 	bool yuv_overlay = false;
3497 	u32 vp_offset = (cstate->crtc_id * 0x100);
3498 	u32 line_flag_offset = (cstate->crtc_id * 4);
3499 	u32 val, act_end;
3500 	u8 dither_down_en = 0;
3501 	u8 dither_down_mode = 0;
3502 	u8 pre_dither_down_en = 0;
3503 	u8 dclk_div_factor = 0;
3504 	char output_type_name[30] = {0};
3505 	char dclk_name[9];
3506 	struct clk dclk;
3507 	struct clk hdmi0_phy_pll;
3508 	struct clk hdmi1_phy_pll;
3509 	struct clk hdmi_phy_pll;
3510 	struct udevice *disp_dev;
3511 	unsigned long dclk_rate = 0;
3512 	int ret;
3513 
3514 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3515 	       mode->crtc_hdisplay, mode->vdisplay,
3516 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3517 	       mode->vrefresh,
3518 	       get_output_if_name(conn_state->output_if, output_type_name),
3519 	       cstate->crtc_id);
3520 
3521 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3522 		cstate->splice_mode = true;
3523 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3524 		if (!cstate->splice_crtc_id) {
3525 			printf("%s: Splice mode is unsupported by vp%d\n",
3526 			       __func__, cstate->crtc_id);
3527 			return -EINVAL;
3528 		}
3529 
3530 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3531 				PORT_MERGE_EN_SHIFT, 1, false);
3532 	}
3533 
3534 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3535 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3536 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3537 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3538 
3539 	vop2_initial(vop2, state);
3540 	if (vop2->version == VOP_VERSION_RK3588)
3541 		dclk_rate = rk3588_vop2_if_cfg(state);
3542 	else if (vop2->version == VOP_VERSION_RK3568)
3543 		dclk_rate = rk3568_vop2_if_cfg(state);
3544 	else if (vop2->version == VOP_VERSION_RK3528)
3545 		dclk_rate = rk3528_vop2_if_cfg(state);
3546 	else if (vop2->version == VOP_VERSION_RK3562)
3547 		dclk_rate = rk3562_vop2_if_cfg(state);
3548 
3549 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3550 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3551 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3552 
3553 	vop2_post_color_swap(state);
3554 
3555 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3556 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3557 
3558 	switch (conn_state->bus_format) {
3559 	case MEDIA_BUS_FMT_RGB565_1X16:
3560 		dither_down_en = 1;
3561 		dither_down_mode = RGB888_TO_RGB565;
3562 		pre_dither_down_en = 1;
3563 		break;
3564 	case MEDIA_BUS_FMT_RGB666_1X18:
3565 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3566 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3567 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3568 		dither_down_en = 1;
3569 		dither_down_mode = RGB888_TO_RGB666;
3570 		pre_dither_down_en = 1;
3571 		break;
3572 	case MEDIA_BUS_FMT_YUV8_1X24:
3573 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3574 		dither_down_en = 0;
3575 		pre_dither_down_en = 1;
3576 		break;
3577 	case MEDIA_BUS_FMT_YUV10_1X30:
3578 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3579 		dither_down_en = 0;
3580 		pre_dither_down_en = 0;
3581 		break;
3582 	case MEDIA_BUS_FMT_RGB888_1X24:
3583 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3584 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3585 	default:
3586 		dither_down_en = 0;
3587 		pre_dither_down_en = 1;
3588 		break;
3589 	}
3590 
3591 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
3592 		pre_dither_down_en = 0;
3593 	else
3594 		pre_dither_down_en = 1;
3595 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3596 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3597 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3598 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3599 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3600 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3601 
3602 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3603 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3604 			yuv_overlay, false);
3605 
3606 	cstate->yuv_overlay = yuv_overlay;
3607 
3608 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3609 		    (htotal << 16) | hsync_len);
3610 	val = hact_st << 16;
3611 	val |= hact_end;
3612 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3613 	val = vact_st << 16;
3614 	val |= vact_end;
3615 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3616 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3617 		u16 vact_st_f1 = vtotal + vact_st + 1;
3618 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3619 
3620 		val = vact_st_f1 << 16 | vact_end_f1;
3621 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3622 			    val);
3623 
3624 		val = vtotal << 16 | (vtotal + vsync_len);
3625 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3626 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3627 				INTERLACE_EN_SHIFT, 1, false);
3628 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3629 				DSP_FILED_POL, 1, false);
3630 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3631 				P2I_EN_SHIFT, 1, false);
3632 		vtotal += vtotal + 1;
3633 		act_end = vact_end_f1;
3634 	} else {
3635 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3636 				INTERLACE_EN_SHIFT, 0, false);
3637 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3638 				P2I_EN_SHIFT, 0, false);
3639 		act_end = vact_end;
3640 	}
3641 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3642 		    (vtotal << 16) | vsync_len);
3643 
3644 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) {
3645 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3646 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3647 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3648 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
3649 		else
3650 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3651 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
3652 	}
3653 
3654 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3655 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3656 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3657 	else
3658 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3659 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3660 
3661 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3662 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3663 
3664 	if (yuv_overlay)
3665 		val = 0x20010200;
3666 	else
3667 		val = 0;
3668 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3669 	if (cstate->splice_mode) {
3670 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3671 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3672 				yuv_overlay, false);
3673 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3674 	}
3675 
3676 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3677 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3678 
3679 	if (vp->xmirror_en)
3680 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3681 				DSP_X_MIR_EN_SHIFT, 1, false);
3682 
3683 	vop2_tv_config_update(state, vop2);
3684 	vop2_post_config(state, vop2);
3685 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
3686 		vop3_post_config(state, vop2);
3687 
3688 	if (cstate->dsc_enable) {
3689 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3690 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
3691 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
3692 		} else {
3693 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
3694 		}
3695 	}
3696 
3697 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3698 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
3699 	if (ret) {
3700 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3701 		return ret;
3702 	}
3703 
3704 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3705 	if (!ret) {
3706 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3707 		if (ret)
3708 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3709 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3710 		if (ret)
3711 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3712 	} else {
3713 		hdmi0_phy_pll.dev = NULL;
3714 		hdmi1_phy_pll.dev = NULL;
3715 		debug("%s: Faile to find display-subsystem node\n", __func__);
3716 	}
3717 
3718 	if (vop2->version == VOP_VERSION_RK3528) {
3719 		struct ofnode_phandle_args args;
3720 
3721 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3722 						 "#clock-cells", 0, 0, &args);
3723 		if (!ret) {
3724 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3725 			if (ret) {
3726 				debug("warn: can't get clk device\n");
3727 				return ret;
3728 			}
3729 		} else {
3730 			debug("assigned-clock-parents's node not define\n");
3731 		}
3732 	}
3733 
3734 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3735 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3736 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
3737 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3738 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
3739 
3740 		/*
3741 		 * uboot clk driver won't set dclk parent's rate when use
3742 		 * hdmi phypll as dclk source.
3743 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3744 		 * directly.
3745 		 */
3746 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3747 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3748 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3749 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3750 		} else {
3751 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3752 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3753 			} else {
3754 				/*
3755 				 * For RK3528, the path of CVBS output is like:
3756 				 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
3757 				 * The vop2 dclk should be four times crtc_clock for CVBS sampling
3758 				 * clock needs.
3759 				 */
3760 				if (vop2->version == VOP_VERSION_RK3528 &&
3761 				    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3762 					ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000);
3763 				else
3764 					ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3765 			}
3766 		}
3767 	} else {
3768 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3769 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3770 		else
3771 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3772 	}
3773 
3774 	if (IS_ERR_VALUE(ret)) {
3775 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3776 		       __func__, cstate->crtc_id, dclk_rate, ret);
3777 		return ret;
3778 	} else {
3779 		dclk_div_factor = mode->clock / dclk_rate;
3780 		if (vop2->version == VOP_VERSION_RK3528 &&
3781 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3782 			mode->crtc_clock = ret / 4 / 1000;
3783 		else
3784 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3785 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3786 	}
3787 
3788 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3789 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3790 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3791 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3792 
3793 	return 0;
3794 }
3795 
3796 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3797 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3798 			     uint32_t dst_h)
3799 {
3800 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3801 	uint16_t hscl_filter_mode, vscl_filter_mode;
3802 	uint8_t xgt2 = 0, xgt4 = 0;
3803 	uint8_t ygt2 = 0, ygt4 = 0;
3804 	uint32_t xfac = 0, yfac = 0;
3805 	u32 win_offset = win->reg_offset;
3806 	bool xgt_en = false;
3807 	bool xavg_en = false;
3808 
3809 	if (is_vop3(vop2)) {
3810 		if (src_w >= (4 * dst_w)) {
3811 			xgt4 = 1;
3812 			src_w >>= 2;
3813 		} else if (src_w >= (2 * dst_w)) {
3814 			xgt2 = 1;
3815 			src_w >>= 1;
3816 		}
3817 	}
3818 
3819 	if (src_h >= (4 * dst_h)) {
3820 		ygt4 = 1;
3821 		src_h >>= 2;
3822 	} else if (src_h >= (2 * dst_h)) {
3823 		ygt2 = 1;
3824 		src_h >>= 1;
3825 	}
3826 
3827 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3828 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3829 
3830 	if (yrgb_hor_scl_mode == SCALE_UP)
3831 		hscl_filter_mode = win->hsu_filter_mode;
3832 	else
3833 		hscl_filter_mode = win->hsd_filter_mode;
3834 
3835 	if (yrgb_ver_scl_mode == SCALE_UP)
3836 		vscl_filter_mode = win->vsu_filter_mode;
3837 	else
3838 		vscl_filter_mode = win->vsd_filter_mode;
3839 
3840 	/*
3841 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
3842 	 * at scale down mode
3843 	 */
3844 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
3845 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
3846 		dst_w += 1;
3847 	}
3848 
3849 	if (is_vop3(vop2)) {
3850 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
3851 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
3852 
3853 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
3854 			xavg_en = xgt2 || xgt4;
3855 		else
3856 			xgt_en = xgt2 || xgt4;
3857 	} else {
3858 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
3859 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
3860 	}
3861 
3862 	if (win->type == CLUSTER_LAYER) {
3863 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3864 			    yfac << 16 | xfac);
3865 
3866 		if (is_vop3(vop2)) {
3867 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3868 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
3869 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3870 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
3871 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3872 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3873 
3874 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3875 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3876 					yrgb_hor_scl_mode, false);
3877 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3878 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3879 					yrgb_ver_scl_mode, false);
3880 		} else {
3881 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3882 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3883 					yrgb_hor_scl_mode, false);
3884 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3885 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3886 					yrgb_ver_scl_mode, false);
3887 		}
3888 
3889 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
3890 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3891 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
3892 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3893 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
3894 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3895 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
3896 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3897 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
3898 		} else {
3899 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3900 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
3901 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3902 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
3903 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3904 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
3905 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3906 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
3907 		}
3908 	} else {
3909 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
3910 			    yfac << 16 | xfac);
3911 
3912 		if (is_vop3(vop2)) {
3913 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3914 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
3915 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3916 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
3917 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3918 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3919 		}
3920 
3921 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3922 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
3923 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3924 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
3925 
3926 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3927 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3928 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3929 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3930 
3931 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3932 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
3933 				hscl_filter_mode, false);
3934 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3935 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
3936 				vscl_filter_mode, false);
3937 	}
3938 }
3939 
3940 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3941 {
3942 	u32 win_offset = win->reg_offset;
3943 
3944 	if (win->type == CLUSTER_LAYER) {
3945 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3946 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3947 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3948 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3949 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3950 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3951 	} else {
3952 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3953 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3954 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3955 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3956 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3957 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3958 	}
3959 }
3960 
3961 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3962 {
3963 	struct crtc_state *cstate = &state->crtc_state;
3964 	struct connector_state *conn_state = &state->conn_state;
3965 	struct drm_display_mode *mode = &conn_state->mode;
3966 	struct vop2 *vop2 = cstate->private;
3967 	int src_w = cstate->src_rect.w;
3968 	int src_h = cstate->src_rect.h;
3969 	int crtc_x = cstate->crtc_rect.x;
3970 	int crtc_y = cstate->crtc_rect.y;
3971 	int crtc_w = cstate->crtc_rect.w;
3972 	int crtc_h = cstate->crtc_rect.h;
3973 	int xvir = cstate->xvir;
3974 	int y_mirror = 0;
3975 	int csc_mode;
3976 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3977 	/* offset of the right window in splice mode */
3978 	u32 splice_pixel_offset = 0;
3979 	u32 splice_yrgb_offset = 0;
3980 	u32 win_offset = win->reg_offset;
3981 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3982 
3983 	if (win->splice_mode_right) {
3984 		src_w = cstate->right_src_rect.w;
3985 		src_h = cstate->right_src_rect.h;
3986 		crtc_x = cstate->right_crtc_rect.x;
3987 		crtc_y = cstate->right_crtc_rect.y;
3988 		crtc_w = cstate->right_crtc_rect.w;
3989 		crtc_h = cstate->right_crtc_rect.h;
3990 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3991 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3992 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3993 	}
3994 
3995 	act_info = (src_h - 1) << 16;
3996 	act_info |= (src_w - 1) & 0xffff;
3997 
3998 	dsp_info = (crtc_h - 1) << 16;
3999 	dsp_info |= (crtc_w - 1) & 0xffff;
4000 
4001 	dsp_stx = crtc_x;
4002 	dsp_sty = crtc_y;
4003 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4004 
4005 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4006 		y_mirror = 1;
4007 	else
4008 		y_mirror = 0;
4009 
4010 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4011 
4012 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4013 	    vop2->version == VOP_VERSION_RK3562)
4014 		vop2_axi_config(vop2, win);
4015 
4016 	if (y_mirror)
4017 		printf("WARN: y mirror is unsupported by cluster window\n");
4018 
4019 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
4020 	if (vop2->version == VOP_VERSION_RK3588)
4021 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
4022 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
4023 
4024 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
4025 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4026 			false);
4027 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
4028 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
4029 		    cstate->dma_addr + splice_yrgb_offset);
4030 
4031 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
4032 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
4033 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
4034 
4035 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
4036 
4037 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4038 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4039 			CLUSTER_RGB2YUV_EN_SHIFT,
4040 			is_yuv_output(conn_state->bus_format), false);
4041 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
4042 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
4043 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
4044 
4045 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4046 }
4047 
4048 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
4049 {
4050 	struct crtc_state *cstate = &state->crtc_state;
4051 	struct connector_state *conn_state = &state->conn_state;
4052 	struct drm_display_mode *mode = &conn_state->mode;
4053 	struct vop2 *vop2 = cstate->private;
4054 	int src_w = cstate->src_rect.w;
4055 	int src_h = cstate->src_rect.h;
4056 	int crtc_x = cstate->crtc_rect.x;
4057 	int crtc_y = cstate->crtc_rect.y;
4058 	int crtc_w = cstate->crtc_rect.w;
4059 	int crtc_h = cstate->crtc_rect.h;
4060 	int xvir = cstate->xvir;
4061 	int y_mirror = 0;
4062 	int csc_mode;
4063 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4064 	/* offset of the right window in splice mode */
4065 	u32 splice_pixel_offset = 0;
4066 	u32 splice_yrgb_offset = 0;
4067 	u32 win_offset = win->reg_offset;
4068 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4069 
4070 	if (win->splice_mode_right) {
4071 		src_w = cstate->right_src_rect.w;
4072 		src_h = cstate->right_src_rect.h;
4073 		crtc_x = cstate->right_crtc_rect.x;
4074 		crtc_y = cstate->right_crtc_rect.y;
4075 		crtc_w = cstate->right_crtc_rect.w;
4076 		crtc_h = cstate->right_crtc_rect.h;
4077 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4078 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4079 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4080 	}
4081 
4082 	/*
4083 	 * This is workaround solution for IC design:
4084 	 * esmart can't support scale down when actual_w % 16 == 1.
4085 	 */
4086 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
4087 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
4088 		src_w -= 1;
4089 	}
4090 
4091 	act_info = (src_h - 1) << 16;
4092 	act_info |= (src_w - 1) & 0xffff;
4093 
4094 	dsp_info = (crtc_h - 1) << 16;
4095 	dsp_info |= (crtc_w - 1) & 0xffff;
4096 
4097 	dsp_stx = crtc_x;
4098 	dsp_sty = crtc_y;
4099 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4100 
4101 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4102 		y_mirror = 1;
4103 	else
4104 		y_mirror = 0;
4105 
4106 	if (is_vop3(vop2))
4107 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
4108 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
4109 
4110 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4111 
4112 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4113 	    vop2->version == VOP_VERSION_RK3562)
4114 		vop2_axi_config(vop2, win);
4115 
4116 	if (y_mirror)
4117 		cstate->dma_addr += (src_h - 1) * xvir * 4;
4118 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
4119 			YMIRROR_EN_SHIFT, y_mirror, false);
4120 
4121 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4122 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4123 			false);
4124 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
4125 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
4126 		    cstate->dma_addr + splice_yrgb_offset);
4127 
4128 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
4129 		    act_info);
4130 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
4131 		    dsp_info);
4132 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
4133 
4134 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
4135 			WIN_EN_SHIFT, 1, false);
4136 
4137 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4138 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
4139 			RGB2YUV_EN_SHIFT,
4140 			is_yuv_output(conn_state->bus_format), false);
4141 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
4142 			CSC_MODE_SHIFT, csc_mode, false);
4143 
4144 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4145 }
4146 
4147 static void vop2_calc_display_rect_for_splice(struct display_state *state)
4148 {
4149 	struct crtc_state *cstate = &state->crtc_state;
4150 	struct connector_state *conn_state = &state->conn_state;
4151 	struct drm_display_mode *mode = &conn_state->mode;
4152 	struct display_rect *src_rect = &cstate->src_rect;
4153 	struct display_rect *dst_rect = &cstate->crtc_rect;
4154 	struct display_rect left_src, left_dst, right_src, right_dst;
4155 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
4156 	int left_src_w, left_dst_w, right_dst_w;
4157 
4158 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
4159 	if (left_dst_w < 0)
4160 		left_dst_w = 0;
4161 	right_dst_w = dst_rect->w - left_dst_w;
4162 
4163 	if (!right_dst_w)
4164 		left_src_w = src_rect->w;
4165 	else
4166 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
4167 
4168 	left_src.x = src_rect->x;
4169 	left_src.w = left_src_w;
4170 	left_dst.x = dst_rect->x;
4171 	left_dst.w = left_dst_w;
4172 	right_src.x = left_src.x + left_src.w;
4173 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
4174 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
4175 	right_dst.w = right_dst_w;
4176 
4177 	left_src.y = src_rect->y;
4178 	left_src.h = src_rect->h;
4179 	left_dst.y = dst_rect->y;
4180 	left_dst.h = dst_rect->h;
4181 	right_src.y = src_rect->y;
4182 	right_src.h = src_rect->h;
4183 	right_dst.y = dst_rect->y;
4184 	right_dst.h = dst_rect->h;
4185 
4186 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
4187 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
4188 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
4189 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
4190 }
4191 
4192 static int rockchip_vop2_set_plane(struct display_state *state)
4193 {
4194 	struct crtc_state *cstate = &state->crtc_state;
4195 	struct vop2 *vop2 = cstate->private;
4196 	struct vop2_win_data *win_data;
4197 	struct vop2_win_data *splice_win_data;
4198 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4199 	char plane_name[10] = {0};
4200 
4201 	if (cstate->crtc_rect.w > cstate->max_output.width) {
4202 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
4203 		       cstate->crtc_rect.w, cstate->max_output.width);
4204 		return -EINVAL;
4205 	}
4206 
4207 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4208 	if (!win_data) {
4209 		printf("invalid win id %d\n", primary_plane_id);
4210 		return -ENODEV;
4211 	}
4212 
4213 	/* ignore some plane register according vop3 esmart lb mode */
4214 	if (vop3_ignore_plane(vop2, win_data))
4215 		return -EACCES;
4216 
4217 	if (vop2->version == VOP_VERSION_RK3588) {
4218 		if (vop2_power_domain_on(vop2, win_data->pd_id))
4219 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
4220 	}
4221 
4222 	if (cstate->splice_mode) {
4223 		if (win_data->splice_win_id) {
4224 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
4225 			splice_win_data->splice_mode_right = true;
4226 
4227 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
4228 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
4229 
4230 			vop2_calc_display_rect_for_splice(state);
4231 			if (win_data->type == CLUSTER_LAYER)
4232 				vop2_set_cluster_win(state, splice_win_data);
4233 			else
4234 				vop2_set_smart_win(state, splice_win_data);
4235 		} else {
4236 			printf("ERROR: splice mode is unsupported by plane %s\n",
4237 			       get_plane_name(primary_plane_id, plane_name));
4238 			return -EINVAL;
4239 		}
4240 	}
4241 
4242 	if (win_data->type == CLUSTER_LAYER)
4243 		vop2_set_cluster_win(state, win_data);
4244 	else
4245 		vop2_set_smart_win(state, win_data);
4246 
4247 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
4248 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
4249 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
4250 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
4251 		cstate->dma_addr);
4252 
4253 	return 0;
4254 }
4255 
4256 static int rockchip_vop2_prepare(struct display_state *state)
4257 {
4258 	return 0;
4259 }
4260 
4261 static void vop2_dsc_cfg_done(struct display_state *state)
4262 {
4263 	struct connector_state *conn_state = &state->conn_state;
4264 	struct crtc_state *cstate = &state->crtc_state;
4265 	struct vop2 *vop2 = cstate->private;
4266 	u8 dsc_id = cstate->dsc_id;
4267 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4268 
4269 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4270 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
4271 				DSC_CFG_DONE_SHIFT, 1, false);
4272 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
4273 				DSC_CFG_DONE_SHIFT, 1, false);
4274 	} else {
4275 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
4276 				DSC_CFG_DONE_SHIFT, 1, false);
4277 	}
4278 }
4279 
4280 static int rockchip_vop2_enable(struct display_state *state)
4281 {
4282 	struct crtc_state *cstate = &state->crtc_state;
4283 	struct vop2 *vop2 = cstate->private;
4284 	u32 vp_offset = (cstate->crtc_id * 0x100);
4285 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4286 
4287 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4288 			STANDBY_EN_SHIFT, 0, false);
4289 
4290 	if (cstate->splice_mode)
4291 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4292 
4293 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4294 
4295 	if (cstate->dsc_enable)
4296 		vop2_dsc_cfg_done(state);
4297 
4298 	return 0;
4299 }
4300 
4301 static int rockchip_vop2_disable(struct display_state *state)
4302 {
4303 	struct crtc_state *cstate = &state->crtc_state;
4304 	struct vop2 *vop2 = cstate->private;
4305 	u32 vp_offset = (cstate->crtc_id * 0x100);
4306 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4307 
4308 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4309 			STANDBY_EN_SHIFT, 1, false);
4310 
4311 	if (cstate->splice_mode)
4312 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4313 
4314 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4315 
4316 	return 0;
4317 }
4318 
4319 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
4320 {
4321 	struct crtc_state *cstate = &state->crtc_state;
4322 	struct vop2 *vop2 = cstate->private;
4323 	int i = 0;
4324 	int correct_cursor_plane = -1;
4325 	int plane_type = -1;
4326 
4327 	if (cursor_plane < 0)
4328 		return -1;
4329 
4330 	if (plane_mask & (1 << cursor_plane))
4331 		return cursor_plane;
4332 
4333 	/* Get current cursor plane type */
4334 	for (i = 0; i < vop2->data->nr_layers; i++) {
4335 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
4336 			plane_type = vop2->data->plane_table[i].plane_type;
4337 			break;
4338 		}
4339 	}
4340 
4341 	/* Get the other same plane type plane id */
4342 	for (i = 0; i < vop2->data->nr_layers; i++) {
4343 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4344 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4345 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4346 			break;
4347 		}
4348 	}
4349 
4350 	/* To check whether the new correct_cursor_plane is attach to current vp */
4351 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4352 		printf("error: faild to find correct plane as cursor plane\n");
4353 		return -1;
4354 	}
4355 
4356 	printf("vp%d adjust cursor plane from %d to %d\n",
4357 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4358 
4359 	return correct_cursor_plane;
4360 }
4361 
4362 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4363 {
4364 	struct crtc_state *cstate = &state->crtc_state;
4365 	struct vop2 *vop2 = cstate->private;
4366 	ofnode vp_node;
4367 	struct device_node *port_parent_node = cstate->ports_node;
4368 	static bool vop_fix_dts;
4369 	const char *path;
4370 	u32 plane_mask = 0;
4371 	int vp_id = 0;
4372 	int cursor_plane_id = -1;
4373 
4374 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4375 		return 0;
4376 
4377 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4378 		path = vp_node.np->full_name;
4379 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4380 
4381 		if (cstate->crtc->assign_plane)
4382 			continue;
4383 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4384 								 cstate->crtc->vps[vp_id].cursor_plane);
4385 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4386 		       vp_id, plane_mask,
4387 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4388 		       cursor_plane_id);
4389 
4390 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4391 				     plane_mask, 1);
4392 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4393 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4394 		if (cursor_plane_id >= 0)
4395 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4396 					     cursor_plane_id, 1);
4397 		vp_id++;
4398 	}
4399 
4400 	vop_fix_dts = true;
4401 
4402 	return 0;
4403 }
4404 
4405 static int rockchip_vop2_check(struct display_state *state)
4406 {
4407 	struct crtc_state *cstate = &state->crtc_state;
4408 	struct rockchip_crtc *crtc = cstate->crtc;
4409 
4410 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4411 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4412 		return -ENOTSUPP;
4413 	}
4414 
4415 	if (cstate->splice_mode) {
4416 		crtc->splice_mode = true;
4417 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4418 	}
4419 
4420 	return 0;
4421 }
4422 
4423 static int rockchip_vop2_mode_valid(struct display_state *state)
4424 {
4425 	struct connector_state *conn_state = &state->conn_state;
4426 	struct crtc_state *cstate = &state->crtc_state;
4427 	struct drm_display_mode *mode = &conn_state->mode;
4428 	struct videomode vm;
4429 
4430 	drm_display_mode_to_videomode(mode, &vm);
4431 
4432 	if (vm.hactive < 32 || vm.vactive < 32 ||
4433 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4434 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4435 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4436 		return -EINVAL;
4437 	}
4438 
4439 	return 0;
4440 }
4441 
4442 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4443 
4444 static int rockchip_vop2_plane_check(struct display_state *state)
4445 {
4446 	struct crtc_state *cstate = &state->crtc_state;
4447 	struct vop2 *vop2 = cstate->private;
4448 	struct display_rect *src = &cstate->src_rect;
4449 	struct display_rect *dst = &cstate->crtc_rect;
4450 	struct vop2_win_data *win_data;
4451 	int min_scale, max_scale;
4452 	int hscale, vscale;
4453 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4454 
4455 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4456 	if (!win_data) {
4457 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4458 		return -ENODEV;
4459 	}
4460 
4461 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4462 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4463 
4464 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4465 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4466 	if (hscale < 0 || vscale < 0) {
4467 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4468 		return -ERANGE;
4469 	}
4470 
4471 	return 0;
4472 }
4473 
4474 static int rockchip_vop2_regs_dump(struct display_state *state)
4475 {
4476 	struct crtc_state *cstate = &state->crtc_state;
4477 	struct vop2 *vop2 = cstate->private;
4478 	const struct vop2_data *vop2_data = vop2->data;
4479 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4480 	u32 n, i, j;
4481 	u32 base;
4482 
4483 	if (!cstate->crtc->active)
4484 		return -EINVAL;
4485 
4486 	n = vop2_data->dump_regs_size;
4487 	for (i = 0; i < n; i++) {
4488 		base = regs[i].offset;
4489 		printf("\n%s:\n", regs[i].name);
4490 		for (j = 0; j < 68;) {
4491 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4492 			       vop2_readl(vop2, base + (4 * j)),
4493 			       vop2_readl(vop2, base + (4 * (j + 1))),
4494 			       vop2_readl(vop2, base + (4 * (j + 2))),
4495 			       vop2_readl(vop2, base + (4 * (j + 3))));
4496 			j += 4;
4497 		}
4498 	}
4499 
4500 	return 0;
4501 }
4502 
4503 static int rockchip_vop2_active_regs_dump(struct display_state *state)
4504 {
4505 	struct crtc_state *cstate = &state->crtc_state;
4506 	struct vop2 *vop2 = cstate->private;
4507 	const struct vop2_data *vop2_data = vop2->data;
4508 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4509 	u32 n, i, j;
4510 	u32 base;
4511 	bool enable_state;
4512 
4513 	if (!cstate->crtc->active)
4514 		return -EINVAL;
4515 
4516 	n = vop2_data->dump_regs_size;
4517 	for (i = 0; i < n; i++) {
4518 		if (regs[i].state_mask) {
4519 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
4520 				       regs[i].state_mask;
4521 			if (enable_state != regs[i].enable_state)
4522 				continue;
4523 		}
4524 
4525 		base = regs[i].offset;
4526 		printf("\n%s:\n", regs[i].name);
4527 		for (j = 0; j < 68;) {
4528 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4529 			       vop2_readl(vop2, base + (4 * j)),
4530 			       vop2_readl(vop2, base + (4 * (j + 1))),
4531 			       vop2_readl(vop2, base + (4 * (j + 2))),
4532 			       vop2_readl(vop2, base + (4 * (j + 3))));
4533 			j += 4;
4534 		}
4535 	}
4536 
4537 	return 0;
4538 }
4539 
4540 static struct vop2_dump_regs rk3528_dump_regs[] = {
4541 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4542 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
4543 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4544 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4545 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4546 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4547 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
4548 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4549 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4550 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
4551 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
4552 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
4553 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
4554 };
4555 
4556 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4557 	ROCKCHIP_VOP2_ESMART0,
4558 	ROCKCHIP_VOP2_ESMART1,
4559 	ROCKCHIP_VOP2_ESMART2,
4560 	ROCKCHIP_VOP2_ESMART3,
4561 };
4562 
4563 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4564 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4565 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4566 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4567 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4568 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4569 };
4570 
4571 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4572 	{ /* one display policy for hdmi */
4573 		{/* main display */
4574 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4575 			.attached_layers_nr = 4,
4576 			.attached_layers = {
4577 				  ROCKCHIP_VOP2_CLUSTER0,
4578 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4579 				},
4580 		},
4581 		{/* second display */},
4582 		{/* third  display */},
4583 		{/* fourth display */},
4584 	},
4585 
4586 	{ /* two display policy */
4587 		{/* main display */
4588 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4589 			.attached_layers_nr = 3,
4590 			.attached_layers = {
4591 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4592 				},
4593 		},
4594 
4595 		{/* second display */
4596 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4597 			.attached_layers_nr = 2,
4598 			.attached_layers = {
4599 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4600 				},
4601 		},
4602 		{/* third  display */},
4603 		{/* fourth display */},
4604 	},
4605 
4606 	{ /* one display policy for cvbs */
4607 		{/* main display */
4608 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4609 			.attached_layers_nr = 2,
4610 			.attached_layers = {
4611 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4612 				},
4613 		},
4614 		{/* second display */},
4615 		{/* third  display */},
4616 		{/* fourth display */},
4617 	},
4618 
4619 	{/* reserved */},
4620 };
4621 
4622 static struct vop2_win_data rk3528_win_data[5] = {
4623 	{
4624 		.name = "Esmart0",
4625 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4626 		.type = ESMART_LAYER,
4627 		.win_sel_port_offset = 8,
4628 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4629 		.reg_offset = 0,
4630 		.axi_id = 0,
4631 		.axi_yrgb_id = 0x06,
4632 		.axi_uv_id = 0x07,
4633 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4634 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4635 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4636 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4637 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4638 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4639 		.max_upscale_factor = 8,
4640 		.max_downscale_factor = 8,
4641 	},
4642 
4643 	{
4644 		.name = "Esmart1",
4645 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4646 		.type = ESMART_LAYER,
4647 		.win_sel_port_offset = 10,
4648 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4649 		.reg_offset = 0x200,
4650 		.axi_id = 0,
4651 		.axi_yrgb_id = 0x08,
4652 		.axi_uv_id = 0x09,
4653 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4654 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4655 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4656 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4657 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4658 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4659 		.max_upscale_factor = 8,
4660 		.max_downscale_factor = 8,
4661 	},
4662 
4663 	{
4664 		.name = "Esmart2",
4665 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4666 		.type = ESMART_LAYER,
4667 		.win_sel_port_offset = 12,
4668 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4669 		.reg_offset = 0x400,
4670 		.axi_id = 0,
4671 		.axi_yrgb_id = 0x0a,
4672 		.axi_uv_id = 0x0b,
4673 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4674 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4675 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4676 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4677 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4678 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4679 		.max_upscale_factor = 8,
4680 		.max_downscale_factor = 8,
4681 	},
4682 
4683 	{
4684 		.name = "Esmart3",
4685 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4686 		.type = ESMART_LAYER,
4687 		.win_sel_port_offset = 14,
4688 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
4689 		.reg_offset = 0x600,
4690 		.axi_id = 0,
4691 		.axi_yrgb_id = 0x0c,
4692 		.axi_uv_id = 0x0d,
4693 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4694 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4695 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4696 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4697 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4698 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4699 		.max_upscale_factor = 8,
4700 		.max_downscale_factor = 8,
4701 	},
4702 
4703 	{
4704 		.name = "Cluster0",
4705 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4706 		.type = CLUSTER_LAYER,
4707 		.win_sel_port_offset = 0,
4708 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
4709 		.reg_offset = 0,
4710 		.axi_id = 0,
4711 		.axi_yrgb_id = 0x02,
4712 		.axi_uv_id = 0x03,
4713 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4714 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4715 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4716 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4717 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4718 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4719 		.max_upscale_factor = 8,
4720 		.max_downscale_factor = 8,
4721 	},
4722 };
4723 
4724 static struct vop2_vp_data rk3528_vp_data[2] = {
4725 	{
4726 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
4727 			   VOP_FEATURE_POST_CSC,
4728 		.max_output = {4096, 4096},
4729 		.layer_mix_dly = 6,
4730 		.hdr_mix_dly = 2,
4731 		.win_dly = 8,
4732 	},
4733 	{
4734 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4735 		.max_output = {1920, 1080},
4736 		.layer_mix_dly = 2,
4737 		.hdr_mix_dly = 0,
4738 		.win_dly = 8,
4739 	},
4740 };
4741 
4742 const struct vop2_data rk3528_vop = {
4743 	.version = VOP_VERSION_RK3528,
4744 	.nr_vps = 2,
4745 	.vp_data = rk3528_vp_data,
4746 	.win_data = rk3528_win_data,
4747 	.plane_mask = rk3528_vp_plane_mask[0],
4748 	.plane_table = rk3528_plane_table,
4749 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
4750 	.nr_layers = 5,
4751 	.nr_mixers = 3,
4752 	.nr_gammas = 2,
4753 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
4754 	.dump_regs = rk3528_dump_regs,
4755 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
4756 };
4757 
4758 static struct vop2_dump_regs rk3562_dump_regs[] = {
4759 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4760 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
4761 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4762 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4763 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4764 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4765 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4766 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4767 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
4768 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
4769 };
4770 
4771 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4772 	ROCKCHIP_VOP2_ESMART0,
4773 	ROCKCHIP_VOP2_ESMART1,
4774 	ROCKCHIP_VOP2_ESMART2,
4775 	ROCKCHIP_VOP2_ESMART3,
4776 };
4777 
4778 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4779 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4780 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4781 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4782 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4783 };
4784 
4785 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4786 	{ /* one display policy for hdmi */
4787 		{/* main display */
4788 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4789 			.attached_layers_nr = 4,
4790 			.attached_layers = {
4791 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
4792 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
4793 				},
4794 		},
4795 		{/* second display */},
4796 		{/* third  display */},
4797 		{/* fourth display */},
4798 	},
4799 
4800 	{ /* two display policy */
4801 		{/* main display */
4802 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4803 			.attached_layers_nr = 2,
4804 			.attached_layers = {
4805 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4806 				},
4807 		},
4808 
4809 		{/* second display */
4810 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
4811 			.attached_layers_nr = 2,
4812 			.attached_layers = {
4813 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4814 				},
4815 		},
4816 		{/* third  display */},
4817 		{/* fourth display */},
4818 	},
4819 
4820 	{/* reserved */},
4821 };
4822 
4823 static struct vop2_win_data rk3562_win_data[4] = {
4824 	{
4825 		.name = "Esmart0",
4826 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4827 		.type = ESMART_LAYER,
4828 		.win_sel_port_offset = 8,
4829 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
4830 		.reg_offset = 0,
4831 		.axi_id = 0,
4832 		.axi_yrgb_id = 0x02,
4833 		.axi_uv_id = 0x03,
4834 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4835 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4836 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4837 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4838 		.max_upscale_factor = 8,
4839 		.max_downscale_factor = 8,
4840 	},
4841 
4842 	{
4843 		.name = "Esmart1",
4844 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4845 		.type = ESMART_LAYER,
4846 		.win_sel_port_offset = 10,
4847 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
4848 		.reg_offset = 0x200,
4849 		.axi_id = 0,
4850 		.axi_yrgb_id = 0x04,
4851 		.axi_uv_id = 0x05,
4852 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4853 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4854 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4855 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4856 		.max_upscale_factor = 8,
4857 		.max_downscale_factor = 8,
4858 	},
4859 
4860 	{
4861 		.name = "Esmart2",
4862 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4863 		.type = ESMART_LAYER,
4864 		.win_sel_port_offset = 12,
4865 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
4866 		.reg_offset = 0x400,
4867 		.axi_id = 0,
4868 		.axi_yrgb_id = 0x06,
4869 		.axi_uv_id = 0x07,
4870 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4871 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4872 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4873 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4874 		.max_upscale_factor = 8,
4875 		.max_downscale_factor = 8,
4876 	},
4877 
4878 	{
4879 		.name = "Esmart3",
4880 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4881 		.type = ESMART_LAYER,
4882 		.win_sel_port_offset = 14,
4883 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
4884 		.reg_offset = 0x600,
4885 		.axi_id = 0,
4886 		.axi_yrgb_id = 0x08,
4887 		.axi_uv_id = 0x0d,
4888 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4889 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4890 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4891 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4892 		.max_upscale_factor = 8,
4893 		.max_downscale_factor = 8,
4894 	},
4895 };
4896 
4897 static struct vop2_vp_data rk3562_vp_data[2] = {
4898 	{
4899 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4900 		.max_output = {2048, 4096},
4901 		.win_dly = 8,
4902 		.layer_mix_dly = 8,
4903 	},
4904 	{
4905 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4906 		.max_output = {2048, 1080},
4907 		.win_dly = 8,
4908 		.layer_mix_dly = 8,
4909 	},
4910 };
4911 
4912 const struct vop2_data rk3562_vop = {
4913 	.version = VOP_VERSION_RK3562,
4914 	.nr_vps = 2,
4915 	.vp_data = rk3562_vp_data,
4916 	.win_data = rk3562_win_data,
4917 	.plane_mask = rk3562_vp_plane_mask[0],
4918 	.plane_table = rk3562_plane_table,
4919 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
4920 	.nr_layers = 4,
4921 	.nr_mixers = 3,
4922 	.nr_gammas = 2,
4923 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
4924 	.dump_regs = rk3562_dump_regs,
4925 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
4926 };
4927 
4928 static struct vop2_dump_regs rk3568_dump_regs[] = {
4929 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4930 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
4931 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4932 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4933 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
4934 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
4935 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
4936 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4937 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4938 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
4939 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
4940 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
4941 };
4942 
4943 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4944 	ROCKCHIP_VOP2_SMART0,
4945 	ROCKCHIP_VOP2_SMART1,
4946 	ROCKCHIP_VOP2_ESMART0,
4947 	ROCKCHIP_VOP2_ESMART1,
4948 };
4949 
4950 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4951 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4952 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4953 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4954 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4955 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4956 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4957 };
4958 
4959 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4960 	{ /* one display policy */
4961 		{/* main display */
4962 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4963 			.attached_layers_nr = 6,
4964 			.attached_layers = {
4965 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
4966 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4967 				},
4968 		},
4969 		{/* second display */},
4970 		{/* third  display */},
4971 		{/* fourth display */},
4972 	},
4973 
4974 	{ /* two display policy */
4975 		{/* main display */
4976 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4977 			.attached_layers_nr = 3,
4978 			.attached_layers = {
4979 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4980 				},
4981 		},
4982 
4983 		{/* second display */
4984 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4985 			.attached_layers_nr = 3,
4986 			.attached_layers = {
4987 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4988 				},
4989 		},
4990 		{/* third  display */},
4991 		{/* fourth display */},
4992 	},
4993 
4994 	{ /* three display policy */
4995 		{/* main display */
4996 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4997 			.attached_layers_nr = 3,
4998 			.attached_layers = {
4999 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5000 				},
5001 		},
5002 
5003 		{/* second display */
5004 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5005 			.attached_layers_nr = 2,
5006 			.attached_layers = {
5007 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
5008 				},
5009 		},
5010 
5011 		{/* third  display */
5012 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5013 			.attached_layers_nr = 1,
5014 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
5015 		},
5016 
5017 		{/* fourth display */},
5018 	},
5019 
5020 	{/* reserved for four display policy */},
5021 };
5022 
5023 static struct vop2_win_data rk3568_win_data[6] = {
5024 	{
5025 		.name = "Cluster0",
5026 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5027 		.type = CLUSTER_LAYER,
5028 		.win_sel_port_offset = 0,
5029 		.layer_sel_win_id = { 0, 0, 0, 0xff },
5030 		.reg_offset = 0,
5031 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5032 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5033 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5034 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5035 		.max_upscale_factor = 4,
5036 		.max_downscale_factor = 4,
5037 	},
5038 
5039 	{
5040 		.name = "Cluster1",
5041 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5042 		.type = CLUSTER_LAYER,
5043 		.win_sel_port_offset = 1,
5044 		.layer_sel_win_id = { 1, 1, 1, 0xff },
5045 		.reg_offset = 0x200,
5046 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5047 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5048 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5049 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5050 		.max_upscale_factor = 4,
5051 		.max_downscale_factor = 4,
5052 	},
5053 
5054 	{
5055 		.name = "Esmart0",
5056 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5057 		.type = ESMART_LAYER,
5058 		.win_sel_port_offset = 4,
5059 		.layer_sel_win_id = { 2, 2, 2, 0xff },
5060 		.reg_offset = 0,
5061 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5062 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5063 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5064 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5065 		.max_upscale_factor = 8,
5066 		.max_downscale_factor = 8,
5067 	},
5068 
5069 	{
5070 		.name = "Esmart1",
5071 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5072 		.type = ESMART_LAYER,
5073 		.win_sel_port_offset = 5,
5074 		.layer_sel_win_id = { 6, 6, 6, 0xff },
5075 		.reg_offset = 0x200,
5076 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5077 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5078 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5079 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5080 		.max_upscale_factor = 8,
5081 		.max_downscale_factor = 8,
5082 	},
5083 
5084 	{
5085 		.name = "Smart0",
5086 		.phys_id = ROCKCHIP_VOP2_SMART0,
5087 		.type = SMART_LAYER,
5088 		.win_sel_port_offset = 6,
5089 		.layer_sel_win_id = { 3, 3, 3, 0xff },
5090 		.reg_offset = 0x400,
5091 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5092 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5093 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5094 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5095 		.max_upscale_factor = 8,
5096 		.max_downscale_factor = 8,
5097 	},
5098 
5099 	{
5100 		.name = "Smart1",
5101 		.phys_id = ROCKCHIP_VOP2_SMART1,
5102 		.type = SMART_LAYER,
5103 		.win_sel_port_offset = 7,
5104 		.layer_sel_win_id = { 7, 7, 7, 0xff },
5105 		.reg_offset = 0x600,
5106 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5107 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5108 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5109 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5110 		.max_upscale_factor = 8,
5111 		.max_downscale_factor = 8,
5112 	},
5113 };
5114 
5115 static struct vop2_vp_data rk3568_vp_data[3] = {
5116 	{
5117 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5118 		.pre_scan_max_dly = 42,
5119 		.max_output = {4096, 2304},
5120 	},
5121 	{
5122 		.feature = 0,
5123 		.pre_scan_max_dly = 40,
5124 		.max_output = {2048, 1536},
5125 	},
5126 	{
5127 		.feature = 0,
5128 		.pre_scan_max_dly = 40,
5129 		.max_output = {1920, 1080},
5130 	},
5131 };
5132 
5133 const struct vop2_data rk3568_vop = {
5134 	.version = VOP_VERSION_RK3568,
5135 	.nr_vps = 3,
5136 	.vp_data = rk3568_vp_data,
5137 	.win_data = rk3568_win_data,
5138 	.plane_mask = rk356x_vp_plane_mask[0],
5139 	.plane_table = rk356x_plane_table,
5140 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
5141 	.nr_layers = 6,
5142 	.nr_mixers = 5,
5143 	.nr_gammas = 1,
5144 	.dump_regs = rk3568_dump_regs,
5145 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
5146 };
5147 
5148 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5149 	ROCKCHIP_VOP2_ESMART0,
5150 	ROCKCHIP_VOP2_ESMART1,
5151 	ROCKCHIP_VOP2_ESMART2,
5152 	ROCKCHIP_VOP2_ESMART3,
5153 	ROCKCHIP_VOP2_CLUSTER0,
5154 	ROCKCHIP_VOP2_CLUSTER1,
5155 	ROCKCHIP_VOP2_CLUSTER2,
5156 	ROCKCHIP_VOP2_CLUSTER3,
5157 };
5158 
5159 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5160 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5161 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5162 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
5163 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
5164 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5165 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5166 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5167 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5168 };
5169 
5170 static struct vop2_dump_regs rk3588_dump_regs[] = {
5171 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5172 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
5173 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5174 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5175 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
5176 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
5177 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5178 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
5179 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
5180 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
5181 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5182 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5183 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
5184 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
5185 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5186 };
5187 
5188 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5189 	{ /* one display policy */
5190 		{/* main display */
5191 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5192 			.attached_layers_nr = 8,
5193 			.attached_layers = {
5194 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
5195 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
5196 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
5197 			},
5198 		},
5199 		{/* second display */},
5200 		{/* third  display */},
5201 		{/* fourth display */},
5202 	},
5203 
5204 	{ /* two display policy */
5205 		{/* main display */
5206 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5207 			.attached_layers_nr = 4,
5208 			.attached_layers = {
5209 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
5210 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
5211 			},
5212 		},
5213 
5214 		{/* second display */
5215 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5216 			.attached_layers_nr = 4,
5217 			.attached_layers = {
5218 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
5219 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
5220 			},
5221 		},
5222 		{/* third  display */},
5223 		{/* fourth display */},
5224 	},
5225 
5226 	{ /* three display policy */
5227 		{/* main display */
5228 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5229 			.attached_layers_nr = 3,
5230 			.attached_layers = {
5231 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
5232 			},
5233 		},
5234 
5235 		{/* second display */
5236 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5237 			.attached_layers_nr = 3,
5238 			.attached_layers = {
5239 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
5240 			},
5241 		},
5242 
5243 		{/* third  display */
5244 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5245 			.attached_layers_nr = 2,
5246 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
5247 		},
5248 
5249 		{/* fourth display */},
5250 	},
5251 
5252 	{ /* four display policy */
5253 		{/* main display */
5254 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5255 			.attached_layers_nr = 2,
5256 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
5257 		},
5258 
5259 		{/* second display */
5260 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5261 			.attached_layers_nr = 2,
5262 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
5263 		},
5264 
5265 		{/* third  display */
5266 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5267 			.attached_layers_nr = 2,
5268 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
5269 		},
5270 
5271 		{/* fourth display */
5272 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5273 			.attached_layers_nr = 2,
5274 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
5275 		},
5276 	},
5277 
5278 };
5279 
5280 static struct vop2_win_data rk3588_win_data[8] = {
5281 	{
5282 		.name = "Cluster0",
5283 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5284 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
5285 		.type = CLUSTER_LAYER,
5286 		.win_sel_port_offset = 0,
5287 		.layer_sel_win_id = { 0, 0, 0, 0 },
5288 		.reg_offset = 0,
5289 		.axi_id = 0,
5290 		.axi_yrgb_id = 2,
5291 		.axi_uv_id = 3,
5292 		.pd_id = VOP2_PD_CLUSTER0,
5293 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5294 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5295 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5296 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5297 		.max_upscale_factor = 4,
5298 		.max_downscale_factor = 4,
5299 	},
5300 
5301 	{
5302 		.name = "Cluster1",
5303 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5304 		.type = CLUSTER_LAYER,
5305 		.win_sel_port_offset = 1,
5306 		.layer_sel_win_id = { 1, 1, 1, 1 },
5307 		.reg_offset = 0x200,
5308 		.axi_id = 0,
5309 		.axi_yrgb_id = 6,
5310 		.axi_uv_id = 7,
5311 		.pd_id = VOP2_PD_CLUSTER1,
5312 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5313 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5314 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5315 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5316 		.max_upscale_factor = 4,
5317 		.max_downscale_factor = 4,
5318 	},
5319 
5320 	{
5321 		.name = "Cluster2",
5322 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
5323 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
5324 		.type = CLUSTER_LAYER,
5325 		.win_sel_port_offset = 2,
5326 		.layer_sel_win_id = { 4, 4, 4, 4 },
5327 		.reg_offset = 0x400,
5328 		.axi_id = 1,
5329 		.axi_yrgb_id = 2,
5330 		.axi_uv_id = 3,
5331 		.pd_id = VOP2_PD_CLUSTER2,
5332 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5333 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5334 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5335 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5336 		.max_upscale_factor = 4,
5337 		.max_downscale_factor = 4,
5338 	},
5339 
5340 	{
5341 		.name = "Cluster3",
5342 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
5343 		.type = CLUSTER_LAYER,
5344 		.win_sel_port_offset = 3,
5345 		.layer_sel_win_id = { 5, 5, 5, 5 },
5346 		.reg_offset = 0x600,
5347 		.axi_id = 1,
5348 		.axi_yrgb_id = 6,
5349 		.axi_uv_id = 7,
5350 		.pd_id = VOP2_PD_CLUSTER3,
5351 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5352 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5353 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5354 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5355 		.max_upscale_factor = 4,
5356 		.max_downscale_factor = 4,
5357 	},
5358 
5359 	{
5360 		.name = "Esmart0",
5361 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5362 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
5363 		.type = ESMART_LAYER,
5364 		.win_sel_port_offset = 4,
5365 		.layer_sel_win_id = { 2, 2, 2, 2 },
5366 		.reg_offset = 0,
5367 		.axi_id = 0,
5368 		.axi_yrgb_id = 0x0a,
5369 		.axi_uv_id = 0x0b,
5370 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5371 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5372 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5373 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5374 		.max_upscale_factor = 8,
5375 		.max_downscale_factor = 8,
5376 	},
5377 
5378 	{
5379 		.name = "Esmart1",
5380 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5381 		.type = ESMART_LAYER,
5382 		.win_sel_port_offset = 5,
5383 		.layer_sel_win_id = { 3, 3, 3, 3 },
5384 		.reg_offset = 0x200,
5385 		.axi_id = 0,
5386 		.axi_yrgb_id = 0x0c,
5387 		.axi_uv_id = 0x0d,
5388 		.pd_id = VOP2_PD_ESMART,
5389 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5390 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5391 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5392 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5393 		.max_upscale_factor = 8,
5394 		.max_downscale_factor = 8,
5395 	},
5396 
5397 	{
5398 		.name = "Esmart2",
5399 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5400 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
5401 		.type = ESMART_LAYER,
5402 		.win_sel_port_offset = 6,
5403 		.layer_sel_win_id = { 6, 6, 6, 6 },
5404 		.reg_offset = 0x400,
5405 		.axi_id = 1,
5406 		.axi_yrgb_id = 0x0a,
5407 		.axi_uv_id = 0x0b,
5408 		.pd_id = VOP2_PD_ESMART,
5409 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5410 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5411 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5412 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5413 		.max_upscale_factor = 8,
5414 		.max_downscale_factor = 8,
5415 	},
5416 
5417 	{
5418 		.name = "Esmart3",
5419 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5420 		.type = ESMART_LAYER,
5421 		.win_sel_port_offset = 7,
5422 		.layer_sel_win_id = { 7, 7, 7, 7 },
5423 		.reg_offset = 0x600,
5424 		.axi_id = 1,
5425 		.axi_yrgb_id = 0x0c,
5426 		.axi_uv_id = 0x0d,
5427 		.pd_id = VOP2_PD_ESMART,
5428 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5429 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5430 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5431 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5432 		.max_upscale_factor = 8,
5433 		.max_downscale_factor = 8,
5434 	},
5435 };
5436 
5437 static struct dsc_error_info dsc_ecw[] = {
5438 	{0x00000000, "no error detected by DSC encoder"},
5439 	{0x0030ffff, "bits per component error"},
5440 	{0x0040ffff, "multiple mode error"},
5441 	{0x0050ffff, "line buffer depth error"},
5442 	{0x0060ffff, "minor version error"},
5443 	{0x0070ffff, "picture height error"},
5444 	{0x0080ffff, "picture width error"},
5445 	{0x0090ffff, "number of slices error"},
5446 	{0x00c0ffff, "slice height Error "},
5447 	{0x00d0ffff, "slice width error"},
5448 	{0x00e0ffff, "second line BPG offset error"},
5449 	{0x00f0ffff, "non second line BPG offset error"},
5450 	{0x0100ffff, "PPS ID error"},
5451 	{0x0110ffff, "bits per pixel (BPP) Error"},
5452 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
5453 
5454 	{0x01510001, "slice 0 RC buffer model overflow error"},
5455 	{0x01510002, "slice 1 RC buffer model overflow error"},
5456 	{0x01510004, "slice 2 RC buffer model overflow error"},
5457 	{0x01510008, "slice 3 RC buffer model overflow error"},
5458 	{0x01510010, "slice 4 RC buffer model overflow error"},
5459 	{0x01510020, "slice 5 RC buffer model overflow error"},
5460 	{0x01510040, "slice 6 RC buffer model overflow error"},
5461 	{0x01510080, "slice 7 RC buffer model overflow error"},
5462 
5463 	{0x01610001, "slice 0 RC buffer model underflow error"},
5464 	{0x01610002, "slice 1 RC buffer model underflow error"},
5465 	{0x01610004, "slice 2 RC buffer model underflow error"},
5466 	{0x01610008, "slice 3 RC buffer model underflow error"},
5467 	{0x01610010, "slice 4 RC buffer model underflow error"},
5468 	{0x01610020, "slice 5 RC buffer model underflow error"},
5469 	{0x01610040, "slice 6 RC buffer model underflow error"},
5470 	{0x01610080, "slice 7 RC buffer model underflow error"},
5471 
5472 	{0xffffffff, "unsuccessful RESET cycle status"},
5473 	{0x00a0ffff, "ICH full error precision settings error"},
5474 	{0x0020ffff, "native mode"},
5475 };
5476 
5477 static struct dsc_error_info dsc_buffer_flow[] = {
5478 	{0x00000000, "rate buffer status"},
5479 	{0x00000001, "line buffer status"},
5480 	{0x00000002, "decoder model status"},
5481 	{0x00000003, "pixel buffer status"},
5482 	{0x00000004, "balance fifo buffer status"},
5483 	{0x00000005, "syntax element fifo status"},
5484 };
5485 
5486 static struct vop2_dsc_data rk3588_dsc_data[] = {
5487 	{
5488 		.id = ROCKCHIP_VOP2_DSC_8K,
5489 		.pd_id = VOP2_PD_DSC_8K,
5490 		.max_slice_num = 8,
5491 		.max_linebuf_depth = 11,
5492 		.min_bits_per_pixel = 8,
5493 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
5494 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
5495 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
5496 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
5497 	},
5498 
5499 	{
5500 		.id = ROCKCHIP_VOP2_DSC_4K,
5501 		.pd_id = VOP2_PD_DSC_4K,
5502 		.max_slice_num = 2,
5503 		.max_linebuf_depth = 11,
5504 		.min_bits_per_pixel = 8,
5505 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
5506 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
5507 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
5508 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
5509 	},
5510 };
5511 
5512 static struct vop2_vp_data rk3588_vp_data[4] = {
5513 	{
5514 		.splice_vp_id = 1,
5515 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5516 		.pre_scan_max_dly = 54,
5517 		.max_dclk = 600000,
5518 		.max_output = {7680, 4320},
5519 	},
5520 	{
5521 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5522 		.pre_scan_max_dly = 54,
5523 		.max_dclk = 600000,
5524 		.max_output = {4096, 2304},
5525 	},
5526 	{
5527 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5528 		.pre_scan_max_dly = 52,
5529 		.max_dclk = 600000,
5530 		.max_output = {4096, 2304},
5531 	},
5532 	{
5533 		.feature = 0,
5534 		.pre_scan_max_dly = 52,
5535 		.max_dclk = 200000,
5536 		.max_output = {1920, 1080},
5537 	},
5538 };
5539 
5540 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
5541 	{
5542 	  .id = VOP2_PD_CLUSTER0,
5543 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
5544 	},
5545 	{
5546 	  .id = VOP2_PD_CLUSTER1,
5547 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
5548 	  .parent_id = VOP2_PD_CLUSTER0,
5549 	},
5550 	{
5551 	  .id = VOP2_PD_CLUSTER2,
5552 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
5553 	  .parent_id = VOP2_PD_CLUSTER0,
5554 	},
5555 	{
5556 	  .id = VOP2_PD_CLUSTER3,
5557 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
5558 	  .parent_id = VOP2_PD_CLUSTER0,
5559 	},
5560 	{
5561 	  .id = VOP2_PD_ESMART,
5562 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
5563 			    BIT(ROCKCHIP_VOP2_ESMART2) |
5564 			    BIT(ROCKCHIP_VOP2_ESMART3),
5565 	},
5566 	{
5567 	  .id = VOP2_PD_DSC_8K,
5568 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
5569 	},
5570 	{
5571 	  .id = VOP2_PD_DSC_4K,
5572 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
5573 	},
5574 };
5575 
5576 const struct vop2_data rk3588_vop = {
5577 	.version = VOP_VERSION_RK3588,
5578 	.nr_vps = 4,
5579 	.vp_data = rk3588_vp_data,
5580 	.win_data = rk3588_win_data,
5581 	.plane_mask = rk3588_vp_plane_mask[0],
5582 	.plane_table = rk3588_plane_table,
5583 	.pd = rk3588_vop_pd_data,
5584 	.dsc = rk3588_dsc_data,
5585 	.dsc_error_ecw = dsc_ecw,
5586 	.dsc_error_buffer_flow = dsc_buffer_flow,
5587 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
5588 	.nr_layers = 8,
5589 	.nr_mixers = 7,
5590 	.nr_gammas = 4,
5591 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
5592 	.nr_dscs = 2,
5593 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
5594 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
5595 	.dump_regs = rk3588_dump_regs,
5596 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
5597 };
5598 
5599 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
5600 	.preinit = rockchip_vop2_preinit,
5601 	.prepare = rockchip_vop2_prepare,
5602 	.init = rockchip_vop2_init,
5603 	.set_plane = rockchip_vop2_set_plane,
5604 	.enable = rockchip_vop2_enable,
5605 	.disable = rockchip_vop2_disable,
5606 	.fixup_dts = rockchip_vop2_fixup_dts,
5607 	.check = rockchip_vop2_check,
5608 	.mode_valid = rockchip_vop2_mode_valid,
5609 	.plane_check = rockchip_vop2_plane_check,
5610 	.regs_dump = rockchip_vop2_regs_dump,
5611 	.active_regs_dump = rockchip_vop2_active_regs_dump,
5612 };
5613