1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <asm/arch/cpu.h> 14 #include <asm/unaligned.h> 15 #include <asm/io.h> 16 #include <linux/list.h> 17 #include <linux/log2.h> 18 #include <linux/media-bus-format.h> 19 #include <clk.h> 20 #include <asm/arch/clock.h> 21 #include <linux/err.h> 22 #include <linux/ioport.h> 23 #include <dm/device.h> 24 #include <dm/read.h> 25 #include <fixp-arith.h> 26 #include <syscon.h> 27 #include <linux/iopoll.h> 28 29 #include "rockchip_display.h" 30 #include "rockchip_crtc.h" 31 #include "rockchip_connector.h" 32 33 /* System registers definition */ 34 #define RK3568_REG_CFG_DONE 0x000 35 #define CFG_DONE_EN BIT(15) 36 37 #define RK3568_VERSION_INFO 0x004 38 #define EN_MASK 1 39 40 #define RK3568_AUTO_GATING_CTRL 0x008 41 42 #define RK3568_SYS_AXI_LUT_CTRL 0x024 43 #define LUT_DMA_EN_SHIFT 0 44 45 #define RK3568_DSP_IF_EN 0x028 46 #define RGB_EN_SHIFT 0 47 #define RK3588_DP0_EN_SHIFT 0 48 #define RK3588_DP1_EN_SHIFT 1 49 #define RK3588_RGB_EN_SHIFT 8 50 #define HDMI0_EN_SHIFT 1 51 #define EDP0_EN_SHIFT 3 52 #define RK3588_EDP0_EN_SHIFT 2 53 #define RK3588_HDMI0_EN_SHIFT 3 54 #define MIPI0_EN_SHIFT 4 55 #define RK3588_EDP1_EN_SHIFT 4 56 #define RK3588_HDMI1_EN_SHIFT 5 57 #define RK3588_MIPI0_EN_SHIFT 6 58 #define MIPI1_EN_SHIFT 20 59 #define RK3588_MIPI1_EN_SHIFT 7 60 #define LVDS0_EN_SHIFT 5 61 #define LVDS1_EN_SHIFT 24 62 #define BT1120_EN_SHIFT 6 63 #define BT656_EN_SHIFT 7 64 #define IF_MUX_MASK 3 65 #define RGB_MUX_SHIFT 8 66 #define HDMI0_MUX_SHIFT 10 67 #define RK3588_DP0_MUX_SHIFT 12 68 #define RK3588_DP1_MUX_SHIFT 14 69 #define EDP0_MUX_SHIFT 14 70 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 71 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 72 #define MIPI0_MUX_SHIFT 16 73 #define RK3588_MIPI0_MUX_SHIFT 20 74 #define MIPI1_MUX_SHIFT 21 75 #define LVDS0_MUX_SHIFT 18 76 #define LVDS1_MUX_SHIFT 25 77 78 #define RK3568_DSP_IF_CTRL 0x02c 79 #define LVDS_DUAL_EN_SHIFT 0 80 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 81 #define LVDS_DUAL_SWAP_EN_SHIFT 2 82 #define RK3568_DSP_IF_POL 0x030 83 #define IF_CTRL_REG_DONE_IMD_MASK 1 84 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 85 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 86 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 87 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 88 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 89 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 90 91 #define RK3588_DP0_PIN_POL_SHIFT 8 92 #define RK3588_DP1_PIN_POL_SHIFT 12 93 #define RK3588_IF_PIN_POL_MASK 0x7 94 95 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT 3 96 97 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 98 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 99 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 100 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 101 #define MIPI0_PIXCLK_DIV_SHIFT 24 102 #define MIPI1_PIXCLK_DIV_SHIFT 26 103 104 #define RK3568_SYS_OTP_WIN_EN 0x50 105 #define OTP_WIN_EN_SHIFT 0 106 #define RK3568_SYS_LUT_PORT_SEL 0x58 107 #define GAMMA_PORT_SEL_MASK 0x3 108 #define GAMMA_PORT_SEL_SHIFT 0 109 #define RK3568_MIPI_DUAL_EN_SHIFT 10 110 111 #define RK3568_SYS_PD_CTRL 0x034 112 #define RK3568_VP0_LINE_FLAG 0x70 113 #define RK3568_VP1_LINE_FLAG 0x74 114 #define RK3568_VP2_LINE_FLAG 0x78 115 #define RK3568_SYS0_INT_EN 0x80 116 #define RK3568_SYS0_INT_CLR 0x84 117 #define RK3568_SYS0_INT_STATUS 0x88 118 #define RK3568_SYS1_INT_EN 0x90 119 #define RK3568_SYS1_INT_CLR 0x94 120 #define RK3568_SYS1_INT_STATUS 0x98 121 #define RK3568_VP0_INT_EN 0xA0 122 #define RK3568_VP0_INT_CLR 0xA4 123 #define RK3568_VP0_INT_STATUS 0xA8 124 #define RK3568_VP1_INT_EN 0xB0 125 #define RK3568_VP1_INT_CLR 0xB4 126 #define RK3568_VP1_INT_STATUS 0xB8 127 #define RK3568_VP2_INT_EN 0xC0 128 #define RK3568_VP2_INT_CLR 0xC4 129 #define RK3568_VP2_INT_STATUS 0xC8 130 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 131 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 132 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 133 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 134 #define RK3588_ESMART_PD_EN_SHIFT 7 135 136 #define RK3568_SYS_STATUS0 0x60 137 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 138 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 139 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 140 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 141 #define RK3588_ESMART_PD_STATUS_SHIFT 15 142 143 /* Overlay registers definition */ 144 #define RK3568_OVL_CTRL 0x600 145 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 146 #define RK3568_OVL_LAYER_SEL 0x604 147 #define LAYER_SEL_MASK 0xf 148 149 #define RK3568_OVL_PORT_SEL 0x608 150 #define PORT_MUX_MASK 0xf 151 #define PORT_MUX_SHIFT 0 152 #define LAYER_SEL_PORT_MASK 0x3 153 #define LAYER_SEL_PORT_SHIFT 16 154 155 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 156 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 157 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 158 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 159 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 160 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 161 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 162 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 163 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 164 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 165 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 166 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 167 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 168 #define BG_MIX_CTRL_MASK 0xff 169 #define BG_MIX_CTRL_SHIFT 24 170 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 171 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 172 #define RK3568_CLUSTER_DLY_NUM 0x6F0 173 #define RK3568_SMART_DLY_NUM 0x6F8 174 175 /* Video Port registers definition */ 176 #define RK3568_VP0_DSP_CTRL 0xC00 177 #define OUT_MODE_MASK 0xf 178 #define OUT_MODE_SHIFT 0 179 #define DATA_SWAP_MASK 0x1f 180 #define DATA_SWAP_SHIFT 8 181 #define DSP_RB_SWAP 2 182 #define CORE_DCLK_DIV_EN_SHIFT 4 183 #define P2I_EN_SHIFT 5 184 #define DSP_FILED_POL 6 185 #define INTERLACE_EN_SHIFT 7 186 #define POST_DSP_OUT_R2Y_SHIFT 15 187 #define PRE_DITHER_DOWN_EN_SHIFT 16 188 #define DITHER_DOWN_EN_SHIFT 17 189 #define DSP_LUT_EN_SHIFT 28 190 191 #define STANDBY_EN_SHIFT 31 192 193 #define RK3568_VP0_MIPI_CTRL 0xC04 194 #define DCLK_DIV2_SHIFT 4 195 #define DCLK_DIV2_MASK 0x3 196 #define MIPI_DUAL_EN_SHIFT 20 197 #define MIPI_DUAL_SWAP_EN_SHIFT 21 198 199 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 200 #define RK3568_VP0_3D_LUT_CTRL 0xC10 201 #define VP0_3D_LUT_EN_SHIFT 0 202 #define VP0_3D_LUT_UPDATE_SHIFT 2 203 204 #define RK3588_VP0_CLK_CTRL 0xC0C 205 #define DCLK_CORE_DIV_SHIFT 0 206 #define DCLK_OUT_DIV_SHIFT 2 207 208 #define RK3568_VP0_3D_LUT_MST 0xC20 209 210 #define RK3568_VP0_DSP_BG 0xC2C 211 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 212 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 213 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 214 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 215 #define RK3568_VP0_POST_SCL_CTRL 0xC40 216 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 217 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 218 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 219 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 220 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 221 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 222 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 223 224 #define RK3568_VP0_BCSH_CTRL 0xC60 225 #define BCSH_CTRL_Y2R_SHIFT 0 226 #define BCSH_CTRL_Y2R_MASK 0x1 227 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 228 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 229 #define BCSH_CTRL_R2Y_SHIFT 4 230 #define BCSH_CTRL_R2Y_MASK 0x1 231 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 232 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 233 234 #define RK3568_VP0_BCSH_BCS 0xC64 235 #define BCSH_BRIGHTNESS_SHIFT 0 236 #define BCSH_BRIGHTNESS_MASK 0xFF 237 #define BCSH_CONTRAST_SHIFT 8 238 #define BCSH_CONTRAST_MASK 0x1FF 239 #define BCSH_SATURATION_SHIFT 20 240 #define BCSH_SATURATION_MASK 0x3FF 241 #define BCSH_OUT_MODE_SHIFT 30 242 #define BCSH_OUT_MODE_MASK 0x3 243 244 #define RK3568_VP0_BCSH_H 0xC68 245 #define BCSH_SIN_HUE_SHIFT 0 246 #define BCSH_SIN_HUE_MASK 0x1FF 247 #define BCSH_COS_HUE_SHIFT 16 248 #define BCSH_COS_HUE_MASK 0x1FF 249 250 #define RK3568_VP0_BCSH_COLOR 0xC6C 251 #define BCSH_EN_SHIFT 31 252 #define BCSH_EN_MASK 1 253 254 #define RK3568_VP1_DSP_CTRL 0xD00 255 #define RK3568_VP1_MIPI_CTRL 0xD04 256 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 257 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 258 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 259 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 260 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 261 #define RK3568_VP1_POST_SCL_CTRL 0xD40 262 #define RK3568_VP1_DSP_HACT_INFO 0xD34 263 #define RK3568_VP1_DSP_VACT_INFO 0xD38 264 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 265 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 266 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 267 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 268 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 269 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 270 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 271 272 #define RK3568_VP2_DSP_CTRL 0xE00 273 #define RK3568_VP2_MIPI_CTRL 0xE04 274 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 275 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 276 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 277 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 278 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 279 #define RK3568_VP2_POST_SCL_CTRL 0xE40 280 #define RK3568_VP2_DSP_HACT_INFO 0xE34 281 #define RK3568_VP2_DSP_VACT_INFO 0xE38 282 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 283 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 284 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 285 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 286 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 287 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 288 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 289 290 /* Cluster0 register definition */ 291 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 292 #define CLUSTER_YUV2RGB_EN_SHIFT 8 293 #define CLUSTER_RGB2YUV_EN_SHIFT 9 294 #define CLUSTER_CSC_MODE_SHIFT 10 295 #define CLUSTER_YRGB_XSCL_MODE_SHIFT 12 296 #define CLUSTER_YRGB_YSCL_MODE_SHIFT 14 297 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 298 #define CLUSTER_YRGB_GT2_SHIFT 28 299 #define CLUSTER_YRGB_GT4_SHIFT 29 300 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 301 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 302 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 303 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 304 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 305 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 306 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 307 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 308 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 309 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 310 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 311 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 312 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 313 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 314 315 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 316 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 317 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 318 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 319 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 320 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 321 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 322 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 323 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 324 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 325 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 326 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 327 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 328 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 329 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 330 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 331 332 #define RK3568_CLUSTER0_CTRL 0x1100 333 #define CLUSTER_EN_SHIFT 0 334 335 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 336 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 337 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 338 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 339 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 340 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 341 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 342 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 343 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 344 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 345 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 346 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 347 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 348 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 349 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 350 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 351 352 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 353 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 354 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 355 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 356 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 357 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 358 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 359 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 360 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 361 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 362 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 363 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 364 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 365 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 366 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 367 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 368 369 #define RK3568_CLUSTER1_CTRL 0x1300 370 371 /* Esmart register definition */ 372 #define RK3568_ESMART0_CTRL0 0x1800 373 #define RGB2YUV_EN_SHIFT 1 374 #define CSC_MODE_SHIFT 2 375 #define CSC_MODE_MASK 0x3 376 377 #define RK3568_ESMART0_CTRL1 0x1804 378 #define YMIRROR_EN_SHIFT 31 379 #define RK3568_ESMART0_REGION0_CTRL 0x1810 380 #define REGION0_RB_SWAP_SHIFT 14 381 #define WIN_EN_SHIFT 0 382 #define WIN_FORMAT_MASK 0x1f 383 #define WIN_FORMAT_SHIFT 1 384 385 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 386 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 387 #define RK3568_ESMART0_REGION0_VIR 0x181C 388 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 389 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 390 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 391 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 392 #define YRGB_XSCL_MODE_MASK 0x3 393 #define YRGB_XSCL_MODE_SHIFT 0 394 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 395 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 396 #define YRGB_YSCL_MODE_MASK 0x3 397 #define YRGB_YSCL_MODE_SHIFT 4 398 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 399 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 400 401 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 402 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 403 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 404 #define RK3568_ESMART0_REGION1_CTRL 0x1840 405 #define YRGB_GT2_MASK 0x1 406 #define YRGB_GT2_SHIFT 8 407 #define YRGB_GT4_MASK 0x1 408 #define YRGB_GT4_SHIFT 9 409 410 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 411 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 412 #define RK3568_ESMART0_REGION1_VIR 0x184C 413 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 414 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 415 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 416 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 417 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 418 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 419 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 420 #define RK3568_ESMART0_REGION2_CTRL 0x1870 421 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 422 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 423 #define RK3568_ESMART0_REGION2_VIR 0x187C 424 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 425 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 426 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 427 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 428 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 429 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 430 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 431 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 432 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 433 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 434 #define RK3568_ESMART0_REGION3_VIR 0x18AC 435 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 436 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 437 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 438 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 439 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 440 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 441 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 442 443 #define RK3568_ESMART1_CTRL0 0x1A00 444 #define RK3568_ESMART1_CTRL1 0x1A04 445 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 446 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 447 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 448 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 449 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 450 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 451 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 452 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 453 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 454 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 455 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 456 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 457 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 458 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 459 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 460 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 461 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 462 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 463 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 464 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 465 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 466 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 467 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 468 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 469 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 470 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 471 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 472 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 473 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 474 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 475 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 476 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 477 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 478 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 479 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 480 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 481 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 482 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 483 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 484 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 485 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 486 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 487 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 488 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 489 490 #define RK3568_SMART0_CTRL0 0x1C00 491 #define RK3568_SMART0_CTRL1 0x1C04 492 #define RK3568_SMART0_REGION0_CTRL 0x1C10 493 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 494 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 495 #define RK3568_SMART0_REGION0_VIR 0x1C1C 496 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 497 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 498 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 499 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 500 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 501 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 502 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 503 #define RK3568_SMART0_REGION1_CTRL 0x1C40 504 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 505 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 506 #define RK3568_SMART0_REGION1_VIR 0x1C4C 507 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 508 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 509 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 510 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 511 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 512 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 513 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 514 #define RK3568_SMART0_REGION2_CTRL 0x1C70 515 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 516 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 517 #define RK3568_SMART0_REGION2_VIR 0x1C7C 518 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 519 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 520 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 521 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 522 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 523 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 524 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 525 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 526 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 527 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 528 #define RK3568_SMART0_REGION3_VIR 0x1CAC 529 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 530 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 531 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 532 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 533 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 534 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 535 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 536 537 #define RK3568_SMART1_CTRL0 0x1E00 538 #define RK3568_SMART1_CTRL1 0x1E04 539 #define RK3568_SMART1_REGION0_CTRL 0x1E10 540 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 541 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 542 #define RK3568_SMART1_REGION0_VIR 0x1E1C 543 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 544 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 545 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 546 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 547 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 548 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 549 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 550 #define RK3568_SMART1_REGION1_CTRL 0x1E40 551 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 552 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 553 #define RK3568_SMART1_REGION1_VIR 0x1E4C 554 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 555 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 556 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 557 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 558 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 559 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 560 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 561 #define RK3568_SMART1_REGION2_CTRL 0x1E70 562 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 563 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 564 #define RK3568_SMART1_REGION2_VIR 0x1E7C 565 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 566 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 567 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 568 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 569 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 570 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 571 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 572 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 573 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 574 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 575 #define RK3568_SMART1_REGION3_VIR 0x1EAC 576 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 577 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 578 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 579 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 580 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 581 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 582 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 583 584 #define RK3568_MAX_REG 0x1ED0 585 586 #define RK3568_GRF_VO_CON1 0x0364 587 #define GRF_BT656_CLK_INV_SHIFT 1 588 #define GRF_BT1120_CLK_INV_SHIFT 2 589 #define GRF_RGB_DCLK_INV_SHIFT 3 590 591 #define RK3588_GRF_VOP_CON2 0x0008 592 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 593 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 594 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 595 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 596 597 #define RK3588_PMU_BISR_CON3 0x20C 598 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 599 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 600 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 601 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 602 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 603 604 #define RK3588_PMU_BISR_STATUS5 0x294 605 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 606 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 607 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 608 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 609 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 610 611 #define VOP2_LAYER_MAX 8 612 613 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 614 615 enum vop2_csc_format { 616 CSC_BT601L, 617 CSC_BT709L, 618 CSC_BT601F, 619 CSC_BT2020, 620 }; 621 622 enum vop2_pol { 623 HSYNC_POSITIVE = 0, 624 VSYNC_POSITIVE = 1, 625 DEN_NEGATIVE = 2, 626 DCLK_INVERT = 3 627 }; 628 629 enum vop2_bcsh_out_mode { 630 BCSH_OUT_MODE_BLACK, 631 BCSH_OUT_MODE_BLUE, 632 BCSH_OUT_MODE_COLOR_BAR, 633 BCSH_OUT_MODE_NORMAL_VIDEO, 634 }; 635 636 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 637 { \ 638 .offset = off, \ 639 .mask = _mask, \ 640 .shift = _shift, \ 641 .write_mask = _write_mask, \ 642 } 643 644 #define VOP_REG(off, _mask, _shift) \ 645 _VOP_REG(off, _mask, _shift, false) 646 enum dither_down_mode { 647 RGB888_TO_RGB565 = 0x0, 648 RGB888_TO_RGB666 = 0x1 649 }; 650 651 enum vop2_video_ports_id { 652 VOP2_VP0, 653 VOP2_VP1, 654 VOP2_VP2, 655 VOP2_VP3, 656 VOP2_VP_MAX, 657 }; 658 659 enum vop2_layer_type { 660 CLUSTER_LAYER = 0, 661 ESMART_LAYER = 1, 662 SMART_LAYER = 2, 663 }; 664 665 /* This define must same with kernel win phy id */ 666 enum vop2_layer_phy_id { 667 ROCKCHIP_VOP2_CLUSTER0 = 0, 668 ROCKCHIP_VOP2_CLUSTER1, 669 ROCKCHIP_VOP2_ESMART0, 670 ROCKCHIP_VOP2_ESMART1, 671 ROCKCHIP_VOP2_SMART0, 672 ROCKCHIP_VOP2_SMART1, 673 ROCKCHIP_VOP2_CLUSTER2, 674 ROCKCHIP_VOP2_CLUSTER3, 675 ROCKCHIP_VOP2_ESMART2, 676 ROCKCHIP_VOP2_ESMART3, 677 ROCKCHIP_VOP2_LAYER_MAX, 678 }; 679 680 enum vop2_scale_up_mode { 681 VOP2_SCALE_UP_NRST_NBOR, 682 VOP2_SCALE_UP_BIL, 683 VOP2_SCALE_UP_BIC, 684 }; 685 686 enum vop2_scale_down_mode { 687 VOP2_SCALE_DOWN_NRST_NBOR, 688 VOP2_SCALE_DOWN_BIL, 689 VOP2_SCALE_DOWN_AVG, 690 }; 691 692 enum scale_mode { 693 SCALE_NONE = 0x0, 694 SCALE_UP = 0x1, 695 SCALE_DOWN = 0x2 696 }; 697 698 struct vop2_layer { 699 u8 id; 700 /** 701 * @win_phys_id: window id of the layer selected. 702 * Every layer must make sure to select different 703 * windows of others. 704 */ 705 u8 win_phys_id; 706 }; 707 708 struct vop2_power_domain_data { 709 bool is_parent_needed; 710 u8 pd_en_shift; 711 u8 pd_status_shift; 712 u8 pmu_status_shift; 713 u8 bisr_en_status_shift; 714 u8 parent_phy_id; 715 }; 716 717 struct vop2_win_data { 718 char *name; 719 u8 phys_id; 720 enum vop2_layer_type type; 721 u8 win_sel_port_offset; 722 u8 layer_sel_win_id; 723 u32 reg_offset; 724 struct vop2_power_domain_data *pd_data; 725 }; 726 727 struct vop2_vp_data { 728 u32 feature; 729 u8 pre_scan_max_dly; 730 struct vop_rect max_output; 731 u32 max_dclk; 732 }; 733 734 struct vop2_plane_table { 735 enum vop2_layer_phy_id plane_id; 736 enum vop2_layer_type plane_type; 737 }; 738 739 struct vop2_vp_plane_mask { 740 u8 primary_plane_id; /* use this win to show logo */ 741 u8 attached_layers_nr; /* number layers attach to this vp */ 742 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 743 u32 plane_mask; 744 int cursor_plane_id; 745 }; 746 747 struct vop2_data { 748 u32 version; 749 struct vop2_vp_data *vp_data; 750 struct vop2_win_data *win_data; 751 struct vop2_vp_plane_mask *plane_mask; 752 struct vop2_plane_table *plane_table; 753 u8 nr_vps; 754 u8 nr_layers; 755 u8 nr_mixers; 756 u8 nr_gammas; 757 u8 nr_dscs; 758 u32 reg_len; 759 }; 760 761 struct vop2 { 762 u32 *regsbak; 763 void *regs; 764 void *grf; 765 void *vop_grf; 766 void *vo1_grf; 767 void *sys_pmu; 768 u32 reg_len; 769 u32 version; 770 bool global_init; 771 const struct vop2_data *data; 772 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 773 }; 774 775 static struct vop2 *rockchip_vop2; 776 /* 777 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 778 * avg_sd_factor: 779 * bli_su_factor: 780 * bic_su_factor: 781 * = (src - 1) / (dst - 1) << 16; 782 * 783 * gt2 enable: dst get one line from two line of the src 784 * gt4 enable: dst get one line from four line of the src. 785 * 786 */ 787 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 788 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 789 790 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 791 (fac * (dst - 1) >> 12 < (src - 1)) 792 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 793 (fac * (dst - 1) >> 16 < (src - 1)) 794 795 static uint16_t vop2_scale_factor(enum scale_mode mode, 796 int32_t filter_mode, 797 uint32_t src, uint32_t dst) 798 { 799 uint32_t fac = 0; 800 int i = 0; 801 802 if (mode == SCALE_NONE) 803 return 0; 804 805 /* 806 * A workaround to avoid zero div. 807 */ 808 if ((dst == 1) || (src == 1)) { 809 dst = dst + 1; 810 src = src + 1; 811 } 812 813 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 814 fac = VOP2_BILI_SCL_DN(src, dst); 815 for (i = 0; i < 100; i++) { 816 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 817 break; 818 fac -= 1; 819 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 820 } 821 } else { 822 fac = VOP2_COMMON_SCL(src, dst); 823 for (i = 0; i < 100; i++) { 824 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 825 break; 826 fac -= 1; 827 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 828 } 829 } 830 831 return fac; 832 } 833 834 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 835 { 836 if (src < dst) 837 return SCALE_UP; 838 else if (src > dst) 839 return SCALE_DOWN; 840 841 return SCALE_NONE; 842 } 843 844 static u8 rk3588_vop2_vp_primary_plane_order[VOP2_VP_MAX] = { 845 ROCKCHIP_VOP2_ESMART0, 846 ROCKCHIP_VOP2_ESMART1, 847 ROCKCHIP_VOP2_ESMART2, 848 ROCKCHIP_VOP2_ESMART3, 849 }; 850 851 static u8 rk3568_vop2_vp_primary_plane_order[VOP2_VP_MAX] = { 852 ROCKCHIP_VOP2_SMART0, 853 ROCKCHIP_VOP2_SMART1, 854 ROCKCHIP_VOP2_ESMART1, 855 }; 856 857 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 858 { 859 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 860 } 861 862 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 863 { 864 int i = 0; 865 u8 *vop2_vp_primary_plane_order; 866 u8 default_primary_plane; 867 868 if (vop2->version == VOP_VERSION_RK3588) { 869 vop2_vp_primary_plane_order = rk3588_vop2_vp_primary_plane_order; 870 default_primary_plane = ROCKCHIP_VOP2_ESMART0; 871 } else { 872 vop2_vp_primary_plane_order = rk3568_vop2_vp_primary_plane_order; 873 default_primary_plane = ROCKCHIP_VOP2_SMART0; 874 } 875 876 for (i = 0; i < vop2->data->nr_vps; i++) { 877 if (plane_mask & BIT(vop2_vp_primary_plane_order[i])) 878 return vop2_vp_primary_plane_order[i]; 879 } 880 881 return default_primary_plane; 882 } 883 884 static inline u16 scl_cal_scale(int src, int dst, int shift) 885 { 886 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 887 } 888 889 static inline u16 scl_cal_scale2(int src, int dst) 890 { 891 return ((src - 1) << 12) / (dst - 1); 892 } 893 894 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 895 { 896 writel(v, vop2->regs + offset); 897 vop2->regsbak[offset >> 2] = v; 898 } 899 900 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 901 { 902 return readl(vop2->regs + offset); 903 } 904 905 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 906 u32 mask, u32 shift, u32 v, 907 bool write_mask) 908 { 909 if (!mask) 910 return; 911 912 if (write_mask) { 913 v = ((v & mask) << shift) | (mask << (shift + 16)); 914 } else { 915 u32 cached_val = vop2->regsbak[offset >> 2]; 916 917 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 918 vop2->regsbak[offset >> 2] = v; 919 } 920 921 writel(v, vop2->regs + offset); 922 } 923 924 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 925 u32 mask, u32 shift, u32 v) 926 { 927 u32 val = 0; 928 929 val = (v << shift) | (mask << (shift + 16)); 930 writel(val, grf_base + offset); 931 } 932 933 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 934 u32 mask, u32 shift) 935 { 936 return (readl(grf_base + offset) >> shift) & mask; 937 } 938 939 static inline int us_to_vertical_line(struct drm_display_mode *mode, int us) 940 { 941 return us * mode->clock / mode->htotal / 1000; 942 } 943 944 static char* get_output_if_name(u32 output_if, char *name) 945 { 946 if (output_if & VOP_OUTPUT_IF_RGB) 947 strcat(name, " RGB"); 948 if (output_if & VOP_OUTPUT_IF_BT1120) 949 strcat(name, " BT1120"); 950 if (output_if & VOP_OUTPUT_IF_BT656) 951 strcat(name, " BT656"); 952 if (output_if & VOP_OUTPUT_IF_LVDS0) 953 strcat(name, " LVDS0"); 954 if (output_if & VOP_OUTPUT_IF_LVDS1) 955 strcat(name, " LVDS1"); 956 if (output_if & VOP_OUTPUT_IF_MIPI0) 957 strcat(name, " MIPI0"); 958 if (output_if & VOP_OUTPUT_IF_MIPI1) 959 strcat(name, " MIPI1"); 960 if (output_if & VOP_OUTPUT_IF_eDP0) 961 strcat(name, " eDP0"); 962 if (output_if & VOP_OUTPUT_IF_eDP1) 963 strcat(name, " eDP1"); 964 if (output_if & VOP_OUTPUT_IF_DP0) 965 strcat(name, " DP0"); 966 if (output_if & VOP_OUTPUT_IF_DP1) 967 strcat(name, " DP1"); 968 if (output_if & VOP_OUTPUT_IF_HDMI0) 969 strcat(name, " HDMI0"); 970 if (output_if & VOP_OUTPUT_IF_HDMI1) 971 strcat(name, " HDMI1"); 972 973 return name; 974 } 975 976 static char *get_plane_name(int plane_id, char *name) 977 { 978 switch (plane_id) { 979 case ROCKCHIP_VOP2_CLUSTER0: 980 strcat(name, "Cluster0"); 981 break; 982 case ROCKCHIP_VOP2_CLUSTER1: 983 strcat(name, "Cluster1"); 984 break; 985 case ROCKCHIP_VOP2_ESMART0: 986 strcat(name, "Esmart0"); 987 break; 988 case ROCKCHIP_VOP2_ESMART1: 989 strcat(name, "Esmart1"); 990 break; 991 case ROCKCHIP_VOP2_SMART0: 992 strcat(name, "Smart0"); 993 break; 994 case ROCKCHIP_VOP2_SMART1: 995 strcat(name, "Smart1"); 996 break; 997 case ROCKCHIP_VOP2_CLUSTER2: 998 strcat(name, "Cluster2"); 999 break; 1000 case ROCKCHIP_VOP2_CLUSTER3: 1001 strcat(name, "Cluster3"); 1002 break; 1003 case ROCKCHIP_VOP2_ESMART2: 1004 strcat(name, "Esmart2"); 1005 break; 1006 case ROCKCHIP_VOP2_ESMART3: 1007 strcat(name, "Esmart3"); 1008 break; 1009 } 1010 1011 return name; 1012 } 1013 1014 static bool is_yuv_output(u32 bus_format) 1015 { 1016 switch (bus_format) { 1017 case MEDIA_BUS_FMT_YUV8_1X24: 1018 case MEDIA_BUS_FMT_YUV10_1X30: 1019 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1020 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1021 case MEDIA_BUS_FMT_YUYV8_2X8: 1022 case MEDIA_BUS_FMT_YVYU8_2X8: 1023 case MEDIA_BUS_FMT_UYVY8_2X8: 1024 case MEDIA_BUS_FMT_VYUY8_2X8: 1025 case MEDIA_BUS_FMT_YUYV8_1X16: 1026 case MEDIA_BUS_FMT_YVYU8_1X16: 1027 case MEDIA_BUS_FMT_UYVY8_1X16: 1028 case MEDIA_BUS_FMT_VYUY8_1X16: 1029 return true; 1030 default: 1031 return false; 1032 } 1033 } 1034 1035 static int vop2_convert_csc_mode(int csc_mode) 1036 { 1037 switch (csc_mode) { 1038 case V4L2_COLORSPACE_SMPTE170M: 1039 case V4L2_COLORSPACE_470_SYSTEM_M: 1040 case V4L2_COLORSPACE_470_SYSTEM_BG: 1041 return CSC_BT601L; 1042 case V4L2_COLORSPACE_REC709: 1043 case V4L2_COLORSPACE_SMPTE240M: 1044 case V4L2_COLORSPACE_DEFAULT: 1045 return CSC_BT709L; 1046 case V4L2_COLORSPACE_JPEG: 1047 return CSC_BT601F; 1048 case V4L2_COLORSPACE_BT2020: 1049 return CSC_BT2020; 1050 default: 1051 return CSC_BT709L; 1052 } 1053 } 1054 1055 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1056 { 1057 /* 1058 * FIXME: 1059 * 1060 * There is no media type for YUV444 output, 1061 * so when out_mode is AAAA or P888, assume output is YUV444 on 1062 * yuv format. 1063 * 1064 * From H/W testing, YUV444 mode need a rb swap. 1065 */ 1066 if ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1067 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1068 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1069 output_mode == ROCKCHIP_OUT_MODE_P888)) 1070 return true; 1071 else 1072 return false; 1073 } 1074 1075 static inline bool is_hot_plug_devices(int output_type) 1076 { 1077 switch (output_type) { 1078 case DRM_MODE_CONNECTOR_HDMIA: 1079 case DRM_MODE_CONNECTOR_HDMIB: 1080 case DRM_MODE_CONNECTOR_TV: 1081 case DRM_MODE_CONNECTOR_DisplayPort: 1082 case DRM_MODE_CONNECTOR_VGA: 1083 case DRM_MODE_CONNECTOR_Unknown: 1084 return true; 1085 default: 1086 return false; 1087 } 1088 } 1089 1090 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1091 { 1092 int i = 0; 1093 1094 for (i = 0; i < vop2->data->nr_layers; i++) { 1095 if (vop2->data->win_data[i].phys_id == phys_id) 1096 return &vop2->data->win_data[i]; 1097 } 1098 1099 return NULL; 1100 } 1101 1102 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1103 struct display_state *state) 1104 { 1105 struct connector_state *conn_state = &state->conn_state; 1106 struct crtc_state *cstate = &state->crtc_state; 1107 struct resource gamma_res; 1108 fdt_size_t lut_size; 1109 int i, lut_len, ret = 0; 1110 u32 *lut_regs; 1111 u32 *lut_val; 1112 u32 r, g, b; 1113 u32 vp_offset = cstate->crtc_id * 0x100; 1114 struct base2_disp_info *disp_info = conn_state->disp_info; 1115 static int gamma_lut_en_num = 1; 1116 1117 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1118 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1119 return 0; 1120 } 1121 1122 if (!disp_info) 1123 return 0; 1124 1125 if (!disp_info->gamma_lut_data.size) 1126 return 0; 1127 1128 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1129 if (ret) 1130 printf("failed to get gamma lut res\n"); 1131 lut_regs = (u32 *)gamma_res.start; 1132 lut_size = gamma_res.end - gamma_res.start + 1; 1133 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1134 printf("failed to get gamma lut register\n"); 1135 return 0; 1136 } 1137 lut_len = lut_size / 4; 1138 if (lut_len != 256 && lut_len != 1024) { 1139 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1140 return 0; 1141 } 1142 lut_val = (u32 *)calloc(1, lut_size); 1143 for (i = 0; i < lut_len; i++) { 1144 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1145 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1146 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1147 1148 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1149 } 1150 1151 for (i = 0; i < lut_len; i++) 1152 writel(lut_val[i], lut_regs + i); 1153 1154 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1155 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1156 cstate->crtc_id , false); 1157 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1158 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1159 gamma_lut_en_num++; 1160 1161 return 0; 1162 } 1163 1164 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1165 struct display_state *state) 1166 { 1167 struct connector_state *conn_state = &state->conn_state; 1168 struct crtc_state *cstate = &state->crtc_state; 1169 int i, cubic_lut_len; 1170 u32 vp_offset = cstate->crtc_id * 0x100; 1171 struct base2_disp_info *disp_info = conn_state->disp_info; 1172 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1173 u32 *cubic_lut_addr; 1174 1175 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1176 return 0; 1177 1178 if (!disp_info->cubic_lut_data.size) 1179 return 0; 1180 1181 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1182 cubic_lut_len = disp_info->cubic_lut_data.size; 1183 1184 for (i = 0; i < cubic_lut_len / 2; i++) { 1185 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1186 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1187 ((lut->lblue[2 * i] & 0xff) << 24); 1188 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1189 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1190 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1191 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1192 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1193 *cubic_lut_addr++ = 0; 1194 } 1195 1196 if (cubic_lut_len % 2) { 1197 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1198 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1199 ((lut->lblue[2 * i] & 0xff) << 24); 1200 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1201 *cubic_lut_addr++ = 0; 1202 *cubic_lut_addr = 0; 1203 } 1204 1205 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1206 get_cubic_lut_buffer(cstate->crtc_id)); 1207 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1208 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1209 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1210 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1211 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1212 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1213 1214 return 0; 1215 } 1216 1217 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1218 { 1219 struct connector_state *conn_state = &state->conn_state; 1220 struct base_bcsh_info *bcsh_info; 1221 struct crtc_state *cstate = &state->crtc_state; 1222 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1223 bool bcsh_en = false, post_r2y_en = false, post_y2r_en = false; 1224 u32 vp_offset = (cstate->crtc_id * 0x100); 1225 int post_csc_mode; 1226 1227 if (!conn_state->disp_info) 1228 return; 1229 bcsh_info = &conn_state->disp_info->bcsh_info; 1230 if (!bcsh_info) 1231 return; 1232 1233 if (bcsh_info->brightness != 50 || 1234 bcsh_info->contrast != 50 || 1235 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1236 bcsh_en = true; 1237 1238 if (bcsh_en) { 1239 if (!cstate->yuv_overlay) 1240 post_r2y_en = 1; 1241 if (!is_yuv_output(conn_state->bus_format)) 1242 post_y2r_en = 1; 1243 } else { 1244 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1245 post_r2y_en = 1; 1246 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1247 post_y2r_en = 1; 1248 } 1249 1250 post_csc_mode = vop2_convert_csc_mode(conn_state->color_space); 1251 1252 1253 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1254 BCSH_CTRL_R2Y_SHIFT, post_r2y_en, false); 1255 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1256 BCSH_CTRL_Y2R_SHIFT, post_y2r_en, false); 1257 1258 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1259 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, post_csc_mode, false); 1260 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1261 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, post_csc_mode, false); 1262 if (!bcsh_en) { 1263 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1264 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1265 return; 1266 } 1267 1268 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1269 brightness = interpolate(0, -128, 100, 127, 1270 bcsh_info->brightness); 1271 else 1272 brightness = interpolate(0, -32, 100, 31, 1273 bcsh_info->brightness); 1274 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1275 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1276 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1277 1278 1279 /* 1280 * a:[-30~0): 1281 * sin_hue = 0x100 - sin(a)*256; 1282 * cos_hue = cos(a)*256; 1283 * a:[0~30] 1284 * sin_hue = sin(a)*256; 1285 * cos_hue = cos(a)*256; 1286 */ 1287 sin_hue = fixp_sin32(hue) >> 23; 1288 cos_hue = fixp_cos32(hue) >> 23; 1289 1290 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1291 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1292 brightness, false); 1293 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1294 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, contrast, false); 1295 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1296 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1297 saturation * contrast / 0x100, false); 1298 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1299 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, sin_hue, false); 1300 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1301 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, cos_hue, false); 1302 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1303 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1304 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1305 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1306 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1307 } 1308 1309 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1310 { 1311 struct connector_state *conn_state = &state->conn_state; 1312 struct drm_display_mode *mode = &conn_state->mode; 1313 struct crtc_state *cstate = &state->crtc_state; 1314 u32 vp_offset = (cstate->crtc_id * 0x100); 1315 u16 vtotal = mode->crtc_vtotal; 1316 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1317 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1318 u16 hdisplay = mode->crtc_hdisplay; 1319 u16 vdisplay = mode->crtc_vdisplay; 1320 u16 hsize = 1321 hdisplay * (conn_state->overscan.left_margin + 1322 conn_state->overscan.right_margin) / 200; 1323 u16 vsize = 1324 vdisplay * (conn_state->overscan.top_margin + 1325 conn_state->overscan.bottom_margin) / 200; 1326 u16 hact_end, vact_end; 1327 u32 val; 1328 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1329 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1330 1331 hsize = round_down(hsize, 2); 1332 vsize = round_down(vsize, 2); 1333 1334 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1335 hact_end = hact_st + hsize; 1336 val = hact_st << 16; 1337 val |= hact_end; 1338 1339 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1340 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1341 vact_end = vact_st + vsize; 1342 val = vact_st << 16; 1343 val |= vact_end; 1344 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1345 val = scl_cal_scale2(vdisplay, vsize) << 16; 1346 val |= scl_cal_scale2(hdisplay, hsize); 1347 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1348 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1349 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1350 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1351 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1352 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1353 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1354 u16 vact_st_f1 = vtotal + vact_st + 1; 1355 u16 vact_end_f1 = vact_st_f1 + vsize; 1356 1357 val = vact_st_f1 << 16 | vact_end_f1; 1358 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1359 } 1360 1361 bg_ovl_dly = cstate->crtc->vps[cstate->crtc_id].bg_ovl_dly; 1362 bg_dly = vop2->data->vp_data[cstate->crtc_id].pre_scan_max_dly; 1363 bg_dly -= bg_ovl_dly; 1364 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1365 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1366 hsync_len = 8; 1367 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1368 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + cstate->crtc_id * 4, 1369 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1370 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + vp_offset, pre_scan_dly); 1371 } 1372 1373 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 1374 { 1375 int val = 0; 1376 int shift = 0; 1377 bool is_bisr_en = false; 1378 1379 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, 1380 pd_data->bisr_en_status_shift); 1381 if (is_bisr_en) { 1382 shift = pd_data->pmu_status_shift; 1383 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 1384 !((val >> shift) & 0x1), 50 * 1000); 1385 } else { 1386 shift = pd_data->pd_status_shift; 1387 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 1388 !((val >> shift) & 0x1), 50 * 1000); 1389 } 1390 } 1391 1392 static int vop2_power_domain_on(struct vop2 *vop2, int plane_id) 1393 { 1394 struct vop2_win_data *win_data; 1395 struct vop2_power_domain_data *pd_data; 1396 int ret = 0; 1397 1398 win_data = vop2_find_win_by_phys_id(vop2, plane_id); 1399 if (!win_data) { 1400 printf("can't find win_data by phys_id\n"); 1401 return -EINVAL; 1402 } 1403 pd_data = win_data->pd_data; 1404 if (pd_data->is_parent_needed) { 1405 ret = vop2_power_domain_on(vop2, pd_data->parent_phy_id); 1406 if (ret) { 1407 printf("can't open parent power domain\n"); 1408 return -EINVAL; 1409 } 1410 } 1411 1412 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, pd_data->pd_en_shift, 0, false); 1413 ret = vop2_wait_power_domain_on(vop2, pd_data); 1414 if (ret) { 1415 printf("wait vop2 power domain timeout\n"); 1416 return ret; 1417 } 1418 1419 return 0; 1420 } 1421 1422 static void rk3588_vop2_regsbak(struct vop2 *vop2) 1423 { 1424 u32 *base = vop2->regs; 1425 int i = 0; 1426 1427 /* 1428 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 1429 */ 1430 for (i = 0; i < (vop2->reg_len >> 2); i++) 1431 vop2->regsbak[i] = base[i]; 1432 } 1433 1434 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 1435 { 1436 struct crtc_state *cstate = &state->crtc_state; 1437 int i, j, port_mux = 0, total_used_layer = 0; 1438 u8 shift = 0; 1439 int layer_phy_id = 0; 1440 u32 layer_nr = 0; 1441 struct vop2_win_data *win_data; 1442 struct vop2_vp_plane_mask *plane_mask; 1443 1444 if (vop2->global_init) 1445 return; 1446 1447 /* OTP must enable at the first time, otherwise mirror layer register is error */ 1448 if (soc_is_rk3566()) 1449 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 1450 OTP_WIN_EN_SHIFT, 1, false); 1451 1452 if (cstate->crtc->assign_plane) {/* dts assign plane */ 1453 u32 plane_mask; 1454 int primary_plane_id; 1455 1456 for (i = 0; i < vop2->data->nr_vps; i++) { 1457 plane_mask = cstate->crtc->vps[i].plane_mask; 1458 vop2->vp_plane_mask[i].plane_mask = plane_mask; 1459 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 1460 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 1461 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 1462 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 1463 vop2->vp_plane_mask[i].plane_mask = plane_mask; 1464 1465 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 1466 for (j = 0; j < layer_nr; j++) { 1467 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 1468 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 1469 } 1470 } 1471 } else {/* need soft assign plane mask */ 1472 /* find the first unplug devices and set it as main display */ 1473 int main_vp_index = -1; 1474 int active_vp_num = 0; 1475 1476 for (i = 0; i < vop2->data->nr_vps; i++) { 1477 if (cstate->crtc->vps[i].enable) 1478 active_vp_num++; 1479 } 1480 printf("VOP have %d active VP\n", active_vp_num); 1481 1482 if (soc_is_rk3566() && active_vp_num > 2) 1483 printf("ERROR: rk3566 only support 2 display output!!\n"); 1484 plane_mask = vop2->data->plane_mask; 1485 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 1486 1487 for (i = 0; i < vop2->data->nr_vps; i++) { 1488 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 1489 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 1490 main_vp_index = i; 1491 break; 1492 } 1493 } 1494 1495 /* if no find unplug devices, use vp0 as main display */ 1496 if (main_vp_index < 0) { 1497 main_vp_index = 0; 1498 vop2->vp_plane_mask[0] = plane_mask[0]; 1499 } 1500 1501 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 1502 1503 /* init other display except main display */ 1504 for (i = 0; i < vop2->data->nr_vps; i++) { 1505 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 1506 continue; 1507 vop2->vp_plane_mask[i] = plane_mask[j++]; 1508 } 1509 1510 /* store plane mask for vop2_fixup_dts */ 1511 for (i = 0; i < vop2->data->nr_vps; i++) { 1512 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1513 /* rk3566 only support 3+3 policy */ 1514 if (soc_is_rk3566() && active_vp_num == 1) { 1515 if (cstate->crtc->vps[i].enable) { 1516 for (j = 0; j < 3; j++) { 1517 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1518 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 1519 } 1520 } 1521 } else { 1522 for (j = 0; j < layer_nr; j++) { 1523 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1524 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 1525 } 1526 } 1527 } 1528 } 1529 1530 if (vop2->version == VOP_VERSION_RK3588) { 1531 for (i = 0; i < vop2->data->nr_vps; i++) { 1532 if (cstate->crtc->vps[i].enable) { 1533 if (vop2_power_domain_on(vop2, vop2->vp_plane_mask[i].primary_plane_id)) 1534 printf("open vp[%d] plane pd fail\n", i); 1535 } 1536 } 1537 } 1538 1539 if (vop2->version == VOP_VERSION_RK3588) 1540 rk3588_vop2_regsbak(vop2); 1541 else 1542 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 1543 1544 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 1545 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 1546 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 1547 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 1548 1549 for (i = 0; i < vop2->data->nr_vps; i++) { 1550 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 1551 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 1552 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 1553 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 1554 } 1555 1556 shift = 0; 1557 /* layer sel win id */ 1558 for (i = 0; i < vop2->data->nr_vps; i++) { 1559 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1560 for (j = 0; j < layer_nr; j++) { 1561 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1562 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1563 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 1564 shift, win_data->layer_sel_win_id, false); 1565 shift += 4; 1566 } 1567 } 1568 1569 /* win sel port */ 1570 for (i = 0; i < vop2->data->nr_vps; i++) { 1571 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1572 for (j = 0; j < layer_nr; j++) { 1573 if (!vop2->vp_plane_mask[i].attached_layers[j]) 1574 continue; 1575 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1576 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1577 shift = win_data->win_sel_port_offset * 2; 1578 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 1579 LAYER_SEL_PORT_SHIFT + shift, i, false); 1580 } 1581 } 1582 1583 /** 1584 * port mux config 1585 */ 1586 for (i = 0; i < vop2->data->nr_vps; i++) { 1587 shift = i * 4; 1588 if (vop2->vp_plane_mask[i].attached_layers_nr) { 1589 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 1590 port_mux = total_used_layer - 1; 1591 } else { 1592 port_mux = 8; 1593 } 1594 1595 if (i == vop2->data->nr_vps - 1) 1596 port_mux = vop2->data->nr_mixers; 1597 1598 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 1599 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 1600 PORT_MUX_SHIFT + shift, port_mux, false); 1601 } 1602 1603 if (vop2->version == VOP_VERSION_RK3568) 1604 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 1605 1606 vop2->global_init = true; 1607 } 1608 1609 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 1610 { 1611 struct crtc_state *cstate = &state->crtc_state; 1612 int ret; 1613 1614 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 1615 ret = clk_set_defaults(cstate->dev); 1616 if (ret) 1617 debug("%s clk_set_defaults failed %d\n", __func__, ret); 1618 1619 rockchip_vop2_gamma_lut_init(vop2, state); 1620 rockchip_vop2_cubic_lut_init(vop2, state); 1621 1622 return 0; 1623 } 1624 1625 /* 1626 * VOP2 have multi video ports. 1627 * video port ------- crtc 1628 */ 1629 static int rockchip_vop2_preinit(struct display_state *state) 1630 { 1631 struct crtc_state *cstate = &state->crtc_state; 1632 const struct vop2_data *vop2_data = cstate->crtc->data; 1633 1634 if (!rockchip_vop2) { 1635 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 1636 if (!rockchip_vop2) 1637 return -ENOMEM; 1638 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 1639 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 1640 rockchip_vop2->reg_len = RK3568_MAX_REG; 1641 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 1642 if (rockchip_vop2->grf <= 0) 1643 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 1644 rockchip_vop2->version = vop2_data->version; 1645 rockchip_vop2->data = vop2_data; 1646 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 1647 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 1648 if (rockchip_vop2->vop_grf <= 0) 1649 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 1650 rockchip_vop2->vo1_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VO_GRF); 1651 if (rockchip_vop2->vo1_grf <= 0) 1652 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 1653 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 1654 if (rockchip_vop2->vo1_grf <= 0) 1655 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 1656 } 1657 } 1658 1659 cstate->private = rockchip_vop2; 1660 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 1661 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 1662 1663 vop2_global_initial(rockchip_vop2, state); 1664 1665 return 0; 1666 } 1667 1668 /* 1669 * calc the dclk on rk3588 1670 * the available div of dclk is 1, 2, 4 1671 * 1672 */ 1673 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 1674 { 1675 if (child_clk * 4 <= max_dclk) 1676 return child_clk * 4; 1677 else if (child_clk * 2 <= max_dclk) 1678 return child_clk * 2; 1679 else if (child_clk <= max_dclk) 1680 return child_clk; 1681 else 1682 return 0; 1683 } 1684 1685 /* 1686 * 4 pixclk/cycle on rk3588 1687 * RGB/eDP/HDMI: if_pixclk >= dclk_core 1688 * DP: dp_pixclk = dclk_out <= dclk_core 1689 * DSI: mipi_pixclk <= dclk_out <= dclk_core 1690 */ 1691 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 1692 int *dclk_core_div, int *dclk_out_div, 1693 int *if_pixclk_div, int *if_dclk_div) 1694 { 1695 struct crtc_state *cstate = &state->crtc_state; 1696 struct connector_state *conn_state = &state->conn_state; 1697 struct drm_display_mode *mode = &conn_state->mode; 1698 struct vop2 *vop2 = cstate->private; 1699 unsigned long v_pixclk = mode->clock; 1700 unsigned long dclk_core_rate = v_pixclk >> 2; 1701 unsigned long dclk_rate = v_pixclk; 1702 unsigned long dclk_out_rate; 1703 u64 if_dclk_rate; 1704 u64 if_pixclk_rate; 1705 int output_type = conn_state->type; 1706 int output_mode = conn_state->output_mode; 1707 int K = 1; 1708 1709 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 1710 /* 1711 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 1712 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 1713 */ 1714 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) 1715 K = 2; 1716 if (conn_state->dsc_enable) { 1717 if_pixclk_rate = conn_state->dsc_cds_clk << 1; 1718 if_dclk_rate = conn_state->dsc_cds_clk; 1719 } else { 1720 if_pixclk_rate = (dclk_core_rate << 1) / K; 1721 if_dclk_rate = dclk_core_rate / K; 1722 } 1723 1724 dclk_rate = vop2_calc_dclk(if_pixclk_rate, vop2->data->vp_data->max_dclk); 1725 if (!dclk_rate) { 1726 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 1727 vop2->data->vp_data->max_dclk, if_pixclk_rate); 1728 return -EINVAL; 1729 } 1730 *if_pixclk_div = dclk_rate / if_pixclk_rate; 1731 *if_dclk_div = dclk_rate / if_dclk_rate; 1732 1733 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 1734 /* edp_pixclk = edp_dclk > dclk_core */ 1735 if_pixclk_rate = v_pixclk / K; 1736 if_dclk_rate = v_pixclk / K; 1737 dclk_rate = if_pixclk_rate * K; 1738 *dclk_core_div = dclk_rate / dclk_core_rate; 1739 *if_pixclk_div = dclk_rate / if_pixclk_rate; 1740 *if_dclk_div = *if_pixclk_div; 1741 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 1742 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) 1743 dclk_out_rate = v_pixclk >> 3; 1744 else 1745 dclk_out_rate = v_pixclk >> 2; 1746 1747 dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk); 1748 if (!dclk_rate) { 1749 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 1750 vop2->data->vp_data->max_dclk, dclk_core_rate); 1751 return -EINVAL; 1752 } 1753 *dclk_out_div = dclk_rate / dclk_out_rate; 1754 *dclk_core_div = dclk_rate / dclk_core_rate; 1755 1756 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 1757 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 1758 K = 2; 1759 if (conn_state->dsc_enable) 1760 if_pixclk_rate = conn_state->dsc_cds_clk >> 1; 1761 else 1762 if_pixclk_rate = dclk_core_rate / K; 1763 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 1764 dclk_out_rate = if_pixclk_rate; 1765 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 1766 dclk_rate = dclk_core_rate; 1767 *dclk_out_div = dclk_rate / dclk_out_rate; 1768 *dclk_core_div = dclk_rate / dclk_core_rate; 1769 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 1770 1771 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 1772 dclk_rate = v_pixclk; 1773 *dclk_core_div = dclk_rate / dclk_core_rate; 1774 } 1775 1776 *if_pixclk_div = ilog2(*if_pixclk_div); 1777 *if_dclk_div = ilog2(*if_dclk_div); 1778 *dclk_core_div = ilog2(*dclk_core_div); 1779 *dclk_out_div = ilog2(*dclk_out_div); 1780 1781 return dclk_rate; 1782 } 1783 1784 static int vop2_calc_dsc_clk(struct connector_state *conn_state) 1785 { 1786 struct drm_display_mode *mode = &conn_state->mode; 1787 u64 v_pixclk = mode->clock * 1000LL; /* video timing pixclk */ 1788 u8 k = 1; 1789 1790 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 1791 k = 2; 1792 1793 conn_state->dsc_pxl_clk = v_pixclk; 1794 do_div(conn_state->dsc_pxl_clk, (conn_state->dsc_slice_num * k)); 1795 1796 conn_state->dsc_txp_clk = v_pixclk; 1797 do_div(conn_state->dsc_txp_clk, (conn_state->dsc_pixel_num * k)); 1798 1799 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 1800 * cds_dat_width = 96; 1801 * bits_per_pixel = [8-12]; 1802 * As only support 1/2/4 div, so we set dsc_cds = crtc_clock / 8; 1803 */ 1804 conn_state->dsc_cds_clk = mode->crtc_clock / 8 * 1000; 1805 1806 return 0; 1807 } 1808 1809 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 1810 { 1811 struct crtc_state *cstate = &state->crtc_state; 1812 struct connector_state *conn_state = &state->conn_state; 1813 struct drm_display_mode *mode = &conn_state->mode; 1814 struct rockchip_dsc_sink_cap *dsc_sink_cap = &conn_state->dsc_sink_cap; 1815 struct vop2 *vop2 = cstate->private; 1816 u32 vp_offset = (cstate->crtc_id * 0x100); 1817 u16 hdisplay = mode->crtc_hdisplay; 1818 int output_if = conn_state->output_if; 1819 int dclk_core_div = 0; 1820 int dclk_out_div = 0; 1821 int if_pixclk_div = 0; 1822 int if_dclk_div = 0; 1823 unsigned long dclk_rate; 1824 u32 val; 1825 1826 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 1827 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 1828 1829 if (conn_state->dsc_enable) { 1830 if (!vop2->data->nr_dscs) { 1831 printf("No DSC\n"); 1832 return 0; 1833 } 1834 conn_state->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 1835 conn_state->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width; 1836 conn_state->dsc_pixel_num = conn_state->dsc_slice_num >= 4 ? 1837 4 : conn_state->dsc_slice_num >= 2 ? 2 : 1; 1838 vop2_calc_dsc_clk(conn_state); 1839 } 1840 1841 dclk_rate = vop2_calc_cru_cfg(state, &dclk_core_div, &dclk_out_div, &if_pixclk_div, &if_dclk_div); 1842 1843 if (output_if & VOP_OUTPUT_IF_RGB) { 1844 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 1845 4, false); 1846 } 1847 1848 if (output_if & VOP_OUTPUT_IF_BT1120) { 1849 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 1850 3, false); 1851 } 1852 1853 if (output_if & VOP_OUTPUT_IF_BT656) { 1854 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 1855 2, false); 1856 } 1857 1858 if (output_if & VOP_OUTPUT_IF_MIPI0) { 1859 if (cstate->crtc_id == 2) 1860 val = 0; 1861 else 1862 val = 1; 1863 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 1864 1, false); 1865 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 1866 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 1867 if_pixclk_div, false); 1868 } 1869 1870 if (output_if & VOP_OUTPUT_IF_MIPI1) { 1871 if (cstate->crtc_id == 2) 1872 val = 0; 1873 else if (cstate->crtc_id == 3) 1874 val = 1; 1875 else 1876 val = 3; /*VP1*/ 1877 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 1878 1, false); 1879 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 1880 val, false); 1881 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 1882 if_pixclk_div, false); 1883 } 1884 1885 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 1886 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 1887 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 1888 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 1889 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 1890 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 1891 false); 1892 } 1893 1894 if (output_if & VOP_OUTPUT_IF_eDP0) { 1895 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 1896 1, false); 1897 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 1898 cstate->crtc_id, false); 1899 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 1900 if_dclk_div, false); 1901 1902 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 1903 if_pixclk_div, false); 1904 1905 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 1906 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 1907 } 1908 1909 if (output_if & VOP_OUTPUT_IF_eDP1) { 1910 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 1911 1, false); 1912 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 1913 cstate->crtc_id, false); 1914 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 1915 if_dclk_div, false); 1916 1917 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 1918 if_pixclk_div, false); 1919 } 1920 1921 if (output_if & VOP_OUTPUT_IF_HDMI0) { 1922 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 1923 1, false); 1924 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 1925 cstate->crtc_id, false); 1926 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 1927 if_dclk_div, false); 1928 1929 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 1930 if_pixclk_div, false); 1931 } 1932 1933 if (output_if & VOP_OUTPUT_IF_HDMI1) { 1934 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 1935 1, false); 1936 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 1937 cstate->crtc_id, false); 1938 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 1939 if_dclk_div, false); 1940 1941 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 1942 if_pixclk_div, false); 1943 } 1944 1945 if (output_if & VOP_OUTPUT_IF_DP0) { 1946 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 1947 1, false); 1948 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 1949 cstate->crtc_id, false); 1950 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 1951 RK3588_DP0_PIN_POL_SHIFT, val, false); 1952 } 1953 1954 if (output_if & VOP_OUTPUT_IF_DP1) { 1955 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 1956 1, false); 1957 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 1958 cstate->crtc_id, false); 1959 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 1960 RK3588_DP1_PIN_POL_SHIFT, val, false); 1961 } 1962 1963 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 1964 DCLK_CORE_DIV_SHIFT, dclk_core_div, false); 1965 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 1966 DCLK_OUT_DIV_SHIFT, dclk_out_div, false); 1967 1968 return dclk_rate; 1969 } 1970 1971 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 1972 { 1973 struct crtc_state *cstate = &state->crtc_state; 1974 struct connector_state *conn_state = &state->conn_state; 1975 struct drm_display_mode *mode = &conn_state->mode; 1976 struct vop2 *vop2 = cstate->private; 1977 u32 vp_offset = (cstate->crtc_id * 0x100); 1978 bool dclk_inv; 1979 u32 val; 1980 1981 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 1982 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 1983 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 1984 1985 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 1986 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 1987 1, false); 1988 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 1989 RGB_MUX_SHIFT, cstate->crtc_id, false); 1990 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 1991 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 1992 } 1993 1994 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 1995 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 1996 1, false); 1997 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 1998 BT1120_EN_SHIFT, 1, false); 1999 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2000 RGB_MUX_SHIFT, cstate->crtc_id, false); 2001 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2002 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2003 } 2004 2005 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2006 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2007 1, false); 2008 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2009 RGB_MUX_SHIFT, cstate->crtc_id, false); 2010 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2011 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2012 } 2013 2014 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 2015 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 2016 1, false); 2017 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2018 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 2019 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2020 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2021 } 2022 2023 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 2024 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 2025 1, false); 2026 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2027 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 2028 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2029 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2030 } 2031 2032 if (conn_state->output_flags & 2033 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 2034 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 2035 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2036 LVDS_DUAL_EN_SHIFT, 1, false); 2037 if (conn_state->output_flags & 2038 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2039 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2040 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 2041 false); 2042 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2043 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2044 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 2045 } 2046 2047 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 2048 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 2049 1, false); 2050 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2051 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 2052 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2053 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2054 } 2055 2056 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 2057 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 2058 1, false); 2059 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2060 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 2061 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2062 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2063 } 2064 2065 if (conn_state->output_flags & 2066 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2067 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2068 MIPI_DUAL_EN_SHIFT, 1, false); 2069 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2070 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2071 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2072 false); 2073 } 2074 2075 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 2076 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 2077 1, false); 2078 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2079 EDP0_MUX_SHIFT, cstate->crtc_id, false); 2080 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2081 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 2082 } 2083 2084 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 2085 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 2086 1, false); 2087 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2088 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 2089 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2090 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 2091 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 2092 IF_CRTL_HDMI_PIN_POL_MASK, 2093 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 2094 } 2095 2096 return mode->clock; 2097 } 2098 2099 static int rockchip_vop2_init(struct display_state *state) 2100 { 2101 struct crtc_state *cstate = &state->crtc_state; 2102 struct connector_state *conn_state = &state->conn_state; 2103 struct drm_display_mode *mode = &conn_state->mode; 2104 struct vop2 *vop2 = cstate->private; 2105 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2106 u16 hdisplay = mode->crtc_hdisplay; 2107 u16 htotal = mode->crtc_htotal; 2108 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2109 u16 hact_end = hact_st + hdisplay; 2110 u16 vdisplay = mode->crtc_vdisplay; 2111 u16 vtotal = mode->crtc_vtotal; 2112 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 2113 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2114 u16 vact_end = vact_st + vdisplay; 2115 bool yuv_overlay = false; 2116 u32 vp_offset = (cstate->crtc_id * 0x100); 2117 u32 val; 2118 u8 dither_down_en = 0; 2119 u8 pre_dither_down_en = 0; 2120 char output_type_name[30] = {0}; 2121 char dclk_name[9]; 2122 struct clk dclk; 2123 unsigned long dclk_rate; 2124 int ret; 2125 2126 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 2127 mode->hdisplay, mode->vdisplay, 2128 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 2129 mode->vscan, 2130 get_output_if_name(conn_state->output_if, output_type_name), 2131 cstate->crtc_id); 2132 2133 vop2_initial(vop2, state); 2134 if (vop2->version == VOP_VERSION_RK3588) 2135 dclk_rate = rk3588_vop2_if_cfg(state); 2136 else 2137 dclk_rate = rk3568_vop2_if_cfg(state); 2138 2139 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 2140 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 2141 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 2142 2143 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 2144 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 2145 DATA_SWAP_MASK, DATA_SWAP_SHIFT, DSP_RB_SWAP, 2146 false); 2147 else 2148 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 2149 DATA_SWAP_MASK, DATA_SWAP_SHIFT, 0, 2150 false); 2151 2152 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 2153 OUT_MODE_SHIFT, conn_state->output_mode, false); 2154 2155 switch (conn_state->bus_format) { 2156 case MEDIA_BUS_FMT_RGB565_1X16: 2157 dither_down_en = 1; 2158 break; 2159 case MEDIA_BUS_FMT_RGB666_1X18: 2160 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 2161 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 2162 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 2163 dither_down_en = 1; 2164 break; 2165 case MEDIA_BUS_FMT_YUV8_1X24: 2166 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 2167 dither_down_en = 0; 2168 pre_dither_down_en = 1; 2169 break; 2170 case MEDIA_BUS_FMT_YUV10_1X30: 2171 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 2172 case MEDIA_BUS_FMT_RGB888_1X24: 2173 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 2174 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 2175 default: 2176 dither_down_en = 0; 2177 pre_dither_down_en = 0; 2178 break; 2179 } 2180 2181 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA) 2182 pre_dither_down_en = 0; 2183 else 2184 pre_dither_down_en = 1; 2185 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2186 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 2187 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2188 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 2189 2190 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 2191 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 2192 yuv_overlay, false); 2193 2194 cstate->yuv_overlay = yuv_overlay; 2195 2196 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 2197 (htotal << 16) | hsync_len); 2198 val = hact_st << 16; 2199 val |= hact_end; 2200 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 2201 val = vact_st << 16; 2202 val |= vact_end; 2203 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 2204 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2205 u16 vact_st_f1 = vtotal + vact_st + 1; 2206 u16 vact_end_f1 = vact_st_f1 + vdisplay; 2207 2208 val = vact_st_f1 << 16 | vact_end_f1; 2209 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 2210 val); 2211 2212 val = vtotal << 16 | (vtotal + vsync_len); 2213 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 2214 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2215 INTERLACE_EN_SHIFT, 1, false); 2216 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2217 DSP_FILED_POL, 1, false); 2218 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2219 P2I_EN_SHIFT, 1, false); 2220 vtotal += vtotal + 1; 2221 } else { 2222 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2223 INTERLACE_EN_SHIFT, 0, false); 2224 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2225 P2I_EN_SHIFT, 0, false); 2226 } 2227 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 2228 (vtotal << 16) | vsync_len); 2229 val = !!(mode->flags & DRM_MODE_FLAG_DBLCLK); 2230 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2231 CORE_DCLK_DIV_EN_SHIFT, val, false); 2232 2233 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 2234 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2235 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 2236 else 2237 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2238 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 2239 2240 if (yuv_overlay) 2241 val = 0x20010200; 2242 else 2243 val = 0; 2244 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 2245 2246 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2247 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 2248 2249 vop2_tv_config_update(state, vop2); 2250 vop2_post_config(state, vop2); 2251 2252 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 2253 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 2254 if (!ret) 2255 ret = clk_set_rate(&dclk, dclk_rate * 1000); 2256 if (IS_ERR_VALUE(ret)) { 2257 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 2258 __func__, cstate->crtc_id, dclk_rate, ret); 2259 return ret; 2260 } 2261 2262 return 0; 2263 } 2264 2265 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 2266 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 2267 uint32_t dst_h) 2268 { 2269 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 2270 uint16_t hscl_filter_mode, vscl_filter_mode; 2271 uint8_t gt2 = 0, gt4 = 0; 2272 uint32_t xfac = 0, yfac = 0; 2273 uint16_t hsu_filter_mode = VOP2_SCALE_UP_BIC; 2274 uint16_t hsd_filter_mode = VOP2_SCALE_DOWN_BIL; 2275 uint16_t vsu_filter_mode = VOP2_SCALE_UP_BIL; 2276 uint16_t vsd_filter_mode = VOP2_SCALE_DOWN_BIL; 2277 u32 win_offset = win->reg_offset; 2278 2279 if (src_h >= (4 * dst_h)) 2280 gt4 = 1; 2281 else if (src_h >= (2 * dst_h)) 2282 gt2 = 1; 2283 2284 if (gt4) 2285 src_h >>= 2; 2286 else if (gt2) 2287 src_h >>= 1; 2288 2289 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 2290 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 2291 2292 if (yrgb_hor_scl_mode == SCALE_UP) 2293 hscl_filter_mode = hsu_filter_mode; 2294 else 2295 hscl_filter_mode = hsd_filter_mode; 2296 2297 if (yrgb_ver_scl_mode == SCALE_UP) 2298 vscl_filter_mode = vsu_filter_mode; 2299 else 2300 vscl_filter_mode = vsd_filter_mode; 2301 2302 /* 2303 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 2304 * at scale down mode 2305 */ 2306 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) { 2307 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 2308 dst_w += 1; 2309 } 2310 2311 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 2312 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 2313 2314 if (win->type == CLUSTER_LAYER) { 2315 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 2316 yfac << 16 | xfac); 2317 2318 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2319 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, gt2, false); 2320 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2321 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, gt4, false); 2322 2323 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2324 YRGB_XSCL_MODE_MASK, CLUSTER_YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 2325 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2326 YRGB_YSCL_MODE_MASK, CLUSTER_YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 2327 2328 } else { 2329 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 2330 yfac << 16 | xfac); 2331 2332 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 2333 YRGB_GT2_MASK, YRGB_GT2_SHIFT, gt2, false); 2334 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 2335 YRGB_GT4_MASK, YRGB_GT4_SHIFT, gt4, false); 2336 2337 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2338 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 2339 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2340 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 2341 2342 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2343 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 2344 hscl_filter_mode, false); 2345 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2346 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 2347 vscl_filter_mode, false); 2348 } 2349 } 2350 2351 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 2352 { 2353 struct crtc_state *cstate = &state->crtc_state; 2354 struct connector_state *conn_state = &state->conn_state; 2355 struct drm_display_mode *mode = &conn_state->mode; 2356 struct vop2 *vop2 = cstate->private; 2357 int src_w = cstate->src_w; 2358 int src_h = cstate->src_h; 2359 int crtc_x = cstate->crtc_x; 2360 int crtc_y = cstate->crtc_y; 2361 int crtc_w = cstate->crtc_w; 2362 int crtc_h = cstate->crtc_h; 2363 int xvir = cstate->xvir; 2364 int y_mirror = 0; 2365 int csc_mode; 2366 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 2367 u32 win_offset = win->reg_offset; 2368 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2369 2370 act_info = (src_h - 1) << 16; 2371 act_info |= (src_w - 1) & 0xffff; 2372 2373 dsp_info = (crtc_h - 1) << 16; 2374 dsp_info |= (crtc_w - 1) & 0xffff; 2375 2376 dsp_stx = crtc_x; 2377 dsp_sty = crtc_y; 2378 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 2379 2380 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 2381 y_mirror = 1; 2382 else 2383 y_mirror = 0; 2384 2385 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 2386 2387 if (y_mirror) 2388 printf("WARN: y mirror is unsupported by cluster window\n"); 2389 2390 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 2391 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 2392 false); 2393 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 2394 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, cstate->dma_addr); 2395 2396 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 2397 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 2398 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 2399 2400 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 2401 2402 csc_mode = vop2_convert_csc_mode(conn_state->color_space); 2403 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 2404 CLUSTER_RGB2YUV_EN_SHIFT, 2405 is_yuv_output(conn_state->bus_format), false); 2406 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 2407 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 2408 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 2409 2410 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2411 } 2412 2413 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 2414 { 2415 struct crtc_state *cstate = &state->crtc_state; 2416 struct connector_state *conn_state = &state->conn_state; 2417 struct drm_display_mode *mode = &conn_state->mode; 2418 struct vop2 *vop2 = cstate->private; 2419 int src_w = cstate->src_w; 2420 int src_h = cstate->src_h; 2421 int crtc_x = cstate->crtc_x; 2422 int crtc_y = cstate->crtc_y; 2423 int crtc_w = cstate->crtc_w; 2424 int crtc_h = cstate->crtc_h; 2425 int xvir = cstate->xvir; 2426 int y_mirror = 0; 2427 int csc_mode; 2428 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 2429 u32 win_offset = win->reg_offset; 2430 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2431 2432 /* 2433 * This is workaround solution for IC design: 2434 * esmart can't support scale down when actual_w % 16 == 1. 2435 */ 2436 if (src_w > crtc_w && (src_w & 0xf) == 1) { 2437 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 2438 src_w -= 1; 2439 } 2440 2441 act_info = (src_h - 1) << 16; 2442 act_info |= (src_w - 1) & 0xffff; 2443 2444 dsp_info = (crtc_h - 1) << 16; 2445 dsp_info |= (crtc_w - 1) & 0xffff; 2446 2447 dsp_stx = crtc_x; 2448 dsp_sty = crtc_y; 2449 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 2450 2451 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 2452 y_mirror = 1; 2453 else 2454 y_mirror = 0; 2455 2456 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 2457 2458 if (y_mirror) 2459 cstate->dma_addr += (src_h - 1) * xvir * 4; 2460 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 2461 YMIRROR_EN_SHIFT, y_mirror, false); 2462 2463 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 2464 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 2465 false); 2466 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 2467 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 2468 cstate->dma_addr); 2469 2470 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 2471 act_info); 2472 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 2473 dsp_info); 2474 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 2475 2476 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 2477 WIN_EN_SHIFT, 1, false); 2478 2479 csc_mode = vop2_convert_csc_mode(conn_state->color_space); 2480 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 2481 RGB2YUV_EN_SHIFT, 2482 is_yuv_output(conn_state->bus_format), false); 2483 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 2484 CSC_MODE_SHIFT, csc_mode, false); 2485 2486 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2487 } 2488 2489 static int rockchip_vop2_set_plane(struct display_state *state) 2490 { 2491 struct crtc_state *cstate = &state->crtc_state; 2492 struct vop2 *vop2 = cstate->private; 2493 struct vop2_win_data *win_data; 2494 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 2495 char plane_name[10] = {0}; 2496 2497 if (cstate->crtc_w > cstate->max_output.width) { 2498 printf("ERROR: output w[%d] exceeded max width[%d]\n", 2499 cstate->crtc_w, cstate->max_output.width); 2500 return -EINVAL; 2501 } 2502 2503 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 2504 if (!win_data) { 2505 printf("invalid win id %d\n", primary_plane_id); 2506 return -ENODEV; 2507 } 2508 2509 if (win_data->type == CLUSTER_LAYER) 2510 vop2_set_cluster_win(state, win_data); 2511 else 2512 vop2_set_smart_win(state, win_data); 2513 2514 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 2515 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 2516 cstate->src_w, cstate->src_h, cstate->crtc_w, cstate->crtc_h, 2517 cstate->crtc_x, cstate->crtc_y, cstate->format, 2518 cstate->dma_addr); 2519 2520 return 0; 2521 } 2522 2523 static int rockchip_vop2_prepare(struct display_state *state) 2524 { 2525 return 0; 2526 } 2527 2528 static int rockchip_vop2_enable(struct display_state *state) 2529 { 2530 struct crtc_state *cstate = &state->crtc_state; 2531 struct vop2 *vop2 = cstate->private; 2532 u32 vp_offset = (cstate->crtc_id * 0x100); 2533 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2534 2535 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2536 STANDBY_EN_SHIFT, 0, false); 2537 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2538 2539 return 0; 2540 } 2541 2542 static int rockchip_vop2_disable(struct display_state *state) 2543 { 2544 struct crtc_state *cstate = &state->crtc_state; 2545 struct vop2 *vop2 = cstate->private; 2546 u32 vp_offset = (cstate->crtc_id * 0x100); 2547 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2548 2549 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2550 STANDBY_EN_SHIFT, 1, false); 2551 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2552 2553 return 0; 2554 } 2555 2556 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 2557 { 2558 struct crtc_state *cstate = &state->crtc_state; 2559 struct vop2 *vop2 = cstate->private; 2560 int i = 0; 2561 int correct_cursor_plane = -1; 2562 int plane_type = -1; 2563 2564 if (cursor_plane < 0) 2565 return -1; 2566 2567 if (plane_mask & (1 << cursor_plane)) 2568 return cursor_plane; 2569 2570 /* Get current cursor plane type */ 2571 for (i = 0; i < vop2->data->nr_layers; i++) { 2572 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 2573 plane_type = vop2->data->plane_table[i].plane_type; 2574 break; 2575 } 2576 } 2577 2578 /* Get the other same plane type plane id */ 2579 for (i = 0; i < vop2->data->nr_layers; i++) { 2580 if (vop2->data->plane_table[i].plane_type == plane_type && 2581 vop2->data->plane_table[i].plane_id != cursor_plane) { 2582 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 2583 break; 2584 } 2585 } 2586 2587 /* To check whether the new correct_cursor_plane is attach to current vp */ 2588 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 2589 printf("error: faild to find correct plane as cursor plane\n"); 2590 return -1; 2591 } 2592 2593 printf("vp%d adjust cursor plane from %d to %d\n", 2594 cstate->crtc_id, cursor_plane, correct_cursor_plane); 2595 2596 return correct_cursor_plane; 2597 } 2598 2599 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 2600 { 2601 struct crtc_state *cstate = &state->crtc_state; 2602 struct vop2 *vop2 = cstate->private; 2603 ofnode vp_node; 2604 struct device_node *port_parent_node = cstate->ports_node; 2605 static bool vop_fix_dts; 2606 const char *path; 2607 u32 plane_mask = 0; 2608 int vp_id = 0; 2609 int cursor_plane_id = -1; 2610 2611 if (vop_fix_dts) 2612 return 0; 2613 2614 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 2615 path = vp_node.np->full_name; 2616 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 2617 2618 if (cstate->crtc->assign_plane) 2619 continue; 2620 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 2621 cstate->crtc->vps[vp_id].cursor_plane); 2622 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 2623 vp_id, plane_mask, 2624 vop2->vp_plane_mask[vp_id].primary_plane_id, 2625 cursor_plane_id); 2626 2627 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 2628 plane_mask, 1); 2629 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 2630 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 2631 if (cursor_plane_id >= 0) 2632 do_fixup_by_path_u32(blob, path, "cursor-win-id", 2633 cursor_plane_id, 1); 2634 vp_id++; 2635 } 2636 2637 vop_fix_dts = true; 2638 2639 return 0; 2640 } 2641 2642 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 2643 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 2644 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 2645 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 2646 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 2647 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 2648 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 2649 }; 2650 2651 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 2652 { /* one display policy */ 2653 {/* main display */ 2654 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 2655 .attached_layers_nr = 6, 2656 .attached_layers = { 2657 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 2658 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 2659 }, 2660 }, 2661 {/* second display */}, 2662 {/* third display */}, 2663 {/* fourth display */}, 2664 }, 2665 2666 { /* two display policy */ 2667 {/* main display */ 2668 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 2669 .attached_layers_nr = 3, 2670 .attached_layers = { 2671 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 2672 }, 2673 }, 2674 2675 {/* second display */ 2676 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 2677 .attached_layers_nr = 3, 2678 .attached_layers = { 2679 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 2680 }, 2681 }, 2682 {/* third display */}, 2683 {/* fourth display */}, 2684 }, 2685 2686 { /* three display policy */ 2687 {/* main display */ 2688 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 2689 .attached_layers_nr = 3, 2690 .attached_layers = { 2691 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 2692 }, 2693 }, 2694 2695 {/* second display */ 2696 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 2697 .attached_layers_nr = 2, 2698 .attached_layers = { 2699 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 2700 }, 2701 }, 2702 2703 {/* third display */ 2704 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 2705 .attached_layers_nr = 1, 2706 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 2707 }, 2708 2709 {/* fourth display */}, 2710 }, 2711 2712 {/* reserved for four display policy */}, 2713 }; 2714 2715 static struct vop2_win_data rk3568_win_data[6] = { 2716 { 2717 .name = "Cluster0", 2718 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 2719 .type = CLUSTER_LAYER, 2720 .win_sel_port_offset = 0, 2721 .layer_sel_win_id = 0, 2722 .reg_offset = 0, 2723 }, 2724 2725 { 2726 .name = "Cluster1", 2727 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 2728 .type = CLUSTER_LAYER, 2729 .win_sel_port_offset = 1, 2730 .layer_sel_win_id = 1, 2731 .reg_offset = 0x200, 2732 }, 2733 2734 { 2735 .name = "Esmart0", 2736 .phys_id = ROCKCHIP_VOP2_ESMART0, 2737 .type = ESMART_LAYER, 2738 .win_sel_port_offset = 4, 2739 .layer_sel_win_id = 2, 2740 .reg_offset = 0, 2741 }, 2742 2743 { 2744 .name = "Esmart1", 2745 .phys_id = ROCKCHIP_VOP2_ESMART1, 2746 .type = ESMART_LAYER, 2747 .win_sel_port_offset = 5, 2748 .layer_sel_win_id = 6, 2749 .reg_offset = 0x200, 2750 }, 2751 2752 { 2753 .name = "Smart0", 2754 .phys_id = ROCKCHIP_VOP2_SMART0, 2755 .type = SMART_LAYER, 2756 .win_sel_port_offset = 6, 2757 .layer_sel_win_id = 3, 2758 .reg_offset = 0x400, 2759 }, 2760 2761 { 2762 .name = "Smart1", 2763 .phys_id = ROCKCHIP_VOP2_SMART1, 2764 .type = SMART_LAYER, 2765 .win_sel_port_offset = 7, 2766 .layer_sel_win_id = 7, 2767 .reg_offset = 0x600, 2768 }, 2769 }; 2770 2771 static struct vop2_vp_data rk3568_vp_data[3] = { 2772 { 2773 .feature = VOP_FEATURE_OUTPUT_10BIT, 2774 .pre_scan_max_dly = 42, 2775 .max_output = {4096, 2304}, 2776 }, 2777 { 2778 .feature = 0, 2779 .pre_scan_max_dly = 40, 2780 .max_output = {2048, 1536}, 2781 }, 2782 { 2783 .feature = 0, 2784 .pre_scan_max_dly = 40, 2785 .max_output = {1920, 1080}, 2786 }, 2787 }; 2788 2789 const struct vop2_data rk3568_vop = { 2790 .version = VOP_VERSION_RK3568, 2791 .nr_vps = 3, 2792 .vp_data = rk3568_vp_data, 2793 .win_data = rk3568_win_data, 2794 .plane_mask = rk356x_vp_plane_mask[0], 2795 .plane_table = rk356x_plane_table, 2796 .nr_layers = 6, 2797 .nr_mixers = 5, 2798 .nr_gammas = 1, 2799 }; 2800 2801 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 2802 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 2803 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 2804 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 2805 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 2806 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 2807 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 2808 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 2809 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 2810 }; 2811 2812 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 2813 { /* one display policy */ 2814 {/* main display */ 2815 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 2816 .attached_layers_nr = 8, 2817 .attached_layers = { 2818 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 2819 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 2820 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 2821 }, 2822 }, 2823 {/* second display */}, 2824 {/* third display */}, 2825 {/* fourth display */}, 2826 }, 2827 2828 { /* two display policy */ 2829 {/* main display */ 2830 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 2831 .attached_layers_nr = 4, 2832 .attached_layers = { 2833 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 2834 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 2835 }, 2836 }, 2837 2838 {/* second display */ 2839 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 2840 .attached_layers_nr = 4, 2841 .attached_layers = { 2842 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 2843 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 2844 }, 2845 }, 2846 {/* third display */}, 2847 {/* fourth display */}, 2848 }, 2849 2850 { /* three display policy */ 2851 {/* main display */ 2852 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 2853 .attached_layers_nr = 3, 2854 .attached_layers = { 2855 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 2856 }, 2857 }, 2858 2859 {/* second display */ 2860 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 2861 .attached_layers_nr = 3, 2862 .attached_layers = { 2863 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 2864 }, 2865 }, 2866 2867 {/* third display */ 2868 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 2869 .attached_layers_nr = 2, 2870 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 2871 }, 2872 2873 {/* fourth display */}, 2874 }, 2875 2876 { /* four display policy */ 2877 {/* main display */ 2878 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 2879 .attached_layers_nr = 2, 2880 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 2881 }, 2882 2883 {/* second display */ 2884 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER1, 2885 .attached_layers_nr = 2, 2886 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 2887 }, 2888 2889 {/* third display */ 2890 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 2891 .attached_layers_nr = 2, 2892 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 2893 }, 2894 2895 {/* fourth display */ 2896 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER3, 2897 .attached_layers_nr = 2, 2898 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 2899 }, 2900 }, 2901 2902 }; 2903 2904 static struct vop2_power_domain_data rk3588_cluster0_pd_data = { 2905 .pd_en_shift = RK3588_CLUSTER0_PD_EN_SHIFT, 2906 .pd_status_shift = RK3588_CLUSTER0_PD_STATUS_SHIFT, 2907 .pmu_status_shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI, 2908 .bisr_en_status_shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT, 2909 }; 2910 2911 static struct vop2_power_domain_data rk3588_cluster1_pd_data = { 2912 .is_parent_needed = true, 2913 .pd_en_shift = RK3588_CLUSTER1_PD_EN_SHIFT, 2914 .pd_status_shift = RK3588_CLUSTER1_PD_STATUS_SHIFT, 2915 .pmu_status_shift = RK3588_PD_CLUSTER1_PWR_STAT_SHIFI, 2916 .bisr_en_status_shift = RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT, 2917 .parent_phy_id = ROCKCHIP_VOP2_CLUSTER0, 2918 }; 2919 2920 static struct vop2_power_domain_data rk3588_cluster2_pd_data = { 2921 .is_parent_needed = true, 2922 .pd_en_shift = RK3588_CLUSTER2_PD_EN_SHIFT, 2923 .pd_status_shift = RK3588_CLUSTER2_PD_STATUS_SHIFT, 2924 .pmu_status_shift = RK3588_PD_CLUSTER2_PWR_STAT_SHIFI, 2925 .bisr_en_status_shift = RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT, 2926 .parent_phy_id = ROCKCHIP_VOP2_CLUSTER0, 2927 }; 2928 2929 static struct vop2_power_domain_data rk3588_cluster3_pd_data = { 2930 .is_parent_needed = true, 2931 .pd_en_shift = RK3588_CLUSTER3_PD_EN_SHIFT, 2932 .pd_status_shift = RK3588_CLUSTER3_PD_STATUS_SHIFT, 2933 .pmu_status_shift = RK3588_PD_CLUSTER3_PWR_STAT_SHIFI, 2934 .bisr_en_status_shift = RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT, 2935 .parent_phy_id = ROCKCHIP_VOP2_CLUSTER0, 2936 }; 2937 2938 static struct vop2_power_domain_data rk3588_esmart_pd_data = { 2939 .pd_en_shift = RK3588_ESMART_PD_EN_SHIFT, 2940 .pd_status_shift = RK3588_ESMART_PD_STATUS_SHIFT, 2941 .pmu_status_shift = RK3588_PD_ESMART_PWR_STAT_SHIFI, 2942 .bisr_en_status_shift = RK3588_PD_ESMART_REPAIR_EN_SHIFT, 2943 }; 2944 2945 static struct vop2_win_data rk3588_win_data[8] = { 2946 { 2947 .name = "Cluster0", 2948 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 2949 .type = CLUSTER_LAYER, 2950 .win_sel_port_offset = 0, 2951 .layer_sel_win_id = 0, 2952 .reg_offset = 0, 2953 .pd_data = &rk3588_cluster0_pd_data, 2954 }, 2955 2956 { 2957 .name = "Cluster1", 2958 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 2959 .type = CLUSTER_LAYER, 2960 .win_sel_port_offset = 1, 2961 .layer_sel_win_id = 1, 2962 .reg_offset = 0x200, 2963 .pd_data = &rk3588_cluster1_pd_data, 2964 }, 2965 2966 { 2967 .name = "Cluster2", 2968 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 2969 .type = CLUSTER_LAYER, 2970 .win_sel_port_offset = 2, 2971 .layer_sel_win_id = 4, 2972 .reg_offset = 0x400, 2973 .pd_data = &rk3588_cluster2_pd_data, 2974 }, 2975 2976 { 2977 .name = "Cluster3", 2978 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 2979 .type = CLUSTER_LAYER, 2980 .win_sel_port_offset = 3, 2981 .layer_sel_win_id = 5, 2982 .reg_offset = 0x600, 2983 .pd_data = &rk3588_cluster3_pd_data, 2984 }, 2985 2986 { 2987 .name = "Esmart0", 2988 .phys_id = ROCKCHIP_VOP2_ESMART0, 2989 .type = ESMART_LAYER, 2990 .win_sel_port_offset = 4, 2991 .layer_sel_win_id = 2, 2992 .reg_offset = 0, 2993 .pd_data = &rk3588_esmart_pd_data, 2994 }, 2995 2996 { 2997 .name = "Esmart1", 2998 .phys_id = ROCKCHIP_VOP2_ESMART1, 2999 .type = ESMART_LAYER, 3000 .win_sel_port_offset = 5, 3001 .layer_sel_win_id = 3, 3002 .reg_offset = 0x200, 3003 .pd_data = &rk3588_esmart_pd_data, 3004 }, 3005 3006 { 3007 .name = "Esmart2", 3008 .phys_id = ROCKCHIP_VOP2_ESMART2, 3009 .type = ESMART_LAYER, 3010 .win_sel_port_offset = 6, 3011 .layer_sel_win_id = 6, 3012 .reg_offset = 0x400, 3013 .pd_data = &rk3588_esmart_pd_data, 3014 }, 3015 3016 { 3017 .name = "Esmart3", 3018 .phys_id = ROCKCHIP_VOP2_ESMART3, 3019 .type = ESMART_LAYER, 3020 .win_sel_port_offset = 7, 3021 .layer_sel_win_id = 7, 3022 .reg_offset = 0x600, 3023 .pd_data = &rk3588_esmart_pd_data, 3024 }, 3025 }; 3026 3027 static struct vop2_vp_data rk3588_vp_data[4] = { 3028 { 3029 .feature = VOP_FEATURE_OUTPUT_10BIT, 3030 .pre_scan_max_dly = 42, 3031 .max_dclk = 600000, 3032 .max_output = {7680, 4320}, 3033 }, 3034 { 3035 .feature = VOP_FEATURE_OUTPUT_10BIT, 3036 .pre_scan_max_dly = 40, 3037 .max_dclk = 600000, 3038 .max_output = {4096, 2304}, 3039 }, 3040 { 3041 .feature = VOP_FEATURE_OUTPUT_10BIT, 3042 .pre_scan_max_dly = 52, 3043 .max_dclk = 600000, 3044 .max_output = {4096, 2304}, 3045 }, 3046 { 3047 .feature = 0, 3048 .pre_scan_max_dly = 52, 3049 .max_dclk = 200000, 3050 .max_output = {1920, 1080}, 3051 }, 3052 }; 3053 3054 const struct vop2_data rk3588_vop = { 3055 .version = VOP_VERSION_RK3588, 3056 .nr_vps = 4, 3057 .vp_data = rk3588_vp_data, 3058 .win_data = rk3588_win_data, 3059 .plane_mask = rk3588_vp_plane_mask[0], 3060 .plane_table = rk3588_plane_table, 3061 .nr_layers = 8, 3062 .nr_mixers = 7, 3063 .nr_gammas = 4, 3064 .nr_dscs = 2, 3065 }; 3066 3067 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 3068 .preinit = rockchip_vop2_preinit, 3069 .prepare = rockchip_vop2_prepare, 3070 .init = rockchip_vop2_init, 3071 .set_plane = rockchip_vop2_set_plane, 3072 .enable = rockchip_vop2_enable, 3073 .disable = rockchip_vop2_disable, 3074 .fixup_dts = rockchip_vop2_fixup_dts, 3075 }; 3076