xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 1cda5b46eb87c47a7c19557e8baa5d568d732eb9)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <asm/arch/clock.h>
21 #include <asm/gpio.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 
33 #include "rockchip_display.h"
34 #include "rockchip_crtc.h"
35 #include "rockchip_connector.h"
36 #include "rockchip_phy.h"
37 #include "rockchip_post_csc.h"
38 
39 /* System registers definition */
40 #define RK3568_REG_CFG_DONE			0x000
41 #define	CFG_DONE_EN				BIT(15)
42 
43 #define RK3568_VERSION_INFO			0x004
44 #define EN_MASK					1
45 
46 #define RK3568_AUTO_GATING_CTRL			0x008
47 #define AUTO_GATING_EN_SHIFT			31
48 #define PORT_DCLK_AUTO_GATING_EN_SHIFT		14
49 
50 #define RK3568_SYS_AXI_LUT_CTRL			0x024
51 #define LUT_DMA_EN_SHIFT			0
52 #define DSP_VS_T_SEL_SHIFT			16
53 
54 #define RK3568_DSP_IF_EN			0x028
55 #define RGB_EN_SHIFT				0
56 #define RK3588_DP0_EN_SHIFT			0
57 #define RK3588_DP1_EN_SHIFT			1
58 #define RK3588_RGB_EN_SHIFT			8
59 #define HDMI0_EN_SHIFT				1
60 #define EDP0_EN_SHIFT				3
61 #define RK3588_EDP0_EN_SHIFT			2
62 #define RK3588_HDMI0_EN_SHIFT			3
63 #define MIPI0_EN_SHIFT				4
64 #define RK3588_EDP1_EN_SHIFT			4
65 #define RK3588_HDMI1_EN_SHIFT			5
66 #define RK3588_MIPI0_EN_SHIFT                   6
67 #define MIPI1_EN_SHIFT				20
68 #define RK3588_MIPI1_EN_SHIFT                   7
69 #define LVDS0_EN_SHIFT				5
70 #define LVDS1_EN_SHIFT				24
71 #define BT1120_EN_SHIFT				6
72 #define BT656_EN_SHIFT				7
73 #define IF_MUX_MASK				3
74 #define RGB_MUX_SHIFT				8
75 #define HDMI0_MUX_SHIFT				10
76 #define RK3588_DP0_MUX_SHIFT			12
77 #define RK3588_DP1_MUX_SHIFT			14
78 #define EDP0_MUX_SHIFT				14
79 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
80 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
81 #define MIPI0_MUX_SHIFT				16
82 #define RK3588_MIPI0_MUX_SHIFT			20
83 #define MIPI1_MUX_SHIFT				21
84 #define LVDS0_MUX_SHIFT				18
85 #define LVDS1_MUX_SHIFT				25
86 
87 #define RK3568_DSP_IF_CTRL			0x02c
88 #define LVDS_DUAL_EN_SHIFT			0
89 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
90 #define LVDS_DUAL_SWAP_EN_SHIFT			2
91 #define BT656_UV_SWAP				4
92 #define BT656_YC_SWAP				5
93 #define BT656_DCLK_POL				6
94 #define RK3588_HDMI_DUAL_EN_SHIFT		8
95 #define RK3588_EDP_DUAL_EN_SHIFT		8
96 #define RK3588_DP_DUAL_EN_SHIFT			9
97 #define RK3568_MIPI_DUAL_EN_SHIFT		10
98 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
99 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
100 
101 #define RK3568_DSP_IF_POL			0x030
102 #define IF_CTRL_REG_DONE_IMD_MASK		1
103 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
104 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
105 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
106 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
107 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
108 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
109 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
110 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
111 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
112 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
113 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
114 
115 #define RK3562_MIPI_DCLK_POL_SHIFT		15
116 #define RK3562_MIPI_PIN_POL_SHIFT		12
117 #define RK3562_IF_PIN_POL_MASK			0x7
118 
119 #define RK3588_DP0_PIN_POL_SHIFT		8
120 #define RK3588_DP1_PIN_POL_SHIFT		12
121 #define RK3588_IF_PIN_POL_MASK			0x7
122 
123 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
124 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
125 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
126 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
127 #define MIPI0_PIXCLK_DIV_SHIFT			24
128 #define MIPI1_PIXCLK_DIV_SHIFT			26
129 
130 #define RK3568_SYS_OTP_WIN_EN			0x50
131 #define OTP_WIN_EN_SHIFT			0
132 #define RK3568_SYS_LUT_PORT_SEL			0x58
133 #define GAMMA_PORT_SEL_MASK			0x3
134 #define GAMMA_PORT_SEL_SHIFT			0
135 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
136 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
137 #define PORT_MERGE_EN_SHIFT			16
138 #define ESMART_LB_MODE_SEL_MASK			0x3
139 #define ESMART_LB_MODE_SEL_SHIFT		26
140 
141 #define RK3568_SYS_PD_CTRL			0x034
142 #define RK3568_VP0_LINE_FLAG			0x70
143 #define RK3568_VP1_LINE_FLAG			0x74
144 #define RK3568_VP2_LINE_FLAG			0x78
145 #define RK3568_SYS0_INT_EN			0x80
146 #define RK3568_SYS0_INT_CLR			0x84
147 #define RK3568_SYS0_INT_STATUS			0x88
148 #define RK3568_SYS1_INT_EN			0x90
149 #define RK3568_SYS1_INT_CLR			0x94
150 #define RK3568_SYS1_INT_STATUS			0x98
151 #define RK3568_VP0_INT_EN			0xA0
152 #define RK3568_VP0_INT_CLR			0xA4
153 #define RK3568_VP0_INT_STATUS			0xA8
154 #define RK3568_VP1_INT_EN			0xB0
155 #define RK3568_VP1_INT_CLR			0xB4
156 #define RK3568_VP1_INT_STATUS			0xB8
157 #define RK3568_VP2_INT_EN			0xC0
158 #define RK3568_VP2_INT_CLR			0xC4
159 #define RK3568_VP2_INT_STATUS			0xC8
160 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
161 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
162 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
163 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
164 #define RK3588_DSC_8K_PD_EN_SHIFT		5
165 #define RK3588_DSC_4K_PD_EN_SHIFT		6
166 #define RK3588_ESMART_PD_EN_SHIFT		7
167 
168 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
169 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
170 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
171 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
172 
173 #define RK3568_SYS_STATUS0			0x60
174 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
175 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
176 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
177 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
178 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
179 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
180 #define RK3588_ESMART_PD_STATUS_SHIFT		15
181 
182 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
183 #define LINE_FLAG_NUM_MASK			0x1fff
184 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
185 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
186 
187 /* DSC CTRL registers definition */
188 #define RK3588_DSC_8K_SYS_CTRL			0x200
189 #define DSC_PORT_SEL_MASK			0x3
190 #define DSC_PORT_SEL_SHIFT			0
191 #define DSC_MAN_MODE_MASK			0x1
192 #define DSC_MAN_MODE_SHIFT			2
193 #define DSC_INTERFACE_MODE_MASK			0x3
194 #define DSC_INTERFACE_MODE_SHIFT		4
195 #define DSC_PIXEL_NUM_MASK			0x3
196 #define DSC_PIXEL_NUM_SHIFT			6
197 #define DSC_PXL_CLK_DIV_MASK			0x1
198 #define DSC_PXL_CLK_DIV_SHIFT			8
199 #define DSC_CDS_CLK_DIV_MASK			0x3
200 #define DSC_CDS_CLK_DIV_SHIFT			12
201 #define DSC_TXP_CLK_DIV_MASK			0x3
202 #define DSC_TXP_CLK_DIV_SHIFT			14
203 #define DSC_INIT_DLY_MODE_MASK			0x1
204 #define DSC_INIT_DLY_MODE_SHIFT			16
205 #define DSC_SCAN_EN_SHIFT			17
206 #define DSC_HALT_EN_SHIFT			18
207 
208 #define RK3588_DSC_8K_RST			0x204
209 #define RST_DEASSERT_MASK			0x1
210 #define RST_DEASSERT_SHIFT			0
211 
212 #define RK3588_DSC_8K_CFG_DONE			0x208
213 #define DSC_CFG_DONE_SHIFT			0
214 
215 #define RK3588_DSC_8K_INIT_DLY			0x20C
216 #define DSC_INIT_DLY_NUM_MASK			0xffff
217 #define DSC_INIT_DLY_NUM_SHIFT			0
218 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
219 
220 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
221 #define DSC_HTOTAL_PW_MASK			0xffffffff
222 #define DSC_HTOTAL_PW_SHIFT			0
223 
224 #define RK3588_DSC_8K_HACT_ST_END		0x214
225 #define DSC_HACT_ST_END_MASK			0xffffffff
226 #define DSC_HACT_ST_END_SHIFT			0
227 
228 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
229 #define DSC_VTOTAL_PW_MASK			0xffffffff
230 #define DSC_VTOTAL_PW_SHIFT			0
231 
232 #define RK3588_DSC_8K_VACT_ST_END		0x21C
233 #define DSC_VACT_ST_END_MASK			0xffffffff
234 #define DSC_VACT_ST_END_SHIFT			0
235 
236 #define RK3588_DSC_8K_STATUS			0x220
237 
238 /* Overlay registers definition    */
239 #define RK3528_OVL_SYS				0x500
240 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
241 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
242 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
243 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
244 #define ESMART_DLY_NUM_MASK			0xff
245 #define ESMART_DLY_NUM_SHIFT			0
246 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
247 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
248 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
249 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
250 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
251 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
252 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
253 
254 #define RK3528_OVL_PORT0_CTRL			0x600
255 #define RK3568_OVL_CTRL				0x600
256 #define OVL_MODE_SEL_MASK			0x1
257 #define OVL_MODE_SEL_SHIFT			0
258 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
259 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
260 #define RK3568_OVL_LAYER_SEL			0x604
261 #define LAYER_SEL_MASK				0xf
262 
263 #define RK3568_OVL_PORT_SEL			0x608
264 #define PORT_MUX_MASK				0xf
265 #define PORT_MUX_SHIFT				0
266 #define LAYER_SEL_PORT_MASK			0x3
267 #define LAYER_SEL_PORT_SHIFT			16
268 
269 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
270 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
271 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
272 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
273 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
274 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
275 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
276 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
277 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
278 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
279 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
280 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
281 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
282 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
283 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
284 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
285 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
286 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
287 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
288 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
289 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
290 #define RK3528_HDR_DST_COLOR_CTRL		0x664
291 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
292 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
293 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
294 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
295 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
296 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
297 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
298 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
299 #define BG_MIX_CTRL_MASK			0xff
300 #define BG_MIX_CTRL_SHIFT			24
301 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
302 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
303 #define RK3568_CLUSTER_DLY_NUM			0x6F0
304 #define RK3568_SMART_DLY_NUM			0x6F8
305 
306 #define RK3528_OVL_PORT1_CTRL			0x700
307 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
308 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
309 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
310 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
311 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
312 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
313 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
314 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
315 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
316 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
317 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
318 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
319 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
320 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
321 
322 /* Video Port registers definition */
323 #define RK3568_VP0_DSP_CTRL			0xC00
324 #define OUT_MODE_MASK				0xf
325 #define OUT_MODE_SHIFT				0
326 #define DATA_SWAP_MASK				0x1f
327 #define DATA_SWAP_SHIFT				8
328 #define DSP_BG_SWAP				0x1
329 #define DSP_RB_SWAP				0x2
330 #define DSP_RG_SWAP				0x4
331 #define DSP_DELTA_SWAP				0x8
332 #define CORE_DCLK_DIV_EN_SHIFT			4
333 #define P2I_EN_SHIFT				5
334 #define DSP_FILED_POL				6
335 #define INTERLACE_EN_SHIFT			7
336 #define DSP_X_MIR_EN_SHIFT			13
337 #define POST_DSP_OUT_R2Y_SHIFT			15
338 #define PRE_DITHER_DOWN_EN_SHIFT		16
339 #define DITHER_DOWN_EN_SHIFT			17
340 #define DITHER_DOWN_MODE_SHIFT			20
341 #define GAMMA_UPDATE_EN_SHIFT			22
342 #define DSP_LUT_EN_SHIFT			28
343 
344 #define STANDBY_EN_SHIFT			31
345 
346 #define RK3568_VP0_MIPI_CTRL			0xC04
347 #define DCLK_DIV2_SHIFT				4
348 #define DCLK_DIV2_MASK				0x3
349 #define MIPI_DUAL_EN_SHIFT			20
350 #define MIPI_DUAL_SWAP_EN_SHIFT			21
351 #define EDPI_TE_EN				28
352 #define EDPI_WMS_HOLD_EN			30
353 #define EDPI_WMS_FS				31
354 
355 
356 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
357 
358 #define RK3568_VP0_DCLK_SEL			0xC0C
359 
360 #define RK3568_VP0_3D_LUT_CTRL			0xC10
361 #define VP0_3D_LUT_EN_SHIFT				0
362 #define VP0_3D_LUT_UPDATE_SHIFT			2
363 
364 #define RK3588_VP0_CLK_CTRL			0xC0C
365 #define DCLK_CORE_DIV_SHIFT			0
366 #define DCLK_OUT_DIV_SHIFT			2
367 
368 #define RK3568_VP0_3D_LUT_MST			0xC20
369 
370 #define RK3568_VP0_DSP_BG			0xC2C
371 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
372 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
373 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
374 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
375 #define RK3568_VP0_POST_SCL_CTRL		0xC40
376 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
377 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
378 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
379 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
380 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
381 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
382 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
383 
384 #define RK3568_VP0_BCSH_CTRL			0xC60
385 #define BCSH_CTRL_Y2R_SHIFT			0
386 #define BCSH_CTRL_Y2R_MASK			0x1
387 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
388 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
389 #define BCSH_CTRL_R2Y_SHIFT			4
390 #define BCSH_CTRL_R2Y_MASK			0x1
391 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
392 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
393 
394 #define RK3568_VP0_BCSH_BCS			0xC64
395 #define BCSH_BRIGHTNESS_SHIFT			0
396 #define BCSH_BRIGHTNESS_MASK			0xFF
397 #define BCSH_CONTRAST_SHIFT			8
398 #define BCSH_CONTRAST_MASK			0x1FF
399 #define BCSH_SATURATION_SHIFT			20
400 #define BCSH_SATURATION_MASK			0x3FF
401 #define BCSH_OUT_MODE_SHIFT			30
402 #define BCSH_OUT_MODE_MASK			0x3
403 
404 #define RK3568_VP0_BCSH_H			0xC68
405 #define BCSH_SIN_HUE_SHIFT			0
406 #define BCSH_SIN_HUE_MASK			0x1FF
407 #define BCSH_COS_HUE_SHIFT			16
408 #define BCSH_COS_HUE_MASK			0x1FF
409 
410 #define RK3568_VP0_BCSH_COLOR			0xC6C
411 #define BCSH_EN_SHIFT				31
412 #define BCSH_EN_MASK				1
413 
414 #define RK3528_VP0_ACM_CTRL			0xCD0
415 #define POST_CSC_COE00_MASK			0xFFFF
416 #define POST_CSC_COE00_SHIFT			16
417 #define POST_R2Y_MODE_MASK			0x7
418 #define POST_R2Y_MODE_SHIFT			8
419 #define POST_CSC_MODE_MASK			0x7
420 #define POST_CSC_MODE_SHIFT			3
421 #define POST_R2Y_EN_MASK			0x1
422 #define POST_R2Y_EN_SHIFT			2
423 #define POST_CSC_EN_MASK			0x1
424 #define POST_CSC_EN_SHIFT			1
425 #define POST_ACM_BYPASS_EN_MASK			0x1
426 #define POST_ACM_BYPASS_EN_SHIFT		0
427 #define RK3528_VP0_CSC_COE01_02			0xCD4
428 #define RK3528_VP0_CSC_COE10_11			0xCD8
429 #define RK3528_VP0_CSC_COE12_20			0xCDC
430 #define RK3528_VP0_CSC_COE21_22			0xCE0
431 #define RK3528_VP0_CSC_OFFSET0			0xCE4
432 #define RK3528_VP0_CSC_OFFSET1			0xCE8
433 #define RK3528_VP0_CSC_OFFSET2			0xCEC
434 
435 #define RK3562_VP0_MCU_CTRL			0xCF8
436 #define MCU_TYPE_SHIFT				31
437 #define MCU_BYPASS_SHIFT			30
438 #define MCU_RS_SHIFT				29
439 #define MCU_FRAME_ST_SHIFT			28
440 #define MCU_HOLD_MODE_SHIFT			27
441 #define MCU_CLK_SEL_SHIFT			26
442 #define MCU_CLK_SEL_MASK			0x1
443 #define MCU_RW_PEND_SHIFT			20
444 #define MCU_RW_PEND_MASK			0x3F
445 #define MCU_RW_PST_SHIFT			16
446 #define MCU_RW_PST_MASK				0xF
447 #define MCU_CS_PEND_SHIFT			10
448 #define MCU_CS_PEND_MASK			0x3F
449 #define MCU_CS_PST_SHIFT			6
450 #define MCU_CS_PST_MASK				0xF
451 #define MCU_PIX_TOTAL_SHIFT			0
452 #define MCU_PIX_TOTAL_MASK			0x3F
453 
454 #define RK3562_VP0_MCU_RW_BYPASS_PORT		0xCFC
455 #define MCU_WRITE_DATA_BYPASS_SHIFT		0
456 #define MCU_WRITE_DATA_BYPASS_MASK		0xFFFFFFFF
457 
458 #define RK3568_VP1_DSP_CTRL			0xD00
459 #define RK3568_VP1_MIPI_CTRL			0xD04
460 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
461 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
462 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
463 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
464 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
465 #define RK3568_VP1_POST_SCL_CTRL		0xD40
466 #define RK3568_VP1_DSP_HACT_INFO		0xD34
467 #define RK3568_VP1_DSP_VACT_INFO		0xD38
468 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
469 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
470 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
471 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
472 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
473 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
474 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
475 
476 #define RK3568_VP2_DSP_CTRL			0xE00
477 #define RK3568_VP2_MIPI_CTRL			0xE04
478 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
479 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
480 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
481 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
482 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
483 #define RK3568_VP2_POST_SCL_CTRL		0xE40
484 #define RK3568_VP2_DSP_HACT_INFO		0xE34
485 #define RK3568_VP2_DSP_VACT_INFO		0xE38
486 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
487 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
488 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
489 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
490 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
491 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
492 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
493 
494 /* Cluster0 register definition */
495 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
496 #define CLUSTER_YUV2RGB_EN_SHIFT		8
497 #define CLUSTER_RGB2YUV_EN_SHIFT		9
498 #define CLUSTER_CSC_MODE_SHIFT			10
499 #define CLUSTER_DITHER_UP_EN_SHIFT		18
500 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
501 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
502 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
503 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
504 #define AVG2_MASK				0x1
505 #define CLUSTER_AVG2_SHIFT			18
506 #define AVG4_MASK				0x1
507 #define CLUSTER_AVG4_SHIFT			19
508 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
509 #define CLUSTER_XGT_EN_SHIFT			24
510 #define XGT_MODE_MASK				0x3
511 #define CLUSTER_XGT_MODE_SHIFT			25
512 #define CLUSTER_XAVG_EN_SHIFT			27
513 #define CLUSTER_YRGB_GT2_SHIFT			28
514 #define CLUSTER_YRGB_GT4_SHIFT			29
515 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
516 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
517 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
518 #define CLUSTER_AXI_UV_ID_MASK			0x1f
519 #define CLUSTER_AXI_UV_ID_SHIFT			5
520 
521 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
522 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
523 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
524 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
525 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
526 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
527 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
528 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
529 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
530 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
531 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
532 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
533 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
534 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
535 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
536 
537 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
538 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
539 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
540 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
541 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
542 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
543 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
544 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
545 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
546 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
547 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
548 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
549 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
550 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
551 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
552 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
553 
554 #define RK3568_CLUSTER0_CTRL			0x1100
555 #define CLUSTER_EN_SHIFT			0
556 #define CLUSTER_AXI_ID_MASK			0x1
557 #define CLUSTER_AXI_ID_SHIFT			13
558 
559 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
560 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
561 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
562 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
563 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
564 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
565 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
566 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
567 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
568 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
569 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
570 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
571 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
572 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
573 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
574 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
575 
576 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
577 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
578 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
579 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
580 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
581 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
582 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
583 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
584 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
585 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
586 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
587 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
588 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
589 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
590 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
591 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
592 
593 #define RK3568_CLUSTER1_CTRL			0x1300
594 
595 /* Esmart register definition */
596 #define RK3568_ESMART0_CTRL0			0x1800
597 #define RGB2YUV_EN_SHIFT			1
598 #define CSC_MODE_SHIFT				2
599 #define CSC_MODE_MASK				0x3
600 #define ESMART_LB_SELECT_SHIFT			12
601 #define ESMART_LB_SELECT_MASK			0x3
602 
603 #define RK3568_ESMART0_CTRL1			0x1804
604 #define ESMART_AXI_YRGB_ID_MASK			0x1f
605 #define ESMART_AXI_YRGB_ID_SHIFT		4
606 #define ESMART_AXI_UV_ID_MASK			0x1f
607 #define ESMART_AXI_UV_ID_SHIFT			12
608 #define YMIRROR_EN_SHIFT			31
609 
610 #define RK3568_ESMART0_AXI_CTRL			0x1808
611 #define ESMART_AXI_ID_MASK			0x1
612 #define ESMART_AXI_ID_SHIFT			1
613 
614 #define RK3568_ESMART0_REGION0_CTRL		0x1810
615 #define WIN_EN_SHIFT				0
616 #define WIN_FORMAT_MASK				0x1f
617 #define WIN_FORMAT_SHIFT			1
618 #define REGION0_DITHER_UP_EN_SHIFT		12
619 #define REGION0_RB_SWAP_SHIFT			14
620 #define ESMART_XAVG_EN_SHIFT			20
621 #define ESMART_XGT_EN_SHIFT			21
622 #define ESMART_XGT_MODE_SHIFT			22
623 
624 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
625 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
626 #define RK3568_ESMART0_REGION0_VIR		0x181C
627 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
628 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
629 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
630 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
631 #define YRGB_XSCL_MODE_MASK			0x3
632 #define YRGB_XSCL_MODE_SHIFT			0
633 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
634 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
635 #define YRGB_YSCL_MODE_MASK			0x3
636 #define YRGB_YSCL_MODE_SHIFT			4
637 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
638 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
639 
640 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
641 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
642 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
643 #define RK3568_ESMART0_REGION1_CTRL		0x1840
644 #define YRGB_GT2_MASK				0x1
645 #define YRGB_GT2_SHIFT				8
646 #define YRGB_GT4_MASK				0x1
647 #define YRGB_GT4_SHIFT				9
648 
649 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
650 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
651 #define RK3568_ESMART0_REGION1_VIR		0x184C
652 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
653 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
654 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
655 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
656 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
657 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
658 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
659 #define RK3568_ESMART0_REGION2_CTRL		0x1870
660 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
661 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
662 #define RK3568_ESMART0_REGION2_VIR		0x187C
663 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
664 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
665 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
666 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
667 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
668 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
669 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
670 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
671 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
672 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
673 #define RK3568_ESMART0_REGION3_VIR		0x18AC
674 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
675 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
676 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
677 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
678 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
679 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
680 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
681 
682 #define RK3568_ESMART1_CTRL0			0x1A00
683 #define RK3568_ESMART1_CTRL1			0x1A04
684 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
685 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
686 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
687 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
688 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
689 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
690 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
691 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
692 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
693 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
694 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
695 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
696 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
697 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
698 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
699 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
700 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
701 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
702 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
703 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
704 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
705 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
706 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
707 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
708 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
709 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
710 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
711 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
712 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
713 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
714 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
715 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
716 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
717 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
718 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
719 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
720 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
721 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
722 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
723 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
724 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
725 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
726 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
727 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
728 
729 #define RK3568_SMART0_CTRL0			0x1C00
730 #define RK3568_SMART0_CTRL1			0x1C04
731 #define RK3568_SMART0_REGION0_CTRL		0x1C10
732 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
733 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
734 #define RK3568_SMART0_REGION0_VIR		0x1C1C
735 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
736 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
737 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
738 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
739 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
740 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
741 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
742 #define RK3568_SMART0_REGION1_CTRL		0x1C40
743 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
744 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
745 #define RK3568_SMART0_REGION1_VIR		0x1C4C
746 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
747 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
748 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
749 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
750 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
751 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
752 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
753 #define RK3568_SMART0_REGION2_CTRL		0x1C70
754 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
755 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
756 #define RK3568_SMART0_REGION2_VIR		0x1C7C
757 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
758 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
759 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
760 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
761 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
762 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
763 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
764 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
765 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
766 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
767 #define RK3568_SMART0_REGION3_VIR		0x1CAC
768 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
769 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
770 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
771 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
772 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
773 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
774 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
775 
776 #define RK3568_SMART1_CTRL0			0x1E00
777 #define RK3568_SMART1_CTRL1			0x1E04
778 #define RK3568_SMART1_REGION0_CTRL		0x1E10
779 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
780 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
781 #define RK3568_SMART1_REGION0_VIR		0x1E1C
782 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
783 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
784 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
785 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
786 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
787 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
788 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
789 #define RK3568_SMART1_REGION1_CTRL		0x1E40
790 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
791 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
792 #define RK3568_SMART1_REGION1_VIR		0x1E4C
793 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
794 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
795 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
796 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
797 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
798 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
799 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
800 #define RK3568_SMART1_REGION2_CTRL		0x1E70
801 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
802 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
803 #define RK3568_SMART1_REGION2_VIR		0x1E7C
804 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
805 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
806 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
807 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
808 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
809 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
810 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
811 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
812 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
813 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
814 #define RK3568_SMART1_REGION3_VIR		0x1EAC
815 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
816 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
817 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
818 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
819 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
820 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
821 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
822 
823 /* HDR register definition */
824 #define RK3568_HDR_LUT_CTRL			0x2000
825 
826 #define RK3588_VP3_DSP_CTRL			0xF00
827 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
828 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
829 
830 /* DSC 8K/4K register definition */
831 #define RK3588_DSC_8K_PPS0_3			0x4000
832 #define RK3588_DSC_8K_CTRL0			0x40A0
833 #define DSC_EN_SHIFT				0
834 #define DSC_RBIT_SHIFT				2
835 #define DSC_RBYT_SHIFT				3
836 #define DSC_FLAL_SHIFT				4
837 #define DSC_MER_SHIFT				5
838 #define DSC_EPB_SHIFT				6
839 #define DSC_EPL_SHIFT				7
840 #define DSC_NSLC_MASK				0x7
841 #define DSC_NSLC_SHIFT				16
842 #define DSC_SBO_SHIFT				28
843 #define DSC_IFEP_SHIFT				29
844 #define DSC_PPS_UPD_SHIFT			31
845 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
846 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
847 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
848 
849 #define RK3588_DSC_8K_CTRL1			0x40A4
850 #define RK3588_DSC_8K_STS0			0x40A8
851 #define RK3588_DSC_8K_ERS			0x40C4
852 
853 #define RK3588_DSC_4K_PPS0_3			0x4100
854 #define RK3588_DSC_4K_CTRL0			0x41A0
855 #define RK3588_DSC_4K_CTRL1			0x41A4
856 #define RK3588_DSC_4K_STS0			0x41A8
857 #define RK3588_DSC_4K_ERS			0x41C4
858 
859 /* RK3528 HDR register definition */
860 #define RK3528_HDR_LUT_CTRL			0x2000
861 
862 /* RK3528 ACM register definition */
863 #define RK3528_ACM_CTRL				0x6400
864 #define RK3528_ACM_DELTA_RANGE			0x6404
865 #define RK3528_ACM_FETCH_START			0x6408
866 #define RK3528_ACM_FETCH_DONE			0x6420
867 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
868 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
869 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
870 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
871 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
872 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
873 
874 #define RK3568_MAX_REG				0x1ED0
875 
876 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
877 #define RK3568_GRF_VO_CON1			0x0364
878 #define GRF_BT656_CLK_INV_SHIFT			1
879 #define GRF_BT1120_CLK_INV_SHIFT		2
880 #define GRF_RGB_DCLK_INV_SHIFT			3
881 
882 #define RK3588_GRF_VOP_CON2			0x0008
883 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
884 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
885 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
886 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
887 
888 #define RK3588_GRF_VO1_CON0			0x0000
889 #define HDMI_SYNC_POL_MASK			0x3
890 #define HDMI0_SYNC_POL_SHIFT			5
891 #define HDMI1_SYNC_POL_SHIFT			7
892 
893 #define RK3588_PMU_BISR_CON3			0x20C
894 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
895 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
896 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
897 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
898 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
899 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
900 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
901 
902 #define RK3588_PMU_BISR_STATUS5			0x294
903 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
904 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
905 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
906 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
907 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
908 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
909 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
910 
911 #define VOP2_LAYER_MAX				8
912 
913 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
914 
915 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
916 
917 /* KHz */
918 #define VOP2_MAX_DCLK_RATE			600000
919 
920 /*
921  * vop2 dsc id
922  */
923 #define ROCKCHIP_VOP2_DSC_8K	0
924 #define ROCKCHIP_VOP2_DSC_4K	1
925 
926 /*
927  * vop2 internal power domain id,
928  * should be all none zero, 0 will be
929  * treat as invalid;
930  */
931 #define VOP2_PD_CLUSTER0			BIT(0)
932 #define VOP2_PD_CLUSTER1			BIT(1)
933 #define VOP2_PD_CLUSTER2			BIT(2)
934 #define VOP2_PD_CLUSTER3			BIT(3)
935 #define VOP2_PD_DSC_8K				BIT(5)
936 #define VOP2_PD_DSC_4K				BIT(6)
937 #define VOP2_PD_ESMART				BIT(7)
938 
939 #define VOP2_PLANE_NO_SCALING			BIT(16)
940 
941 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
942 #define VOP_FEATURE_AFBDC		BIT(1)
943 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
944 #define VOP_FEATURE_HDR10		BIT(3)
945 #define VOP_FEATURE_NEXT_HDR		BIT(4)
946 /* a feature to splice two windows and two vps to support resolution > 4096 */
947 #define VOP_FEATURE_SPLICE		BIT(5)
948 #define VOP_FEATURE_OVERSCAN		BIT(6)
949 #define VOP_FEATURE_VIVID_HDR		BIT(7)
950 #define VOP_FEATURE_POST_ACM		BIT(8)
951 #define VOP_FEATURE_POST_CSC		BIT(9)
952 
953 #define WIN_FEATURE_HDR2SDR		BIT(0)
954 #define WIN_FEATURE_SDR2HDR		BIT(1)
955 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
956 #define WIN_FEATURE_AFBDC		BIT(3)
957 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
958 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
959 /* a mirror win can only get fb address
960  * from source win:
961  * Cluster1---->Cluster0
962  * Esmart1 ---->Esmart0
963  * Smart1  ---->Smart0
964  * This is a feather on rk3566
965  */
966 #define WIN_FEATURE_MIRROR		BIT(6)
967 #define WIN_FEATURE_MULTI_AREA		BIT(7)
968 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
969 
970 #define V4L2_COLORSPACE_BT709F		0xfe
971 #define V4L2_COLORSPACE_BT2020F		0xff
972 
973 enum vop_csc_format {
974 	CSC_BT601L,
975 	CSC_BT709L,
976 	CSC_BT601F,
977 	CSC_BT2020,
978 	CSC_BT709L_13BIT,
979 	CSC_BT709F_13BIT,
980 	CSC_BT2020L_13BIT,
981 	CSC_BT2020F_13BIT,
982 };
983 
984 enum vop_csc_bit_depth {
985 	CSC_10BIT_DEPTH,
986 	CSC_13BIT_DEPTH,
987 };
988 
989 enum vop2_pol {
990 	HSYNC_POSITIVE = 0,
991 	VSYNC_POSITIVE = 1,
992 	DEN_NEGATIVE   = 2,
993 	DCLK_INVERT    = 3
994 };
995 
996 enum vop2_bcsh_out_mode {
997 	BCSH_OUT_MODE_BLACK,
998 	BCSH_OUT_MODE_BLUE,
999 	BCSH_OUT_MODE_COLOR_BAR,
1000 	BCSH_OUT_MODE_NORMAL_VIDEO,
1001 };
1002 
1003 #define _VOP_REG(off, _mask, _shift, _write_mask) \
1004 		{ \
1005 		 .offset = off, \
1006 		 .mask = _mask, \
1007 		 .shift = _shift, \
1008 		 .write_mask = _write_mask, \
1009 		}
1010 
1011 #define VOP_REG(off, _mask, _shift) \
1012 		_VOP_REG(off, _mask, _shift, false)
1013 enum dither_down_mode {
1014 	RGB888_TO_RGB565 = 0x0,
1015 	RGB888_TO_RGB666 = 0x1
1016 };
1017 
1018 enum vop2_video_ports_id {
1019 	VOP2_VP0,
1020 	VOP2_VP1,
1021 	VOP2_VP2,
1022 	VOP2_VP3,
1023 	VOP2_VP_MAX,
1024 };
1025 
1026 enum vop2_layer_type {
1027 	CLUSTER_LAYER = 0,
1028 	ESMART_LAYER = 1,
1029 	SMART_LAYER = 2,
1030 };
1031 
1032 /* This define must same with kernel win phy id */
1033 enum vop2_layer_phy_id {
1034 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1035 	ROCKCHIP_VOP2_CLUSTER1,
1036 	ROCKCHIP_VOP2_ESMART0,
1037 	ROCKCHIP_VOP2_ESMART1,
1038 	ROCKCHIP_VOP2_SMART0,
1039 	ROCKCHIP_VOP2_SMART1,
1040 	ROCKCHIP_VOP2_CLUSTER2,
1041 	ROCKCHIP_VOP2_CLUSTER3,
1042 	ROCKCHIP_VOP2_ESMART2,
1043 	ROCKCHIP_VOP2_ESMART3,
1044 	ROCKCHIP_VOP2_LAYER_MAX,
1045 };
1046 
1047 enum vop2_scale_up_mode {
1048 	VOP2_SCALE_UP_NRST_NBOR,
1049 	VOP2_SCALE_UP_BIL,
1050 	VOP2_SCALE_UP_BIC,
1051 };
1052 
1053 enum vop2_scale_down_mode {
1054 	VOP2_SCALE_DOWN_NRST_NBOR,
1055 	VOP2_SCALE_DOWN_BIL,
1056 	VOP2_SCALE_DOWN_AVG,
1057 };
1058 
1059 enum scale_mode {
1060 	SCALE_NONE = 0x0,
1061 	SCALE_UP   = 0x1,
1062 	SCALE_DOWN = 0x2
1063 };
1064 
1065 enum vop_dsc_interface_mode {
1066 	VOP_DSC_IF_DISABLE = 0,
1067 	VOP_DSC_IF_HDMI = 1,
1068 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1069 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1070 };
1071 
1072 enum vop3_pre_scale_down_mode {
1073 	VOP3_PRE_SCALE_UNSPPORT,
1074 	VOP3_PRE_SCALE_DOWN_GT,
1075 	VOP3_PRE_SCALE_DOWN_AVG,
1076 };
1077 
1078 enum vop3_esmart_lb_mode {
1079 	VOP3_ESMART_8K_MODE,
1080 	VOP3_ESMART_4K_4K_MODE,
1081 	VOP3_ESMART_4K_2K_2K_MODE,
1082 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1083 };
1084 
1085 struct vop2_layer {
1086 	u8 id;
1087 	/**
1088 	 * @win_phys_id: window id of the layer selected.
1089 	 * Every layer must make sure to select different
1090 	 * windows of others.
1091 	 */
1092 	u8 win_phys_id;
1093 };
1094 
1095 struct vop2_power_domain_data {
1096 	u8 id;
1097 	u8 parent_id;
1098 	/*
1099 	 * @module_id_mask: module id of which module this power domain is belongs to.
1100 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1101 	 */
1102 	u32 module_id_mask;
1103 };
1104 
1105 struct vop2_win_data {
1106 	char *name;
1107 	u8 phys_id;
1108 	enum vop2_layer_type type;
1109 	u8 win_sel_port_offset;
1110 	u8 layer_sel_win_id[VOP2_VP_MAX];
1111 	u8 axi_id;
1112 	u8 axi_uv_id;
1113 	u8 axi_yrgb_id;
1114 	u8 splice_win_id;
1115 	u8 pd_id;
1116 	u8 hsu_filter_mode;
1117 	u8 hsd_filter_mode;
1118 	u8 vsu_filter_mode;
1119 	u8 vsd_filter_mode;
1120 	u8 hsd_pre_filter_mode;
1121 	u8 vsd_pre_filter_mode;
1122 	u8 scale_engine_num;
1123 	u8 source_win_id;
1124 	u32 reg_offset;
1125 	u32 max_upscale_factor;
1126 	u32 max_downscale_factor;
1127 	u32 feature;
1128 	bool splice_mode_right;
1129 };
1130 
1131 struct vop2_vp_data {
1132 	u32 feature;
1133 	u8 pre_scan_max_dly;
1134 	u8 layer_mix_dly;
1135 	u8 hdr_mix_dly;
1136 	u8 win_dly;
1137 	u8 splice_vp_id;
1138 	struct vop_rect max_output;
1139 	u32 max_dclk;
1140 };
1141 
1142 struct vop2_plane_table {
1143 	enum vop2_layer_phy_id plane_id;
1144 	enum vop2_layer_type plane_type;
1145 };
1146 
1147 struct vop2_vp_plane_mask {
1148 	u8 primary_plane_id; /* use this win to show logo */
1149 	u8 attached_layers_nr; /* number layers attach to this vp */
1150 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1151 	u32 plane_mask;
1152 	int cursor_plane_id;
1153 };
1154 
1155 struct vop2_dsc_data {
1156 	u8 id;
1157 	u8 pd_id;
1158 	u8 max_slice_num;
1159 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1160 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1161 	const char *dsc_txp_clk_src_name;
1162 	const char *dsc_txp_clk_name;
1163 	const char *dsc_pxl_clk_name;
1164 	const char *dsc_cds_clk_name;
1165 };
1166 
1167 struct dsc_error_info {
1168 	u32 dsc_error_val;
1169 	char dsc_error_info[50];
1170 };
1171 
1172 struct vop2_dump_regs {
1173 	u32 offset;
1174 	const char *name;
1175 	u32 state_base;
1176 	u32 state_mask;
1177 	u32 state_shift;
1178 	bool enable_state;
1179 };
1180 
1181 struct vop2_data {
1182 	u32 version;
1183 	u32 esmart_lb_mode;
1184 	struct vop2_vp_data *vp_data;
1185 	struct vop2_win_data *win_data;
1186 	struct vop2_vp_plane_mask *plane_mask;
1187 	struct vop2_plane_table *plane_table;
1188 	struct vop2_power_domain_data *pd;
1189 	struct vop2_dsc_data *dsc;
1190 	struct dsc_error_info *dsc_error_ecw;
1191 	struct dsc_error_info *dsc_error_buffer_flow;
1192 	struct vop2_dump_regs *dump_regs;
1193 	u8 *vp_primary_plane_order;
1194 	u8 nr_vps;
1195 	u8 nr_layers;
1196 	u8 nr_mixers;
1197 	u8 nr_gammas;
1198 	u8 nr_pd;
1199 	u8 nr_dscs;
1200 	u8 nr_dsc_ecw;
1201 	u8 nr_dsc_buffer_flow;
1202 	u32 reg_len;
1203 	u32 dump_regs_size;
1204 };
1205 
1206 struct vop2 {
1207 	u32 *regsbak;
1208 	void *regs;
1209 	void *grf;
1210 	void *vop_grf;
1211 	void *vo1_grf;
1212 	void *sys_pmu;
1213 	u32 reg_len;
1214 	u32 version;
1215 	u32 esmart_lb_mode;
1216 	bool global_init;
1217 	const struct vop2_data *data;
1218 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1219 };
1220 
1221 static struct vop2 *rockchip_vop2;
1222 
1223 static inline bool is_vop3(struct vop2 *vop2)
1224 {
1225 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1226 		return false;
1227 	else
1228 		return true;
1229 }
1230 
1231 /*
1232  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1233  * avg_sd_factor:
1234  * bli_su_factor:
1235  * bic_su_factor:
1236  * = (src - 1) / (dst - 1) << 16;
1237  *
1238  * ygt2 enable: dst get one line from two line of the src
1239  * ygt4 enable: dst get one line from four line of the src.
1240  *
1241  */
1242 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1243 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1244 
1245 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1246 				(fac * (dst - 1) >> 12 < (src - 1))
1247 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1248 				(fac * (dst - 1) >> 16 < (src - 1))
1249 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1250 				(fac * (dst - 1) >> 16 < (src - 1))
1251 
1252 static uint16_t vop2_scale_factor(enum scale_mode mode,
1253 				  int32_t filter_mode,
1254 				  uint32_t src, uint32_t dst)
1255 {
1256 	uint32_t fac = 0;
1257 	int i = 0;
1258 
1259 	if (mode == SCALE_NONE)
1260 		return 0;
1261 
1262 	/*
1263 	 * A workaround to avoid zero div.
1264 	 */
1265 	if ((dst == 1) || (src == 1)) {
1266 		dst = dst + 1;
1267 		src = src + 1;
1268 	}
1269 
1270 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1271 		fac = VOP2_BILI_SCL_DN(src, dst);
1272 		for (i = 0; i < 100; i++) {
1273 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1274 				break;
1275 			fac -= 1;
1276 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1277 		}
1278 	} else {
1279 		fac = VOP2_COMMON_SCL(src, dst);
1280 		for (i = 0; i < 100; i++) {
1281 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1282 				break;
1283 			fac -= 1;
1284 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1285 		}
1286 	}
1287 
1288 	return fac;
1289 }
1290 
1291 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1292 {
1293 	if (is_hor)
1294 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1295 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1296 }
1297 
1298 static uint16_t vop3_scale_factor(enum scale_mode mode,
1299 				  uint32_t src, uint32_t dst, bool is_hor)
1300 {
1301 	uint32_t fac = 0;
1302 	int i = 0;
1303 
1304 	if (mode == SCALE_NONE)
1305 		return 0;
1306 
1307 	/*
1308 	 * A workaround to avoid zero div.
1309 	 */
1310 	if ((dst == 1) || (src == 1)) {
1311 		dst = dst + 1;
1312 		src = src + 1;
1313 	}
1314 
1315 	if (mode == SCALE_DOWN) {
1316 		fac = VOP2_BILI_SCL_DN(src, dst);
1317 		for (i = 0; i < 100; i++) {
1318 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1319 				break;
1320 			fac -= 1;
1321 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1322 		}
1323 	} else {
1324 		fac = VOP2_COMMON_SCL(src, dst);
1325 		for (i = 0; i < 100; i++) {
1326 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1327 				break;
1328 			fac -= 1;
1329 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1330 		}
1331 	}
1332 
1333 	return fac;
1334 }
1335 
1336 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1337 {
1338 	if (src < dst)
1339 		return SCALE_UP;
1340 	else if (src > dst)
1341 		return SCALE_DOWN;
1342 
1343 	return SCALE_NONE;
1344 }
1345 
1346 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1347 {
1348 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1349 }
1350 
1351 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1352 {
1353 	int i = 0;
1354 
1355 	for (i = 0; i < vop2->data->nr_layers; i++) {
1356 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1357 			return vop2->data->vp_primary_plane_order[i];
1358 	}
1359 
1360 	return vop2->data->vp_primary_plane_order[0];
1361 }
1362 
1363 static inline u16 scl_cal_scale(int src, int dst, int shift)
1364 {
1365 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1366 }
1367 
1368 static inline u16 scl_cal_scale2(int src, int dst)
1369 {
1370 	return ((src - 1) << 12) / (dst - 1);
1371 }
1372 
1373 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1374 {
1375 	writel(v, vop2->regs + offset);
1376 	vop2->regsbak[offset >> 2] = v;
1377 }
1378 
1379 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1380 {
1381 	return readl(vop2->regs + offset);
1382 }
1383 
1384 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1385 				   u32 mask, u32 shift, u32 v,
1386 				   bool write_mask)
1387 {
1388 	if (!mask)
1389 		return;
1390 
1391 	if (write_mask) {
1392 		v = ((v & mask) << shift) | (mask << (shift + 16));
1393 	} else {
1394 		u32 cached_val = vop2->regsbak[offset >> 2];
1395 
1396 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1397 		vop2->regsbak[offset >> 2] = v;
1398 	}
1399 
1400 	writel(v, vop2->regs + offset);
1401 }
1402 
1403 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1404 				   u32 mask, u32 shift, u32 v)
1405 {
1406 	u32 val = 0;
1407 
1408 	val = (v << shift) | (mask << (shift + 16));
1409 	writel(val, grf_base + offset);
1410 }
1411 
1412 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1413 				  u32 mask, u32 shift)
1414 {
1415 	return (readl(grf_base + offset) >> shift) & mask;
1416 }
1417 
1418 static char* get_output_if_name(u32 output_if, char *name)
1419 {
1420 	if (output_if & VOP_OUTPUT_IF_RGB)
1421 		strcat(name, " RGB");
1422 	if (output_if & VOP_OUTPUT_IF_BT1120)
1423 		strcat(name, " BT1120");
1424 	if (output_if & VOP_OUTPUT_IF_BT656)
1425 		strcat(name, " BT656");
1426 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1427 		strcat(name, " LVDS0");
1428 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1429 		strcat(name, " LVDS1");
1430 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1431 		strcat(name, " MIPI0");
1432 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1433 		strcat(name, " MIPI1");
1434 	if (output_if & VOP_OUTPUT_IF_eDP0)
1435 		strcat(name, " eDP0");
1436 	if (output_if & VOP_OUTPUT_IF_eDP1)
1437 		strcat(name, " eDP1");
1438 	if (output_if & VOP_OUTPUT_IF_DP0)
1439 		strcat(name, " DP0");
1440 	if (output_if & VOP_OUTPUT_IF_DP1)
1441 		strcat(name, " DP1");
1442 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1443 		strcat(name, " HDMI0");
1444 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1445 		strcat(name, " HDMI1");
1446 
1447 	return name;
1448 }
1449 
1450 static char *get_plane_name(int plane_id, char *name)
1451 {
1452 	switch (plane_id) {
1453 	case ROCKCHIP_VOP2_CLUSTER0:
1454 		strcat(name, "Cluster0");
1455 		break;
1456 	case ROCKCHIP_VOP2_CLUSTER1:
1457 		strcat(name, "Cluster1");
1458 		break;
1459 	case ROCKCHIP_VOP2_ESMART0:
1460 		strcat(name, "Esmart0");
1461 		break;
1462 	case ROCKCHIP_VOP2_ESMART1:
1463 		strcat(name, "Esmart1");
1464 		break;
1465 	case ROCKCHIP_VOP2_SMART0:
1466 		strcat(name, "Smart0");
1467 		break;
1468 	case ROCKCHIP_VOP2_SMART1:
1469 		strcat(name, "Smart1");
1470 		break;
1471 	case ROCKCHIP_VOP2_CLUSTER2:
1472 		strcat(name, "Cluster2");
1473 		break;
1474 	case ROCKCHIP_VOP2_CLUSTER3:
1475 		strcat(name, "Cluster3");
1476 		break;
1477 	case ROCKCHIP_VOP2_ESMART2:
1478 		strcat(name, "Esmart2");
1479 		break;
1480 	case ROCKCHIP_VOP2_ESMART3:
1481 		strcat(name, "Esmart3");
1482 		break;
1483 	}
1484 
1485 	return name;
1486 }
1487 
1488 static bool is_yuv_output(u32 bus_format)
1489 {
1490 	switch (bus_format) {
1491 	case MEDIA_BUS_FMT_YUV8_1X24:
1492 	case MEDIA_BUS_FMT_YUV10_1X30:
1493 	case MEDIA_BUS_FMT_YUYV10_1X20:
1494 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1495 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1496 	case MEDIA_BUS_FMT_YUYV8_2X8:
1497 	case MEDIA_BUS_FMT_YVYU8_2X8:
1498 	case MEDIA_BUS_FMT_UYVY8_2X8:
1499 	case MEDIA_BUS_FMT_VYUY8_2X8:
1500 	case MEDIA_BUS_FMT_YUYV8_1X16:
1501 	case MEDIA_BUS_FMT_YVYU8_1X16:
1502 	case MEDIA_BUS_FMT_UYVY8_1X16:
1503 	case MEDIA_BUS_FMT_VYUY8_1X16:
1504 		return true;
1505 	default:
1506 		return false;
1507 	}
1508 }
1509 
1510 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1511 {
1512 	switch (csc_mode) {
1513 	case V4L2_COLORSPACE_SMPTE170M:
1514 	case V4L2_COLORSPACE_470_SYSTEM_M:
1515 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1516 		return CSC_BT601L;
1517 	case V4L2_COLORSPACE_REC709:
1518 	case V4L2_COLORSPACE_SMPTE240M:
1519 	case V4L2_COLORSPACE_DEFAULT:
1520 		if (bit_depth == CSC_13BIT_DEPTH)
1521 			return CSC_BT709L_13BIT;
1522 		else
1523 			return CSC_BT709L;
1524 	case V4L2_COLORSPACE_JPEG:
1525 		return CSC_BT601F;
1526 	case V4L2_COLORSPACE_BT2020:
1527 		if (bit_depth == CSC_13BIT_DEPTH)
1528 			return CSC_BT2020L_13BIT;
1529 		else
1530 			return CSC_BT2020;
1531 	case V4L2_COLORSPACE_BT709F:
1532 		if (bit_depth == CSC_10BIT_DEPTH) {
1533 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1534 			return CSC_BT601F;
1535 		} else {
1536 			return CSC_BT709F_13BIT;
1537 		}
1538 	case V4L2_COLORSPACE_BT2020F:
1539 		if (bit_depth == CSC_10BIT_DEPTH) {
1540 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1541 			return CSC_BT601F;
1542 		} else {
1543 			return CSC_BT2020F_13BIT;
1544 		}
1545 	default:
1546 		return CSC_BT709L;
1547 	}
1548 }
1549 
1550 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1551 {
1552 	/*
1553 	 * FIXME:
1554 	 *
1555 	 * There is no media type for YUV444 output,
1556 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1557 	 * yuv format.
1558 	 *
1559 	 * From H/W testing, YUV444 mode need a rb swap.
1560 	 */
1561 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1562 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1563 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1564 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1565 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1566 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1567 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1568 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1569 		return true;
1570 	else
1571 		return false;
1572 }
1573 
1574 static bool is_rb_swap(u32 bus_format, u32 output_mode)
1575 {
1576 	/*
1577 	 * The default component order of serial rgb3x8 formats
1578 	 * is BGR. So it is needed to enable RB swap.
1579 	 */
1580 	if (bus_format == MEDIA_BUS_FMT_SRGB888_3X8 ||
1581 	    bus_format == MEDIA_BUS_FMT_SRGB888_DUMMY_4X8)
1582 		return true;
1583 	else
1584 		return false;
1585 }
1586 
1587 static inline bool is_hot_plug_devices(int output_type)
1588 {
1589 	switch (output_type) {
1590 	case DRM_MODE_CONNECTOR_HDMIA:
1591 	case DRM_MODE_CONNECTOR_HDMIB:
1592 	case DRM_MODE_CONNECTOR_TV:
1593 	case DRM_MODE_CONNECTOR_DisplayPort:
1594 	case DRM_MODE_CONNECTOR_VGA:
1595 	case DRM_MODE_CONNECTOR_Unknown:
1596 		return true;
1597 	default:
1598 		return false;
1599 	}
1600 }
1601 
1602 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1603 {
1604 	int i = 0;
1605 
1606 	for (i = 0; i < vop2->data->nr_layers; i++) {
1607 		if (vop2->data->win_data[i].phys_id == phys_id)
1608 			return &vop2->data->win_data[i];
1609 	}
1610 
1611 	return NULL;
1612 }
1613 
1614 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1615 {
1616 	int i = 0;
1617 
1618 	for (i = 0; i < vop2->data->nr_pd; i++) {
1619 		if (vop2->data->pd[i].id == pd_id)
1620 			return &vop2->data->pd[i];
1621 	}
1622 
1623 	return NULL;
1624 }
1625 
1626 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1627 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1628 {
1629 	u32 vp_offset = crtc_id * 0x100;
1630 	int i;
1631 
1632 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1633 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1634 			crtc_id, false);
1635 
1636 	for (i = 0; i < lut_len; i++)
1637 		writel(lut_val[i], lut_regs + i);
1638 
1639 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1640 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1641 }
1642 
1643 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1644 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1645 {
1646 	u32 vp_offset = crtc_id * 0x100;
1647 	int i;
1648 
1649 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1650 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1651 			crtc_id, false);
1652 
1653 	for (i = 0; i < lut_len; i++)
1654 		writel(lut_val[i], lut_regs + i);
1655 
1656 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1657 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1658 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1659 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1660 }
1661 
1662 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1663 					struct display_state *state)
1664 {
1665 	struct connector_state *conn_state = &state->conn_state;
1666 	struct crtc_state *cstate = &state->crtc_state;
1667 	struct resource gamma_res;
1668 	fdt_size_t lut_size;
1669 	int i, lut_len, ret = 0;
1670 	u32 *lut_regs;
1671 	u32 *lut_val;
1672 	u32 r, g, b;
1673 	struct base2_disp_info *disp_info = conn_state->disp_info;
1674 	static int gamma_lut_en_num = 1;
1675 
1676 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1677 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1678 		return 0;
1679 	}
1680 
1681 	if (!disp_info)
1682 		return 0;
1683 
1684 	if (!disp_info->gamma_lut_data.size)
1685 		return 0;
1686 
1687 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1688 	if (ret)
1689 		printf("failed to get gamma lut res\n");
1690 	lut_regs = (u32 *)gamma_res.start;
1691 	lut_size = gamma_res.end - gamma_res.start + 1;
1692 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1693 		printf("failed to get gamma lut register\n");
1694 		return 0;
1695 	}
1696 	lut_len = lut_size / 4;
1697 	if (lut_len != 256 && lut_len != 1024) {
1698 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1699 		return 0;
1700 	}
1701 	lut_val = (u32 *)calloc(1, lut_size);
1702 	for (i = 0; i < lut_len; i++) {
1703 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1704 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1705 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1706 
1707 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1708 	}
1709 
1710 	if (vop2->version == VOP_VERSION_RK3568) {
1711 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1712 		gamma_lut_en_num++;
1713 	} else if (vop2->version == VOP_VERSION_RK3588) {
1714 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1715 		if (cstate->splice_mode) {
1716 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1717 			gamma_lut_en_num++;
1718 		}
1719 		gamma_lut_en_num++;
1720 	}
1721 
1722 	return 0;
1723 }
1724 
1725 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1726 					struct display_state *state)
1727 {
1728 	struct connector_state *conn_state = &state->conn_state;
1729 	struct crtc_state *cstate = &state->crtc_state;
1730 	int i, cubic_lut_len;
1731 	u32 vp_offset = cstate->crtc_id * 0x100;
1732 	struct base2_disp_info *disp_info = conn_state->disp_info;
1733 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1734 	u32 *cubic_lut_addr;
1735 
1736 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1737 		return 0;
1738 
1739 	if (!disp_info->cubic_lut_data.size)
1740 		return 0;
1741 
1742 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1743 	cubic_lut_len = disp_info->cubic_lut_data.size;
1744 
1745 	for (i = 0; i < cubic_lut_len / 2; i++) {
1746 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1747 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1748 					((lut->lblue[2 * i] & 0xff) << 24);
1749 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1750 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1751 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1752 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1753 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1754 		*cubic_lut_addr++ = 0;
1755 	}
1756 
1757 	if (cubic_lut_len % 2) {
1758 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1759 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1760 					((lut->lblue[2 * i] & 0xff) << 24);
1761 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1762 		*cubic_lut_addr++ = 0;
1763 		*cubic_lut_addr = 0;
1764 	}
1765 
1766 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1767 		    get_cubic_lut_buffer(cstate->crtc_id));
1768 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1769 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1770 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1771 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1772 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1773 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1774 
1775 	return 0;
1776 }
1777 
1778 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1779 				 struct bcsh_state *bcsh_state, int crtc_id)
1780 {
1781 	struct crtc_state *cstate = &state->crtc_state;
1782 	u32 vp_offset = crtc_id * 0x100;
1783 
1784 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1785 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1786 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1787 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1788 
1789 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1790 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1791 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1792 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1793 
1794 	if (!cstate->bcsh_en) {
1795 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1796 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1797 		return;
1798 	}
1799 
1800 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1801 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1802 			bcsh_state->brightness, false);
1803 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1804 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1805 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1806 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1807 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1808 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1809 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1810 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1811 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1812 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1813 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1814 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1815 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1816 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1817 }
1818 
1819 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1820 {
1821 	struct connector_state *conn_state = &state->conn_state;
1822 	struct base_bcsh_info *bcsh_info;
1823 	struct crtc_state *cstate = &state->crtc_state;
1824 	struct bcsh_state bcsh_state;
1825 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1826 
1827 	if (!conn_state->disp_info)
1828 		return;
1829 	bcsh_info = &conn_state->disp_info->bcsh_info;
1830 	if (!bcsh_info)
1831 		return;
1832 
1833 	if (bcsh_info->brightness != 50 ||
1834 	    bcsh_info->contrast != 50 ||
1835 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1836 		cstate->bcsh_en = true;
1837 
1838 	if (cstate->bcsh_en) {
1839 		if (!cstate->yuv_overlay)
1840 			cstate->post_r2y_en = 1;
1841 		if (!is_yuv_output(conn_state->bus_format))
1842 			cstate->post_y2r_en = 1;
1843 	} else {
1844 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1845 			cstate->post_r2y_en = 1;
1846 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1847 			cstate->post_y2r_en = 1;
1848 	}
1849 
1850 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1851 
1852 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1853 		brightness = interpolate(0, -128, 100, 127,
1854 					 bcsh_info->brightness);
1855 	else
1856 		brightness = interpolate(0, -32, 100, 31,
1857 					 bcsh_info->brightness);
1858 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1859 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1860 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1861 
1862 
1863 	/*
1864 	 *  a:[-30~0):
1865 	 *    sin_hue = 0x100 - sin(a)*256;
1866 	 *    cos_hue = cos(a)*256;
1867 	 *  a:[0~30]
1868 	 *    sin_hue = sin(a)*256;
1869 	 *    cos_hue = cos(a)*256;
1870 	 */
1871 	sin_hue = fixp_sin32(hue) >> 23;
1872 	cos_hue = fixp_cos32(hue) >> 23;
1873 
1874 	bcsh_state.brightness = brightness;
1875 	bcsh_state.contrast = contrast;
1876 	bcsh_state.saturation = saturation;
1877 	bcsh_state.sin_hue = sin_hue;
1878 	bcsh_state.cos_hue = cos_hue;
1879 
1880 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1881 	if (cstate->splice_mode)
1882 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1883 }
1884 
1885 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1886 {
1887 	struct connector_state *conn_state = &state->conn_state;
1888 	struct drm_display_mode *mode = &conn_state->mode;
1889 	struct crtc_state *cstate = &state->crtc_state;
1890 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1891 	u16 hdisplay = mode->crtc_hdisplay;
1892 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1893 
1894 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1895 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1896 	bg_dly -= bg_ovl_dly;
1897 
1898 	if (cstate->splice_mode)
1899 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1900 	else
1901 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1902 
1903 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1904 		hsync_len = 8;
1905 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1906 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1907 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1908 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1909 }
1910 
1911 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
1912 {
1913 	struct connector_state *conn_state = &state->conn_state;
1914 	struct drm_display_mode *mode = &conn_state->mode;
1915 	struct crtc_state *cstate = &state->crtc_state;
1916 	struct vop2_win_data *win_data;
1917 	u32 bg_dly, pre_scan_dly;
1918 	u16 hdisplay = mode->crtc_hdisplay;
1919 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1920 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
1921 	u8 win_id;
1922 
1923 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
1924 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
1925 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
1926 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
1927 
1928 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
1929 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
1930 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
1931 	pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1932 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1933 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
1934 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1935 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1936 }
1937 
1938 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1939 {
1940 	struct connector_state *conn_state = &state->conn_state;
1941 	struct drm_display_mode *mode = &conn_state->mode;
1942 	struct crtc_state *cstate = &state->crtc_state;
1943 	u32 vp_offset = (cstate->crtc_id * 0x100);
1944 	u16 vtotal = mode->crtc_vtotal;
1945 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1946 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1947 	u16 hdisplay = mode->crtc_hdisplay;
1948 	u16 vdisplay = mode->crtc_vdisplay;
1949 	u16 hsize =
1950 	    hdisplay * (conn_state->overscan.left_margin +
1951 			conn_state->overscan.right_margin) / 200;
1952 	u16 vsize =
1953 	    vdisplay * (conn_state->overscan.top_margin +
1954 			conn_state->overscan.bottom_margin) / 200;
1955 	u16 hact_end, vact_end;
1956 	u32 val;
1957 
1958 	hsize = round_down(hsize, 2);
1959 	vsize = round_down(vsize, 2);
1960 
1961 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1962 	hact_end = hact_st + hsize;
1963 	val = hact_st << 16;
1964 	val |= hact_end;
1965 
1966 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1967 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1968 	vact_end = vact_st + vsize;
1969 	val = vact_st << 16;
1970 	val |= vact_end;
1971 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1972 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1973 	val |= scl_cal_scale2(hdisplay, hsize);
1974 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1975 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1976 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1977 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1978 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1979 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1980 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1981 		u16 vact_st_f1 = vtotal + vact_st + 1;
1982 		u16 vact_end_f1 = vact_st_f1 + vsize;
1983 
1984 		val = vact_st_f1 << 16 | vact_end_f1;
1985 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1986 	}
1987 
1988 	if (is_vop3(vop2)) {
1989 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
1990 	} else {
1991 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1992 		if (cstate->splice_mode)
1993 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1994 	}
1995 }
1996 
1997 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
1998 {
1999 	struct connector_state *conn_state = &state->conn_state;
2000 	struct crtc_state *cstate = &state->crtc_state;
2001 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2002 	struct drm_display_mode *mode = &conn_state->mode;
2003 	u32 vp_offset = (cstate->crtc_id * 0x100);
2004 	s16 *lut_y;
2005 	s16 *lut_h;
2006 	s16 *lut_s;
2007 	u32 value;
2008 	int i;
2009 
2010 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2011 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2012 	if (!acm->acm_enable) {
2013 		writel(0, vop2->regs + RK3528_ACM_CTRL);
2014 		return;
2015 	}
2016 
2017 	printf("post acm enable\n");
2018 
2019 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
2020 
2021 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
2022 		((mode->vdisplay & 0xfff) << 20);
2023 	writel(value, vop2->regs + RK3528_ACM_CTRL);
2024 
2025 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
2026 		((acm->s_gain << 20) & 0x3ff00000);
2027 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
2028 
2029 	lut_y = &acm->gain_lut_hy[0];
2030 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
2031 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
2032 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
2033 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2034 			((lut_s[i] << 16) & 0xff0000);
2035 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
2036 	}
2037 
2038 	lut_y = &acm->gain_lut_hs[0];
2039 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
2040 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2041 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2042 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2043 			((lut_s[i] << 16) & 0xff0000);
2044 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2045 	}
2046 
2047 	lut_y = &acm->delta_lut_h[0];
2048 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2049 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2050 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2051 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2052 			((lut_s[i] << 20) & 0x3ff00000);
2053 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2054 	}
2055 
2056 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2057 }
2058 
2059 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2060 {
2061 	struct connector_state *conn_state = &state->conn_state;
2062 	struct crtc_state *cstate = &state->crtc_state;
2063 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2064 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2065 	struct post_csc_coef csc_coef;
2066 	bool is_input_yuv = false;
2067 	bool is_output_yuv = false;
2068 	bool post_r2y_en = false;
2069 	bool post_csc_en = false;
2070 	u32 vp_offset = (cstate->crtc_id * 0x100);
2071 	u32 value;
2072 	int range_type;
2073 
2074 	printf("post csc enable\n");
2075 
2076 	if (acm->acm_enable) {
2077 		if (!cstate->yuv_overlay)
2078 			post_r2y_en = true;
2079 
2080 		/* do y2r in csc module */
2081 		if (!is_yuv_output(conn_state->bus_format))
2082 			post_csc_en = true;
2083 	} else {
2084 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2085 			post_r2y_en = true;
2086 
2087 		/* do y2r in csc module */
2088 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2089 			post_csc_en = true;
2090 	}
2091 
2092 	if (csc->csc_enable)
2093 		post_csc_en = true;
2094 
2095 	if (cstate->yuv_overlay || post_r2y_en)
2096 		is_input_yuv = true;
2097 
2098 	if (is_yuv_output(conn_state->bus_format))
2099 		is_output_yuv = true;
2100 
2101 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH);
2102 
2103 	if (post_csc_en) {
2104 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2105 				       is_output_yuv);
2106 
2107 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2108 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2109 				csc_coef.csc_coef00, false);
2110 		value = csc_coef.csc_coef01 & 0xffff;
2111 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2112 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2113 		value = csc_coef.csc_coef10 & 0xffff;
2114 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2115 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2116 		value = csc_coef.csc_coef12 & 0xffff;
2117 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2118 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2119 		value = csc_coef.csc_coef21 & 0xffff;
2120 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2121 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2122 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2123 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2124 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2125 
2126 		range_type = csc_coef.range_type ? 0 : 1;
2127 		range_type <<= is_input_yuv ? 0 : 1;
2128 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2129 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2130 	}
2131 
2132 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2133 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2134 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2135 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2136 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2137 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2138 }
2139 
2140 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2141 {
2142 	struct connector_state *conn_state = &state->conn_state;
2143 	struct base2_disp_info *disp_info = conn_state->disp_info;
2144 	const char *enable_flag;
2145 	if (!disp_info) {
2146 		printf("disp_info is empty\n");
2147 		return;
2148 	}
2149 
2150 	enable_flag = (const char *)&disp_info->cacm_header;
2151 	if (strncasecmp(enable_flag, "CACM", 4)) {
2152 		printf("acm and csc is not support\n");
2153 		return;
2154 	}
2155 
2156 	vop3_post_acm_config(state, vop2);
2157 	vop3_post_csc_config(state, vop2);
2158 }
2159 
2160 /*
2161  * Read VOP internal power domain on/off status.
2162  * We should query BISR_STS register in PMU for
2163  * power up/down status when memory repair is enabled.
2164  * Return value: 1 for power on, 0 for power off;
2165  */
2166 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2167 {
2168 	int val = 0;
2169 	int shift = 0;
2170 	int shift_factor = 0;
2171 	bool is_bisr_en = false;
2172 
2173 	/*
2174 	 * The order of pd status bits in BISR_STS register
2175 	 * is different from that in VOP SYS_STS register.
2176 	 */
2177 	if (pd_data->id == VOP2_PD_DSC_8K ||
2178 	    pd_data->id == VOP2_PD_DSC_4K ||
2179 	    pd_data->id == VOP2_PD_ESMART)
2180 			shift_factor = 1;
2181 
2182 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2183 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2184 	if (is_bisr_en) {
2185 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2186 
2187 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2188 					  ((val >> shift) & 0x1), 50 * 1000);
2189 	} else {
2190 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2191 
2192 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2193 					  !((val >> shift) & 0x1), 50 * 1000);
2194 	}
2195 }
2196 
2197 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2198 {
2199 	struct vop2_power_domain_data *pd_data;
2200 	int ret = 0;
2201 
2202 	if (!pd_id)
2203 		return 0;
2204 
2205 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2206 	if (!pd_data) {
2207 		printf("can't find pd_data by id\n");
2208 		return -EINVAL;
2209 	}
2210 
2211 	if (pd_data->parent_id) {
2212 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2213 		if (ret) {
2214 			printf("can't open parent power domain\n");
2215 			return -EINVAL;
2216 		}
2217 	}
2218 
2219 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
2220 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
2221 	ret = vop2_wait_power_domain_on(vop2, pd_data);
2222 	if (ret) {
2223 		printf("wait vop2 power domain timeout\n");
2224 		return ret;
2225 	}
2226 
2227 	return 0;
2228 }
2229 
2230 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2231 {
2232 	u32 *base = vop2->regs;
2233 	int i = 0;
2234 
2235 	/*
2236 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2237 	 */
2238 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2239 		vop2->regsbak[i] = base[i];
2240 }
2241 
2242 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2243 {
2244 	struct vop2_win_data *win_data;
2245 	int layer_phy_id = 0;
2246 	int i, j;
2247 	u32 ovl_port_offset = 0;
2248 	u32 layer_nr = 0;
2249 	u8 shift = 0;
2250 
2251 	/* layer sel win id */
2252 	for (i = 0; i < vop2->data->nr_vps; i++) {
2253 		shift = 0;
2254 		ovl_port_offset = 0x100 * i;
2255 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2256 		for (j = 0; j < layer_nr; j++) {
2257 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2258 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2259 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2260 					shift, win_data->layer_sel_win_id[i], false);
2261 			shift += 4;
2262 		}
2263 	}
2264 
2265 	/* win sel port */
2266 	for (i = 0; i < vop2->data->nr_vps; i++) {
2267 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2268 		for (j = 0; j < layer_nr; j++) {
2269 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2270 				continue;
2271 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2272 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2273 			shift = win_data->win_sel_port_offset * 2;
2274 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
2275 					shift, i, false);
2276 		}
2277 	}
2278 }
2279 
2280 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2281 {
2282 	struct crtc_state *cstate = &state->crtc_state;
2283 	struct vop2_win_data *win_data;
2284 	int layer_phy_id = 0;
2285 	int total_used_layer = 0;
2286 	int port_mux = 0;
2287 	int i, j;
2288 	u32 layer_nr = 0;
2289 	u8 shift = 0;
2290 
2291 	/* layer sel win id */
2292 	for (i = 0; i < vop2->data->nr_vps; i++) {
2293 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2294 		for (j = 0; j < layer_nr; j++) {
2295 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2296 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2297 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2298 					shift, win_data->layer_sel_win_id[i], false);
2299 			shift += 4;
2300 		}
2301 	}
2302 
2303 	/* win sel port */
2304 	for (i = 0; i < vop2->data->nr_vps; i++) {
2305 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2306 		for (j = 0; j < layer_nr; j++) {
2307 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2308 				continue;
2309 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2310 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2311 			shift = win_data->win_sel_port_offset * 2;
2312 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2313 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2314 		}
2315 	}
2316 
2317 	/**
2318 	 * port mux config
2319 	 */
2320 	for (i = 0; i < vop2->data->nr_vps; i++) {
2321 		shift = i * 4;
2322 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2323 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2324 			port_mux = total_used_layer - 1;
2325 		} else {
2326 			port_mux = 8;
2327 		}
2328 
2329 		if (i == vop2->data->nr_vps - 1)
2330 			port_mux = vop2->data->nr_mixers;
2331 
2332 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2333 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2334 				PORT_MUX_SHIFT + shift, port_mux, false);
2335 	}
2336 }
2337 
2338 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2339 {
2340 	if (!is_vop3(vop2))
2341 		return false;
2342 
2343 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2344 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2345 		return true;
2346 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2347 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2348 		return true;
2349 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2350 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2351 		return true;
2352 	else
2353 		return false;
2354 }
2355 
2356 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2357 {
2358 	struct vop2_win_data *win_data;
2359 	int i;
2360 	u8 scale_engine_num = 0;
2361 
2362 	/* store plane mask for vop2_fixup_dts */
2363 	for (i = 0; i < vop2->data->nr_layers; i++) {
2364 		win_data = &vop2->data->win_data[i];
2365 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2366 			continue;
2367 
2368 		win_data->scale_engine_num = scale_engine_num++;
2369 	}
2370 }
2371 
2372 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2373 {
2374 	struct crtc_state *cstate = &state->crtc_state;
2375 	struct vop2_vp_plane_mask *plane_mask;
2376 	int layer_phy_id = 0;
2377 	int i, j;
2378 	int ret;
2379 	u32 layer_nr = 0;
2380 
2381 	if (vop2->global_init)
2382 		return;
2383 
2384 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2385 	if (soc_is_rk3566())
2386 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2387 				OTP_WIN_EN_SHIFT, 1, false);
2388 
2389 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2390 		u32 plane_mask;
2391 		int primary_plane_id;
2392 
2393 		for (i = 0; i < vop2->data->nr_vps; i++) {
2394 			plane_mask = cstate->crtc->vps[i].plane_mask;
2395 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2396 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2397 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2398 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2399 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2400 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2401 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2402 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2403 
2404 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2405 			for (j = 0; j < layer_nr; j++) {
2406 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2407 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2408 			}
2409 		}
2410 	} else {/* need soft assign plane mask */
2411 		/* find the first unplug devices and set it as main display */
2412 		int main_vp_index = -1;
2413 		int active_vp_num = 0;
2414 
2415 		for (i = 0; i < vop2->data->nr_vps; i++) {
2416 			if (cstate->crtc->vps[i].enable)
2417 				active_vp_num++;
2418 		}
2419 		printf("VOP have %d active VP\n", active_vp_num);
2420 
2421 		if (soc_is_rk3566() && active_vp_num > 2)
2422 			printf("ERROR: rk3566 only support 2 display output!!\n");
2423 		plane_mask = vop2->data->plane_mask;
2424 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2425 		/*
2426 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2427 		 * for cvbs store in plane_mask[2].
2428 		 */
2429 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2430 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2431 			plane_mask += 2 * VOP2_VP_MAX;
2432 
2433 		if (vop2->version == VOP_VERSION_RK3528) {
2434 			/*
2435 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2436 			 * by both vp0 and vp1.
2437 			 */
2438 			j = 0;
2439 		} else {
2440 			for (i = 0; i < vop2->data->nr_vps; i++) {
2441 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2442 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2443 					main_vp_index = i;
2444 					break;
2445 				}
2446 			}
2447 
2448 			/* if no find unplug devices, use vp0 as main display */
2449 			if (main_vp_index < 0) {
2450 				main_vp_index = 0;
2451 				vop2->vp_plane_mask[0] = plane_mask[0];
2452 			}
2453 
2454 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2455 		}
2456 
2457 		/* init other display except main display */
2458 		for (i = 0; i < vop2->data->nr_vps; i++) {
2459 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2460 				continue;
2461 			vop2->vp_plane_mask[i] = plane_mask[j++];
2462 		}
2463 
2464 		/* store plane mask for vop2_fixup_dts */
2465 		for (i = 0; i < vop2->data->nr_vps; i++) {
2466 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2467 			for (j = 0; j < layer_nr; j++) {
2468 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2469 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2470 			}
2471 		}
2472 	}
2473 
2474 	if (vop2->version == VOP_VERSION_RK3588)
2475 		rk3588_vop2_regsbak(vop2);
2476 	else
2477 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2478 
2479 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2480 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2481 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2482 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2483 
2484 	for (i = 0; i < vop2->data->nr_vps; i++) {
2485 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2486 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2487 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2488 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2489 	}
2490 
2491 	if (is_vop3(vop2))
2492 		vop3_overlay_init(vop2, state);
2493 	else
2494 		vop2_overlay_init(vop2, state);
2495 
2496 	if (is_vop3(vop2)) {
2497 		/*
2498 		 * you can rewrite at dts vop node:
2499 		 *
2500 		 * VOP3_ESMART_8K_MODE = 0,
2501 		 * VOP3_ESMART_4K_4K_MODE = 1,
2502 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2503 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2504 		 *
2505 		 * &vop {
2506 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2507 		 * };
2508 		 */
2509 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2510 		if (ret < 0)
2511 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2512 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2513 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2514 
2515 		vop3_init_esmart_scale_engine(vop2);
2516 
2517 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2518 				DSP_VS_T_SEL_SHIFT, 0, false);
2519 	}
2520 
2521 	if (vop2->version == VOP_VERSION_RK3568)
2522 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2523 
2524 	vop2->global_init = true;
2525 }
2526 
2527 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2528 {
2529 	rockchip_vop2_gamma_lut_init(vop2, state);
2530 	rockchip_vop2_cubic_lut_init(vop2, state);
2531 
2532 	return 0;
2533 }
2534 
2535 /*
2536  * VOP2 have multi video ports.
2537  * video port ------- crtc
2538  */
2539 static int rockchip_vop2_preinit(struct display_state *state)
2540 {
2541 	struct crtc_state *cstate = &state->crtc_state;
2542 	const struct vop2_data *vop2_data = cstate->crtc->data;
2543 
2544 	if (!rockchip_vop2) {
2545 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2546 		if (!rockchip_vop2)
2547 			return -ENOMEM;
2548 		memset(rockchip_vop2, 0, sizeof(struct vop2));
2549 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2550 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2551 #ifdef CONFIG_SPL_BUILD
2552 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
2553 #else
2554 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2555 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2556 		if (rockchip_vop2->grf <= 0)
2557 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2558 #endif
2559 		rockchip_vop2->version = vop2_data->version;
2560 		rockchip_vop2->data = vop2_data;
2561 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2562 			struct regmap *map;
2563 
2564 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2565 			if (rockchip_vop2->vop_grf <= 0)
2566 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2567 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2568 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2569 			if (rockchip_vop2->vo1_grf <= 0)
2570 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2571 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2572 			if (rockchip_vop2->sys_pmu <= 0)
2573 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2574 		}
2575 	}
2576 
2577 	cstate->private = rockchip_vop2;
2578 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2579 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2580 
2581 	vop2_global_initial(rockchip_vop2, state);
2582 
2583 	return 0;
2584 }
2585 
2586 /*
2587  * calc the dclk on rk3588
2588  * the available div of dclk is 1, 2, 4
2589  *
2590  */
2591 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2592 {
2593 	if (child_clk * 4 <= max_dclk)
2594 		return child_clk * 4;
2595 	else if (child_clk * 2 <= max_dclk)
2596 		return child_clk * 2;
2597 	else if (child_clk <= max_dclk)
2598 		return child_clk;
2599 	else
2600 		return 0;
2601 }
2602 
2603 /*
2604  * 4 pixclk/cycle on rk3588
2605  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2606  * DP: dp_pixclk = dclk_out <= dclk_core
2607  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2608  */
2609 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2610 				       int *dclk_core_div, int *dclk_out_div,
2611 				       int *if_pixclk_div, int *if_dclk_div)
2612 {
2613 	struct crtc_state *cstate = &state->crtc_state;
2614 	struct connector_state *conn_state = &state->conn_state;
2615 	struct drm_display_mode *mode = &conn_state->mode;
2616 	struct vop2 *vop2 = cstate->private;
2617 	unsigned long v_pixclk = mode->crtc_clock;
2618 	unsigned long dclk_core_rate = v_pixclk >> 2;
2619 	unsigned long dclk_rate = v_pixclk;
2620 	unsigned long dclk_out_rate;
2621 	u64 if_dclk_rate;
2622 	u64 if_pixclk_rate;
2623 	int output_type = conn_state->type;
2624 	int output_mode = conn_state->output_mode;
2625 	int K = 1;
2626 
2627 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2628 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2629 		printf("Dual channel and YUV420 can't work together\n");
2630 		return -EINVAL;
2631 	}
2632 
2633 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2634 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2635 		K = 2;
2636 
2637 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2638 		/*
2639 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2640 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2641 		 */
2642 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2643 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2644 			dclk_rate = dclk_rate >> 1;
2645 			K = 2;
2646 		}
2647 		if (cstate->dsc_enable) {
2648 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2649 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2650 		} else {
2651 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2652 			if_dclk_rate = dclk_core_rate / K;
2653 		}
2654 
2655 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2656 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
2657 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2658 
2659 		if (!dclk_rate) {
2660 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2661 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
2662 			return -EINVAL;
2663 		}
2664 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2665 		*if_dclk_div = dclk_rate / if_dclk_rate;
2666 		*dclk_core_div = dclk_rate / dclk_core_rate;
2667 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2668 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2669 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2670 		/* edp_pixclk = edp_dclk > dclk_core */
2671 		if_pixclk_rate = v_pixclk / K;
2672 		if_dclk_rate = v_pixclk / K;
2673 		dclk_rate = if_pixclk_rate * K;
2674 		*dclk_core_div = dclk_rate / dclk_core_rate;
2675 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2676 		*if_dclk_div = *if_pixclk_div;
2677 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2678 		dclk_out_rate = v_pixclk >> 2;
2679 		dclk_out_rate = dclk_out_rate / K;
2680 
2681 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2682 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2683 		if (!dclk_rate) {
2684 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2685 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
2686 			return -EINVAL;
2687 		}
2688 		*dclk_out_div = dclk_rate / dclk_out_rate;
2689 		*dclk_core_div = dclk_rate / dclk_core_rate;
2690 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2691 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2692 			K = 2;
2693 		if (cstate->dsc_enable)
2694 			/* dsc output is 96bit, dsi input is 192 bit */
2695 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2696 		else
2697 			if_pixclk_rate = dclk_core_rate / K;
2698 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2699 		dclk_out_rate = dclk_core_rate / K;
2700 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2701 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2702 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2703 		if (!dclk_rate) {
2704 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2705 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
2706 			return -EINVAL;
2707 		}
2708 
2709 		if (cstate->dsc_enable)
2710 			dclk_rate /= cstate->dsc_slice_num;
2711 
2712 		*dclk_out_div = dclk_rate / dclk_out_rate;
2713 		*dclk_core_div = dclk_rate / dclk_core_rate;
2714 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2715 		if (cstate->dsc_enable)
2716 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2717 
2718 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2719 		dclk_rate = v_pixclk;
2720 		*dclk_core_div = dclk_rate / dclk_core_rate;
2721 	}
2722 
2723 	*if_pixclk_div = ilog2(*if_pixclk_div);
2724 	*if_dclk_div = ilog2(*if_dclk_div);
2725 	*dclk_core_div = ilog2(*dclk_core_div);
2726 	*dclk_out_div = ilog2(*dclk_out_div);
2727 
2728 	return dclk_rate;
2729 }
2730 
2731 static int vop2_calc_dsc_clk(struct display_state *state)
2732 {
2733 	struct connector_state *conn_state = &state->conn_state;
2734 	struct drm_display_mode *mode = &conn_state->mode;
2735 	struct crtc_state *cstate = &state->crtc_state;
2736 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2737 	u8 k = 1;
2738 
2739 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2740 		k = 2;
2741 
2742 	cstate->dsc_txp_clk_rate = v_pixclk;
2743 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2744 
2745 	cstate->dsc_pxl_clk_rate = v_pixclk;
2746 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2747 
2748 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2749 	 * cds_dat_width = 96;
2750 	 * bits_per_pixel = [8-12];
2751 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2752 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2753 	 * otherwise dsc_cds = crtc_clock / 8;
2754 	 */
2755 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2756 
2757 	return 0;
2758 }
2759 
2760 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2761 {
2762 	struct crtc_state *cstate = &state->crtc_state;
2763 	struct connector_state *conn_state = &state->conn_state;
2764 	struct drm_display_mode *mode = &conn_state->mode;
2765 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2766 	struct vop2 *vop2 = cstate->private;
2767 	u32 vp_offset = (cstate->crtc_id * 0x100);
2768 	u16 hdisplay = mode->crtc_hdisplay;
2769 	int output_if = conn_state->output_if;
2770 	int if_pixclk_div = 0;
2771 	int if_dclk_div = 0;
2772 	unsigned long dclk_rate;
2773 	u32 val;
2774 
2775 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2776 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2777 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2778 	} else {
2779 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2780 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2781 	}
2782 
2783 	if (cstate->dsc_enable) {
2784 		int k = 1;
2785 
2786 		if (!vop2->data->nr_dscs) {
2787 			printf("Unsupported DSC\n");
2788 			return 0;
2789 		}
2790 
2791 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2792 			k = 2;
2793 
2794 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2795 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2796 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2797 
2798 		vop2_calc_dsc_clk(state);
2799 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2800 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2801 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2802 	}
2803 
2804 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2805 
2806 	if (output_if & VOP_OUTPUT_IF_RGB) {
2807 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2808 				4, false);
2809 	}
2810 
2811 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2812 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2813 				3, false);
2814 	}
2815 
2816 	if (output_if & VOP_OUTPUT_IF_BT656) {
2817 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2818 				2, false);
2819 	}
2820 
2821 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2822 		if (cstate->crtc_id == 2)
2823 			val = 0;
2824 		else
2825 			val = 1;
2826 
2827 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2828 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2829 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2830 
2831 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2832 				1, false);
2833 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2834 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2835 				if_pixclk_div, false);
2836 
2837 		if (conn_state->hold_mode) {
2838 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2839 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
2840 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2841 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2842 		}
2843 	}
2844 
2845 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2846 		if (cstate->crtc_id == 2)
2847 			val = 0;
2848 		else if (cstate->crtc_id == 3)
2849 			val = 1;
2850 		else
2851 			val = 3; /*VP1*/
2852 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2853 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2854 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2855 
2856 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2857 				1, false);
2858 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2859 				val, false);
2860 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2861 				if_pixclk_div, false);
2862 
2863 		if (conn_state->hold_mode) {
2864 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2865 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
2866 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2867 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2868 		}
2869 	}
2870 
2871 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2872 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2873 				MIPI_DUAL_EN_SHIFT, 1, false);
2874 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2875 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2876 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2877 					false);
2878 		switch (conn_state->type) {
2879 		case DRM_MODE_CONNECTOR_DisplayPort:
2880 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2881 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2882 			break;
2883 		case DRM_MODE_CONNECTOR_eDP:
2884 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2885 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2886 			break;
2887 		case DRM_MODE_CONNECTOR_HDMIA:
2888 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2889 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2890 			break;
2891 		case DRM_MODE_CONNECTOR_DSI:
2892 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2893 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2894 			break;
2895 		default:
2896 			break;
2897 		}
2898 	}
2899 
2900 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2901 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2902 				1, false);
2903 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2904 				cstate->crtc_id, false);
2905 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2906 				if_dclk_div, false);
2907 
2908 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2909 				if_pixclk_div, false);
2910 
2911 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2912 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2913 	}
2914 
2915 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2916 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2917 				1, false);
2918 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2919 				cstate->crtc_id, false);
2920 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2921 				if_dclk_div, false);
2922 
2923 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2924 				if_pixclk_div, false);
2925 
2926 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2927 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2928 	}
2929 
2930 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2931 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2932 				1, false);
2933 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2934 				cstate->crtc_id, false);
2935 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2936 				if_dclk_div, false);
2937 
2938 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2939 				if_pixclk_div, false);
2940 
2941 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2942 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2943 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2944 				HDMI_SYNC_POL_MASK,
2945 				HDMI0_SYNC_POL_SHIFT, val);
2946 	}
2947 
2948 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2949 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2950 				1, false);
2951 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2952 				cstate->crtc_id, false);
2953 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2954 				if_dclk_div, false);
2955 
2956 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2957 				if_pixclk_div, false);
2958 
2959 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2960 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2961 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2962 				HDMI_SYNC_POL_MASK,
2963 				HDMI1_SYNC_POL_SHIFT, val);
2964 	}
2965 
2966 	if (output_if & VOP_OUTPUT_IF_DP0) {
2967 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2968 				1, false);
2969 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2970 				cstate->crtc_id, false);
2971 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2972 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2973 	}
2974 
2975 	if (output_if & VOP_OUTPUT_IF_DP1) {
2976 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2977 				1, false);
2978 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2979 				cstate->crtc_id, false);
2980 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2981 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2982 	}
2983 
2984 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2985 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2986 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2987 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2988 
2989 	return dclk_rate;
2990 }
2991 
2992 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2993 {
2994 	struct crtc_state *cstate = &state->crtc_state;
2995 	struct connector_state *conn_state = &state->conn_state;
2996 	struct drm_display_mode *mode = &conn_state->mode;
2997 	struct vop2 *vop2 = cstate->private;
2998 	u32 vp_offset = (cstate->crtc_id * 0x100);
2999 	bool dclk_inv;
3000 	u32 val;
3001 
3002 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3003 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3004 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3005 
3006 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3007 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3008 				1, false);
3009 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3010 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3011 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3012 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3013 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3014 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3015 	}
3016 
3017 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
3018 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3019 				1, false);
3020 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
3021 				BT1120_EN_SHIFT, 1, false);
3022 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3023 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3024 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3025 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
3026 	}
3027 
3028 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3029 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3030 				1, false);
3031 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3032 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3033 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3034 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
3035 	}
3036 
3037 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3038 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3039 				1, false);
3040 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3041 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3042 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3043 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3044 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3045 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3046 	}
3047 
3048 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3049 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3050 				1, false);
3051 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3052 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3053 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3054 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3055 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3056 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3057 	}
3058 
3059 	if (conn_state->output_flags &
3060 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
3061 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
3062 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3063 				LVDS_DUAL_EN_SHIFT, 1, false);
3064 		if (conn_state->output_flags &
3065 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3066 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3067 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
3068 					false);
3069 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3070 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3071 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3072 	}
3073 
3074 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3075 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3076 				1, false);
3077 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3078 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3079 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3080 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3081 	}
3082 
3083 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3084 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3085 				1, false);
3086 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3087 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3088 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3089 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3090 	}
3091 
3092 	if (conn_state->output_flags &
3093 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3094 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3095 				MIPI_DUAL_EN_SHIFT, 1, false);
3096 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3097 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3098 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3099 					false);
3100 	}
3101 
3102 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3103 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3104 				1, false);
3105 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3106 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3107 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3108 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3109 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3110 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3111 	}
3112 
3113 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3114 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3115 				1, false);
3116 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3117 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3118 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3119 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3120 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3121 				IF_CRTL_HDMI_PIN_POL_MASK,
3122 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3123 	}
3124 
3125 	return mode->clock;
3126 }
3127 
3128 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3129 {
3130 	struct crtc_state *cstate = &state->crtc_state;
3131 	struct connector_state *conn_state = &state->conn_state;
3132 	struct drm_display_mode *mode = &conn_state->mode;
3133 	struct vop2 *vop2 = cstate->private;
3134 	u32 val;
3135 
3136 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3137 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3138 
3139 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3140 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3141 				1, false);
3142 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3143 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3144 	}
3145 
3146 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3147 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3148 				1, false);
3149 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3150 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3151 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3152 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3153 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3154 				IF_CRTL_HDMI_PIN_POL_MASK,
3155 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3156 	}
3157 
3158 	return mode->crtc_clock;
3159 }
3160 
3161 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3162 {
3163 	struct crtc_state *cstate = &state->crtc_state;
3164 	struct connector_state *conn_state = &state->conn_state;
3165 	struct drm_display_mode *mode = &conn_state->mode;
3166 	struct vop2 *vop2 = cstate->private;
3167 	bool dclk_inv;
3168 	u32 val;
3169 
3170 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3171 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3172 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3173 
3174 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3175 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3176 				1, false);
3177 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3178 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3179 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3180 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3181 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3182 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3183 	}
3184 
3185 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3186 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3187 				1, false);
3188 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3189 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3190 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3191 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3192 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3193 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3194 	}
3195 
3196 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3197 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3198 				1, false);
3199 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3200 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3201 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3202 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3203 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3204 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3205 	}
3206 
3207 	return mode->crtc_clock;
3208 }
3209 
3210 static void vop2_post_color_swap(struct display_state *state)
3211 {
3212 	struct crtc_state *cstate = &state->crtc_state;
3213 	struct connector_state *conn_state = &state->conn_state;
3214 	struct vop2 *vop2 = cstate->private;
3215 	u32 vp_offset = (cstate->crtc_id * 0x100);
3216 	u32 output_type = conn_state->type;
3217 	u32 data_swap = 0;
3218 
3219 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) ||
3220 	    is_rb_swap(conn_state->bus_format, conn_state->output_mode))
3221 		data_swap = DSP_RB_SWAP;
3222 
3223 	if (vop2->version == VOP_VERSION_RK3588 &&
3224 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
3225 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
3226 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
3227 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
3228 		data_swap |= DSP_RG_SWAP;
3229 
3230 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
3231 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
3232 }
3233 
3234 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
3235 {
3236 	int ret = 0;
3237 
3238 	if (parent->dev)
3239 		ret = clk_set_parent(clk, parent);
3240 	if (ret < 0)
3241 		debug("failed to set %s as parent for %s\n",
3242 		      parent->dev->name, clk->dev->name);
3243 }
3244 
3245 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
3246 {
3247 	int ret = 0;
3248 
3249 	if (clk->dev)
3250 		ret = clk_set_rate(clk, rate);
3251 	if (ret < 0)
3252 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
3253 
3254 	return ret;
3255 }
3256 
3257 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
3258 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
3259 				  int *dsc_cds_clk_div, u64 dclk_rate)
3260 {
3261 	struct crtc_state *cstate = &state->crtc_state;
3262 
3263 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
3264 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
3265 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
3266 
3267 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
3268 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
3269 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
3270 }
3271 
3272 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
3273 {
3274 	struct crtc_state *cstate = &state->crtc_state;
3275 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
3276 	struct drm_dsc_picture_parameter_set config_pps;
3277 	const struct vop2_data *vop2_data = vop2->data;
3278 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3279 	u32 *pps_val = (u32 *)&config_pps;
3280 	u32 decoder_regs_offset = (dsc_id * 0x100);
3281 	int i = 0;
3282 
3283 	memcpy(&config_pps, pps, sizeof(config_pps));
3284 
3285 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
3286 		config_pps.pps_3 &= 0xf0;
3287 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
3288 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
3289 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
3290 	}
3291 
3292 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
3293 		config_pps.rc_range_parameters[i] =
3294 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
3295 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
3296 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
3297 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
3298 	}
3299 
3300 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
3301 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
3302 }
3303 
3304 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
3305 {
3306 	struct connector_state *conn_state = &state->conn_state;
3307 	struct drm_display_mode *mode = &conn_state->mode;
3308 	struct crtc_state *cstate = &state->crtc_state;
3309 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3310 	const struct vop2_data *vop2_data = vop2->data;
3311 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3312 	bool mipi_ds_mode = false;
3313 	u8 dsc_interface_mode = 0;
3314 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3315 	u16 hdisplay = mode->crtc_hdisplay;
3316 	u16 htotal = mode->crtc_htotal;
3317 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3318 	u16 vdisplay = mode->crtc_vdisplay;
3319 	u16 vtotal = mode->crtc_vtotal;
3320 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3321 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3322 	u16 vact_end = vact_st + vdisplay;
3323 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3324 	u32 decoder_regs_offset = (dsc_id * 0x100);
3325 	int dsc_txp_clk_div = 0;
3326 	int dsc_pxl_clk_div = 0;
3327 	int dsc_cds_clk_div = 0;
3328 	int val = 0;
3329 
3330 	if (!vop2->data->nr_dscs) {
3331 		printf("Unsupported DSC\n");
3332 		return;
3333 	}
3334 
3335 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
3336 		printf("DSC%d supported max slice is: %d, current is: %d\n",
3337 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
3338 
3339 	if (dsc_data->pd_id) {
3340 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
3341 			printf("open dsc%d pd fail\n", dsc_id);
3342 	}
3343 
3344 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
3345 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
3346 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
3347 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
3348 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3349 		dsc_interface_mode = VOP_DSC_IF_HDMI;
3350 	} else {
3351 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
3352 		if (mipi_ds_mode)
3353 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
3354 		else
3355 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
3356 	}
3357 
3358 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3359 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3360 				DSC_MAN_MODE_SHIFT, 0, false);
3361 	else
3362 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3363 				DSC_MAN_MODE_SHIFT, 1, false);
3364 
3365 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
3366 
3367 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
3368 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
3369 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
3370 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3371 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3372 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3373 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3374 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3375 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3376 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3377 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3378 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3379 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3380 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3381 
3382 	if (!mipi_ds_mode) {
3383 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3384 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3385 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3386 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3387 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3388 		int k = 1;
3389 
3390 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3391 			k = 2;
3392 
3393 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3394 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3395 
3396 		/*
3397 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3398 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3399 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3400 		 *
3401 		 * HDMI:
3402 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3403 		 *                 delay_line_num = 4 - BPP / 8
3404 		 *                                = (64 - target_bpp / 8) / 16
3405 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3406 		 *
3407 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
3408 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
3409 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3410 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
3411 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3412 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
3413 		 */
3414 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3415 		dsc_cds_rate_mhz = dsc_cds_rate;
3416 		dsc_hsync = hsync_len / 2;
3417 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
3418 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3419 		} else {
3420 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
3421 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
3422 					     be16_to_cpu(cstate->pps.chunk_size);
3423 
3424 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3425 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
3426 
3427 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
3428 			if (dsc_hsync < 8)
3429 				dsc_hsync = 8;
3430 		}
3431 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3432 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3433 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3434 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3435 
3436 		/*
3437 		 * htotal / dclk_core = dsc_htotal /cds_clk
3438 		 *
3439 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3440 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3441 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3442 		 *
3443 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3444 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3445 		 */
3446 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3447 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3448 		val = dsc_htotal << 16 | dsc_hsync;
3449 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3450 				DSC_HTOTAL_PW_SHIFT, val, false);
3451 
3452 		dsc_hact_st = hact_st / 2;
3453 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3454 		val = dsc_hact_end << 16 | dsc_hact_st;
3455 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3456 				DSC_HACT_ST_END_SHIFT, val, false);
3457 
3458 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3459 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3460 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3461 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3462 	}
3463 
3464 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3465 			RST_DEASSERT_SHIFT, 1, false);
3466 	udelay(10);
3467 
3468 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3469 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3470 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3471 
3472 	vop2_load_pps(state, vop2, dsc_id);
3473 
3474 	val |= (1 << DSC_PPS_UPD_SHIFT);
3475 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3476 
3477 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3478 	       dsc_id,
3479 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3480 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3481 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3482 }
3483 
3484 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3485 {
3486 	struct crtc_state *cstate = &state->crtc_state;
3487 	struct vop2 *vop2 = cstate->private;
3488 	struct udevice *vp_dev, *dev;
3489 	struct ofnode_phandle_args args;
3490 	char vp_name[10];
3491 	int ret;
3492 
3493 	if (vop2->version != VOP_VERSION_RK3588)
3494 		return false;
3495 
3496 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3497 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3498 		debug("warn: can't get vp device\n");
3499 		return false;
3500 	}
3501 
3502 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3503 					 0, &args);
3504 	if (ret) {
3505 		debug("assigned-clock-parents's node not define\n");
3506 		return false;
3507 	}
3508 
3509 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3510 		debug("warn: can't get clk device\n");
3511 		return false;
3512 	}
3513 
3514 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3515 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3516 		if (clk_dev)
3517 			*clk_dev = dev;
3518 		return true;
3519 	}
3520 
3521 	return false;
3522 }
3523 
3524 static void vop3_mcu_mode_setup(struct display_state *state)
3525 {
3526 	struct crtc_state *cstate = &state->crtc_state;
3527 	struct vop2 *vop2 = cstate->private;
3528 	u32 vp_offset = (cstate->crtc_id * 0x100);
3529 
3530 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3531 			MCU_TYPE_SHIFT, 1, false);
3532 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3533 			MCU_HOLD_MODE_SHIFT, 1, false);
3534 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
3535 			MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false);
3536 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
3537 			MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false);
3538 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
3539 			MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false);
3540 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
3541 			MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false);
3542 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
3543 			MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false);
3544 }
3545 
3546 static void vop3_mcu_bypass_mode_setup(struct display_state *state)
3547 {
3548 	struct crtc_state *cstate = &state->crtc_state;
3549 	struct vop2 *vop2 = cstate->private;
3550 	u32 vp_offset = (cstate->crtc_id * 0x100);
3551 
3552 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3553 			MCU_TYPE_SHIFT, 1, false);
3554 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3555 			MCU_HOLD_MODE_SHIFT, 1, false);
3556 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
3557 			MCU_PIX_TOTAL_SHIFT, 53, false);
3558 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
3559 			MCU_CS_PST_SHIFT, 6, false);
3560 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
3561 			MCU_CS_PEND_SHIFT, 48, false);
3562 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
3563 			MCU_RW_PST_SHIFT, 12, false);
3564 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
3565 			MCU_RW_PEND_SHIFT, 30, false);
3566 }
3567 
3568 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value)
3569 {
3570 	struct crtc_state *cstate = &state->crtc_state;
3571 	struct connector_state *conn_state = &state->conn_state;
3572 	struct drm_display_mode *mode = &conn_state->mode;
3573 	struct vop2 *vop2 = cstate->private;
3574 	u32 vp_offset = (cstate->crtc_id * 0x100);
3575 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3576 
3577 	/*
3578 	 * 1.disable port dclk auto gating.
3579 	 * 2.set mcu bypass mode timing to adapt to the mode of sending cmds.
3580 	 * 3.make setting of output mode take effect.
3581 	 * 4.set dclk rate to 150M, in order to sync with hclk in sending cmds.
3582 	 */
3583 	if (type == MCU_SETBYPASS && value) {
3584 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
3585 				AUTO_GATING_EN_SHIFT, 0, false);
3586 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
3587 				PORT_DCLK_AUTO_GATING_EN_SHIFT, 0, false);
3588 		vop3_mcu_bypass_mode_setup(state);
3589 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3590 				STANDBY_EN_SHIFT, 0, false);
3591 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3592 		vop2_clk_set_rate(&cstate->dclk, 150000000);
3593 	}
3594 
3595 	switch (type) {
3596 	case MCU_WRCMD:
3597 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3598 				MCU_RS_SHIFT, 0, false);
3599 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
3600 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
3601 				value, false);
3602 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3603 				MCU_RS_SHIFT, 1, false);
3604 		break;
3605 	case MCU_WRDATA:
3606 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3607 				MCU_RS_SHIFT, 1, false);
3608 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
3609 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
3610 				value, false);
3611 		break;
3612 	case MCU_SETBYPASS:
3613 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
3614 				MCU_BYPASS_SHIFT, value ? 1 : 0, false);
3615 		break;
3616 	default:
3617 		break;
3618 	}
3619 
3620 	/*
3621 	 * 1.restore port dclk auto gating.
3622 	 * 2.restore mcu data mode timing.
3623 	 * 3.restore dclk rate to crtc_clock.
3624 	 */
3625 	if (type == MCU_SETBYPASS && !value) {
3626 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
3627 				AUTO_GATING_EN_SHIFT, 1, false);
3628 		vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
3629 				PORT_DCLK_AUTO_GATING_EN_SHIFT, 1, false);
3630 		vop3_mcu_mode_setup(state);
3631 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3632 				STANDBY_EN_SHIFT, 1, false);
3633 		vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000);
3634 	}
3635 
3636 	return 0;
3637 }
3638 
3639 static int vop2_get_vrefresh(struct display_state *state)
3640 {
3641 	struct crtc_state *cstate = &state->crtc_state;
3642 	struct connector_state *conn_state = &state->conn_state;
3643 	struct drm_display_mode *mode = &conn_state->mode;
3644 
3645 	if (cstate->mcu_timing.mcu_pix_total)
3646 		return mode->vrefresh / cstate->mcu_timing.mcu_pix_total;
3647 	else
3648 		return mode->vrefresh;
3649 }
3650 
3651 static int rockchip_vop2_init(struct display_state *state)
3652 {
3653 	struct crtc_state *cstate = &state->crtc_state;
3654 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3655 	struct connector_state *conn_state = &state->conn_state;
3656 	struct drm_display_mode *mode = &conn_state->mode;
3657 	struct vop2 *vop2 = cstate->private;
3658 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3659 	u16 hdisplay = mode->crtc_hdisplay;
3660 	u16 htotal = mode->crtc_htotal;
3661 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3662 	u16 hact_end = hact_st + hdisplay;
3663 	u16 vdisplay = mode->crtc_vdisplay;
3664 	u16 vtotal = mode->crtc_vtotal;
3665 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3666 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3667 	u16 vact_end = vact_st + vdisplay;
3668 	bool yuv_overlay = false;
3669 	u32 vp_offset = (cstate->crtc_id * 0x100);
3670 	u32 line_flag_offset = (cstate->crtc_id * 4);
3671 	u32 val, act_end;
3672 	u8 dither_down_en = 0;
3673 	u8 dither_down_mode = 0;
3674 	u8 pre_dither_down_en = 0;
3675 	u8 dclk_div_factor = 0;
3676 	char output_type_name[30] = {0};
3677 #ifndef CONFIG_SPL_BUILD
3678 	char dclk_name[9];
3679 #endif
3680 	struct clk hdmi0_phy_pll;
3681 	struct clk hdmi1_phy_pll;
3682 	struct clk hdmi_phy_pll;
3683 	struct udevice *disp_dev;
3684 	unsigned long dclk_rate = 0;
3685 	int ret;
3686 
3687 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3688 	       mode->crtc_hdisplay, mode->vdisplay,
3689 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3690 	       vop2_get_vrefresh(state),
3691 	       get_output_if_name(conn_state->output_if, output_type_name),
3692 	       cstate->crtc_id);
3693 
3694 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3695 		cstate->splice_mode = true;
3696 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3697 		if (!cstate->splice_crtc_id) {
3698 			printf("%s: Splice mode is unsupported by vp%d\n",
3699 			       __func__, cstate->crtc_id);
3700 			return -EINVAL;
3701 		}
3702 
3703 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3704 				PORT_MERGE_EN_SHIFT, 1, false);
3705 	}
3706 
3707 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3708 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3709 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3710 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3711 
3712 	vop2_initial(vop2, state);
3713 	if (vop2->version == VOP_VERSION_RK3588)
3714 		dclk_rate = rk3588_vop2_if_cfg(state);
3715 	else if (vop2->version == VOP_VERSION_RK3568)
3716 		dclk_rate = rk3568_vop2_if_cfg(state);
3717 	else if (vop2->version == VOP_VERSION_RK3528)
3718 		dclk_rate = rk3528_vop2_if_cfg(state);
3719 	else if (vop2->version == VOP_VERSION_RK3562)
3720 		dclk_rate = rk3562_vop2_if_cfg(state);
3721 
3722 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3723 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3724 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3725 
3726 	vop2_post_color_swap(state);
3727 
3728 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3729 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3730 
3731 	switch (conn_state->bus_format) {
3732 	case MEDIA_BUS_FMT_RGB565_1X16:
3733 		dither_down_en = 1;
3734 		dither_down_mode = RGB888_TO_RGB565;
3735 		pre_dither_down_en = 1;
3736 		break;
3737 	case MEDIA_BUS_FMT_RGB666_1X18:
3738 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3739 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3740 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3741 		dither_down_en = 1;
3742 		dither_down_mode = RGB888_TO_RGB666;
3743 		pre_dither_down_en = 1;
3744 		break;
3745 	case MEDIA_BUS_FMT_YUV8_1X24:
3746 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3747 		dither_down_en = 0;
3748 		pre_dither_down_en = 1;
3749 		break;
3750 	case MEDIA_BUS_FMT_YUV10_1X30:
3751 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3752 		dither_down_en = 0;
3753 		pre_dither_down_en = 0;
3754 		break;
3755 	case MEDIA_BUS_FMT_YUYV10_1X20:
3756 	case MEDIA_BUS_FMT_RGB888_1X24:
3757 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3758 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3759 	case MEDIA_BUS_FMT_RGB101010_1X30:
3760 	default:
3761 		dither_down_en = 0;
3762 		pre_dither_down_en = 1;
3763 		break;
3764 	}
3765 
3766 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3767 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3768 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3769 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3770 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3771 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3772 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3773 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3774 
3775 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3776 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3777 			yuv_overlay, false);
3778 
3779 	cstate->yuv_overlay = yuv_overlay;
3780 
3781 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3782 		    (htotal << 16) | hsync_len);
3783 	val = hact_st << 16;
3784 	val |= hact_end;
3785 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3786 	val = vact_st << 16;
3787 	val |= vact_end;
3788 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3789 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3790 		u16 vact_st_f1 = vtotal + vact_st + 1;
3791 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3792 
3793 		val = vact_st_f1 << 16 | vact_end_f1;
3794 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3795 			    val);
3796 
3797 		val = vtotal << 16 | (vtotal + vsync_len);
3798 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3799 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3800 				INTERLACE_EN_SHIFT, 1, false);
3801 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3802 				DSP_FILED_POL, 1, false);
3803 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3804 				P2I_EN_SHIFT, 1, false);
3805 		vtotal += vtotal + 1;
3806 		act_end = vact_end_f1;
3807 	} else {
3808 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3809 				INTERLACE_EN_SHIFT, 0, false);
3810 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3811 				P2I_EN_SHIFT, 0, false);
3812 		act_end = vact_end;
3813 	}
3814 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3815 		    (vtotal << 16) | vsync_len);
3816 
3817 	if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3818 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3819 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3820 				CORE_DCLK_DIV_EN_SHIFT, 1, false);
3821 	else
3822 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3823 				CORE_DCLK_DIV_EN_SHIFT, 0, false);
3824 
3825 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3826 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3827 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3828 	else
3829 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3830 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3831 
3832 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3833 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3834 
3835 	if (yuv_overlay)
3836 		val = 0x20010200;
3837 	else
3838 		val = 0;
3839 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3840 	if (cstate->splice_mode) {
3841 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3842 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3843 				yuv_overlay, false);
3844 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3845 	}
3846 
3847 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3848 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3849 
3850 	if (vp->xmirror_en)
3851 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3852 				DSP_X_MIR_EN_SHIFT, 1, false);
3853 
3854 	vop2_tv_config_update(state, vop2);
3855 	vop2_post_config(state, vop2);
3856 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
3857 		vop3_post_config(state, vop2);
3858 
3859 	if (cstate->dsc_enable) {
3860 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3861 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
3862 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
3863 		} else {
3864 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
3865 		}
3866 	}
3867 
3868 #ifndef CONFIG_SPL_BUILD
3869 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3870 	ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk);
3871 	if (ret) {
3872 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3873 		return ret;
3874 	}
3875 #endif
3876 
3877 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3878 	if (!ret) {
3879 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3880 		if (ret)
3881 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3882 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3883 		if (ret)
3884 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3885 	} else {
3886 		hdmi0_phy_pll.dev = NULL;
3887 		hdmi1_phy_pll.dev = NULL;
3888 		debug("%s: Faile to find display-subsystem node\n", __func__);
3889 	}
3890 
3891 	if (vop2->version == VOP_VERSION_RK3528) {
3892 		struct ofnode_phandle_args args;
3893 
3894 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3895 						 "#clock-cells", 0, 0, &args);
3896 		if (!ret) {
3897 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3898 			if (ret) {
3899 				debug("warn: can't get clk device\n");
3900 				return ret;
3901 			}
3902 		} else {
3903 			debug("assigned-clock-parents's node not define\n");
3904 		}
3905 	}
3906 
3907 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3908 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3909 			vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll);
3910 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3911 			vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll);
3912 
3913 		/*
3914 		 * uboot clk driver won't set dclk parent's rate when use
3915 		 * hdmi phypll as dclk source.
3916 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3917 		 * directly.
3918 		 */
3919 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3920 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3921 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3922 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3923 		} else {
3924 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3925 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3926 			} else {
3927 #ifndef CONFIG_SPL_BUILD
3928 				ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate * 1000);
3929 #else
3930 				if (vop2->version == VOP_VERSION_RK3528) {
3931 					void *cru_base = (void *)RK3528_CRU_BASE;
3932 
3933 					/* dclk src switch to hdmiphy pll */
3934 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
3935 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
3936 					ret = dclk_rate * 1000;
3937 				}
3938 #endif
3939 			}
3940 		}
3941 	} else {
3942 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3943 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3944 		else
3945 			ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate * 1000);
3946 	}
3947 
3948 	if (IS_ERR_VALUE(ret)) {
3949 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3950 		       __func__, cstate->crtc_id, dclk_rate, ret);
3951 		return ret;
3952 	} else {
3953 		dclk_div_factor = mode->clock / dclk_rate;
3954 		if (vop2->version == VOP_VERSION_RK3528 &&
3955 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3956 			mode->crtc_clock = ret / 4 / 1000;
3957 		else
3958 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3959 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3960 	}
3961 
3962 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3963 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3964 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3965 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3966 
3967 	if (cstate->mcu_timing.mcu_pix_total)
3968 		vop3_mcu_mode_setup(state);
3969 
3970 	return 0;
3971 }
3972 
3973 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3974 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3975 			     uint32_t dst_h)
3976 {
3977 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3978 	uint16_t hscl_filter_mode, vscl_filter_mode;
3979 	uint8_t xgt2 = 0, xgt4 = 0;
3980 	uint8_t ygt2 = 0, ygt4 = 0;
3981 	uint32_t xfac = 0, yfac = 0;
3982 	u32 win_offset = win->reg_offset;
3983 	bool xgt_en = false;
3984 	bool xavg_en = false;
3985 
3986 	if (is_vop3(vop2)) {
3987 		if (src_w >= (4 * dst_w)) {
3988 			xgt4 = 1;
3989 			src_w >>= 2;
3990 		} else if (src_w >= (2 * dst_w)) {
3991 			xgt2 = 1;
3992 			src_w >>= 1;
3993 		}
3994 	}
3995 
3996 	if (src_h >= (4 * dst_h)) {
3997 		ygt4 = 1;
3998 		src_h >>= 2;
3999 	} else if (src_h >= (2 * dst_h)) {
4000 		ygt2 = 1;
4001 		src_h >>= 1;
4002 	}
4003 
4004 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
4005 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
4006 
4007 	if (yrgb_hor_scl_mode == SCALE_UP)
4008 		hscl_filter_mode = win->hsu_filter_mode;
4009 	else
4010 		hscl_filter_mode = win->hsd_filter_mode;
4011 
4012 	if (yrgb_ver_scl_mode == SCALE_UP)
4013 		vscl_filter_mode = win->vsu_filter_mode;
4014 	else
4015 		vscl_filter_mode = win->vsd_filter_mode;
4016 
4017 	/*
4018 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
4019 	 * at scale down mode
4020 	 */
4021 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
4022 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
4023 		dst_w += 1;
4024 	}
4025 
4026 	if (is_vop3(vop2)) {
4027 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
4028 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
4029 
4030 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
4031 			xavg_en = xgt2 || xgt4;
4032 		else
4033 			xgt_en = xgt2 || xgt4;
4034 	} else {
4035 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
4036 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
4037 	}
4038 
4039 	if (win->type == CLUSTER_LAYER) {
4040 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
4041 			    yfac << 16 | xfac);
4042 
4043 		if (is_vop3(vop2)) {
4044 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4045 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
4046 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4047 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
4048 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4049 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
4050 
4051 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4052 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4053 					yrgb_hor_scl_mode, false);
4054 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4055 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4056 					yrgb_ver_scl_mode, false);
4057 		} else {
4058 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4059 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4060 					yrgb_hor_scl_mode, false);
4061 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4062 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4063 					yrgb_ver_scl_mode, false);
4064 		}
4065 
4066 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
4067 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4068 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
4069 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4070 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
4071 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4072 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
4073 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4074 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
4075 		} else {
4076 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4077 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
4078 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4079 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
4080 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4081 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
4082 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4083 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
4084 		}
4085 	} else {
4086 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
4087 			    yfac << 16 | xfac);
4088 
4089 		if (is_vop3(vop2)) {
4090 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4091 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
4092 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4093 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
4094 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4095 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
4096 		}
4097 
4098 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4099 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
4100 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4101 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
4102 
4103 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4104 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
4105 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4106 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
4107 
4108 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4109 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
4110 				hscl_filter_mode, false);
4111 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
4112 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
4113 				vscl_filter_mode, false);
4114 	}
4115 }
4116 
4117 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
4118 {
4119 	u32 win_offset = win->reg_offset;
4120 
4121 	if (win->type == CLUSTER_LAYER) {
4122 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
4123 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
4124 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
4125 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
4126 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
4127 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
4128 	} else {
4129 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
4130 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
4131 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
4132 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
4133 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
4134 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
4135 	}
4136 }
4137 
4138 static bool vop2_win_dither_up(uint32_t format)
4139 {
4140 	switch (format) {
4141 	case ROCKCHIP_FMT_RGB565:
4142 		return true;
4143 	default:
4144 		return false;
4145 	}
4146 }
4147 
4148 static bool vop2_is_mirror_win(struct vop2_win_data *win)
4149 {
4150 	return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR);
4151 }
4152 
4153 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
4154 {
4155 	struct crtc_state *cstate = &state->crtc_state;
4156 	struct connector_state *conn_state = &state->conn_state;
4157 	struct drm_display_mode *mode = &conn_state->mode;
4158 	struct vop2 *vop2 = cstate->private;
4159 	int src_w = cstate->src_rect.w;
4160 	int src_h = cstate->src_rect.h;
4161 	int crtc_x = cstate->crtc_rect.x;
4162 	int crtc_y = cstate->crtc_rect.y;
4163 	int crtc_w = cstate->crtc_rect.w;
4164 	int crtc_h = cstate->crtc_rect.h;
4165 	int xvir = cstate->xvir;
4166 	int y_mirror = 0;
4167 	int csc_mode;
4168 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4169 	/* offset of the right window in splice mode */
4170 	u32 splice_pixel_offset = 0;
4171 	u32 splice_yrgb_offset = 0;
4172 	u32 win_offset = win->reg_offset;
4173 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4174 	bool dither_up;
4175 
4176 	if (win->splice_mode_right) {
4177 		src_w = cstate->right_src_rect.w;
4178 		src_h = cstate->right_src_rect.h;
4179 		crtc_x = cstate->right_crtc_rect.x;
4180 		crtc_y = cstate->right_crtc_rect.y;
4181 		crtc_w = cstate->right_crtc_rect.w;
4182 		crtc_h = cstate->right_crtc_rect.h;
4183 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4184 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4185 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4186 	}
4187 
4188 	act_info = (src_h - 1) << 16;
4189 	act_info |= (src_w - 1) & 0xffff;
4190 
4191 	dsp_info = (crtc_h - 1) << 16;
4192 	dsp_info |= (crtc_w - 1) & 0xffff;
4193 
4194 	dsp_stx = crtc_x;
4195 	dsp_sty = crtc_y;
4196 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4197 
4198 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4199 		y_mirror = 1;
4200 	else
4201 		y_mirror = 0;
4202 
4203 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4204 
4205 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4206 	    vop2->version == VOP_VERSION_RK3562)
4207 		vop2_axi_config(vop2, win);
4208 
4209 	if (y_mirror)
4210 		printf("WARN: y mirror is unsupported by cluster window\n");
4211 
4212 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
4213 	if (vop2->version == VOP_VERSION_RK3588)
4214 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
4215 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
4216 
4217 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
4218 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4219 			false);
4220 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
4221 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
4222 		    cstate->dma_addr + splice_yrgb_offset);
4223 
4224 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
4225 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
4226 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
4227 
4228 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
4229 
4230 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4231 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4232 			CLUSTER_RGB2YUV_EN_SHIFT,
4233 			is_yuv_output(conn_state->bus_format), false);
4234 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
4235 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
4236 
4237 	dither_up = vop2_win_dither_up(cstate->format);
4238 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4239 			CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false);
4240 
4241 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
4242 
4243 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4244 
4245 	return 0;
4246 }
4247 
4248 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
4249 {
4250 	struct crtc_state *cstate = &state->crtc_state;
4251 	struct connector_state *conn_state = &state->conn_state;
4252 	struct drm_display_mode *mode = &conn_state->mode;
4253 	struct vop2 *vop2 = cstate->private;
4254 	int src_w = cstate->src_rect.w;
4255 	int src_h = cstate->src_rect.h;
4256 	int crtc_x = cstate->crtc_rect.x;
4257 	int crtc_y = cstate->crtc_rect.y;
4258 	int crtc_w = cstate->crtc_rect.w;
4259 	int crtc_h = cstate->crtc_rect.h;
4260 	int xvir = cstate->xvir;
4261 	int y_mirror = 0;
4262 	int csc_mode;
4263 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4264 	/* offset of the right window in splice mode */
4265 	u32 splice_pixel_offset = 0;
4266 	u32 splice_yrgb_offset = 0;
4267 	u32 win_offset = win->reg_offset;
4268 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4269 	u32 val;
4270 	bool dither_up;
4271 
4272 	if (vop2_is_mirror_win(win)) {
4273 		struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id);
4274 
4275 		if (!source_win) {
4276 			printf("invalid source win id %d\n", win->source_win_id);
4277 			return -ENODEV;
4278 		}
4279 
4280 		val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset);
4281 		if (!(val & BIT(WIN_EN_SHIFT))) {
4282 			printf("WARN: the source win should be enabled before mirror win\n");
4283 			return -EAGAIN;
4284 		}
4285 	}
4286 
4287 	if (win->splice_mode_right) {
4288 		src_w = cstate->right_src_rect.w;
4289 		src_h = cstate->right_src_rect.h;
4290 		crtc_x = cstate->right_crtc_rect.x;
4291 		crtc_y = cstate->right_crtc_rect.y;
4292 		crtc_w = cstate->right_crtc_rect.w;
4293 		crtc_h = cstate->right_crtc_rect.h;
4294 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4295 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4296 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4297 	}
4298 
4299 	/*
4300 	 * This is workaround solution for IC design:
4301 	 * esmart can't support scale down when actual_w % 16 == 1.
4302 	 */
4303 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
4304 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
4305 		src_w -= 1;
4306 	}
4307 
4308 	act_info = (src_h - 1) << 16;
4309 	act_info |= (src_w - 1) & 0xffff;
4310 
4311 	dsp_info = (crtc_h - 1) << 16;
4312 	dsp_info |= (crtc_w - 1) & 0xffff;
4313 
4314 	dsp_stx = crtc_x;
4315 	dsp_sty = crtc_y;
4316 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4317 
4318 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4319 		y_mirror = 1;
4320 	else
4321 		y_mirror = 0;
4322 
4323 	if (is_vop3(vop2))
4324 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
4325 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
4326 
4327 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4328 
4329 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4330 	    vop2->version == VOP_VERSION_RK3562)
4331 		vop2_axi_config(vop2, win);
4332 
4333 	if (y_mirror)
4334 		cstate->dma_addr += (src_h - 1) * xvir * 4;
4335 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
4336 			YMIRROR_EN_SHIFT, y_mirror, false);
4337 
4338 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4339 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4340 			false);
4341 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
4342 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
4343 		    cstate->dma_addr + splice_yrgb_offset);
4344 
4345 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
4346 		    act_info);
4347 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
4348 		    dsp_info);
4349 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
4350 
4351 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
4352 			WIN_EN_SHIFT, 1, false);
4353 
4354 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4355 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
4356 			RGB2YUV_EN_SHIFT,
4357 			is_yuv_output(conn_state->bus_format), false);
4358 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
4359 			CSC_MODE_SHIFT, csc_mode, false);
4360 
4361 	dither_up = vop2_win_dither_up(cstate->format);
4362 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
4363 			REGION0_DITHER_UP_EN_SHIFT, dither_up, false);
4364 
4365 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4366 
4367 	return 0;
4368 }
4369 
4370 static void vop2_calc_display_rect_for_splice(struct display_state *state)
4371 {
4372 	struct crtc_state *cstate = &state->crtc_state;
4373 	struct connector_state *conn_state = &state->conn_state;
4374 	struct drm_display_mode *mode = &conn_state->mode;
4375 	struct display_rect *src_rect = &cstate->src_rect;
4376 	struct display_rect *dst_rect = &cstate->crtc_rect;
4377 	struct display_rect left_src, left_dst, right_src, right_dst;
4378 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
4379 	int left_src_w, left_dst_w, right_dst_w;
4380 
4381 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
4382 	if (left_dst_w < 0)
4383 		left_dst_w = 0;
4384 	right_dst_w = dst_rect->w - left_dst_w;
4385 
4386 	if (!right_dst_w)
4387 		left_src_w = src_rect->w;
4388 	else
4389 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
4390 
4391 	left_src.x = src_rect->x;
4392 	left_src.w = left_src_w;
4393 	left_dst.x = dst_rect->x;
4394 	left_dst.w = left_dst_w;
4395 	right_src.x = left_src.x + left_src.w;
4396 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
4397 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
4398 	right_dst.w = right_dst_w;
4399 
4400 	left_src.y = src_rect->y;
4401 	left_src.h = src_rect->h;
4402 	left_dst.y = dst_rect->y;
4403 	left_dst.h = dst_rect->h;
4404 	right_src.y = src_rect->y;
4405 	right_src.h = src_rect->h;
4406 	right_dst.y = dst_rect->y;
4407 	right_dst.h = dst_rect->h;
4408 
4409 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
4410 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
4411 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
4412 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
4413 }
4414 
4415 static int rockchip_vop2_set_plane(struct display_state *state)
4416 {
4417 	struct crtc_state *cstate = &state->crtc_state;
4418 	struct vop2 *vop2 = cstate->private;
4419 	struct vop2_win_data *win_data;
4420 	struct vop2_win_data *splice_win_data;
4421 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4422 	char plane_name[10] = {0};
4423 	int ret;
4424 
4425 	if (cstate->crtc_rect.w > cstate->max_output.width) {
4426 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
4427 		       cstate->crtc_rect.w, cstate->max_output.width);
4428 		return -EINVAL;
4429 	}
4430 
4431 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4432 	if (!win_data) {
4433 		printf("invalid win id %d\n", primary_plane_id);
4434 		return -ENODEV;
4435 	}
4436 
4437 	/* ignore some plane register according vop3 esmart lb mode */
4438 	if (vop3_ignore_plane(vop2, win_data))
4439 		return -EACCES;
4440 
4441 	if (vop2->version == VOP_VERSION_RK3588) {
4442 		if (vop2_power_domain_on(vop2, win_data->pd_id))
4443 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
4444 	}
4445 
4446 	if (cstate->splice_mode) {
4447 		if (win_data->splice_win_id) {
4448 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
4449 			splice_win_data->splice_mode_right = true;
4450 
4451 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
4452 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
4453 
4454 			vop2_calc_display_rect_for_splice(state);
4455 			if (win_data->type == CLUSTER_LAYER)
4456 				vop2_set_cluster_win(state, splice_win_data);
4457 			else
4458 				vop2_set_smart_win(state, splice_win_data);
4459 		} else {
4460 			printf("ERROR: splice mode is unsupported by plane %s\n",
4461 			       get_plane_name(primary_plane_id, plane_name));
4462 			return -EINVAL;
4463 		}
4464 	}
4465 
4466 	if (win_data->type == CLUSTER_LAYER)
4467 		ret = vop2_set_cluster_win(state, win_data);
4468 	else
4469 		ret = vop2_set_smart_win(state, win_data);
4470 	if (ret)
4471 		return ret;
4472 
4473 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
4474 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
4475 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
4476 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
4477 		cstate->dma_addr);
4478 
4479 	return 0;
4480 }
4481 
4482 static int rockchip_vop2_prepare(struct display_state *state)
4483 {
4484 	return 0;
4485 }
4486 
4487 static void vop2_dsc_cfg_done(struct display_state *state)
4488 {
4489 	struct connector_state *conn_state = &state->conn_state;
4490 	struct crtc_state *cstate = &state->crtc_state;
4491 	struct vop2 *vop2 = cstate->private;
4492 	u8 dsc_id = cstate->dsc_id;
4493 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4494 
4495 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4496 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
4497 				DSC_CFG_DONE_SHIFT, 1, false);
4498 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
4499 				DSC_CFG_DONE_SHIFT, 1, false);
4500 	} else {
4501 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
4502 				DSC_CFG_DONE_SHIFT, 1, false);
4503 	}
4504 }
4505 
4506 static int rockchip_vop2_enable(struct display_state *state)
4507 {
4508 	struct crtc_state *cstate = &state->crtc_state;
4509 	struct vop2 *vop2 = cstate->private;
4510 	u32 vp_offset = (cstate->crtc_id * 0x100);
4511 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4512 
4513 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4514 			STANDBY_EN_SHIFT, 0, false);
4515 
4516 	if (cstate->splice_mode)
4517 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4518 
4519 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4520 
4521 	if (cstate->dsc_enable)
4522 		vop2_dsc_cfg_done(state);
4523 
4524 	if (cstate->mcu_timing.mcu_pix_total)
4525 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4526 				MCU_HOLD_MODE_SHIFT, 0, false);
4527 
4528 	return 0;
4529 }
4530 
4531 static int rockchip_vop2_disable(struct display_state *state)
4532 {
4533 	struct crtc_state *cstate = &state->crtc_state;
4534 	struct vop2 *vop2 = cstate->private;
4535 	u32 vp_offset = (cstate->crtc_id * 0x100);
4536 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4537 
4538 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4539 			STANDBY_EN_SHIFT, 1, false);
4540 
4541 	if (cstate->splice_mode)
4542 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4543 
4544 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4545 
4546 	return 0;
4547 }
4548 
4549 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
4550 {
4551 	struct crtc_state *cstate = &state->crtc_state;
4552 	struct vop2 *vop2 = cstate->private;
4553 	int i = 0;
4554 	int correct_cursor_plane = -1;
4555 	int plane_type = -1;
4556 
4557 	if (cursor_plane < 0)
4558 		return -1;
4559 
4560 	if (plane_mask & (1 << cursor_plane))
4561 		return cursor_plane;
4562 
4563 	/* Get current cursor plane type */
4564 	for (i = 0; i < vop2->data->nr_layers; i++) {
4565 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
4566 			plane_type = vop2->data->plane_table[i].plane_type;
4567 			break;
4568 		}
4569 	}
4570 
4571 	/* Get the other same plane type plane id */
4572 	for (i = 0; i < vop2->data->nr_layers; i++) {
4573 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4574 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4575 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4576 			break;
4577 		}
4578 	}
4579 
4580 	/* To check whether the new correct_cursor_plane is attach to current vp */
4581 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4582 		printf("error: faild to find correct plane as cursor plane\n");
4583 		return -1;
4584 	}
4585 
4586 	printf("vp%d adjust cursor plane from %d to %d\n",
4587 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4588 
4589 	return correct_cursor_plane;
4590 }
4591 
4592 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4593 {
4594 	struct crtc_state *cstate = &state->crtc_state;
4595 	struct vop2 *vop2 = cstate->private;
4596 	ofnode vp_node;
4597 	struct device_node *port_parent_node = cstate->ports_node;
4598 	static bool vop_fix_dts;
4599 	const char *path;
4600 	u32 plane_mask = 0;
4601 	int vp_id = 0;
4602 	int cursor_plane_id = -1;
4603 
4604 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4605 		return 0;
4606 
4607 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4608 		path = vp_node.np->full_name;
4609 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4610 
4611 		if (cstate->crtc->assign_plane)
4612 			continue;
4613 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4614 								 cstate->crtc->vps[vp_id].cursor_plane);
4615 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4616 		       vp_id, plane_mask,
4617 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4618 		       cursor_plane_id);
4619 
4620 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4621 				     plane_mask, 1);
4622 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4623 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4624 		if (cursor_plane_id >= 0)
4625 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4626 					     cursor_plane_id, 1);
4627 		vp_id++;
4628 	}
4629 
4630 	vop_fix_dts = true;
4631 
4632 	return 0;
4633 }
4634 
4635 static int rockchip_vop2_check(struct display_state *state)
4636 {
4637 	struct crtc_state *cstate = &state->crtc_state;
4638 	struct rockchip_crtc *crtc = cstate->crtc;
4639 
4640 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4641 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4642 		return -ENOTSUPP;
4643 	}
4644 
4645 	if (cstate->splice_mode) {
4646 		crtc->splice_mode = true;
4647 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4648 	}
4649 
4650 	return 0;
4651 }
4652 
4653 static int rockchip_vop2_mode_valid(struct display_state *state)
4654 {
4655 	struct connector_state *conn_state = &state->conn_state;
4656 	struct crtc_state *cstate = &state->crtc_state;
4657 	struct drm_display_mode *mode = &conn_state->mode;
4658 	struct videomode vm;
4659 
4660 	drm_display_mode_to_videomode(mode, &vm);
4661 
4662 	if (vm.hactive < 32 || vm.vactive < 32 ||
4663 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4664 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4665 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4666 		return -EINVAL;
4667 	}
4668 
4669 	return 0;
4670 }
4671 
4672 static int rockchip_vop2_mode_fixup(struct display_state *state)
4673 {
4674 	struct connector_state *conn_state = &state->conn_state;
4675 	struct drm_display_mode *mode = &conn_state->mode;
4676 	struct crtc_state *cstate = &state->crtc_state;
4677 	struct vop2 *vop2 = cstate->private;
4678 
4679 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
4680 
4681 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
4682 		mode->crtc_clock *= 2;
4683 
4684 	/*
4685 	 * For RK3528, the path of CVBS output is like:
4686 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
4687 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
4688 	 * clock needs.
4689 	 */
4690 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
4691 		mode->crtc_clock *= 4;
4692 
4693 	if (cstate->mcu_timing.mcu_pix_total) {
4694 		if (conn_state->output_mode == ROCKCHIP_OUT_MODE_S888)
4695 			/*
4696 			 * For serial output_mode rgb3x8, one pixel need 3 cycles.
4697 			 * So dclk should be three times mode clock.
4698 			 */
4699 			mode->crtc_clock *= 3;
4700 		else if (conn_state->output_mode == ROCKCHIP_OUT_MODE_S888_DUMMY)
4701 			/*
4702 			 * For serial output_mode argb4x8, one pixel need 4 cycles.
4703 			 * So dclk should be four times mode clock.
4704 			 */
4705 			mode->crtc_clock *= 4;
4706 	}
4707 
4708 	if (conn_state->secondary) {
4709 		mode->crtc_clock *= 2;
4710 		mode->crtc_hdisplay *= 2;
4711 		mode->crtc_hsync_start *= 2;
4712 		mode->crtc_hsync_end *= 2;
4713 		mode->crtc_htotal *= 2;
4714 	}
4715 
4716 	return 0;
4717 }
4718 
4719 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4720 
4721 static int rockchip_vop2_plane_check(struct display_state *state)
4722 {
4723 	struct crtc_state *cstate = &state->crtc_state;
4724 	struct vop2 *vop2 = cstate->private;
4725 	struct display_rect *src = &cstate->src_rect;
4726 	struct display_rect *dst = &cstate->crtc_rect;
4727 	struct vop2_win_data *win_data;
4728 	int min_scale, max_scale;
4729 	int hscale, vscale;
4730 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4731 
4732 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4733 	if (!win_data) {
4734 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4735 		return -ENODEV;
4736 	}
4737 
4738 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4739 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4740 
4741 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4742 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4743 	if (hscale < 0 || vscale < 0) {
4744 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4745 		return -ERANGE;
4746 		}
4747 
4748 	return 0;
4749 }
4750 
4751 static int rockchip_vop2_apply_soft_te(struct display_state *state)
4752 {
4753 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
4754 	struct crtc_state *cstate = &state->crtc_state;
4755 	struct vop2 *vop2 = cstate->private;
4756 	u32 vp_offset = (cstate->crtc_id * 0x100);
4757 	int val = 0;
4758 	int ret = 0;
4759 
4760 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
4761 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
4762 	if (!ret) {
4763 #ifndef CONFIG_SPL_BUILD
4764 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
4765 					 !val, 50 * 1000);
4766 		if (!ret) {
4767 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
4768 						 val, 50 * 1000);
4769 			if (!ret) {
4770 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4771 						EN_MASK, EDPI_WMS_FS, 1, false);
4772 			} else {
4773 				printf("ERROR: vp%d wait for active TE signal timeout\n",
4774 				       cstate->crtc_id);
4775 				return ret;
4776 			}
4777 		} else {
4778 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
4779 			return ret;
4780 		}
4781 #endif
4782 	} else {
4783 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
4784 		return ret;
4785 	}
4786 
4787 	return 0;
4788 }
4789 
4790 static int rockchip_vop2_regs_dump(struct display_state *state)
4791 {
4792 	struct crtc_state *cstate = &state->crtc_state;
4793 	struct vop2 *vop2 = cstate->private;
4794 	const struct vop2_data *vop2_data = vop2->data;
4795 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4796 	u32 n, i, j;
4797 	u32 base;
4798 
4799 	if (!cstate->crtc->active)
4800 		return -EINVAL;
4801 
4802 	n = vop2_data->dump_regs_size;
4803 	for (i = 0; i < n; i++) {
4804 		base = regs[i].offset;
4805 		printf("\n%s:\n", regs[i].name);
4806 		for (j = 0; j < 68;) {
4807 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4808 			       vop2_readl(vop2, base + (4 * j)),
4809 			       vop2_readl(vop2, base + (4 * (j + 1))),
4810 			       vop2_readl(vop2, base + (4 * (j + 2))),
4811 			       vop2_readl(vop2, base + (4 * (j + 3))));
4812 			j += 4;
4813 		}
4814 	}
4815 
4816 	return 0;
4817 }
4818 
4819 static int rockchip_vop2_active_regs_dump(struct display_state *state)
4820 {
4821 	struct crtc_state *cstate = &state->crtc_state;
4822 	struct vop2 *vop2 = cstate->private;
4823 	const struct vop2_data *vop2_data = vop2->data;
4824 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4825 	u32 n, i, j;
4826 	u32 base;
4827 	bool enable_state;
4828 
4829 	if (!cstate->crtc->active)
4830 		return -EINVAL;
4831 
4832 	n = vop2_data->dump_regs_size;
4833 	for (i = 0; i < n; i++) {
4834 		if (regs[i].state_mask) {
4835 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
4836 				       regs[i].state_mask;
4837 			if (enable_state != regs[i].enable_state)
4838 				continue;
4839 		}
4840 
4841 		base = regs[i].offset;
4842 		printf("\n%s:\n", regs[i].name);
4843 		for (j = 0; j < 68;) {
4844 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4845 			       vop2_readl(vop2, base + (4 * j)),
4846 			       vop2_readl(vop2, base + (4 * (j + 1))),
4847 			       vop2_readl(vop2, base + (4 * (j + 2))),
4848 			       vop2_readl(vop2, base + (4 * (j + 3))));
4849 			j += 4;
4850 		}
4851 	}
4852 
4853 	return 0;
4854 }
4855 
4856 static struct vop2_dump_regs rk3528_dump_regs[] = {
4857 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4858 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
4859 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4860 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4861 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4862 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4863 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
4864 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4865 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4866 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
4867 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
4868 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
4869 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
4870 };
4871 
4872 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4873 	ROCKCHIP_VOP2_ESMART0,
4874 	ROCKCHIP_VOP2_ESMART1,
4875 	ROCKCHIP_VOP2_ESMART2,
4876 	ROCKCHIP_VOP2_ESMART3,
4877 };
4878 
4879 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4880 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4881 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4882 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4883 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4884 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4885 };
4886 
4887 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4888 	{ /* one display policy for hdmi */
4889 		{/* main display */
4890 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4891 			.attached_layers_nr = 4,
4892 			.attached_layers = {
4893 				  ROCKCHIP_VOP2_CLUSTER0,
4894 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4895 				},
4896 		},
4897 		{/* second display */},
4898 		{/* third  display */},
4899 		{/* fourth display */},
4900 	},
4901 
4902 	{ /* two display policy */
4903 		{/* main display */
4904 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4905 			.attached_layers_nr = 3,
4906 			.attached_layers = {
4907 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4908 				},
4909 		},
4910 
4911 		{/* second display */
4912 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4913 			.attached_layers_nr = 2,
4914 			.attached_layers = {
4915 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4916 				},
4917 		},
4918 		{/* third  display */},
4919 		{/* fourth display */},
4920 	},
4921 
4922 	{ /* one display policy for cvbs */
4923 		{/* main display */
4924 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4925 			.attached_layers_nr = 2,
4926 			.attached_layers = {
4927 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4928 				},
4929 		},
4930 		{/* second display */},
4931 		{/* third  display */},
4932 		{/* fourth display */},
4933 	},
4934 
4935 	{/* reserved */},
4936 };
4937 
4938 static struct vop2_win_data rk3528_win_data[5] = {
4939 	{
4940 		.name = "Esmart0",
4941 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4942 		.type = ESMART_LAYER,
4943 		.win_sel_port_offset = 8,
4944 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4945 		.reg_offset = 0,
4946 		.axi_id = 0,
4947 		.axi_yrgb_id = 0x06,
4948 		.axi_uv_id = 0x07,
4949 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4950 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4951 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4952 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4953 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4954 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4955 		.max_upscale_factor = 8,
4956 		.max_downscale_factor = 8,
4957 	},
4958 
4959 	{
4960 		.name = "Esmart1",
4961 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4962 		.type = ESMART_LAYER,
4963 		.win_sel_port_offset = 10,
4964 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4965 		.reg_offset = 0x200,
4966 		.axi_id = 0,
4967 		.axi_yrgb_id = 0x08,
4968 		.axi_uv_id = 0x09,
4969 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4970 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4971 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4972 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4973 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4974 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4975 		.max_upscale_factor = 8,
4976 		.max_downscale_factor = 8,
4977 	},
4978 
4979 	{
4980 		.name = "Esmart2",
4981 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4982 		.type = ESMART_LAYER,
4983 		.win_sel_port_offset = 12,
4984 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4985 		.reg_offset = 0x400,
4986 		.axi_id = 0,
4987 		.axi_yrgb_id = 0x0a,
4988 		.axi_uv_id = 0x0b,
4989 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4990 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4991 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4992 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4993 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4994 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4995 		.max_upscale_factor = 8,
4996 		.max_downscale_factor = 8,
4997 	},
4998 
4999 	{
5000 		.name = "Esmart3",
5001 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5002 		.type = ESMART_LAYER,
5003 		.win_sel_port_offset = 14,
5004 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
5005 		.reg_offset = 0x600,
5006 		.axi_id = 0,
5007 		.axi_yrgb_id = 0x0c,
5008 		.axi_uv_id = 0x0d,
5009 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5010 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5011 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5012 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5013 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5014 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5015 		.max_upscale_factor = 8,
5016 		.max_downscale_factor = 8,
5017 	},
5018 
5019 	{
5020 		.name = "Cluster0",
5021 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5022 		.type = CLUSTER_LAYER,
5023 		.win_sel_port_offset = 0,
5024 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
5025 		.reg_offset = 0,
5026 		.axi_id = 0,
5027 		.axi_yrgb_id = 0x02,
5028 		.axi_uv_id = 0x03,
5029 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5030 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5031 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5032 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5033 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5034 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5035 		.max_upscale_factor = 8,
5036 		.max_downscale_factor = 8,
5037 	},
5038 };
5039 
5040 static struct vop2_vp_data rk3528_vp_data[2] = {
5041 	{
5042 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
5043 			   VOP_FEATURE_POST_CSC,
5044 		.max_output = {4096, 4096},
5045 		.layer_mix_dly = 6,
5046 		.hdr_mix_dly = 2,
5047 		.win_dly = 8,
5048 	},
5049 	{
5050 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5051 		.max_output = {1920, 1080},
5052 		.layer_mix_dly = 2,
5053 		.hdr_mix_dly = 0,
5054 		.win_dly = 8,
5055 	},
5056 };
5057 
5058 const struct vop2_data rk3528_vop = {
5059 	.version = VOP_VERSION_RK3528,
5060 	.nr_vps = 2,
5061 	.vp_data = rk3528_vp_data,
5062 	.win_data = rk3528_win_data,
5063 	.plane_mask = rk3528_vp_plane_mask[0],
5064 	.plane_table = rk3528_plane_table,
5065 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
5066 	.nr_layers = 5,
5067 	.nr_mixers = 3,
5068 	.nr_gammas = 2,
5069 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
5070 	.dump_regs = rk3528_dump_regs,
5071 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
5072 };
5073 
5074 static struct vop2_dump_regs rk3562_dump_regs[] = {
5075 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5076 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
5077 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5078 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5079 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5080 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5081 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5082 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5083 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
5084 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
5085 };
5086 
5087 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5088 	ROCKCHIP_VOP2_ESMART0,
5089 	ROCKCHIP_VOP2_ESMART1,
5090 	ROCKCHIP_VOP2_ESMART2,
5091 	ROCKCHIP_VOP2_ESMART3,
5092 };
5093 
5094 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5095 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5096 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5097 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5098 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5099 };
5100 
5101 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5102 	{ /* one display policy for hdmi */
5103 		{/* main display */
5104 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5105 			.attached_layers_nr = 4,
5106 			.attached_layers = {
5107 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
5108 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
5109 				},
5110 		},
5111 		{/* second display */},
5112 		{/* third  display */},
5113 		{/* fourth display */},
5114 	},
5115 
5116 	{ /* two display policy */
5117 		{/* main display */
5118 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5119 			.attached_layers_nr = 2,
5120 			.attached_layers = {
5121 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
5122 				},
5123 		},
5124 
5125 		{/* second display */
5126 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5127 			.attached_layers_nr = 2,
5128 			.attached_layers = {
5129 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5130 				},
5131 		},
5132 		{/* third  display */},
5133 		{/* fourth display */},
5134 	},
5135 
5136 	{/* reserved */},
5137 };
5138 
5139 static struct vop2_win_data rk3562_win_data[4] = {
5140 	{
5141 		.name = "Esmart0",
5142 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5143 		.type = ESMART_LAYER,
5144 		.win_sel_port_offset = 8,
5145 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
5146 		.reg_offset = 0,
5147 		.axi_id = 0,
5148 		.axi_yrgb_id = 0x02,
5149 		.axi_uv_id = 0x03,
5150 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5151 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5152 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5153 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5154 		.max_upscale_factor = 8,
5155 		.max_downscale_factor = 8,
5156 	},
5157 
5158 	{
5159 		.name = "Esmart1",
5160 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5161 		.type = ESMART_LAYER,
5162 		.win_sel_port_offset = 10,
5163 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
5164 		.reg_offset = 0x200,
5165 		.axi_id = 0,
5166 		.axi_yrgb_id = 0x04,
5167 		.axi_uv_id = 0x05,
5168 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5169 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5170 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5171 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5172 		.max_upscale_factor = 8,
5173 		.max_downscale_factor = 8,
5174 	},
5175 
5176 	{
5177 		.name = "Esmart2",
5178 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5179 		.type = ESMART_LAYER,
5180 		.win_sel_port_offset = 12,
5181 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
5182 		.reg_offset = 0x400,
5183 		.axi_id = 0,
5184 		.axi_yrgb_id = 0x06,
5185 		.axi_uv_id = 0x07,
5186 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5187 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5188 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5189 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5190 		.max_upscale_factor = 8,
5191 		.max_downscale_factor = 8,
5192 	},
5193 
5194 	{
5195 		.name = "Esmart3",
5196 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5197 		.type = ESMART_LAYER,
5198 		.win_sel_port_offset = 14,
5199 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
5200 		.reg_offset = 0x600,
5201 		.axi_id = 0,
5202 		.axi_yrgb_id = 0x08,
5203 		.axi_uv_id = 0x0d,
5204 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5205 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5206 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5207 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5208 		.max_upscale_factor = 8,
5209 		.max_downscale_factor = 8,
5210 	},
5211 };
5212 
5213 static struct vop2_vp_data rk3562_vp_data[2] = {
5214 	{
5215 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5216 		.max_output = {2048, 4096},
5217 		.win_dly = 8,
5218 		.layer_mix_dly = 8,
5219 	},
5220 	{
5221 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
5222 		.max_output = {2048, 1080},
5223 		.win_dly = 8,
5224 		.layer_mix_dly = 8,
5225 	},
5226 };
5227 
5228 const struct vop2_data rk3562_vop = {
5229 	.version = VOP_VERSION_RK3562,
5230 	.nr_vps = 2,
5231 	.vp_data = rk3562_vp_data,
5232 	.win_data = rk3562_win_data,
5233 	.plane_mask = rk3562_vp_plane_mask[0],
5234 	.plane_table = rk3562_plane_table,
5235 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
5236 	.nr_layers = 4,
5237 	.nr_mixers = 3,
5238 	.nr_gammas = 2,
5239 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
5240 	.dump_regs = rk3562_dump_regs,
5241 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
5242 };
5243 
5244 static struct vop2_dump_regs rk3568_dump_regs[] = {
5245 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5246 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
5247 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5248 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5249 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
5250 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5251 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
5252 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5253 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5254 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
5255 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
5256 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5257 };
5258 
5259 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5260 	ROCKCHIP_VOP2_SMART0,
5261 	ROCKCHIP_VOP2_SMART1,
5262 	ROCKCHIP_VOP2_ESMART0,
5263 	ROCKCHIP_VOP2_ESMART1,
5264 };
5265 
5266 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5267 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5268 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5269 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5270 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5271 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5272 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5273 };
5274 
5275 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5276 	{ /* one display policy */
5277 		{/* main display */
5278 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5279 			.attached_layers_nr = 6,
5280 			.attached_layers = {
5281 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
5282 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5283 				},
5284 		},
5285 		{/* second display */},
5286 		{/* third  display */},
5287 		{/* fourth display */},
5288 	},
5289 
5290 	{ /* two display policy */
5291 		{/* main display */
5292 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5293 			.attached_layers_nr = 3,
5294 			.attached_layers = {
5295 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5296 				},
5297 		},
5298 
5299 		{/* second display */
5300 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5301 			.attached_layers_nr = 3,
5302 			.attached_layers = {
5303 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5304 				},
5305 		},
5306 		{/* third  display */},
5307 		{/* fourth display */},
5308 	},
5309 
5310 	{ /* three display policy */
5311 		{/* main display */
5312 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5313 			.attached_layers_nr = 3,
5314 			.attached_layers = {
5315 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5316 				},
5317 		},
5318 
5319 		{/* second display */
5320 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5321 			.attached_layers_nr = 2,
5322 			.attached_layers = {
5323 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
5324 				},
5325 		},
5326 
5327 		{/* third  display */
5328 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5329 			.attached_layers_nr = 1,
5330 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
5331 		},
5332 
5333 		{/* fourth display */},
5334 	},
5335 
5336 	{/* reserved for four display policy */},
5337 };
5338 
5339 static struct vop2_win_data rk3568_win_data[6] = {
5340 	{
5341 		.name = "Cluster0",
5342 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5343 		.type = CLUSTER_LAYER,
5344 		.win_sel_port_offset = 0,
5345 		.layer_sel_win_id = { 0, 0, 0, 0xff },
5346 		.reg_offset = 0,
5347 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5348 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5349 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5350 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5351 		.max_upscale_factor = 4,
5352 		.max_downscale_factor = 4,
5353 	},
5354 
5355 	{
5356 		.name = "Cluster1",
5357 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5358 		.type = CLUSTER_LAYER,
5359 		.win_sel_port_offset = 1,
5360 		.layer_sel_win_id = { 1, 1, 1, 0xff },
5361 		.reg_offset = 0x200,
5362 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5363 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5364 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5365 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5366 		.max_upscale_factor = 4,
5367 		.max_downscale_factor = 4,
5368 		.source_win_id = ROCKCHIP_VOP2_CLUSTER0,
5369 		.feature = WIN_FEATURE_MIRROR,
5370 	},
5371 
5372 	{
5373 		.name = "Esmart0",
5374 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5375 		.type = ESMART_LAYER,
5376 		.win_sel_port_offset = 4,
5377 		.layer_sel_win_id = { 2, 2, 2, 0xff },
5378 		.reg_offset = 0,
5379 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5380 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5381 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5382 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5383 		.max_upscale_factor = 8,
5384 		.max_downscale_factor = 8,
5385 	},
5386 
5387 	{
5388 		.name = "Esmart1",
5389 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5390 		.type = ESMART_LAYER,
5391 		.win_sel_port_offset = 5,
5392 		.layer_sel_win_id = { 6, 6, 6, 0xff },
5393 		.reg_offset = 0x200,
5394 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5395 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5396 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5397 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5398 		.max_upscale_factor = 8,
5399 		.max_downscale_factor = 8,
5400 		.source_win_id = ROCKCHIP_VOP2_ESMART0,
5401 		.feature = WIN_FEATURE_MIRROR,
5402 	},
5403 
5404 	{
5405 		.name = "Smart0",
5406 		.phys_id = ROCKCHIP_VOP2_SMART0,
5407 		.type = SMART_LAYER,
5408 		.win_sel_port_offset = 6,
5409 		.layer_sel_win_id = { 3, 3, 3, 0xff },
5410 		.reg_offset = 0x400,
5411 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5412 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5413 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5414 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5415 		.max_upscale_factor = 8,
5416 		.max_downscale_factor = 8,
5417 	},
5418 
5419 	{
5420 		.name = "Smart1",
5421 		.phys_id = ROCKCHIP_VOP2_SMART1,
5422 		.type = SMART_LAYER,
5423 		.win_sel_port_offset = 7,
5424 		.layer_sel_win_id = { 7, 7, 7, 0xff },
5425 		.reg_offset = 0x600,
5426 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5427 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5428 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5429 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5430 		.max_upscale_factor = 8,
5431 		.max_downscale_factor = 8,
5432 		.source_win_id = ROCKCHIP_VOP2_SMART0,
5433 		.feature = WIN_FEATURE_MIRROR,
5434 	},
5435 };
5436 
5437 static struct vop2_vp_data rk3568_vp_data[3] = {
5438 	{
5439 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5440 		.pre_scan_max_dly = 42,
5441 		.max_output = {4096, 2304},
5442 	},
5443 	{
5444 		.feature = 0,
5445 		.pre_scan_max_dly = 40,
5446 		.max_output = {2048, 1536},
5447 	},
5448 	{
5449 		.feature = 0,
5450 		.pre_scan_max_dly = 40,
5451 		.max_output = {1920, 1080},
5452 	},
5453 };
5454 
5455 const struct vop2_data rk3568_vop = {
5456 	.version = VOP_VERSION_RK3568,
5457 	.nr_vps = 3,
5458 	.vp_data = rk3568_vp_data,
5459 	.win_data = rk3568_win_data,
5460 	.plane_mask = rk356x_vp_plane_mask[0],
5461 	.plane_table = rk356x_plane_table,
5462 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
5463 	.nr_layers = 6,
5464 	.nr_mixers = 5,
5465 	.nr_gammas = 1,
5466 	.dump_regs = rk3568_dump_regs,
5467 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
5468 };
5469 
5470 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5471 	ROCKCHIP_VOP2_ESMART0,
5472 	ROCKCHIP_VOP2_ESMART1,
5473 	ROCKCHIP_VOP2_ESMART2,
5474 	ROCKCHIP_VOP2_ESMART3,
5475 	ROCKCHIP_VOP2_CLUSTER0,
5476 	ROCKCHIP_VOP2_CLUSTER1,
5477 	ROCKCHIP_VOP2_CLUSTER2,
5478 	ROCKCHIP_VOP2_CLUSTER3,
5479 };
5480 
5481 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5482 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5483 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5484 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
5485 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
5486 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5487 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5488 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5489 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5490 };
5491 
5492 static struct vop2_dump_regs rk3588_dump_regs[] = {
5493 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5494 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
5495 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5496 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5497 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
5498 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
5499 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5500 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
5501 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
5502 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
5503 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5504 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5505 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
5506 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
5507 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5508 };
5509 
5510 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5511 	{ /* one display policy */
5512 		{/* main display */
5513 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5514 			.attached_layers_nr = 8,
5515 			.attached_layers = {
5516 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
5517 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
5518 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
5519 			},
5520 		},
5521 		{/* second display */},
5522 		{/* third  display */},
5523 		{/* fourth display */},
5524 	},
5525 
5526 	{ /* two display policy */
5527 		{/* main display */
5528 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5529 			.attached_layers_nr = 4,
5530 			.attached_layers = {
5531 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
5532 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
5533 			},
5534 		},
5535 
5536 		{/* second display */
5537 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5538 			.attached_layers_nr = 4,
5539 			.attached_layers = {
5540 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
5541 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
5542 			},
5543 		},
5544 		{/* third  display */},
5545 		{/* fourth display */},
5546 	},
5547 
5548 	{ /* three display policy */
5549 		{/* main display */
5550 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5551 			.attached_layers_nr = 3,
5552 			.attached_layers = {
5553 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
5554 			},
5555 		},
5556 
5557 		{/* second display */
5558 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5559 			.attached_layers_nr = 3,
5560 			.attached_layers = {
5561 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
5562 			},
5563 		},
5564 
5565 		{/* third  display */
5566 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5567 			.attached_layers_nr = 2,
5568 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
5569 		},
5570 
5571 		{/* fourth display */},
5572 	},
5573 
5574 	{ /* four display policy */
5575 		{/* main display */
5576 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5577 			.attached_layers_nr = 2,
5578 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
5579 		},
5580 
5581 		{/* second display */
5582 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5583 			.attached_layers_nr = 2,
5584 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
5585 		},
5586 
5587 		{/* third  display */
5588 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5589 			.attached_layers_nr = 2,
5590 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
5591 		},
5592 
5593 		{/* fourth display */
5594 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5595 			.attached_layers_nr = 2,
5596 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
5597 		},
5598 	},
5599 
5600 };
5601 
5602 static struct vop2_win_data rk3588_win_data[8] = {
5603 	{
5604 		.name = "Cluster0",
5605 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5606 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
5607 		.type = CLUSTER_LAYER,
5608 		.win_sel_port_offset = 0,
5609 		.layer_sel_win_id = { 0, 0, 0, 0 },
5610 		.reg_offset = 0,
5611 		.axi_id = 0,
5612 		.axi_yrgb_id = 2,
5613 		.axi_uv_id = 3,
5614 		.pd_id = VOP2_PD_CLUSTER0,
5615 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5616 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5617 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5618 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5619 		.max_upscale_factor = 4,
5620 		.max_downscale_factor = 4,
5621 	},
5622 
5623 	{
5624 		.name = "Cluster1",
5625 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5626 		.type = CLUSTER_LAYER,
5627 		.win_sel_port_offset = 1,
5628 		.layer_sel_win_id = { 1, 1, 1, 1 },
5629 		.reg_offset = 0x200,
5630 		.axi_id = 0,
5631 		.axi_yrgb_id = 6,
5632 		.axi_uv_id = 7,
5633 		.pd_id = VOP2_PD_CLUSTER1,
5634 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5635 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5636 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5637 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5638 		.max_upscale_factor = 4,
5639 		.max_downscale_factor = 4,
5640 	},
5641 
5642 	{
5643 		.name = "Cluster2",
5644 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
5645 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
5646 		.type = CLUSTER_LAYER,
5647 		.win_sel_port_offset = 2,
5648 		.layer_sel_win_id = { 4, 4, 4, 4 },
5649 		.reg_offset = 0x400,
5650 		.axi_id = 1,
5651 		.axi_yrgb_id = 2,
5652 		.axi_uv_id = 3,
5653 		.pd_id = VOP2_PD_CLUSTER2,
5654 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5655 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5656 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5657 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5658 		.max_upscale_factor = 4,
5659 		.max_downscale_factor = 4,
5660 	},
5661 
5662 	{
5663 		.name = "Cluster3",
5664 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
5665 		.type = CLUSTER_LAYER,
5666 		.win_sel_port_offset = 3,
5667 		.layer_sel_win_id = { 5, 5, 5, 5 },
5668 		.reg_offset = 0x600,
5669 		.axi_id = 1,
5670 		.axi_yrgb_id = 6,
5671 		.axi_uv_id = 7,
5672 		.pd_id = VOP2_PD_CLUSTER3,
5673 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5674 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5675 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5676 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5677 		.max_upscale_factor = 4,
5678 		.max_downscale_factor = 4,
5679 	},
5680 
5681 	{
5682 		.name = "Esmart0",
5683 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5684 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
5685 		.type = ESMART_LAYER,
5686 		.win_sel_port_offset = 4,
5687 		.layer_sel_win_id = { 2, 2, 2, 2 },
5688 		.reg_offset = 0,
5689 		.axi_id = 0,
5690 		.axi_yrgb_id = 0x0a,
5691 		.axi_uv_id = 0x0b,
5692 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5693 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5694 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5695 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5696 		.max_upscale_factor = 8,
5697 		.max_downscale_factor = 8,
5698 	},
5699 
5700 	{
5701 		.name = "Esmart1",
5702 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5703 		.type = ESMART_LAYER,
5704 		.win_sel_port_offset = 5,
5705 		.layer_sel_win_id = { 3, 3, 3, 3 },
5706 		.reg_offset = 0x200,
5707 		.axi_id = 0,
5708 		.axi_yrgb_id = 0x0c,
5709 		.axi_uv_id = 0x0d,
5710 		.pd_id = VOP2_PD_ESMART,
5711 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5712 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5713 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5714 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5715 		.max_upscale_factor = 8,
5716 		.max_downscale_factor = 8,
5717 	},
5718 
5719 	{
5720 		.name = "Esmart2",
5721 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5722 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
5723 		.type = ESMART_LAYER,
5724 		.win_sel_port_offset = 6,
5725 		.layer_sel_win_id = { 6, 6, 6, 6 },
5726 		.reg_offset = 0x400,
5727 		.axi_id = 1,
5728 		.axi_yrgb_id = 0x0a,
5729 		.axi_uv_id = 0x0b,
5730 		.pd_id = VOP2_PD_ESMART,
5731 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5732 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5733 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5734 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5735 		.max_upscale_factor = 8,
5736 		.max_downscale_factor = 8,
5737 	},
5738 
5739 	{
5740 		.name = "Esmart3",
5741 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5742 		.type = ESMART_LAYER,
5743 		.win_sel_port_offset = 7,
5744 		.layer_sel_win_id = { 7, 7, 7, 7 },
5745 		.reg_offset = 0x600,
5746 		.axi_id = 1,
5747 		.axi_yrgb_id = 0x0c,
5748 		.axi_uv_id = 0x0d,
5749 		.pd_id = VOP2_PD_ESMART,
5750 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5751 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5752 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5753 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5754 		.max_upscale_factor = 8,
5755 		.max_downscale_factor = 8,
5756 	},
5757 };
5758 
5759 static struct dsc_error_info dsc_ecw[] = {
5760 	{0x00000000, "no error detected by DSC encoder"},
5761 	{0x0030ffff, "bits per component error"},
5762 	{0x0040ffff, "multiple mode error"},
5763 	{0x0050ffff, "line buffer depth error"},
5764 	{0x0060ffff, "minor version error"},
5765 	{0x0070ffff, "picture height error"},
5766 	{0x0080ffff, "picture width error"},
5767 	{0x0090ffff, "number of slices error"},
5768 	{0x00c0ffff, "slice height Error "},
5769 	{0x00d0ffff, "slice width error"},
5770 	{0x00e0ffff, "second line BPG offset error"},
5771 	{0x00f0ffff, "non second line BPG offset error"},
5772 	{0x0100ffff, "PPS ID error"},
5773 	{0x0110ffff, "bits per pixel (BPP) Error"},
5774 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
5775 
5776 	{0x01510001, "slice 0 RC buffer model overflow error"},
5777 	{0x01510002, "slice 1 RC buffer model overflow error"},
5778 	{0x01510004, "slice 2 RC buffer model overflow error"},
5779 	{0x01510008, "slice 3 RC buffer model overflow error"},
5780 	{0x01510010, "slice 4 RC buffer model overflow error"},
5781 	{0x01510020, "slice 5 RC buffer model overflow error"},
5782 	{0x01510040, "slice 6 RC buffer model overflow error"},
5783 	{0x01510080, "slice 7 RC buffer model overflow error"},
5784 
5785 	{0x01610001, "slice 0 RC buffer model underflow error"},
5786 	{0x01610002, "slice 1 RC buffer model underflow error"},
5787 	{0x01610004, "slice 2 RC buffer model underflow error"},
5788 	{0x01610008, "slice 3 RC buffer model underflow error"},
5789 	{0x01610010, "slice 4 RC buffer model underflow error"},
5790 	{0x01610020, "slice 5 RC buffer model underflow error"},
5791 	{0x01610040, "slice 6 RC buffer model underflow error"},
5792 	{0x01610080, "slice 7 RC buffer model underflow error"},
5793 
5794 	{0xffffffff, "unsuccessful RESET cycle status"},
5795 	{0x00a0ffff, "ICH full error precision settings error"},
5796 	{0x0020ffff, "native mode"},
5797 };
5798 
5799 static struct dsc_error_info dsc_buffer_flow[] = {
5800 	{0x00000000, "rate buffer status"},
5801 	{0x00000001, "line buffer status"},
5802 	{0x00000002, "decoder model status"},
5803 	{0x00000003, "pixel buffer status"},
5804 	{0x00000004, "balance fifo buffer status"},
5805 	{0x00000005, "syntax element fifo status"},
5806 };
5807 
5808 static struct vop2_dsc_data rk3588_dsc_data[] = {
5809 	{
5810 		.id = ROCKCHIP_VOP2_DSC_8K,
5811 		.pd_id = VOP2_PD_DSC_8K,
5812 		.max_slice_num = 8,
5813 		.max_linebuf_depth = 11,
5814 		.min_bits_per_pixel = 8,
5815 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
5816 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
5817 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
5818 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
5819 	},
5820 
5821 	{
5822 		.id = ROCKCHIP_VOP2_DSC_4K,
5823 		.pd_id = VOP2_PD_DSC_4K,
5824 		.max_slice_num = 2,
5825 		.max_linebuf_depth = 11,
5826 		.min_bits_per_pixel = 8,
5827 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
5828 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
5829 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
5830 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
5831 	},
5832 };
5833 
5834 static struct vop2_vp_data rk3588_vp_data[4] = {
5835 	{
5836 		.splice_vp_id = 1,
5837 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5838 		.pre_scan_max_dly = 54,
5839 		.max_dclk = 600000,
5840 		.max_output = {7680, 4320},
5841 	},
5842 	{
5843 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5844 		.pre_scan_max_dly = 54,
5845 		.max_dclk = 600000,
5846 		.max_output = {4096, 2304},
5847 	},
5848 	{
5849 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5850 		.pre_scan_max_dly = 52,
5851 		.max_dclk = 600000,
5852 		.max_output = {4096, 2304},
5853 	},
5854 	{
5855 		.feature = 0,
5856 		.pre_scan_max_dly = 52,
5857 		.max_dclk = 200000,
5858 		.max_output = {1920, 1080},
5859 	},
5860 };
5861 
5862 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
5863 	{
5864 	  .id = VOP2_PD_CLUSTER0,
5865 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
5866 	},
5867 	{
5868 	  .id = VOP2_PD_CLUSTER1,
5869 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
5870 	  .parent_id = VOP2_PD_CLUSTER0,
5871 	},
5872 	{
5873 	  .id = VOP2_PD_CLUSTER2,
5874 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
5875 	  .parent_id = VOP2_PD_CLUSTER0,
5876 	},
5877 	{
5878 	  .id = VOP2_PD_CLUSTER3,
5879 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
5880 	  .parent_id = VOP2_PD_CLUSTER0,
5881 	},
5882 	{
5883 	  .id = VOP2_PD_ESMART,
5884 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
5885 			    BIT(ROCKCHIP_VOP2_ESMART2) |
5886 			    BIT(ROCKCHIP_VOP2_ESMART3),
5887 	},
5888 	{
5889 	  .id = VOP2_PD_DSC_8K,
5890 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
5891 	},
5892 	{
5893 	  .id = VOP2_PD_DSC_4K,
5894 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
5895 	},
5896 };
5897 
5898 const struct vop2_data rk3588_vop = {
5899 	.version = VOP_VERSION_RK3588,
5900 	.nr_vps = 4,
5901 	.vp_data = rk3588_vp_data,
5902 	.win_data = rk3588_win_data,
5903 	.plane_mask = rk3588_vp_plane_mask[0],
5904 	.plane_table = rk3588_plane_table,
5905 	.pd = rk3588_vop_pd_data,
5906 	.dsc = rk3588_dsc_data,
5907 	.dsc_error_ecw = dsc_ecw,
5908 	.dsc_error_buffer_flow = dsc_buffer_flow,
5909 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
5910 	.nr_layers = 8,
5911 	.nr_mixers = 7,
5912 	.nr_gammas = 4,
5913 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
5914 	.nr_dscs = 2,
5915 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
5916 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
5917 	.dump_regs = rk3588_dump_regs,
5918 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
5919 };
5920 
5921 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
5922 	.preinit = rockchip_vop2_preinit,
5923 	.prepare = rockchip_vop2_prepare,
5924 	.init = rockchip_vop2_init,
5925 	.set_plane = rockchip_vop2_set_plane,
5926 	.enable = rockchip_vop2_enable,
5927 	.disable = rockchip_vop2_disable,
5928 	.fixup_dts = rockchip_vop2_fixup_dts,
5929 	.send_mcu_cmd = rockchip_vop2_send_mcu_cmd,
5930 	.check = rockchip_vop2_check,
5931 	.mode_valid = rockchip_vop2_mode_valid,
5932 	.mode_fixup = rockchip_vop2_mode_fixup,
5933 	.plane_check = rockchip_vop2_plane_check,
5934 	.regs_dump = rockchip_vop2_regs_dump,
5935 	.active_regs_dump = rockchip_vop2_active_regs_dump,
5936 	.apply_soft_te = rockchip_vop2_apply_soft_te,
5937 };
5938