1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <asm/arch/clock.h> 21 #include <asm/gpio.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 #include <dm/of_access.h> 33 34 #include "rockchip_display.h" 35 #include "rockchip_crtc.h" 36 #include "rockchip_connector.h" 37 #include "rockchip_phy.h" 38 #include "rockchip_post_csc.h" 39 40 /* System registers definition */ 41 #define RK3568_REG_CFG_DONE 0x000 42 #define CFG_DONE_EN BIT(15) 43 44 #define RK3568_VERSION_INFO 0x004 45 #define EN_MASK 1 46 47 #define RK3568_AUTO_GATING_CTRL 0x008 48 #define AUTO_GATING_EN_SHIFT 31 49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT 14 50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT 7 51 52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD 0x014 53 #define AXI0_PORT_URGENCY_EN_SHIFT 24 54 55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD 0x018 56 #define AXI1_PORT_URGENCY_EN_SHIFT 24 57 58 #define RK3576_SYS_MMU_CTRL 0x020 59 #define RKMMU_V2_EN_SHIFT 0 60 #define RKMMU_V2_SEL_AXI_SHIFT 1 61 62 #define RK3568_SYS_AXI_LUT_CTRL 0x024 63 #define LUT_DMA_EN_SHIFT 0 64 #define DSP_VS_T_SEL_SHIFT 16 65 66 #define RK3568_DSP_IF_EN 0x028 67 #define RGB_EN_SHIFT 0 68 #define RK3588_DP0_EN_SHIFT 0 69 #define RK3588_DP1_EN_SHIFT 1 70 #define RK3588_RGB_EN_SHIFT 8 71 #define HDMI0_EN_SHIFT 1 72 #define EDP0_EN_SHIFT 3 73 #define RK3588_EDP0_EN_SHIFT 2 74 #define RK3588_HDMI0_EN_SHIFT 3 75 #define MIPI0_EN_SHIFT 4 76 #define RK3588_EDP1_EN_SHIFT 4 77 #define RK3588_HDMI1_EN_SHIFT 5 78 #define RK3588_MIPI0_EN_SHIFT 6 79 #define MIPI1_EN_SHIFT 20 80 #define RK3588_MIPI1_EN_SHIFT 7 81 #define LVDS0_EN_SHIFT 5 82 #define LVDS1_EN_SHIFT 24 83 #define BT1120_EN_SHIFT 6 84 #define BT656_EN_SHIFT 7 85 #define IF_MUX_MASK 3 86 #define RGB_MUX_SHIFT 8 87 #define HDMI0_MUX_SHIFT 10 88 #define RK3588_DP0_MUX_SHIFT 12 89 #define RK3588_DP1_MUX_SHIFT 14 90 #define EDP0_MUX_SHIFT 14 91 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 92 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 93 #define MIPI0_MUX_SHIFT 16 94 #define RK3588_MIPI0_MUX_SHIFT 20 95 #define MIPI1_MUX_SHIFT 21 96 #define LVDS0_MUX_SHIFT 18 97 #define LVDS1_MUX_SHIFT 25 98 99 #define RK3576_SYS_PORT_CTRL 0x028 100 #define VP_INTR_MERGE_EN_SHIFT 14 101 #define RK3576_DSP_VS_T_SEL_SHIFT 4 102 #define INTERLACE_FRM_REG_DONE_MASK 0x7 103 #define INTERLACE_FRM_REG_DONE_SHIFT 0 104 105 #define RK3568_DSP_IF_CTRL 0x02c 106 #define LVDS_DUAL_EN_SHIFT 0 107 #define RK3588_BT656_UV_SWAP_SHIFT 0 108 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 109 #define RK3588_BT656_YC_SWAP_SHIFT 1 110 #define LVDS_DUAL_SWAP_EN_SHIFT 2 111 #define BT656_UV_SWAP 4 112 #define RK3588_BT1120_UV_SWAP_SHIFT 4 113 #define BT656_YC_SWAP 5 114 #define RK3588_BT1120_YC_SWAP_SHIFT 5 115 #define BT656_DCLK_POL 6 116 #define RK3588_HDMI_DUAL_EN_SHIFT 8 117 #define RK3588_EDP_DUAL_EN_SHIFT 8 118 #define RK3588_DP_DUAL_EN_SHIFT 9 119 #define RK3568_MIPI_DUAL_EN_SHIFT 10 120 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 121 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 122 123 #define RK3568_DSP_IF_POL 0x030 124 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 125 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 126 #define IF_CTRL_MIPI_PIN_POL_MASK 0x7 127 #define IF_CTRL_MIPI_PIN_POL_SHIFT 16 128 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 129 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 130 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 131 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 132 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 133 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 134 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 135 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 136 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 137 138 #define RK3562_MIPI_DCLK_POL_SHIFT 15 139 #define RK3562_MIPI_PIN_POL_SHIFT 12 140 #define RK3562_IF_PIN_POL_MASK 0x7 141 142 #define RK3588_DP0_PIN_POL_SHIFT 8 143 #define RK3588_DP1_PIN_POL_SHIFT 12 144 #define RK3588_IF_PIN_POL_MASK 0x7 145 146 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 147 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 148 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 149 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 150 #define MIPI0_PIXCLK_DIV_SHIFT 24 151 #define MIPI1_PIXCLK_DIV_SHIFT 26 152 153 #define RK3576_SYS_CLUSTER_PD_CTRL 0x030 154 #define RK3576_CLUSTER_PD_EN_SHIFT 0 155 156 #define RK3588_SYS_PD_CTRL 0x034 157 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 158 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 159 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 160 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 161 #define RK3588_DSC_8K_PD_EN_SHIFT 5 162 #define RK3588_DSC_4K_PD_EN_SHIFT 6 163 #define RK3588_ESMART_PD_EN_SHIFT 7 164 165 #define RK3576_SYS_ESMART_PD_CTRL 0x034 166 #define RK3576_ESMART_PD_EN_SHIFT 0 167 #define RK3576_ESMART_LB_MODE_SEL_SHIFT 6 168 #define RK3576_ESMART_LB_MODE_SEL_MASK 0x3 169 170 #define RK3568_SYS_OTP_WIN_EN 0x50 171 #define OTP_WIN_EN_SHIFT 0 172 #define RK3568_SYS_LUT_PORT_SEL 0x58 173 #define GAMMA_PORT_SEL_MASK 0x3 174 #define GAMMA_PORT_SEL_SHIFT 0 175 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 176 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 177 #define PORT_MERGE_EN_SHIFT 16 178 #define ESMART_LB_MODE_SEL_MASK 0x3 179 #define ESMART_LB_MODE_SEL_SHIFT 26 180 181 #define RK3568_VP0_LINE_FLAG 0x70 182 #define RK3568_VP1_LINE_FLAG 0x74 183 #define RK3568_VP2_LINE_FLAG 0x78 184 #define RK3568_SYS0_INT_EN 0x80 185 #define RK3568_SYS0_INT_CLR 0x84 186 #define RK3568_SYS0_INT_STATUS 0x88 187 #define RK3568_SYS1_INT_EN 0x90 188 #define RK3568_SYS1_INT_CLR 0x94 189 #define RK3568_SYS1_INT_STATUS 0x98 190 #define RK3568_VP0_INT_EN 0xA0 191 #define RK3568_VP0_INT_CLR 0xA4 192 #define RK3568_VP0_INT_STATUS 0xA8 193 #define RK3568_VP1_INT_EN 0xB0 194 #define RK3568_VP1_INT_CLR 0xB4 195 #define RK3568_VP1_INT_STATUS 0xB8 196 #define RK3568_VP2_INT_EN 0xC0 197 #define RK3568_VP2_INT_CLR 0xC4 198 #define RK3568_VP2_INT_STATUS 0xC8 199 #define RK3568_VP2_INT_RAW_STATUS 0xCC 200 #define RK3588_VP3_INT_EN 0xD0 201 #define RK3588_VP3_INT_CLR 0xD4 202 #define RK3588_VP3_INT_STATUS 0xD8 203 #define RK3576_WB_CTRL 0x100 204 #define RK3576_WB_XSCAL_FACTOR 0x104 205 #define RK3576_WB_YRGB_MST 0x108 206 #define RK3576_WB_CBR_MST 0x10C 207 #define RK3576_WB_VIR_STRIDE 0x110 208 #define RK3576_WB_TIMEOUT_CTRL 0x114 209 #define RK3576_MIPI0_IF_CTRL 0x180 210 #define RK3576_IF_OUT_EN_SHIFT 0 211 #define RK3576_IF_CLK_OUT_EN_SHIFT 1 212 #define RK3576_IF_PORT_SEL_SHIFT 2 213 #define RK3576_IF_PORT_SEL_MASK 0x3 214 #define RK3576_IF_PIN_POL_SHIFT 4 215 #define RK3576_IF_PIN_POL_MASK 0x7 216 #define RK3576_IF_SPLIT_EN_SHIFT 8 217 #define RK3576_IF_DATA1_SEL_SHIFT 9 218 #define RK3576_MIPI_CMD_MODE_SHIFT 11 219 #define RK3576_IF_DCLK_SEL_SHIFT 21 220 #define RK3576_IF_DCLK_SEL_MASK 0x1 221 #define RK3576_IF_PIX_CLK_SEL_SHIFT 20 222 #define RK3576_IF_PIX_CLK_SEL_MASK 0x1 223 #define RK3576_IF_REGDONE_IMD_EN_SHIFT 31 224 #define RK3576_HDMI0_IF_CTRL 0x184 225 #define RK3576_EDP0_IF_CTRL 0x188 226 #define RK3576_DP0_IF_CTRL 0x18C 227 #define RK3576_RGB_IF_CTRL 0x194 228 #define RK3576_BT656_OUT_EN_SHIFT 12 229 #define RK3576_BT656_UV_SWAP_SHIFT 13 230 #define RK3576_BT656_YC_SWAP_SHIFT 14 231 #define RK3576_BT1120_OUT_EN_SHIFT 16 232 #define RK3576_BT1120_UV_SWAP_SHIFT 17 233 #define RK3576_BT1120_YC_SWAP_SHIFT 18 234 #define RK3576_DP1_IF_CTRL 0x1A4 235 #define RK3576_DP2_IF_CTRL 0x1B0 236 237 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 238 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 239 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 240 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 241 242 #define RK3568_SYS_STATUS0 0x60 243 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 244 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 245 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 246 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 247 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 248 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 249 #define RK3588_ESMART_PD_STATUS_SHIFT 15 250 251 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 252 #define LINE_FLAG_NUM_MASK 0x1fff 253 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 254 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 255 256 /* DSC CTRL registers definition */ 257 #define RK3588_DSC_8K_SYS_CTRL 0x200 258 #define DSC_PORT_SEL_MASK 0x3 259 #define DSC_PORT_SEL_SHIFT 0 260 #define DSC_MAN_MODE_MASK 0x1 261 #define DSC_MAN_MODE_SHIFT 2 262 #define DSC_INTERFACE_MODE_MASK 0x3 263 #define DSC_INTERFACE_MODE_SHIFT 4 264 #define DSC_PIXEL_NUM_MASK 0x3 265 #define DSC_PIXEL_NUM_SHIFT 6 266 #define DSC_PXL_CLK_DIV_MASK 0x1 267 #define DSC_PXL_CLK_DIV_SHIFT 8 268 #define DSC_CDS_CLK_DIV_MASK 0x3 269 #define DSC_CDS_CLK_DIV_SHIFT 12 270 #define DSC_TXP_CLK_DIV_MASK 0x3 271 #define DSC_TXP_CLK_DIV_SHIFT 14 272 #define DSC_INIT_DLY_MODE_MASK 0x1 273 #define DSC_INIT_DLY_MODE_SHIFT 16 274 #define DSC_SCAN_EN_SHIFT 17 275 #define DSC_HALT_EN_SHIFT 18 276 277 #define RK3588_DSC_8K_RST 0x204 278 #define RST_DEASSERT_MASK 0x1 279 #define RST_DEASSERT_SHIFT 0 280 281 #define RK3588_DSC_8K_CFG_DONE 0x208 282 #define DSC_CFG_DONE_SHIFT 0 283 284 #define RK3588_DSC_8K_INIT_DLY 0x20C 285 #define DSC_INIT_DLY_NUM_MASK 0xffff 286 #define DSC_INIT_DLY_NUM_SHIFT 0 287 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 288 289 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 290 #define DSC_HTOTAL_PW_MASK 0xffffffff 291 #define DSC_HTOTAL_PW_SHIFT 0 292 293 #define RK3588_DSC_8K_HACT_ST_END 0x214 294 #define DSC_HACT_ST_END_MASK 0xffffffff 295 #define DSC_HACT_ST_END_SHIFT 0 296 297 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 298 #define DSC_VTOTAL_PW_MASK 0xffffffff 299 #define DSC_VTOTAL_PW_SHIFT 0 300 301 #define RK3588_DSC_8K_VACT_ST_END 0x21C 302 #define DSC_VACT_ST_END_MASK 0xffffffff 303 #define DSC_VACT_ST_END_SHIFT 0 304 305 #define RK3588_DSC_8K_STATUS 0x220 306 307 /* Overlay registers definition */ 308 #define RK3528_OVL_SYS 0x500 309 #define RK3528_OVL_SYS_PORT_SEL 0x504 310 #define RK3528_OVL_SYS_GATING_EN 0x508 311 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 312 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 313 #define ESMART_DLY_NUM_MASK 0xff 314 #define ESMART_DLY_NUM_SHIFT 0 315 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 316 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 317 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 318 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 319 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 320 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 321 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 322 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL 0x540 323 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL 0x544 324 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL 0x548 325 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL 0x54c 326 327 #define RK3528_OVL_PORT0_CTRL 0x600 328 #define RK3568_OVL_CTRL 0x600 329 #define OVL_MODE_SEL_MASK 0x1 330 #define OVL_MODE_SEL_SHIFT 0 331 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 332 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 333 #define RK3568_OVL_LAYER_SEL 0x604 334 #define LAYER_SEL_MASK 0xf 335 336 #define RK3568_OVL_PORT_SEL 0x608 337 #define PORT_MUX_MASK 0xf 338 #define PORT_MUX_SHIFT 0 339 #define LAYER_SEL_PORT_MASK 0x3 340 #define LAYER_SEL_PORT_SHIFT 16 341 342 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 343 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 344 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 345 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 346 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 347 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 348 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 349 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 350 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 351 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 352 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 353 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 354 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 355 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 356 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 357 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 358 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 359 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 360 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 361 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 362 #define RK3576_EXTRA_SRC_COLOR_CTRL 0x650 363 #define RK3576_EXTRA_DST_COLOR_CTRL 0x654 364 #define RK3576_EXTRA_SRC_ALPHA_CTRL 0x658 365 #define RK3576_EXTRA_DST_ALPHA_CTRL 0x65C 366 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 367 #define RK3528_HDR_DST_COLOR_CTRL 0x664 368 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 369 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 370 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 371 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 372 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 373 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 374 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 375 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 376 #define BG_MIX_CTRL_MASK 0xff 377 #define BG_MIX_CTRL_SHIFT 24 378 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 379 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 380 #define RK3568_CLUSTER_DLY_NUM 0x6F0 381 #define RK3568_SMART_DLY_NUM 0x6F8 382 383 #define RK3528_OVL_PORT1_CTRL 0x700 384 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 385 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 386 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 387 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 388 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 389 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 390 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 391 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 392 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 393 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 394 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 395 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 396 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 397 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 398 #define RK3576_OVL_PORT2_CTRL 0x800 399 #define RK3576_OVL_PORT2_LAYER_SEL 0x804 400 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL 0x820 401 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL 0x824 402 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL 0x828 403 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL 0x82C 404 #define RK3576_OVL_PORT2_BG_MIX_CTRL 0x870 405 406 /* Video Port registers definition */ 407 #define RK3568_VP0_DSP_CTRL 0xC00 408 #define OUT_MODE_MASK 0xf 409 #define OUT_MODE_SHIFT 0 410 #define DATA_SWAP_MASK 0x1f 411 #define DATA_SWAP_SHIFT 8 412 #define DSP_BG_SWAP 0x1 413 #define DSP_RB_SWAP 0x2 414 #define DSP_RG_SWAP 0x4 415 #define DSP_DELTA_SWAP 0x8 416 #define CORE_DCLK_DIV_EN_SHIFT 4 417 #define P2I_EN_SHIFT 5 418 #define DSP_FILED_POL 6 419 #define INTERLACE_EN_SHIFT 7 420 #define DSP_X_MIR_EN_SHIFT 13 421 #define POST_DSP_OUT_R2Y_SHIFT 15 422 #define PRE_DITHER_DOWN_EN_SHIFT 16 423 #define DITHER_DOWN_EN_SHIFT 17 424 #define DITHER_DOWN_SEL_SHIFT 18 425 #define DITHER_DOWN_SEL_MASK 0x3 426 #define DITHER_DOWN_MODE_SHIFT 20 427 #define GAMMA_UPDATE_EN_SHIFT 22 428 #define DSP_LUT_EN_SHIFT 28 429 430 #define STANDBY_EN_SHIFT 31 431 432 #define RK3568_VP0_MIPI_CTRL 0xC04 433 #define DCLK_DIV2_SHIFT 4 434 #define DCLK_DIV2_MASK 0x3 435 #define MIPI_DUAL_EN_SHIFT 20 436 #define MIPI_DUAL_SWAP_EN_SHIFT 21 437 #define EDPI_TE_EN 28 438 #define EDPI_WMS_HOLD_EN 30 439 #define EDPI_WMS_FS 31 440 441 442 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 443 #define POST_URGENCY_EN_SHIFT 8 444 #define POST_URGENCY_THL_SHIFT 16 445 #define POST_URGENCY_THL_MASK 0xf 446 #define POST_URGENCY_THH_SHIFT 20 447 #define POST_URGENCY_THH_MASK 0xf 448 449 #define RK3568_VP0_DCLK_SEL 0xC0C 450 #define RK3576_DCLK_CORE_SEL_SHIFT 0 451 #define RK3576_DCLK_OUT_SEL_SHIFT 2 452 453 #define RK3568_VP0_3D_LUT_CTRL 0xC10 454 #define VP0_3D_LUT_EN_SHIFT 0 455 #define VP0_3D_LUT_UPDATE_SHIFT 2 456 457 #define RK3588_VP0_CLK_CTRL 0xC0C 458 #define DCLK_CORE_DIV_SHIFT 0 459 #define DCLK_OUT_DIV_SHIFT 2 460 461 #define RK3568_VP0_3D_LUT_MST 0xC20 462 463 #define RK3568_VP0_DSP_BG 0xC2C 464 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 465 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 466 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 467 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 468 #define RK3568_VP0_POST_SCL_CTRL 0xC40 469 #define RK3568_VP0_POST_SCALE_MASK 0x3 470 #define RK3568_VP0_POST_SCALE_SHIFT 0 471 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 472 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 473 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 474 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 475 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 476 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 477 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 478 479 #define RK3568_VP0_BCSH_CTRL 0xC60 480 #define BCSH_CTRL_Y2R_SHIFT 0 481 #define BCSH_CTRL_Y2R_MASK 0x1 482 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 483 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 484 #define BCSH_CTRL_R2Y_SHIFT 4 485 #define BCSH_CTRL_R2Y_MASK 0x1 486 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 487 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 488 489 #define RK3568_VP0_BCSH_BCS 0xC64 490 #define BCSH_BRIGHTNESS_SHIFT 0 491 #define BCSH_BRIGHTNESS_MASK 0xFF 492 #define BCSH_CONTRAST_SHIFT 8 493 #define BCSH_CONTRAST_MASK 0x1FF 494 #define BCSH_SATURATION_SHIFT 20 495 #define BCSH_SATURATION_MASK 0x3FF 496 #define BCSH_OUT_MODE_SHIFT 30 497 #define BCSH_OUT_MODE_MASK 0x3 498 499 #define RK3568_VP0_BCSH_H 0xC68 500 #define BCSH_SIN_HUE_SHIFT 0 501 #define BCSH_SIN_HUE_MASK 0x1FF 502 #define BCSH_COS_HUE_SHIFT 16 503 #define BCSH_COS_HUE_MASK 0x1FF 504 505 #define RK3568_VP0_BCSH_COLOR 0xC6C 506 #define BCSH_EN_SHIFT 31 507 #define BCSH_EN_MASK 1 508 509 #define RK3576_VP0_POST_DITHER_FRC_0 0xCA0 510 #define RK3576_VP0_POST_DITHER_FRC_1 0xCA4 511 #define RK3576_VP0_POST_DITHER_FRC_2 0xCA8 512 513 #define RK3528_VP0_ACM_CTRL 0xCD0 514 #define POST_CSC_COE00_MASK 0xFFFF 515 #define POST_CSC_COE00_SHIFT 16 516 #define POST_R2Y_MODE_MASK 0x7 517 #define POST_R2Y_MODE_SHIFT 8 518 #define POST_CSC_MODE_MASK 0x7 519 #define POST_CSC_MODE_SHIFT 3 520 #define POST_R2Y_EN_MASK 0x1 521 #define POST_R2Y_EN_SHIFT 2 522 #define POST_CSC_EN_MASK 0x1 523 #define POST_CSC_EN_SHIFT 1 524 #define POST_ACM_BYPASS_EN_MASK 0x1 525 #define POST_ACM_BYPASS_EN_SHIFT 0 526 #define RK3528_VP0_CSC_COE01_02 0xCD4 527 #define RK3528_VP0_CSC_COE10_11 0xCD8 528 #define RK3528_VP0_CSC_COE12_20 0xCDC 529 #define RK3528_VP0_CSC_COE21_22 0xCE0 530 #define RK3528_VP0_CSC_OFFSET0 0xCE4 531 #define RK3528_VP0_CSC_OFFSET1 0xCE8 532 #define RK3528_VP0_CSC_OFFSET2 0xCEC 533 534 #define RK3562_VP0_MCU_CTRL 0xCF8 535 #define MCU_TYPE_SHIFT 31 536 #define MCU_BYPASS_SHIFT 30 537 #define MCU_RS_SHIFT 29 538 #define MCU_FRAME_ST_SHIFT 28 539 #define MCU_HOLD_MODE_SHIFT 27 540 #define MCU_CLK_SEL_SHIFT 26 541 #define MCU_CLK_SEL_MASK 0x1 542 #define MCU_RW_PEND_SHIFT 20 543 #define MCU_RW_PEND_MASK 0x3F 544 #define MCU_RW_PST_SHIFT 16 545 #define MCU_RW_PST_MASK 0xF 546 #define MCU_CS_PEND_SHIFT 10 547 #define MCU_CS_PEND_MASK 0x3F 548 #define MCU_CS_PST_SHIFT 6 549 #define MCU_CS_PST_MASK 0xF 550 #define MCU_PIX_TOTAL_SHIFT 0 551 #define MCU_PIX_TOTAL_MASK 0x3F 552 553 #define RK3562_VP0_MCU_RW_BYPASS_PORT 0xCFC 554 #define MCU_WRITE_DATA_BYPASS_SHIFT 0 555 #define MCU_WRITE_DATA_BYPASS_MASK 0xFFFFFFFF 556 557 #define RK3568_VP1_DSP_CTRL 0xD00 558 #define RK3568_VP1_MIPI_CTRL 0xD04 559 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 560 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 561 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 562 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 563 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 564 #define RK3568_VP1_POST_SCL_CTRL 0xD40 565 #define RK3568_VP1_DSP_HACT_INFO 0xD34 566 #define RK3568_VP1_DSP_VACT_INFO 0xD38 567 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 568 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 569 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 570 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 571 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 572 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 573 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 574 575 #define RK3568_VP2_DSP_CTRL 0xE00 576 #define RK3568_VP2_MIPI_CTRL 0xE04 577 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 578 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 579 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 580 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 581 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 582 #define RK3568_VP2_POST_SCL_CTRL 0xE40 583 #define RK3568_VP2_DSP_HACT_INFO 0xE34 584 #define RK3568_VP2_DSP_VACT_INFO 0xE38 585 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 586 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 587 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 588 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 589 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 590 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 591 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 592 #define RK3568_VP2_BCSH_CTRL 0xE60 593 #define RK3568_VP2_BCSH_BCS 0xE64 594 #define RK3568_VP2_BCSH_H 0xE68 595 #define RK3568_VP2_BCSH_COLOR_BAR 0xE6C 596 #define RK3576_VP2_MCU_CTRL 0xEF8 597 #define RK3576_VP2_MCU_RW_BYPASS_PORT 0xEFC 598 599 /* Cluster0 register definition */ 600 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 601 #define CLUSTER_YUV2RGB_EN_SHIFT 8 602 #define CLUSTER_RGB2YUV_EN_SHIFT 9 603 #define CLUSTER_CSC_MODE_SHIFT 10 604 #define CLUSTER_DITHER_UP_EN_SHIFT 18 605 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 606 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 607 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 608 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 609 #define AVG2_MASK 0x1 610 #define CLUSTER_AVG2_SHIFT 18 611 #define AVG4_MASK 0x1 612 #define CLUSTER_AVG4_SHIFT 19 613 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 614 #define CLUSTER_XGT_EN_SHIFT 24 615 #define XGT_MODE_MASK 0x3 616 #define CLUSTER_XGT_MODE_SHIFT 25 617 #define CLUSTER_XAVG_EN_SHIFT 27 618 #define CLUSTER_YRGB_GT2_SHIFT 28 619 #define CLUSTER_YRGB_GT4_SHIFT 29 620 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 621 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 622 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 623 #define CLUSTER_AXI_UV_ID_MASK 0x1f 624 #define CLUSTER_AXI_UV_ID_SHIFT 5 625 626 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 627 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 628 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 629 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 630 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 631 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 632 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 633 #define RK3576_CLUSTER0_WIN0_ZME_CTRL 0x1040 634 #define WIN0_ZME_DERING_EN_SHIFT 3 635 #define WIN0_ZME_GATING_EN_SHIFT 31 636 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA 0x1044 637 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 638 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 639 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 640 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 641 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 642 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 643 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 644 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 645 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET 0x1078 646 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE 0x107C 647 648 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 649 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 650 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 651 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 652 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 653 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 654 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 655 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 656 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 657 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 658 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 659 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 660 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 661 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 662 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 663 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 664 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET 0x10F8 665 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE 0x10FC 666 667 #define RK3568_CLUSTER0_CTRL 0x1100 668 #define CLUSTER_EN_SHIFT 0 669 #define CLUSTER_AXI_ID_MASK 0x1 670 #define CLUSTER_AXI_ID_SHIFT 13 671 #define RK3576_CLUSTER0_PORT_SEL 0x11F4 672 #define CLUSTER_PORT_SEL_SHIFT 0 673 #define CLUSTER_PORT_SEL_MASK 0x3 674 #define RK3576_CLUSTER0_DLY_NUM 0x11F8 675 #define CLUSTER_WIN0_DLY_NUM_SHIFT 0 676 #define CLUSTER_WIN0_DLY_NUM_MASK 0xff 677 #define CLUSTER_WIN1_DLY_NUM_SHIFT 0 678 #define CLUSTER_WIN1_DLY_NUM_MASK 0xff 679 680 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 681 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 682 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 683 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 684 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 685 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 686 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 687 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 688 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 689 #define RK3576_CLUSTER1_WIN0_ZME_CTRL 0x1240 690 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA 0x1244 691 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 692 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 693 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 694 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 695 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 696 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 697 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 698 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET 0x1278 699 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE 0x127C 700 701 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 702 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 703 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 704 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 705 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 706 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 707 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 708 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 709 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 710 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 711 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 712 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 713 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 714 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 715 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 716 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 717 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET 0x12F8 718 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE 0x12FC 719 720 #define RK3568_CLUSTER1_CTRL 0x1300 721 #define RK3576_CLUSTER1_PORT_SEL 0x13F4 722 #define RK3576_CLUSTER1_DLY_NUM 0x13F8 723 724 /* Esmart register definition */ 725 #define RK3568_ESMART0_CTRL0 0x1800 726 #define RGB2YUV_EN_SHIFT 1 727 #define CSC_MODE_SHIFT 2 728 #define CSC_MODE_MASK 0x3 729 #define ESMART_LB_SELECT_SHIFT 12 730 #define ESMART_LB_SELECT_MASK 0x3 731 732 #define RK3568_ESMART0_CTRL1 0x1804 733 #define ESMART_AXI_YRGB_ID_MASK 0x1f 734 #define ESMART_AXI_YRGB_ID_SHIFT 4 735 #define ESMART_AXI_UV_ID_MASK 0x1f 736 #define ESMART_AXI_UV_ID_SHIFT 12 737 #define YMIRROR_EN_SHIFT 31 738 739 #define RK3568_ESMART0_AXI_CTRL 0x1808 740 #define ESMART_AXI_ID_MASK 0x1 741 #define ESMART_AXI_ID_SHIFT 1 742 743 #define RK3568_ESMART0_REGION0_CTRL 0x1810 744 #define WIN_EN_SHIFT 0 745 #define WIN_FORMAT_MASK 0x1f 746 #define WIN_FORMAT_SHIFT 1 747 #define REGION0_DITHER_UP_EN_SHIFT 12 748 #define REGION0_RB_SWAP_SHIFT 14 749 #define ESMART_XAVG_EN_SHIFT 20 750 #define ESMART_XGT_EN_SHIFT 21 751 #define ESMART_XGT_MODE_SHIFT 22 752 753 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 754 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 755 #define RK3568_ESMART0_REGION0_VIR 0x181C 756 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 757 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 758 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 759 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 760 #define YRGB_XSCL_MODE_MASK 0x3 761 #define YRGB_XSCL_MODE_SHIFT 0 762 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 763 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 764 #define YRGB_YSCL_MODE_MASK 0x3 765 #define YRGB_YSCL_MODE_SHIFT 4 766 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 767 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 768 769 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 770 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 771 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 772 #define RK3568_ESMART0_REGION1_CTRL 0x1840 773 #define YRGB_GT2_MASK 0x1 774 #define YRGB_GT2_SHIFT 8 775 #define YRGB_GT4_MASK 0x1 776 #define YRGB_GT4_SHIFT 9 777 778 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 779 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 780 #define RK3568_ESMART0_REGION1_VIR 0x184C 781 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 782 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 783 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 784 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 785 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 786 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 787 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 788 #define RK3568_ESMART0_REGION2_CTRL 0x1870 789 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 790 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 791 #define RK3568_ESMART0_REGION2_VIR 0x187C 792 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 793 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 794 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 795 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 796 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 797 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 798 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 799 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 800 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 801 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 802 #define RK3568_ESMART0_REGION3_VIR 0x18AC 803 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 804 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 805 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 806 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 807 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 808 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 809 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 810 #define RK3568_ESMART0_COLOR_KEY_CTRL 0x18D0 811 #define RK3576_ESMART0_ALPHA_MAP 0x18D8 812 #define RK3576_ESMART0_PORT_SEL 0x18F4 813 #define ESMART_PORT_SEL_SHIFT 0 814 #define ESMART_PORT_SEL_MASK 0x3 815 #define RK3576_ESMART0_DLY_NUM 0x18F8 816 817 #define RK3568_ESMART1_CTRL0 0x1A00 818 #define RK3568_ESMART1_CTRL1 0x1A04 819 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 820 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 821 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 822 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 823 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 824 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 825 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 826 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 827 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 828 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 829 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 830 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 831 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 832 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 833 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 834 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 835 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 836 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 837 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 838 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 839 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 840 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 841 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 842 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 843 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 844 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 845 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 846 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 847 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 848 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 849 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 850 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 851 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 852 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 853 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 854 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 855 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 856 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 857 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 858 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 859 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 860 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 861 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 862 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 863 #define RK3576_ESMART1_ALPHA_MAP 0x1AD8 864 #define RK3576_ESMART1_PORT_SEL 0x1AF4 865 #define RK3576_ESMART1_DLY_NUM 0x1AF8 866 867 #define RK3568_SMART0_CTRL0 0x1C00 868 #define RK3568_SMART0_CTRL1 0x1C04 869 #define RK3568_SMART0_REGION0_CTRL 0x1C10 870 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 871 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 872 #define RK3568_SMART0_REGION0_VIR 0x1C1C 873 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 874 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 875 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 876 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 877 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 878 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 879 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 880 #define RK3568_SMART0_REGION1_CTRL 0x1C40 881 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 882 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 883 #define RK3568_SMART0_REGION1_VIR 0x1C4C 884 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 885 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 886 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 887 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 888 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 889 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 890 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 891 #define RK3568_SMART0_REGION2_CTRL 0x1C70 892 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 893 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 894 #define RK3568_SMART0_REGION2_VIR 0x1C7C 895 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 896 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 897 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 898 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 899 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 900 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 901 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 902 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 903 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 904 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 905 #define RK3568_SMART0_REGION3_VIR 0x1CAC 906 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 907 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 908 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 909 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 910 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 911 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 912 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 913 #define RK3576_ESMART2_ALPHA_MAP 0x1CD8 914 #define RK3576_ESMART2_PORT_SEL 0x1CF4 915 #define RK3576_ESMART2_DLY_NUM 0x1CF8 916 917 #define RK3568_SMART1_CTRL0 0x1E00 918 #define RK3568_SMART1_CTRL1 0x1E04 919 #define RK3568_SMART1_REGION0_CTRL 0x1E10 920 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 921 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 922 #define RK3568_SMART1_REGION0_VIR 0x1E1C 923 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 924 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 925 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 926 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 927 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 928 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 929 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 930 #define RK3568_SMART1_REGION1_CTRL 0x1E40 931 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 932 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 933 #define RK3568_SMART1_REGION1_VIR 0x1E4C 934 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 935 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 936 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 937 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 938 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 939 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 940 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 941 #define RK3568_SMART1_REGION2_CTRL 0x1E70 942 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 943 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 944 #define RK3568_SMART1_REGION2_VIR 0x1E7C 945 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 946 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 947 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 948 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 949 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 950 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 951 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 952 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 953 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 954 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 955 #define RK3568_SMART1_REGION3_VIR 0x1EAC 956 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 957 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 958 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 959 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 960 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 961 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 962 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 963 #define RK3576_ESMART3_ALPHA_MAP 0x1ED8 964 #define RK3576_ESMART3_PORT_SEL 0x1EF4 965 #define RK3576_ESMART3_DLY_NUM 0x1EF8 966 967 /* HDR register definition */ 968 #define RK3568_HDR_LUT_CTRL 0x2000 969 970 #define RK3588_VP3_DSP_CTRL 0xF00 971 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 972 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 973 974 /* DSC 8K/4K register definition */ 975 #define RK3588_DSC_8K_PPS0_3 0x4000 976 #define RK3588_DSC_8K_CTRL0 0x40A0 977 #define DSC_EN_SHIFT 0 978 #define DSC_RBIT_SHIFT 2 979 #define DSC_RBYT_SHIFT 3 980 #define DSC_FLAL_SHIFT 4 981 #define DSC_MER_SHIFT 5 982 #define DSC_EPB_SHIFT 6 983 #define DSC_EPL_SHIFT 7 984 #define DSC_NSLC_MASK 0x7 985 #define DSC_NSLC_SHIFT 16 986 #define DSC_SBO_SHIFT 28 987 #define DSC_IFEP_SHIFT 29 988 #define DSC_PPS_UPD_SHIFT 31 989 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 990 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 991 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 992 993 #define RK3588_DSC_8K_CTRL1 0x40A4 994 #define RK3588_DSC_8K_STS0 0x40A8 995 #define RK3588_DSC_8K_ERS 0x40C4 996 997 #define RK3588_DSC_4K_PPS0_3 0x4100 998 #define RK3588_DSC_4K_CTRL0 0x41A0 999 #define RK3588_DSC_4K_CTRL1 0x41A4 1000 #define RK3588_DSC_4K_STS0 0x41A8 1001 #define RK3588_DSC_4K_ERS 0x41C4 1002 1003 /* RK3528 HDR register definition */ 1004 #define RK3528_HDR_LUT_CTRL 0x2000 1005 1006 /* RK3528 ACM register definition */ 1007 #define RK3528_ACM_CTRL 0x6400 1008 #define RK3528_ACM_DELTA_RANGE 0x6404 1009 #define RK3528_ACM_FETCH_START 0x6408 1010 #define RK3528_ACM_FETCH_DONE 0x6420 1011 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 1012 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 1013 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 1014 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 1015 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 1016 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 1017 1018 #define RK3568_MAX_REG 0x1ED0 1019 1020 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 1021 #define RK3568_GRF_VO_CON1 0x0364 1022 #define GRF_BT656_CLK_INV_SHIFT 1 1023 #define GRF_BT1120_CLK_INV_SHIFT 2 1024 #define GRF_RGB_DCLK_INV_SHIFT 3 1025 1026 /* Base SYS_GRF: 0x2600a000*/ 1027 #define RK3576_SYS_GRF_MEMFAULT_STATUS0 0x0148 1028 1029 /* Base IOC_GRF: 0x26040000 */ 1030 #define RK3576_VCCIO_IOC_MISC_CON8 0x6420 1031 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT 9 1032 #define RK3576_IOC_VOPLITE_SEL_SHIFT 11 1033 1034 /* Base PMU2: 0x27380000 */ 1035 #define RK3576_PMU_PWR_GATE_STS 0x0230 1036 #define PD_VOP_ESMART_DWN_STAT 12 1037 #define PD_VOP_CLUSTER_DWN_STAT 13 1038 #define RK3576_PMU_BISR_PDGEN_CON0 0x0510 1039 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT 12 1040 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT 13 1041 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0 0x0570 1042 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT 12 1043 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT 13 1044 1045 #define RK3588_GRF_SOC_CON1 0x0304 1046 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT 14 1047 1048 #define RK3588_GRF_VOP_CON2 0x0008 1049 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 1050 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 1051 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 1052 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 1053 1054 #define RK3588_GRF_VO1_CON0 0x0000 1055 #define HDMI_SYNC_POL_MASK 0x3 1056 #define HDMI0_SYNC_POL_SHIFT 5 1057 #define HDMI1_SYNC_POL_SHIFT 7 1058 1059 #define RK3588_PMU_BISR_CON3 0x20C 1060 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 1061 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 1062 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 1063 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 1064 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 1065 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 1066 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 1067 1068 #define RK3588_PMU_BISR_STATUS5 0x294 1069 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 1070 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 1071 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 1072 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 1073 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 1074 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 1075 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 1076 1077 #define VOP2_LAYER_MAX 8 1078 1079 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 1080 1081 /* KHz */ 1082 #define VOP2_MAX_DCLK_RATE 600000 1083 1084 /* 1085 * vop2 dsc id 1086 */ 1087 #define ROCKCHIP_VOP2_DSC_8K 0 1088 #define ROCKCHIP_VOP2_DSC_4K 1 1089 1090 /* 1091 * vop2 internal power domain id, 1092 * should be all none zero, 0 will be 1093 * treat as invalid; 1094 */ 1095 #define VOP2_PD_CLUSTER0 BIT(0) 1096 #define VOP2_PD_CLUSTER1 BIT(1) 1097 #define VOP2_PD_CLUSTER2 BIT(2) 1098 #define VOP2_PD_CLUSTER3 BIT(3) 1099 #define VOP2_PD_DSC_8K BIT(5) 1100 #define VOP2_PD_DSC_4K BIT(6) 1101 #define VOP2_PD_ESMART BIT(7) 1102 #define VOP2_PD_CLUSTER BIT(8) 1103 1104 #define VOP2_PLANE_NO_SCALING BIT(16) 1105 1106 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 1107 #define VOP_FEATURE_AFBDC BIT(1) 1108 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 1109 #define VOP_FEATURE_HDR10 BIT(3) 1110 #define VOP_FEATURE_NEXT_HDR BIT(4) 1111 /* a feature to splice two windows and two vps to support resolution > 4096 */ 1112 #define VOP_FEATURE_SPLICE BIT(5) 1113 #define VOP_FEATURE_OVERSCAN BIT(6) 1114 #define VOP_FEATURE_VIVID_HDR BIT(7) 1115 #define VOP_FEATURE_POST_ACM BIT(8) 1116 #define VOP_FEATURE_POST_CSC BIT(9) 1117 #define VOP_FEATURE_POST_FRC_V2 BIT(10) 1118 #define VOP_FEATURE_POST_SHARP BIT(11) 1119 1120 #define WIN_FEATURE_HDR2SDR BIT(0) 1121 #define WIN_FEATURE_SDR2HDR BIT(1) 1122 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 1123 #define WIN_FEATURE_AFBDC BIT(3) 1124 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 1125 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 1126 /* a mirror win can only get fb address 1127 * from source win: 1128 * Cluster1---->Cluster0 1129 * Esmart1 ---->Esmart0 1130 * Smart1 ---->Smart0 1131 * This is a feather on rk3566 1132 */ 1133 #define WIN_FEATURE_MIRROR BIT(6) 1134 #define WIN_FEATURE_MULTI_AREA BIT(7) 1135 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 1136 #define WIN_FEATURE_DCI BIT(9) 1137 1138 #define V4L2_COLORSPACE_BT709F 0xfe 1139 #define V4L2_COLORSPACE_BT2020F 0xff 1140 1141 enum vop_csc_format { 1142 CSC_BT601L, 1143 CSC_BT709L, 1144 CSC_BT601F, 1145 CSC_BT2020L, 1146 CSC_BT709L_13BIT, 1147 CSC_BT709F_13BIT, 1148 CSC_BT2020L_13BIT, 1149 CSC_BT2020F_13BIT, 1150 }; 1151 1152 enum vop_csc_bit_depth { 1153 CSC_10BIT_DEPTH, 1154 CSC_13BIT_DEPTH, 1155 }; 1156 1157 enum vop2_pol { 1158 HSYNC_POSITIVE = 0, 1159 VSYNC_POSITIVE = 1, 1160 DEN_NEGATIVE = 2, 1161 DCLK_INVERT = 3 1162 }; 1163 1164 enum vop2_bcsh_out_mode { 1165 BCSH_OUT_MODE_BLACK, 1166 BCSH_OUT_MODE_BLUE, 1167 BCSH_OUT_MODE_COLOR_BAR, 1168 BCSH_OUT_MODE_NORMAL_VIDEO, 1169 }; 1170 1171 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 1172 { \ 1173 .offset = off, \ 1174 .mask = _mask, \ 1175 .shift = _shift, \ 1176 .write_mask = _write_mask, \ 1177 } 1178 1179 #define VOP_REG(off, _mask, _shift) \ 1180 _VOP_REG(off, _mask, _shift, false) 1181 enum dither_down_mode { 1182 RGB888_TO_RGB565 = 0x0, 1183 RGB888_TO_RGB666 = 0x1 1184 }; 1185 1186 enum dither_down_mode_sel { 1187 DITHER_DOWN_ALLEGRO = 0x0, 1188 DITHER_DOWN_FRC = 0x1 1189 }; 1190 1191 enum vop2_video_ports_id { 1192 VOP2_VP0, 1193 VOP2_VP1, 1194 VOP2_VP2, 1195 VOP2_VP3, 1196 VOP2_VP_MAX, 1197 }; 1198 1199 enum vop2_layer_type { 1200 CLUSTER_LAYER = 0, 1201 ESMART_LAYER = 1, 1202 SMART_LAYER = 2, 1203 }; 1204 1205 /* This define must same with kernel win phy id */ 1206 enum vop2_layer_phy_id { 1207 ROCKCHIP_VOP2_CLUSTER0 = 0, 1208 ROCKCHIP_VOP2_CLUSTER1, 1209 ROCKCHIP_VOP2_ESMART0, 1210 ROCKCHIP_VOP2_ESMART1, 1211 ROCKCHIP_VOP2_SMART0, 1212 ROCKCHIP_VOP2_SMART1, 1213 ROCKCHIP_VOP2_CLUSTER2, 1214 ROCKCHIP_VOP2_CLUSTER3, 1215 ROCKCHIP_VOP2_ESMART2, 1216 ROCKCHIP_VOP2_ESMART3, 1217 ROCKCHIP_VOP2_LAYER_MAX, 1218 }; 1219 1220 enum vop2_scale_up_mode { 1221 VOP2_SCALE_UP_NRST_NBOR, 1222 VOP2_SCALE_UP_BIL, 1223 VOP2_SCALE_UP_BIC, 1224 VOP2_SCALE_UP_ZME, 1225 }; 1226 1227 enum vop2_scale_down_mode { 1228 VOP2_SCALE_DOWN_NRST_NBOR, 1229 VOP2_SCALE_DOWN_BIL, 1230 VOP2_SCALE_DOWN_AVG, 1231 VOP2_SCALE_DOWN_ZME, 1232 }; 1233 1234 enum scale_mode { 1235 SCALE_NONE = 0x0, 1236 SCALE_UP = 0x1, 1237 SCALE_DOWN = 0x2 1238 }; 1239 1240 enum vop_dsc_interface_mode { 1241 VOP_DSC_IF_DISABLE = 0, 1242 VOP_DSC_IF_HDMI = 1, 1243 VOP_DSC_IF_MIPI_DS_MODE = 2, 1244 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1245 }; 1246 1247 enum vop3_pre_scale_down_mode { 1248 VOP3_PRE_SCALE_UNSPPORT, 1249 VOP3_PRE_SCALE_DOWN_GT, 1250 VOP3_PRE_SCALE_DOWN_AVG, 1251 }; 1252 1253 enum vop3_esmart_lb_mode { 1254 VOP3_ESMART_8K_MODE, 1255 VOP3_ESMART_4K_4K_MODE, 1256 VOP3_ESMART_4K_2K_2K_MODE, 1257 VOP3_ESMART_2K_2K_2K_2K_MODE, 1258 VOP3_ESMART_4K_4K_4K_MODE, 1259 VOP3_ESMART_4K_4K_2K_2K_MODE, 1260 }; 1261 1262 struct vop2_layer { 1263 u8 id; 1264 /** 1265 * @win_phys_id: window id of the layer selected. 1266 * Every layer must make sure to select different 1267 * windows of others. 1268 */ 1269 u8 win_phys_id; 1270 }; 1271 1272 struct vop2_power_domain_data { 1273 u16 id; 1274 u16 parent_id; 1275 /* 1276 * @module_id_mask: module id of which module this power domain is belongs to. 1277 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1278 */ 1279 u32 module_id_mask; 1280 }; 1281 1282 struct vop2_win_data { 1283 char *name; 1284 u8 phys_id; 1285 enum vop2_layer_type type; 1286 u8 win_sel_port_offset; 1287 u8 layer_sel_win_id[VOP2_VP_MAX]; 1288 u8 axi_id; 1289 u8 axi_uv_id; 1290 u8 axi_yrgb_id; 1291 u8 splice_win_id; 1292 u8 hsu_filter_mode; 1293 u8 hsd_filter_mode; 1294 u8 vsu_filter_mode; 1295 u8 vsd_filter_mode; 1296 u8 hsd_pre_filter_mode; 1297 u8 vsd_pre_filter_mode; 1298 u8 scale_engine_num; 1299 u8 source_win_id; 1300 u8 possible_crtcs; 1301 u16 pd_id; 1302 u32 reg_offset; 1303 u32 max_upscale_factor; 1304 u32 max_downscale_factor; 1305 u32 feature; 1306 u32 supported_rotations; 1307 bool splice_mode_right; 1308 }; 1309 1310 struct vop2_vp_data { 1311 u32 feature; 1312 u32 max_dclk; 1313 u8 pre_scan_max_dly; 1314 u8 layer_mix_dly; 1315 u8 hdrvivid_dly; 1316 u8 sdr2hdr_dly; 1317 u8 hdr_mix_dly; 1318 u8 win_dly; 1319 u8 splice_vp_id; 1320 u8 pixel_rate; 1321 struct vop_rect max_output; 1322 struct vop_urgency *urgency; 1323 }; 1324 1325 struct vop2_plane_table { 1326 enum vop2_layer_phy_id plane_id; 1327 enum vop2_layer_type plane_type; 1328 }; 1329 1330 struct vop2_vp_plane_mask { 1331 u8 primary_plane_id; /* use this win to show logo */ 1332 u8 attached_layers_nr; /* number layers attach to this vp */ 1333 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1334 u32 plane_mask; 1335 int cursor_plane_id; 1336 }; 1337 1338 struct vop2_dsc_data { 1339 u8 id; 1340 u8 max_slice_num; 1341 u8 max_linebuf_depth; /* used to generate the bitstream */ 1342 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1343 u16 pd_id; 1344 const char *dsc_txp_clk_src_name; 1345 const char *dsc_txp_clk_name; 1346 const char *dsc_pxl_clk_name; 1347 const char *dsc_cds_clk_name; 1348 }; 1349 1350 struct dsc_error_info { 1351 u32 dsc_error_val; 1352 char dsc_error_info[50]; 1353 }; 1354 1355 struct vop2_dump_regs { 1356 u32 offset; 1357 const char *name; 1358 u32 state_base; 1359 u32 state_mask; 1360 u32 state_shift; 1361 bool enable_state; 1362 u32 size; 1363 }; 1364 1365 struct vop2_esmart_lb_map { 1366 u8 lb_mode; 1367 u8 lb_map_value; 1368 }; 1369 1370 struct vop2_data { 1371 u32 version; 1372 u32 esmart_lb_mode; 1373 struct vop2_vp_data *vp_data; 1374 struct vop2_win_data *win_data; 1375 struct vop2_vp_plane_mask *plane_mask; 1376 struct vop2_plane_table *plane_table; 1377 struct vop2_power_domain_data *pd; 1378 struct vop2_dsc_data *dsc; 1379 struct dsc_error_info *dsc_error_ecw; 1380 struct dsc_error_info *dsc_error_buffer_flow; 1381 struct vop2_dump_regs *dump_regs; 1382 const struct vop2_esmart_lb_map *esmart_lb_mode_map; 1383 u8 *vp_primary_plane_order; 1384 u8 *vp_default_primary_plane; 1385 u8 nr_vps; 1386 u8 nr_layers; 1387 u8 nr_mixers; 1388 u8 nr_gammas; 1389 u8 nr_pd; 1390 u8 nr_dscs; 1391 u8 nr_dsc_ecw; 1392 u8 nr_dsc_buffer_flow; 1393 u8 esmart_lb_mode_num; 1394 u32 reg_len; 1395 u32 dump_regs_size; 1396 }; 1397 1398 struct vop2 { 1399 u32 *regsbak; 1400 void *regs; 1401 void *grf; 1402 void *vop_grf; 1403 void *vo1_grf; 1404 void *sys_pmu; 1405 void *ioc_grf; 1406 u32 reg_len; 1407 u32 version; 1408 u32 esmart_lb_mode; 1409 bool global_init; 1410 bool merge_irq; 1411 const struct vop2_data *data; 1412 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1413 }; 1414 1415 static struct vop2 *rockchip_vop2; 1416 1417 static inline bool is_vop3(struct vop2 *vop2) 1418 { 1419 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1420 return false; 1421 else 1422 return true; 1423 } 1424 1425 /* 1426 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1427 * avg_sd_factor: 1428 * bli_su_factor: 1429 * bic_su_factor: 1430 * = (src - 1) / (dst - 1) << 16; 1431 * 1432 * ygt2 enable: dst get one line from two line of the src 1433 * ygt4 enable: dst get one line from four line of the src. 1434 * 1435 */ 1436 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1437 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1438 1439 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1440 (fac * (dst - 1) >> 12 < (src - 1)) 1441 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1442 (fac * (dst - 1) >> 16 < (src - 1)) 1443 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1444 (fac * (dst - 1) >> 16 < (src - 1)) 1445 1446 static uint16_t vop2_scale_factor(enum scale_mode mode, 1447 int32_t filter_mode, 1448 uint32_t src, uint32_t dst) 1449 { 1450 uint32_t fac = 0; 1451 int i = 0; 1452 1453 if (mode == SCALE_NONE) 1454 return 0; 1455 1456 /* 1457 * A workaround to avoid zero div. 1458 */ 1459 if ((dst == 1) || (src == 1)) { 1460 dst = dst + 1; 1461 src = src + 1; 1462 } 1463 1464 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1465 fac = VOP2_BILI_SCL_DN(src, dst); 1466 for (i = 0; i < 100; i++) { 1467 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1468 break; 1469 fac -= 1; 1470 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1471 } 1472 } else { 1473 fac = VOP2_COMMON_SCL(src, dst); 1474 for (i = 0; i < 100; i++) { 1475 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1476 break; 1477 fac -= 1; 1478 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1479 } 1480 } 1481 1482 return fac; 1483 } 1484 1485 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1486 { 1487 if (is_hor) 1488 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1489 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1490 } 1491 1492 static uint16_t vop3_scale_factor(enum scale_mode mode, 1493 uint32_t src, uint32_t dst, bool is_hor) 1494 { 1495 uint32_t fac = 0; 1496 int i = 0; 1497 1498 if (mode == SCALE_NONE) 1499 return 0; 1500 1501 /* 1502 * A workaround to avoid zero div. 1503 */ 1504 if ((dst == 1) || (src == 1)) { 1505 dst = dst + 1; 1506 src = src + 1; 1507 } 1508 1509 if (mode == SCALE_DOWN) { 1510 fac = VOP2_BILI_SCL_DN(src, dst); 1511 for (i = 0; i < 100; i++) { 1512 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1513 break; 1514 fac -= 1; 1515 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1516 } 1517 } else { 1518 fac = VOP2_COMMON_SCL(src, dst); 1519 for (i = 0; i < 100; i++) { 1520 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1521 break; 1522 fac -= 1; 1523 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1524 } 1525 } 1526 1527 return fac; 1528 } 1529 1530 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1531 { 1532 if (src < dst) 1533 return SCALE_UP; 1534 else if (src > dst) 1535 return SCALE_DOWN; 1536 1537 return SCALE_NONE; 1538 } 1539 1540 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1541 { 1542 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1543 } 1544 1545 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1546 { 1547 int i = 0; 1548 1549 for (i = 0; i < vop2->data->nr_layers; i++) { 1550 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1551 return vop2->data->vp_primary_plane_order[i]; 1552 } 1553 1554 return vop2->data->vp_primary_plane_order[0]; 1555 } 1556 1557 static inline u16 scl_cal_scale(int src, int dst, int shift) 1558 { 1559 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1560 } 1561 1562 static inline u16 scl_cal_scale2(int src, int dst) 1563 { 1564 return ((src - 1) << 12) / (dst - 1); 1565 } 1566 1567 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1568 { 1569 writel(v, vop2->regs + offset); 1570 vop2->regsbak[offset >> 2] = v; 1571 } 1572 1573 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1574 { 1575 return readl(vop2->regs + offset); 1576 } 1577 1578 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1579 u32 mask, u32 shift, u32 v, 1580 bool write_mask) 1581 { 1582 if (!mask) 1583 return; 1584 1585 if (write_mask) { 1586 v = ((v & mask) << shift) | (mask << (shift + 16)); 1587 } else { 1588 u32 cached_val = vop2->regsbak[offset >> 2]; 1589 1590 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1591 vop2->regsbak[offset >> 2] = v; 1592 } 1593 1594 writel(v, vop2->regs + offset); 1595 } 1596 1597 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1598 u32 mask, u32 shift, u32 v) 1599 { 1600 u32 val = 0; 1601 1602 val = (v << shift) | (mask << (shift + 16)); 1603 writel(val, grf_base + offset); 1604 } 1605 1606 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1607 u32 mask, u32 shift) 1608 { 1609 return (readl(grf_base + offset) >> shift) & mask; 1610 } 1611 1612 static char *get_plane_name(int plane_id, char *name) 1613 { 1614 switch (plane_id) { 1615 case ROCKCHIP_VOP2_CLUSTER0: 1616 strcat(name, "Cluster0"); 1617 break; 1618 case ROCKCHIP_VOP2_CLUSTER1: 1619 strcat(name, "Cluster1"); 1620 break; 1621 case ROCKCHIP_VOP2_ESMART0: 1622 strcat(name, "Esmart0"); 1623 break; 1624 case ROCKCHIP_VOP2_ESMART1: 1625 strcat(name, "Esmart1"); 1626 break; 1627 case ROCKCHIP_VOP2_SMART0: 1628 strcat(name, "Smart0"); 1629 break; 1630 case ROCKCHIP_VOP2_SMART1: 1631 strcat(name, "Smart1"); 1632 break; 1633 case ROCKCHIP_VOP2_CLUSTER2: 1634 strcat(name, "Cluster2"); 1635 break; 1636 case ROCKCHIP_VOP2_CLUSTER3: 1637 strcat(name, "Cluster3"); 1638 break; 1639 case ROCKCHIP_VOP2_ESMART2: 1640 strcat(name, "Esmart2"); 1641 break; 1642 case ROCKCHIP_VOP2_ESMART3: 1643 strcat(name, "Esmart3"); 1644 break; 1645 } 1646 1647 return name; 1648 } 1649 1650 static bool is_yuv_output(u32 bus_format) 1651 { 1652 switch (bus_format) { 1653 case MEDIA_BUS_FMT_YUV8_1X24: 1654 case MEDIA_BUS_FMT_YUV10_1X30: 1655 case MEDIA_BUS_FMT_YUYV10_1X20: 1656 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1657 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1658 case MEDIA_BUS_FMT_YUYV8_2X8: 1659 case MEDIA_BUS_FMT_YVYU8_2X8: 1660 case MEDIA_BUS_FMT_UYVY8_2X8: 1661 case MEDIA_BUS_FMT_VYUY8_2X8: 1662 case MEDIA_BUS_FMT_YUYV8_1X16: 1663 case MEDIA_BUS_FMT_YVYU8_1X16: 1664 case MEDIA_BUS_FMT_UYVY8_1X16: 1665 case MEDIA_BUS_FMT_VYUY8_1X16: 1666 return true; 1667 default: 1668 return false; 1669 } 1670 } 1671 1672 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding, 1673 enum drm_color_range color_range, 1674 int bit_depth) 1675 { 1676 bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0; 1677 enum vop_csc_format csc_mode = CSC_BT709L; 1678 1679 1680 switch (color_encoding) { 1681 case DRM_COLOR_YCBCR_BT601: 1682 if (full_range) 1683 csc_mode = CSC_BT601F; 1684 else 1685 csc_mode = CSC_BT601L; 1686 break; 1687 1688 case DRM_COLOR_YCBCR_BT709: 1689 if (full_range) { 1690 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F; 1691 if (bit_depth != CSC_13BIT_DEPTH) 1692 printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1693 } else { 1694 csc_mode = CSC_BT709L; 1695 } 1696 break; 1697 1698 case DRM_COLOR_YCBCR_BT2020: 1699 if (full_range) { 1700 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F; 1701 if (bit_depth != CSC_13BIT_DEPTH) 1702 printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1703 } else { 1704 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L; 1705 } 1706 break; 1707 1708 default: 1709 printf("Unsuport color_encoding:%d\n", color_encoding); 1710 } 1711 1712 return csc_mode; 1713 } 1714 1715 static bool is_uv_swap(struct display_state *state) 1716 { 1717 struct connector_state *conn_state = &state->conn_state; 1718 u32 bus_format = conn_state->bus_format; 1719 u32 output_mode = conn_state->output_mode; 1720 u32 output_type = conn_state->type; 1721 1722 /* 1723 * FIXME: 1724 * 1725 * There is no media type for YUV444 output, 1726 * so when out_mode is AAAA or P888, assume output is YUV444 on 1727 * yuv format. 1728 * 1729 * From H/W testing, YUV444 mode need a rb swap except eDP. 1730 */ 1731 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1732 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1733 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1734 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1735 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1736 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1737 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1738 output_mode == ROCKCHIP_OUT_MODE_P888) && 1739 !(output_type == DRM_MODE_CONNECTOR_eDP))) 1740 return true; 1741 else 1742 return false; 1743 } 1744 1745 static bool is_rb_swap(struct display_state *state) 1746 { 1747 struct connector_state *conn_state = &state->conn_state; 1748 u32 bus_format = conn_state->bus_format; 1749 1750 /* 1751 * The default component order of serial rgb3x8 formats 1752 * is BGR. So it is needed to enable RB swap. 1753 */ 1754 if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 || 1755 bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8) 1756 return true; 1757 else 1758 return false; 1759 } 1760 1761 static bool is_yc_swap(u32 bus_format) 1762 { 1763 switch (bus_format) { 1764 case MEDIA_BUS_FMT_YUYV8_1X16: 1765 case MEDIA_BUS_FMT_YVYU8_1X16: 1766 case MEDIA_BUS_FMT_YUYV8_2X8: 1767 case MEDIA_BUS_FMT_YVYU8_2X8: 1768 return true; 1769 default: 1770 return false; 1771 } 1772 } 1773 1774 static inline bool is_hot_plug_devices(int output_type) 1775 { 1776 switch (output_type) { 1777 case DRM_MODE_CONNECTOR_HDMIA: 1778 case DRM_MODE_CONNECTOR_HDMIB: 1779 case DRM_MODE_CONNECTOR_TV: 1780 case DRM_MODE_CONNECTOR_DisplayPort: 1781 case DRM_MODE_CONNECTOR_VGA: 1782 case DRM_MODE_CONNECTOR_Unknown: 1783 return true; 1784 default: 1785 return false; 1786 } 1787 } 1788 1789 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1790 { 1791 int i = 0; 1792 1793 for (i = 0; i < vop2->data->nr_layers; i++) { 1794 if (vop2->data->win_data[i].phys_id == phys_id) 1795 return &vop2->data->win_data[i]; 1796 } 1797 1798 return NULL; 1799 } 1800 1801 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1802 { 1803 int i = 0; 1804 1805 for (i = 0; i < vop2->data->nr_pd; i++) { 1806 if (vop2->data->pd[i].id == pd_id) 1807 return &vop2->data->pd[i]; 1808 } 1809 1810 return NULL; 1811 } 1812 1813 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1814 u32 *lut_regs, u32 *lut_val, int lut_len) 1815 { 1816 u32 vp_offset = crtc_id * 0x100; 1817 int i; 1818 1819 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1820 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1821 crtc_id, false); 1822 1823 for (i = 0; i < lut_len; i++) 1824 writel(lut_val[i], lut_regs + i); 1825 1826 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1827 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1828 } 1829 1830 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1831 u32 *lut_regs, u32 *lut_val, int lut_len) 1832 { 1833 u32 vp_offset = crtc_id * 0x100; 1834 int i; 1835 1836 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1837 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1838 crtc_id, false); 1839 1840 for (i = 0; i < lut_len; i++) 1841 writel(lut_val[i], lut_regs + i); 1842 1843 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1844 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1845 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1846 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1847 } 1848 1849 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1850 struct display_state *state) 1851 { 1852 struct connector_state *conn_state = &state->conn_state; 1853 struct crtc_state *cstate = &state->crtc_state; 1854 struct resource gamma_res; 1855 fdt_size_t lut_size; 1856 int i, lut_len, ret = 0; 1857 u32 *lut_regs; 1858 u32 r, g, b; 1859 struct base2_disp_info *disp_info = conn_state->disp_info; 1860 static int gamma_lut_en_num = 1; 1861 1862 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1863 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1864 return 0; 1865 } 1866 1867 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1868 if (ret) 1869 printf("failed to get gamma lut res\n"); 1870 lut_regs = (u32 *)gamma_res.start; 1871 lut_size = gamma_res.end - gamma_res.start + 1; 1872 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1873 printf("failed to get gamma lut register\n"); 1874 return 0; 1875 } 1876 lut_len = lut_size / 4; 1877 if (lut_len != 256 && lut_len != 1024) { 1878 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1879 return 0; 1880 } 1881 1882 if (!cstate->lut_val) { 1883 if (!disp_info) 1884 return 0; 1885 1886 if (!disp_info->gamma_lut_data.size) 1887 return 0; 1888 1889 cstate->lut_val = (u32 *)calloc(1, lut_size); 1890 for (i = 0; i < lut_len; i++) { 1891 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1892 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1893 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1894 1895 cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1896 } 1897 } 1898 1899 if (vop2->version == VOP_VERSION_RK3568) { 1900 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1901 cstate->lut_val, lut_len); 1902 gamma_lut_en_num++; 1903 } else { 1904 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1905 cstate->lut_val, lut_len); 1906 if (cstate->splice_mode) { 1907 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, 1908 cstate->lut_val, lut_len); 1909 gamma_lut_en_num++; 1910 } 1911 gamma_lut_en_num++; 1912 } 1913 1914 free(cstate->lut_val); 1915 1916 return 0; 1917 } 1918 1919 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1920 struct display_state *state) 1921 { 1922 struct connector_state *conn_state = &state->conn_state; 1923 struct crtc_state *cstate = &state->crtc_state; 1924 int i, cubic_lut_len; 1925 u32 vp_offset = cstate->crtc_id * 0x100; 1926 struct base2_disp_info *disp_info = conn_state->disp_info; 1927 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1928 u32 *cubic_lut_addr; 1929 1930 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1931 return 0; 1932 1933 if (!disp_info->cubic_lut_data.size) 1934 return 0; 1935 1936 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1937 cubic_lut_len = disp_info->cubic_lut_data.size; 1938 1939 for (i = 0; i < cubic_lut_len / 2; i++) { 1940 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1941 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1942 ((lut->lblue[2 * i] & 0xff) << 24); 1943 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1944 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1945 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1946 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1947 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1948 *cubic_lut_addr++ = 0; 1949 } 1950 1951 if (cubic_lut_len % 2) { 1952 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1953 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1954 ((lut->lblue[2 * i] & 0xff) << 24); 1955 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1956 *cubic_lut_addr++ = 0; 1957 *cubic_lut_addr = 0; 1958 } 1959 1960 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1961 get_cubic_lut_buffer(cstate->crtc_id)); 1962 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1963 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1964 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1965 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1966 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1967 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1968 1969 return 0; 1970 } 1971 1972 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1973 struct bcsh_state *bcsh_state, int crtc_id) 1974 { 1975 struct crtc_state *cstate = &state->crtc_state; 1976 u32 vp_offset = crtc_id * 0x100; 1977 1978 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1979 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1980 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1981 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1982 1983 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1984 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1985 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1986 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1987 1988 if (!cstate->bcsh_en) { 1989 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1990 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1991 return; 1992 } 1993 1994 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1995 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1996 bcsh_state->brightness, false); 1997 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1998 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1999 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2000 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 2001 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 2002 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2003 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 2004 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2005 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 2006 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2007 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 2008 BCSH_OUT_MODE_NORMAL_VIDEO, false); 2009 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 2010 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 2011 } 2012 2013 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 2014 { 2015 struct connector_state *conn_state = &state->conn_state; 2016 struct base_bcsh_info *bcsh_info; 2017 struct crtc_state *cstate = &state->crtc_state; 2018 struct bcsh_state bcsh_state; 2019 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 2020 2021 if (!conn_state->disp_info) 2022 return; 2023 bcsh_info = &conn_state->disp_info->bcsh_info; 2024 if (!bcsh_info) 2025 return; 2026 2027 if (bcsh_info->brightness != 50 || 2028 bcsh_info->contrast != 50 || 2029 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 2030 cstate->bcsh_en = true; 2031 2032 if (cstate->bcsh_en) { 2033 if (!cstate->yuv_overlay) 2034 cstate->post_r2y_en = 1; 2035 if (!is_yuv_output(conn_state->bus_format)) 2036 cstate->post_y2r_en = 1; 2037 } else { 2038 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2039 cstate->post_r2y_en = 1; 2040 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2041 cstate->post_y2r_en = 1; 2042 } 2043 2044 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2045 conn_state->color_range, 2046 CSC_10BIT_DEPTH); 2047 2048 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 2049 brightness = interpolate(0, -128, 100, 127, 2050 bcsh_info->brightness); 2051 else 2052 brightness = interpolate(0, -32, 100, 31, 2053 bcsh_info->brightness); 2054 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 2055 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 2056 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 2057 2058 2059 /* 2060 * a:[-30~0): 2061 * sin_hue = 0x100 - sin(a)*256; 2062 * cos_hue = cos(a)*256; 2063 * a:[0~30] 2064 * sin_hue = sin(a)*256; 2065 * cos_hue = cos(a)*256; 2066 */ 2067 sin_hue = fixp_sin32(hue) >> 23; 2068 cos_hue = fixp_cos32(hue) >> 23; 2069 2070 bcsh_state.brightness = brightness; 2071 bcsh_state.contrast = contrast; 2072 bcsh_state.saturation = saturation; 2073 bcsh_state.sin_hue = sin_hue; 2074 bcsh_state.cos_hue = cos_hue; 2075 2076 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 2077 if (cstate->splice_mode) 2078 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 2079 } 2080 2081 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 2082 { 2083 struct connector_state *conn_state = &state->conn_state; 2084 struct drm_display_mode *mode = &conn_state->mode; 2085 struct crtc_state *cstate = &state->crtc_state; 2086 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 2087 u16 hdisplay = mode->crtc_hdisplay; 2088 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2089 2090 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 2091 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 2092 bg_dly -= bg_ovl_dly; 2093 2094 /* 2095 * splice mode: hdisplay must roundup as 4 pixel, 2096 * no splice mode: hdisplay must roundup as 2 pixel. 2097 */ 2098 if (cstate->splice_mode) 2099 pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1; 2100 else 2101 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2102 2103 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 2104 hsync_len = 8; 2105 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 2106 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 2107 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2108 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2109 } 2110 2111 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 2112 { 2113 struct connector_state *conn_state = &state->conn_state; 2114 struct drm_display_mode *mode = &conn_state->mode; 2115 struct crtc_state *cstate = &state->crtc_state; 2116 struct vop2_win_data *win_data; 2117 u32 bg_dly, pre_scan_dly; 2118 u16 hdisplay = mode->crtc_hdisplay; 2119 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2120 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 2121 u8 win_id; 2122 2123 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 2124 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 2125 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 2126 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 2127 2128 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 2129 vop2->data->vp_data[crtc_id].layer_mix_dly + 2130 vop2->data->vp_data[crtc_id].hdr_mix_dly; 2131 /* hdisplay must roundup as 2 pixel */ 2132 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2133 /** 2134 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will 2135 * lead to first line data be zero. 2136 */ 2137 pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len); 2138 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 2139 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2140 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2141 } 2142 2143 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 2144 { 2145 struct connector_state *conn_state = &state->conn_state; 2146 struct drm_display_mode *mode = &conn_state->mode; 2147 struct crtc_state *cstate = &state->crtc_state; 2148 u32 vp_offset = (cstate->crtc_id * 0x100); 2149 u16 vtotal = mode->crtc_vtotal; 2150 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2151 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2152 u16 hdisplay = mode->crtc_hdisplay; 2153 u16 vdisplay = mode->crtc_vdisplay; 2154 u16 hsize = 2155 hdisplay * (conn_state->overscan.left_margin + 2156 conn_state->overscan.right_margin) / 200; 2157 u16 vsize = 2158 vdisplay * (conn_state->overscan.top_margin + 2159 conn_state->overscan.bottom_margin) / 200; 2160 u16 hact_end, vact_end; 2161 u32 val; 2162 2163 hsize = round_down(hsize, 2); 2164 vsize = round_down(vsize, 2); 2165 2166 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 2167 hact_end = hact_st + hsize; 2168 val = hact_st << 16; 2169 val |= hact_end; 2170 2171 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 2172 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 2173 vact_end = vact_st + vsize; 2174 val = vact_st << 16; 2175 val |= vact_end; 2176 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 2177 val = scl_cal_scale2(vdisplay, vsize) << 16; 2178 val |= scl_cal_scale2(hdisplay, hsize); 2179 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 2180 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 2181 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 2182 vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 2183 RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT, 2184 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 2185 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false); 2186 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2187 u16 vact_st_f1 = vtotal + vact_st + 1; 2188 u16 vact_end_f1 = vact_st_f1 + vsize; 2189 2190 val = vact_st_f1 << 16 | vact_end_f1; 2191 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 2192 } 2193 2194 if (is_vop3(vop2)) { 2195 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 2196 } else { 2197 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 2198 if (cstate->splice_mode) 2199 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 2200 } 2201 } 2202 2203 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 2204 { 2205 struct connector_state *conn_state = &state->conn_state; 2206 struct crtc_state *cstate = &state->crtc_state; 2207 struct acm_data *acm = &conn_state->disp_info->acm_data; 2208 struct drm_display_mode *mode = &conn_state->mode; 2209 u32 vp_offset = (cstate->crtc_id * 0x100); 2210 s16 *lut_y; 2211 s16 *lut_h; 2212 s16 *lut_s; 2213 u32 value; 2214 int i; 2215 2216 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2217 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2218 if (!acm->acm_enable) { 2219 writel(0, vop2->regs + RK3528_ACM_CTRL); 2220 return; 2221 } 2222 2223 printf("post acm enable\n"); 2224 2225 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 2226 2227 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 2228 ((mode->vdisplay & 0xfff) << 20); 2229 writel(value, vop2->regs + RK3528_ACM_CTRL); 2230 2231 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 2232 ((acm->s_gain << 20) & 0x3ff00000); 2233 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 2234 2235 lut_y = &acm->gain_lut_hy[0]; 2236 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 2237 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 2238 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 2239 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2240 ((lut_s[i] << 16) & 0xff0000); 2241 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 2242 } 2243 2244 lut_y = &acm->gain_lut_hs[0]; 2245 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 2246 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 2247 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2248 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2249 ((lut_s[i] << 16) & 0xff0000); 2250 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2251 } 2252 2253 lut_y = &acm->delta_lut_h[0]; 2254 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2255 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2256 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2257 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2258 ((lut_s[i] << 20) & 0x3ff00000); 2259 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2260 } 2261 2262 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2263 } 2264 2265 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2266 { 2267 struct connector_state *conn_state = &state->conn_state; 2268 struct crtc_state *cstate = &state->crtc_state; 2269 struct acm_data *acm = &conn_state->disp_info->acm_data; 2270 struct csc_info *csc = &conn_state->disp_info->csc_info; 2271 struct post_csc_coef csc_coef; 2272 bool is_input_yuv = false; 2273 bool is_output_yuv = false; 2274 bool post_r2y_en = false; 2275 bool post_csc_en = false; 2276 u32 vp_offset = (cstate->crtc_id * 0x100); 2277 u32 value; 2278 int range_type; 2279 2280 printf("post csc enable\n"); 2281 2282 if (acm->acm_enable) { 2283 if (!cstate->yuv_overlay) 2284 post_r2y_en = true; 2285 2286 /* do y2r in csc module */ 2287 if (!is_yuv_output(conn_state->bus_format)) 2288 post_csc_en = true; 2289 } else { 2290 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2291 post_r2y_en = true; 2292 2293 /* do y2r in csc module */ 2294 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2295 post_csc_en = true; 2296 } 2297 2298 if (csc->csc_enable) 2299 post_csc_en = true; 2300 2301 if (cstate->yuv_overlay || post_r2y_en) 2302 is_input_yuv = true; 2303 2304 if (is_yuv_output(conn_state->bus_format)) 2305 is_output_yuv = true; 2306 2307 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2308 conn_state->color_range, 2309 CSC_13BIT_DEPTH); 2310 2311 if (post_csc_en) { 2312 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2313 is_output_yuv); 2314 2315 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2316 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2317 csc_coef.csc_coef00, false); 2318 value = csc_coef.csc_coef01 & 0xffff; 2319 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2320 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2321 value = csc_coef.csc_coef10 & 0xffff; 2322 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2323 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2324 value = csc_coef.csc_coef12 & 0xffff; 2325 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2326 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2327 value = csc_coef.csc_coef21 & 0xffff; 2328 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2329 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2330 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2331 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2332 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2333 2334 range_type = csc_coef.range_type ? 0 : 1; 2335 range_type <<= is_input_yuv ? 0 : 1; 2336 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2337 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2338 } 2339 2340 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2341 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2342 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2343 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2344 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2345 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2346 } 2347 2348 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2349 { 2350 struct connector_state *conn_state = &state->conn_state; 2351 struct base2_disp_info *disp_info = conn_state->disp_info; 2352 const char *enable_flag; 2353 if (!disp_info) { 2354 printf("disp_info is empty\n"); 2355 return; 2356 } 2357 2358 enable_flag = (const char *)&disp_info->cacm_header; 2359 if (strncasecmp(enable_flag, "CACM", 4)) { 2360 printf("acm and csc is not support\n"); 2361 return; 2362 } 2363 2364 vop3_post_acm_config(state, vop2); 2365 vop3_post_csc_config(state, vop2); 2366 } 2367 2368 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2, 2369 struct vop2_power_domain_data *pd_data) 2370 { 2371 int val = 0; 2372 bool is_bisr_en, is_otp_bisr_en; 2373 2374 if (pd_data->id == VOP2_PD_CLUSTER) { 2375 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2376 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2377 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2378 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2379 if (is_bisr_en && is_otp_bisr_en) 2380 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2381 val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1), 2382 50 * 1000); 2383 else 2384 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2385 val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1), 2386 50 * 1000); 2387 } else { 2388 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2389 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2390 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2391 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2392 if (is_bisr_en && is_otp_bisr_en) 2393 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2394 val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1), 2395 50 * 1000); 2396 else 2397 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2398 val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1), 2399 50 * 1000); 2400 } 2401 } 2402 2403 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2404 { 2405 int ret = 0; 2406 2407 if (pd_data->id == VOP2_PD_CLUSTER) 2408 vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK, 2409 RK3576_CLUSTER_PD_EN_SHIFT, 0, true); 2410 else 2411 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK, 2412 RK3576_ESMART_PD_EN_SHIFT, 0, true); 2413 ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data); 2414 if (ret) { 2415 printf("wait vop2 power domain timeout\n"); 2416 return ret; 2417 } 2418 2419 return 0; 2420 } 2421 2422 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2, 2423 struct vop2_power_domain_data *pd_data) 2424 { 2425 int val = 0; 2426 int shift = 0; 2427 int shift_factor = 0; 2428 bool is_bisr_en = false; 2429 2430 /* 2431 * The order of pd status bits in BISR_STS register 2432 * is different from that in VOP SYS_STS register. 2433 */ 2434 if (pd_data->id == VOP2_PD_DSC_8K || 2435 pd_data->id == VOP2_PD_DSC_4K || 2436 pd_data->id == VOP2_PD_ESMART) 2437 shift_factor = 1; 2438 2439 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2440 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2441 if (is_bisr_en) { 2442 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2443 2444 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2445 ((val >> shift) & 0x1), 50 * 1000); 2446 } else { 2447 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2448 2449 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2450 !((val >> shift) & 0x1), 50 * 1000); 2451 } 2452 } 2453 2454 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2455 { 2456 int ret = 0; 2457 2458 vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK, 2459 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false); 2460 ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data); 2461 if (ret) { 2462 printf("wait vop2 power domain timeout\n"); 2463 return ret; 2464 } 2465 2466 return 0; 2467 } 2468 2469 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2470 { 2471 struct vop2_power_domain_data *pd_data; 2472 int ret = 0; 2473 2474 if (!pd_id) 2475 return 0; 2476 2477 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2478 if (!pd_data) { 2479 printf("can't find pd_data by id\n"); 2480 return -EINVAL; 2481 } 2482 2483 if (pd_data->parent_id) { 2484 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2485 if (ret) { 2486 printf("can't open parent power domain\n"); 2487 return -EINVAL; 2488 } 2489 } 2490 2491 /* 2492 * Read VOP internal power domain on/off status. 2493 * We should query BISR_STS register in PMU for 2494 * power up/down status when memory repair is enabled. 2495 * Return value: 1 for power on, 0 for power off; 2496 */ 2497 if (vop2->version == VOP_VERSION_RK3576) 2498 ret = rk3576_vop2_power_domain_on(vop2, pd_data); 2499 else 2500 ret = rk3588_vop2_power_domain_on(vop2, pd_data); 2501 2502 return ret; 2503 } 2504 2505 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2506 { 2507 u32 *base = vop2->regs; 2508 int i = 0; 2509 2510 /* 2511 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2512 */ 2513 for (i = 0; i < (vop2->reg_len >> 2); i++) 2514 vop2->regsbak[i] = base[i]; 2515 } 2516 2517 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2518 { 2519 struct vop2_win_data *win_data; 2520 int layer_phy_id = 0; 2521 int i, j; 2522 u32 ovl_port_offset = 0; 2523 u32 layer_nr = 0; 2524 u8 shift = 0; 2525 2526 /* layer sel win id */ 2527 for (i = 0; i < vop2->data->nr_vps; i++) { 2528 shift = 0; 2529 ovl_port_offset = 0x100 * i; 2530 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2531 for (j = 0; j < layer_nr; j++) { 2532 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2533 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2534 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2535 shift, win_data->layer_sel_win_id[i], false); 2536 shift += 4; 2537 } 2538 } 2539 2540 if (vop2->version != VOP_VERSION_RK3576) { 2541 /* win sel port */ 2542 for (i = 0; i < vop2->data->nr_vps; i++) { 2543 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2544 for (j = 0; j < layer_nr; j++) { 2545 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2546 continue; 2547 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2548 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2549 shift = win_data->win_sel_port_offset * 2; 2550 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL, 2551 LAYER_SEL_PORT_MASK, shift, i, false); 2552 } 2553 } 2554 } 2555 } 2556 2557 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2558 { 2559 struct crtc_state *cstate = &state->crtc_state; 2560 struct vop2_win_data *win_data; 2561 int layer_phy_id = 0; 2562 int total_used_layer = 0; 2563 int port_mux = 0; 2564 int i, j; 2565 u32 layer_nr = 0; 2566 u8 shift = 0; 2567 2568 /* layer sel win id */ 2569 for (i = 0; i < vop2->data->nr_vps; i++) { 2570 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2571 for (j = 0; j < layer_nr; j++) { 2572 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2573 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2574 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2575 shift, win_data->layer_sel_win_id[i], false); 2576 shift += 4; 2577 } 2578 } 2579 2580 /* win sel port */ 2581 for (i = 0; i < vop2->data->nr_vps; i++) { 2582 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2583 for (j = 0; j < layer_nr; j++) { 2584 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2585 continue; 2586 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2587 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2588 shift = win_data->win_sel_port_offset * 2; 2589 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2590 LAYER_SEL_PORT_SHIFT + shift, i, false); 2591 } 2592 } 2593 2594 /** 2595 * port mux config 2596 */ 2597 for (i = 0; i < vop2->data->nr_vps; i++) { 2598 shift = i * 4; 2599 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2600 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2601 port_mux = total_used_layer - 1; 2602 } else { 2603 port_mux = 8; 2604 } 2605 2606 if (i == vop2->data->nr_vps - 1) 2607 port_mux = vop2->data->nr_mixers; 2608 2609 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2610 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2611 PORT_MUX_SHIFT + shift, port_mux, false); 2612 } 2613 } 2614 2615 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2616 { 2617 if (!is_vop3(vop2)) 2618 return false; 2619 2620 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2621 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2622 return true; 2623 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2624 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2625 return true; 2626 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2627 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2628 return true; 2629 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE && 2630 win->phys_id == ROCKCHIP_VOP2_ESMART3) 2631 return true; 2632 else 2633 return false; 2634 } 2635 2636 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2637 { 2638 struct vop2_win_data *win_data; 2639 int i; 2640 u8 scale_engine_num = 0; 2641 2642 /* store plane mask for vop2_fixup_dts */ 2643 for (i = 0; i < vop2->data->nr_layers; i++) { 2644 win_data = &vop2->data->win_data[i]; 2645 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2646 continue; 2647 2648 win_data->scale_engine_num = scale_engine_num++; 2649 } 2650 } 2651 2652 static int vop3_get_esmart_lb_mode(struct vop2 *vop2) 2653 { 2654 const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map; 2655 int i; 2656 2657 if (!esmart_lb_mode_map) 2658 return vop2->esmart_lb_mode; 2659 2660 for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) { 2661 if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode) 2662 return esmart_lb_mode_map->lb_map_value; 2663 esmart_lb_mode_map++; 2664 } 2665 2666 if (i == vop2->data->esmart_lb_mode_num) 2667 printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode); 2668 2669 return vop2->data->esmart_lb_mode_map[0].lb_map_value; 2670 } 2671 2672 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2673 { 2674 struct crtc_state *cstate = &state->crtc_state; 2675 struct vop2_vp_plane_mask *plane_mask; 2676 int active_vp_num = 0; 2677 int layer_phy_id = 0; 2678 int i, j; 2679 int ret; 2680 u32 layer_nr = 0; 2681 2682 if (vop2->global_init) 2683 return; 2684 2685 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2686 if (soc_is_rk3566()) 2687 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2688 OTP_WIN_EN_SHIFT, 1, false); 2689 2690 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2691 u32 plane_mask; 2692 int primary_plane_id; 2693 2694 for (i = 0; i < vop2->data->nr_vps; i++) { 2695 plane_mask = cstate->crtc->vps[i].plane_mask; 2696 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2697 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2698 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2699 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2700 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2701 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2702 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2703 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2704 2705 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2706 for (j = 0; j < layer_nr; j++) { 2707 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2708 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2709 } 2710 } 2711 } else {/* need soft assign plane mask */ 2712 printf("Assign plane mask automatically\n"); 2713 if (vop2->version == VOP_VERSION_RK3576) { 2714 for (i = 0; i < vop2->data->nr_vps; i++) { 2715 if (cstate->crtc->vps[i].enable) { 2716 vop2->vp_plane_mask[i].attached_layers_nr = 1; 2717 vop2->vp_plane_mask[i].primary_plane_id = 2718 vop2->data->vp_default_primary_plane[i]; 2719 vop2->vp_plane_mask[i].attached_layers[0] = 2720 vop2->data->vp_default_primary_plane[i]; 2721 vop2->vp_plane_mask[i].plane_mask |= 2722 BIT(vop2->data->vp_default_primary_plane[i]); 2723 active_vp_num++; 2724 } 2725 } 2726 printf("VOP have %d active VP\n", active_vp_num); 2727 } else { 2728 /* find the first unplug devices and set it as main display */ 2729 int main_vp_index = -1; 2730 2731 for (i = 0; i < vop2->data->nr_vps; i++) { 2732 if (cstate->crtc->vps[i].enable) 2733 active_vp_num++; 2734 } 2735 printf("VOP have %d active VP\n", active_vp_num); 2736 2737 if (soc_is_rk3566() && active_vp_num > 2) 2738 printf("ERROR: rk3566 only support 2 display output!!\n"); 2739 plane_mask = vop2->data->plane_mask; 2740 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2741 /* 2742 * For rk3528, one display policy for hdmi store in plane_mask[0], and 2743 * the other for cvbs store in plane_mask[2]. 2744 */ 2745 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2746 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2747 plane_mask += 2 * VOP2_VP_MAX; 2748 2749 if (vop2->version == VOP_VERSION_RK3528) { 2750 /* 2751 * For rk3528, the plane mask of vp is limited, only esmart2 can 2752 * be selected by both vp0 and vp1. 2753 */ 2754 j = 0; 2755 } else { 2756 for (i = 0; i < vop2->data->nr_vps; i++) { 2757 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2758 /* the first store main display plane mask */ 2759 vop2->vp_plane_mask[i] = plane_mask[0]; 2760 main_vp_index = i; 2761 break; 2762 } 2763 } 2764 2765 /* if no find unplug devices, use vp0 as main display */ 2766 if (main_vp_index < 0) { 2767 main_vp_index = 0; 2768 vop2->vp_plane_mask[0] = plane_mask[0]; 2769 } 2770 2771 /* plane_mask[0] store main display, so we from plane_mask[1] */ 2772 j = 1; 2773 } 2774 2775 /* init other display except main display */ 2776 for (i = 0; i < vop2->data->nr_vps; i++) { 2777 /* main display or no connect devices */ 2778 if (i == main_vp_index || !cstate->crtc->vps[i].enable) 2779 continue; 2780 vop2->vp_plane_mask[i] = plane_mask[j++]; 2781 } 2782 } 2783 /* store plane mask for vop2_fixup_dts */ 2784 for (i = 0; i < vop2->data->nr_vps; i++) { 2785 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2786 for (j = 0; j < layer_nr; j++) { 2787 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2788 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2789 } 2790 } 2791 } 2792 2793 if (vop2->version == VOP_VERSION_RK3588) 2794 rk3588_vop2_regsbak(vop2); 2795 else 2796 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2797 2798 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2799 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2800 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2801 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2802 2803 for (i = 0; i < vop2->data->nr_vps; i++) { 2804 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2805 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2806 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2807 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2808 } 2809 2810 if (is_vop3(vop2)) 2811 vop3_overlay_init(vop2, state); 2812 else 2813 vop2_overlay_init(vop2, state); 2814 2815 if (is_vop3(vop2)) { 2816 /* 2817 * you can rewrite at dts vop node: 2818 * 2819 * VOP3_ESMART_8K_MODE = 0, 2820 * VOP3_ESMART_4K_4K_MODE = 1, 2821 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2822 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2823 * 2824 * &vop { 2825 * esmart_lb_mode = /bits/ 8 <2>; 2826 * }; 2827 */ 2828 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2829 if (ret < 0) 2830 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2831 if (vop2->version == VOP_VERSION_RK3576) 2832 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, 2833 RK3576_ESMART_LB_MODE_SEL_MASK, 2834 RK3576_ESMART_LB_MODE_SEL_SHIFT, 2835 vop3_get_esmart_lb_mode(vop2), true); 2836 else 2837 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 2838 ESMART_LB_MODE_SEL_MASK, 2839 ESMART_LB_MODE_SEL_SHIFT, 2840 vop3_get_esmart_lb_mode(vop2), false); 2841 2842 vop3_init_esmart_scale_engine(vop2); 2843 2844 if (vop2->version == VOP_VERSION_RK3576) 2845 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2846 RK3576_DSP_VS_T_SEL_SHIFT, 0, true); 2847 else 2848 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2849 DSP_VS_T_SEL_SHIFT, 0, false); 2850 2851 /* 2852 * This is a workaround for RK3528/RK3562/RK3576: 2853 * 2854 * The aclk pre auto gating function may disable the aclk 2855 * in some unexpected cases, which detected by hardware 2856 * automatically. 2857 * 2858 * For example, if the above function is enabled, the post 2859 * scale function will be affected, resulting in abnormal 2860 * display. 2861 */ 2862 if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 || 2863 vop2->version == VOP_VERSION_RK3576) 2864 vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK, 2865 ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false); 2866 } 2867 2868 if (vop2->version == VOP_VERSION_RK3568) 2869 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2870 2871 if (vop2->version == VOP_VERSION_RK3576) { 2872 vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq"); 2873 2874 /* Default use rkiommu 1.0 for axi0 */ 2875 vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true); 2876 2877 /* Init frc2.0 config */ 2878 vop2_writel(vop2, 0xca0, 0xc8); 2879 vop2_writel(vop2, 0xca4, 0x01000100); 2880 vop2_writel(vop2, 0xca8, 0x03ff0100); 2881 vop2_writel(vop2, 0xda0, 0xc8); 2882 vop2_writel(vop2, 0xda4, 0x01000100); 2883 vop2_writel(vop2, 0xda8, 0x03ff0100); 2884 2885 if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true) 2886 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2887 VP_INTR_MERGE_EN_SHIFT, 1, true); 2888 2889 /* Set reg done every field for interlace */ 2890 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK, 2891 INTERLACE_FRM_REG_DONE_SHIFT, 0, false); 2892 } 2893 2894 vop2->global_init = true; 2895 } 2896 2897 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state) 2898 { 2899 struct crtc_state *cstate = &state->crtc_state; 2900 const struct vop2_data *vop2_data = vop2->data; 2901 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2902 struct resource sharp_regs; 2903 u32 *sharp_reg_base; 2904 int ret; 2905 2906 if (!(vp_data->feature & VOP_FEATURE_POST_SHARP)) 2907 return; 2908 2909 ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs); 2910 if (ret) { 2911 printf("failed to get sharp regs\n"); 2912 return; 2913 } 2914 sharp_reg_base = (u32 *)sharp_regs.start; 2915 2916 /* 2917 * After vop initialization, keep sw_sharp_enable always on. 2918 * Only enable/disable sharp submodule to avoid black screen. 2919 */ 2920 writel(0x1, sharp_reg_base); 2921 } 2922 2923 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state) 2924 { 2925 struct crtc_state *cstate = &state->crtc_state; 2926 const struct vop2_data *vop2_data = vop2->data; 2927 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2928 struct resource acm_regs; 2929 u32 *acm_reg_base; 2930 u32 vp_offset = (cstate->crtc_id * 0x100); 2931 int ret; 2932 2933 if (!(vp_data->feature & VOP_FEATURE_POST_ACM)) 2934 return; 2935 2936 ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs); 2937 if (ret) { 2938 printf("failed to get acm regs\n"); 2939 return; 2940 } 2941 acm_reg_base = (u32 *)acm_regs.start; 2942 2943 /* 2944 * Black screen is displayed when acm bypass switched 2945 * between enable and disable. Therefore, disable acm 2946 * bypass by default after system boot. 2947 */ 2948 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2949 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2950 2951 writel(0, acm_reg_base + 0); 2952 } 2953 2954 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state, 2955 struct device_node *dsp_lut_node) 2956 { 2957 struct crtc_state *cstate = &state->crtc_state; 2958 struct resource gamma_res; 2959 fdt_size_t lut_size; 2960 u32 *lut_regs; 2961 u32 *lut; 2962 u32 r, g, b; 2963 int lut_len; 2964 int length; 2965 int i, j; 2966 int ret = 0; 2967 2968 of_get_property(dsp_lut_node, "gamma-lut", &length); 2969 if (!length) 2970 return -EINVAL; 2971 2972 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 2973 if (ret) 2974 printf("failed to get gamma lut res\n"); 2975 lut_regs = (u32 *)gamma_res.start; 2976 lut_size = gamma_res.end - gamma_res.start + 1; 2977 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 2978 printf("failed to get gamma lut register\n"); 2979 return -EINVAL; 2980 } 2981 lut_len = lut_size / 4; 2982 2983 cstate->lut_val = (u32 *)calloc(1, lut_size); 2984 if (!cstate->lut_val) 2985 return -ENOMEM; 2986 2987 length >>= 2; 2988 if (length != lut_len) { 2989 lut = (u32 *)calloc(1, lut_len); 2990 if (!lut) { 2991 free(cstate->lut_val); 2992 return -ENOMEM; 2993 } 2994 2995 ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length); 2996 if (ret) { 2997 printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id); 2998 free(cstate->lut_val); 2999 free(lut); 3000 return -EINVAL; 3001 } 3002 3003 /* 3004 * In order to achieve the same gamma correction effect in different 3005 * platforms, the following conversion helps to translate from 8bit 3006 * gamma table with 256 parameters to 10bit gamma with 1024 parameters. 3007 */ 3008 for (i = 0; i < lut_len; i++) { 3009 j = i * length / lut_len; 3010 r = lut[j] / length / length * lut_len / length; 3011 g = lut[j] / length % length * lut_len / length; 3012 b = lut[j] % length * lut_len / length; 3013 3014 cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b; 3015 } 3016 free(lut); 3017 } else { 3018 of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len); 3019 } 3020 3021 return 0; 3022 } 3023 3024 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state) 3025 { 3026 struct crtc_state *cstate = &state->crtc_state; 3027 struct device_node *dsp_lut_node; 3028 int phandle; 3029 int ret = 0; 3030 3031 phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1); 3032 if (phandle < 0) 3033 return; 3034 3035 dsp_lut_node = of_find_node_by_phandle(phandle); 3036 if (!dsp_lut_node) 3037 return; 3038 3039 ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node); 3040 if (ret) 3041 printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id); 3042 } 3043 3044 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 3045 { 3046 rockchip_vop2_of_get_dsp_lut(vop2, state); 3047 3048 rockchip_vop2_gamma_lut_init(vop2, state); 3049 rockchip_vop2_cubic_lut_init(vop2, state); 3050 rockchip_vop2_sharp_init(vop2, state); 3051 rockchip_vop2_acm_init(vop2, state); 3052 3053 return 0; 3054 } 3055 3056 /* 3057 * VOP2 have multi video ports. 3058 * video port ------- crtc 3059 */ 3060 static int rockchip_vop2_preinit(struct display_state *state) 3061 { 3062 struct crtc_state *cstate = &state->crtc_state; 3063 const struct vop2_data *vop2_data = cstate->crtc->data; 3064 struct regmap *map; 3065 3066 if (!rockchip_vop2) { 3067 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 3068 if (!rockchip_vop2) 3069 return -ENOMEM; 3070 memset(rockchip_vop2, 0, sizeof(struct vop2)); 3071 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 3072 rockchip_vop2->reg_len = RK3568_MAX_REG; 3073 #ifdef CONFIG_SPL_BUILD 3074 rockchip_vop2->regs = (void *)RK3528_VOP_BASE; 3075 #else 3076 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 3077 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf"); 3078 rockchip_vop2->grf = regmap_get_range(map, 0); 3079 if (rockchip_vop2->grf <= 0) 3080 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 3081 #endif 3082 rockchip_vop2->version = vop2_data->version; 3083 rockchip_vop2->data = vop2_data; 3084 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 3085 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf"); 3086 rockchip_vop2->vop_grf = regmap_get_range(map, 0); 3087 if (rockchip_vop2->vop_grf <= 0) 3088 printf("%s: Get syscon vop_grf failed (ret=%p)\n", 3089 __func__, rockchip_vop2->vop_grf); 3090 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 3091 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 3092 if (rockchip_vop2->vo1_grf <= 0) 3093 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", 3094 __func__, rockchip_vop2->vo1_grf); 3095 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3096 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3097 if (rockchip_vop2->sys_pmu <= 0) 3098 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3099 __func__, rockchip_vop2->sys_pmu); 3100 } else if (rockchip_vop2->version == VOP_VERSION_RK3576) { 3101 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf"); 3102 rockchip_vop2->ioc_grf = regmap_get_range(map, 0); 3103 if (rockchip_vop2->ioc_grf <= 0) 3104 printf("%s: Get syscon ioc_grf failed (ret=%p)\n", 3105 __func__, rockchip_vop2->ioc_grf); 3106 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3107 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3108 if (rockchip_vop2->sys_pmu <= 0) 3109 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3110 __func__, rockchip_vop2->sys_pmu); 3111 } 3112 } 3113 3114 cstate->private = rockchip_vop2; 3115 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 3116 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 3117 3118 vop2_global_initial(rockchip_vop2, state); 3119 3120 return 0; 3121 } 3122 3123 /* 3124 * calc the dclk on rk3588 3125 * the available div of dclk is 1, 2, 4 3126 * 3127 */ 3128 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 3129 { 3130 if (child_clk * 4 <= max_dclk) 3131 return child_clk * 4; 3132 else if (child_clk * 2 <= max_dclk) 3133 return child_clk * 2; 3134 else if (child_clk <= max_dclk) 3135 return child_clk; 3136 else 3137 return 0; 3138 } 3139 3140 /* 3141 * 4 pixclk/cycle on rk3588 3142 * RGB/eDP/HDMI: if_pixclk >= dclk_core 3143 * DP: dp_pixclk = dclk_out <= dclk_core 3144 * DSI: mipi_pixclk <= dclk_out <= dclk_core 3145 */ 3146 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 3147 int *dclk_core_div, int *dclk_out_div, 3148 int *if_pixclk_div, int *if_dclk_div) 3149 { 3150 struct crtc_state *cstate = &state->crtc_state; 3151 struct connector_state *conn_state = &state->conn_state; 3152 struct drm_display_mode *mode = &conn_state->mode; 3153 struct vop2 *vop2 = cstate->private; 3154 unsigned long v_pixclk = mode->crtc_clock; 3155 unsigned long dclk_core_rate = v_pixclk >> 2; 3156 unsigned long dclk_rate = v_pixclk; 3157 unsigned long dclk_out_rate; 3158 u64 if_dclk_rate; 3159 u64 if_pixclk_rate; 3160 int output_type = conn_state->type; 3161 int output_mode = conn_state->output_mode; 3162 int K = 1; 3163 3164 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 3165 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3166 printf("Dual channel and YUV420 can't work together\n"); 3167 return -EINVAL; 3168 } 3169 3170 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3171 output_mode == ROCKCHIP_OUT_MODE_YUV420) 3172 K = 2; 3173 3174 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 3175 /* 3176 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 3177 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 3178 */ 3179 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3180 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3181 dclk_rate = dclk_rate >> 1; 3182 K = 2; 3183 } 3184 if (cstate->dsc_enable) { 3185 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 3186 if_dclk_rate = cstate->dsc_cds_clk_rate; 3187 } else { 3188 if_pixclk_rate = (dclk_core_rate << 1) / K; 3189 if_dclk_rate = dclk_core_rate / K; 3190 } 3191 3192 if (v_pixclk > VOP2_MAX_DCLK_RATE) 3193 dclk_rate = vop2_calc_dclk(dclk_core_rate, 3194 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3195 3196 if (!dclk_rate) { 3197 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 3198 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 3199 return -EINVAL; 3200 } 3201 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3202 *if_dclk_div = dclk_rate / if_dclk_rate; 3203 *dclk_core_div = dclk_rate / dclk_core_rate; 3204 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 3205 dclk_rate, *if_pixclk_div, *if_dclk_div); 3206 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 3207 /* edp_pixclk = edp_dclk > dclk_core */ 3208 if_pixclk_rate = v_pixclk / K; 3209 if_dclk_rate = v_pixclk / K; 3210 dclk_rate = if_pixclk_rate * K; 3211 *dclk_core_div = dclk_rate / dclk_core_rate; 3212 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3213 *if_dclk_div = *if_pixclk_div; 3214 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 3215 dclk_out_rate = v_pixclk >> 2; 3216 dclk_out_rate = dclk_out_rate / K; 3217 3218 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3219 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3220 if (!dclk_rate) { 3221 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 3222 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 3223 return -EINVAL; 3224 } 3225 *dclk_out_div = dclk_rate / dclk_out_rate; 3226 *dclk_core_div = dclk_rate / dclk_core_rate; 3227 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 3228 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3229 K = 2; 3230 if (cstate->dsc_enable) 3231 /* dsc output is 96bit, dsi input is 192 bit */ 3232 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 3233 else 3234 if_pixclk_rate = dclk_core_rate / K; 3235 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 3236 dclk_out_rate = dclk_core_rate / K; 3237 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 3238 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3239 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3240 if (!dclk_rate) { 3241 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 3242 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 3243 return -EINVAL; 3244 } 3245 3246 if (cstate->dsc_enable) 3247 dclk_rate /= cstate->dsc_slice_num; 3248 3249 *dclk_out_div = dclk_rate / dclk_out_rate; 3250 *dclk_core_div = dclk_rate / dclk_core_rate; 3251 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 3252 if (cstate->dsc_enable) 3253 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 3254 3255 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 3256 dclk_rate = v_pixclk; 3257 *dclk_core_div = dclk_rate / dclk_core_rate; 3258 } 3259 3260 *if_pixclk_div = ilog2(*if_pixclk_div); 3261 *if_dclk_div = ilog2(*if_dclk_div); 3262 *dclk_core_div = ilog2(*dclk_core_div); 3263 *dclk_out_div = ilog2(*dclk_out_div); 3264 3265 return dclk_rate; 3266 } 3267 3268 static int vop2_calc_dsc_clk(struct display_state *state) 3269 { 3270 struct connector_state *conn_state = &state->conn_state; 3271 struct drm_display_mode *mode = &conn_state->mode; 3272 struct crtc_state *cstate = &state->crtc_state; 3273 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 3274 u8 k = 1; 3275 3276 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3277 k = 2; 3278 3279 cstate->dsc_txp_clk_rate = v_pixclk; 3280 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 3281 3282 cstate->dsc_pxl_clk_rate = v_pixclk; 3283 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 3284 3285 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 3286 * cds_dat_width = 96; 3287 * bits_per_pixel = [8-12]; 3288 * As cds clk is div from txp clk and only support 1/2/4 div, 3289 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 3290 * otherwise dsc_cds = crtc_clock / 8; 3291 */ 3292 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 3293 3294 return 0; 3295 } 3296 3297 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 3298 { 3299 struct crtc_state *cstate = &state->crtc_state; 3300 struct connector_state *conn_state = &state->conn_state; 3301 struct drm_display_mode *mode = &conn_state->mode; 3302 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3303 struct vop2 *vop2 = cstate->private; 3304 u32 vp_offset = (cstate->crtc_id * 0x100); 3305 u16 hdisplay = mode->crtc_hdisplay; 3306 int output_if = conn_state->output_if; 3307 int if_pixclk_div = 0; 3308 int if_dclk_div = 0; 3309 unsigned long dclk_rate; 3310 bool dclk_inv, yc_swap = false; 3311 u32 val; 3312 3313 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3314 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3315 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 3316 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 3317 } else { 3318 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3319 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3320 } 3321 3322 if (cstate->dsc_enable) { 3323 int k = 1; 3324 3325 if (!vop2->data->nr_dscs) { 3326 printf("Unsupported DSC\n"); 3327 return 0; 3328 } 3329 3330 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3331 k = 2; 3332 3333 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 3334 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 3335 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 3336 3337 vop2_calc_dsc_clk(state); 3338 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 3339 cstate->dsc_id, dsc_sink_cap->slice_width, 3340 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 3341 } 3342 3343 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 3344 3345 if (output_if & VOP_OUTPUT_IF_RGB) { 3346 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3347 4, false); 3348 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3349 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3350 } 3351 3352 if (output_if & VOP_OUTPUT_IF_BT1120) { 3353 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3354 3, false); 3355 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3356 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3357 yc_swap = is_yc_swap(conn_state->bus_format); 3358 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT, 3359 yc_swap, false); 3360 } 3361 3362 if (output_if & VOP_OUTPUT_IF_BT656) { 3363 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3364 2, false); 3365 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3366 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3367 yc_swap = is_yc_swap(conn_state->bus_format); 3368 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT, 3369 yc_swap, false); 3370 } 3371 3372 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3373 if (cstate->crtc_id == 2) 3374 val = 0; 3375 else 3376 val = 1; 3377 3378 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3379 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3380 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 3381 3382 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 3383 1, false); 3384 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 3385 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 3386 if_pixclk_div, false); 3387 3388 if (conn_state->hold_mode) { 3389 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3390 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3391 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3392 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3393 } 3394 } 3395 3396 if (output_if & VOP_OUTPUT_IF_MIPI1) { 3397 if (cstate->crtc_id == 2) 3398 val = 0; 3399 else if (cstate->crtc_id == 3) 3400 val = 1; 3401 else 3402 val = 3; /*VP1*/ 3403 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3404 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3405 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 3406 3407 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 3408 1, false); 3409 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 3410 val, false); 3411 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 3412 if_pixclk_div, false); 3413 3414 if (conn_state->hold_mode) { 3415 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3416 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3417 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3418 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3419 } 3420 } 3421 3422 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3423 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3424 MIPI_DUAL_EN_SHIFT, 1, false); 3425 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3426 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3427 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3428 false); 3429 switch (conn_state->type) { 3430 case DRM_MODE_CONNECTOR_DisplayPort: 3431 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3432 RK3588_DP_DUAL_EN_SHIFT, 1, false); 3433 break; 3434 case DRM_MODE_CONNECTOR_eDP: 3435 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3436 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 3437 break; 3438 case DRM_MODE_CONNECTOR_HDMIA: 3439 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3440 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 3441 break; 3442 case DRM_MODE_CONNECTOR_DSI: 3443 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3444 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 3445 break; 3446 default: 3447 break; 3448 } 3449 } 3450 3451 if (output_if & VOP_OUTPUT_IF_eDP0) { 3452 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 3453 1, false); 3454 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3455 cstate->crtc_id, false); 3456 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3457 if_dclk_div, false); 3458 3459 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3460 if_pixclk_div, false); 3461 3462 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3463 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 3464 } 3465 3466 if (output_if & VOP_OUTPUT_IF_eDP1) { 3467 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 3468 1, false); 3469 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3470 cstate->crtc_id, false); 3471 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3472 if_dclk_div, false); 3473 3474 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3475 if_pixclk_div, false); 3476 3477 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3478 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 3479 } 3480 3481 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3482 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 3483 1, false); 3484 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3485 cstate->crtc_id, false); 3486 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3487 if_dclk_div, false); 3488 3489 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3490 if_pixclk_div, false); 3491 3492 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3493 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 3494 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3495 HDMI_SYNC_POL_MASK, 3496 HDMI0_SYNC_POL_SHIFT, val); 3497 } 3498 3499 if (output_if & VOP_OUTPUT_IF_HDMI1) { 3500 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 3501 1, false); 3502 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3503 cstate->crtc_id, false); 3504 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3505 if_dclk_div, false); 3506 3507 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3508 if_pixclk_div, false); 3509 3510 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3511 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 3512 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3513 HDMI_SYNC_POL_MASK, 3514 HDMI1_SYNC_POL_SHIFT, val); 3515 } 3516 3517 if (output_if & VOP_OUTPUT_IF_DP0) { 3518 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 3519 cstate->crtc_id, false); 3520 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3521 RK3588_DP0_PIN_POL_SHIFT, val, false); 3522 } 3523 3524 if (output_if & VOP_OUTPUT_IF_DP1) { 3525 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 3526 cstate->crtc_id, false); 3527 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3528 RK3588_DP1_PIN_POL_SHIFT, val, false); 3529 } 3530 3531 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3532 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 3533 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3534 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 3535 3536 return dclk_rate; 3537 } 3538 3539 static unsigned long rk3576_vop2_if_cfg(struct display_state *state) 3540 { 3541 struct crtc_state *cstate = &state->crtc_state; 3542 struct connector_state *conn_state = &state->conn_state; 3543 struct drm_display_mode *mode = &conn_state->mode; 3544 struct vop2 *vop2 = cstate->private; 3545 u32 vp_offset = (cstate->crtc_id * 0x100); 3546 u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate; 3547 int output_if = conn_state->output_if; 3548 bool dclk_inv, yc_swap = false; 3549 bool split_mode = !!(conn_state->output_flags & 3550 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE); 3551 bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false; 3552 bool interface_dclk_sel, interface_pix_clk_sel = false; 3553 bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK || 3554 conn_state->output_if & VOP_OUTPUT_IF_BT656; 3555 unsigned long dclk_in_rate, dclk_core_rate; 3556 u32 val; 3557 3558 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3559 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3560 /* 3561 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3562 * so set VOP hsync/vsync polarity as positive by default. 3563 */ 3564 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3565 } else { 3566 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3567 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3568 } 3569 3570 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 || 3571 mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode)) 3572 cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */ 3573 else 3574 cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */ 3575 dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div; 3576 3577 if (double_pixel) 3578 dclk_core_rate = mode->crtc_clock / 2; 3579 else 3580 dclk_core_rate = mode->crtc_clock / port_pix_rate; 3581 post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */ 3582 3583 if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3584 pix_half_rate = true; 3585 post_dclk_out_sel = true; 3586 } 3587 3588 if (output_if & VOP_OUTPUT_IF_RGB) { 3589 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3590 /* 3591 * RGB interface_pix_clk_sel will auto config according 3592 * to rgb_en/bt1120_en/bt656_en. 3593 */ 3594 } else if (output_if & VOP_OUTPUT_IF_eDP0) { 3595 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3596 interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0; 3597 } else { 3598 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3599 interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0; 3600 } 3601 3602 /* dclk_core */ 3603 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3604 RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false); 3605 /* dclk_out */ 3606 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3607 RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false); 3608 3609 if (output_if & VOP_OUTPUT_IF_RGB) { 3610 /* 0: dclk_core, 1: dclk_out */ 3611 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3612 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3613 3614 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3615 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3616 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3617 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3618 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3619 RK3576_IF_OUT_EN_SHIFT, 1, false); 3620 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3621 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3622 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3623 RK3576_IF_PIN_POL_SHIFT, val, false); 3624 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3625 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv); 3626 } 3627 3628 if (output_if & VOP_OUTPUT_IF_BT1120) { 3629 /* 0: dclk_core, 1: dclk_out */ 3630 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3631 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3632 3633 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3634 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3635 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3636 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3637 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3638 RK3576_IF_OUT_EN_SHIFT, 1, false); 3639 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3640 RK3576_BT1120_OUT_EN_SHIFT, 1, false); 3641 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3642 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3643 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3644 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3645 yc_swap = is_yc_swap(conn_state->bus_format); 3646 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3647 RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false); 3648 } 3649 3650 if (output_if & VOP_OUTPUT_IF_BT656) { 3651 /* 0: dclk_core, 1: dclk_out */ 3652 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3653 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3654 3655 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3656 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3657 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3658 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3659 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3660 RK3576_IF_OUT_EN_SHIFT, 1, false); 3661 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3662 RK3576_BT656_OUT_EN_SHIFT, 1, false); 3663 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3664 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3665 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3666 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3667 yc_swap = is_yc_swap(conn_state->bus_format); 3668 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3669 RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false); 3670 } 3671 3672 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3673 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3674 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3675 /* 0: div2, 1: div4 */ 3676 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3677 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3678 3679 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3680 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3681 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3682 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3683 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3684 RK3576_IF_OUT_EN_SHIFT, 1, false); 3685 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3686 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3687 /* 3688 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3689 * so set VOP hsync/vsync polarity as positive by default. 3690 */ 3691 if (vop2->version == VOP_VERSION_RK3576) 3692 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3693 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3694 RK3576_IF_PIN_POL_SHIFT, val, false); 3695 3696 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3697 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3698 RK3576_MIPI_CMD_MODE_SHIFT, 1, false); 3699 3700 if (conn_state->hold_mode) { 3701 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3702 EDPI_TE_EN, !cstate->soft_te, false); 3703 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3704 EDPI_WMS_HOLD_EN, 1, false); 3705 } 3706 } 3707 3708 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3709 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3710 MIPI_DUAL_EN_SHIFT, 1, false); 3711 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3712 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3713 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3714 switch (conn_state->type) { 3715 case DRM_MODE_CONNECTOR_DisplayPort: 3716 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3717 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3718 break; 3719 case DRM_MODE_CONNECTOR_eDP: 3720 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3721 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3722 break; 3723 case DRM_MODE_CONNECTOR_HDMIA: 3724 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3725 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3726 break; 3727 case DRM_MODE_CONNECTOR_DSI: 3728 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3729 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3730 break; 3731 default: 3732 break; 3733 } 3734 } 3735 3736 if (output_if & VOP_OUTPUT_IF_eDP0) { 3737 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3738 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3739 /* 0: dclk, 1: port0_dclk */ 3740 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3741 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3742 3743 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3744 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3745 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3746 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3747 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3748 RK3576_IF_OUT_EN_SHIFT, 1, false); 3749 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3750 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3751 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3752 RK3576_IF_PIN_POL_SHIFT, val, false); 3753 } 3754 3755 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3756 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3757 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3758 /* 0: div2, 1: div4 */ 3759 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3760 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3761 3762 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3763 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3764 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3765 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3766 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3767 RK3576_IF_OUT_EN_SHIFT, 1, false); 3768 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3769 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3770 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3771 RK3576_IF_PIN_POL_SHIFT, val, false); 3772 } 3773 3774 if (output_if & VOP_OUTPUT_IF_DP0) { 3775 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3776 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3777 /* 0: no div, 1: div2 */ 3778 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3779 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3780 3781 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3782 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3783 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3784 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3785 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3786 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3787 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3788 RK3576_IF_PIN_POL_SHIFT, val, false); 3789 } 3790 3791 if (output_if & VOP_OUTPUT_IF_DP1) { 3792 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3793 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3794 /* 0: no div, 1: div2 */ 3795 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3796 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3797 3798 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3799 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3800 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3801 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3802 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3803 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3804 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3805 RK3576_IF_PIN_POL_SHIFT, val, false); 3806 } 3807 3808 if (output_if & VOP_OUTPUT_IF_DP2) { 3809 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3810 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3811 /* 0: no div, 1: div2 */ 3812 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3813 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3814 3815 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3816 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3817 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3818 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3819 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3820 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3821 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3822 RK3576_IF_PIN_POL_SHIFT, val, false); 3823 } 3824 3825 return mode->crtc_clock; 3826 } 3827 3828 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state) 3829 { 3830 struct crtc_state *cstate = &state->crtc_state; 3831 struct connector_state *conn_state = &state->conn_state; 3832 struct vop2 *vop2 = cstate->private; 3833 u32 vp_offset = (cstate->crtc_id * 0x100); 3834 3835 if (conn_state->output_flags & 3836 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) { 3837 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3838 LVDS_DUAL_EN_SHIFT, 1, false); 3839 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3840 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false); 3841 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3842 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3843 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3844 3845 return; 3846 } 3847 3848 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3849 MIPI_DUAL_EN_SHIFT, 1, false); 3850 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) { 3851 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3852 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3853 } 3854 3855 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3856 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3857 LVDS_DUAL_EN_SHIFT, 1, false); 3858 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3859 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false); 3860 } 3861 } 3862 3863 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 3864 { 3865 struct crtc_state *cstate = &state->crtc_state; 3866 struct connector_state *conn_state = &state->conn_state; 3867 struct drm_display_mode *mode = &conn_state->mode; 3868 struct vop2 *vop2 = cstate->private; 3869 bool dclk_inv; 3870 u32 val; 3871 3872 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3873 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3874 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3875 3876 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3877 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3878 1, false); 3879 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3880 RGB_MUX_SHIFT, cstate->crtc_id, false); 3881 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3882 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3883 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3884 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3885 } 3886 3887 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 3888 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3889 1, false); 3890 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 3891 BT1120_EN_SHIFT, 1, false); 3892 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3893 RGB_MUX_SHIFT, cstate->crtc_id, false); 3894 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3895 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 3896 } 3897 3898 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3899 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3900 1, false); 3901 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3902 RGB_MUX_SHIFT, cstate->crtc_id, false); 3903 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3904 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 3905 } 3906 3907 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3908 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3909 1, false); 3910 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3911 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3912 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3913 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3914 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3915 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3916 } 3917 3918 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3919 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 3920 1, false); 3921 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3922 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 3923 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3924 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3925 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3926 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3927 } 3928 3929 3930 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3931 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3932 1, false); 3933 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3934 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3935 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3936 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3937 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3938 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3939 } 3940 3941 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3942 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3943 1, false); 3944 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3945 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3946 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3947 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3948 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3949 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3950 } 3951 3952 if (conn_state->output_flags & 3953 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3954 conn_state->output_flags & 3955 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) 3956 rk3568_vop2_setup_dual_channel_if(state); 3957 3958 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3959 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3960 1, false); 3961 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3962 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3963 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3964 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3965 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 3966 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 3967 } 3968 3969 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3970 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3971 1, false); 3972 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3973 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3974 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3975 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3976 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3977 IF_CRTL_HDMI_PIN_POL_MASK, 3978 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3979 } 3980 3981 return mode->crtc_clock; 3982 } 3983 3984 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3985 { 3986 struct crtc_state *cstate = &state->crtc_state; 3987 struct connector_state *conn_state = &state->conn_state; 3988 struct drm_display_mode *mode = &conn_state->mode; 3989 struct vop2 *vop2 = cstate->private; 3990 bool dclk_inv; 3991 u32 vp_offset = (cstate->crtc_id * 0x100); 3992 u32 val; 3993 3994 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3995 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3996 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3997 3998 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3999 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 4000 1, false); 4001 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4002 RGB_MUX_SHIFT, cstate->crtc_id, false); 4003 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 4004 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 4005 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4006 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4007 } 4008 4009 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 4010 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 4011 1, false); 4012 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4013 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 4014 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4015 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 4016 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4017 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4018 } 4019 4020 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 4021 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 4022 1, false); 4023 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4024 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 4025 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4026 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 4027 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4028 RK3562_MIPI_PIN_POL_SHIFT, val, false); 4029 4030 if (conn_state->hold_mode) { 4031 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4032 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 4033 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4034 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 4035 } 4036 } 4037 4038 return mode->crtc_clock; 4039 } 4040 4041 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 4042 { 4043 struct crtc_state *cstate = &state->crtc_state; 4044 struct connector_state *conn_state = &state->conn_state; 4045 struct drm_display_mode *mode = &conn_state->mode; 4046 struct vop2 *vop2 = cstate->private; 4047 u32 val; 4048 4049 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4050 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4051 4052 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4053 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4054 1, false); 4055 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4056 RGB_MUX_SHIFT, cstate->crtc_id, false); 4057 } 4058 4059 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4060 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4061 1, false); 4062 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4063 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4064 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4065 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4066 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4067 IF_CRTL_HDMI_PIN_POL_MASK, 4068 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4069 } 4070 4071 return mode->crtc_clock; 4072 } 4073 4074 static void vop2_post_color_swap(struct display_state *state) 4075 { 4076 struct crtc_state *cstate = &state->crtc_state; 4077 struct connector_state *conn_state = &state->conn_state; 4078 struct vop2 *vop2 = cstate->private; 4079 u32 vp_offset = (cstate->crtc_id * 0x100); 4080 u32 output_type = conn_state->type; 4081 u32 data_swap = 0; 4082 4083 if (is_uv_swap(state) || is_rb_swap(state)) 4084 data_swap = DSP_RB_SWAP; 4085 4086 if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) { 4087 if ((output_type == DRM_MODE_CONNECTOR_HDMIA || 4088 output_type == DRM_MODE_CONNECTOR_DisplayPort) && 4089 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 4090 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 4091 data_swap |= DSP_RG_SWAP; 4092 } 4093 4094 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 4095 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 4096 } 4097 4098 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 4099 { 4100 int ret = 0; 4101 4102 if (parent->dev) 4103 ret = clk_set_parent(clk, parent); 4104 if (ret < 0) 4105 debug("failed to set %s as parent for %s\n", 4106 parent->dev->name, clk->dev->name); 4107 } 4108 4109 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 4110 { 4111 int ret = 0; 4112 4113 if (clk->dev) 4114 ret = clk_set_rate(clk, rate); 4115 if (ret < 0) 4116 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 4117 4118 return ret; 4119 } 4120 4121 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 4122 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 4123 int *dsc_cds_clk_div, u64 dclk_rate) 4124 { 4125 struct crtc_state *cstate = &state->crtc_state; 4126 4127 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 4128 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 4129 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 4130 4131 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 4132 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 4133 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 4134 } 4135 4136 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 4137 { 4138 struct crtc_state *cstate = &state->crtc_state; 4139 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 4140 struct drm_dsc_picture_parameter_set config_pps; 4141 const struct vop2_data *vop2_data = vop2->data; 4142 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4143 u32 *pps_val = (u32 *)&config_pps; 4144 u32 decoder_regs_offset = (dsc_id * 0x100); 4145 int i = 0; 4146 4147 memcpy(&config_pps, pps, sizeof(config_pps)); 4148 4149 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 4150 config_pps.pps_3 &= 0xf0; 4151 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 4152 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 4153 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 4154 } 4155 4156 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 4157 config_pps.rc_range_parameters[i] = 4158 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 4159 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 4160 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 4161 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 4162 } 4163 4164 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 4165 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 4166 } 4167 4168 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 4169 { 4170 struct connector_state *conn_state = &state->conn_state; 4171 struct drm_display_mode *mode = &conn_state->mode; 4172 struct crtc_state *cstate = &state->crtc_state; 4173 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 4174 const struct vop2_data *vop2_data = vop2->data; 4175 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4176 bool mipi_ds_mode = false; 4177 u8 dsc_interface_mode = 0; 4178 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4179 u16 hdisplay = mode->crtc_hdisplay; 4180 u16 htotal = mode->crtc_htotal; 4181 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4182 u16 vdisplay = mode->crtc_vdisplay; 4183 u16 vtotal = mode->crtc_vtotal; 4184 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4185 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4186 u16 vact_end = vact_st + vdisplay; 4187 u32 ctrl_regs_offset = (dsc_id * 0x30); 4188 u32 decoder_regs_offset = (dsc_id * 0x100); 4189 int dsc_txp_clk_div = 0; 4190 int dsc_pxl_clk_div = 0; 4191 int dsc_cds_clk_div = 0; 4192 int val = 0; 4193 4194 if (!vop2->data->nr_dscs) { 4195 printf("Unsupported DSC\n"); 4196 return; 4197 } 4198 4199 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 4200 printf("DSC%d supported max slice is: %d, current is: %d\n", 4201 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 4202 4203 if (dsc_data->pd_id) { 4204 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 4205 printf("open dsc%d pd fail\n", dsc_id); 4206 } 4207 4208 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 4209 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 4210 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 4211 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 4212 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 4213 dsc_interface_mode = VOP_DSC_IF_HDMI; 4214 } else { 4215 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 4216 if (mipi_ds_mode) 4217 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 4218 else 4219 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 4220 } 4221 4222 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4223 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4224 DSC_MAN_MODE_SHIFT, 0, false); 4225 else 4226 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4227 DSC_MAN_MODE_SHIFT, 1, false); 4228 4229 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 4230 4231 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 4232 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 4233 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 4234 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 4235 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 4236 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 4237 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 4238 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 4239 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4240 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 4241 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 4242 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 4243 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4244 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 4245 4246 if (!mipi_ds_mode) { 4247 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 4248 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 4249 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 4250 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 4251 u32 dly_num, dsc_cds_rate_mhz, val = 0; 4252 int k = 1; 4253 4254 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4255 k = 2; 4256 4257 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 4258 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 4259 4260 /* 4261 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 4262 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 4263 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 4264 * 4265 * HDMI: 4266 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 4267 * delay_line_num = 4 - BPP / 8 4268 * = (64 - target_bpp / 8) / 16 4269 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4270 * 4271 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 4272 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 4273 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4274 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 4275 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4276 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 4277 */ 4278 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 4279 dsc_cds_rate_mhz = dsc_cds_rate; 4280 dsc_hsync = hsync_len / 2; 4281 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 4282 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4283 } else { 4284 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 4285 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 4286 be16_to_cpu(cstate->pps.chunk_size); 4287 4288 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4289 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 4290 4291 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 4292 if (dsc_hsync < 8) 4293 dsc_hsync = 8; 4294 } 4295 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 4296 DSC_INIT_DLY_MODE_SHIFT, 0, false); 4297 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 4298 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 4299 4300 /* 4301 * htotal / dclk_core = dsc_htotal /cds_clk 4302 * 4303 * dclk_core = DCLK / (1 << dclk_core->div_val) 4304 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 4305 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 4306 * 4307 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 4308 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 4309 */ 4310 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 4311 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 4312 val = dsc_htotal << 16 | dsc_hsync; 4313 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 4314 DSC_HTOTAL_PW_SHIFT, val, false); 4315 4316 dsc_hact_st = hact_st / 2; 4317 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 4318 val = dsc_hact_end << 16 | dsc_hact_st; 4319 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 4320 DSC_HACT_ST_END_SHIFT, val, false); 4321 4322 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 4323 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 4324 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 4325 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 4326 } 4327 4328 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 4329 RST_DEASSERT_SHIFT, 1, false); 4330 udelay(10); 4331 4332 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 4333 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 4334 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4335 4336 vop2_load_pps(state, vop2, dsc_id); 4337 4338 val |= (1 << DSC_PPS_UPD_SHIFT); 4339 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4340 4341 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 4342 dsc_id, 4343 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 4344 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 4345 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 4346 } 4347 4348 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 4349 { 4350 struct crtc_state *cstate = &state->crtc_state; 4351 struct vop2 *vop2 = cstate->private; 4352 struct udevice *vp_dev, *dev; 4353 struct ofnode_phandle_args args; 4354 char vp_name[10]; 4355 int ret; 4356 4357 if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576) 4358 return false; 4359 4360 sprintf(vp_name, "port@%d", cstate->crtc_id); 4361 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 4362 debug("warn: can't get vp device\n"); 4363 return false; 4364 } 4365 4366 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 4367 0, &args); 4368 if (ret) { 4369 debug("assigned-clock-parents's node not define\n"); 4370 return false; 4371 } 4372 4373 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 4374 debug("warn: can't get clk device\n"); 4375 return false; 4376 } 4377 4378 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 4379 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 4380 if (clk_dev) 4381 *clk_dev = dev; 4382 return true; 4383 } 4384 4385 return false; 4386 } 4387 4388 static void vop3_mcu_mode_setup(struct display_state *state) 4389 { 4390 struct crtc_state *cstate = &state->crtc_state; 4391 struct vop2 *vop2 = cstate->private; 4392 u32 vp_offset = (cstate->crtc_id * 0x100); 4393 4394 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4395 MCU_TYPE_SHIFT, 1, false); 4396 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4397 MCU_HOLD_MODE_SHIFT, 1, false); 4398 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4399 MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false); 4400 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4401 MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false); 4402 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4403 MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false); 4404 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4405 MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false); 4406 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4407 MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false); 4408 } 4409 4410 static void vop3_mcu_bypass_mode_setup(struct display_state *state) 4411 { 4412 struct crtc_state *cstate = &state->crtc_state; 4413 struct vop2 *vop2 = cstate->private; 4414 u32 vp_offset = (cstate->crtc_id * 0x100); 4415 4416 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4417 MCU_TYPE_SHIFT, 1, false); 4418 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4419 MCU_HOLD_MODE_SHIFT, 1, false); 4420 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4421 MCU_PIX_TOTAL_SHIFT, 53, false); 4422 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4423 MCU_CS_PST_SHIFT, 6, false); 4424 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4425 MCU_CS_PEND_SHIFT, 48, false); 4426 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4427 MCU_RW_PST_SHIFT, 12, false); 4428 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4429 MCU_RW_PEND_SHIFT, 30, false); 4430 } 4431 4432 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value) 4433 { 4434 struct crtc_state *cstate = &state->crtc_state; 4435 struct connector_state *conn_state = &state->conn_state; 4436 struct drm_display_mode *mode = &conn_state->mode; 4437 struct vop2 *vop2 = cstate->private; 4438 u32 vp_offset = (cstate->crtc_id * 0x100); 4439 4440 /* 4441 * 1.set mcu bypass mode timing. 4442 * 2.set dclk rate to 150M. 4443 */ 4444 if (type == MCU_SETBYPASS && value) { 4445 vop3_mcu_bypass_mode_setup(state); 4446 vop2_clk_set_rate(&cstate->dclk, 150000000); 4447 } 4448 4449 switch (type) { 4450 case MCU_WRCMD: 4451 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4452 MCU_RS_SHIFT, 0, false); 4453 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4454 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4455 value, false); 4456 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4457 MCU_RS_SHIFT, 1, false); 4458 break; 4459 case MCU_WRDATA: 4460 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4461 MCU_RS_SHIFT, 1, false); 4462 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4463 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4464 value, false); 4465 break; 4466 case MCU_SETBYPASS: 4467 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4468 MCU_BYPASS_SHIFT, value ? 1 : 0, false); 4469 break; 4470 default: 4471 break; 4472 } 4473 4474 /* 4475 * 1.restore mcu data mode timing. 4476 * 2.restore dclk rate to crtc_clock. 4477 */ 4478 if (type == MCU_SETBYPASS && !value) { 4479 vop3_mcu_mode_setup(state); 4480 vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000); 4481 } 4482 4483 return 0; 4484 } 4485 4486 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id) 4487 { 4488 const struct vop2_data *vop2_data = vop2->data; 4489 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id]; 4490 u32 vp_offset = crtc_id * 0x100; 4491 bool pre_dither_down_en = false; 4492 4493 switch (bus_format) { 4494 case MEDIA_BUS_FMT_RGB565_1X16: 4495 case MEDIA_BUS_FMT_RGB565_2X8_LE: 4496 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4497 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4498 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4499 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false); 4500 pre_dither_down_en = true; 4501 break; 4502 case MEDIA_BUS_FMT_RGB666_1X18: 4503 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 4504 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 4505 case MEDIA_BUS_FMT_RGB666_3X6: 4506 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4507 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4508 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4509 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false); 4510 pre_dither_down_en = true; 4511 break; 4512 case MEDIA_BUS_FMT_YUYV8_1X16: 4513 case MEDIA_BUS_FMT_YUV8_1X24: 4514 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 4515 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4516 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4517 pre_dither_down_en = true; 4518 break; 4519 case MEDIA_BUS_FMT_YUYV10_1X20: 4520 case MEDIA_BUS_FMT_YUV10_1X30: 4521 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 4522 case MEDIA_BUS_FMT_RGB101010_1X30: 4523 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4524 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4525 pre_dither_down_en = false; 4526 break; 4527 case MEDIA_BUS_FMT_RGB888_3X8: 4528 case MEDIA_BUS_FMT_RGB888_DUMMY_4X8: 4529 case MEDIA_BUS_FMT_RGB888_1X24: 4530 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 4531 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 4532 default: 4533 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4534 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4535 pre_dither_down_en = true; 4536 break; 4537 } 4538 4539 if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0) 4540 pre_dither_down_en = false; 4541 4542 if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) { 4543 if (vop2->version == VOP_VERSION_RK3576) { 4544 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000); 4545 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100); 4546 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100); 4547 } 4548 4549 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4550 PRE_DITHER_DOWN_EN_SHIFT, 0, false); 4551 /* enable frc2.0 do 10->8 */ 4552 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4553 DITHER_DOWN_EN_SHIFT, 1, false); 4554 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4555 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false); 4556 } else { 4557 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4558 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 4559 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4560 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false); 4561 } 4562 } 4563 4564 static int rockchip_vop2_init(struct display_state *state) 4565 { 4566 struct crtc_state *cstate = &state->crtc_state; 4567 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 4568 struct connector_state *conn_state = &state->conn_state; 4569 struct drm_display_mode *mode = &conn_state->mode; 4570 struct vop2 *vop2 = cstate->private; 4571 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4572 u16 hdisplay = mode->crtc_hdisplay; 4573 u16 htotal = mode->crtc_htotal; 4574 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4575 u16 hact_end = hact_st + hdisplay; 4576 u16 vdisplay = mode->crtc_vdisplay; 4577 u16 vtotal = mode->crtc_vtotal; 4578 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4579 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4580 u16 vact_end = vact_st + vdisplay; 4581 bool yuv_overlay = false; 4582 u32 vp_offset = (cstate->crtc_id * 0x100); 4583 u32 line_flag_offset = (cstate->crtc_id * 4); 4584 u32 val, act_end; 4585 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4586 u8 dclk_div_factor = 0; 4587 u8 vp_dclk_div = 1; 4588 char output_type_name[30] = {0}; 4589 #ifndef CONFIG_SPL_BUILD 4590 char dclk_name[9]; 4591 #endif 4592 struct clk hdmi0_phy_pll; 4593 struct clk hdmi1_phy_pll; 4594 struct clk hdmi_phy_pll; 4595 struct udevice *disp_dev; 4596 unsigned long dclk_rate = 0; 4597 int ret; 4598 4599 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 4600 mode->crtc_hdisplay, mode->vdisplay, 4601 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 4602 mode->vrefresh, 4603 rockchip_get_output_if_name(conn_state->output_if, output_type_name), 4604 cstate->crtc_id); 4605 4606 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 4607 cstate->splice_mode = true; 4608 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 4609 if (!cstate->splice_crtc_id) { 4610 printf("%s: Splice mode is unsupported by vp%d\n", 4611 __func__, cstate->crtc_id); 4612 return -EINVAL; 4613 } 4614 4615 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 4616 PORT_MERGE_EN_SHIFT, 1, false); 4617 } 4618 4619 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4620 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4621 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4622 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4623 4624 if (vop2->data->vp_data[cstate->crtc_id].urgency) { 4625 u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl; 4626 u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh; 4627 4628 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK, 4629 AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4630 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK, 4631 AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4632 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK, 4633 POST_URGENCY_EN_SHIFT, 1, false); 4634 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK, 4635 POST_URGENCY_THL_SHIFT, urgen_thl, false); 4636 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK, 4637 POST_URGENCY_THH_SHIFT, urgen_thh, false); 4638 } 4639 4640 vop2_initial(vop2, state); 4641 if (vop2->version == VOP_VERSION_RK3588) 4642 dclk_rate = rk3588_vop2_if_cfg(state); 4643 else if (vop2->version == VOP_VERSION_RK3576) 4644 dclk_rate = rk3576_vop2_if_cfg(state); 4645 else if (vop2->version == VOP_VERSION_RK3568) 4646 dclk_rate = rk3568_vop2_if_cfg(state); 4647 else if (vop2->version == VOP_VERSION_RK3562) 4648 dclk_rate = rk3562_vop2_if_cfg(state); 4649 else if (vop2->version == VOP_VERSION_RK3528) 4650 dclk_rate = rk3528_vop2_if_cfg(state); 4651 4652 if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 4653 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) || 4654 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4655 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 4656 4657 vop2_post_color_swap(state); 4658 4659 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 4660 OUT_MODE_SHIFT, conn_state->output_mode, false); 4661 4662 vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id); 4663 if (cstate->splice_mode) 4664 vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id); 4665 4666 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 4667 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 4668 yuv_overlay, false); 4669 4670 cstate->yuv_overlay = yuv_overlay; 4671 4672 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 4673 (htotal << 16) | hsync_len); 4674 val = hact_st << 16; 4675 val |= hact_end; 4676 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 4677 val = vact_st << 16; 4678 val |= vact_end; 4679 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 4680 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 4681 u16 vact_st_f1 = vtotal + vact_st + 1; 4682 u16 vact_end_f1 = vact_st_f1 + vdisplay; 4683 4684 val = vact_st_f1 << 16 | vact_end_f1; 4685 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 4686 val); 4687 4688 val = vtotal << 16 | (vtotal + vsync_len); 4689 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 4690 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4691 INTERLACE_EN_SHIFT, 1, false); 4692 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4693 DSP_FILED_POL, 1, false); 4694 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4695 P2I_EN_SHIFT, 1, false); 4696 vtotal += vtotal + 1; 4697 act_end = vact_end_f1; 4698 } else { 4699 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4700 INTERLACE_EN_SHIFT, 0, false); 4701 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4702 P2I_EN_SHIFT, 0, false); 4703 act_end = vact_end; 4704 } 4705 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 4706 (vtotal << 16) | vsync_len); 4707 4708 if (vop2->version == VOP_VERSION_RK3528 || 4709 vop2->version == VOP_VERSION_RK3562 || 4710 vop2->version == VOP_VERSION_RK3568) { 4711 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 4712 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4713 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4714 CORE_DCLK_DIV_EN_SHIFT, 1, false); 4715 else 4716 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4717 CORE_DCLK_DIV_EN_SHIFT, 0, false); 4718 4719 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 4720 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4721 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 4722 else 4723 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4724 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 4725 } 4726 4727 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4728 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 4729 4730 if (yuv_overlay) 4731 val = 0x20010200; 4732 else 4733 val = 0; 4734 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 4735 if (cstate->splice_mode) { 4736 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4737 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 4738 yuv_overlay, false); 4739 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 4740 } 4741 4742 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4743 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 4744 4745 if (vp->xmirror_en) 4746 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4747 DSP_X_MIR_EN_SHIFT, 1, false); 4748 4749 vop2_tv_config_update(state, vop2); 4750 vop2_post_config(state, vop2); 4751 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 4752 vop3_post_config(state, vop2); 4753 4754 if (cstate->dsc_enable) { 4755 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4756 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 4757 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 4758 } else { 4759 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 4760 } 4761 } 4762 4763 #ifndef CONFIG_SPL_BUILD 4764 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 4765 ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk); 4766 if (ret) { 4767 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 4768 return ret; 4769 } 4770 #endif 4771 4772 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 4773 if (!ret) { 4774 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 4775 if (ret) 4776 debug("%s: hdmi0_phy_pll may not define\n", __func__); 4777 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 4778 if (ret) 4779 debug("%s: hdmi1_phy_pll may not define\n", __func__); 4780 } else { 4781 hdmi0_phy_pll.dev = NULL; 4782 hdmi1_phy_pll.dev = NULL; 4783 debug("%s: Faile to find display-subsystem node\n", __func__); 4784 } 4785 4786 if (vop2->version == VOP_VERSION_RK3528) { 4787 struct ofnode_phandle_args args; 4788 4789 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 4790 "#clock-cells", 0, 0, &args); 4791 if (!ret) { 4792 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 4793 if (ret) { 4794 debug("warn: can't get clk device\n"); 4795 return ret; 4796 } 4797 } else { 4798 debug("assigned-clock-parents's node not define\n"); 4799 } 4800 } 4801 4802 if (vop2->version == VOP_VERSION_RK3576) 4803 vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div; 4804 4805 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 4806 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 4807 vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll); 4808 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 4809 vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll); 4810 4811 /* 4812 * uboot clk driver won't set dclk parent's rate when use 4813 * hdmi phypll as dclk source. 4814 * So set dclk rate is meaningless. Set hdmi phypll rate 4815 * directly. 4816 */ 4817 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 4818 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000); 4819 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 4820 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000); 4821 } else { 4822 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 4823 ret = vop2_clk_set_rate(&hdmi_phy_pll, 4824 dclk_rate / vp_dclk_div * 1000); 4825 } else { 4826 #ifndef CONFIG_SPL_BUILD 4827 ret = vop2_clk_set_rate(&cstate->dclk, 4828 dclk_rate / vp_dclk_div * 1000); 4829 #else 4830 if (vop2->version == VOP_VERSION_RK3528) { 4831 void *cru_base = (void *)RK3528_CRU_BASE; 4832 4833 /* dclk src switch to hdmiphy pll */ 4834 writel((BIT(0) << 16) | BIT(0), cru_base + 0x450); 4835 rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000); 4836 ret = dclk_rate * 1000; 4837 } 4838 #endif 4839 } 4840 } 4841 } else { 4842 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 4843 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000); 4844 else 4845 ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000); 4846 } 4847 4848 if (IS_ERR_VALUE(ret)) { 4849 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 4850 __func__, cstate->crtc_id, dclk_rate, ret); 4851 return ret; 4852 } else { 4853 if (cstate->mcu_timing.mcu_pix_total) { 4854 mode->crtc_clock = roundup(ret, 1000) / 1000; 4855 } else { 4856 dclk_div_factor = mode->crtc_clock / dclk_rate; 4857 mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000; 4858 } 4859 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 4860 } 4861 4862 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4863 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 4864 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4865 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 4866 4867 if (cstate->mcu_timing.mcu_pix_total) { 4868 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4869 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4870 STANDBY_EN_SHIFT, 0, false); 4871 vop3_mcu_mode_setup(state); 4872 } 4873 4874 return 0; 4875 } 4876 4877 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 4878 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 4879 uint32_t dst_h) 4880 { 4881 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 4882 uint16_t hscl_filter_mode, vscl_filter_mode; 4883 uint8_t xgt2 = 0, xgt4 = 0; 4884 uint8_t ygt2 = 0, ygt4 = 0; 4885 uint32_t xfac = 0, yfac = 0; 4886 u32 win_offset = win->reg_offset; 4887 bool xgt_en = false; 4888 bool xavg_en = false; 4889 4890 if (is_vop3(vop2)) { 4891 if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) { 4892 if (src_w >= (8 * dst_w)) { 4893 xgt4 = 1; 4894 src_w >>= 2; 4895 } else if (src_w >= (4 * dst_w)) { 4896 xgt2 = 1; 4897 src_w >>= 1; 4898 } 4899 } else { 4900 if (src_w >= (4 * dst_w)) { 4901 xgt4 = 1; 4902 src_w >>= 2; 4903 } else if (src_w >= (2 * dst_w)) { 4904 xgt2 = 1; 4905 src_w >>= 1; 4906 } 4907 } 4908 } 4909 4910 /** 4911 * The rk3528 is processed as 2 pixel/cycle, 4912 * so ygt2/ygt4 needs to be triggered in advance to improve performance 4913 * when src_w is bigger than 1920. 4914 * dst_h / src_h is at [1, 0.65) ygt2=0; ygt4=0; 4915 * dst_h / src_h is at [0.65, 0.35) ygt2=1; ygt4=0; 4916 * dst_h / src_h is at [0.35, 0) ygt2=0; ygt4=1; 4917 */ 4918 if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) { 4919 if (src_h >= (100 * dst_h / 35)) { 4920 ygt4 = 1; 4921 src_h >>= 2; 4922 } else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) { 4923 ygt2 = 1; 4924 src_h >>= 1; 4925 } 4926 } else { 4927 if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) { 4928 if (src_h >= (8 * dst_h)) { 4929 ygt4 = 1; 4930 src_h >>= 2; 4931 } else if (src_h >= (4 * dst_h)) { 4932 ygt2 = 1; 4933 src_h >>= 1; 4934 } 4935 } else { 4936 if (src_h >= (4 * dst_h)) { 4937 ygt4 = 1; 4938 src_h >>= 2; 4939 } else if (src_h >= (2 * dst_h)) { 4940 ygt2 = 1; 4941 src_h >>= 1; 4942 } 4943 } 4944 } 4945 4946 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 4947 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 4948 4949 if (yrgb_hor_scl_mode == SCALE_UP) 4950 hscl_filter_mode = win->hsu_filter_mode; 4951 else 4952 hscl_filter_mode = win->hsd_filter_mode; 4953 4954 if (yrgb_ver_scl_mode == SCALE_UP) 4955 vscl_filter_mode = win->vsu_filter_mode; 4956 else 4957 vscl_filter_mode = win->vsd_filter_mode; 4958 4959 /* 4960 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 4961 * at scale down mode 4962 */ 4963 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 4964 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 4965 dst_w += 1; 4966 } 4967 4968 if (is_vop3(vop2)) { 4969 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 4970 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 4971 4972 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 4973 xavg_en = xgt2 || xgt4; 4974 else 4975 xgt_en = xgt2 || xgt4; 4976 4977 if (vop2->version == VOP_VERSION_RK3576) { 4978 bool zme_dering_en = false; 4979 4980 if ((yrgb_hor_scl_mode == SCALE_UP && 4981 hscl_filter_mode == VOP2_SCALE_UP_ZME) || 4982 (yrgb_ver_scl_mode == SCALE_UP && 4983 vscl_filter_mode == VOP2_SCALE_UP_ZME)) 4984 zme_dering_en = true; 4985 4986 /* Recommended configuration from the algorithm */ 4987 vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset, 4988 0x04100d10); 4989 vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset, 4990 EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false); 4991 } 4992 } else { 4993 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 4994 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 4995 } 4996 4997 if (win->type == CLUSTER_LAYER) { 4998 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 4999 yfac << 16 | xfac); 5000 5001 if (is_vop3(vop2)) { 5002 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5003 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 5004 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5005 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 5006 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5007 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5008 5009 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5010 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5011 yrgb_hor_scl_mode, false); 5012 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5013 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5014 yrgb_ver_scl_mode, false); 5015 } else { 5016 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5017 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5018 yrgb_hor_scl_mode, false); 5019 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5020 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5021 yrgb_ver_scl_mode, false); 5022 } 5023 5024 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 5025 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5026 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 5027 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5028 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 5029 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5030 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 5031 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5032 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 5033 } else { 5034 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5035 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 5036 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5037 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 5038 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5039 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 5040 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5041 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 5042 } 5043 } else { 5044 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 5045 yfac << 16 | xfac); 5046 5047 if (is_vop3(vop2)) { 5048 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5049 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 5050 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5051 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 5052 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5053 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5054 } 5055 5056 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5057 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 5058 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5059 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 5060 5061 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5062 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 5063 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5064 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 5065 5066 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5067 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 5068 hscl_filter_mode, false); 5069 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5070 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 5071 vscl_filter_mode, false); 5072 } 5073 } 5074 5075 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 5076 { 5077 u32 win_offset = win->reg_offset; 5078 5079 if (win->type == CLUSTER_LAYER) { 5080 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 5081 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 5082 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 5083 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5084 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 5085 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5086 } else { 5087 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 5088 ESMART_AXI_ID_SHIFT, win->axi_id, false); 5089 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 5090 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5091 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 5092 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5093 } 5094 } 5095 5096 static bool vop2_win_dither_up(uint32_t format) 5097 { 5098 switch (format) { 5099 case ROCKCHIP_FMT_RGB565: 5100 return true; 5101 default: 5102 return false; 5103 } 5104 } 5105 5106 static bool vop2_is_mirror_win(struct vop2_win_data *win) 5107 { 5108 return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR); 5109 } 5110 5111 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 5112 { 5113 struct crtc_state *cstate = &state->crtc_state; 5114 struct connector_state *conn_state = &state->conn_state; 5115 struct drm_display_mode *mode = &conn_state->mode; 5116 struct vop2 *vop2 = cstate->private; 5117 int src_w = cstate->src_rect.w; 5118 int src_h = cstate->src_rect.h; 5119 int crtc_x = cstate->crtc_rect.x; 5120 int crtc_y = cstate->crtc_rect.y; 5121 int crtc_w = cstate->crtc_rect.w; 5122 int crtc_h = cstate->crtc_rect.h; 5123 int xvir = cstate->xvir; 5124 int y_mirror = 0; 5125 int csc_mode; 5126 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5127 /* offset of the right window in splice mode */ 5128 u32 splice_pixel_offset = 0; 5129 u32 splice_yrgb_offset = 0; 5130 u32 win_offset = win->reg_offset; 5131 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5132 bool dither_up; 5133 5134 if (win->splice_mode_right) { 5135 src_w = cstate->right_src_rect.w; 5136 src_h = cstate->right_src_rect.h; 5137 crtc_x = cstate->right_crtc_rect.x; 5138 crtc_y = cstate->right_crtc_rect.y; 5139 crtc_w = cstate->right_crtc_rect.w; 5140 crtc_h = cstate->right_crtc_rect.h; 5141 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5142 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5143 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5144 } 5145 5146 act_info = (src_h - 1) << 16; 5147 act_info |= (src_w - 1) & 0xffff; 5148 5149 dsp_info = (crtc_h - 1) << 16; 5150 dsp_info |= (crtc_w - 1) & 0xffff; 5151 5152 dsp_stx = crtc_x; 5153 dsp_sty = crtc_y; 5154 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5155 5156 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5157 y_mirror = 1; 5158 else 5159 y_mirror = 0; 5160 5161 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5162 5163 if (vop2->version != VOP_VERSION_RK3568) 5164 vop2_axi_config(vop2, win); 5165 5166 if (y_mirror) 5167 printf("WARN: y mirror is unsupported by cluster window\n"); 5168 5169 if (is_vop3(vop2)) 5170 vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset, 5171 CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT, 5172 cstate->crtc_id, false); 5173 5174 /* rk3588 should set half_blocK_en to 1 in line and tile mode */ 5175 if (vop2->version == VOP_VERSION_RK3588) 5176 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 5177 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 5178 5179 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 5180 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5181 false); 5182 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 5183 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 5184 cstate->dma_addr + splice_yrgb_offset); 5185 5186 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 5187 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 5188 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 5189 5190 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 5191 5192 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5193 CSC_10BIT_DEPTH); 5194 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5195 CLUSTER_RGB2YUV_EN_SHIFT, 5196 is_yuv_output(conn_state->bus_format), false); 5197 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 5198 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 5199 5200 dither_up = vop2_win_dither_up(cstate->format); 5201 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5202 CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false); 5203 5204 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 5205 5206 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5207 5208 return 0; 5209 } 5210 5211 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 5212 { 5213 struct crtc_state *cstate = &state->crtc_state; 5214 struct connector_state *conn_state = &state->conn_state; 5215 struct drm_display_mode *mode = &conn_state->mode; 5216 struct vop2 *vop2 = cstate->private; 5217 int src_w = cstate->src_rect.w; 5218 int src_h = cstate->src_rect.h; 5219 int crtc_x = cstate->crtc_rect.x; 5220 int crtc_y = cstate->crtc_rect.y; 5221 int crtc_w = cstate->crtc_rect.w; 5222 int crtc_h = cstate->crtc_rect.h; 5223 int xvir = cstate->xvir; 5224 int y_mirror = 0; 5225 int csc_mode; 5226 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5227 /* offset of the right window in splice mode */ 5228 u32 splice_pixel_offset = 0; 5229 u32 splice_yrgb_offset = 0; 5230 u32 win_offset = win->reg_offset; 5231 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5232 u32 val; 5233 bool dither_up; 5234 5235 if (vop2_is_mirror_win(win)) { 5236 struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id); 5237 5238 if (!source_win) { 5239 printf("invalid source win id %d\n", win->source_win_id); 5240 return -ENODEV; 5241 } 5242 5243 val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset); 5244 if (!(val & BIT(WIN_EN_SHIFT))) { 5245 printf("WARN: the source win should be enabled before mirror win\n"); 5246 return -EAGAIN; 5247 } 5248 } 5249 5250 if (win->splice_mode_right) { 5251 src_w = cstate->right_src_rect.w; 5252 src_h = cstate->right_src_rect.h; 5253 crtc_x = cstate->right_crtc_rect.x; 5254 crtc_y = cstate->right_crtc_rect.y; 5255 crtc_w = cstate->right_crtc_rect.w; 5256 crtc_h = cstate->right_crtc_rect.h; 5257 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5258 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5259 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5260 } 5261 5262 /* 5263 * This is workaround solution for IC design: 5264 * esmart can't support scale down when actual_w % 16 == 1. 5265 */ 5266 if (src_w > crtc_w && (src_w & 0xf) == 1) { 5267 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 5268 src_w -= 1; 5269 } 5270 5271 act_info = (src_h - 1) << 16; 5272 act_info |= (src_w - 1) & 0xffff; 5273 5274 dsp_info = (crtc_h - 1) << 16; 5275 dsp_info |= (crtc_w - 1) & 0xffff; 5276 5277 dsp_stx = crtc_x; 5278 dsp_sty = crtc_y; 5279 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5280 5281 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5282 y_mirror = 1; 5283 else 5284 y_mirror = 0; 5285 5286 if (is_vop3(vop2)) { 5287 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, 5288 ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT, 5289 win->scale_engine_num, false); 5290 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5291 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5292 cstate->crtc_id, false); 5293 vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset, 5294 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 5295 0, false); 5296 5297 /* Merge esmart1/3 from vp1 post to vp0 */ 5298 if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 && 5299 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || 5300 win->phys_id == ROCKCHIP_VOP2_ESMART3)) 5301 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5302 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5303 1, false); 5304 } 5305 5306 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5307 5308 if (vop2->version != VOP_VERSION_RK3568) 5309 vop2_axi_config(vop2, win); 5310 5311 if (y_mirror) 5312 cstate->dma_addr += (src_h - 1) * xvir * 4; 5313 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 5314 YMIRROR_EN_SHIFT, y_mirror, false); 5315 5316 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5317 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5318 false); 5319 5320 if (vop2->version == VOP_VERSION_RK3576) 5321 vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00); 5322 5323 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 5324 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 5325 cstate->dma_addr + splice_yrgb_offset); 5326 5327 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 5328 act_info); 5329 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 5330 dsp_info); 5331 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 5332 5333 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5334 WIN_EN_SHIFT, 1, false); 5335 5336 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5337 CSC_10BIT_DEPTH); 5338 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 5339 RGB2YUV_EN_SHIFT, 5340 is_yuv_output(conn_state->bus_format), false); 5341 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 5342 CSC_MODE_SHIFT, csc_mode, false); 5343 5344 dither_up = vop2_win_dither_up(cstate->format); 5345 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5346 REGION0_DITHER_UP_EN_SHIFT, dither_up, false); 5347 5348 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5349 5350 return 0; 5351 } 5352 5353 static void vop2_calc_display_rect_for_splice(struct display_state *state) 5354 { 5355 struct crtc_state *cstate = &state->crtc_state; 5356 struct connector_state *conn_state = &state->conn_state; 5357 struct drm_display_mode *mode = &conn_state->mode; 5358 struct display_rect *src_rect = &cstate->src_rect; 5359 struct display_rect *dst_rect = &cstate->crtc_rect; 5360 struct display_rect left_src, left_dst, right_src, right_dst; 5361 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 5362 int left_src_w, left_dst_w, right_dst_w; 5363 5364 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 5365 if (left_dst_w < 0) 5366 left_dst_w = 0; 5367 right_dst_w = dst_rect->w - left_dst_w; 5368 5369 if (!right_dst_w) 5370 left_src_w = src_rect->w; 5371 else 5372 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 5373 5374 left_src.x = src_rect->x; 5375 left_src.w = left_src_w; 5376 left_dst.x = dst_rect->x; 5377 left_dst.w = left_dst_w; 5378 right_src.x = left_src.x + left_src.w; 5379 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 5380 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 5381 right_dst.w = right_dst_w; 5382 5383 left_src.y = src_rect->y; 5384 left_src.h = src_rect->h; 5385 left_dst.y = dst_rect->y; 5386 left_dst.h = dst_rect->h; 5387 right_src.y = src_rect->y; 5388 right_src.h = src_rect->h; 5389 right_dst.y = dst_rect->y; 5390 right_dst.h = dst_rect->h; 5391 5392 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 5393 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 5394 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 5395 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 5396 } 5397 5398 static int rockchip_vop2_set_plane(struct display_state *state) 5399 { 5400 struct crtc_state *cstate = &state->crtc_state; 5401 struct vop2 *vop2 = cstate->private; 5402 struct vop2_win_data *win_data; 5403 struct vop2_win_data *splice_win_data; 5404 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5405 char plane_name[10] = {0}; 5406 int ret; 5407 5408 if (cstate->crtc_rect.w > cstate->max_output.width) { 5409 printf("ERROR: output w[%d] exceeded max width[%d]\n", 5410 cstate->crtc_rect.w, cstate->max_output.width); 5411 return -EINVAL; 5412 } 5413 5414 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5415 if (!win_data) { 5416 printf("invalid win id %d\n", primary_plane_id); 5417 return -ENODEV; 5418 } 5419 5420 /* ignore some plane register according vop3 esmart lb mode */ 5421 if (vop3_ignore_plane(vop2, win_data)) 5422 return -EACCES; 5423 5424 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) { 5425 if (vop2_power_domain_on(vop2, win_data->pd_id)) 5426 printf("open vp%d plane pd fail\n", cstate->crtc_id); 5427 } 5428 5429 if (cstate->splice_mode) { 5430 if (win_data->splice_win_id) { 5431 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 5432 splice_win_data->splice_mode_right = true; 5433 5434 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 5435 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 5436 5437 vop2_calc_display_rect_for_splice(state); 5438 if (win_data->type == CLUSTER_LAYER) 5439 vop2_set_cluster_win(state, splice_win_data); 5440 else 5441 vop2_set_smart_win(state, splice_win_data); 5442 } else { 5443 printf("ERROR: splice mode is unsupported by plane %s\n", 5444 get_plane_name(primary_plane_id, plane_name)); 5445 return -EINVAL; 5446 } 5447 } 5448 5449 if (win_data->type == CLUSTER_LAYER) 5450 ret = vop2_set_cluster_win(state, win_data); 5451 else 5452 ret = vop2_set_smart_win(state, win_data); 5453 if (ret) 5454 return ret; 5455 5456 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 5457 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 5458 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 5459 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 5460 cstate->dma_addr); 5461 5462 return 0; 5463 } 5464 5465 static int rockchip_vop2_prepare(struct display_state *state) 5466 { 5467 return 0; 5468 } 5469 5470 static void vop2_dsc_cfg_done(struct display_state *state) 5471 { 5472 struct connector_state *conn_state = &state->conn_state; 5473 struct crtc_state *cstate = &state->crtc_state; 5474 struct vop2 *vop2 = cstate->private; 5475 u8 dsc_id = cstate->dsc_id; 5476 u32 ctrl_regs_offset = (dsc_id * 0x30); 5477 5478 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5479 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 5480 DSC_CFG_DONE_SHIFT, 1, false); 5481 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 5482 DSC_CFG_DONE_SHIFT, 1, false); 5483 } else { 5484 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 5485 DSC_CFG_DONE_SHIFT, 1, false); 5486 } 5487 } 5488 5489 static int rockchip_vop2_enable(struct display_state *state) 5490 { 5491 struct crtc_state *cstate = &state->crtc_state; 5492 struct vop2 *vop2 = cstate->private; 5493 u32 vp_offset = (cstate->crtc_id * 0x100); 5494 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5495 5496 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5497 STANDBY_EN_SHIFT, 0, false); 5498 5499 if (cstate->splice_mode) 5500 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5501 5502 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5503 5504 if (cstate->dsc_enable) 5505 vop2_dsc_cfg_done(state); 5506 5507 if (cstate->mcu_timing.mcu_pix_total) 5508 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 5509 MCU_HOLD_MODE_SHIFT, 0, false); 5510 5511 return 0; 5512 } 5513 5514 static int rk3588_vop2_post_enable(struct display_state *state) 5515 { 5516 struct connector_state *conn_state = &state->conn_state; 5517 struct crtc_state *cstate = &state->crtc_state; 5518 struct vop2 *vop2 = cstate->private; 5519 int output_if = conn_state->output_if; 5520 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5521 int ret, val; 5522 5523 if (output_if & VOP_OUTPUT_IF_DP0) 5524 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 5525 1, false); 5526 5527 if (output_if & VOP_OUTPUT_IF_DP1) 5528 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 5529 1, false); 5530 5531 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1)) { 5532 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5533 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5534 val & BIT(cstate->crtc_id), 50 * 1000); 5535 if (ret) 5536 printf("%s wait cfg done timeout\n", __func__); 5537 } 5538 5539 return 0; 5540 } 5541 5542 static int rk3576_vop2_post_enable(struct display_state *state) 5543 { 5544 struct connector_state *conn_state = &state->conn_state; 5545 struct crtc_state *cstate = &state->crtc_state; 5546 struct vop2 *vop2 = cstate->private; 5547 int output_if = conn_state->output_if; 5548 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5549 int ret, val; 5550 5551 if (output_if & VOP_OUTPUT_IF_DP0) 5552 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 5553 RK3576_IF_OUT_EN_SHIFT, 1, false); 5554 5555 if (output_if & VOP_OUTPUT_IF_DP1) 5556 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 5557 RK3576_IF_OUT_EN_SHIFT, 1, false); 5558 5559 if (output_if & VOP_OUTPUT_IF_DP2) 5560 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 5561 RK3576_IF_OUT_EN_SHIFT, 1, false); 5562 5563 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) { 5564 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5565 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5566 val & BIT(cstate->crtc_id), 50 * 1000); 5567 if (ret) 5568 printf("%s wait cfg done timeout\n", __func__); 5569 } 5570 5571 return 0; 5572 } 5573 5574 static int rockchip_vop2_post_enable(struct display_state *state) 5575 { 5576 struct crtc_state *cstate = &state->crtc_state; 5577 struct vop2 *vop2 = cstate->private; 5578 5579 if (vop2->version == VOP_VERSION_RK3588) 5580 rk3588_vop2_post_enable(state); 5581 else if (vop2->version == VOP_VERSION_RK3576) 5582 rk3576_vop2_post_enable(state); 5583 5584 return 0; 5585 } 5586 5587 static int rockchip_vop2_disable(struct display_state *state) 5588 { 5589 struct crtc_state *cstate = &state->crtc_state; 5590 struct vop2 *vop2 = cstate->private; 5591 u32 vp_offset = (cstate->crtc_id * 0x100); 5592 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5593 5594 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5595 STANDBY_EN_SHIFT, 1, false); 5596 5597 if (cstate->splice_mode) 5598 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5599 5600 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5601 5602 return 0; 5603 } 5604 5605 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 5606 { 5607 struct crtc_state *cstate = &state->crtc_state; 5608 struct vop2 *vop2 = cstate->private; 5609 int i = 0; 5610 int correct_cursor_plane = -1; 5611 int plane_type = -1; 5612 5613 if (cursor_plane < 0) 5614 return -1; 5615 5616 if (plane_mask & (1 << cursor_plane)) 5617 return cursor_plane; 5618 5619 /* Get current cursor plane type */ 5620 for (i = 0; i < vop2->data->nr_layers; i++) { 5621 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 5622 plane_type = vop2->data->plane_table[i].plane_type; 5623 break; 5624 } 5625 } 5626 5627 /* Get the other same plane type plane id */ 5628 for (i = 0; i < vop2->data->nr_layers; i++) { 5629 if (vop2->data->plane_table[i].plane_type == plane_type && 5630 vop2->data->plane_table[i].plane_id != cursor_plane) { 5631 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 5632 break; 5633 } 5634 } 5635 5636 /* To check whether the new correct_cursor_plane is attach to current vp */ 5637 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 5638 printf("error: faild to find correct plane as cursor plane\n"); 5639 return -1; 5640 } 5641 5642 printf("vp%d adjust cursor plane from %d to %d\n", 5643 cstate->crtc_id, cursor_plane, correct_cursor_plane); 5644 5645 return correct_cursor_plane; 5646 } 5647 5648 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 5649 { 5650 struct crtc_state *cstate = &state->crtc_state; 5651 struct vop2 *vop2 = cstate->private; 5652 ofnode vp_node; 5653 struct device_node *port_parent_node = cstate->ports_node; 5654 static bool vop_fix_dts; 5655 const char *path; 5656 u32 plane_mask = 0; 5657 int vp_id = 0; 5658 int cursor_plane_id = -1; 5659 5660 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 5661 return 0; 5662 5663 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 5664 path = vp_node.np->full_name; 5665 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 5666 5667 if (cstate->crtc->assign_plane) 5668 continue; 5669 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 5670 cstate->crtc->vps[vp_id].cursor_plane); 5671 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 5672 vp_id, plane_mask, 5673 vop2->vp_plane_mask[vp_id].primary_plane_id, 5674 cursor_plane_id); 5675 5676 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 5677 plane_mask, 1); 5678 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 5679 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 5680 if (cursor_plane_id >= 0) 5681 do_fixup_by_path_u32(blob, path, "cursor-win-id", 5682 cursor_plane_id, 1); 5683 vp_id++; 5684 } 5685 5686 vop_fix_dts = true; 5687 5688 return 0; 5689 } 5690 5691 static int rockchip_vop2_check(struct display_state *state) 5692 { 5693 struct crtc_state *cstate = &state->crtc_state; 5694 struct rockchip_crtc *crtc = cstate->crtc; 5695 5696 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 5697 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 5698 return -ENOTSUPP; 5699 } 5700 5701 if (cstate->splice_mode) { 5702 crtc->splice_mode = true; 5703 crtc->splice_crtc_id = cstate->splice_crtc_id; 5704 } 5705 5706 return 0; 5707 } 5708 5709 static int rockchip_vop2_mode_valid(struct display_state *state) 5710 { 5711 struct connector_state *conn_state = &state->conn_state; 5712 struct crtc_state *cstate = &state->crtc_state; 5713 struct drm_display_mode *mode = &conn_state->mode; 5714 struct videomode vm; 5715 5716 drm_display_mode_to_videomode(mode, &vm); 5717 5718 if (vm.hactive < 32 || vm.vactive < 32 || 5719 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 5720 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 5721 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 5722 return -EINVAL; 5723 } 5724 5725 return 0; 5726 } 5727 5728 static int rockchip_vop2_mode_fixup(struct display_state *state) 5729 { 5730 struct connector_state *conn_state = &state->conn_state; 5731 struct rockchip_connector *conn = conn_state->connector; 5732 struct drm_display_mode *mode = &conn_state->mode; 5733 struct crtc_state *cstate = &state->crtc_state; 5734 struct vop2 *vop2 = cstate->private; 5735 5736 if (conn_state->secondary) { 5737 if (!(conn->dual_channel_mode && 5738 conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) && 5739 conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) 5740 drm_mode_convert_to_split_mode(mode); 5741 } 5742 5743 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE); 5744 5745 /* 5746 * For RK3568 and RK3588, the hactive of video timing must 5747 * be 4-pixel aligned. 5748 */ 5749 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) { 5750 if (mode->crtc_hdisplay % 4) { 5751 int old_hdisplay = mode->crtc_hdisplay; 5752 int align = 4 - (mode->crtc_hdisplay % 4); 5753 5754 mode->crtc_hdisplay += align; 5755 mode->crtc_hsync_start += align; 5756 mode->crtc_hsync_end += align; 5757 mode->crtc_htotal += align; 5758 5759 printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n", 5760 old_hdisplay, mode->hdisplay); 5761 } 5762 } 5763 5764 /* 5765 * For RK3576 YUV420 output, hden signal introduce one cycle delay, 5766 * so we need to adjust hfp and hbp to compatible with this design. 5767 */ 5768 if (vop2->version == VOP_VERSION_RK3576 && 5769 conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 5770 mode->crtc_hsync_start += 2; 5771 mode->crtc_hsync_end += 2; 5772 } 5773 5774 if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656) 5775 mode->crtc_clock *= 2; 5776 5777 /* 5778 * For RK3528, the path of CVBS output is like: 5779 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 5780 * The vop2 dclk should be four times crtc_clock for CVBS sampling 5781 * clock needs. 5782 */ 5783 if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656) 5784 mode->crtc_clock *= 4; 5785 5786 mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format); 5787 if (cstate->mcu_timing.mcu_pix_total) 5788 mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1; 5789 5790 return 0; 5791 } 5792 5793 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 5794 5795 static int rockchip_vop2_plane_check(struct display_state *state) 5796 { 5797 struct crtc_state *cstate = &state->crtc_state; 5798 struct vop2 *vop2 = cstate->private; 5799 struct display_rect *src = &cstate->src_rect; 5800 struct display_rect *dst = &cstate->crtc_rect; 5801 struct vop2_win_data *win_data; 5802 int min_scale, max_scale; 5803 int hscale, vscale; 5804 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5805 5806 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5807 if (!win_data) { 5808 printf("ERROR: invalid win id %d\n", primary_plane_id); 5809 return -ENODEV; 5810 } 5811 5812 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 5813 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 5814 5815 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 5816 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 5817 if (hscale < 0 || vscale < 0) { 5818 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 5819 return -ERANGE; 5820 } 5821 5822 return 0; 5823 } 5824 5825 static int rockchip_vop2_apply_soft_te(struct display_state *state) 5826 { 5827 __maybe_unused struct connector_state *conn_state = &state->conn_state; 5828 struct crtc_state *cstate = &state->crtc_state; 5829 struct vop2 *vop2 = cstate->private; 5830 u32 vp_offset = (cstate->crtc_id * 0x100); 5831 int val = 0; 5832 int ret = 0; 5833 5834 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 5835 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 5836 if (!ret) { 5837 #ifndef CONFIG_SPL_BUILD 5838 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5839 !val, 50 * 1000); 5840 if (!ret) { 5841 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5842 val, 50 * 1000); 5843 if (!ret) { 5844 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 5845 EN_MASK, EDPI_WMS_FS, 1, false); 5846 } else { 5847 printf("ERROR: vp%d wait for active TE signal timeout\n", 5848 cstate->crtc_id); 5849 return ret; 5850 } 5851 } else { 5852 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 5853 return ret; 5854 } 5855 #endif 5856 } else { 5857 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 5858 return ret; 5859 } 5860 5861 return 0; 5862 } 5863 5864 static int rockchip_vop2_regs_dump(struct display_state *state) 5865 { 5866 struct crtc_state *cstate = &state->crtc_state; 5867 struct vop2 *vop2 = cstate->private; 5868 const struct vop2_data *vop2_data = vop2->data; 5869 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5870 u32 len = 128; 5871 u32 n, i, j; 5872 u32 base; 5873 5874 if (!cstate->crtc->active) 5875 return -EINVAL; 5876 5877 n = vop2_data->dump_regs_size; 5878 for (i = 0; i < n; i++) { 5879 base = regs[i].offset; 5880 len = 128; 5881 if (regs[i].size) 5882 len = min(len, regs[i].size >> 2); 5883 printf("\n%s:\n", regs[i].name); 5884 for (j = 0; j < len;) { 5885 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5886 vop2_readl(vop2, base + (4 * j)), 5887 vop2_readl(vop2, base + (4 * (j + 1))), 5888 vop2_readl(vop2, base + (4 * (j + 2))), 5889 vop2_readl(vop2, base + (4 * (j + 3)))); 5890 j += 4; 5891 } 5892 } 5893 5894 return 0; 5895 } 5896 5897 static int rockchip_vop2_active_regs_dump(struct display_state *state) 5898 { 5899 struct crtc_state *cstate = &state->crtc_state; 5900 struct vop2 *vop2 = cstate->private; 5901 const struct vop2_data *vop2_data = vop2->data; 5902 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5903 u32 len = 128; 5904 u32 n, i, j; 5905 u32 base; 5906 bool enable_state; 5907 5908 if (!cstate->crtc->active) 5909 return -EINVAL; 5910 5911 n = vop2_data->dump_regs_size; 5912 for (i = 0; i < n; i++) { 5913 if (regs[i].state_mask) { 5914 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 5915 regs[i].state_mask; 5916 if (enable_state != regs[i].enable_state) 5917 continue; 5918 } 5919 5920 base = regs[i].offset; 5921 len = 128; 5922 if (regs[i].size) 5923 len = min(len, regs[i].size >> 2); 5924 printf("\n%s:\n", regs[i].name); 5925 for (j = 0; j < len;) { 5926 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5927 vop2_readl(vop2, base + (4 * j)), 5928 vop2_readl(vop2, base + (4 * (j + 1))), 5929 vop2_readl(vop2, base + (4 * (j + 2))), 5930 vop2_readl(vop2, base + (4 * (j + 3)))); 5931 j += 4; 5932 } 5933 } 5934 5935 return 0; 5936 } 5937 5938 static struct vop2_dump_regs rk3528_dump_regs[] = { 5939 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 5940 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 5941 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5942 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5943 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5944 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5945 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 5946 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 5947 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 5948 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 5949 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 5950 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 5951 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 5952 }; 5953 5954 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5955 ROCKCHIP_VOP2_ESMART0, 5956 ROCKCHIP_VOP2_ESMART1, 5957 ROCKCHIP_VOP2_ESMART2, 5958 ROCKCHIP_VOP2_ESMART3, 5959 }; 5960 5961 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5962 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5963 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5964 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5965 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5966 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5967 }; 5968 5969 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5970 { /* one display policy for hdmi */ 5971 {/* main display */ 5972 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5973 .attached_layers_nr = 4, 5974 .attached_layers = { 5975 ROCKCHIP_VOP2_CLUSTER0, 5976 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 5977 }, 5978 }, 5979 {/* second display */}, 5980 {/* third display */}, 5981 {/* fourth display */}, 5982 }, 5983 5984 { /* two display policy */ 5985 {/* main display */ 5986 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5987 .attached_layers_nr = 3, 5988 .attached_layers = { 5989 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 5990 }, 5991 }, 5992 5993 {/* second display */ 5994 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5995 .attached_layers_nr = 2, 5996 .attached_layers = { 5997 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5998 }, 5999 }, 6000 {/* third display */}, 6001 {/* fourth display */}, 6002 }, 6003 6004 { /* one display policy for cvbs */ 6005 {/* main display */ 6006 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6007 .attached_layers_nr = 2, 6008 .attached_layers = { 6009 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6010 }, 6011 }, 6012 {/* second display */}, 6013 {/* third display */}, 6014 {/* fourth display */}, 6015 }, 6016 6017 {/* reserved */}, 6018 }; 6019 6020 static struct vop2_win_data rk3528_win_data[5] = { 6021 { 6022 .name = "Esmart0", 6023 .phys_id = ROCKCHIP_VOP2_ESMART0, 6024 .type = ESMART_LAYER, 6025 .win_sel_port_offset = 8, 6026 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 6027 .reg_offset = 0, 6028 .axi_id = 0, 6029 .axi_yrgb_id = 0x06, 6030 .axi_uv_id = 0x07, 6031 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6032 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6033 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6034 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6035 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6036 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6037 .max_upscale_factor = 8, 6038 .max_downscale_factor = 8, 6039 }, 6040 6041 { 6042 .name = "Esmart1", 6043 .phys_id = ROCKCHIP_VOP2_ESMART1, 6044 .type = ESMART_LAYER, 6045 .win_sel_port_offset = 10, 6046 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 6047 .reg_offset = 0x200, 6048 .axi_id = 0, 6049 .axi_yrgb_id = 0x08, 6050 .axi_uv_id = 0x09, 6051 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6052 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6053 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6054 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6055 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6056 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6057 .max_upscale_factor = 8, 6058 .max_downscale_factor = 8, 6059 }, 6060 6061 { 6062 .name = "Esmart2", 6063 .phys_id = ROCKCHIP_VOP2_ESMART2, 6064 .type = ESMART_LAYER, 6065 .win_sel_port_offset = 12, 6066 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 6067 .reg_offset = 0x400, 6068 .axi_id = 0, 6069 .axi_yrgb_id = 0x0a, 6070 .axi_uv_id = 0x0b, 6071 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6072 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6073 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6074 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6075 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6076 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6077 .max_upscale_factor = 8, 6078 .max_downscale_factor = 8, 6079 }, 6080 6081 { 6082 .name = "Esmart3", 6083 .phys_id = ROCKCHIP_VOP2_ESMART3, 6084 .type = ESMART_LAYER, 6085 .win_sel_port_offset = 14, 6086 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 6087 .reg_offset = 0x600, 6088 .axi_id = 0, 6089 .axi_yrgb_id = 0x0c, 6090 .axi_uv_id = 0x0d, 6091 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6092 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6093 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6094 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6095 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6096 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6097 .max_upscale_factor = 8, 6098 .max_downscale_factor = 8, 6099 }, 6100 6101 { 6102 .name = "Cluster0", 6103 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6104 .type = CLUSTER_LAYER, 6105 .win_sel_port_offset = 0, 6106 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 6107 .reg_offset = 0, 6108 .axi_id = 0, 6109 .axi_yrgb_id = 0x02, 6110 .axi_uv_id = 0x03, 6111 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6112 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6113 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6114 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6115 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6116 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6117 .max_upscale_factor = 8, 6118 .max_downscale_factor = 8, 6119 }, 6120 }; 6121 6122 static struct vop2_vp_data rk3528_vp_data[2] = { 6123 { 6124 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 6125 VOP_FEATURE_POST_CSC, 6126 .max_output = {4096, 4096}, 6127 .layer_mix_dly = 6, 6128 .hdr_mix_dly = 2, 6129 .win_dly = 8, 6130 }, 6131 { 6132 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6133 .max_output = {1920, 1080}, 6134 .layer_mix_dly = 2, 6135 .hdr_mix_dly = 0, 6136 .win_dly = 8, 6137 }, 6138 }; 6139 6140 const struct vop2_data rk3528_vop = { 6141 .version = VOP_VERSION_RK3528, 6142 .nr_vps = 2, 6143 .vp_data = rk3528_vp_data, 6144 .win_data = rk3528_win_data, 6145 .plane_mask = rk3528_vp_plane_mask[0], 6146 .plane_table = rk3528_plane_table, 6147 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 6148 .nr_layers = 5, 6149 .nr_mixers = 3, 6150 .nr_gammas = 2, 6151 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 6152 .dump_regs = rk3528_dump_regs, 6153 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 6154 }; 6155 6156 static struct vop2_dump_regs rk3562_dump_regs[] = { 6157 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6158 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6159 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6160 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6161 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6162 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6163 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6164 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6165 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6166 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6167 }; 6168 6169 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6170 ROCKCHIP_VOP2_ESMART0, 6171 ROCKCHIP_VOP2_ESMART1, 6172 ROCKCHIP_VOP2_ESMART2, 6173 ROCKCHIP_VOP2_ESMART3, 6174 }; 6175 6176 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6177 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6178 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6179 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6180 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6181 }; 6182 6183 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6184 { /* one display policy for hdmi */ 6185 {/* main display */ 6186 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6187 .attached_layers_nr = 4, 6188 .attached_layers = { 6189 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 6190 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6191 }, 6192 }, 6193 {/* second display */}, 6194 {/* third display */}, 6195 {/* fourth display */}, 6196 }, 6197 6198 { /* two display policy */ 6199 {/* main display */ 6200 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6201 .attached_layers_nr = 2, 6202 .attached_layers = { 6203 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 6204 }, 6205 }, 6206 6207 {/* second display */ 6208 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6209 .attached_layers_nr = 2, 6210 .attached_layers = { 6211 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6212 }, 6213 }, 6214 {/* third display */}, 6215 {/* fourth display */}, 6216 }, 6217 6218 {/* reserved */}, 6219 }; 6220 6221 static struct vop2_win_data rk3562_win_data[4] = { 6222 { 6223 .name = "Esmart0", 6224 .phys_id = ROCKCHIP_VOP2_ESMART0, 6225 .type = ESMART_LAYER, 6226 .win_sel_port_offset = 8, 6227 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6228 .reg_offset = 0, 6229 .axi_id = 0, 6230 .axi_yrgb_id = 0x02, 6231 .axi_uv_id = 0x03, 6232 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6233 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6234 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6235 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6236 .max_upscale_factor = 8, 6237 .max_downscale_factor = 8, 6238 }, 6239 6240 { 6241 .name = "Esmart1", 6242 .phys_id = ROCKCHIP_VOP2_ESMART1, 6243 .type = ESMART_LAYER, 6244 .win_sel_port_offset = 10, 6245 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6246 .reg_offset = 0x200, 6247 .axi_id = 0, 6248 .axi_yrgb_id = 0x04, 6249 .axi_uv_id = 0x05, 6250 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6251 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6252 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6253 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6254 .max_upscale_factor = 8, 6255 .max_downscale_factor = 8, 6256 }, 6257 6258 { 6259 .name = "Esmart2", 6260 .phys_id = ROCKCHIP_VOP2_ESMART2, 6261 .type = ESMART_LAYER, 6262 .win_sel_port_offset = 12, 6263 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 6264 .reg_offset = 0x400, 6265 .axi_id = 0, 6266 .axi_yrgb_id = 0x06, 6267 .axi_uv_id = 0x07, 6268 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6269 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6270 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6271 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6272 .max_upscale_factor = 8, 6273 .max_downscale_factor = 8, 6274 }, 6275 6276 { 6277 .name = "Esmart3", 6278 .phys_id = ROCKCHIP_VOP2_ESMART3, 6279 .type = ESMART_LAYER, 6280 .win_sel_port_offset = 14, 6281 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 6282 .reg_offset = 0x600, 6283 .axi_id = 0, 6284 .axi_yrgb_id = 0x08, 6285 .axi_uv_id = 0x0d, 6286 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6287 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6288 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6289 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6290 .max_upscale_factor = 8, 6291 .max_downscale_factor = 8, 6292 }, 6293 }; 6294 6295 static struct vop2_vp_data rk3562_vp_data[2] = { 6296 { 6297 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6298 .max_output = {2048, 4096}, 6299 .win_dly = 8, 6300 .layer_mix_dly = 8, 6301 }, 6302 { 6303 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6304 .max_output = {2048, 1080}, 6305 .win_dly = 8, 6306 .layer_mix_dly = 8, 6307 }, 6308 }; 6309 6310 const struct vop2_data rk3562_vop = { 6311 .version = VOP_VERSION_RK3562, 6312 .nr_vps = 2, 6313 .vp_data = rk3562_vp_data, 6314 .win_data = rk3562_win_data, 6315 .plane_mask = rk3562_vp_plane_mask[0], 6316 .plane_table = rk3562_plane_table, 6317 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 6318 .nr_layers = 4, 6319 .nr_mixers = 3, 6320 .nr_gammas = 2, 6321 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 6322 .dump_regs = rk3562_dump_regs, 6323 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 6324 }; 6325 6326 static struct vop2_dump_regs rk3568_dump_regs[] = { 6327 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6328 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6329 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6330 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6331 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6332 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6333 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6334 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6335 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6336 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6337 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6338 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6339 }; 6340 6341 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6342 ROCKCHIP_VOP2_SMART0, 6343 ROCKCHIP_VOP2_SMART1, 6344 ROCKCHIP_VOP2_ESMART0, 6345 ROCKCHIP_VOP2_ESMART1, 6346 }; 6347 6348 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6349 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6350 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6351 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6352 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6353 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6354 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6355 }; 6356 6357 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6358 { /* one display policy */ 6359 {/* main display */ 6360 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6361 .attached_layers_nr = 6, 6362 .attached_layers = { 6363 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 6364 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6365 }, 6366 }, 6367 {/* second display */}, 6368 {/* third display */}, 6369 {/* fourth display */}, 6370 }, 6371 6372 { /* two display policy */ 6373 {/* main display */ 6374 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6375 .attached_layers_nr = 3, 6376 .attached_layers = { 6377 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6378 }, 6379 }, 6380 6381 {/* second display */ 6382 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6383 .attached_layers_nr = 3, 6384 .attached_layers = { 6385 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6386 }, 6387 }, 6388 {/* third display */}, 6389 {/* fourth display */}, 6390 }, 6391 6392 { /* three display policy */ 6393 {/* main display */ 6394 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6395 .attached_layers_nr = 3, 6396 .attached_layers = { 6397 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6398 }, 6399 }, 6400 6401 {/* second display */ 6402 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6403 .attached_layers_nr = 2, 6404 .attached_layers = { 6405 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 6406 }, 6407 }, 6408 6409 {/* third display */ 6410 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6411 .attached_layers_nr = 1, 6412 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 6413 }, 6414 6415 {/* fourth display */}, 6416 }, 6417 6418 {/* reserved for four display policy */}, 6419 }; 6420 6421 static struct vop2_win_data rk3568_win_data[6] = { 6422 { 6423 .name = "Cluster0", 6424 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6425 .type = CLUSTER_LAYER, 6426 .win_sel_port_offset = 0, 6427 .layer_sel_win_id = { 0, 0, 0, 0xff }, 6428 .reg_offset = 0, 6429 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6430 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6431 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6432 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6433 .max_upscale_factor = 4, 6434 .max_downscale_factor = 4, 6435 }, 6436 6437 { 6438 .name = "Cluster1", 6439 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6440 .type = CLUSTER_LAYER, 6441 .win_sel_port_offset = 1, 6442 .layer_sel_win_id = { 1, 1, 1, 0xff }, 6443 .reg_offset = 0x200, 6444 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6445 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6446 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6447 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6448 .max_upscale_factor = 4, 6449 .max_downscale_factor = 4, 6450 .source_win_id = ROCKCHIP_VOP2_CLUSTER0, 6451 .feature = WIN_FEATURE_MIRROR, 6452 }, 6453 6454 { 6455 .name = "Esmart0", 6456 .phys_id = ROCKCHIP_VOP2_ESMART0, 6457 .type = ESMART_LAYER, 6458 .win_sel_port_offset = 4, 6459 .layer_sel_win_id = { 2, 2, 2, 0xff }, 6460 .reg_offset = 0, 6461 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6462 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6463 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6464 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6465 .max_upscale_factor = 8, 6466 .max_downscale_factor = 8, 6467 }, 6468 6469 { 6470 .name = "Esmart1", 6471 .phys_id = ROCKCHIP_VOP2_ESMART1, 6472 .type = ESMART_LAYER, 6473 .win_sel_port_offset = 5, 6474 .layer_sel_win_id = { 6, 6, 6, 0xff }, 6475 .reg_offset = 0x200, 6476 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6477 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6478 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6479 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6480 .max_upscale_factor = 8, 6481 .max_downscale_factor = 8, 6482 .source_win_id = ROCKCHIP_VOP2_ESMART0, 6483 .feature = WIN_FEATURE_MIRROR, 6484 }, 6485 6486 { 6487 .name = "Smart0", 6488 .phys_id = ROCKCHIP_VOP2_SMART0, 6489 .type = SMART_LAYER, 6490 .win_sel_port_offset = 6, 6491 .layer_sel_win_id = { 3, 3, 3, 0xff }, 6492 .reg_offset = 0x400, 6493 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6494 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6495 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6496 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6497 .max_upscale_factor = 8, 6498 .max_downscale_factor = 8, 6499 }, 6500 6501 { 6502 .name = "Smart1", 6503 .phys_id = ROCKCHIP_VOP2_SMART1, 6504 .type = SMART_LAYER, 6505 .win_sel_port_offset = 7, 6506 .layer_sel_win_id = { 7, 7, 7, 0xff }, 6507 .reg_offset = 0x600, 6508 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6509 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6510 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6511 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6512 .max_upscale_factor = 8, 6513 .max_downscale_factor = 8, 6514 .source_win_id = ROCKCHIP_VOP2_SMART0, 6515 .feature = WIN_FEATURE_MIRROR, 6516 }, 6517 }; 6518 6519 static struct vop2_vp_data rk3568_vp_data[3] = { 6520 { 6521 .feature = VOP_FEATURE_OUTPUT_10BIT, 6522 .pre_scan_max_dly = 42, 6523 .max_output = {4096, 2304}, 6524 }, 6525 { 6526 .feature = 0, 6527 .pre_scan_max_dly = 40, 6528 .max_output = {2048, 1536}, 6529 }, 6530 { 6531 .feature = 0, 6532 .pre_scan_max_dly = 40, 6533 .max_output = {1920, 1080}, 6534 }, 6535 }; 6536 6537 const struct vop2_data rk3568_vop = { 6538 .version = VOP_VERSION_RK3568, 6539 .nr_vps = 3, 6540 .vp_data = rk3568_vp_data, 6541 .win_data = rk3568_win_data, 6542 .plane_mask = rk356x_vp_plane_mask[0], 6543 .plane_table = rk356x_plane_table, 6544 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 6545 .nr_layers = 6, 6546 .nr_mixers = 5, 6547 .nr_gammas = 1, 6548 .dump_regs = rk3568_dump_regs, 6549 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 6550 }; 6551 6552 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = { 6553 ROCKCHIP_VOP2_ESMART0, 6554 ROCKCHIP_VOP2_ESMART1, 6555 ROCKCHIP_VOP2_ESMART2, 6556 }; 6557 6558 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6559 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6560 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6561 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6562 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6563 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6564 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6565 }; 6566 6567 static struct vop2_dump_regs rk3576_dump_regs[] = { 6568 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 }, 6569 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 }, 6570 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6571 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6572 { RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6573 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6574 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6575 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6576 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6577 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6578 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6579 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6580 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 }, 6581 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 }, 6582 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 }, 6583 }; 6584 6585 /* 6586 * RK3576 VOP with 2 Cluster win and 4 Esmart win. 6587 * Every Esmart win support 4 multi-region. 6588 * VP0 can use Cluster0/1 and Esmart0/2 6589 * VP1 can use Cluster0/1 and Esmart1/3 6590 * VP2 can use Esmart0/1/2/3 6591 * 6592 * Scale filter mode: 6593 * 6594 * * Cluster: 6595 * * Support prescale down: 6596 * * H/V: gt2/avg2 or gt4/avg4 6597 * * After prescale down: 6598 * * nearest-neighbor/bilinear/multi-phase filter for scale up 6599 * * nearest-neighbor/bilinear/multi-phase filter for scale down 6600 * 6601 * * Esmart: 6602 * * Support prescale down: 6603 * * H: gt2/avg2 or gt4/avg4 6604 * * V: gt2 or gt4 6605 * * After prescale down: 6606 * * nearest-neighbor/bilinear/bicubic for scale up 6607 * * nearest-neighbor/bilinear for scale down 6608 */ 6609 static struct vop2_win_data rk3576_win_data[6] = { 6610 { 6611 .name = "Esmart0", 6612 .phys_id = ROCKCHIP_VOP2_ESMART0, 6613 .type = ESMART_LAYER, 6614 .layer_sel_win_id = { 2, 0xff, 0, 0xff }, 6615 .reg_offset = 0x0, 6616 .supported_rotations = DRM_MODE_REFLECT_Y, 6617 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6618 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6619 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6620 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6621 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6622 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6623 .pd_id = VOP2_PD_ESMART, 6624 .axi_id = 0, 6625 .axi_yrgb_id = 0x0a, 6626 .axi_uv_id = 0x0b, 6627 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6628 .max_upscale_factor = 8, 6629 .max_downscale_factor = 8, 6630 .feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH, 6631 }, 6632 { 6633 .name = "Esmart1", 6634 .phys_id = ROCKCHIP_VOP2_ESMART1, 6635 .type = ESMART_LAYER, 6636 .layer_sel_win_id = { 0xff, 2, 1, 0xff }, 6637 .reg_offset = 0x200, 6638 .supported_rotations = DRM_MODE_REFLECT_Y, 6639 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6640 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6641 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6642 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6643 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6644 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6645 .pd_id = VOP2_PD_ESMART, 6646 .axi_id = 0, 6647 .axi_yrgb_id = 0x0c, 6648 .axi_uv_id = 0x0d, 6649 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6650 .max_upscale_factor = 8, 6651 .max_downscale_factor = 8, 6652 .feature = WIN_FEATURE_MULTI_AREA, 6653 }, 6654 6655 { 6656 .name = "Esmart2", 6657 .phys_id = ROCKCHIP_VOP2_ESMART2, 6658 .type = ESMART_LAYER, 6659 .layer_sel_win_id = { 3, 0xff, 2, 0xff }, 6660 .reg_offset = 0x400, 6661 .supported_rotations = DRM_MODE_REFLECT_Y, 6662 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6663 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6664 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6665 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6666 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6667 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6668 .pd_id = VOP2_PD_ESMART, 6669 .axi_id = 1, 6670 .axi_yrgb_id = 0x0a, 6671 .axi_uv_id = 0x0b, 6672 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6673 .max_upscale_factor = 8, 6674 .max_downscale_factor = 8, 6675 .feature = WIN_FEATURE_MULTI_AREA, 6676 }, 6677 6678 { 6679 .name = "Esmart3", 6680 .phys_id = ROCKCHIP_VOP2_ESMART3, 6681 .type = ESMART_LAYER, 6682 .layer_sel_win_id = { 0xff, 3, 3, 0xff }, 6683 .reg_offset = 0x600, 6684 .supported_rotations = DRM_MODE_REFLECT_Y, 6685 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6686 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6687 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6688 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6689 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6690 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6691 .pd_id = VOP2_PD_ESMART, 6692 .axi_id = 1, 6693 .axi_yrgb_id = 0x0c, 6694 .axi_uv_id = 0x0d, 6695 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6696 .max_upscale_factor = 8, 6697 .max_downscale_factor = 8, 6698 .feature = WIN_FEATURE_MULTI_AREA, 6699 }, 6700 6701 { 6702 .name = "Cluster0", 6703 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6704 .type = CLUSTER_LAYER, 6705 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6706 .reg_offset = 0x0, 6707 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6708 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6709 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6710 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6711 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6712 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6713 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6714 .pd_id = VOP2_PD_CLUSTER, 6715 .axi_yrgb_id = 0x02, 6716 .axi_uv_id = 0x03, 6717 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6718 .max_upscale_factor = 8, 6719 .max_downscale_factor = 8, 6720 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6721 WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI, 6722 }, 6723 6724 { 6725 .name = "Cluster1", 6726 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6727 .type = CLUSTER_LAYER, 6728 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6729 .reg_offset = 0x200, 6730 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6731 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6732 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6733 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6734 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6735 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6736 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6737 .pd_id = VOP2_PD_CLUSTER, 6738 .axi_yrgb_id = 0x06, 6739 .axi_uv_id = 0x07, 6740 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6741 .max_upscale_factor = 8, 6742 .max_downscale_factor = 8, 6743 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6744 WIN_FEATURE_Y2R_13BIT_DEPTH, 6745 }, 6746 }; 6747 6748 /* 6749 * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4, 6750 * the urgency signal will be set to 1, when full post line buffer is over 6, the 6751 * urgency signal will be set to 0. 6752 */ 6753 static struct vop_urgency rk3576_vp0_urgency = { 6754 .urgen_thl = 4, 6755 .urgen_thh = 6, 6756 }; 6757 6758 static struct vop2_vp_data rk3576_vp_data[3] = { 6759 { 6760 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR | 6761 VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT | 6762 VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP, 6763 .max_output = { 4096, 4096 }, 6764 .hdrvivid_dly = 21, 6765 .sdr2hdr_dly = 21, 6766 .layer_mix_dly = 8, 6767 .hdr_mix_dly = 2, 6768 .win_dly = 10, 6769 .pixel_rate = 2, 6770 .urgency = &rk3576_vp0_urgency, 6771 }, 6772 { 6773 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | 6774 VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2, 6775 .max_output = { 2560, 2560 }, 6776 .hdrvivid_dly = 0, 6777 .sdr2hdr_dly = 0, 6778 .layer_mix_dly = 6, 6779 .hdr_mix_dly = 0, 6780 .win_dly = 10, 6781 .pixel_rate = 1, 6782 }, 6783 { 6784 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6785 .max_output = { 1920, 1920 }, 6786 .hdrvivid_dly = 0, 6787 .sdr2hdr_dly = 0, 6788 .layer_mix_dly = 6, 6789 .hdr_mix_dly = 0, 6790 .win_dly = 10, 6791 .pixel_rate = 1, 6792 }, 6793 }; 6794 6795 static struct vop2_power_domain_data rk3576_vop_pd_data[] = { 6796 { 6797 .id = VOP2_PD_CLUSTER, 6798 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1), 6799 }, 6800 { 6801 .id = VOP2_PD_ESMART, 6802 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | 6803 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3), 6804 }, 6805 }; 6806 6807 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = { 6808 {VOP3_ESMART_4K_4K_4K_MODE, 2}, 6809 {VOP3_ESMART_4K_4K_2K_2K_MODE, 3} 6810 }; 6811 6812 const struct vop2_data rk3576_vop = { 6813 .version = VOP_VERSION_RK3576, 6814 .nr_vps = 3, 6815 .nr_mixers = 4, 6816 .nr_layers = 6, 6817 .nr_gammas = 3, 6818 .esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE, 6819 .esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map), 6820 .esmart_lb_mode_map = rk3576_esmart_lb_mode_map, 6821 .vp_data = rk3576_vp_data, 6822 .win_data = rk3576_win_data, 6823 .plane_table = rk3576_plane_table, 6824 .pd = rk3576_vop_pd_data, 6825 .vp_default_primary_plane = rk3576_vp_default_primary_plane, 6826 .nr_pd = ARRAY_SIZE(rk3576_vop_pd_data), 6827 .dump_regs = rk3576_dump_regs, 6828 .dump_regs_size = ARRAY_SIZE(rk3576_dump_regs), 6829 }; 6830 6831 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6832 ROCKCHIP_VOP2_ESMART0, 6833 ROCKCHIP_VOP2_ESMART1, 6834 ROCKCHIP_VOP2_ESMART2, 6835 ROCKCHIP_VOP2_ESMART3, 6836 ROCKCHIP_VOP2_CLUSTER0, 6837 ROCKCHIP_VOP2_CLUSTER1, 6838 ROCKCHIP_VOP2_CLUSTER2, 6839 ROCKCHIP_VOP2_CLUSTER3, 6840 }; 6841 6842 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6843 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6844 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6845 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 6846 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 6847 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6848 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6849 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6850 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6851 }; 6852 6853 static struct vop2_dump_regs rk3588_dump_regs[] = { 6854 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6855 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6856 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6857 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6858 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6859 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 6860 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6861 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6862 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 6863 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 6864 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6865 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6866 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6867 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6868 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6869 }; 6870 6871 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6872 { /* one display policy */ 6873 {/* main display */ 6874 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6875 .attached_layers_nr = 8, 6876 .attached_layers = { 6877 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 6878 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 6879 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 6880 }, 6881 }, 6882 {/* second display */}, 6883 {/* third display */}, 6884 {/* fourth display */}, 6885 }, 6886 6887 { /* two display policy */ 6888 {/* main display */ 6889 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6890 .attached_layers_nr = 4, 6891 .attached_layers = { 6892 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 6893 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 6894 }, 6895 }, 6896 6897 {/* second display */ 6898 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6899 .attached_layers_nr = 4, 6900 .attached_layers = { 6901 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 6902 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 6903 }, 6904 }, 6905 {/* third display */}, 6906 {/* fourth display */}, 6907 }, 6908 6909 { /* three display policy */ 6910 {/* main display */ 6911 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6912 .attached_layers_nr = 3, 6913 .attached_layers = { 6914 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 6915 }, 6916 }, 6917 6918 {/* second display */ 6919 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6920 .attached_layers_nr = 3, 6921 .attached_layers = { 6922 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 6923 }, 6924 }, 6925 6926 {/* third display */ 6927 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6928 .attached_layers_nr = 2, 6929 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 6930 }, 6931 6932 {/* fourth display */}, 6933 }, 6934 6935 { /* four display policy */ 6936 {/* main display */ 6937 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6938 .attached_layers_nr = 2, 6939 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 6940 }, 6941 6942 {/* second display */ 6943 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6944 .attached_layers_nr = 2, 6945 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 6946 }, 6947 6948 {/* third display */ 6949 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6950 .attached_layers_nr = 2, 6951 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 6952 }, 6953 6954 {/* fourth display */ 6955 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6956 .attached_layers_nr = 2, 6957 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 6958 }, 6959 }, 6960 6961 }; 6962 6963 static struct vop2_win_data rk3588_win_data[8] = { 6964 { 6965 .name = "Cluster0", 6966 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6967 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 6968 .type = CLUSTER_LAYER, 6969 .win_sel_port_offset = 0, 6970 .layer_sel_win_id = { 0, 0, 0, 0 }, 6971 .reg_offset = 0, 6972 .axi_id = 0, 6973 .axi_yrgb_id = 2, 6974 .axi_uv_id = 3, 6975 .pd_id = VOP2_PD_CLUSTER0, 6976 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6977 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6978 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6979 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6980 .max_upscale_factor = 4, 6981 .max_downscale_factor = 4, 6982 }, 6983 6984 { 6985 .name = "Cluster1", 6986 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6987 .type = CLUSTER_LAYER, 6988 .win_sel_port_offset = 1, 6989 .layer_sel_win_id = { 1, 1, 1, 1 }, 6990 .reg_offset = 0x200, 6991 .axi_id = 0, 6992 .axi_yrgb_id = 6, 6993 .axi_uv_id = 7, 6994 .pd_id = VOP2_PD_CLUSTER1, 6995 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6996 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6997 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6998 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6999 .max_upscale_factor = 4, 7000 .max_downscale_factor = 4, 7001 }, 7002 7003 { 7004 .name = "Cluster2", 7005 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 7006 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 7007 .type = CLUSTER_LAYER, 7008 .win_sel_port_offset = 2, 7009 .layer_sel_win_id = { 4, 4, 4, 4 }, 7010 .reg_offset = 0x400, 7011 .axi_id = 1, 7012 .axi_yrgb_id = 2, 7013 .axi_uv_id = 3, 7014 .pd_id = VOP2_PD_CLUSTER2, 7015 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7016 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7017 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7018 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7019 .max_upscale_factor = 4, 7020 .max_downscale_factor = 4, 7021 }, 7022 7023 { 7024 .name = "Cluster3", 7025 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 7026 .type = CLUSTER_LAYER, 7027 .win_sel_port_offset = 3, 7028 .layer_sel_win_id = { 5, 5, 5, 5 }, 7029 .reg_offset = 0x600, 7030 .axi_id = 1, 7031 .axi_yrgb_id = 6, 7032 .axi_uv_id = 7, 7033 .pd_id = VOP2_PD_CLUSTER3, 7034 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7035 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7036 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7037 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7038 .max_upscale_factor = 4, 7039 .max_downscale_factor = 4, 7040 }, 7041 7042 { 7043 .name = "Esmart0", 7044 .phys_id = ROCKCHIP_VOP2_ESMART0, 7045 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 7046 .type = ESMART_LAYER, 7047 .win_sel_port_offset = 4, 7048 .layer_sel_win_id = { 2, 2, 2, 2 }, 7049 .reg_offset = 0, 7050 .axi_id = 0, 7051 .axi_yrgb_id = 0x0a, 7052 .axi_uv_id = 0x0b, 7053 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7054 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7055 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7056 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7057 .max_upscale_factor = 8, 7058 .max_downscale_factor = 8, 7059 }, 7060 7061 { 7062 .name = "Esmart1", 7063 .phys_id = ROCKCHIP_VOP2_ESMART1, 7064 .type = ESMART_LAYER, 7065 .win_sel_port_offset = 5, 7066 .layer_sel_win_id = { 3, 3, 3, 3 }, 7067 .reg_offset = 0x200, 7068 .axi_id = 0, 7069 .axi_yrgb_id = 0x0c, 7070 .axi_uv_id = 0x0d, 7071 .pd_id = VOP2_PD_ESMART, 7072 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7073 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7074 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7075 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7076 .max_upscale_factor = 8, 7077 .max_downscale_factor = 8, 7078 }, 7079 7080 { 7081 .name = "Esmart2", 7082 .phys_id = ROCKCHIP_VOP2_ESMART2, 7083 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 7084 .type = ESMART_LAYER, 7085 .win_sel_port_offset = 6, 7086 .layer_sel_win_id = { 6, 6, 6, 6 }, 7087 .reg_offset = 0x400, 7088 .axi_id = 1, 7089 .axi_yrgb_id = 0x0a, 7090 .axi_uv_id = 0x0b, 7091 .pd_id = VOP2_PD_ESMART, 7092 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7093 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7094 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7095 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7096 .max_upscale_factor = 8, 7097 .max_downscale_factor = 8, 7098 }, 7099 7100 { 7101 .name = "Esmart3", 7102 .phys_id = ROCKCHIP_VOP2_ESMART3, 7103 .type = ESMART_LAYER, 7104 .win_sel_port_offset = 7, 7105 .layer_sel_win_id = { 7, 7, 7, 7 }, 7106 .reg_offset = 0x600, 7107 .axi_id = 1, 7108 .axi_yrgb_id = 0x0c, 7109 .axi_uv_id = 0x0d, 7110 .pd_id = VOP2_PD_ESMART, 7111 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7112 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7113 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7114 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7115 .max_upscale_factor = 8, 7116 .max_downscale_factor = 8, 7117 }, 7118 }; 7119 7120 static struct dsc_error_info dsc_ecw[] = { 7121 {0x00000000, "no error detected by DSC encoder"}, 7122 {0x0030ffff, "bits per component error"}, 7123 {0x0040ffff, "multiple mode error"}, 7124 {0x0050ffff, "line buffer depth error"}, 7125 {0x0060ffff, "minor version error"}, 7126 {0x0070ffff, "picture height error"}, 7127 {0x0080ffff, "picture width error"}, 7128 {0x0090ffff, "number of slices error"}, 7129 {0x00c0ffff, "slice height Error "}, 7130 {0x00d0ffff, "slice width error"}, 7131 {0x00e0ffff, "second line BPG offset error"}, 7132 {0x00f0ffff, "non second line BPG offset error"}, 7133 {0x0100ffff, "PPS ID error"}, 7134 {0x0110ffff, "bits per pixel (BPP) Error"}, 7135 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 7136 7137 {0x01510001, "slice 0 RC buffer model overflow error"}, 7138 {0x01510002, "slice 1 RC buffer model overflow error"}, 7139 {0x01510004, "slice 2 RC buffer model overflow error"}, 7140 {0x01510008, "slice 3 RC buffer model overflow error"}, 7141 {0x01510010, "slice 4 RC buffer model overflow error"}, 7142 {0x01510020, "slice 5 RC buffer model overflow error"}, 7143 {0x01510040, "slice 6 RC buffer model overflow error"}, 7144 {0x01510080, "slice 7 RC buffer model overflow error"}, 7145 7146 {0x01610001, "slice 0 RC buffer model underflow error"}, 7147 {0x01610002, "slice 1 RC buffer model underflow error"}, 7148 {0x01610004, "slice 2 RC buffer model underflow error"}, 7149 {0x01610008, "slice 3 RC buffer model underflow error"}, 7150 {0x01610010, "slice 4 RC buffer model underflow error"}, 7151 {0x01610020, "slice 5 RC buffer model underflow error"}, 7152 {0x01610040, "slice 6 RC buffer model underflow error"}, 7153 {0x01610080, "slice 7 RC buffer model underflow error"}, 7154 7155 {0xffffffff, "unsuccessful RESET cycle status"}, 7156 {0x00a0ffff, "ICH full error precision settings error"}, 7157 {0x0020ffff, "native mode"}, 7158 }; 7159 7160 static struct dsc_error_info dsc_buffer_flow[] = { 7161 {0x00000000, "rate buffer status"}, 7162 {0x00000001, "line buffer status"}, 7163 {0x00000002, "decoder model status"}, 7164 {0x00000003, "pixel buffer status"}, 7165 {0x00000004, "balance fifo buffer status"}, 7166 {0x00000005, "syntax element fifo status"}, 7167 }; 7168 7169 static struct vop2_dsc_data rk3588_dsc_data[] = { 7170 { 7171 .id = ROCKCHIP_VOP2_DSC_8K, 7172 .pd_id = VOP2_PD_DSC_8K, 7173 .max_slice_num = 8, 7174 .max_linebuf_depth = 11, 7175 .min_bits_per_pixel = 8, 7176 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 7177 .dsc_txp_clk_name = "dsc_8k_txp_clk", 7178 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 7179 .dsc_cds_clk_name = "dsc_8k_cds_clk", 7180 }, 7181 7182 { 7183 .id = ROCKCHIP_VOP2_DSC_4K, 7184 .pd_id = VOP2_PD_DSC_4K, 7185 .max_slice_num = 2, 7186 .max_linebuf_depth = 11, 7187 .min_bits_per_pixel = 8, 7188 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 7189 .dsc_txp_clk_name = "dsc_4k_txp_clk", 7190 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 7191 .dsc_cds_clk_name = "dsc_4k_cds_clk", 7192 }, 7193 }; 7194 7195 static struct vop2_vp_data rk3588_vp_data[4] = { 7196 { 7197 .splice_vp_id = 1, 7198 .feature = VOP_FEATURE_OUTPUT_10BIT, 7199 .pre_scan_max_dly = 54, 7200 .max_dclk = 600000, 7201 .max_output = {7680, 4320}, 7202 }, 7203 { 7204 .feature = VOP_FEATURE_OUTPUT_10BIT, 7205 .pre_scan_max_dly = 54, 7206 .max_dclk = 600000, 7207 .max_output = {4096, 2304}, 7208 }, 7209 { 7210 .feature = VOP_FEATURE_OUTPUT_10BIT, 7211 .pre_scan_max_dly = 52, 7212 .max_dclk = 600000, 7213 .max_output = {4096, 2304}, 7214 }, 7215 { 7216 .feature = 0, 7217 .pre_scan_max_dly = 52, 7218 .max_dclk = 200000, 7219 .max_output = {1920, 1080}, 7220 }, 7221 }; 7222 7223 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 7224 { 7225 .id = VOP2_PD_CLUSTER0, 7226 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 7227 }, 7228 { 7229 .id = VOP2_PD_CLUSTER1, 7230 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 7231 .parent_id = VOP2_PD_CLUSTER0, 7232 }, 7233 { 7234 .id = VOP2_PD_CLUSTER2, 7235 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 7236 .parent_id = VOP2_PD_CLUSTER0, 7237 }, 7238 { 7239 .id = VOP2_PD_CLUSTER3, 7240 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 7241 .parent_id = VOP2_PD_CLUSTER0, 7242 }, 7243 { 7244 .id = VOP2_PD_ESMART, 7245 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 7246 BIT(ROCKCHIP_VOP2_ESMART2) | 7247 BIT(ROCKCHIP_VOP2_ESMART3), 7248 }, 7249 { 7250 .id = VOP2_PD_DSC_8K, 7251 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 7252 }, 7253 { 7254 .id = VOP2_PD_DSC_4K, 7255 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 7256 }, 7257 }; 7258 7259 const struct vop2_data rk3588_vop = { 7260 .version = VOP_VERSION_RK3588, 7261 .nr_vps = 4, 7262 .vp_data = rk3588_vp_data, 7263 .win_data = rk3588_win_data, 7264 .plane_mask = rk3588_vp_plane_mask[0], 7265 .plane_table = rk3588_plane_table, 7266 .pd = rk3588_vop_pd_data, 7267 .dsc = rk3588_dsc_data, 7268 .dsc_error_ecw = dsc_ecw, 7269 .dsc_error_buffer_flow = dsc_buffer_flow, 7270 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 7271 .nr_layers = 8, 7272 .nr_mixers = 7, 7273 .nr_gammas = 4, 7274 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 7275 .nr_dscs = 2, 7276 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 7277 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 7278 .dump_regs = rk3588_dump_regs, 7279 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 7280 }; 7281 7282 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 7283 .preinit = rockchip_vop2_preinit, 7284 .prepare = rockchip_vop2_prepare, 7285 .init = rockchip_vop2_init, 7286 .set_plane = rockchip_vop2_set_plane, 7287 .enable = rockchip_vop2_enable, 7288 .post_enable = rockchip_vop2_post_enable, 7289 .disable = rockchip_vop2_disable, 7290 .fixup_dts = rockchip_vop2_fixup_dts, 7291 .send_mcu_cmd = rockchip_vop2_send_mcu_cmd, 7292 .check = rockchip_vop2_check, 7293 .mode_valid = rockchip_vop2_mode_valid, 7294 .mode_fixup = rockchip_vop2_mode_fixup, 7295 .plane_check = rockchip_vop2_plane_check, 7296 .regs_dump = rockchip_vop2_regs_dump, 7297 .active_regs_dump = rockchip_vop2_active_regs_dump, 7298 .apply_soft_te = rockchip_vop2_apply_soft_te, 7299 }; 7300