1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <clk.h> 21 #include <asm/arch/clock.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 33 #include "rockchip_display.h" 34 #include "rockchip_crtc.h" 35 #include "rockchip_connector.h" 36 #include "rockchip_post_csc.h" 37 38 /* System registers definition */ 39 #define RK3568_REG_CFG_DONE 0x000 40 #define CFG_DONE_EN BIT(15) 41 42 #define RK3568_VERSION_INFO 0x004 43 #define EN_MASK 1 44 45 #define RK3568_AUTO_GATING_CTRL 0x008 46 47 #define RK3568_SYS_AXI_LUT_CTRL 0x024 48 #define LUT_DMA_EN_SHIFT 0 49 #define DSP_VS_T_SEL_SHIFT 16 50 51 #define RK3568_DSP_IF_EN 0x028 52 #define RGB_EN_SHIFT 0 53 #define RK3588_DP0_EN_SHIFT 0 54 #define RK3588_DP1_EN_SHIFT 1 55 #define RK3588_RGB_EN_SHIFT 8 56 #define HDMI0_EN_SHIFT 1 57 #define EDP0_EN_SHIFT 3 58 #define RK3588_EDP0_EN_SHIFT 2 59 #define RK3588_HDMI0_EN_SHIFT 3 60 #define MIPI0_EN_SHIFT 4 61 #define RK3588_EDP1_EN_SHIFT 4 62 #define RK3588_HDMI1_EN_SHIFT 5 63 #define RK3588_MIPI0_EN_SHIFT 6 64 #define MIPI1_EN_SHIFT 20 65 #define RK3588_MIPI1_EN_SHIFT 7 66 #define LVDS0_EN_SHIFT 5 67 #define LVDS1_EN_SHIFT 24 68 #define BT1120_EN_SHIFT 6 69 #define BT656_EN_SHIFT 7 70 #define IF_MUX_MASK 3 71 #define RGB_MUX_SHIFT 8 72 #define HDMI0_MUX_SHIFT 10 73 #define RK3588_DP0_MUX_SHIFT 12 74 #define RK3588_DP1_MUX_SHIFT 14 75 #define EDP0_MUX_SHIFT 14 76 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 77 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 78 #define MIPI0_MUX_SHIFT 16 79 #define RK3588_MIPI0_MUX_SHIFT 20 80 #define MIPI1_MUX_SHIFT 21 81 #define LVDS0_MUX_SHIFT 18 82 #define LVDS1_MUX_SHIFT 25 83 84 #define RK3568_DSP_IF_CTRL 0x02c 85 #define LVDS_DUAL_EN_SHIFT 0 86 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 87 #define LVDS_DUAL_SWAP_EN_SHIFT 2 88 #define BT656_UV_SWAP 4 89 #define BT656_YC_SWAP 5 90 #define BT656_DCLK_POL 6 91 #define RK3588_HDMI_DUAL_EN_SHIFT 8 92 #define RK3588_EDP_DUAL_EN_SHIFT 8 93 #define RK3588_DP_DUAL_EN_SHIFT 9 94 #define RK3568_MIPI_DUAL_EN_SHIFT 10 95 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 96 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 97 98 #define RK3568_DSP_IF_POL 0x030 99 #define IF_CTRL_REG_DONE_IMD_MASK 1 100 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 101 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 102 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 103 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 104 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 105 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 106 107 #define RK3562_MIPI_DCLK_POL_SHIFT 15 108 #define RK3562_MIPI_PIN_POL_SHIFT 12 109 #define RK3562_IF_PIN_POL_MASK 0x7 110 111 #define RK3588_DP0_PIN_POL_SHIFT 8 112 #define RK3588_DP1_PIN_POL_SHIFT 12 113 #define RK3588_IF_PIN_POL_MASK 0x7 114 115 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT 3 116 #define IF_CRTL_RGB_LVDS_PIN_POL_SHIFT 0 117 118 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 119 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 120 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 121 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 122 #define MIPI0_PIXCLK_DIV_SHIFT 24 123 #define MIPI1_PIXCLK_DIV_SHIFT 26 124 125 #define RK3568_SYS_OTP_WIN_EN 0x50 126 #define OTP_WIN_EN_SHIFT 0 127 #define RK3568_SYS_LUT_PORT_SEL 0x58 128 #define GAMMA_PORT_SEL_MASK 0x3 129 #define GAMMA_PORT_SEL_SHIFT 0 130 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 131 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 132 #define PORT_MERGE_EN_SHIFT 16 133 #define ESMART_LB_MODE_SEL_MASK 0x3 134 #define ESMART_LB_MODE_SEL_SHIFT 26 135 136 #define RK3568_SYS_PD_CTRL 0x034 137 #define RK3568_VP0_LINE_FLAG 0x70 138 #define RK3568_VP1_LINE_FLAG 0x74 139 #define RK3568_VP2_LINE_FLAG 0x78 140 #define RK3568_SYS0_INT_EN 0x80 141 #define RK3568_SYS0_INT_CLR 0x84 142 #define RK3568_SYS0_INT_STATUS 0x88 143 #define RK3568_SYS1_INT_EN 0x90 144 #define RK3568_SYS1_INT_CLR 0x94 145 #define RK3568_SYS1_INT_STATUS 0x98 146 #define RK3568_VP0_INT_EN 0xA0 147 #define RK3568_VP0_INT_CLR 0xA4 148 #define RK3568_VP0_INT_STATUS 0xA8 149 #define RK3568_VP1_INT_EN 0xB0 150 #define RK3568_VP1_INT_CLR 0xB4 151 #define RK3568_VP1_INT_STATUS 0xB8 152 #define RK3568_VP2_INT_EN 0xC0 153 #define RK3568_VP2_INT_CLR 0xC4 154 #define RK3568_VP2_INT_STATUS 0xC8 155 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 156 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 157 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 158 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 159 #define RK3588_DSC_8K_PD_EN_SHIFT 5 160 #define RK3588_DSC_4K_PD_EN_SHIFT 6 161 #define RK3588_ESMART_PD_EN_SHIFT 7 162 163 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 164 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 165 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 166 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 167 168 #define RK3568_SYS_STATUS0 0x60 169 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 170 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 171 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 172 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 173 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 174 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 175 #define RK3588_ESMART_PD_STATUS_SHIFT 15 176 177 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 178 #define LINE_FLAG_NUM_MASK 0x1fff 179 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 180 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 181 182 /* DSC CTRL registers definition */ 183 #define RK3588_DSC_8K_SYS_CTRL 0x200 184 #define DSC_PORT_SEL_MASK 0x3 185 #define DSC_PORT_SEL_SHIFT 0 186 #define DSC_MAN_MODE_MASK 0x1 187 #define DSC_MAN_MODE_SHIFT 2 188 #define DSC_INTERFACE_MODE_MASK 0x3 189 #define DSC_INTERFACE_MODE_SHIFT 4 190 #define DSC_PIXEL_NUM_MASK 0x3 191 #define DSC_PIXEL_NUM_SHIFT 6 192 #define DSC_PXL_CLK_DIV_MASK 0x1 193 #define DSC_PXL_CLK_DIV_SHIFT 8 194 #define DSC_CDS_CLK_DIV_MASK 0x3 195 #define DSC_CDS_CLK_DIV_SHIFT 12 196 #define DSC_TXP_CLK_DIV_MASK 0x3 197 #define DSC_TXP_CLK_DIV_SHIFT 14 198 #define DSC_INIT_DLY_MODE_MASK 0x1 199 #define DSC_INIT_DLY_MODE_SHIFT 16 200 #define DSC_SCAN_EN_SHIFT 17 201 #define DSC_HALT_EN_SHIFT 18 202 203 #define RK3588_DSC_8K_RST 0x204 204 #define RST_DEASSERT_MASK 0x1 205 #define RST_DEASSERT_SHIFT 0 206 207 #define RK3588_DSC_8K_CFG_DONE 0x208 208 #define DSC_CFG_DONE_SHIFT 0 209 210 #define RK3588_DSC_8K_INIT_DLY 0x20C 211 #define DSC_INIT_DLY_NUM_MASK 0xffff 212 #define DSC_INIT_DLY_NUM_SHIFT 0 213 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 214 215 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 216 #define DSC_HTOTAL_PW_MASK 0xffffffff 217 #define DSC_HTOTAL_PW_SHIFT 0 218 219 #define RK3588_DSC_8K_HACT_ST_END 0x214 220 #define DSC_HACT_ST_END_MASK 0xffffffff 221 #define DSC_HACT_ST_END_SHIFT 0 222 223 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 224 #define DSC_VTOTAL_PW_MASK 0xffffffff 225 #define DSC_VTOTAL_PW_SHIFT 0 226 227 #define RK3588_DSC_8K_VACT_ST_END 0x21C 228 #define DSC_VACT_ST_END_MASK 0xffffffff 229 #define DSC_VACT_ST_END_SHIFT 0 230 231 #define RK3588_DSC_8K_STATUS 0x220 232 233 /* Overlay registers definition */ 234 #define RK3528_OVL_SYS 0x500 235 #define RK3528_OVL_SYS_PORT_SEL_IMD 0x504 236 #define RK3528_OVL_SYS_GATING_EN_IMD 0x508 237 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 238 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 239 #define ESMART_DLY_NUM_MASK 0xff 240 #define ESMART_DLY_NUM_SHIFT 0 241 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 242 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 243 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 244 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 245 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 246 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 247 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 248 249 #define RK3528_OVL_PORT0_CTRL 0x600 250 #define RK3568_OVL_CTRL 0x600 251 #define OVL_MODE_SEL_MASK 0x1 252 #define OVL_MODE_SEL_SHIFT 0 253 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 254 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 255 #define RK3568_OVL_LAYER_SEL 0x604 256 #define LAYER_SEL_MASK 0xf 257 258 #define RK3568_OVL_PORT_SEL 0x608 259 #define PORT_MUX_MASK 0xf 260 #define PORT_MUX_SHIFT 0 261 #define LAYER_SEL_PORT_MASK 0x3 262 #define LAYER_SEL_PORT_SHIFT 16 263 264 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 265 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 266 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 267 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 268 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 269 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 270 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 271 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 272 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 273 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 274 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 275 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 276 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 277 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 278 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 279 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 280 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 281 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 282 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 283 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 284 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 285 #define RK3528_HDR_DST_COLOR_CTRL 0x664 286 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 287 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 288 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 289 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 290 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 291 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 292 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 293 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 294 #define BG_MIX_CTRL_MASK 0xff 295 #define BG_MIX_CTRL_SHIFT 24 296 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 297 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 298 #define RK3568_CLUSTER_DLY_NUM 0x6F0 299 #define RK3568_SMART_DLY_NUM 0x6F8 300 301 #define RK3528_OVL_PORT1_CTRL 0x700 302 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 303 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 304 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 305 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 306 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 307 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 308 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 309 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 310 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 311 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 312 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 313 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 314 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 315 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 316 317 /* Video Port registers definition */ 318 #define RK3568_VP0_DSP_CTRL 0xC00 319 #define OUT_MODE_MASK 0xf 320 #define OUT_MODE_SHIFT 0 321 #define DATA_SWAP_MASK 0x1f 322 #define DATA_SWAP_SHIFT 8 323 #define DSP_BG_SWAP 0x1 324 #define DSP_RB_SWAP 0x2 325 #define DSP_RG_SWAP 0x4 326 #define DSP_DELTA_SWAP 0x8 327 #define CORE_DCLK_DIV_EN_SHIFT 4 328 #define P2I_EN_SHIFT 5 329 #define DSP_FILED_POL 6 330 #define INTERLACE_EN_SHIFT 7 331 #define DSP_X_MIR_EN_SHIFT 13 332 #define POST_DSP_OUT_R2Y_SHIFT 15 333 #define PRE_DITHER_DOWN_EN_SHIFT 16 334 #define DITHER_DOWN_EN_SHIFT 17 335 #define DITHER_DOWN_MODE_SHIFT 20 336 #define GAMMA_UPDATE_EN_SHIFT 22 337 #define DSP_LUT_EN_SHIFT 28 338 339 #define STANDBY_EN_SHIFT 31 340 341 #define RK3568_VP0_MIPI_CTRL 0xC04 342 #define DCLK_DIV2_SHIFT 4 343 #define DCLK_DIV2_MASK 0x3 344 #define MIPI_DUAL_EN_SHIFT 20 345 #define MIPI_DUAL_SWAP_EN_SHIFT 21 346 #define EDPI_TE_EN 28 347 #define EDPI_WMS_HOLD_EN 30 348 #define EDPI_WMS_FS 31 349 350 351 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 352 353 #define RK3568_VP0_DCLK_SEL 0xC0C 354 355 #define RK3568_VP0_3D_LUT_CTRL 0xC10 356 #define VP0_3D_LUT_EN_SHIFT 0 357 #define VP0_3D_LUT_UPDATE_SHIFT 2 358 359 #define RK3588_VP0_CLK_CTRL 0xC0C 360 #define DCLK_CORE_DIV_SHIFT 0 361 #define DCLK_OUT_DIV_SHIFT 2 362 363 #define RK3568_VP0_3D_LUT_MST 0xC20 364 365 #define RK3568_VP0_DSP_BG 0xC2C 366 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 367 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 368 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 369 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 370 #define RK3568_VP0_POST_SCL_CTRL 0xC40 371 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 372 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 373 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 374 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 375 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 376 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 377 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 378 379 #define RK3568_VP0_BCSH_CTRL 0xC60 380 #define BCSH_CTRL_Y2R_SHIFT 0 381 #define BCSH_CTRL_Y2R_MASK 0x1 382 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 383 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 384 #define BCSH_CTRL_R2Y_SHIFT 4 385 #define BCSH_CTRL_R2Y_MASK 0x1 386 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 387 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 388 389 #define RK3568_VP0_BCSH_BCS 0xC64 390 #define BCSH_BRIGHTNESS_SHIFT 0 391 #define BCSH_BRIGHTNESS_MASK 0xFF 392 #define BCSH_CONTRAST_SHIFT 8 393 #define BCSH_CONTRAST_MASK 0x1FF 394 #define BCSH_SATURATION_SHIFT 20 395 #define BCSH_SATURATION_MASK 0x3FF 396 #define BCSH_OUT_MODE_SHIFT 30 397 #define BCSH_OUT_MODE_MASK 0x3 398 399 #define RK3568_VP0_BCSH_H 0xC68 400 #define BCSH_SIN_HUE_SHIFT 0 401 #define BCSH_SIN_HUE_MASK 0x1FF 402 #define BCSH_COS_HUE_SHIFT 16 403 #define BCSH_COS_HUE_MASK 0x1FF 404 405 #define RK3568_VP0_BCSH_COLOR 0xC6C 406 #define BCSH_EN_SHIFT 31 407 #define BCSH_EN_MASK 1 408 409 #define RK3528_VP0_ACM_CTRL 0xCD0 410 #define POST_CSC_COE00_MASK 0xFFFF 411 #define POST_CSC_COE00_SHIFT 16 412 #define POST_R2Y_MODE_MASK 0x7 413 #define POST_R2Y_MODE_SHIFT 8 414 #define POST_CSC_MODE_MASK 0x7 415 #define POST_CSC_MODE_SHIFT 3 416 #define POST_R2Y_EN_MASK 0x1 417 #define POST_R2Y_EN_SHIFT 2 418 #define POST_CSC_EN_MASK 0x1 419 #define POST_CSC_EN_SHIFT 1 420 #define POST_ACM_BYPASS_EN_MASK 0x1 421 #define POST_ACM_BYPASS_EN_SHIFT 0 422 #define RK3528_VP0_CSC_COE01_02 0xCD4 423 #define RK3528_VP0_CSC_COE10_11 0xCD8 424 #define RK3528_VP0_CSC_COE12_20 0xCDC 425 #define RK3528_VP0_CSC_COE21_22 0xCE0 426 #define RK3528_VP0_CSC_OFFSET0 0xCE4 427 #define RK3528_VP0_CSC_OFFSET1 0xCE8 428 #define RK3528_VP0_CSC_OFFSET2 0xCEC 429 430 #define RK3568_VP1_DSP_CTRL 0xD00 431 #define RK3568_VP1_MIPI_CTRL 0xD04 432 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 433 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 434 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 435 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 436 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 437 #define RK3568_VP1_POST_SCL_CTRL 0xD40 438 #define RK3568_VP1_DSP_HACT_INFO 0xD34 439 #define RK3568_VP1_DSP_VACT_INFO 0xD38 440 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 441 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 442 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 443 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 444 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 445 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 446 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 447 448 #define RK3568_VP2_DSP_CTRL 0xE00 449 #define RK3568_VP2_MIPI_CTRL 0xE04 450 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 451 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 452 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 453 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 454 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 455 #define RK3568_VP2_POST_SCL_CTRL 0xE40 456 #define RK3568_VP2_DSP_HACT_INFO 0xE34 457 #define RK3568_VP2_DSP_VACT_INFO 0xE38 458 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 459 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 460 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 461 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 462 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 463 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 464 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 465 466 /* Cluster0 register definition */ 467 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 468 #define CLUSTER_YUV2RGB_EN_SHIFT 8 469 #define CLUSTER_RGB2YUV_EN_SHIFT 9 470 #define CLUSTER_CSC_MODE_SHIFT 10 471 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 472 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 473 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 474 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 475 #define AVG2_MASK 0x1 476 #define CLUSTER_AVG2_SHIFT 18 477 #define AVG4_MASK 0x1 478 #define CLUSTER_AVG4_SHIFT 19 479 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 480 #define CLUSTER_XGT_EN_SHIFT 24 481 #define XGT_MODE_MASK 0x3 482 #define CLUSTER_XGT_MODE_SHIFT 25 483 #define CLUSTER_XAVG_EN_SHIFT 27 484 #define CLUSTER_YRGB_GT2_SHIFT 28 485 #define CLUSTER_YRGB_GT4_SHIFT 29 486 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 487 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 488 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 489 #define CLUSTER_AXI_UV_ID_MASK 0x1f 490 #define CLUSTER_AXI_UV_ID_SHIFT 5 491 492 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 493 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 494 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 495 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 496 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 497 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 498 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 499 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 500 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 501 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 502 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 503 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 504 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 505 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 506 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 507 508 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 509 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 510 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 511 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 512 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 513 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 514 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 515 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 516 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 517 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 518 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 519 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 520 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 521 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 522 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 523 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 524 525 #define RK3568_CLUSTER0_CTRL 0x1100 526 #define CLUSTER_EN_SHIFT 0 527 #define CLUSTER_AXI_ID_MASK 0x1 528 #define CLUSTER_AXI_ID_SHIFT 13 529 530 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 531 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 532 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 533 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 534 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 535 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 536 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 537 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 538 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 539 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 540 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 541 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 542 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 543 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 544 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 545 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 546 547 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 548 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 549 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 550 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 551 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 552 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 553 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 554 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 555 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 556 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 557 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 558 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 559 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 560 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 561 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 562 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 563 564 #define RK3568_CLUSTER1_CTRL 0x1300 565 566 /* Esmart register definition */ 567 #define RK3568_ESMART0_CTRL0 0x1800 568 #define RGB2YUV_EN_SHIFT 1 569 #define CSC_MODE_SHIFT 2 570 #define CSC_MODE_MASK 0x3 571 #define ESMART_LB_SELECT_SHIFT 12 572 #define ESMART_LB_SELECT_MASK 0x3 573 574 #define RK3568_ESMART0_CTRL1 0x1804 575 #define ESMART_AXI_YRGB_ID_MASK 0x1f 576 #define ESMART_AXI_YRGB_ID_SHIFT 4 577 #define ESMART_AXI_UV_ID_MASK 0x1f 578 #define ESMART_AXI_UV_ID_SHIFT 12 579 #define YMIRROR_EN_SHIFT 31 580 581 #define RK3568_ESMART0_AXI_CTRL 0x1808 582 #define ESMART_AXI_ID_MASK 0x1 583 #define ESMART_AXI_ID_SHIFT 1 584 585 #define RK3568_ESMART0_REGION0_CTRL 0x1810 586 #define WIN_EN_SHIFT 0 587 #define WIN_FORMAT_MASK 0x1f 588 #define WIN_FORMAT_SHIFT 1 589 #define REGION0_RB_SWAP_SHIFT 14 590 #define ESMART_XAVG_EN_SHIFT 20 591 #define ESMART_XGT_EN_SHIFT 21 592 #define ESMART_XGT_MODE_SHIFT 22 593 594 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 595 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 596 #define RK3568_ESMART0_REGION0_VIR 0x181C 597 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 598 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 599 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 600 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 601 #define YRGB_XSCL_MODE_MASK 0x3 602 #define YRGB_XSCL_MODE_SHIFT 0 603 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 604 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 605 #define YRGB_YSCL_MODE_MASK 0x3 606 #define YRGB_YSCL_MODE_SHIFT 4 607 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 608 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 609 610 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 611 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 612 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 613 #define RK3568_ESMART0_REGION1_CTRL 0x1840 614 #define YRGB_GT2_MASK 0x1 615 #define YRGB_GT2_SHIFT 8 616 #define YRGB_GT4_MASK 0x1 617 #define YRGB_GT4_SHIFT 9 618 619 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 620 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 621 #define RK3568_ESMART0_REGION1_VIR 0x184C 622 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 623 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 624 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 625 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 626 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 627 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 628 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 629 #define RK3568_ESMART0_REGION2_CTRL 0x1870 630 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 631 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 632 #define RK3568_ESMART0_REGION2_VIR 0x187C 633 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 634 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 635 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 636 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 637 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 638 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 639 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 640 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 641 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 642 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 643 #define RK3568_ESMART0_REGION3_VIR 0x18AC 644 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 645 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 646 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 647 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 648 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 649 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 650 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 651 652 #define RK3568_ESMART1_CTRL0 0x1A00 653 #define RK3568_ESMART1_CTRL1 0x1A04 654 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 655 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 656 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 657 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 658 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 659 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 660 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 661 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 662 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 663 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 664 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 665 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 666 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 667 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 668 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 669 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 670 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 671 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 672 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 673 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 674 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 675 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 676 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 677 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 678 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 679 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 680 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 681 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 682 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 683 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 684 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 685 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 686 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 687 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 688 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 689 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 690 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 691 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 692 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 693 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 694 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 695 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 696 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 697 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 698 699 #define RK3568_SMART0_CTRL0 0x1C00 700 #define RK3568_SMART0_CTRL1 0x1C04 701 #define RK3568_SMART0_REGION0_CTRL 0x1C10 702 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 703 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 704 #define RK3568_SMART0_REGION0_VIR 0x1C1C 705 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 706 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 707 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 708 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 709 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 710 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 711 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 712 #define RK3568_SMART0_REGION1_CTRL 0x1C40 713 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 714 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 715 #define RK3568_SMART0_REGION1_VIR 0x1C4C 716 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 717 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 718 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 719 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 720 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 721 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 722 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 723 #define RK3568_SMART0_REGION2_CTRL 0x1C70 724 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 725 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 726 #define RK3568_SMART0_REGION2_VIR 0x1C7C 727 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 728 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 729 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 730 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 731 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 732 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 733 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 734 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 735 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 736 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 737 #define RK3568_SMART0_REGION3_VIR 0x1CAC 738 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 739 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 740 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 741 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 742 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 743 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 744 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 745 746 #define RK3568_SMART1_CTRL0 0x1E00 747 #define RK3568_SMART1_CTRL1 0x1E04 748 #define RK3568_SMART1_REGION0_CTRL 0x1E10 749 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 750 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 751 #define RK3568_SMART1_REGION0_VIR 0x1E1C 752 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 753 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 754 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 755 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 756 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 757 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 758 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 759 #define RK3568_SMART1_REGION1_CTRL 0x1E40 760 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 761 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 762 #define RK3568_SMART1_REGION1_VIR 0x1E4C 763 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 764 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 765 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 766 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 767 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 768 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 769 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 770 #define RK3568_SMART1_REGION2_CTRL 0x1E70 771 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 772 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 773 #define RK3568_SMART1_REGION2_VIR 0x1E7C 774 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 775 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 776 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 777 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 778 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 779 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 780 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 781 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 782 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 783 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 784 #define RK3568_SMART1_REGION3_VIR 0x1EAC 785 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 786 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 787 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 788 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 789 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 790 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 791 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 792 793 /* DSC 8K/4K register definition */ 794 #define RK3588_DSC_8K_PPS0_3 0x4000 795 #define RK3588_DSC_8K_CTRL0 0x40A0 796 #define DSC_EN_SHIFT 0 797 #define DSC_RBIT_SHIFT 2 798 #define DSC_RBYT_SHIFT 3 799 #define DSC_FLAL_SHIFT 4 800 #define DSC_MER_SHIFT 5 801 #define DSC_EPB_SHIFT 6 802 #define DSC_EPL_SHIFT 7 803 #define DSC_NSLC_MASK 0x7 804 #define DSC_NSLC_SHIFT 16 805 #define DSC_SBO_SHIFT 28 806 #define DSC_IFEP_SHIFT 29 807 #define DSC_PPS_UPD_SHIFT 31 808 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 809 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 810 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 811 812 #define RK3588_DSC_8K_CTRL1 0x40A4 813 #define RK3588_DSC_8K_STS0 0x40A8 814 #define RK3588_DSC_8K_ERS 0x40C4 815 816 #define RK3588_DSC_4K_PPS0_3 0x4100 817 #define RK3588_DSC_4K_CTRL0 0x41A0 818 #define RK3588_DSC_4K_CTRL1 0x41A4 819 #define RK3588_DSC_4K_STS0 0x41A8 820 #define RK3588_DSC_4K_ERS 0x41C4 821 822 /* RK3528 ACM register definition */ 823 #define RK3528_ACM_CTRL 0x6400 824 #define RK3528_ACM_DELTA_RANGE 0x6404 825 #define RK3528_ACM_FETCH_START 0x6408 826 #define RK3528_ACM_FETCH_DONE 0x6420 827 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 828 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 829 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 830 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 831 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 832 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 833 834 #define RK3568_MAX_REG 0x1ED0 835 836 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 837 #define RK3568_GRF_VO_CON1 0x0364 838 #define GRF_BT656_CLK_INV_SHIFT 1 839 #define GRF_BT1120_CLK_INV_SHIFT 2 840 #define GRF_RGB_DCLK_INV_SHIFT 3 841 842 #define RK3588_GRF_VOP_CON2 0x0008 843 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 844 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 845 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 846 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 847 848 #define RK3588_GRF_VO1_CON0 0x0000 849 #define HDMI_SYNC_POL_MASK 0x3 850 #define HDMI0_SYNC_POL_SHIFT 5 851 #define HDMI1_SYNC_POL_SHIFT 7 852 853 #define RK3588_PMU_BISR_CON3 0x20C 854 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 855 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 856 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 857 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 858 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 859 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 860 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 861 862 #define RK3588_PMU_BISR_STATUS5 0x294 863 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 864 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 865 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 866 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 867 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 868 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 869 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 870 871 #define VOP2_LAYER_MAX 8 872 873 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 874 875 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 876 877 /* KHz */ 878 #define VOP2_MAX_DCLK_RATE 600000 879 880 /* 881 * vop2 dsc id 882 */ 883 #define ROCKCHIP_VOP2_DSC_8K 0 884 #define ROCKCHIP_VOP2_DSC_4K 1 885 886 /* 887 * vop2 internal power domain id, 888 * should be all none zero, 0 will be 889 * treat as invalid; 890 */ 891 #define VOP2_PD_CLUSTER0 BIT(0) 892 #define VOP2_PD_CLUSTER1 BIT(1) 893 #define VOP2_PD_CLUSTER2 BIT(2) 894 #define VOP2_PD_CLUSTER3 BIT(3) 895 #define VOP2_PD_DSC_8K BIT(5) 896 #define VOP2_PD_DSC_4K BIT(6) 897 #define VOP2_PD_ESMART BIT(7) 898 899 #define VOP2_PLANE_NO_SCALING BIT(16) 900 901 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 902 #define VOP_FEATURE_AFBDC BIT(1) 903 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 904 #define VOP_FEATURE_HDR10 BIT(3) 905 #define VOP_FEATURE_NEXT_HDR BIT(4) 906 /* a feature to splice two windows and two vps to support resolution > 4096 */ 907 #define VOP_FEATURE_SPLICE BIT(5) 908 #define VOP_FEATURE_OVERSCAN BIT(6) 909 #define VOP_FEATURE_VIVID_HDR BIT(7) 910 #define VOP_FEATURE_POST_ACM BIT(8) 911 #define VOP_FEATURE_POST_CSC BIT(9) 912 913 #define WIN_FEATURE_HDR2SDR BIT(0) 914 #define WIN_FEATURE_SDR2HDR BIT(1) 915 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 916 #define WIN_FEATURE_AFBDC BIT(3) 917 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 918 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 919 /* a mirror win can only get fb address 920 * from source win: 921 * Cluster1---->Cluster0 922 * Esmart1 ---->Esmart0 923 * Smart1 ---->Smart0 924 * This is a feather on rk3566 925 */ 926 #define WIN_FEATURE_MIRROR BIT(6) 927 #define WIN_FEATURE_MULTI_AREA BIT(7) 928 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 929 930 #define V4L2_COLORSPACE_BT709F 0xfe 931 #define V4L2_COLORSPACE_BT2020F 0xff 932 933 enum vop_csc_format { 934 CSC_BT601L, 935 CSC_BT709L, 936 CSC_BT601F, 937 CSC_BT2020, 938 CSC_BT709L_13BIT, 939 CSC_BT709F_13BIT, 940 CSC_BT2020L_13BIT, 941 CSC_BT2020F_13BIT, 942 }; 943 944 enum vop_csc_bit_depth { 945 CSC_10BIT_DEPTH, 946 CSC_13BIT_DEPTH, 947 }; 948 949 enum vop2_pol { 950 HSYNC_POSITIVE = 0, 951 VSYNC_POSITIVE = 1, 952 DEN_NEGATIVE = 2, 953 DCLK_INVERT = 3 954 }; 955 956 enum vop2_bcsh_out_mode { 957 BCSH_OUT_MODE_BLACK, 958 BCSH_OUT_MODE_BLUE, 959 BCSH_OUT_MODE_COLOR_BAR, 960 BCSH_OUT_MODE_NORMAL_VIDEO, 961 }; 962 963 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 964 { \ 965 .offset = off, \ 966 .mask = _mask, \ 967 .shift = _shift, \ 968 .write_mask = _write_mask, \ 969 } 970 971 #define VOP_REG(off, _mask, _shift) \ 972 _VOP_REG(off, _mask, _shift, false) 973 enum dither_down_mode { 974 RGB888_TO_RGB565 = 0x0, 975 RGB888_TO_RGB666 = 0x1 976 }; 977 978 enum vop2_video_ports_id { 979 VOP2_VP0, 980 VOP2_VP1, 981 VOP2_VP2, 982 VOP2_VP3, 983 VOP2_VP_MAX, 984 }; 985 986 enum vop2_layer_type { 987 CLUSTER_LAYER = 0, 988 ESMART_LAYER = 1, 989 SMART_LAYER = 2, 990 }; 991 992 /* This define must same with kernel win phy id */ 993 enum vop2_layer_phy_id { 994 ROCKCHIP_VOP2_CLUSTER0 = 0, 995 ROCKCHIP_VOP2_CLUSTER1, 996 ROCKCHIP_VOP2_ESMART0, 997 ROCKCHIP_VOP2_ESMART1, 998 ROCKCHIP_VOP2_SMART0, 999 ROCKCHIP_VOP2_SMART1, 1000 ROCKCHIP_VOP2_CLUSTER2, 1001 ROCKCHIP_VOP2_CLUSTER3, 1002 ROCKCHIP_VOP2_ESMART2, 1003 ROCKCHIP_VOP2_ESMART3, 1004 ROCKCHIP_VOP2_LAYER_MAX, 1005 }; 1006 1007 enum vop2_scale_up_mode { 1008 VOP2_SCALE_UP_NRST_NBOR, 1009 VOP2_SCALE_UP_BIL, 1010 VOP2_SCALE_UP_BIC, 1011 }; 1012 1013 enum vop2_scale_down_mode { 1014 VOP2_SCALE_DOWN_NRST_NBOR, 1015 VOP2_SCALE_DOWN_BIL, 1016 VOP2_SCALE_DOWN_AVG, 1017 }; 1018 1019 enum scale_mode { 1020 SCALE_NONE = 0x0, 1021 SCALE_UP = 0x1, 1022 SCALE_DOWN = 0x2 1023 }; 1024 1025 enum vop_dsc_interface_mode { 1026 VOP_DSC_IF_DISABLE = 0, 1027 VOP_DSC_IF_HDMI = 1, 1028 VOP_DSC_IF_MIPI_DS_MODE = 2, 1029 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1030 }; 1031 1032 enum vop3_pre_scale_down_mode { 1033 VOP3_PRE_SCALE_UNSPPORT, 1034 VOP3_PRE_SCALE_DOWN_GT, 1035 VOP3_PRE_SCALE_DOWN_AVG, 1036 }; 1037 1038 enum vop3_esmart_lb_mode { 1039 VOP3_ESMART_8K_MODE, 1040 VOP3_ESMART_4K_4K_MODE, 1041 VOP3_ESMART_4K_2K_2K_MODE, 1042 VOP3_ESMART_2K_2K_2K_2K_MODE, 1043 }; 1044 1045 struct vop2_layer { 1046 u8 id; 1047 /** 1048 * @win_phys_id: window id of the layer selected. 1049 * Every layer must make sure to select different 1050 * windows of others. 1051 */ 1052 u8 win_phys_id; 1053 }; 1054 1055 struct vop2_power_domain_data { 1056 u8 id; 1057 u8 parent_id; 1058 /* 1059 * @module_id_mask: module id of which module this power domain is belongs to. 1060 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1061 */ 1062 u32 module_id_mask; 1063 }; 1064 1065 struct vop2_win_data { 1066 char *name; 1067 u8 phys_id; 1068 enum vop2_layer_type type; 1069 u8 win_sel_port_offset; 1070 u8 layer_sel_win_id[VOP2_VP_MAX]; 1071 u8 axi_id; 1072 u8 axi_uv_id; 1073 u8 axi_yrgb_id; 1074 u8 splice_win_id; 1075 u8 pd_id; 1076 u8 hsu_filter_mode; 1077 u8 hsd_filter_mode; 1078 u8 vsu_filter_mode; 1079 u8 vsd_filter_mode; 1080 u8 hsd_pre_filter_mode; 1081 u8 vsd_pre_filter_mode; 1082 u8 scale_engine_num; 1083 u32 reg_offset; 1084 u32 max_upscale_factor; 1085 u32 max_downscale_factor; 1086 bool splice_mode_right; 1087 }; 1088 1089 struct vop2_vp_data { 1090 u32 feature; 1091 u8 pre_scan_max_dly; 1092 u8 layer_mix_dly; 1093 u8 hdr_mix_dly; 1094 u8 win_dly; 1095 u8 splice_vp_id; 1096 struct vop_rect max_output; 1097 u32 max_dclk; 1098 }; 1099 1100 struct vop2_plane_table { 1101 enum vop2_layer_phy_id plane_id; 1102 enum vop2_layer_type plane_type; 1103 }; 1104 1105 struct vop2_vp_plane_mask { 1106 u8 primary_plane_id; /* use this win to show logo */ 1107 u8 attached_layers_nr; /* number layers attach to this vp */ 1108 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1109 u32 plane_mask; 1110 int cursor_plane_id; 1111 }; 1112 1113 struct vop2_dsc_data { 1114 u8 id; 1115 u8 pd_id; 1116 u8 max_slice_num; 1117 u8 max_linebuf_depth; /* used to generate the bitstream */ 1118 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1119 const char *dsc_txp_clk_src_name; 1120 const char *dsc_txp_clk_name; 1121 const char *dsc_pxl_clk_name; 1122 const char *dsc_cds_clk_name; 1123 }; 1124 1125 struct dsc_error_info { 1126 u32 dsc_error_val; 1127 char dsc_error_info[50]; 1128 }; 1129 1130 struct vop2_data { 1131 u32 version; 1132 u32 esmart_lb_mode; 1133 struct vop2_vp_data *vp_data; 1134 struct vop2_win_data *win_data; 1135 struct vop2_vp_plane_mask *plane_mask; 1136 struct vop2_plane_table *plane_table; 1137 struct vop2_power_domain_data *pd; 1138 struct vop2_dsc_data *dsc; 1139 struct dsc_error_info *dsc_error_ecw; 1140 struct dsc_error_info *dsc_error_buffer_flow; 1141 u8 *vp_primary_plane_order; 1142 u8 nr_vps; 1143 u8 nr_layers; 1144 u8 nr_mixers; 1145 u8 nr_gammas; 1146 u8 nr_pd; 1147 u8 nr_dscs; 1148 u8 nr_dsc_ecw; 1149 u8 nr_dsc_buffer_flow; 1150 u32 reg_len; 1151 }; 1152 1153 struct vop2 { 1154 u32 *regsbak; 1155 void *regs; 1156 void *grf; 1157 void *vop_grf; 1158 void *vo1_grf; 1159 void *sys_pmu; 1160 u32 reg_len; 1161 u32 version; 1162 u32 esmart_lb_mode; 1163 bool global_init; 1164 const struct vop2_data *data; 1165 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1166 }; 1167 1168 static struct vop2 *rockchip_vop2; 1169 1170 static inline bool is_vop3(struct vop2 *vop2) 1171 { 1172 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1173 return false; 1174 else 1175 return true; 1176 } 1177 1178 /* 1179 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1180 * avg_sd_factor: 1181 * bli_su_factor: 1182 * bic_su_factor: 1183 * = (src - 1) / (dst - 1) << 16; 1184 * 1185 * ygt2 enable: dst get one line from two line of the src 1186 * ygt4 enable: dst get one line from four line of the src. 1187 * 1188 */ 1189 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1190 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1191 1192 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1193 (fac * (dst - 1) >> 12 < (src - 1)) 1194 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1195 (fac * (dst - 1) >> 16 < (src - 1)) 1196 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1197 (fac * (dst - 1) >> 16 < (src - 1)) 1198 1199 static uint16_t vop2_scale_factor(enum scale_mode mode, 1200 int32_t filter_mode, 1201 uint32_t src, uint32_t dst) 1202 { 1203 uint32_t fac = 0; 1204 int i = 0; 1205 1206 if (mode == SCALE_NONE) 1207 return 0; 1208 1209 /* 1210 * A workaround to avoid zero div. 1211 */ 1212 if ((dst == 1) || (src == 1)) { 1213 dst = dst + 1; 1214 src = src + 1; 1215 } 1216 1217 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1218 fac = VOP2_BILI_SCL_DN(src, dst); 1219 for (i = 0; i < 100; i++) { 1220 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1221 break; 1222 fac -= 1; 1223 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1224 } 1225 } else { 1226 fac = VOP2_COMMON_SCL(src, dst); 1227 for (i = 0; i < 100; i++) { 1228 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1229 break; 1230 fac -= 1; 1231 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1232 } 1233 } 1234 1235 return fac; 1236 } 1237 1238 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1239 { 1240 if (is_hor) 1241 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1242 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1243 } 1244 1245 static uint16_t vop3_scale_factor(enum scale_mode mode, 1246 uint32_t src, uint32_t dst, bool is_hor) 1247 { 1248 uint32_t fac = 0; 1249 int i = 0; 1250 1251 if (mode == SCALE_NONE) 1252 return 0; 1253 1254 /* 1255 * A workaround to avoid zero div. 1256 */ 1257 if ((dst == 1) || (src == 1)) { 1258 dst = dst + 1; 1259 src = src + 1; 1260 } 1261 1262 if (mode == SCALE_DOWN) { 1263 fac = VOP2_BILI_SCL_DN(src, dst); 1264 for (i = 0; i < 100; i++) { 1265 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1266 break; 1267 fac -= 1; 1268 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1269 } 1270 } else { 1271 fac = VOP2_COMMON_SCL(src, dst); 1272 for (i = 0; i < 100; i++) { 1273 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1274 break; 1275 fac -= 1; 1276 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1277 } 1278 } 1279 1280 return fac; 1281 } 1282 1283 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1284 { 1285 if (src < dst) 1286 return SCALE_UP; 1287 else if (src > dst) 1288 return SCALE_DOWN; 1289 1290 return SCALE_NONE; 1291 } 1292 1293 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1294 { 1295 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1296 } 1297 1298 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1299 { 1300 int i = 0; 1301 1302 for (i = 0; i < vop2->data->nr_layers; i++) { 1303 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1304 return vop2->data->vp_primary_plane_order[i]; 1305 } 1306 1307 return vop2->data->vp_primary_plane_order[0]; 1308 } 1309 1310 static inline u16 scl_cal_scale(int src, int dst, int shift) 1311 { 1312 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1313 } 1314 1315 static inline u16 scl_cal_scale2(int src, int dst) 1316 { 1317 return ((src - 1) << 12) / (dst - 1); 1318 } 1319 1320 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1321 { 1322 writel(v, vop2->regs + offset); 1323 vop2->regsbak[offset >> 2] = v; 1324 } 1325 1326 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1327 { 1328 return readl(vop2->regs + offset); 1329 } 1330 1331 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1332 u32 mask, u32 shift, u32 v, 1333 bool write_mask) 1334 { 1335 if (!mask) 1336 return; 1337 1338 if (write_mask) { 1339 v = ((v & mask) << shift) | (mask << (shift + 16)); 1340 } else { 1341 u32 cached_val = vop2->regsbak[offset >> 2]; 1342 1343 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1344 vop2->regsbak[offset >> 2] = v; 1345 } 1346 1347 writel(v, vop2->regs + offset); 1348 } 1349 1350 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1351 u32 mask, u32 shift, u32 v) 1352 { 1353 u32 val = 0; 1354 1355 val = (v << shift) | (mask << (shift + 16)); 1356 writel(val, grf_base + offset); 1357 } 1358 1359 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1360 u32 mask, u32 shift) 1361 { 1362 return (readl(grf_base + offset) >> shift) & mask; 1363 } 1364 1365 static char* get_output_if_name(u32 output_if, char *name) 1366 { 1367 if (output_if & VOP_OUTPUT_IF_RGB) 1368 strcat(name, " RGB"); 1369 if (output_if & VOP_OUTPUT_IF_BT1120) 1370 strcat(name, " BT1120"); 1371 if (output_if & VOP_OUTPUT_IF_BT656) 1372 strcat(name, " BT656"); 1373 if (output_if & VOP_OUTPUT_IF_LVDS0) 1374 strcat(name, " LVDS0"); 1375 if (output_if & VOP_OUTPUT_IF_LVDS1) 1376 strcat(name, " LVDS1"); 1377 if (output_if & VOP_OUTPUT_IF_MIPI0) 1378 strcat(name, " MIPI0"); 1379 if (output_if & VOP_OUTPUT_IF_MIPI1) 1380 strcat(name, " MIPI1"); 1381 if (output_if & VOP_OUTPUT_IF_eDP0) 1382 strcat(name, " eDP0"); 1383 if (output_if & VOP_OUTPUT_IF_eDP1) 1384 strcat(name, " eDP1"); 1385 if (output_if & VOP_OUTPUT_IF_DP0) 1386 strcat(name, " DP0"); 1387 if (output_if & VOP_OUTPUT_IF_DP1) 1388 strcat(name, " DP1"); 1389 if (output_if & VOP_OUTPUT_IF_HDMI0) 1390 strcat(name, " HDMI0"); 1391 if (output_if & VOP_OUTPUT_IF_HDMI1) 1392 strcat(name, " HDMI1"); 1393 1394 return name; 1395 } 1396 1397 static char *get_plane_name(int plane_id, char *name) 1398 { 1399 switch (plane_id) { 1400 case ROCKCHIP_VOP2_CLUSTER0: 1401 strcat(name, "Cluster0"); 1402 break; 1403 case ROCKCHIP_VOP2_CLUSTER1: 1404 strcat(name, "Cluster1"); 1405 break; 1406 case ROCKCHIP_VOP2_ESMART0: 1407 strcat(name, "Esmart0"); 1408 break; 1409 case ROCKCHIP_VOP2_ESMART1: 1410 strcat(name, "Esmart1"); 1411 break; 1412 case ROCKCHIP_VOP2_SMART0: 1413 strcat(name, "Smart0"); 1414 break; 1415 case ROCKCHIP_VOP2_SMART1: 1416 strcat(name, "Smart1"); 1417 break; 1418 case ROCKCHIP_VOP2_CLUSTER2: 1419 strcat(name, "Cluster2"); 1420 break; 1421 case ROCKCHIP_VOP2_CLUSTER3: 1422 strcat(name, "Cluster3"); 1423 break; 1424 case ROCKCHIP_VOP2_ESMART2: 1425 strcat(name, "Esmart2"); 1426 break; 1427 case ROCKCHIP_VOP2_ESMART3: 1428 strcat(name, "Esmart3"); 1429 break; 1430 } 1431 1432 return name; 1433 } 1434 1435 static bool is_yuv_output(u32 bus_format) 1436 { 1437 switch (bus_format) { 1438 case MEDIA_BUS_FMT_YUV8_1X24: 1439 case MEDIA_BUS_FMT_YUV10_1X30: 1440 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1441 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1442 case MEDIA_BUS_FMT_YUYV8_2X8: 1443 case MEDIA_BUS_FMT_YVYU8_2X8: 1444 case MEDIA_BUS_FMT_UYVY8_2X8: 1445 case MEDIA_BUS_FMT_VYUY8_2X8: 1446 case MEDIA_BUS_FMT_YUYV8_1X16: 1447 case MEDIA_BUS_FMT_YVYU8_1X16: 1448 case MEDIA_BUS_FMT_UYVY8_1X16: 1449 case MEDIA_BUS_FMT_VYUY8_1X16: 1450 return true; 1451 default: 1452 return false; 1453 } 1454 } 1455 1456 static int vop2_convert_csc_mode(int csc_mode, int bit_depth) 1457 { 1458 switch (csc_mode) { 1459 case V4L2_COLORSPACE_SMPTE170M: 1460 case V4L2_COLORSPACE_470_SYSTEM_M: 1461 case V4L2_COLORSPACE_470_SYSTEM_BG: 1462 return CSC_BT601L; 1463 case V4L2_COLORSPACE_REC709: 1464 case V4L2_COLORSPACE_SMPTE240M: 1465 case V4L2_COLORSPACE_DEFAULT: 1466 if (bit_depth == CSC_13BIT_DEPTH) 1467 return CSC_BT709L_13BIT; 1468 else 1469 return CSC_BT709L; 1470 case V4L2_COLORSPACE_JPEG: 1471 return CSC_BT601F; 1472 case V4L2_COLORSPACE_BT2020: 1473 if (bit_depth == CSC_13BIT_DEPTH) 1474 return CSC_BT2020L_13BIT; 1475 else 1476 return CSC_BT2020; 1477 case V4L2_COLORSPACE_BT709F: 1478 if (bit_depth == CSC_10BIT_DEPTH) { 1479 printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1480 return CSC_BT601F; 1481 } else { 1482 return CSC_BT709F_13BIT; 1483 } 1484 case V4L2_COLORSPACE_BT2020F: 1485 if (bit_depth == CSC_10BIT_DEPTH) { 1486 printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1487 return CSC_BT601F; 1488 } else { 1489 return CSC_BT2020F_13BIT; 1490 } 1491 default: 1492 return CSC_BT709L; 1493 } 1494 } 1495 1496 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1497 { 1498 /* 1499 * FIXME: 1500 * 1501 * There is no media type for YUV444 output, 1502 * so when out_mode is AAAA or P888, assume output is YUV444 on 1503 * yuv format. 1504 * 1505 * From H/W testing, YUV444 mode need a rb swap. 1506 */ 1507 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1508 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1509 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1510 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1511 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1512 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1513 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1514 output_mode == ROCKCHIP_OUT_MODE_P888))) 1515 return true; 1516 else 1517 return false; 1518 } 1519 1520 static inline bool is_hot_plug_devices(int output_type) 1521 { 1522 switch (output_type) { 1523 case DRM_MODE_CONNECTOR_HDMIA: 1524 case DRM_MODE_CONNECTOR_HDMIB: 1525 case DRM_MODE_CONNECTOR_TV: 1526 case DRM_MODE_CONNECTOR_DisplayPort: 1527 case DRM_MODE_CONNECTOR_VGA: 1528 case DRM_MODE_CONNECTOR_Unknown: 1529 return true; 1530 default: 1531 return false; 1532 } 1533 } 1534 1535 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1536 { 1537 int i = 0; 1538 1539 for (i = 0; i < vop2->data->nr_layers; i++) { 1540 if (vop2->data->win_data[i].phys_id == phys_id) 1541 return &vop2->data->win_data[i]; 1542 } 1543 1544 return NULL; 1545 } 1546 1547 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1548 { 1549 int i = 0; 1550 1551 for (i = 0; i < vop2->data->nr_pd; i++) { 1552 if (vop2->data->pd[i].id == pd_id) 1553 return &vop2->data->pd[i]; 1554 } 1555 1556 return NULL; 1557 } 1558 1559 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1560 u32 *lut_regs, u32 *lut_val, int lut_len) 1561 { 1562 u32 vp_offset = crtc_id * 0x100; 1563 int i; 1564 1565 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1566 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1567 crtc_id, false); 1568 1569 for (i = 0; i < lut_len; i++) 1570 writel(lut_val[i], lut_regs + i); 1571 1572 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1573 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1574 } 1575 1576 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1577 u32 *lut_regs, u32 *lut_val, int lut_len) 1578 { 1579 u32 vp_offset = crtc_id * 0x100; 1580 int i; 1581 1582 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1583 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1584 crtc_id, false); 1585 1586 for (i = 0; i < lut_len; i++) 1587 writel(lut_val[i], lut_regs + i); 1588 1589 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1590 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1591 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1592 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1593 } 1594 1595 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1596 struct display_state *state) 1597 { 1598 struct connector_state *conn_state = &state->conn_state; 1599 struct crtc_state *cstate = &state->crtc_state; 1600 struct resource gamma_res; 1601 fdt_size_t lut_size; 1602 int i, lut_len, ret = 0; 1603 u32 *lut_regs; 1604 u32 *lut_val; 1605 u32 r, g, b; 1606 struct base2_disp_info *disp_info = conn_state->disp_info; 1607 static int gamma_lut_en_num = 1; 1608 1609 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1610 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1611 return 0; 1612 } 1613 1614 if (!disp_info) 1615 return 0; 1616 1617 if (!disp_info->gamma_lut_data.size) 1618 return 0; 1619 1620 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1621 if (ret) 1622 printf("failed to get gamma lut res\n"); 1623 lut_regs = (u32 *)gamma_res.start; 1624 lut_size = gamma_res.end - gamma_res.start + 1; 1625 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1626 printf("failed to get gamma lut register\n"); 1627 return 0; 1628 } 1629 lut_len = lut_size / 4; 1630 if (lut_len != 256 && lut_len != 1024) { 1631 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1632 return 0; 1633 } 1634 lut_val = (u32 *)calloc(1, lut_size); 1635 for (i = 0; i < lut_len; i++) { 1636 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1637 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1638 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1639 1640 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1641 } 1642 1643 if (vop2->version == VOP_VERSION_RK3568) { 1644 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1645 gamma_lut_en_num++; 1646 } else if (vop2->version == VOP_VERSION_RK3588) { 1647 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1648 if (cstate->splice_mode) { 1649 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len); 1650 gamma_lut_en_num++; 1651 } 1652 gamma_lut_en_num++; 1653 } 1654 1655 return 0; 1656 } 1657 1658 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1659 struct display_state *state) 1660 { 1661 struct connector_state *conn_state = &state->conn_state; 1662 struct crtc_state *cstate = &state->crtc_state; 1663 int i, cubic_lut_len; 1664 u32 vp_offset = cstate->crtc_id * 0x100; 1665 struct base2_disp_info *disp_info = conn_state->disp_info; 1666 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1667 u32 *cubic_lut_addr; 1668 1669 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1670 return 0; 1671 1672 if (!disp_info->cubic_lut_data.size) 1673 return 0; 1674 1675 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1676 cubic_lut_len = disp_info->cubic_lut_data.size; 1677 1678 for (i = 0; i < cubic_lut_len / 2; i++) { 1679 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1680 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1681 ((lut->lblue[2 * i] & 0xff) << 24); 1682 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1683 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1684 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1685 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1686 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1687 *cubic_lut_addr++ = 0; 1688 } 1689 1690 if (cubic_lut_len % 2) { 1691 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1692 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1693 ((lut->lblue[2 * i] & 0xff) << 24); 1694 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1695 *cubic_lut_addr++ = 0; 1696 *cubic_lut_addr = 0; 1697 } 1698 1699 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1700 get_cubic_lut_buffer(cstate->crtc_id)); 1701 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1702 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1703 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1704 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1705 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1706 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1707 1708 return 0; 1709 } 1710 1711 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1712 struct bcsh_state *bcsh_state, int crtc_id) 1713 { 1714 struct crtc_state *cstate = &state->crtc_state; 1715 u32 vp_offset = crtc_id * 0x100; 1716 1717 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1718 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1719 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1720 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1721 1722 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1723 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1724 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1725 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1726 1727 if (!cstate->bcsh_en) { 1728 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1729 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1730 return; 1731 } 1732 1733 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1734 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1735 bcsh_state->brightness, false); 1736 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1737 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1738 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1739 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1740 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1741 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1742 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1743 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1744 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1745 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1746 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1747 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1748 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1749 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1750 } 1751 1752 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1753 { 1754 struct connector_state *conn_state = &state->conn_state; 1755 struct base_bcsh_info *bcsh_info; 1756 struct crtc_state *cstate = &state->crtc_state; 1757 struct bcsh_state bcsh_state; 1758 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1759 1760 if (!conn_state->disp_info) 1761 return; 1762 bcsh_info = &conn_state->disp_info->bcsh_info; 1763 if (!bcsh_info) 1764 return; 1765 1766 if (bcsh_info->brightness != 50 || 1767 bcsh_info->contrast != 50 || 1768 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1769 cstate->bcsh_en = true; 1770 1771 if (cstate->bcsh_en) { 1772 if (!cstate->yuv_overlay) 1773 cstate->post_r2y_en = 1; 1774 if (!is_yuv_output(conn_state->bus_format)) 1775 cstate->post_y2r_en = 1; 1776 } else { 1777 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1778 cstate->post_r2y_en = 1; 1779 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1780 cstate->post_y2r_en = 1; 1781 } 1782 1783 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 1784 1785 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1786 brightness = interpolate(0, -128, 100, 127, 1787 bcsh_info->brightness); 1788 else 1789 brightness = interpolate(0, -32, 100, 31, 1790 bcsh_info->brightness); 1791 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1792 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1793 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1794 1795 1796 /* 1797 * a:[-30~0): 1798 * sin_hue = 0x100 - sin(a)*256; 1799 * cos_hue = cos(a)*256; 1800 * a:[0~30] 1801 * sin_hue = sin(a)*256; 1802 * cos_hue = cos(a)*256; 1803 */ 1804 sin_hue = fixp_sin32(hue) >> 23; 1805 cos_hue = fixp_cos32(hue) >> 23; 1806 1807 bcsh_state.brightness = brightness; 1808 bcsh_state.contrast = contrast; 1809 bcsh_state.saturation = saturation; 1810 bcsh_state.sin_hue = sin_hue; 1811 bcsh_state.cos_hue = cos_hue; 1812 1813 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 1814 if (cstate->splice_mode) 1815 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 1816 } 1817 1818 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 1819 { 1820 struct connector_state *conn_state = &state->conn_state; 1821 struct drm_display_mode *mode = &conn_state->mode; 1822 struct crtc_state *cstate = &state->crtc_state; 1823 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1824 u16 hdisplay = mode->crtc_hdisplay; 1825 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1826 1827 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 1828 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 1829 bg_dly -= bg_ovl_dly; 1830 1831 if (cstate->splice_mode) 1832 pre_scan_dly = bg_dly + (hdisplay >> 2) - 1; 1833 else 1834 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1835 1836 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1837 hsync_len = 8; 1838 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1839 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 1840 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1841 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1842 } 1843 1844 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 1845 { 1846 struct connector_state *conn_state = &state->conn_state; 1847 struct drm_display_mode *mode = &conn_state->mode; 1848 struct crtc_state *cstate = &state->crtc_state; 1849 struct vop2_win_data *win_data; 1850 u32 bg_dly, pre_scan_dly; 1851 u16 hdisplay = mode->crtc_hdisplay; 1852 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1853 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 1854 u8 win_id; 1855 1856 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 1857 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 1858 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 1859 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 1860 1861 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 1862 vop2->data->vp_data[crtc_id].layer_mix_dly + 1863 vop2->data->vp_data[crtc_id].hdr_mix_dly; 1864 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1865 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1866 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 1867 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1868 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1869 } 1870 1871 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1872 { 1873 struct connector_state *conn_state = &state->conn_state; 1874 struct drm_display_mode *mode = &conn_state->mode; 1875 struct crtc_state *cstate = &state->crtc_state; 1876 u32 vp_offset = (cstate->crtc_id * 0x100); 1877 u16 vtotal = mode->crtc_vtotal; 1878 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1879 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1880 u16 hdisplay = mode->crtc_hdisplay; 1881 u16 vdisplay = mode->crtc_vdisplay; 1882 u16 hsize = 1883 hdisplay * (conn_state->overscan.left_margin + 1884 conn_state->overscan.right_margin) / 200; 1885 u16 vsize = 1886 vdisplay * (conn_state->overscan.top_margin + 1887 conn_state->overscan.bottom_margin) / 200; 1888 u16 hact_end, vact_end; 1889 u32 val; 1890 1891 hsize = round_down(hsize, 2); 1892 vsize = round_down(vsize, 2); 1893 1894 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1895 hact_end = hact_st + hsize; 1896 val = hact_st << 16; 1897 val |= hact_end; 1898 1899 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1900 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1901 vact_end = vact_st + vsize; 1902 val = vact_st << 16; 1903 val |= vact_end; 1904 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1905 val = scl_cal_scale2(vdisplay, vsize) << 16; 1906 val |= scl_cal_scale2(hdisplay, hsize); 1907 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1908 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1909 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1910 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1911 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1912 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1913 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1914 u16 vact_st_f1 = vtotal + vact_st + 1; 1915 u16 vact_end_f1 = vact_st_f1 + vsize; 1916 1917 val = vact_st_f1 << 16 | vact_end_f1; 1918 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1919 } 1920 1921 if (is_vop3(vop2)) { 1922 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 1923 } else { 1924 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 1925 if (cstate->splice_mode) 1926 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 1927 } 1928 } 1929 1930 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 1931 { 1932 struct connector_state *conn_state = &state->conn_state; 1933 struct crtc_state *cstate = &state->crtc_state; 1934 struct acm_data *acm = &conn_state->disp_info->acm_data; 1935 struct drm_display_mode *mode = &conn_state->mode; 1936 u32 vp_offset = (cstate->crtc_id * 0x100); 1937 s16 *lut_y; 1938 s16 *lut_h; 1939 s16 *lut_s; 1940 u32 value; 1941 int i; 1942 1943 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 1944 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 1945 if (!acm->acm_enable) { 1946 writel(0, vop2->regs + RK3528_ACM_CTRL); 1947 return; 1948 } 1949 1950 printf("post acm enable\n"); 1951 1952 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 1953 1954 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 1955 ((mode->vdisplay & 0xfff) << 20); 1956 writel(value, vop2->regs + RK3528_ACM_CTRL); 1957 1958 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 1959 ((acm->s_gain << 20) & 0x3ff00000); 1960 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 1961 1962 lut_y = &acm->gain_lut_hy[0]; 1963 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 1964 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 1965 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 1966 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 1967 ((lut_s[i] << 16) & 0xff0000); 1968 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 1969 } 1970 1971 lut_y = &acm->gain_lut_hs[0]; 1972 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 1973 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 1974 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 1975 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 1976 ((lut_s[i] << 16) & 0xff0000); 1977 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 1978 } 1979 1980 lut_y = &acm->delta_lut_h[0]; 1981 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 1982 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 1983 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 1984 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 1985 ((lut_s[i] << 20) & 0x3ff00000); 1986 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 1987 } 1988 1989 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 1990 } 1991 1992 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 1993 { 1994 struct connector_state *conn_state = &state->conn_state; 1995 struct crtc_state *cstate = &state->crtc_state; 1996 struct acm_data *acm = &conn_state->disp_info->acm_data; 1997 struct csc_info *csc = &conn_state->disp_info->csc_info; 1998 struct post_csc_coef csc_coef; 1999 bool is_input_yuv = false; 2000 bool is_output_yuv = false; 2001 bool post_r2y_en = false; 2002 bool post_csc_en = false; 2003 u32 vp_offset = (cstate->crtc_id * 0x100); 2004 u32 value; 2005 int range_type; 2006 2007 printf("post csc enable\n"); 2008 2009 if (acm->acm_enable) { 2010 if (!cstate->yuv_overlay) 2011 post_r2y_en = true; 2012 2013 /* do y2r in csc module */ 2014 if (!is_yuv_output(conn_state->bus_format)) 2015 post_csc_en = true; 2016 } else { 2017 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2018 post_r2y_en = true; 2019 2020 /* do y2r in csc module */ 2021 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2022 post_csc_en = true; 2023 } 2024 2025 if (csc->csc_enable) 2026 post_csc_en = true; 2027 2028 if (cstate->yuv_overlay || post_r2y_en) 2029 is_input_yuv = true; 2030 2031 if (is_yuv_output(conn_state->bus_format)) 2032 is_output_yuv = true; 2033 2034 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH); 2035 2036 if (post_csc_en) { 2037 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2038 is_output_yuv); 2039 2040 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2041 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2042 csc_coef.csc_coef00, false); 2043 value = (csc_coef.csc_coef02 << 16) | csc_coef.csc_coef01; 2044 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2045 value = (csc_coef.csc_coef11 << 16) | csc_coef.csc_coef10; 2046 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2047 value = (csc_coef.csc_coef20 << 16) | csc_coef.csc_coef12; 2048 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2049 value = (csc_coef.csc_coef22 << 16) | csc_coef.csc_coef21; 2050 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2051 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2052 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2053 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2054 2055 range_type = csc_coef.range_type ? 0 : 1; 2056 range_type <<= is_input_yuv ? 0 : 1; 2057 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2058 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2059 } 2060 2061 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2062 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, post_r2y_en ? 1 : 0, false); 2063 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2064 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2065 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2066 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2067 } 2068 2069 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2070 { 2071 struct connector_state *conn_state = &state->conn_state; 2072 struct base2_disp_info *disp_info = conn_state->disp_info; 2073 const char *enable_flag; 2074 if (!disp_info) { 2075 printf("disp_info is empty\n"); 2076 return; 2077 } 2078 2079 enable_flag = (const char *)&disp_info->cacm_header; 2080 if (strncasecmp(enable_flag, "CACM", 4)) { 2081 printf("acm and csc is not support\n"); 2082 return; 2083 } 2084 2085 vop3_post_acm_config(state, vop2); 2086 vop3_post_csc_config(state, vop2); 2087 } 2088 2089 /* 2090 * Read VOP internal power domain on/off status. 2091 * We should query BISR_STS register in PMU for 2092 * power up/down status when memory repair is enabled. 2093 * Return value: 1 for power on, 0 for power off; 2094 */ 2095 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2096 { 2097 int val = 0; 2098 int shift = 0; 2099 int shift_factor = 0; 2100 bool is_bisr_en = false; 2101 2102 /* 2103 * The order of pd status bits in BISR_STS register 2104 * is different from that in VOP SYS_STS register. 2105 */ 2106 if (pd_data->id == VOP2_PD_DSC_8K || 2107 pd_data->id == VOP2_PD_DSC_4K || 2108 pd_data->id == VOP2_PD_ESMART) 2109 shift_factor = 1; 2110 2111 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2112 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2113 if (is_bisr_en) { 2114 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2115 2116 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2117 ((val >> shift) & 0x1), 50 * 1000); 2118 } else { 2119 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2120 2121 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2122 !((val >> shift) & 0x1), 50 * 1000); 2123 } 2124 } 2125 2126 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2127 { 2128 struct vop2_power_domain_data *pd_data; 2129 int ret = 0; 2130 2131 if (!pd_id) 2132 return 0; 2133 2134 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2135 if (!pd_data) { 2136 printf("can't find pd_data by id\n"); 2137 return -EINVAL; 2138 } 2139 2140 if (pd_data->parent_id) { 2141 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2142 if (ret) { 2143 printf("can't open parent power domain\n"); 2144 return -EINVAL; 2145 } 2146 } 2147 2148 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, 2149 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false); 2150 ret = vop2_wait_power_domain_on(vop2, pd_data); 2151 if (ret) { 2152 printf("wait vop2 power domain timeout\n"); 2153 return ret; 2154 } 2155 2156 return 0; 2157 } 2158 2159 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2160 { 2161 u32 *base = vop2->regs; 2162 int i = 0; 2163 2164 /* 2165 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2166 */ 2167 for (i = 0; i < (vop2->reg_len >> 2); i++) 2168 vop2->regsbak[i] = base[i]; 2169 } 2170 2171 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2172 { 2173 struct vop2_win_data *win_data; 2174 int layer_phy_id = 0; 2175 int i, j; 2176 u32 ovl_port_offset = 0; 2177 u32 layer_nr = 0; 2178 u8 shift = 0; 2179 2180 /* layer sel win id */ 2181 for (i = 0; i < vop2->data->nr_vps; i++) { 2182 shift = 0; 2183 ovl_port_offset = 0x100 * i; 2184 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2185 for (j = 0; j < layer_nr; j++) { 2186 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2187 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2188 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2189 shift, win_data->layer_sel_win_id[i], false); 2190 shift += 4; 2191 } 2192 } 2193 2194 /* win sel port */ 2195 for (i = 0; i < vop2->data->nr_vps; i++) { 2196 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2197 for (j = 0; j < layer_nr; j++) { 2198 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2199 continue; 2200 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2201 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2202 shift = win_data->win_sel_port_offset * 2; 2203 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK, 2204 shift, i, false); 2205 } 2206 } 2207 } 2208 2209 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2210 { 2211 struct crtc_state *cstate = &state->crtc_state; 2212 struct vop2_win_data *win_data; 2213 int layer_phy_id = 0; 2214 int total_used_layer = 0; 2215 int port_mux = 0; 2216 int i, j; 2217 u32 layer_nr = 0; 2218 u8 shift = 0; 2219 2220 /* layer sel win id */ 2221 for (i = 0; i < vop2->data->nr_vps; i++) { 2222 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2223 for (j = 0; j < layer_nr; j++) { 2224 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2225 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2226 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2227 shift, win_data->layer_sel_win_id[i], false); 2228 shift += 4; 2229 } 2230 } 2231 2232 /* win sel port */ 2233 for (i = 0; i < vop2->data->nr_vps; i++) { 2234 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2235 for (j = 0; j < layer_nr; j++) { 2236 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2237 continue; 2238 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2239 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2240 shift = win_data->win_sel_port_offset * 2; 2241 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2242 LAYER_SEL_PORT_SHIFT + shift, i, false); 2243 } 2244 } 2245 2246 /** 2247 * port mux config 2248 */ 2249 for (i = 0; i < vop2->data->nr_vps; i++) { 2250 shift = i * 4; 2251 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2252 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2253 port_mux = total_used_layer - 1; 2254 } else { 2255 port_mux = 8; 2256 } 2257 2258 if (i == vop2->data->nr_vps - 1) 2259 port_mux = vop2->data->nr_mixers; 2260 2261 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2262 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2263 PORT_MUX_SHIFT + shift, port_mux, false); 2264 } 2265 } 2266 2267 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2268 { 2269 if (!is_vop3(vop2)) 2270 return false; 2271 2272 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2273 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2274 return true; 2275 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2276 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2277 return true; 2278 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2279 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2280 return true; 2281 else 2282 return false; 2283 } 2284 2285 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2286 { 2287 struct vop2_win_data *win_data; 2288 int i; 2289 u8 scale_engine_num = 0; 2290 2291 /* store plane mask for vop2_fixup_dts */ 2292 for (i = 0; i < vop2->data->nr_layers; i++) { 2293 win_data = &vop2->data->win_data[i]; 2294 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2295 continue; 2296 2297 win_data->scale_engine_num = scale_engine_num++; 2298 } 2299 } 2300 2301 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2302 { 2303 struct crtc_state *cstate = &state->crtc_state; 2304 struct vop2_vp_plane_mask *plane_mask; 2305 int layer_phy_id = 0; 2306 int i, j; 2307 int ret; 2308 u32 layer_nr = 0; 2309 2310 if (vop2->global_init) 2311 return; 2312 2313 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2314 if (soc_is_rk3566()) 2315 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2316 OTP_WIN_EN_SHIFT, 1, false); 2317 2318 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2319 u32 plane_mask; 2320 int primary_plane_id; 2321 2322 for (i = 0; i < vop2->data->nr_vps; i++) { 2323 plane_mask = cstate->crtc->vps[i].plane_mask; 2324 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2325 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2326 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2327 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2328 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2329 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2330 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2331 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2332 2333 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2334 for (j = 0; j < layer_nr; j++) { 2335 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2336 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2337 } 2338 } 2339 } else {/* need soft assign plane mask */ 2340 /* find the first unplug devices and set it as main display */ 2341 int main_vp_index = -1; 2342 int active_vp_num = 0; 2343 2344 for (i = 0; i < vop2->data->nr_vps; i++) { 2345 if (cstate->crtc->vps[i].enable) 2346 active_vp_num++; 2347 } 2348 printf("VOP have %d active VP\n", active_vp_num); 2349 2350 if (soc_is_rk3566() && active_vp_num > 2) 2351 printf("ERROR: rk3566 only support 2 display output!!\n"); 2352 plane_mask = vop2->data->plane_mask; 2353 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2354 /* 2355 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other 2356 * for cvbs store in plane_mask[2]. 2357 */ 2358 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2359 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2360 plane_mask += 2 * VOP2_VP_MAX; 2361 2362 if (vop2->version == VOP_VERSION_RK3528) { 2363 /* 2364 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected 2365 * by both vp0 and vp1. 2366 */ 2367 j = 0; 2368 } else { 2369 for (i = 0; i < vop2->data->nr_vps; i++) { 2370 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2371 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 2372 main_vp_index = i; 2373 break; 2374 } 2375 } 2376 2377 /* if no find unplug devices, use vp0 as main display */ 2378 if (main_vp_index < 0) { 2379 main_vp_index = 0; 2380 vop2->vp_plane_mask[0] = plane_mask[0]; 2381 } 2382 2383 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 2384 } 2385 2386 /* init other display except main display */ 2387 for (i = 0; i < vop2->data->nr_vps; i++) { 2388 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 2389 continue; 2390 vop2->vp_plane_mask[i] = plane_mask[j++]; 2391 } 2392 2393 /* store plane mask for vop2_fixup_dts */ 2394 for (i = 0; i < vop2->data->nr_vps; i++) { 2395 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2396 for (j = 0; j < layer_nr; j++) { 2397 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2398 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2399 } 2400 } 2401 } 2402 2403 if (vop2->version == VOP_VERSION_RK3588) 2404 rk3588_vop2_regsbak(vop2); 2405 else 2406 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2407 2408 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2409 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2410 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2411 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2412 2413 for (i = 0; i < vop2->data->nr_vps; i++) { 2414 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2415 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2416 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2417 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2418 } 2419 2420 if (is_vop3(vop2)) 2421 vop3_overlay_init(vop2, state); 2422 else 2423 vop2_overlay_init(vop2, state); 2424 2425 if (is_vop3(vop2)) { 2426 /* 2427 * you can rewrite at dts vop node: 2428 * 2429 * VOP3_ESMART_8K_MODE = 0, 2430 * VOP3_ESMART_4K_4K_MODE = 1, 2431 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2432 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2433 * 2434 * &vop { 2435 * esmart_lb_mode = /bits/ 8 <2>; 2436 * }; 2437 */ 2438 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2439 if (ret < 0) 2440 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2441 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK, 2442 ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false); 2443 2444 vop3_init_esmart_scale_engine(vop2); 2445 2446 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2447 DSP_VS_T_SEL_SHIFT, 0, false); 2448 } 2449 2450 if (vop2->version == VOP_VERSION_RK3568) 2451 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2452 2453 vop2->global_init = true; 2454 } 2455 2456 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2457 { 2458 struct crtc_state *cstate = &state->crtc_state; 2459 int ret; 2460 2461 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 2462 ret = clk_set_defaults(cstate->dev); 2463 if (ret) 2464 debug("%s clk_set_defaults failed %d\n", __func__, ret); 2465 2466 rockchip_vop2_gamma_lut_init(vop2, state); 2467 rockchip_vop2_cubic_lut_init(vop2, state); 2468 2469 return 0; 2470 } 2471 2472 /* 2473 * VOP2 have multi video ports. 2474 * video port ------- crtc 2475 */ 2476 static int rockchip_vop2_preinit(struct display_state *state) 2477 { 2478 struct crtc_state *cstate = &state->crtc_state; 2479 const struct vop2_data *vop2_data = cstate->crtc->data; 2480 2481 if (!rockchip_vop2) { 2482 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 2483 if (!rockchip_vop2) 2484 return -ENOMEM; 2485 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 2486 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 2487 rockchip_vop2->reg_len = RK3568_MAX_REG; 2488 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 2489 if (rockchip_vop2->grf <= 0) 2490 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 2491 rockchip_vop2->version = vop2_data->version; 2492 rockchip_vop2->data = vop2_data; 2493 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 2494 struct regmap *map; 2495 2496 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 2497 if (rockchip_vop2->vop_grf <= 0) 2498 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 2499 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 2500 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 2501 if (rockchip_vop2->vo1_grf <= 0) 2502 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 2503 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 2504 if (rockchip_vop2->sys_pmu <= 0) 2505 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 2506 } 2507 } 2508 2509 cstate->private = rockchip_vop2; 2510 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 2511 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 2512 2513 vop2_global_initial(rockchip_vop2, state); 2514 2515 return 0; 2516 } 2517 2518 /* 2519 * calc the dclk on rk3588 2520 * the available div of dclk is 1, 2, 4 2521 * 2522 */ 2523 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 2524 { 2525 if (child_clk * 4 <= max_dclk) 2526 return child_clk * 4; 2527 else if (child_clk * 2 <= max_dclk) 2528 return child_clk * 2; 2529 else if (child_clk <= max_dclk) 2530 return child_clk; 2531 else 2532 return 0; 2533 } 2534 2535 /* 2536 * 4 pixclk/cycle on rk3588 2537 * RGB/eDP/HDMI: if_pixclk >= dclk_core 2538 * DP: dp_pixclk = dclk_out <= dclk_core 2539 * DSI: mipi_pixclk <= dclk_out <= dclk_core 2540 */ 2541 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 2542 int *dclk_core_div, int *dclk_out_div, 2543 int *if_pixclk_div, int *if_dclk_div) 2544 { 2545 struct crtc_state *cstate = &state->crtc_state; 2546 struct connector_state *conn_state = &state->conn_state; 2547 struct drm_display_mode *mode = &conn_state->mode; 2548 struct vop2 *vop2 = cstate->private; 2549 unsigned long v_pixclk = mode->crtc_clock; 2550 unsigned long dclk_core_rate = v_pixclk >> 2; 2551 unsigned long dclk_rate = v_pixclk; 2552 unsigned long dclk_out_rate; 2553 u64 if_dclk_rate; 2554 u64 if_pixclk_rate; 2555 int output_type = conn_state->type; 2556 int output_mode = conn_state->output_mode; 2557 int K = 1; 2558 2559 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 2560 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2561 printf("Dual channel and YUV420 can't work together\n"); 2562 return -EINVAL; 2563 } 2564 2565 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2566 output_mode == ROCKCHIP_OUT_MODE_YUV420) 2567 K = 2; 2568 2569 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 2570 /* 2571 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 2572 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 2573 */ 2574 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2575 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2576 dclk_rate = dclk_rate >> 1; 2577 K = 2; 2578 } 2579 if (cstate->dsc_enable) { 2580 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 2581 if_dclk_rate = cstate->dsc_cds_clk_rate; 2582 } else { 2583 if_pixclk_rate = (dclk_core_rate << 1) / K; 2584 if_dclk_rate = dclk_core_rate / K; 2585 } 2586 2587 if (v_pixclk > VOP2_MAX_DCLK_RATE) 2588 dclk_rate = vop2_calc_dclk(dclk_core_rate, 2589 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2590 2591 if (!dclk_rate) { 2592 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 2593 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 2594 return -EINVAL; 2595 } 2596 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2597 *if_dclk_div = dclk_rate / if_dclk_rate; 2598 *dclk_core_div = dclk_rate / dclk_core_rate; 2599 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 2600 dclk_rate, *if_pixclk_div, *if_dclk_div); 2601 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 2602 /* edp_pixclk = edp_dclk > dclk_core */ 2603 if_pixclk_rate = v_pixclk / K; 2604 if_dclk_rate = v_pixclk / K; 2605 dclk_rate = if_pixclk_rate * K; 2606 *dclk_core_div = dclk_rate / dclk_core_rate; 2607 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2608 *if_dclk_div = *if_pixclk_div; 2609 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 2610 dclk_out_rate = v_pixclk >> 2; 2611 dclk_out_rate = dclk_out_rate / K; 2612 2613 dclk_rate = vop2_calc_dclk(dclk_out_rate, 2614 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2615 if (!dclk_rate) { 2616 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 2617 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 2618 return -EINVAL; 2619 } 2620 *dclk_out_div = dclk_rate / dclk_out_rate; 2621 *dclk_core_div = dclk_rate / dclk_core_rate; 2622 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 2623 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2624 K = 2; 2625 if (cstate->dsc_enable) 2626 /* dsc output is 96bit, dsi input is 192 bit */ 2627 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 2628 else 2629 if_pixclk_rate = dclk_core_rate / K; 2630 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 2631 dclk_out_rate = dclk_core_rate / K; 2632 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 2633 dclk_rate = vop2_calc_dclk(dclk_out_rate, 2634 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2635 if (!dclk_rate) { 2636 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 2637 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 2638 return -EINVAL; 2639 } 2640 2641 if (cstate->dsc_enable) 2642 dclk_rate = dclk_rate >> 1; 2643 2644 *dclk_out_div = dclk_rate / dclk_out_rate; 2645 *dclk_core_div = dclk_rate / dclk_core_rate; 2646 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 2647 if (cstate->dsc_enable) 2648 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 2649 2650 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 2651 dclk_rate = v_pixclk; 2652 *dclk_core_div = dclk_rate / dclk_core_rate; 2653 } 2654 2655 *if_pixclk_div = ilog2(*if_pixclk_div); 2656 *if_dclk_div = ilog2(*if_dclk_div); 2657 *dclk_core_div = ilog2(*dclk_core_div); 2658 *dclk_out_div = ilog2(*dclk_out_div); 2659 2660 return dclk_rate; 2661 } 2662 2663 static int vop2_calc_dsc_clk(struct display_state *state) 2664 { 2665 struct connector_state *conn_state = &state->conn_state; 2666 struct drm_display_mode *mode = &conn_state->mode; 2667 struct crtc_state *cstate = &state->crtc_state; 2668 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 2669 u8 k = 1; 2670 2671 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2672 k = 2; 2673 2674 cstate->dsc_txp_clk_rate = v_pixclk; 2675 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 2676 2677 cstate->dsc_pxl_clk_rate = v_pixclk; 2678 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 2679 2680 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 2681 * cds_dat_width = 96; 2682 * bits_per_pixel = [8-12]; 2683 * As cds clk is div from txp clk and only support 1/2/4 div, 2684 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 2685 * otherwise dsc_cds = crtc_clock / 8; 2686 */ 2687 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 2688 2689 return 0; 2690 } 2691 2692 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 2693 { 2694 struct crtc_state *cstate = &state->crtc_state; 2695 struct connector_state *conn_state = &state->conn_state; 2696 struct drm_display_mode *mode = &conn_state->mode; 2697 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 2698 struct vop2 *vop2 = cstate->private; 2699 u32 vp_offset = (cstate->crtc_id * 0x100); 2700 u16 hdisplay = mode->crtc_hdisplay; 2701 int output_if = conn_state->output_if; 2702 int if_pixclk_div = 0; 2703 int if_dclk_div = 0; 2704 unsigned long dclk_rate; 2705 u32 val; 2706 2707 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 2708 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 2709 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 2710 } else { 2711 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2712 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2713 } 2714 2715 if (cstate->dsc_enable) { 2716 int k = 1; 2717 2718 if (!vop2->data->nr_dscs) { 2719 printf("Unsupported DSC\n"); 2720 return 0; 2721 } 2722 2723 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2724 k = 2; 2725 2726 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 2727 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 2728 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 2729 2730 vop2_calc_dsc_clk(state); 2731 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 2732 cstate->dsc_id, dsc_sink_cap->slice_width, 2733 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 2734 } 2735 2736 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 2737 2738 if (output_if & VOP_OUTPUT_IF_RGB) { 2739 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2740 4, false); 2741 } 2742 2743 if (output_if & VOP_OUTPUT_IF_BT1120) { 2744 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2745 3, false); 2746 } 2747 2748 if (output_if & VOP_OUTPUT_IF_BT656) { 2749 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2750 2, false); 2751 } 2752 2753 if (output_if & VOP_OUTPUT_IF_MIPI0) { 2754 if (cstate->crtc_id == 2) 2755 val = 0; 2756 else 2757 val = 1; 2758 2759 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2760 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2761 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 2762 2763 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 2764 1, false); 2765 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 2766 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 2767 if_pixclk_div, false); 2768 2769 if (conn_state->hold_mode) { 2770 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2771 EN_MASK, EDPI_TE_EN, 1, false); 2772 2773 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2774 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2775 } 2776 } 2777 2778 if (output_if & VOP_OUTPUT_IF_MIPI1) { 2779 if (cstate->crtc_id == 2) 2780 val = 0; 2781 else if (cstate->crtc_id == 3) 2782 val = 1; 2783 else 2784 val = 3; /*VP1*/ 2785 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2786 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2787 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 2788 2789 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 2790 1, false); 2791 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 2792 val, false); 2793 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 2794 if_pixclk_div, false); 2795 2796 if (conn_state->hold_mode) { 2797 /* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */ 2798 if (vop2->version == VOP_VERSION_RK3588 && val == 3) 2799 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2800 EN_MASK, EDPI_TE_EN, 0, false); 2801 else 2802 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2803 EN_MASK, EDPI_TE_EN, 1, false); 2804 2805 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2806 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2807 } 2808 } 2809 2810 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2811 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2812 MIPI_DUAL_EN_SHIFT, 1, false); 2813 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2814 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2815 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2816 false); 2817 switch (conn_state->type) { 2818 case DRM_MODE_CONNECTOR_DisplayPort: 2819 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2820 RK3588_DP_DUAL_EN_SHIFT, 1, false); 2821 break; 2822 case DRM_MODE_CONNECTOR_eDP: 2823 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2824 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 2825 break; 2826 case DRM_MODE_CONNECTOR_HDMIA: 2827 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2828 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 2829 break; 2830 case DRM_MODE_CONNECTOR_DSI: 2831 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2832 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 2833 break; 2834 default: 2835 break; 2836 } 2837 } 2838 2839 if (output_if & VOP_OUTPUT_IF_eDP0) { 2840 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 2841 1, false); 2842 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2843 cstate->crtc_id, false); 2844 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2845 if_dclk_div, false); 2846 2847 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2848 if_pixclk_div, false); 2849 2850 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2851 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 2852 } 2853 2854 if (output_if & VOP_OUTPUT_IF_eDP1) { 2855 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 2856 1, false); 2857 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2858 cstate->crtc_id, false); 2859 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2860 if_dclk_div, false); 2861 2862 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2863 if_pixclk_div, false); 2864 2865 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2866 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 2867 } 2868 2869 if (output_if & VOP_OUTPUT_IF_HDMI0) { 2870 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 2871 1, false); 2872 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2873 cstate->crtc_id, false); 2874 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2875 if_dclk_div, false); 2876 2877 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2878 if_pixclk_div, false); 2879 2880 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2881 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 2882 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2883 HDMI_SYNC_POL_MASK, 2884 HDMI0_SYNC_POL_SHIFT, val); 2885 } 2886 2887 if (output_if & VOP_OUTPUT_IF_HDMI1) { 2888 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 2889 1, false); 2890 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2891 cstate->crtc_id, false); 2892 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2893 if_dclk_div, false); 2894 2895 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2896 if_pixclk_div, false); 2897 2898 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2899 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 2900 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2901 HDMI_SYNC_POL_MASK, 2902 HDMI1_SYNC_POL_SHIFT, val); 2903 } 2904 2905 if (output_if & VOP_OUTPUT_IF_DP0) { 2906 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 2907 1, false); 2908 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 2909 cstate->crtc_id, false); 2910 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2911 RK3588_DP0_PIN_POL_SHIFT, val, false); 2912 } 2913 2914 if (output_if & VOP_OUTPUT_IF_DP1) { 2915 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 2916 1, false); 2917 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 2918 cstate->crtc_id, false); 2919 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2920 RK3588_DP1_PIN_POL_SHIFT, val, false); 2921 } 2922 2923 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2924 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 2925 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2926 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 2927 2928 return dclk_rate; 2929 } 2930 2931 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 2932 { 2933 struct crtc_state *cstate = &state->crtc_state; 2934 struct connector_state *conn_state = &state->conn_state; 2935 struct drm_display_mode *mode = &conn_state->mode; 2936 struct vop2 *vop2 = cstate->private; 2937 u32 vp_offset = (cstate->crtc_id * 0x100); 2938 bool dclk_inv; 2939 u32 val; 2940 2941 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 2942 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2943 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2944 2945 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 2946 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2947 1, false); 2948 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2949 RGB_MUX_SHIFT, cstate->crtc_id, false); 2950 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2951 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 2952 } 2953 2954 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 2955 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2956 1, false); 2957 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 2958 BT1120_EN_SHIFT, 1, false); 2959 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2960 RGB_MUX_SHIFT, cstate->crtc_id, false); 2961 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2962 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2963 } 2964 2965 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2966 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2967 1, false); 2968 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2969 RGB_MUX_SHIFT, cstate->crtc_id, false); 2970 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2971 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2972 } 2973 2974 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 2975 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 2976 1, false); 2977 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2978 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 2979 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2980 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2981 } 2982 2983 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 2984 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 2985 1, false); 2986 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2987 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 2988 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2989 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2990 } 2991 2992 if (conn_state->output_flags & 2993 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 2994 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 2995 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2996 LVDS_DUAL_EN_SHIFT, 1, false); 2997 if (conn_state->output_flags & 2998 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2999 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3000 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 3001 false); 3002 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3003 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3004 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3005 } 3006 3007 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3008 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3009 1, false); 3010 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3011 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3012 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3013 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3014 } 3015 3016 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3017 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3018 1, false); 3019 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3020 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3021 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3022 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3023 } 3024 3025 if (conn_state->output_flags & 3026 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3027 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3028 MIPI_DUAL_EN_SHIFT, 1, false); 3029 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3030 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3031 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3032 false); 3033 } 3034 3035 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3036 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3037 1, false); 3038 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3039 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3040 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3041 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3042 } 3043 3044 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3045 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3046 1, false); 3047 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3048 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3049 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3050 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3051 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3052 IF_CRTL_HDMI_PIN_POL_MASK, 3053 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3054 } 3055 3056 return mode->clock; 3057 } 3058 3059 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 3060 { 3061 struct crtc_state *cstate = &state->crtc_state; 3062 struct connector_state *conn_state = &state->conn_state; 3063 struct drm_display_mode *mode = &conn_state->mode; 3064 struct vop2 *vop2 = cstate->private; 3065 u32 val; 3066 3067 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3068 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3069 3070 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3071 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3072 1, false); 3073 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3074 RGB_MUX_SHIFT, cstate->crtc_id, false); 3075 } 3076 3077 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3078 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3079 1, false); 3080 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3081 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3082 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3083 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3084 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3085 IF_CRTL_HDMI_PIN_POL_MASK, 3086 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3087 } 3088 3089 return mode->crtc_clock; 3090 } 3091 3092 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3093 { 3094 struct crtc_state *cstate = &state->crtc_state; 3095 struct connector_state *conn_state = &state->conn_state; 3096 struct drm_display_mode *mode = &conn_state->mode; 3097 struct vop2 *vop2 = cstate->private; 3098 bool dclk_inv; 3099 u32 val; 3100 3101 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 3102 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3103 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3104 3105 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3106 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3107 1, false); 3108 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3109 RGB_MUX_SHIFT, cstate->crtc_id, false); 3110 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 3111 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3112 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3113 IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3114 } 3115 3116 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3117 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3118 1, false); 3119 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3120 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3121 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3122 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 3123 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3124 IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3125 } 3126 3127 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3128 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3129 1, false); 3130 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3131 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3132 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3133 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 3134 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3135 RK3562_MIPI_PIN_POL_SHIFT, val, false); 3136 } 3137 3138 return mode->crtc_clock; 3139 } 3140 3141 static void vop2_post_color_swap(struct display_state *state) 3142 { 3143 struct crtc_state *cstate = &state->crtc_state; 3144 struct connector_state *conn_state = &state->conn_state; 3145 struct vop2 *vop2 = cstate->private; 3146 u32 vp_offset = (cstate->crtc_id * 0x100); 3147 u32 output_type = conn_state->type; 3148 u32 data_swap = 0; 3149 3150 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 3151 data_swap = DSP_RB_SWAP; 3152 3153 if (vop2->version == VOP_VERSION_RK3588 && 3154 (output_type == DRM_MODE_CONNECTOR_HDMIA || 3155 output_type == DRM_MODE_CONNECTOR_eDP) && 3156 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 3157 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 3158 data_swap |= DSP_RG_SWAP; 3159 3160 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 3161 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 3162 } 3163 3164 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 3165 { 3166 int ret = 0; 3167 3168 if (parent->dev) 3169 ret = clk_set_parent(clk, parent); 3170 if (ret < 0) 3171 debug("failed to set %s as parent for %s\n", 3172 parent->dev->name, clk->dev->name); 3173 } 3174 3175 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 3176 { 3177 int ret = 0; 3178 3179 if (clk->dev) 3180 ret = clk_set_rate(clk, rate); 3181 if (ret < 0) 3182 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 3183 3184 return ret; 3185 } 3186 3187 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 3188 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 3189 int *dsc_cds_clk_div, u64 dclk_rate) 3190 { 3191 struct crtc_state *cstate = &state->crtc_state; 3192 3193 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 3194 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 3195 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 3196 3197 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 3198 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 3199 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 3200 } 3201 3202 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 3203 { 3204 struct crtc_state *cstate = &state->crtc_state; 3205 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 3206 struct drm_dsc_picture_parameter_set config_pps; 3207 const struct vop2_data *vop2_data = vop2->data; 3208 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3209 u32 *pps_val = (u32 *)&config_pps; 3210 u32 decoder_regs_offset = (dsc_id * 0x100); 3211 int i = 0; 3212 3213 memcpy(&config_pps, pps, sizeof(config_pps)); 3214 3215 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 3216 config_pps.pps_3 &= 0xf0; 3217 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 3218 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 3219 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 3220 } 3221 3222 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 3223 config_pps.rc_range_parameters[i] = 3224 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 3225 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 3226 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 3227 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 3228 } 3229 3230 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 3231 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 3232 } 3233 3234 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 3235 { 3236 struct connector_state *conn_state = &state->conn_state; 3237 struct drm_display_mode *mode = &conn_state->mode; 3238 struct crtc_state *cstate = &state->crtc_state; 3239 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3240 const struct vop2_data *vop2_data = vop2->data; 3241 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3242 bool mipi_ds_mode = false; 3243 u8 dsc_interface_mode = 0; 3244 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3245 u16 hdisplay = mode->crtc_hdisplay; 3246 u16 htotal = mode->crtc_htotal; 3247 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3248 u16 vdisplay = mode->crtc_vdisplay; 3249 u16 vtotal = mode->crtc_vtotal; 3250 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3251 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3252 u16 vact_end = vact_st + vdisplay; 3253 u32 ctrl_regs_offset = (dsc_id * 0x30); 3254 u32 decoder_regs_offset = (dsc_id * 0x100); 3255 int dsc_txp_clk_div = 0; 3256 int dsc_pxl_clk_div = 0; 3257 int dsc_cds_clk_div = 0; 3258 int val = 0; 3259 3260 if (!vop2->data->nr_dscs) { 3261 printf("Unsupported DSC\n"); 3262 return; 3263 } 3264 3265 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 3266 printf("DSC%d supported max slice is: %d, current is: %d\n", 3267 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 3268 3269 if (dsc_data->pd_id) { 3270 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 3271 printf("open dsc%d pd fail\n", dsc_id); 3272 } 3273 3274 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 3275 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 3276 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 3277 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 3278 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3279 dsc_interface_mode = VOP_DSC_IF_HDMI; 3280 } else { 3281 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 3282 if (mipi_ds_mode) 3283 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 3284 else 3285 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 3286 } 3287 3288 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3289 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3290 DSC_MAN_MODE_SHIFT, 0, false); 3291 else 3292 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3293 DSC_MAN_MODE_SHIFT, 1, false); 3294 3295 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 3296 3297 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 3298 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 3299 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 3300 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 3301 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 3302 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 3303 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 3304 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 3305 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3306 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 3307 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 3308 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 3309 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3310 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 3311 3312 if (!mipi_ds_mode) { 3313 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 3314 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 3315 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 3316 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 3317 u32 dly_num, dsc_cds_rate_mhz, val = 0; 3318 int k = 1; 3319 3320 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3321 k = 2; 3322 3323 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 3324 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 3325 3326 /* 3327 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 3328 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 3329 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 3330 * 3331 * HDMI: 3332 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 3333 * delay_line_num = 4 - BPP / 8 3334 * = (64 - target_bpp / 8) / 16 3335 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3336 * 3337 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 3338 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 3339 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3340 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 3341 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3342 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 3343 */ 3344 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 3345 dsc_cds_rate_mhz = dsc_cds_rate; 3346 dsc_hsync = hsync_len / 2; 3347 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 3348 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3349 } else { 3350 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 3351 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 3352 be16_to_cpu(cstate->pps.chunk_size); 3353 3354 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3355 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 3356 3357 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 3358 if (dsc_hsync < 8) 3359 dsc_hsync = 8; 3360 } 3361 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 3362 DSC_INIT_DLY_MODE_SHIFT, 0, false); 3363 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 3364 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 3365 3366 /* 3367 * htotal / dclk_core = dsc_htotal /cds_clk 3368 * 3369 * dclk_core = DCLK / (1 << dclk_core->div_val) 3370 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 3371 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 3372 * 3373 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 3374 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 3375 */ 3376 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 3377 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 3378 val = dsc_htotal << 16 | dsc_hsync; 3379 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 3380 DSC_HTOTAL_PW_SHIFT, val, false); 3381 3382 dsc_hact_st = hact_st / 2; 3383 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 3384 val = dsc_hact_end << 16 | dsc_hact_st; 3385 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 3386 DSC_HACT_ST_END_SHIFT, val, false); 3387 3388 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 3389 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 3390 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 3391 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 3392 } 3393 3394 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 3395 RST_DEASSERT_SHIFT, 1, false); 3396 udelay(10); 3397 3398 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 3399 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 3400 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3401 3402 vop2_load_pps(state, vop2, dsc_id); 3403 3404 val |= (1 << DSC_PPS_UPD_SHIFT); 3405 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3406 3407 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 3408 dsc_id, 3409 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 3410 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 3411 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 3412 } 3413 3414 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 3415 { 3416 struct crtc_state *cstate = &state->crtc_state; 3417 struct vop2 *vop2 = cstate->private; 3418 struct udevice *vp_dev, *dev; 3419 struct ofnode_phandle_args args; 3420 char vp_name[10]; 3421 int ret; 3422 3423 if (vop2->version != VOP_VERSION_RK3588) 3424 return false; 3425 3426 sprintf(vp_name, "port@%d", cstate->crtc_id); 3427 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 3428 debug("warn: can't get vp device\n"); 3429 return false; 3430 } 3431 3432 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 3433 0, &args); 3434 if (ret) { 3435 debug("assigned-clock-parents's node not define\n"); 3436 return false; 3437 } 3438 3439 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 3440 debug("warn: can't get clk device\n"); 3441 return false; 3442 } 3443 3444 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 3445 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 3446 if (clk_dev) 3447 *clk_dev = dev; 3448 return true; 3449 } 3450 3451 return false; 3452 } 3453 3454 static int rockchip_vop2_init(struct display_state *state) 3455 { 3456 struct crtc_state *cstate = &state->crtc_state; 3457 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 3458 struct connector_state *conn_state = &state->conn_state; 3459 struct drm_display_mode *mode = &conn_state->mode; 3460 struct vop2 *vop2 = cstate->private; 3461 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3462 u16 hdisplay = mode->crtc_hdisplay; 3463 u16 htotal = mode->crtc_htotal; 3464 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3465 u16 hact_end = hact_st + hdisplay; 3466 u16 vdisplay = mode->crtc_vdisplay; 3467 u16 vtotal = mode->crtc_vtotal; 3468 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3469 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3470 u16 vact_end = vact_st + vdisplay; 3471 bool yuv_overlay = false; 3472 u32 vp_offset = (cstate->crtc_id * 0x100); 3473 u32 line_flag_offset = (cstate->crtc_id * 4); 3474 u32 val, act_end; 3475 u8 dither_down_en = 0; 3476 u8 dither_down_mode = 0; 3477 u8 pre_dither_down_en = 0; 3478 u8 dclk_div_factor = 0; 3479 char output_type_name[30] = {0}; 3480 char dclk_name[9]; 3481 struct clk dclk; 3482 struct clk hdmi0_phy_pll; 3483 struct clk hdmi1_phy_pll; 3484 struct clk hdmi_phy_pll; 3485 struct udevice *disp_dev; 3486 unsigned long dclk_rate = 0; 3487 int ret; 3488 3489 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 3490 mode->crtc_hdisplay, mode->vdisplay, 3491 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 3492 mode->vrefresh, 3493 get_output_if_name(conn_state->output_if, output_type_name), 3494 cstate->crtc_id); 3495 3496 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 3497 cstate->splice_mode = true; 3498 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 3499 if (!cstate->splice_crtc_id) { 3500 printf("%s: Splice mode is unsupported by vp%d\n", 3501 __func__, cstate->crtc_id); 3502 return -EINVAL; 3503 } 3504 3505 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 3506 PORT_MERGE_EN_SHIFT, 1, false); 3507 } 3508 3509 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3510 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3511 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3512 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3513 3514 vop2_initial(vop2, state); 3515 if (vop2->version == VOP_VERSION_RK3588) 3516 dclk_rate = rk3588_vop2_if_cfg(state); 3517 else if (vop2->version == VOP_VERSION_RK3568) 3518 dclk_rate = rk3568_vop2_if_cfg(state); 3519 else if (vop2->version == VOP_VERSION_RK3528) 3520 dclk_rate = rk3528_vop2_if_cfg(state); 3521 else if (vop2->version == VOP_VERSION_RK3562) 3522 dclk_rate = rk3562_vop2_if_cfg(state); 3523 3524 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 3525 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 3526 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 3527 3528 vop2_post_color_swap(state); 3529 3530 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 3531 OUT_MODE_SHIFT, conn_state->output_mode, false); 3532 3533 switch (conn_state->bus_format) { 3534 case MEDIA_BUS_FMT_RGB565_1X16: 3535 dither_down_en = 1; 3536 dither_down_mode = RGB888_TO_RGB565; 3537 pre_dither_down_en = 1; 3538 break; 3539 case MEDIA_BUS_FMT_RGB666_1X18: 3540 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 3541 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 3542 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 3543 dither_down_en = 1; 3544 dither_down_mode = RGB888_TO_RGB666; 3545 pre_dither_down_en = 1; 3546 break; 3547 case MEDIA_BUS_FMT_YUV8_1X24: 3548 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 3549 dither_down_en = 0; 3550 pre_dither_down_en = 1; 3551 break; 3552 case MEDIA_BUS_FMT_YUV10_1X30: 3553 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 3554 dither_down_en = 0; 3555 pre_dither_down_en = 0; 3556 break; 3557 case MEDIA_BUS_FMT_RGB888_1X24: 3558 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 3559 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 3560 default: 3561 dither_down_en = 0; 3562 pre_dither_down_en = 1; 3563 break; 3564 } 3565 3566 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA) 3567 pre_dither_down_en = 0; 3568 else 3569 pre_dither_down_en = 1; 3570 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3571 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 3572 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3573 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 3574 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3575 DITHER_DOWN_MODE_SHIFT, dither_down_mode, false); 3576 3577 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 3578 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 3579 yuv_overlay, false); 3580 3581 cstate->yuv_overlay = yuv_overlay; 3582 3583 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 3584 (htotal << 16) | hsync_len); 3585 val = hact_st << 16; 3586 val |= hact_end; 3587 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 3588 val = vact_st << 16; 3589 val |= vact_end; 3590 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 3591 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 3592 u16 vact_st_f1 = vtotal + vact_st + 1; 3593 u16 vact_end_f1 = vact_st_f1 + vdisplay; 3594 3595 val = vact_st_f1 << 16 | vact_end_f1; 3596 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 3597 val); 3598 3599 val = vtotal << 16 | (vtotal + vsync_len); 3600 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 3601 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3602 INTERLACE_EN_SHIFT, 1, false); 3603 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3604 DSP_FILED_POL, 1, false); 3605 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3606 P2I_EN_SHIFT, 1, false); 3607 vtotal += vtotal + 1; 3608 act_end = vact_end_f1; 3609 } else { 3610 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3611 INTERLACE_EN_SHIFT, 0, false); 3612 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3613 P2I_EN_SHIFT, 0, false); 3614 act_end = vact_end; 3615 } 3616 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 3617 (vtotal << 16) | vsync_len); 3618 3619 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) { 3620 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 3621 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3622 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3623 CORE_DCLK_DIV_EN_SHIFT, 1, false); 3624 else 3625 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3626 CORE_DCLK_DIV_EN_SHIFT, 0, false); 3627 } 3628 3629 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 3630 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3631 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 3632 else 3633 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3634 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 3635 3636 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3637 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 3638 3639 if (yuv_overlay) 3640 val = 0x20010200; 3641 else 3642 val = 0; 3643 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 3644 if (cstate->splice_mode) { 3645 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3646 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 3647 yuv_overlay, false); 3648 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 3649 } 3650 3651 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3652 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 3653 3654 if (vp->xmirror_en) 3655 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3656 DSP_X_MIR_EN_SHIFT, 1, false); 3657 3658 vop2_tv_config_update(state, vop2); 3659 vop2_post_config(state, vop2); 3660 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 3661 vop3_post_config(state, vop2); 3662 3663 if (cstate->dsc_enable) { 3664 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3665 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 3666 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 3667 } else { 3668 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 3669 } 3670 } 3671 3672 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3673 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 3674 if (ret) { 3675 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 3676 return ret; 3677 } 3678 3679 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 3680 if (!ret) { 3681 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 3682 if (ret) 3683 debug("%s: hdmi0_phy_pll may not define\n", __func__); 3684 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 3685 if (ret) 3686 debug("%s: hdmi1_phy_pll may not define\n", __func__); 3687 } else { 3688 hdmi0_phy_pll.dev = NULL; 3689 hdmi1_phy_pll.dev = NULL; 3690 debug("%s: Faile to find display-subsystem node\n", __func__); 3691 } 3692 3693 if (vop2->version == VOP_VERSION_RK3528) { 3694 struct ofnode_phandle_args args; 3695 3696 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 3697 "#clock-cells", 0, 0, &args); 3698 if (!ret) { 3699 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 3700 if (ret) { 3701 debug("warn: can't get clk device\n"); 3702 return ret; 3703 } 3704 } else { 3705 debug("assigned-clock-parents's node not define\n"); 3706 } 3707 } 3708 3709 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 3710 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 3711 vop2_clk_set_parent(&dclk, &hdmi0_phy_pll); 3712 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 3713 vop2_clk_set_parent(&dclk, &hdmi1_phy_pll); 3714 3715 /* 3716 * uboot clk driver won't set dclk parent's rate when use 3717 * hdmi phypll as dclk source. 3718 * So set dclk rate is meaningless. Set hdmi phypll rate 3719 * directly. 3720 */ 3721 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 3722 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000); 3723 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 3724 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000); 3725 } else { 3726 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 3727 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3728 } else { 3729 /* 3730 * For RK3528, the path of CVBS output is like: 3731 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 3732 * The vop2 dclk should be four times crtc_clock for CVBS sampling 3733 * clock needs. 3734 */ 3735 if (vop2->version == VOP_VERSION_RK3528 && 3736 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3737 ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000); 3738 else 3739 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3740 } 3741 } 3742 } else { 3743 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 3744 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3745 else 3746 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3747 } 3748 3749 if (IS_ERR_VALUE(ret)) { 3750 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 3751 __func__, cstate->crtc_id, dclk_rate, ret); 3752 return ret; 3753 } else { 3754 dclk_div_factor = mode->clock / dclk_rate; 3755 if (vop2->version == VOP_VERSION_RK3528 && 3756 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3757 mode->crtc_clock = ret / 4 / 1000; 3758 else 3759 mode->crtc_clock = ret * dclk_div_factor / 1000; 3760 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 3761 } 3762 3763 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3764 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 3765 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3766 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 3767 3768 return 0; 3769 } 3770 3771 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 3772 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 3773 uint32_t dst_h) 3774 { 3775 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 3776 uint16_t hscl_filter_mode, vscl_filter_mode; 3777 uint8_t xgt2 = 0, xgt4 = 0; 3778 uint8_t ygt2 = 0, ygt4 = 0; 3779 uint32_t xfac = 0, yfac = 0; 3780 u32 win_offset = win->reg_offset; 3781 bool xgt_en = false; 3782 bool xavg_en = false; 3783 3784 if (is_vop3(vop2)) { 3785 if (src_w >= (4 * dst_w)) { 3786 xgt4 = 1; 3787 src_w >>= 2; 3788 } else if (src_w >= (2 * dst_w)) { 3789 xgt2 = 1; 3790 src_w >>= 1; 3791 } 3792 } 3793 3794 if (src_h >= (4 * dst_h)) { 3795 ygt4 = 1; 3796 src_h >>= 2; 3797 } else if (src_h >= (2 * dst_h)) { 3798 ygt2 = 1; 3799 src_h >>= 1; 3800 } 3801 3802 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 3803 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 3804 3805 if (yrgb_hor_scl_mode == SCALE_UP) 3806 hscl_filter_mode = win->hsu_filter_mode; 3807 else 3808 hscl_filter_mode = win->hsd_filter_mode; 3809 3810 if (yrgb_ver_scl_mode == SCALE_UP) 3811 vscl_filter_mode = win->vsu_filter_mode; 3812 else 3813 vscl_filter_mode = win->vsd_filter_mode; 3814 3815 /* 3816 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 3817 * at scale down mode 3818 */ 3819 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 3820 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 3821 dst_w += 1; 3822 } 3823 3824 if (is_vop3(vop2)) { 3825 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 3826 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 3827 3828 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 3829 xavg_en = xgt2 || xgt4; 3830 else 3831 xgt_en = xgt2 || xgt4; 3832 } else { 3833 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 3834 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 3835 } 3836 3837 if (win->type == CLUSTER_LAYER) { 3838 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 3839 yfac << 16 | xfac); 3840 3841 if (is_vop3(vop2)) { 3842 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3843 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 3844 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3845 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 3846 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3847 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3848 3849 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3850 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3851 yrgb_hor_scl_mode, false); 3852 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3853 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3854 yrgb_ver_scl_mode, false); 3855 } else { 3856 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3857 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3858 yrgb_hor_scl_mode, false); 3859 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3860 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3861 yrgb_ver_scl_mode, false); 3862 } 3863 3864 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 3865 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3866 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 3867 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3868 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 3869 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3870 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 3871 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3872 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 3873 } else { 3874 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3875 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 3876 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3877 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 3878 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3879 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 3880 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3881 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 3882 } 3883 } else { 3884 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 3885 yfac << 16 | xfac); 3886 3887 if (is_vop3(vop2)) { 3888 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3889 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 3890 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3891 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 3892 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3893 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3894 } 3895 3896 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3897 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 3898 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3899 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 3900 3901 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3902 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 3903 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3904 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 3905 3906 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3907 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 3908 hscl_filter_mode, false); 3909 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3910 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 3911 vscl_filter_mode, false); 3912 } 3913 } 3914 3915 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 3916 { 3917 u32 win_offset = win->reg_offset; 3918 3919 if (win->type == CLUSTER_LAYER) { 3920 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 3921 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 3922 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 3923 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3924 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 3925 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3926 } else { 3927 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 3928 ESMART_AXI_ID_SHIFT, win->axi_id, false); 3929 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 3930 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3931 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 3932 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3933 } 3934 } 3935 3936 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 3937 { 3938 struct crtc_state *cstate = &state->crtc_state; 3939 struct connector_state *conn_state = &state->conn_state; 3940 struct drm_display_mode *mode = &conn_state->mode; 3941 struct vop2 *vop2 = cstate->private; 3942 int src_w = cstate->src_rect.w; 3943 int src_h = cstate->src_rect.h; 3944 int crtc_x = cstate->crtc_rect.x; 3945 int crtc_y = cstate->crtc_rect.y; 3946 int crtc_w = cstate->crtc_rect.w; 3947 int crtc_h = cstate->crtc_rect.h; 3948 int xvir = cstate->xvir; 3949 int y_mirror = 0; 3950 int csc_mode; 3951 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 3952 /* offset of the right window in splice mode */ 3953 u32 splice_pixel_offset = 0; 3954 u32 splice_yrgb_offset = 0; 3955 u32 win_offset = win->reg_offset; 3956 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3957 3958 if (win->splice_mode_right) { 3959 src_w = cstate->right_src_rect.w; 3960 src_h = cstate->right_src_rect.h; 3961 crtc_x = cstate->right_crtc_rect.x; 3962 crtc_y = cstate->right_crtc_rect.y; 3963 crtc_w = cstate->right_crtc_rect.w; 3964 crtc_h = cstate->right_crtc_rect.h; 3965 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 3966 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 3967 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3968 } 3969 3970 act_info = (src_h - 1) << 16; 3971 act_info |= (src_w - 1) & 0xffff; 3972 3973 dsp_info = (crtc_h - 1) << 16; 3974 dsp_info |= (crtc_w - 1) & 0xffff; 3975 3976 dsp_stx = crtc_x; 3977 dsp_sty = crtc_y; 3978 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 3979 3980 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 3981 y_mirror = 1; 3982 else 3983 y_mirror = 0; 3984 3985 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 3986 3987 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 3988 vop2->version == VOP_VERSION_RK3562) 3989 vop2_axi_config(vop2, win); 3990 3991 if (y_mirror) 3992 printf("WARN: y mirror is unsupported by cluster window\n"); 3993 3994 /* rk3588 should set half_blocK_en to 1 in line and tile mode */ 3995 if (vop2->version == VOP_VERSION_RK3588) 3996 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 3997 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 3998 3999 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 4000 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4001 false); 4002 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 4003 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 4004 cstate->dma_addr + splice_yrgb_offset); 4005 4006 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 4007 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 4008 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 4009 4010 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 4011 4012 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4013 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 4014 CLUSTER_RGB2YUV_EN_SHIFT, 4015 is_yuv_output(conn_state->bus_format), false); 4016 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 4017 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 4018 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 4019 4020 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4021 } 4022 4023 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 4024 { 4025 struct crtc_state *cstate = &state->crtc_state; 4026 struct connector_state *conn_state = &state->conn_state; 4027 struct drm_display_mode *mode = &conn_state->mode; 4028 struct vop2 *vop2 = cstate->private; 4029 int src_w = cstate->src_rect.w; 4030 int src_h = cstate->src_rect.h; 4031 int crtc_x = cstate->crtc_rect.x; 4032 int crtc_y = cstate->crtc_rect.y; 4033 int crtc_w = cstate->crtc_rect.w; 4034 int crtc_h = cstate->crtc_rect.h; 4035 int xvir = cstate->xvir; 4036 int y_mirror = 0; 4037 int csc_mode; 4038 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 4039 /* offset of the right window in splice mode */ 4040 u32 splice_pixel_offset = 0; 4041 u32 splice_yrgb_offset = 0; 4042 u32 win_offset = win->reg_offset; 4043 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4044 4045 if (win->splice_mode_right) { 4046 src_w = cstate->right_src_rect.w; 4047 src_h = cstate->right_src_rect.h; 4048 crtc_x = cstate->right_crtc_rect.x; 4049 crtc_y = cstate->right_crtc_rect.y; 4050 crtc_w = cstate->right_crtc_rect.w; 4051 crtc_h = cstate->right_crtc_rect.h; 4052 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 4053 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 4054 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4055 } 4056 4057 /* 4058 * This is workaround solution for IC design: 4059 * esmart can't support scale down when actual_w % 16 == 1. 4060 */ 4061 if (src_w > crtc_w && (src_w & 0xf) == 1) { 4062 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 4063 src_w -= 1; 4064 } 4065 4066 act_info = (src_h - 1) << 16; 4067 act_info |= (src_w - 1) & 0xffff; 4068 4069 dsp_info = (crtc_h - 1) << 16; 4070 dsp_info |= (crtc_w - 1) & 0xffff; 4071 4072 dsp_stx = crtc_x; 4073 dsp_sty = crtc_y; 4074 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 4075 4076 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 4077 y_mirror = 1; 4078 else 4079 y_mirror = 0; 4080 4081 if (is_vop3(vop2)) 4082 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK, 4083 ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false); 4084 4085 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 4086 4087 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 4088 vop2->version == VOP_VERSION_RK3562) 4089 vop2_axi_config(vop2, win); 4090 4091 if (y_mirror) 4092 cstate->dma_addr += (src_h - 1) * xvir * 4; 4093 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 4094 YMIRROR_EN_SHIFT, y_mirror, false); 4095 4096 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4097 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4098 false); 4099 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 4100 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 4101 cstate->dma_addr + splice_yrgb_offset); 4102 4103 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 4104 act_info); 4105 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 4106 dsp_info); 4107 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 4108 4109 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 4110 WIN_EN_SHIFT, 1, false); 4111 4112 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4113 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 4114 RGB2YUV_EN_SHIFT, 4115 is_yuv_output(conn_state->bus_format), false); 4116 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 4117 CSC_MODE_SHIFT, csc_mode, false); 4118 4119 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4120 } 4121 4122 static void vop2_calc_display_rect_for_splice(struct display_state *state) 4123 { 4124 struct crtc_state *cstate = &state->crtc_state; 4125 struct connector_state *conn_state = &state->conn_state; 4126 struct drm_display_mode *mode = &conn_state->mode; 4127 struct display_rect *src_rect = &cstate->src_rect; 4128 struct display_rect *dst_rect = &cstate->crtc_rect; 4129 struct display_rect left_src, left_dst, right_src, right_dst; 4130 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 4131 int left_src_w, left_dst_w, right_dst_w; 4132 4133 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 4134 if (left_dst_w < 0) 4135 left_dst_w = 0; 4136 right_dst_w = dst_rect->w - left_dst_w; 4137 4138 if (!right_dst_w) 4139 left_src_w = src_rect->w; 4140 else 4141 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 4142 4143 left_src.x = src_rect->x; 4144 left_src.w = left_src_w; 4145 left_dst.x = dst_rect->x; 4146 left_dst.w = left_dst_w; 4147 right_src.x = left_src.x + left_src.w; 4148 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 4149 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 4150 right_dst.w = right_dst_w; 4151 4152 left_src.y = src_rect->y; 4153 left_src.h = src_rect->h; 4154 left_dst.y = dst_rect->y; 4155 left_dst.h = dst_rect->h; 4156 right_src.y = src_rect->y; 4157 right_src.h = src_rect->h; 4158 right_dst.y = dst_rect->y; 4159 right_dst.h = dst_rect->h; 4160 4161 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 4162 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 4163 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 4164 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 4165 } 4166 4167 static int rockchip_vop2_set_plane(struct display_state *state) 4168 { 4169 struct crtc_state *cstate = &state->crtc_state; 4170 struct vop2 *vop2 = cstate->private; 4171 struct vop2_win_data *win_data; 4172 struct vop2_win_data *splice_win_data; 4173 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4174 char plane_name[10] = {0}; 4175 4176 if (cstate->crtc_rect.w > cstate->max_output.width) { 4177 printf("ERROR: output w[%d] exceeded max width[%d]\n", 4178 cstate->crtc_rect.w, cstate->max_output.width); 4179 return -EINVAL; 4180 } 4181 4182 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4183 if (!win_data) { 4184 printf("invalid win id %d\n", primary_plane_id); 4185 return -ENODEV; 4186 } 4187 4188 /* ignore some plane register according vop3 esmart lb mode */ 4189 if (vop3_ignore_plane(vop2, win_data)) 4190 return -EACCES; 4191 4192 if (vop2->version == VOP_VERSION_RK3588) { 4193 if (vop2_power_domain_on(vop2, win_data->pd_id)) 4194 printf("open vp%d plane pd fail\n", cstate->crtc_id); 4195 } 4196 4197 if (cstate->splice_mode) { 4198 if (win_data->splice_win_id) { 4199 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 4200 splice_win_data->splice_mode_right = true; 4201 4202 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 4203 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 4204 4205 vop2_calc_display_rect_for_splice(state); 4206 if (win_data->type == CLUSTER_LAYER) 4207 vop2_set_cluster_win(state, splice_win_data); 4208 else 4209 vop2_set_smart_win(state, splice_win_data); 4210 } else { 4211 printf("ERROR: splice mode is unsupported by plane %s\n", 4212 get_plane_name(primary_plane_id, plane_name)); 4213 return -EINVAL; 4214 } 4215 } 4216 4217 if (win_data->type == CLUSTER_LAYER) 4218 vop2_set_cluster_win(state, win_data); 4219 else 4220 vop2_set_smart_win(state, win_data); 4221 4222 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 4223 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 4224 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 4225 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 4226 cstate->dma_addr); 4227 4228 return 0; 4229 } 4230 4231 static int rockchip_vop2_prepare(struct display_state *state) 4232 { 4233 return 0; 4234 } 4235 4236 static void vop2_dsc_cfg_done(struct display_state *state) 4237 { 4238 struct connector_state *conn_state = &state->conn_state; 4239 struct crtc_state *cstate = &state->crtc_state; 4240 struct vop2 *vop2 = cstate->private; 4241 u8 dsc_id = cstate->dsc_id; 4242 u32 ctrl_regs_offset = (dsc_id * 0x30); 4243 4244 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4245 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 4246 DSC_CFG_DONE_SHIFT, 1, false); 4247 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 4248 DSC_CFG_DONE_SHIFT, 1, false); 4249 } else { 4250 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 4251 DSC_CFG_DONE_SHIFT, 1, false); 4252 } 4253 } 4254 4255 static int rockchip_vop2_enable(struct display_state *state) 4256 { 4257 struct crtc_state *cstate = &state->crtc_state; 4258 struct vop2 *vop2 = cstate->private; 4259 u32 vp_offset = (cstate->crtc_id * 0x100); 4260 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4261 4262 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4263 STANDBY_EN_SHIFT, 0, false); 4264 4265 if (cstate->splice_mode) 4266 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4267 4268 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4269 4270 if (cstate->dsc_enable) 4271 vop2_dsc_cfg_done(state); 4272 4273 return 0; 4274 } 4275 4276 static int rockchip_vop2_disable(struct display_state *state) 4277 { 4278 struct crtc_state *cstate = &state->crtc_state; 4279 struct vop2 *vop2 = cstate->private; 4280 u32 vp_offset = (cstate->crtc_id * 0x100); 4281 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4282 4283 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4284 STANDBY_EN_SHIFT, 1, false); 4285 4286 if (cstate->splice_mode) 4287 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4288 4289 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4290 4291 return 0; 4292 } 4293 4294 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 4295 { 4296 struct crtc_state *cstate = &state->crtc_state; 4297 struct vop2 *vop2 = cstate->private; 4298 int i = 0; 4299 int correct_cursor_plane = -1; 4300 int plane_type = -1; 4301 4302 if (cursor_plane < 0) 4303 return -1; 4304 4305 if (plane_mask & (1 << cursor_plane)) 4306 return cursor_plane; 4307 4308 /* Get current cursor plane type */ 4309 for (i = 0; i < vop2->data->nr_layers; i++) { 4310 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 4311 plane_type = vop2->data->plane_table[i].plane_type; 4312 break; 4313 } 4314 } 4315 4316 /* Get the other same plane type plane id */ 4317 for (i = 0; i < vop2->data->nr_layers; i++) { 4318 if (vop2->data->plane_table[i].plane_type == plane_type && 4319 vop2->data->plane_table[i].plane_id != cursor_plane) { 4320 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 4321 break; 4322 } 4323 } 4324 4325 /* To check whether the new correct_cursor_plane is attach to current vp */ 4326 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 4327 printf("error: faild to find correct plane as cursor plane\n"); 4328 return -1; 4329 } 4330 4331 printf("vp%d adjust cursor plane from %d to %d\n", 4332 cstate->crtc_id, cursor_plane, correct_cursor_plane); 4333 4334 return correct_cursor_plane; 4335 } 4336 4337 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 4338 { 4339 struct crtc_state *cstate = &state->crtc_state; 4340 struct vop2 *vop2 = cstate->private; 4341 ofnode vp_node; 4342 struct device_node *port_parent_node = cstate->ports_node; 4343 static bool vop_fix_dts; 4344 const char *path; 4345 u32 plane_mask = 0; 4346 int vp_id = 0; 4347 int cursor_plane_id = -1; 4348 4349 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 4350 return 0; 4351 4352 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 4353 path = vp_node.np->full_name; 4354 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 4355 4356 if (cstate->crtc->assign_plane) 4357 continue; 4358 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 4359 cstate->crtc->vps[vp_id].cursor_plane); 4360 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 4361 vp_id, plane_mask, 4362 vop2->vp_plane_mask[vp_id].primary_plane_id, 4363 cursor_plane_id); 4364 4365 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 4366 plane_mask, 1); 4367 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 4368 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 4369 if (cursor_plane_id >= 0) 4370 do_fixup_by_path_u32(blob, path, "cursor-win-id", 4371 cursor_plane_id, 1); 4372 vp_id++; 4373 } 4374 4375 vop_fix_dts = true; 4376 4377 return 0; 4378 } 4379 4380 static int rockchip_vop2_check(struct display_state *state) 4381 { 4382 struct crtc_state *cstate = &state->crtc_state; 4383 struct rockchip_crtc *crtc = cstate->crtc; 4384 4385 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 4386 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 4387 return -ENOTSUPP; 4388 } 4389 4390 if (cstate->splice_mode) { 4391 crtc->splice_mode = true; 4392 crtc->splice_crtc_id = cstate->splice_crtc_id; 4393 } 4394 4395 return 0; 4396 } 4397 4398 static int rockchip_vop2_mode_valid(struct display_state *state) 4399 { 4400 struct connector_state *conn_state = &state->conn_state; 4401 struct crtc_state *cstate = &state->crtc_state; 4402 struct drm_display_mode *mode = &conn_state->mode; 4403 struct videomode vm; 4404 4405 drm_display_mode_to_videomode(mode, &vm); 4406 4407 if (vm.hactive < 32 || vm.vactive < 32 || 4408 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 4409 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 4410 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 4411 return -EINVAL; 4412 } 4413 4414 return 0; 4415 } 4416 4417 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 4418 4419 static int rockchip_vop2_plane_check(struct display_state *state) 4420 { 4421 struct crtc_state *cstate = &state->crtc_state; 4422 struct vop2 *vop2 = cstate->private; 4423 struct display_rect *src = &cstate->src_rect; 4424 struct display_rect *dst = &cstate->crtc_rect; 4425 struct vop2_win_data *win_data; 4426 int min_scale, max_scale; 4427 int hscale, vscale; 4428 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4429 4430 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4431 if (!win_data) { 4432 printf("ERROR: invalid win id %d\n", primary_plane_id); 4433 return -ENODEV; 4434 } 4435 4436 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 4437 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 4438 4439 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 4440 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 4441 if (hscale < 0 || vscale < 0) { 4442 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 4443 return -ERANGE; 4444 } 4445 4446 return 0; 4447 } 4448 4449 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4450 ROCKCHIP_VOP2_ESMART0, 4451 ROCKCHIP_VOP2_ESMART1, 4452 ROCKCHIP_VOP2_ESMART2, 4453 ROCKCHIP_VOP2_ESMART3, 4454 }; 4455 4456 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4457 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4458 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4459 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4460 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4461 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4462 }; 4463 4464 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4465 { /* one display policy for hdmi */ 4466 {/* main display */ 4467 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4468 .attached_layers_nr = 4, 4469 .attached_layers = { 4470 ROCKCHIP_VOP2_CLUSTER0, 4471 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 4472 }, 4473 }, 4474 {/* second display */}, 4475 {/* third display */}, 4476 {/* fourth display */}, 4477 }, 4478 4479 { /* two display policy */ 4480 {/* main display */ 4481 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4482 .attached_layers_nr = 3, 4483 .attached_layers = { 4484 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4485 }, 4486 }, 4487 4488 {/* second display */ 4489 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4490 .attached_layers_nr = 2, 4491 .attached_layers = { 4492 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4493 }, 4494 }, 4495 {/* third display */}, 4496 {/* fourth display */}, 4497 }, 4498 4499 { /* one display policy for cvbs */ 4500 {/* main display */ 4501 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4502 .attached_layers_nr = 2, 4503 .attached_layers = { 4504 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4505 }, 4506 }, 4507 {/* second display */}, 4508 {/* third display */}, 4509 {/* fourth display */}, 4510 }, 4511 4512 {/* reserved */}, 4513 }; 4514 4515 static struct vop2_win_data rk3528_win_data[5] = { 4516 { 4517 .name = "Esmart0", 4518 .phys_id = ROCKCHIP_VOP2_ESMART0, 4519 .type = ESMART_LAYER, 4520 .win_sel_port_offset = 8, 4521 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 4522 .reg_offset = 0, 4523 .axi_id = 0, 4524 .axi_yrgb_id = 0x06, 4525 .axi_uv_id = 0x07, 4526 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4527 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4528 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4529 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4530 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4531 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4532 .max_upscale_factor = 8, 4533 .max_downscale_factor = 8, 4534 }, 4535 4536 { 4537 .name = "Esmart1", 4538 .phys_id = ROCKCHIP_VOP2_ESMART1, 4539 .type = ESMART_LAYER, 4540 .win_sel_port_offset = 10, 4541 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 4542 .reg_offset = 0x200, 4543 .axi_id = 0, 4544 .axi_yrgb_id = 0x08, 4545 .axi_uv_id = 0x09, 4546 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4547 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4548 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4549 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4550 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4551 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4552 .max_upscale_factor = 8, 4553 .max_downscale_factor = 8, 4554 }, 4555 4556 { 4557 .name = "Esmart2", 4558 .phys_id = ROCKCHIP_VOP2_ESMART2, 4559 .type = ESMART_LAYER, 4560 .win_sel_port_offset = 12, 4561 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 4562 .reg_offset = 0x400, 4563 .axi_id = 0, 4564 .axi_yrgb_id = 0x0a, 4565 .axi_uv_id = 0x0b, 4566 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4567 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4568 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4569 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4570 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4571 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4572 .max_upscale_factor = 8, 4573 .max_downscale_factor = 8, 4574 }, 4575 4576 { 4577 .name = "Esmart3", 4578 .phys_id = ROCKCHIP_VOP2_ESMART3, 4579 .type = ESMART_LAYER, 4580 .win_sel_port_offset = 14, 4581 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 4582 .reg_offset = 0x600, 4583 .axi_id = 0, 4584 .axi_yrgb_id = 0x0c, 4585 .axi_uv_id = 0x0d, 4586 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4587 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4588 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4589 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4590 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4591 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4592 .max_upscale_factor = 8, 4593 .max_downscale_factor = 8, 4594 }, 4595 4596 { 4597 .name = "Cluster0", 4598 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4599 .type = CLUSTER_LAYER, 4600 .win_sel_port_offset = 0, 4601 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 4602 .reg_offset = 0, 4603 .axi_id = 0, 4604 .axi_yrgb_id = 0x02, 4605 .axi_uv_id = 0x03, 4606 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4607 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4608 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4609 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4610 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4611 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4612 .max_upscale_factor = 8, 4613 .max_downscale_factor = 8, 4614 }, 4615 }; 4616 4617 static struct vop2_vp_data rk3528_vp_data[2] = { 4618 { 4619 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 4620 VOP_FEATURE_POST_CSC, 4621 .max_output = {4096, 4096}, 4622 .layer_mix_dly = 6, 4623 .hdr_mix_dly = 2, 4624 .win_dly = 8, 4625 }, 4626 { 4627 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4628 .max_output = {1920, 1080}, 4629 .layer_mix_dly = 2, 4630 .hdr_mix_dly = 0, 4631 .win_dly = 8, 4632 }, 4633 }; 4634 4635 const struct vop2_data rk3528_vop = { 4636 .version = VOP_VERSION_RK3528, 4637 .nr_vps = 2, 4638 .vp_data = rk3528_vp_data, 4639 .win_data = rk3528_win_data, 4640 .plane_mask = rk3528_vp_plane_mask[0], 4641 .plane_table = rk3528_plane_table, 4642 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 4643 .nr_layers = 5, 4644 .nr_mixers = 3, 4645 .nr_gammas = 2, 4646 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 4647 }; 4648 4649 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4650 ROCKCHIP_VOP2_ESMART0, 4651 ROCKCHIP_VOP2_ESMART1, 4652 ROCKCHIP_VOP2_ESMART2, 4653 ROCKCHIP_VOP2_ESMART3, 4654 }; 4655 4656 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4657 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4658 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4659 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4660 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4661 }; 4662 4663 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4664 { /* one display policy for hdmi */ 4665 {/* main display */ 4666 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4667 .attached_layers_nr = 4, 4668 .attached_layers = { 4669 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 4670 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4671 }, 4672 }, 4673 {/* second display */}, 4674 {/* third display */}, 4675 {/* fourth display */}, 4676 }, 4677 4678 { /* two display policy */ 4679 {/* main display */ 4680 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4681 .attached_layers_nr = 2, 4682 .attached_layers = { 4683 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4684 }, 4685 }, 4686 4687 {/* second display */ 4688 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 4689 .attached_layers_nr = 2, 4690 .attached_layers = { 4691 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4692 }, 4693 }, 4694 {/* third display */}, 4695 {/* fourth display */}, 4696 }, 4697 4698 {/* reserved */}, 4699 }; 4700 4701 static struct vop2_win_data rk3562_win_data[4] = { 4702 { 4703 .name = "Esmart0", 4704 .phys_id = ROCKCHIP_VOP2_ESMART0, 4705 .type = ESMART_LAYER, 4706 .win_sel_port_offset = 8, 4707 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 4708 .reg_offset = 0, 4709 .axi_id = 0, 4710 .axi_yrgb_id = 0x02, 4711 .axi_uv_id = 0x03, 4712 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4713 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4714 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4715 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4716 .max_upscale_factor = 8, 4717 .max_downscale_factor = 8, 4718 }, 4719 4720 { 4721 .name = "Esmart1", 4722 .phys_id = ROCKCHIP_VOP2_ESMART1, 4723 .type = ESMART_LAYER, 4724 .win_sel_port_offset = 10, 4725 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 4726 .reg_offset = 0x200, 4727 .axi_id = 0, 4728 .axi_yrgb_id = 0x04, 4729 .axi_uv_id = 0x05, 4730 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4731 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4732 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4733 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4734 .max_upscale_factor = 8, 4735 .max_downscale_factor = 8, 4736 }, 4737 4738 { 4739 .name = "Esmart2", 4740 .phys_id = ROCKCHIP_VOP2_ESMART2, 4741 .type = ESMART_LAYER, 4742 .win_sel_port_offset = 12, 4743 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 4744 .reg_offset = 0x400, 4745 .axi_id = 0, 4746 .axi_yrgb_id = 0x06, 4747 .axi_uv_id = 0x07, 4748 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4749 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4750 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4751 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4752 .max_upscale_factor = 8, 4753 .max_downscale_factor = 8, 4754 }, 4755 4756 { 4757 .name = "Esmart3", 4758 .phys_id = ROCKCHIP_VOP2_ESMART3, 4759 .type = ESMART_LAYER, 4760 .win_sel_port_offset = 14, 4761 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 4762 .reg_offset = 0x600, 4763 .axi_id = 0, 4764 .axi_yrgb_id = 0x08, 4765 .axi_uv_id = 0x0d, 4766 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4767 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4768 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4769 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4770 .max_upscale_factor = 8, 4771 .max_downscale_factor = 8, 4772 }, 4773 }; 4774 4775 static struct vop2_vp_data rk3562_vp_data[2] = { 4776 { 4777 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4778 .max_output = {2048, 4096}, 4779 .win_dly = 8, 4780 .layer_mix_dly = 8, 4781 }, 4782 { 4783 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4784 .max_output = {2048, 1080}, 4785 .win_dly = 8, 4786 .layer_mix_dly = 8, 4787 }, 4788 }; 4789 4790 const struct vop2_data rk3562_vop = { 4791 .version = VOP_VERSION_RK3562, 4792 .nr_vps = 2, 4793 .vp_data = rk3562_vp_data, 4794 .win_data = rk3562_win_data, 4795 .plane_mask = rk3562_vp_plane_mask[0], 4796 .plane_table = rk3562_plane_table, 4797 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 4798 .nr_layers = 4, 4799 .nr_mixers = 3, 4800 .nr_gammas = 2, 4801 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 4802 }; 4803 4804 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4805 ROCKCHIP_VOP2_SMART0, 4806 ROCKCHIP_VOP2_SMART1, 4807 ROCKCHIP_VOP2_ESMART0, 4808 ROCKCHIP_VOP2_ESMART1, 4809 }; 4810 4811 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4812 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4813 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 4814 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4815 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4816 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4817 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4818 }; 4819 4820 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4821 { /* one display policy */ 4822 {/* main display */ 4823 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4824 .attached_layers_nr = 6, 4825 .attached_layers = { 4826 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 4827 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4828 }, 4829 }, 4830 {/* second display */}, 4831 {/* third display */}, 4832 {/* fourth display */}, 4833 }, 4834 4835 { /* two display policy */ 4836 {/* main display */ 4837 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4838 .attached_layers_nr = 3, 4839 .attached_layers = { 4840 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 4841 }, 4842 }, 4843 4844 {/* second display */ 4845 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 4846 .attached_layers_nr = 3, 4847 .attached_layers = { 4848 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4849 }, 4850 }, 4851 {/* third display */}, 4852 {/* fourth display */}, 4853 }, 4854 4855 { /* three display policy */ 4856 {/* main display */ 4857 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4858 .attached_layers_nr = 3, 4859 .attached_layers = { 4860 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 4861 }, 4862 }, 4863 4864 {/* second display */ 4865 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 4866 .attached_layers_nr = 2, 4867 .attached_layers = { 4868 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 4869 }, 4870 }, 4871 4872 {/* third display */ 4873 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 4874 .attached_layers_nr = 1, 4875 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 4876 }, 4877 4878 {/* fourth display */}, 4879 }, 4880 4881 {/* reserved for four display policy */}, 4882 }; 4883 4884 static struct vop2_win_data rk3568_win_data[6] = { 4885 { 4886 .name = "Cluster0", 4887 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4888 .type = CLUSTER_LAYER, 4889 .win_sel_port_offset = 0, 4890 .layer_sel_win_id = { 0, 0, 0, 0xff }, 4891 .reg_offset = 0, 4892 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4893 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4894 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4895 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4896 .max_upscale_factor = 4, 4897 .max_downscale_factor = 4, 4898 }, 4899 4900 { 4901 .name = "Cluster1", 4902 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 4903 .type = CLUSTER_LAYER, 4904 .win_sel_port_offset = 1, 4905 .layer_sel_win_id = { 1, 1, 1, 0xff }, 4906 .reg_offset = 0x200, 4907 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4908 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4909 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4910 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4911 .max_upscale_factor = 4, 4912 .max_downscale_factor = 4, 4913 }, 4914 4915 { 4916 .name = "Esmart0", 4917 .phys_id = ROCKCHIP_VOP2_ESMART0, 4918 .type = ESMART_LAYER, 4919 .win_sel_port_offset = 4, 4920 .layer_sel_win_id = { 2, 2, 2, 0xff }, 4921 .reg_offset = 0, 4922 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4923 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4924 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4925 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4926 .max_upscale_factor = 8, 4927 .max_downscale_factor = 8, 4928 }, 4929 4930 { 4931 .name = "Esmart1", 4932 .phys_id = ROCKCHIP_VOP2_ESMART1, 4933 .type = ESMART_LAYER, 4934 .win_sel_port_offset = 5, 4935 .layer_sel_win_id = { 6, 6, 6, 0xff }, 4936 .reg_offset = 0x200, 4937 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4938 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4939 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4940 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4941 .max_upscale_factor = 8, 4942 .max_downscale_factor = 8, 4943 }, 4944 4945 { 4946 .name = "Smart0", 4947 .phys_id = ROCKCHIP_VOP2_SMART0, 4948 .type = SMART_LAYER, 4949 .win_sel_port_offset = 6, 4950 .layer_sel_win_id = { 3, 3, 3, 0xff }, 4951 .reg_offset = 0x400, 4952 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4953 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4954 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4955 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4956 .max_upscale_factor = 8, 4957 .max_downscale_factor = 8, 4958 }, 4959 4960 { 4961 .name = "Smart1", 4962 .phys_id = ROCKCHIP_VOP2_SMART1, 4963 .type = SMART_LAYER, 4964 .win_sel_port_offset = 7, 4965 .layer_sel_win_id = { 7, 7, 7, 0xff }, 4966 .reg_offset = 0x600, 4967 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4968 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4969 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4970 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4971 .max_upscale_factor = 8, 4972 .max_downscale_factor = 8, 4973 }, 4974 }; 4975 4976 static struct vop2_vp_data rk3568_vp_data[3] = { 4977 { 4978 .feature = VOP_FEATURE_OUTPUT_10BIT, 4979 .pre_scan_max_dly = 42, 4980 .max_output = {4096, 2304}, 4981 }, 4982 { 4983 .feature = 0, 4984 .pre_scan_max_dly = 40, 4985 .max_output = {2048, 1536}, 4986 }, 4987 { 4988 .feature = 0, 4989 .pre_scan_max_dly = 40, 4990 .max_output = {1920, 1080}, 4991 }, 4992 }; 4993 4994 const struct vop2_data rk3568_vop = { 4995 .version = VOP_VERSION_RK3568, 4996 .nr_vps = 3, 4997 .vp_data = rk3568_vp_data, 4998 .win_data = rk3568_win_data, 4999 .plane_mask = rk356x_vp_plane_mask[0], 5000 .plane_table = rk356x_plane_table, 5001 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 5002 .nr_layers = 6, 5003 .nr_mixers = 5, 5004 .nr_gammas = 1, 5005 }; 5006 5007 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5008 ROCKCHIP_VOP2_ESMART0, 5009 ROCKCHIP_VOP2_ESMART1, 5010 ROCKCHIP_VOP2_ESMART2, 5011 ROCKCHIP_VOP2_ESMART3, 5012 ROCKCHIP_VOP2_CLUSTER0, 5013 ROCKCHIP_VOP2_CLUSTER1, 5014 ROCKCHIP_VOP2_CLUSTER2, 5015 ROCKCHIP_VOP2_CLUSTER3, 5016 }; 5017 5018 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5019 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5020 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 5021 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 5022 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 5023 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5024 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5025 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5026 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5027 }; 5028 5029 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5030 { /* one display policy */ 5031 {/* main display */ 5032 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5033 .attached_layers_nr = 8, 5034 .attached_layers = { 5035 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 5036 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 5037 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 5038 }, 5039 }, 5040 {/* second display */}, 5041 {/* third display */}, 5042 {/* fourth display */}, 5043 }, 5044 5045 { /* two display policy */ 5046 {/* main display */ 5047 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5048 .attached_layers_nr = 4, 5049 .attached_layers = { 5050 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 5051 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 5052 }, 5053 }, 5054 5055 {/* second display */ 5056 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 5057 .attached_layers_nr = 4, 5058 .attached_layers = { 5059 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 5060 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 5061 }, 5062 }, 5063 {/* third display */}, 5064 {/* fourth display */}, 5065 }, 5066 5067 { /* three display policy */ 5068 {/* main display */ 5069 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5070 .attached_layers_nr = 3, 5071 .attached_layers = { 5072 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 5073 }, 5074 }, 5075 5076 {/* second display */ 5077 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 5078 .attached_layers_nr = 3, 5079 .attached_layers = { 5080 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 5081 }, 5082 }, 5083 5084 {/* third display */ 5085 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5086 .attached_layers_nr = 2, 5087 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 5088 }, 5089 5090 {/* fourth display */}, 5091 }, 5092 5093 { /* four display policy */ 5094 {/* main display */ 5095 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5096 .attached_layers_nr = 2, 5097 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 5098 }, 5099 5100 {/* second display */ 5101 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER1, 5102 .attached_layers_nr = 2, 5103 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 5104 }, 5105 5106 {/* third display */ 5107 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 5108 .attached_layers_nr = 2, 5109 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 5110 }, 5111 5112 {/* fourth display */ 5113 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER3, 5114 .attached_layers_nr = 2, 5115 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 5116 }, 5117 }, 5118 5119 }; 5120 5121 static struct vop2_win_data rk3588_win_data[8] = { 5122 { 5123 .name = "Cluster0", 5124 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5125 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 5126 .type = CLUSTER_LAYER, 5127 .win_sel_port_offset = 0, 5128 .layer_sel_win_id = { 0, 0, 0, 0 }, 5129 .reg_offset = 0, 5130 .axi_id = 0, 5131 .axi_yrgb_id = 2, 5132 .axi_uv_id = 3, 5133 .pd_id = VOP2_PD_CLUSTER0, 5134 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5135 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5136 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5137 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5138 .max_upscale_factor = 4, 5139 .max_downscale_factor = 4, 5140 }, 5141 5142 { 5143 .name = "Cluster1", 5144 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 5145 .type = CLUSTER_LAYER, 5146 .win_sel_port_offset = 1, 5147 .layer_sel_win_id = { 1, 1, 1, 1 }, 5148 .reg_offset = 0x200, 5149 .axi_id = 0, 5150 .axi_yrgb_id = 6, 5151 .axi_uv_id = 7, 5152 .pd_id = VOP2_PD_CLUSTER1, 5153 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5154 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5155 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5156 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5157 .max_upscale_factor = 4, 5158 .max_downscale_factor = 4, 5159 }, 5160 5161 { 5162 .name = "Cluster2", 5163 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 5164 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 5165 .type = CLUSTER_LAYER, 5166 .win_sel_port_offset = 2, 5167 .layer_sel_win_id = { 4, 4, 4, 4 }, 5168 .reg_offset = 0x400, 5169 .axi_id = 1, 5170 .axi_yrgb_id = 2, 5171 .axi_uv_id = 3, 5172 .pd_id = VOP2_PD_CLUSTER2, 5173 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5174 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5175 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5176 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5177 .max_upscale_factor = 4, 5178 .max_downscale_factor = 4, 5179 }, 5180 5181 { 5182 .name = "Cluster3", 5183 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 5184 .type = CLUSTER_LAYER, 5185 .win_sel_port_offset = 3, 5186 .layer_sel_win_id = { 5, 5, 5, 5 }, 5187 .reg_offset = 0x600, 5188 .axi_id = 1, 5189 .axi_yrgb_id = 6, 5190 .axi_uv_id = 7, 5191 .pd_id = VOP2_PD_CLUSTER3, 5192 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5193 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5194 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5195 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5196 .max_upscale_factor = 4, 5197 .max_downscale_factor = 4, 5198 }, 5199 5200 { 5201 .name = "Esmart0", 5202 .phys_id = ROCKCHIP_VOP2_ESMART0, 5203 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 5204 .type = ESMART_LAYER, 5205 .win_sel_port_offset = 4, 5206 .layer_sel_win_id = { 2, 2, 2, 2 }, 5207 .reg_offset = 0, 5208 .axi_id = 0, 5209 .axi_yrgb_id = 0x0a, 5210 .axi_uv_id = 0x0b, 5211 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5212 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5213 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5214 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5215 .max_upscale_factor = 8, 5216 .max_downscale_factor = 8, 5217 }, 5218 5219 { 5220 .name = "Esmart1", 5221 .phys_id = ROCKCHIP_VOP2_ESMART1, 5222 .type = ESMART_LAYER, 5223 .win_sel_port_offset = 5, 5224 .layer_sel_win_id = { 3, 3, 3, 3 }, 5225 .reg_offset = 0x200, 5226 .axi_id = 0, 5227 .axi_yrgb_id = 0x0c, 5228 .axi_uv_id = 0x0d, 5229 .pd_id = VOP2_PD_ESMART, 5230 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5231 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5232 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5233 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5234 .max_upscale_factor = 8, 5235 .max_downscale_factor = 8, 5236 }, 5237 5238 { 5239 .name = "Esmart2", 5240 .phys_id = ROCKCHIP_VOP2_ESMART2, 5241 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 5242 .type = ESMART_LAYER, 5243 .win_sel_port_offset = 6, 5244 .layer_sel_win_id = { 6, 6, 6, 6 }, 5245 .reg_offset = 0x400, 5246 .axi_id = 1, 5247 .axi_yrgb_id = 0x0a, 5248 .axi_uv_id = 0x0b, 5249 .pd_id = VOP2_PD_ESMART, 5250 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5251 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5252 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5253 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5254 .max_upscale_factor = 8, 5255 .max_downscale_factor = 8, 5256 }, 5257 5258 { 5259 .name = "Esmart3", 5260 .phys_id = ROCKCHIP_VOP2_ESMART3, 5261 .type = ESMART_LAYER, 5262 .win_sel_port_offset = 7, 5263 .layer_sel_win_id = { 7, 7, 7, 7 }, 5264 .reg_offset = 0x600, 5265 .axi_id = 1, 5266 .axi_yrgb_id = 0x0c, 5267 .axi_uv_id = 0x0d, 5268 .pd_id = VOP2_PD_ESMART, 5269 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5270 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5271 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5272 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5273 .max_upscale_factor = 8, 5274 .max_downscale_factor = 8, 5275 }, 5276 }; 5277 5278 static struct dsc_error_info dsc_ecw[] = { 5279 {0x00000000, "no error detected by DSC encoder"}, 5280 {0x0030ffff, "bits per component error"}, 5281 {0x0040ffff, "multiple mode error"}, 5282 {0x0050ffff, "line buffer depth error"}, 5283 {0x0060ffff, "minor version error"}, 5284 {0x0070ffff, "picture height error"}, 5285 {0x0080ffff, "picture width error"}, 5286 {0x0090ffff, "number of slices error"}, 5287 {0x00c0ffff, "slice height Error "}, 5288 {0x00d0ffff, "slice width error"}, 5289 {0x00e0ffff, "second line BPG offset error"}, 5290 {0x00f0ffff, "non second line BPG offset error"}, 5291 {0x0100ffff, "PPS ID error"}, 5292 {0x0110ffff, "bits per pixel (BPP) Error"}, 5293 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 5294 5295 {0x01510001, "slice 0 RC buffer model overflow error"}, 5296 {0x01510002, "slice 1 RC buffer model overflow error"}, 5297 {0x01510004, "slice 2 RC buffer model overflow error"}, 5298 {0x01510008, "slice 3 RC buffer model overflow error"}, 5299 {0x01510010, "slice 4 RC buffer model overflow error"}, 5300 {0x01510020, "slice 5 RC buffer model overflow error"}, 5301 {0x01510040, "slice 6 RC buffer model overflow error"}, 5302 {0x01510080, "slice 7 RC buffer model overflow error"}, 5303 5304 {0x01610001, "slice 0 RC buffer model underflow error"}, 5305 {0x01610002, "slice 1 RC buffer model underflow error"}, 5306 {0x01610004, "slice 2 RC buffer model underflow error"}, 5307 {0x01610008, "slice 3 RC buffer model underflow error"}, 5308 {0x01610010, "slice 4 RC buffer model underflow error"}, 5309 {0x01610020, "slice 5 RC buffer model underflow error"}, 5310 {0x01610040, "slice 6 RC buffer model underflow error"}, 5311 {0x01610080, "slice 7 RC buffer model underflow error"}, 5312 5313 {0xffffffff, "unsuccessful RESET cycle status"}, 5314 {0x00a0ffff, "ICH full error precision settings error"}, 5315 {0x0020ffff, "native mode"}, 5316 }; 5317 5318 static struct dsc_error_info dsc_buffer_flow[] = { 5319 {0x00000000, "rate buffer status"}, 5320 {0x00000001, "line buffer status"}, 5321 {0x00000002, "decoder model status"}, 5322 {0x00000003, "pixel buffer status"}, 5323 {0x00000004, "balance fifo buffer status"}, 5324 {0x00000005, "syntax element fifo status"}, 5325 }; 5326 5327 static struct vop2_dsc_data rk3588_dsc_data[] = { 5328 { 5329 .id = ROCKCHIP_VOP2_DSC_8K, 5330 .pd_id = VOP2_PD_DSC_8K, 5331 .max_slice_num = 8, 5332 .max_linebuf_depth = 11, 5333 .min_bits_per_pixel = 8, 5334 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 5335 .dsc_txp_clk_name = "dsc_8k_txp_clk", 5336 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 5337 .dsc_cds_clk_name = "dsc_8k_cds_clk", 5338 }, 5339 5340 { 5341 .id = ROCKCHIP_VOP2_DSC_4K, 5342 .pd_id = VOP2_PD_DSC_4K, 5343 .max_slice_num = 2, 5344 .max_linebuf_depth = 11, 5345 .min_bits_per_pixel = 8, 5346 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 5347 .dsc_txp_clk_name = "dsc_4k_txp_clk", 5348 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 5349 .dsc_cds_clk_name = "dsc_4k_cds_clk", 5350 }, 5351 }; 5352 5353 static struct vop2_vp_data rk3588_vp_data[4] = { 5354 { 5355 .splice_vp_id = 1, 5356 .feature = VOP_FEATURE_OUTPUT_10BIT, 5357 .pre_scan_max_dly = 54, 5358 .max_dclk = 600000, 5359 .max_output = {7680, 4320}, 5360 }, 5361 { 5362 .feature = VOP_FEATURE_OUTPUT_10BIT, 5363 .pre_scan_max_dly = 54, 5364 .max_dclk = 600000, 5365 .max_output = {4096, 2304}, 5366 }, 5367 { 5368 .feature = VOP_FEATURE_OUTPUT_10BIT, 5369 .pre_scan_max_dly = 52, 5370 .max_dclk = 600000, 5371 .max_output = {4096, 2304}, 5372 }, 5373 { 5374 .feature = 0, 5375 .pre_scan_max_dly = 52, 5376 .max_dclk = 200000, 5377 .max_output = {1920, 1080}, 5378 }, 5379 }; 5380 5381 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 5382 { 5383 .id = VOP2_PD_CLUSTER0, 5384 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 5385 }, 5386 { 5387 .id = VOP2_PD_CLUSTER1, 5388 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 5389 .parent_id = VOP2_PD_CLUSTER0, 5390 }, 5391 { 5392 .id = VOP2_PD_CLUSTER2, 5393 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 5394 .parent_id = VOP2_PD_CLUSTER0, 5395 }, 5396 { 5397 .id = VOP2_PD_CLUSTER3, 5398 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 5399 .parent_id = VOP2_PD_CLUSTER0, 5400 }, 5401 { 5402 .id = VOP2_PD_ESMART, 5403 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 5404 BIT(ROCKCHIP_VOP2_ESMART2) | 5405 BIT(ROCKCHIP_VOP2_ESMART3), 5406 }, 5407 { 5408 .id = VOP2_PD_DSC_8K, 5409 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 5410 }, 5411 { 5412 .id = VOP2_PD_DSC_4K, 5413 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 5414 }, 5415 }; 5416 5417 const struct vop2_data rk3588_vop = { 5418 .version = VOP_VERSION_RK3588, 5419 .nr_vps = 4, 5420 .vp_data = rk3588_vp_data, 5421 .win_data = rk3588_win_data, 5422 .plane_mask = rk3588_vp_plane_mask[0], 5423 .plane_table = rk3588_plane_table, 5424 .pd = rk3588_vop_pd_data, 5425 .dsc = rk3588_dsc_data, 5426 .dsc_error_ecw = dsc_ecw, 5427 .dsc_error_buffer_flow = dsc_buffer_flow, 5428 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 5429 .nr_layers = 8, 5430 .nr_mixers = 7, 5431 .nr_gammas = 4, 5432 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 5433 .nr_dscs = 2, 5434 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 5435 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 5436 }; 5437 5438 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 5439 .preinit = rockchip_vop2_preinit, 5440 .prepare = rockchip_vop2_prepare, 5441 .init = rockchip_vop2_init, 5442 .set_plane = rockchip_vop2_set_plane, 5443 .enable = rockchip_vop2_enable, 5444 .disable = rockchip_vop2_disable, 5445 .fixup_dts = rockchip_vop2_fixup_dts, 5446 .check = rockchip_vop2_check, 5447 .mode_valid = rockchip_vop2_mode_valid, 5448 .plane_check = rockchip_vop2_plane_check, 5449 }; 5450