1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <asm/arch/clock.h> 21 #include <asm/gpio.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 #include <dm/of_access.h> 33 34 #include "rockchip_display.h" 35 #include "rockchip_crtc.h" 36 #include "rockchip_connector.h" 37 #include "rockchip_phy.h" 38 #include "rockchip_post_csc.h" 39 40 /* System registers definition */ 41 #define RK3568_REG_CFG_DONE 0x000 42 #define CFG_DONE_EN BIT(15) 43 44 #define RK3568_VERSION_INFO 0x004 45 #define EN_MASK 1 46 47 #define RK3568_AUTO_GATING_CTRL 0x008 48 #define AUTO_GATING_EN_SHIFT 31 49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT 14 50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT 7 51 52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD 0x014 53 #define AXI0_PORT_URGENCY_EN_SHIFT 24 54 55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD 0x018 56 #define AXI1_PORT_URGENCY_EN_SHIFT 24 57 58 #define RK3576_SYS_MMU_CTRL 0x020 59 #define RKMMU_V2_EN_SHIFT 0 60 #define RKMMU_V2_SEL_AXI_SHIFT 1 61 62 #define RK3568_SYS_AXI_LUT_CTRL 0x024 63 #define LUT_DMA_EN_SHIFT 0 64 #define DSP_VS_T_SEL_SHIFT 16 65 66 #define RK3568_DSP_IF_EN 0x028 67 #define RGB_EN_SHIFT 0 68 #define RK3588_DP0_EN_SHIFT 0 69 #define RK3588_DP1_EN_SHIFT 1 70 #define RK3588_RGB_EN_SHIFT 8 71 #define HDMI0_EN_SHIFT 1 72 #define EDP0_EN_SHIFT 3 73 #define RK3588_EDP0_EN_SHIFT 2 74 #define RK3588_HDMI0_EN_SHIFT 3 75 #define MIPI0_EN_SHIFT 4 76 #define RK3588_EDP1_EN_SHIFT 4 77 #define RK3588_HDMI1_EN_SHIFT 5 78 #define RK3588_MIPI0_EN_SHIFT 6 79 #define MIPI1_EN_SHIFT 20 80 #define RK3588_MIPI1_EN_SHIFT 7 81 #define LVDS0_EN_SHIFT 5 82 #define LVDS1_EN_SHIFT 24 83 #define BT1120_EN_SHIFT 6 84 #define BT656_EN_SHIFT 7 85 #define IF_MUX_MASK 3 86 #define RGB_MUX_SHIFT 8 87 #define HDMI0_MUX_SHIFT 10 88 #define RK3588_DP0_MUX_SHIFT 12 89 #define RK3588_DP1_MUX_SHIFT 14 90 #define EDP0_MUX_SHIFT 14 91 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 92 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 93 #define MIPI0_MUX_SHIFT 16 94 #define RK3588_MIPI0_MUX_SHIFT 20 95 #define MIPI1_MUX_SHIFT 21 96 #define LVDS0_MUX_SHIFT 18 97 #define LVDS1_MUX_SHIFT 25 98 99 #define RK3576_SYS_PORT_CTRL 0x028 100 #define VP_INTR_MERGE_EN_SHIFT 14 101 #define RK3576_DSP_VS_T_SEL_SHIFT 4 102 #define INTERLACE_FRM_REG_DONE_MASK 0x7 103 #define INTERLACE_FRM_REG_DONE_SHIFT 0 104 105 #define RK3568_DSP_IF_CTRL 0x02c 106 #define LVDS_DUAL_EN_SHIFT 0 107 #define RK3588_BT656_UV_SWAP_SHIFT 0 108 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 109 #define RK3588_BT656_YC_SWAP_SHIFT 1 110 #define LVDS_DUAL_SWAP_EN_SHIFT 2 111 #define BT656_UV_SWAP 4 112 #define RK3588_BT1120_UV_SWAP_SHIFT 4 113 #define BT656_YC_SWAP 5 114 #define RK3588_BT1120_YC_SWAP_SHIFT 5 115 #define BT656_DCLK_POL 6 116 #define RK3588_HDMI_DUAL_EN_SHIFT 8 117 #define RK3588_EDP_DUAL_EN_SHIFT 8 118 #define RK3588_DP_DUAL_EN_SHIFT 9 119 #define RK3568_MIPI_DUAL_EN_SHIFT 10 120 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 121 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 122 123 #define RK3568_DSP_IF_POL 0x030 124 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 125 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 126 #define IF_CTRL_MIPI_PIN_POL_MASK 0x7 127 #define IF_CTRL_MIPI_PIN_POL_SHIFT 16 128 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 129 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 130 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 131 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 132 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 133 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 134 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 135 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 136 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 137 138 #define RK3562_MIPI_DCLK_POL_SHIFT 15 139 #define RK3562_MIPI_PIN_POL_SHIFT 12 140 #define RK3562_IF_PIN_POL_MASK 0x7 141 142 #define RK3588_DP0_PIN_POL_SHIFT 8 143 #define RK3588_DP1_PIN_POL_SHIFT 12 144 #define RK3588_IF_PIN_POL_MASK 0x7 145 146 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 147 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 148 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 149 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 150 #define MIPI0_PIXCLK_DIV_SHIFT 24 151 #define MIPI1_PIXCLK_DIV_SHIFT 26 152 153 #define RK3576_SYS_CLUSTER_PD_CTRL 0x030 154 #define RK3576_CLUSTER_PD_EN_SHIFT 0 155 156 #define RK3588_SYS_PD_CTRL 0x034 157 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 158 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 159 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 160 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 161 #define RK3588_DSC_8K_PD_EN_SHIFT 5 162 #define RK3588_DSC_4K_PD_EN_SHIFT 6 163 #define RK3588_ESMART_PD_EN_SHIFT 7 164 165 #define RK3576_SYS_ESMART_PD_CTRL 0x034 166 #define RK3576_ESMART_PD_EN_SHIFT 0 167 #define RK3576_ESMART_LB_MODE_SEL_SHIFT 6 168 #define RK3576_ESMART_LB_MODE_SEL_MASK 0x3 169 170 #define RK3568_SYS_OTP_WIN_EN 0x50 171 #define OTP_WIN_EN_SHIFT 0 172 #define RK3568_SYS_LUT_PORT_SEL 0x58 173 #define GAMMA_PORT_SEL_MASK 0x3 174 #define GAMMA_PORT_SEL_SHIFT 0 175 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 176 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 177 #define PORT_MERGE_EN_SHIFT 16 178 #define ESMART_LB_MODE_SEL_MASK 0x3 179 #define ESMART_LB_MODE_SEL_SHIFT 26 180 181 #define RK3568_VP0_LINE_FLAG 0x70 182 #define RK3568_VP1_LINE_FLAG 0x74 183 #define RK3568_VP2_LINE_FLAG 0x78 184 #define RK3568_SYS0_INT_EN 0x80 185 #define RK3568_SYS0_INT_CLR 0x84 186 #define RK3568_SYS0_INT_STATUS 0x88 187 #define RK3568_SYS1_INT_EN 0x90 188 #define RK3568_SYS1_INT_CLR 0x94 189 #define RK3568_SYS1_INT_STATUS 0x98 190 #define RK3568_VP0_INT_EN 0xA0 191 #define RK3568_VP0_INT_CLR 0xA4 192 #define RK3568_VP0_INT_STATUS 0xA8 193 #define RK3568_VP1_INT_EN 0xB0 194 #define RK3568_VP1_INT_CLR 0xB4 195 #define RK3568_VP1_INT_STATUS 0xB8 196 #define RK3568_VP2_INT_EN 0xC0 197 #define RK3568_VP2_INT_CLR 0xC4 198 #define RK3568_VP2_INT_STATUS 0xC8 199 #define RK3568_VP2_INT_RAW_STATUS 0xCC 200 #define RK3588_VP3_INT_EN 0xD0 201 #define RK3588_VP3_INT_CLR 0xD4 202 #define RK3588_VP3_INT_STATUS 0xD8 203 #define RK3576_WB_CTRL 0x100 204 #define RK3576_WB_XSCAL_FACTOR 0x104 205 #define RK3576_WB_YRGB_MST 0x108 206 #define RK3576_WB_CBR_MST 0x10C 207 #define RK3576_WB_VIR_STRIDE 0x110 208 #define RK3576_WB_TIMEOUT_CTRL 0x114 209 #define RK3576_MIPI0_IF_CTRL 0x180 210 #define RK3576_IF_OUT_EN_SHIFT 0 211 #define RK3576_IF_CLK_OUT_EN_SHIFT 1 212 #define RK3576_IF_PORT_SEL_SHIFT 2 213 #define RK3576_IF_PORT_SEL_MASK 0x3 214 #define RK3576_IF_PIN_POL_SHIFT 4 215 #define RK3576_IF_PIN_POL_MASK 0x7 216 #define RK3576_IF_SPLIT_EN_SHIFT 8 217 #define RK3576_IF_DATA1_SEL_SHIFT 9 218 #define RK3576_MIPI_CMD_MODE_SHIFT 11 219 #define RK3576_IF_DCLK_SEL_SHIFT 21 220 #define RK3576_IF_DCLK_SEL_MASK 0x1 221 #define RK3576_IF_PIX_CLK_SEL_SHIFT 20 222 #define RK3576_IF_PIX_CLK_SEL_MASK 0x1 223 #define RK3576_IF_REGDONE_IMD_EN_SHIFT 31 224 #define RK3576_HDMI0_IF_CTRL 0x184 225 #define RK3576_EDP0_IF_CTRL 0x188 226 #define RK3576_DP0_IF_CTRL 0x18C 227 #define RK3576_RGB_IF_CTRL 0x194 228 #define RK3576_BT656_OUT_EN_SHIFT 12 229 #define RK3576_BT656_UV_SWAP_SHIFT 13 230 #define RK3576_BT656_YC_SWAP_SHIFT 14 231 #define RK3576_BT1120_OUT_EN_SHIFT 16 232 #define RK3576_BT1120_UV_SWAP_SHIFT 17 233 #define RK3576_BT1120_YC_SWAP_SHIFT 18 234 #define RK3576_DP1_IF_CTRL 0x1A4 235 #define RK3576_DP2_IF_CTRL 0x1B0 236 237 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 238 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 239 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 240 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 241 242 #define RK3568_SYS_STATUS0 0x60 243 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 244 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 245 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 246 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 247 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 248 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 249 #define RK3588_ESMART_PD_STATUS_SHIFT 15 250 251 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 252 #define LINE_FLAG_NUM_MASK 0x1fff 253 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 254 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 255 256 /* DSC CTRL registers definition */ 257 #define RK3588_DSC_8K_SYS_CTRL 0x200 258 #define DSC_PORT_SEL_MASK 0x3 259 #define DSC_PORT_SEL_SHIFT 0 260 #define DSC_MAN_MODE_MASK 0x1 261 #define DSC_MAN_MODE_SHIFT 2 262 #define DSC_INTERFACE_MODE_MASK 0x3 263 #define DSC_INTERFACE_MODE_SHIFT 4 264 #define DSC_PIXEL_NUM_MASK 0x3 265 #define DSC_PIXEL_NUM_SHIFT 6 266 #define DSC_PXL_CLK_DIV_MASK 0x1 267 #define DSC_PXL_CLK_DIV_SHIFT 8 268 #define DSC_CDS_CLK_DIV_MASK 0x3 269 #define DSC_CDS_CLK_DIV_SHIFT 12 270 #define DSC_TXP_CLK_DIV_MASK 0x3 271 #define DSC_TXP_CLK_DIV_SHIFT 14 272 #define DSC_INIT_DLY_MODE_MASK 0x1 273 #define DSC_INIT_DLY_MODE_SHIFT 16 274 #define DSC_SCAN_EN_SHIFT 17 275 #define DSC_HALT_EN_SHIFT 18 276 277 #define RK3588_DSC_8K_RST 0x204 278 #define RST_DEASSERT_MASK 0x1 279 #define RST_DEASSERT_SHIFT 0 280 281 #define RK3588_DSC_8K_CFG_DONE 0x208 282 #define DSC_CFG_DONE_SHIFT 0 283 284 #define RK3588_DSC_8K_INIT_DLY 0x20C 285 #define DSC_INIT_DLY_NUM_MASK 0xffff 286 #define DSC_INIT_DLY_NUM_SHIFT 0 287 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 288 289 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 290 #define DSC_HTOTAL_PW_MASK 0xffffffff 291 #define DSC_HTOTAL_PW_SHIFT 0 292 293 #define RK3588_DSC_8K_HACT_ST_END 0x214 294 #define DSC_HACT_ST_END_MASK 0xffffffff 295 #define DSC_HACT_ST_END_SHIFT 0 296 297 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 298 #define DSC_VTOTAL_PW_MASK 0xffffffff 299 #define DSC_VTOTAL_PW_SHIFT 0 300 301 #define RK3588_DSC_8K_VACT_ST_END 0x21C 302 #define DSC_VACT_ST_END_MASK 0xffffffff 303 #define DSC_VACT_ST_END_SHIFT 0 304 305 #define RK3588_DSC_8K_STATUS 0x220 306 307 /* Overlay registers definition */ 308 #define RK3528_OVL_SYS 0x500 309 #define RK3528_OVL_SYS_PORT_SEL 0x504 310 #define RK3528_OVL_SYS_GATING_EN 0x508 311 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 312 #define CLUSTER_DLY_NUM_SHIFT 0 313 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 314 #define ESMART_DLY_NUM_MASK 0xff 315 #define ESMART_DLY_NUM_SHIFT 0 316 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 317 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 318 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 319 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 320 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 321 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 322 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 323 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL 0x540 324 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL 0x544 325 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL 0x548 326 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL 0x54c 327 328 #define RK3528_OVL_PORT0_CTRL 0x600 329 #define RK3568_OVL_CTRL 0x600 330 #define OVL_MODE_SEL_MASK 0x1 331 #define OVL_MODE_SEL_SHIFT 0 332 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 333 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 334 #define RK3568_OVL_LAYER_SEL 0x604 335 #define LAYER_SEL_MASK 0xf 336 337 #define RK3568_OVL_PORT_SEL 0x608 338 #define PORT_MUX_MASK 0xf 339 #define PORT_MUX_SHIFT 0 340 #define LAYER_SEL_PORT_MASK 0x3 341 #define LAYER_SEL_PORT_SHIFT 16 342 343 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 344 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 345 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 346 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 347 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 348 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 349 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 350 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 351 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 352 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 353 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 354 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 355 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 356 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 357 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 358 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 359 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 360 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 361 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 362 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 363 #define RK3576_EXTRA_SRC_COLOR_CTRL 0x650 364 #define RK3576_EXTRA_DST_COLOR_CTRL 0x654 365 #define RK3576_EXTRA_SRC_ALPHA_CTRL 0x658 366 #define RK3576_EXTRA_DST_ALPHA_CTRL 0x65C 367 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 368 #define RK3528_HDR_DST_COLOR_CTRL 0x664 369 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 370 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 371 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 372 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 373 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 374 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 375 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 376 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 377 #define BG_MIX_CTRL_MASK 0xff 378 #define BG_MIX_CTRL_SHIFT 24 379 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 380 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 381 #define RK3568_CLUSTER_DLY_NUM 0x6F0 382 #define RK3568_CLUSTER_DLY_NUM1 0x6F4 383 #define CLUSTER_DLY_NUM_MASK 0xffff 384 #define CLUSTER0_DLY_NUM_SHIFT 0 385 #define CLUSTER1_DLY_NUM_SHIFT 16 386 #define RK3568_SMART_DLY_NUM 0x6F8 387 #define SMART_DLY_NUM_MASK 0xff 388 #define ESMART0_DLY_NUM_SHIFT 0 389 #define ESMART1_DLY_NUM_SHIFT 8 390 #define SMART0_DLY_NUM_SHIFT 16 391 #define SMART1_DLY_NUM_SHIFT 24 392 393 #define RK3528_OVL_PORT1_CTRL 0x700 394 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 395 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 396 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 397 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 398 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 399 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 400 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 401 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 402 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 403 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 404 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 405 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 406 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 407 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 408 #define RK3576_OVL_PORT2_CTRL 0x800 409 #define RK3576_OVL_PORT2_LAYER_SEL 0x804 410 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL 0x820 411 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL 0x824 412 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL 0x828 413 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL 0x82C 414 #define RK3576_OVL_PORT2_BG_MIX_CTRL 0x870 415 416 /* Video Port registers definition */ 417 #define RK3568_VP0_DSP_CTRL 0xC00 418 #define OUT_MODE_MASK 0xf 419 #define OUT_MODE_SHIFT 0 420 #define DATA_SWAP_MASK 0x1f 421 #define DATA_SWAP_SHIFT 8 422 #define DSP_BG_SWAP 0x1 423 #define DSP_RB_SWAP 0x2 424 #define DSP_RG_SWAP 0x4 425 #define DSP_DELTA_SWAP 0x8 426 #define CORE_DCLK_DIV_EN_SHIFT 4 427 #define P2I_EN_SHIFT 5 428 #define DSP_FILED_POL 6 429 #define INTERLACE_EN_SHIFT 7 430 #define DSP_X_MIR_EN_SHIFT 13 431 #define POST_DSP_OUT_R2Y_SHIFT 15 432 #define PRE_DITHER_DOWN_EN_SHIFT 16 433 #define DITHER_DOWN_EN_SHIFT 17 434 #define DITHER_DOWN_SEL_SHIFT 18 435 #define DITHER_DOWN_SEL_MASK 0x3 436 #define DITHER_DOWN_MODE_SHIFT 20 437 #define GAMMA_UPDATE_EN_SHIFT 22 438 #define DSP_LUT_EN_SHIFT 28 439 440 #define STANDBY_EN_SHIFT 31 441 442 #define RK3568_VP0_MIPI_CTRL 0xC04 443 #define DCLK_DIV2_SHIFT 4 444 #define DCLK_DIV2_MASK 0x3 445 #define MIPI_DUAL_EN_SHIFT 20 446 #define MIPI_DUAL_SWAP_EN_SHIFT 21 447 #define EDPI_TE_EN 28 448 #define EDPI_WMS_HOLD_EN 30 449 #define EDPI_WMS_FS 31 450 451 452 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 453 #define POST_URGENCY_EN_SHIFT 8 454 #define POST_URGENCY_THL_SHIFT 16 455 #define POST_URGENCY_THL_MASK 0xf 456 #define POST_URGENCY_THH_SHIFT 20 457 #define POST_URGENCY_THH_MASK 0xf 458 459 #define RK3568_VP0_DCLK_SEL 0xC0C 460 #define RK3576_DCLK_CORE_SEL_SHIFT 0 461 #define RK3576_DCLK_OUT_SEL_SHIFT 2 462 463 #define RK3568_VP0_3D_LUT_CTRL 0xC10 464 #define VP0_3D_LUT_EN_SHIFT 0 465 #define VP0_3D_LUT_UPDATE_SHIFT 2 466 467 #define RK3588_VP0_CLK_CTRL 0xC0C 468 #define DCLK_CORE_DIV_SHIFT 0 469 #define DCLK_OUT_DIV_SHIFT 2 470 471 #define RK3568_VP0_3D_LUT_MST 0xC20 472 473 #define RK3568_VP0_DSP_BG 0xC2C 474 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 475 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 476 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 477 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 478 #define RK3568_VP0_POST_SCL_CTRL 0xC40 479 #define RK3568_VP0_POST_SCALE_MASK 0x3 480 #define RK3568_VP0_POST_SCALE_SHIFT 0 481 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 482 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 483 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 484 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 485 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 486 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 487 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 488 489 #define RK3568_VP0_BCSH_CTRL 0xC60 490 #define BCSH_CTRL_Y2R_SHIFT 0 491 #define BCSH_CTRL_Y2R_MASK 0x1 492 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 493 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 494 #define BCSH_CTRL_R2Y_SHIFT 4 495 #define BCSH_CTRL_R2Y_MASK 0x1 496 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 497 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 498 499 #define RK3568_VP0_BCSH_BCS 0xC64 500 #define BCSH_BRIGHTNESS_SHIFT 0 501 #define BCSH_BRIGHTNESS_MASK 0xFF 502 #define BCSH_CONTRAST_SHIFT 8 503 #define BCSH_CONTRAST_MASK 0x1FF 504 #define BCSH_SATURATION_SHIFT 20 505 #define BCSH_SATURATION_MASK 0x3FF 506 #define BCSH_OUT_MODE_SHIFT 30 507 #define BCSH_OUT_MODE_MASK 0x3 508 509 #define RK3568_VP0_BCSH_H 0xC68 510 #define BCSH_SIN_HUE_SHIFT 0 511 #define BCSH_SIN_HUE_MASK 0x1FF 512 #define BCSH_COS_HUE_SHIFT 16 513 #define BCSH_COS_HUE_MASK 0x1FF 514 515 #define RK3568_VP0_BCSH_COLOR 0xC6C 516 #define BCSH_EN_SHIFT 31 517 #define BCSH_EN_MASK 1 518 519 #define RK3576_VP0_POST_DITHER_FRC_0 0xCA0 520 #define RK3576_VP0_POST_DITHER_FRC_1 0xCA4 521 #define RK3576_VP0_POST_DITHER_FRC_2 0xCA8 522 523 #define RK3528_VP0_ACM_CTRL 0xCD0 524 #define POST_CSC_COE00_MASK 0xFFFF 525 #define POST_CSC_COE00_SHIFT 16 526 #define POST_R2Y_MODE_MASK 0x7 527 #define POST_R2Y_MODE_SHIFT 8 528 #define POST_CSC_MODE_MASK 0x7 529 #define POST_CSC_MODE_SHIFT 3 530 #define POST_R2Y_EN_MASK 0x1 531 #define POST_R2Y_EN_SHIFT 2 532 #define POST_CSC_EN_MASK 0x1 533 #define POST_CSC_EN_SHIFT 1 534 #define POST_ACM_BYPASS_EN_MASK 0x1 535 #define POST_ACM_BYPASS_EN_SHIFT 0 536 #define RK3528_VP0_CSC_COE01_02 0xCD4 537 #define RK3528_VP0_CSC_COE10_11 0xCD8 538 #define RK3528_VP0_CSC_COE12_20 0xCDC 539 #define RK3528_VP0_CSC_COE21_22 0xCE0 540 #define RK3528_VP0_CSC_OFFSET0 0xCE4 541 #define RK3528_VP0_CSC_OFFSET1 0xCE8 542 #define RK3528_VP0_CSC_OFFSET2 0xCEC 543 544 #define RK3562_VP0_MCU_CTRL 0xCF8 545 #define MCU_TYPE_SHIFT 31 546 #define MCU_BYPASS_SHIFT 30 547 #define MCU_RS_SHIFT 29 548 #define MCU_FRAME_ST_SHIFT 28 549 #define MCU_HOLD_MODE_SHIFT 27 550 #define MCU_CLK_SEL_SHIFT 26 551 #define MCU_CLK_SEL_MASK 0x1 552 #define MCU_RW_PEND_SHIFT 20 553 #define MCU_RW_PEND_MASK 0x3F 554 #define MCU_RW_PST_SHIFT 16 555 #define MCU_RW_PST_MASK 0xF 556 #define MCU_CS_PEND_SHIFT 10 557 #define MCU_CS_PEND_MASK 0x3F 558 #define MCU_CS_PST_SHIFT 6 559 #define MCU_CS_PST_MASK 0xF 560 #define MCU_PIX_TOTAL_SHIFT 0 561 #define MCU_PIX_TOTAL_MASK 0x3F 562 563 #define RK3562_VP0_MCU_RW_BYPASS_PORT 0xCFC 564 #define MCU_WRITE_DATA_BYPASS_SHIFT 0 565 #define MCU_WRITE_DATA_BYPASS_MASK 0xFFFFFFFF 566 567 #define RK3568_VP1_DSP_CTRL 0xD00 568 #define RK3568_VP1_MIPI_CTRL 0xD04 569 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 570 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 571 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 572 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 573 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 574 #define RK3568_VP1_POST_SCL_CTRL 0xD40 575 #define RK3568_VP1_DSP_HACT_INFO 0xD34 576 #define RK3568_VP1_DSP_VACT_INFO 0xD38 577 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 578 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 579 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 580 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 581 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 582 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 583 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 584 585 #define RK3568_VP2_DSP_CTRL 0xE00 586 #define RK3568_VP2_MIPI_CTRL 0xE04 587 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 588 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 589 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 590 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 591 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 592 #define RK3568_VP2_POST_SCL_CTRL 0xE40 593 #define RK3568_VP2_DSP_HACT_INFO 0xE34 594 #define RK3568_VP2_DSP_VACT_INFO 0xE38 595 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 596 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 597 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 598 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 599 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 600 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 601 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 602 #define RK3568_VP2_BCSH_CTRL 0xE60 603 #define RK3568_VP2_BCSH_BCS 0xE64 604 #define RK3568_VP2_BCSH_H 0xE68 605 #define RK3568_VP2_BCSH_COLOR_BAR 0xE6C 606 #define RK3576_VP2_MCU_CTRL 0xEF8 607 #define RK3576_VP2_MCU_RW_BYPASS_PORT 0xEFC 608 609 /* Cluster0 register definition */ 610 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 611 #define CLUSTER_YUV2RGB_EN_SHIFT 8 612 #define CLUSTER_RGB2YUV_EN_SHIFT 9 613 #define CLUSTER_CSC_MODE_SHIFT 10 614 #define CLUSTER_DITHER_UP_EN_SHIFT 18 615 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 616 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 617 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 618 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 619 #define AVG2_MASK 0x1 620 #define CLUSTER_AVG2_SHIFT 18 621 #define AVG4_MASK 0x1 622 #define CLUSTER_AVG4_SHIFT 19 623 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 624 #define CLUSTER_XGT_EN_SHIFT 24 625 #define XGT_MODE_MASK 0x3 626 #define CLUSTER_XGT_MODE_SHIFT 25 627 #define CLUSTER_XAVG_EN_SHIFT 27 628 #define CLUSTER_YRGB_GT2_SHIFT 28 629 #define CLUSTER_YRGB_GT4_SHIFT 29 630 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 631 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 632 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 633 #define CLUSTER_AXI_UV_ID_MASK 0x1f 634 #define CLUSTER_AXI_UV_ID_SHIFT 5 635 636 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 637 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 638 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 639 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 640 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 641 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 642 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 643 #define RK3576_CLUSTER0_WIN0_ZME_CTRL 0x1040 644 #define WIN0_ZME_DERING_EN_SHIFT 3 645 #define WIN0_ZME_GATING_EN_SHIFT 31 646 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA 0x1044 647 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 648 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 649 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 650 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 651 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 652 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 653 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 654 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 655 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET 0x1078 656 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE 0x107C 657 658 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 659 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 660 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 661 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 662 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 663 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 664 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 665 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 666 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 667 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 668 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 669 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 670 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 671 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 672 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 673 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 674 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET 0x10F8 675 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE 0x10FC 676 677 #define RK3568_CLUSTER0_CTRL 0x1100 678 #define CLUSTER_EN_SHIFT 0 679 #define CLUSTER_AXI_ID_MASK 0x1 680 #define CLUSTER_AXI_ID_SHIFT 13 681 #define RK3576_CLUSTER0_PORT_SEL 0x11F4 682 #define CLUSTER_PORT_SEL_SHIFT 0 683 #define CLUSTER_PORT_SEL_MASK 0x3 684 #define RK3576_CLUSTER0_DLY_NUM 0x11F8 685 #define CLUSTER_WIN0_DLY_NUM_SHIFT 0 686 #define CLUSTER_WIN0_DLY_NUM_MASK 0xff 687 #define CLUSTER_WIN1_DLY_NUM_SHIFT 0 688 #define CLUSTER_WIN1_DLY_NUM_MASK 0xff 689 690 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 691 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 692 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 693 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 694 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 695 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 696 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 697 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 698 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 699 #define RK3576_CLUSTER1_WIN0_ZME_CTRL 0x1240 700 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA 0x1244 701 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 702 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 703 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 704 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 705 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 706 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 707 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 708 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET 0x1278 709 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE 0x127C 710 711 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 712 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 713 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 714 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 715 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 716 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 717 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 718 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 719 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 720 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 721 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 722 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 723 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 724 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 725 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 726 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 727 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET 0x12F8 728 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE 0x12FC 729 730 #define RK3568_CLUSTER1_CTRL 0x1300 731 #define RK3576_CLUSTER1_PORT_SEL 0x13F4 732 #define RK3576_CLUSTER1_DLY_NUM 0x13F8 733 734 /* Esmart register definition */ 735 #define RK3568_ESMART0_CTRL0 0x1800 736 #define RGB2YUV_EN_SHIFT 1 737 #define CSC_MODE_SHIFT 2 738 #define CSC_MODE_MASK 0x3 739 #define ESMART_LB_SELECT_SHIFT 12 740 #define ESMART_LB_SELECT_MASK 0x3 741 742 #define RK3568_ESMART0_CTRL1 0x1804 743 #define ESMART_AXI_YRGB_ID_MASK 0x1f 744 #define ESMART_AXI_YRGB_ID_SHIFT 4 745 #define ESMART_AXI_UV_ID_MASK 0x1f 746 #define ESMART_AXI_UV_ID_SHIFT 12 747 #define YMIRROR_EN_SHIFT 31 748 749 #define RK3568_ESMART0_AXI_CTRL 0x1808 750 #define ESMART_AXI_ID_MASK 0x1 751 #define ESMART_AXI_ID_SHIFT 1 752 753 #define RK3568_ESMART0_REGION0_CTRL 0x1810 754 #define WIN_EN_SHIFT 0 755 #define WIN_FORMAT_MASK 0x1f 756 #define WIN_FORMAT_SHIFT 1 757 #define REGION0_DITHER_UP_EN_SHIFT 12 758 #define REGION0_RB_SWAP_SHIFT 14 759 #define ESMART_XAVG_EN_SHIFT 20 760 #define ESMART_XGT_EN_SHIFT 21 761 #define ESMART_XGT_MODE_SHIFT 22 762 763 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 764 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 765 #define RK3568_ESMART0_REGION0_VIR 0x181C 766 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 767 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 768 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 769 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 770 #define YRGB_XSCL_MODE_MASK 0x3 771 #define YRGB_XSCL_MODE_SHIFT 0 772 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 773 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 774 #define YRGB_YSCL_MODE_MASK 0x3 775 #define YRGB_YSCL_MODE_SHIFT 4 776 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 777 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 778 779 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 780 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 781 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 782 #define RK3568_ESMART0_REGION1_CTRL 0x1840 783 #define YRGB_GT2_MASK 0x1 784 #define YRGB_GT2_SHIFT 8 785 #define YRGB_GT4_MASK 0x1 786 #define YRGB_GT4_SHIFT 9 787 788 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 789 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 790 #define RK3568_ESMART0_REGION1_VIR 0x184C 791 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 792 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 793 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 794 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 795 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 796 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 797 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 798 #define RK3568_ESMART0_REGION2_CTRL 0x1870 799 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 800 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 801 #define RK3568_ESMART0_REGION2_VIR 0x187C 802 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 803 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 804 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 805 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 806 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 807 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 808 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 809 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 810 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 811 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 812 #define RK3568_ESMART0_REGION3_VIR 0x18AC 813 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 814 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 815 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 816 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 817 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 818 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 819 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 820 #define RK3568_ESMART0_COLOR_KEY_CTRL 0x18D0 821 #define RK3576_ESMART0_ALPHA_MAP 0x18D8 822 #define RK3576_ESMART0_PORT_SEL 0x18F4 823 #define ESMART_PORT_SEL_SHIFT 0 824 #define ESMART_PORT_SEL_MASK 0x3 825 #define RK3576_ESMART0_DLY_NUM 0x18F8 826 827 #define RK3568_ESMART1_CTRL0 0x1A00 828 #define RK3568_ESMART1_CTRL1 0x1A04 829 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 830 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 831 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 832 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 833 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 834 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 835 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 836 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 837 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 838 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 839 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 840 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 841 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 842 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 843 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 844 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 845 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 846 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 847 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 848 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 849 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 850 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 851 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 852 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 853 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 854 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 855 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 856 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 857 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 858 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 859 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 860 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 861 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 862 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 863 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 864 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 865 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 866 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 867 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 868 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 869 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 870 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 871 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 872 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 873 #define RK3576_ESMART1_ALPHA_MAP 0x1AD8 874 #define RK3576_ESMART1_PORT_SEL 0x1AF4 875 #define RK3576_ESMART1_DLY_NUM 0x1AF8 876 877 #define RK3568_SMART0_CTRL0 0x1C00 878 #define RK3568_SMART0_CTRL1 0x1C04 879 #define RK3568_SMART0_REGION0_CTRL 0x1C10 880 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 881 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 882 #define RK3568_SMART0_REGION0_VIR 0x1C1C 883 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 884 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 885 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 886 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 887 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 888 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 889 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 890 #define RK3568_SMART0_REGION1_CTRL 0x1C40 891 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 892 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 893 #define RK3568_SMART0_REGION1_VIR 0x1C4C 894 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 895 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 896 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 897 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 898 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 899 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 900 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 901 #define RK3568_SMART0_REGION2_CTRL 0x1C70 902 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 903 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 904 #define RK3568_SMART0_REGION2_VIR 0x1C7C 905 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 906 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 907 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 908 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 909 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 910 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 911 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 912 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 913 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 914 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 915 #define RK3568_SMART0_REGION3_VIR 0x1CAC 916 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 917 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 918 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 919 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 920 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 921 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 922 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 923 #define RK3576_ESMART2_ALPHA_MAP 0x1CD8 924 #define RK3576_ESMART2_PORT_SEL 0x1CF4 925 #define RK3576_ESMART2_DLY_NUM 0x1CF8 926 927 #define RK3568_SMART1_CTRL0 0x1E00 928 #define RK3568_SMART1_CTRL1 0x1E04 929 #define RK3568_SMART1_REGION0_CTRL 0x1E10 930 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 931 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 932 #define RK3568_SMART1_REGION0_VIR 0x1E1C 933 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 934 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 935 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 936 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 937 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 938 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 939 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 940 #define RK3568_SMART1_REGION1_CTRL 0x1E40 941 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 942 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 943 #define RK3568_SMART1_REGION1_VIR 0x1E4C 944 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 945 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 946 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 947 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 948 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 949 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 950 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 951 #define RK3568_SMART1_REGION2_CTRL 0x1E70 952 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 953 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 954 #define RK3568_SMART1_REGION2_VIR 0x1E7C 955 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 956 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 957 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 958 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 959 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 960 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 961 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 962 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 963 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 964 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 965 #define RK3568_SMART1_REGION3_VIR 0x1EAC 966 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 967 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 968 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 969 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 970 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 971 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 972 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 973 #define RK3576_ESMART3_ALPHA_MAP 0x1ED8 974 #define RK3576_ESMART3_PORT_SEL 0x1EF4 975 #define RK3576_ESMART3_DLY_NUM 0x1EF8 976 977 /* HDR register definition */ 978 #define RK3568_HDR_LUT_CTRL 0x2000 979 980 #define RK3588_VP3_DSP_CTRL 0xF00 981 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 982 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 983 984 /* DSC 8K/4K register definition */ 985 #define RK3588_DSC_8K_PPS0_3 0x4000 986 #define RK3588_DSC_8K_CTRL0 0x40A0 987 #define DSC_EN_SHIFT 0 988 #define DSC_RBIT_SHIFT 2 989 #define DSC_RBYT_SHIFT 3 990 #define DSC_FLAL_SHIFT 4 991 #define DSC_MER_SHIFT 5 992 #define DSC_EPB_SHIFT 6 993 #define DSC_EPL_SHIFT 7 994 #define DSC_NSLC_MASK 0x7 995 #define DSC_NSLC_SHIFT 16 996 #define DSC_SBO_SHIFT 28 997 #define DSC_IFEP_SHIFT 29 998 #define DSC_PPS_UPD_SHIFT 31 999 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 1000 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 1001 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 1002 1003 #define RK3588_DSC_8K_CTRL1 0x40A4 1004 #define RK3588_DSC_8K_STS0 0x40A8 1005 #define RK3588_DSC_8K_ERS 0x40C4 1006 1007 #define RK3588_DSC_4K_PPS0_3 0x4100 1008 #define RK3588_DSC_4K_CTRL0 0x41A0 1009 #define RK3588_DSC_4K_CTRL1 0x41A4 1010 #define RK3588_DSC_4K_STS0 0x41A8 1011 #define RK3588_DSC_4K_ERS 0x41C4 1012 1013 /* RK3528 HDR register definition */ 1014 #define RK3528_HDR_LUT_CTRL 0x2000 1015 1016 /* RK3528 ACM register definition */ 1017 #define RK3528_ACM_CTRL 0x6400 1018 #define RK3528_ACM_DELTA_RANGE 0x6404 1019 #define RK3528_ACM_FETCH_START 0x6408 1020 #define RK3528_ACM_FETCH_DONE 0x6420 1021 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 1022 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 1023 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 1024 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 1025 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 1026 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 1027 1028 #define RK3568_MAX_REG 0x1ED0 1029 1030 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 1031 #define RK3568_GRF_VO_CON1 0x0364 1032 #define GRF_BT656_CLK_INV_SHIFT 1 1033 #define GRF_BT1120_CLK_INV_SHIFT 2 1034 #define GRF_RGB_DCLK_INV_SHIFT 3 1035 1036 /* Base SYS_GRF: 0x2600a000*/ 1037 #define RK3576_SYS_GRF_MEMFAULT_STATUS0 0x0148 1038 1039 /* Base IOC_GRF: 0x26040000 */ 1040 #define RK3576_VCCIO_IOC_MISC_CON8 0x6420 1041 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT 9 1042 #define RK3576_IOC_VOPLITE_SEL_SHIFT 11 1043 1044 /* Base PMU2: 0x27380000 */ 1045 #define RK3576_PMU_PWR_GATE_STS 0x0230 1046 #define PD_VOP_ESMART_DWN_STAT 12 1047 #define PD_VOP_CLUSTER_DWN_STAT 13 1048 #define RK3576_PMU_BISR_PDGEN_CON0 0x0510 1049 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT 12 1050 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT 13 1051 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0 0x0570 1052 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT 12 1053 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT 13 1054 1055 #define RK3588_GRF_SOC_CON1 0x0304 1056 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT 14 1057 1058 #define RK3588_GRF_VOP_CON2 0x0008 1059 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 1060 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 1061 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 1062 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 1063 1064 #define RK3588_GRF_VO1_CON0 0x0000 1065 #define HDMI_SYNC_POL_MASK 0x3 1066 #define HDMI0_SYNC_POL_SHIFT 5 1067 #define HDMI1_SYNC_POL_SHIFT 7 1068 1069 #define RK3588_PMU_BISR_CON3 0x20C 1070 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 1071 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 1072 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 1073 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 1074 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 1075 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 1076 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 1077 1078 #define RK3588_PMU_BISR_STATUS5 0x294 1079 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 1080 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 1081 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 1082 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 1083 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 1084 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 1085 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 1086 1087 #define VOP2_LAYER_MAX 8 1088 1089 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 1090 1091 /* KHz */ 1092 #define VOP2_MAX_DCLK_RATE 600000 1093 1094 /* 1095 * vop2 dsc id 1096 */ 1097 #define ROCKCHIP_VOP2_DSC_8K 0 1098 #define ROCKCHIP_VOP2_DSC_4K 1 1099 1100 /* 1101 * vop2 internal power domain id, 1102 * should be all none zero, 0 will be 1103 * treat as invalid; 1104 */ 1105 #define VOP2_PD_CLUSTER0 BIT(0) 1106 #define VOP2_PD_CLUSTER1 BIT(1) 1107 #define VOP2_PD_CLUSTER2 BIT(2) 1108 #define VOP2_PD_CLUSTER3 BIT(3) 1109 #define VOP2_PD_DSC_8K BIT(5) 1110 #define VOP2_PD_DSC_4K BIT(6) 1111 #define VOP2_PD_ESMART BIT(7) 1112 #define VOP2_PD_CLUSTER BIT(8) 1113 1114 #define VOP2_PLANE_NO_SCALING BIT(16) 1115 1116 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 1117 #define VOP_FEATURE_AFBDC BIT(1) 1118 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 1119 #define VOP_FEATURE_HDR10 BIT(3) 1120 #define VOP_FEATURE_NEXT_HDR BIT(4) 1121 /* a feature to splice two windows and two vps to support resolution > 4096 */ 1122 #define VOP_FEATURE_SPLICE BIT(5) 1123 #define VOP_FEATURE_OVERSCAN BIT(6) 1124 #define VOP_FEATURE_VIVID_HDR BIT(7) 1125 #define VOP_FEATURE_POST_ACM BIT(8) 1126 #define VOP_FEATURE_POST_CSC BIT(9) 1127 #define VOP_FEATURE_POST_FRC_V2 BIT(10) 1128 #define VOP_FEATURE_POST_SHARP BIT(11) 1129 1130 #define WIN_FEATURE_HDR2SDR BIT(0) 1131 #define WIN_FEATURE_SDR2HDR BIT(1) 1132 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 1133 #define WIN_FEATURE_AFBDC BIT(3) 1134 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 1135 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 1136 /* a mirror win can only get fb address 1137 * from source win: 1138 * Cluster1---->Cluster0 1139 * Esmart1 ---->Esmart0 1140 * Smart1 ---->Smart0 1141 * This is a feather on rk3566 1142 */ 1143 #define WIN_FEATURE_MIRROR BIT(6) 1144 #define WIN_FEATURE_MULTI_AREA BIT(7) 1145 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 1146 #define WIN_FEATURE_DCI BIT(9) 1147 1148 #define V4L2_COLORSPACE_BT709F 0xfe 1149 #define V4L2_COLORSPACE_BT2020F 0xff 1150 1151 enum vop_csc_format { 1152 CSC_BT601L, 1153 CSC_BT709L, 1154 CSC_BT601F, 1155 CSC_BT2020L, 1156 CSC_BT709L_13BIT, 1157 CSC_BT709F_13BIT, 1158 CSC_BT2020L_13BIT, 1159 CSC_BT2020F_13BIT, 1160 }; 1161 1162 enum vop_csc_bit_depth { 1163 CSC_10BIT_DEPTH, 1164 CSC_13BIT_DEPTH, 1165 }; 1166 1167 enum vop2_pol { 1168 HSYNC_POSITIVE = 0, 1169 VSYNC_POSITIVE = 1, 1170 DEN_NEGATIVE = 2, 1171 DCLK_INVERT = 3 1172 }; 1173 1174 enum vop2_bcsh_out_mode { 1175 BCSH_OUT_MODE_BLACK, 1176 BCSH_OUT_MODE_BLUE, 1177 BCSH_OUT_MODE_COLOR_BAR, 1178 BCSH_OUT_MODE_NORMAL_VIDEO, 1179 }; 1180 1181 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 1182 { \ 1183 .offset = off, \ 1184 .mask = _mask, \ 1185 .shift = _shift, \ 1186 .write_mask = _write_mask, \ 1187 } 1188 1189 #define VOP_REG(off, _mask, _shift) \ 1190 _VOP_REG(off, _mask, _shift, false) 1191 enum dither_down_mode { 1192 RGB888_TO_RGB565 = 0x0, 1193 RGB888_TO_RGB666 = 0x1 1194 }; 1195 1196 enum dither_down_mode_sel { 1197 DITHER_DOWN_ALLEGRO = 0x0, 1198 DITHER_DOWN_FRC = 0x1 1199 }; 1200 1201 enum vop2_video_ports_id { 1202 VOP2_VP0, 1203 VOP2_VP1, 1204 VOP2_VP2, 1205 VOP2_VP3, 1206 VOP2_VP_MAX, 1207 }; 1208 1209 enum vop2_layer_type { 1210 CLUSTER_LAYER = 0, 1211 ESMART_LAYER = 1, 1212 SMART_LAYER = 2, 1213 }; 1214 1215 /* This define must same with kernel win phy id */ 1216 enum vop2_layer_phy_id { 1217 ROCKCHIP_VOP2_CLUSTER0 = 0, 1218 ROCKCHIP_VOP2_CLUSTER1, 1219 ROCKCHIP_VOP2_ESMART0, 1220 ROCKCHIP_VOP2_ESMART1, 1221 ROCKCHIP_VOP2_SMART0, 1222 ROCKCHIP_VOP2_SMART1, 1223 ROCKCHIP_VOP2_CLUSTER2, 1224 ROCKCHIP_VOP2_CLUSTER3, 1225 ROCKCHIP_VOP2_ESMART2, 1226 ROCKCHIP_VOP2_ESMART3, 1227 ROCKCHIP_VOP2_LAYER_MAX, 1228 ROCKCHIP_VOP2_PHY_ID_INVALID = (u8)-1, 1229 }; 1230 1231 enum vop2_scale_up_mode { 1232 VOP2_SCALE_UP_NRST_NBOR, 1233 VOP2_SCALE_UP_BIL, 1234 VOP2_SCALE_UP_BIC, 1235 VOP2_SCALE_UP_ZME, 1236 }; 1237 1238 enum vop2_scale_down_mode { 1239 VOP2_SCALE_DOWN_NRST_NBOR, 1240 VOP2_SCALE_DOWN_BIL, 1241 VOP2_SCALE_DOWN_AVG, 1242 VOP2_SCALE_DOWN_ZME, 1243 }; 1244 1245 enum scale_mode { 1246 SCALE_NONE = 0x0, 1247 SCALE_UP = 0x1, 1248 SCALE_DOWN = 0x2 1249 }; 1250 1251 enum vop_dsc_interface_mode { 1252 VOP_DSC_IF_DISABLE = 0, 1253 VOP_DSC_IF_HDMI = 1, 1254 VOP_DSC_IF_MIPI_DS_MODE = 2, 1255 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1256 }; 1257 1258 enum vop3_pre_scale_down_mode { 1259 VOP3_PRE_SCALE_UNSPPORT, 1260 VOP3_PRE_SCALE_DOWN_GT, 1261 VOP3_PRE_SCALE_DOWN_AVG, 1262 }; 1263 1264 /* 1265 * the delay number of a window in different mode. 1266 */ 1267 enum vop2_win_dly_mode { 1268 VOP2_DLY_MODE_DEFAULT, /* default mode */ 1269 VOP2_DLY_MODE_HISO_S, /* HDR in SDR out mode, as a SDR window */ 1270 VOP2_DLY_MODE_HIHO_H, /* HDR in HDR out mode, as a HDR window */ 1271 VOP2_DLY_MODE_DOVI_IN_CORE1, /* dovi video input, as dovi core1 */ 1272 VOP2_DLY_MODE_DOVI_IN_CORE2, /* dovi video input, as dovi core2 */ 1273 VOP2_DLY_MODE_NONDOVI_IN_CORE1, /* ndovi video input, as dovi core1 */ 1274 VOP2_DLY_MODE_NONDOVI_IN_CORE2, /* ndovi video input, as dovi core2 */ 1275 VOP2_DLY_MODE_MAX, 1276 }; 1277 1278 enum vop3_esmart_lb_mode { 1279 VOP3_ESMART_8K_MODE, 1280 VOP3_ESMART_4K_4K_MODE, 1281 VOP3_ESMART_4K_2K_2K_MODE, 1282 VOP3_ESMART_2K_2K_2K_2K_MODE, 1283 VOP3_ESMART_4K_4K_4K_MODE, 1284 VOP3_ESMART_4K_4K_2K_2K_MODE, 1285 }; 1286 1287 struct vop2_layer { 1288 u8 id; 1289 /** 1290 * @win_phys_id: window id of the layer selected. 1291 * Every layer must make sure to select different 1292 * windows of others. 1293 */ 1294 u8 win_phys_id; 1295 }; 1296 1297 struct vop2_power_domain_data { 1298 u16 id; 1299 u16 parent_id; 1300 /* 1301 * @module_id_mask: module id of which module this power domain is belongs to. 1302 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1303 */ 1304 u32 module_id_mask; 1305 }; 1306 1307 struct vop2_win_data { 1308 char *name; 1309 u8 phys_id; 1310 enum vop2_layer_type type; 1311 u8 win_sel_port_offset; 1312 u8 layer_sel_win_id[VOP2_VP_MAX]; 1313 u8 axi_id; 1314 u8 axi_uv_id; 1315 u8 axi_yrgb_id; 1316 u8 splice_win_id; 1317 u8 hsu_filter_mode; 1318 u8 hsd_filter_mode; 1319 u8 vsu_filter_mode; 1320 u8 vsd_filter_mode; 1321 u8 hsd_pre_filter_mode; 1322 u8 vsd_pre_filter_mode; 1323 u8 scale_engine_num; 1324 u8 source_win_id; 1325 u8 possible_vp_mask; 1326 u8 dly[VOP2_DLY_MODE_MAX]; 1327 u16 pd_id; 1328 u32 reg_offset; 1329 u32 max_upscale_factor; 1330 u32 max_downscale_factor; 1331 u32 feature; 1332 u32 supported_rotations; 1333 bool splice_mode_right; 1334 }; 1335 1336 struct vop2_vp_data { 1337 u32 feature; 1338 u32 max_dclk; 1339 u8 pre_scan_max_dly; 1340 u8 layer_mix_dly; 1341 u8 hdrvivid_dly; 1342 u8 sdr2hdr_dly; 1343 u8 hdr_mix_dly; 1344 u8 win_dly; 1345 u8 splice_vp_id; 1346 u8 pixel_rate; 1347 struct vop_rect max_output; 1348 struct vop_urgency *urgency; 1349 }; 1350 1351 struct vop2_plane_table { 1352 enum vop2_layer_phy_id plane_id; 1353 enum vop2_layer_type plane_type; 1354 }; 1355 1356 struct vop2_vp_plane_mask { 1357 u8 primary_plane_id; /* use this win to show logo */ 1358 u8 attached_layers_nr; /* number layers attach to this vp */ 1359 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1360 u32 plane_mask; 1361 int cursor_plane_id; 1362 }; 1363 1364 struct vop2_dsc_data { 1365 u8 id; 1366 u8 max_slice_num; 1367 u8 max_linebuf_depth; /* used to generate the bitstream */ 1368 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1369 u16 pd_id; 1370 const char *dsc_txp_clk_src_name; 1371 const char *dsc_txp_clk_name; 1372 const char *dsc_pxl_clk_name; 1373 const char *dsc_cds_clk_name; 1374 }; 1375 1376 struct dsc_error_info { 1377 u32 dsc_error_val; 1378 char dsc_error_info[50]; 1379 }; 1380 1381 struct vop2_dump_regs { 1382 u32 offset; 1383 const char *name; 1384 u32 state_base; 1385 u32 state_mask; 1386 u32 state_shift; 1387 bool enable_state; 1388 u32 size; 1389 }; 1390 1391 struct vop2_esmart_lb_map { 1392 u8 lb_mode; 1393 u8 lb_map_value; 1394 }; 1395 1396 /** 1397 * struct vop2_ops - helper operations for vop2 hardware 1398 * 1399 * These hooks are used by the common part of the vop2 driver to 1400 * implement the proper behaviour of different variants. 1401 */ 1402 struct vop2_ops { 1403 void (*setup_win_dly)(struct display_state *state, int crtc_id); 1404 void (*setup_overlay)(struct display_state *state); 1405 }; 1406 1407 struct vop2_data { 1408 u32 version; 1409 u32 esmart_lb_mode; 1410 struct vop2_vp_data *vp_data; 1411 struct vop2_win_data *win_data; 1412 struct vop2_vp_plane_mask *plane_mask; 1413 struct vop2_plane_table *plane_table; 1414 struct vop2_power_domain_data *pd; 1415 struct vop2_dsc_data *dsc; 1416 struct dsc_error_info *dsc_error_ecw; 1417 struct dsc_error_info *dsc_error_buffer_flow; 1418 struct vop2_dump_regs *dump_regs; 1419 const struct vop2_esmart_lb_map *esmart_lb_mode_map; 1420 const struct vop2_ops *ops; 1421 u8 *vp_primary_plane_order; 1422 u8 *vp_default_primary_plane; 1423 u8 nr_vps; 1424 u8 nr_layers; 1425 u8 nr_mixers; 1426 u8 nr_gammas; 1427 u8 nr_pd; 1428 u8 nr_dscs; 1429 u8 nr_dsc_ecw; 1430 u8 nr_dsc_buffer_flow; 1431 u8 esmart_lb_mode_num; 1432 u32 reg_len; 1433 u32 dump_regs_size; 1434 }; 1435 1436 struct vop2 { 1437 u32 *regsbak; 1438 void *regs; 1439 void *grf; 1440 void *vop_grf; 1441 void *vo1_grf; 1442 void *sys_pmu; 1443 void *ioc_grf; 1444 u32 reg_len; 1445 u32 version; 1446 u32 esmart_lb_mode; 1447 bool global_init; 1448 bool merge_irq; 1449 const struct vop2_data *data; 1450 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1451 }; 1452 1453 static struct vop2 *rockchip_vop2; 1454 1455 /* vop2_layer_phy_id */ 1456 static const char *const vop2_layer_name_list[] = { 1457 "Cluster0", 1458 "Cluster1", 1459 "Esmart0", 1460 "Esmart1", 1461 "Smart0", 1462 "Smart1", 1463 "Cluster2", 1464 "Cluster3", 1465 "Esmart2", 1466 "Esmart3", 1467 }; 1468 1469 static inline const char *vop2_plane_phys_id_to_string(u8 phys_id) 1470 { 1471 if (phys_id == ROCKCHIP_VOP2_PHY_ID_INVALID) 1472 return "INVALID"; 1473 1474 if (phys_id >= ARRAY_SIZE(vop2_layer_name_list)) 1475 return NULL; 1476 1477 return vop2_layer_name_list[phys_id]; 1478 } 1479 1480 static inline bool is_vop3(struct vop2 *vop2) 1481 { 1482 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1483 return false; 1484 else 1485 return true; 1486 } 1487 1488 /* 1489 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1490 * avg_sd_factor: 1491 * bli_su_factor: 1492 * bic_su_factor: 1493 * = (src - 1) / (dst - 1) << 16; 1494 * 1495 * ygt2 enable: dst get one line from two line of the src 1496 * ygt4 enable: dst get one line from four line of the src. 1497 * 1498 */ 1499 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1500 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1501 1502 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1503 (fac * (dst - 1) >> 12 < (src - 1)) 1504 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1505 (fac * (dst - 1) >> 16 < (src - 1)) 1506 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1507 (fac * (dst - 1) >> 16 < (src - 1)) 1508 1509 static uint16_t vop2_scale_factor(enum scale_mode mode, 1510 int32_t filter_mode, 1511 uint32_t src, uint32_t dst) 1512 { 1513 uint32_t fac = 0; 1514 int i = 0; 1515 1516 if (mode == SCALE_NONE) 1517 return 0; 1518 1519 /* 1520 * A workaround to avoid zero div. 1521 */ 1522 if ((dst == 1) || (src == 1)) { 1523 dst = dst + 1; 1524 src = src + 1; 1525 } 1526 1527 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1528 fac = VOP2_BILI_SCL_DN(src, dst); 1529 for (i = 0; i < 100; i++) { 1530 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1531 break; 1532 fac -= 1; 1533 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1534 } 1535 } else { 1536 fac = VOP2_COMMON_SCL(src, dst); 1537 for (i = 0; i < 100; i++) { 1538 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1539 break; 1540 fac -= 1; 1541 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1542 } 1543 } 1544 1545 return fac; 1546 } 1547 1548 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1549 { 1550 if (is_hor) 1551 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1552 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1553 } 1554 1555 static uint16_t vop3_scale_factor(enum scale_mode mode, 1556 uint32_t src, uint32_t dst, bool is_hor) 1557 { 1558 uint32_t fac = 0; 1559 int i = 0; 1560 1561 if (mode == SCALE_NONE) 1562 return 0; 1563 1564 /* 1565 * A workaround to avoid zero div. 1566 */ 1567 if ((dst == 1) || (src == 1)) { 1568 dst = dst + 1; 1569 src = src + 1; 1570 } 1571 1572 if (mode == SCALE_DOWN) { 1573 fac = VOP2_BILI_SCL_DN(src, dst); 1574 for (i = 0; i < 100; i++) { 1575 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1576 break; 1577 fac -= 1; 1578 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1579 } 1580 } else { 1581 fac = VOP2_COMMON_SCL(src, dst); 1582 for (i = 0; i < 100; i++) { 1583 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1584 break; 1585 fac -= 1; 1586 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1587 } 1588 } 1589 1590 return fac; 1591 } 1592 1593 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1594 { 1595 if (src < dst) 1596 return SCALE_UP; 1597 else if (src > dst) 1598 return SCALE_DOWN; 1599 1600 return SCALE_NONE; 1601 } 1602 1603 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1604 { 1605 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1606 } 1607 1608 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1609 { 1610 int i = 0; 1611 1612 for (i = 0; i < vop2->data->nr_layers; i++) { 1613 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1614 return vop2->data->vp_primary_plane_order[i]; 1615 } 1616 1617 return vop2->data->vp_primary_plane_order[0]; 1618 } 1619 1620 static inline u16 scl_cal_scale(int src, int dst, int shift) 1621 { 1622 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1623 } 1624 1625 static inline u16 scl_cal_scale2(int src, int dst) 1626 { 1627 return ((src - 1) << 12) / (dst - 1); 1628 } 1629 1630 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1631 { 1632 writel(v, vop2->regs + offset); 1633 vop2->regsbak[offset >> 2] = v; 1634 } 1635 1636 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1637 { 1638 return readl(vop2->regs + offset); 1639 } 1640 1641 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1642 u32 mask, u32 shift, u32 v, 1643 bool write_mask) 1644 { 1645 if (!mask) 1646 return; 1647 1648 if (write_mask) { 1649 v = ((v & mask) << shift) | (mask << (shift + 16)); 1650 } else { 1651 u32 cached_val = vop2->regsbak[offset >> 2]; 1652 1653 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1654 vop2->regsbak[offset >> 2] = v; 1655 } 1656 1657 writel(v, vop2->regs + offset); 1658 } 1659 1660 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1661 u32 mask, u32 shift, u32 v) 1662 { 1663 u32 val = 0; 1664 1665 val = (v << shift) | (mask << (shift + 16)); 1666 writel(val, grf_base + offset); 1667 } 1668 1669 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1670 u32 mask, u32 shift) 1671 { 1672 return (readl(grf_base + offset) >> shift) & mask; 1673 } 1674 1675 static bool is_yuv_output(u32 bus_format) 1676 { 1677 switch (bus_format) { 1678 case MEDIA_BUS_FMT_YUV8_1X24: 1679 case MEDIA_BUS_FMT_YUV10_1X30: 1680 case MEDIA_BUS_FMT_YUYV10_1X20: 1681 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1682 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1683 case MEDIA_BUS_FMT_YUYV8_2X8: 1684 case MEDIA_BUS_FMT_YVYU8_2X8: 1685 case MEDIA_BUS_FMT_UYVY8_2X8: 1686 case MEDIA_BUS_FMT_VYUY8_2X8: 1687 case MEDIA_BUS_FMT_YUYV8_1X16: 1688 case MEDIA_BUS_FMT_YVYU8_1X16: 1689 case MEDIA_BUS_FMT_UYVY8_1X16: 1690 case MEDIA_BUS_FMT_VYUY8_1X16: 1691 return true; 1692 default: 1693 return false; 1694 } 1695 } 1696 1697 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding, 1698 enum drm_color_range color_range, 1699 int bit_depth) 1700 { 1701 bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0; 1702 enum vop_csc_format csc_mode = CSC_BT709L; 1703 1704 1705 switch (color_encoding) { 1706 case DRM_COLOR_YCBCR_BT601: 1707 if (full_range) 1708 csc_mode = CSC_BT601F; 1709 else 1710 csc_mode = CSC_BT601L; 1711 break; 1712 1713 case DRM_COLOR_YCBCR_BT709: 1714 if (full_range) { 1715 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F; 1716 if (bit_depth != CSC_13BIT_DEPTH) 1717 printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1718 } else { 1719 csc_mode = CSC_BT709L; 1720 } 1721 break; 1722 1723 case DRM_COLOR_YCBCR_BT2020: 1724 if (full_range) { 1725 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F; 1726 if (bit_depth != CSC_13BIT_DEPTH) 1727 printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1728 } else { 1729 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L; 1730 } 1731 break; 1732 1733 default: 1734 printf("Unsuport color_encoding:%d\n", color_encoding); 1735 } 1736 1737 return csc_mode; 1738 } 1739 1740 static bool is_uv_swap(struct display_state *state) 1741 { 1742 struct connector_state *conn_state = &state->conn_state; 1743 u32 bus_format = conn_state->bus_format; 1744 u32 output_mode = conn_state->output_mode; 1745 u32 output_type = conn_state->type; 1746 1747 /* 1748 * FIXME: 1749 * 1750 * There is no media type for YUV444 output, 1751 * so when out_mode is AAAA or P888, assume output is YUV444 on 1752 * yuv format. 1753 * 1754 * From H/W testing, YUV444 mode need a rb swap except eDP. 1755 */ 1756 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1757 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1758 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1759 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1760 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1761 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1762 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1763 output_mode == ROCKCHIP_OUT_MODE_P888) && 1764 !(output_type == DRM_MODE_CONNECTOR_eDP))) 1765 return true; 1766 else 1767 return false; 1768 } 1769 1770 static bool is_rb_swap(struct display_state *state) 1771 { 1772 struct connector_state *conn_state = &state->conn_state; 1773 u32 bus_format = conn_state->bus_format; 1774 1775 /* 1776 * The default component order of serial rgb3x8 formats 1777 * is BGR. So it is needed to enable RB swap. 1778 */ 1779 if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 || 1780 bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8) 1781 return true; 1782 else 1783 return false; 1784 } 1785 1786 static bool is_yc_swap(u32 bus_format) 1787 { 1788 switch (bus_format) { 1789 case MEDIA_BUS_FMT_YUYV8_1X16: 1790 case MEDIA_BUS_FMT_YVYU8_1X16: 1791 case MEDIA_BUS_FMT_YUYV8_2X8: 1792 case MEDIA_BUS_FMT_YVYU8_2X8: 1793 return true; 1794 default: 1795 return false; 1796 } 1797 } 1798 1799 static inline bool is_hot_plug_devices(int output_type) 1800 { 1801 switch (output_type) { 1802 case DRM_MODE_CONNECTOR_HDMIA: 1803 case DRM_MODE_CONNECTOR_HDMIB: 1804 case DRM_MODE_CONNECTOR_TV: 1805 case DRM_MODE_CONNECTOR_DisplayPort: 1806 case DRM_MODE_CONNECTOR_VGA: 1807 case DRM_MODE_CONNECTOR_Unknown: 1808 return true; 1809 default: 1810 return false; 1811 } 1812 } 1813 1814 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1815 { 1816 int i = 0; 1817 1818 for (i = 0; i < vop2->data->nr_layers; i++) { 1819 if (vop2->data->win_data[i].phys_id == phys_id) 1820 return &vop2->data->win_data[i]; 1821 } 1822 1823 return NULL; 1824 } 1825 1826 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1827 { 1828 int i = 0; 1829 1830 for (i = 0; i < vop2->data->nr_pd; i++) { 1831 if (vop2->data->pd[i].id == pd_id) 1832 return &vop2->data->pd[i]; 1833 } 1834 1835 return NULL; 1836 } 1837 1838 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1839 u32 *lut_regs, u32 *lut_val, int lut_len) 1840 { 1841 u32 vp_offset = crtc_id * 0x100; 1842 int i; 1843 1844 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1845 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1846 crtc_id, false); 1847 1848 for (i = 0; i < lut_len; i++) 1849 writel(lut_val[i], lut_regs + i); 1850 1851 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1852 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1853 } 1854 1855 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1856 u32 *lut_regs, u32 *lut_val, int lut_len) 1857 { 1858 u32 vp_offset = crtc_id * 0x100; 1859 int i; 1860 1861 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1862 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1863 crtc_id, false); 1864 1865 for (i = 0; i < lut_len; i++) 1866 writel(lut_val[i], lut_regs + i); 1867 1868 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1869 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1870 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1871 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1872 } 1873 1874 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1875 struct display_state *state) 1876 { 1877 struct connector_state *conn_state = &state->conn_state; 1878 struct crtc_state *cstate = &state->crtc_state; 1879 struct resource gamma_res; 1880 fdt_size_t lut_size; 1881 int i, lut_len, ret = 0; 1882 u32 *lut_regs; 1883 u32 r, g, b; 1884 struct base2_disp_info *disp_info = conn_state->disp_info; 1885 static int gamma_lut_en_num = 1; 1886 1887 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1888 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1889 return 0; 1890 } 1891 1892 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1893 if (ret) 1894 printf("failed to get gamma lut res\n"); 1895 lut_regs = (u32 *)gamma_res.start; 1896 lut_size = gamma_res.end - gamma_res.start + 1; 1897 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1898 printf("failed to get gamma lut register\n"); 1899 return 0; 1900 } 1901 lut_len = lut_size / 4; 1902 if (lut_len != 256 && lut_len != 1024) { 1903 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1904 return 0; 1905 } 1906 1907 if (!cstate->lut_val) { 1908 if (!disp_info) 1909 return 0; 1910 1911 if (!disp_info->gamma_lut_data.size) 1912 return 0; 1913 1914 cstate->lut_val = (u32 *)calloc(1, lut_size); 1915 for (i = 0; i < lut_len; i++) { 1916 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1917 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1918 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1919 1920 cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1921 } 1922 } 1923 1924 if (vop2->version == VOP_VERSION_RK3568) { 1925 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1926 cstate->lut_val, lut_len); 1927 gamma_lut_en_num++; 1928 } else { 1929 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1930 cstate->lut_val, lut_len); 1931 if (cstate->splice_mode) { 1932 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, 1933 cstate->lut_val, lut_len); 1934 gamma_lut_en_num++; 1935 } 1936 gamma_lut_en_num++; 1937 } 1938 1939 free(cstate->lut_val); 1940 1941 return 0; 1942 } 1943 1944 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1945 struct display_state *state) 1946 { 1947 struct connector_state *conn_state = &state->conn_state; 1948 struct crtc_state *cstate = &state->crtc_state; 1949 int i, cubic_lut_len; 1950 u32 vp_offset = cstate->crtc_id * 0x100; 1951 struct base2_disp_info *disp_info = conn_state->disp_info; 1952 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1953 u32 *cubic_lut_addr; 1954 1955 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1956 return 0; 1957 1958 if (!disp_info->cubic_lut_data.size) 1959 return 0; 1960 1961 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1962 cubic_lut_len = disp_info->cubic_lut_data.size; 1963 1964 for (i = 0; i < cubic_lut_len / 2; i++) { 1965 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1966 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1967 ((lut->lblue[2 * i] & 0xff) << 24); 1968 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1969 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1970 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1971 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1972 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1973 *cubic_lut_addr++ = 0; 1974 } 1975 1976 if (cubic_lut_len % 2) { 1977 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1978 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1979 ((lut->lblue[2 * i] & 0xff) << 24); 1980 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1981 *cubic_lut_addr++ = 0; 1982 *cubic_lut_addr = 0; 1983 } 1984 1985 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1986 get_cubic_lut_buffer(cstate->crtc_id)); 1987 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1988 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1989 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1990 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1991 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1992 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1993 1994 return 0; 1995 } 1996 1997 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1998 struct bcsh_state *bcsh_state, int crtc_id) 1999 { 2000 struct crtc_state *cstate = &state->crtc_state; 2001 u32 vp_offset = crtc_id * 0x100; 2002 2003 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 2004 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 2005 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 2006 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 2007 2008 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 2009 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 2010 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 2011 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 2012 2013 if (!cstate->bcsh_en) { 2014 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 2015 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 2016 return; 2017 } 2018 2019 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2020 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 2021 bcsh_state->brightness, false); 2022 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2023 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 2024 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2025 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 2026 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 2027 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2028 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 2029 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2030 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 2031 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2032 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 2033 BCSH_OUT_MODE_NORMAL_VIDEO, false); 2034 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 2035 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 2036 } 2037 2038 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 2039 { 2040 struct connector_state *conn_state = &state->conn_state; 2041 struct base_bcsh_info *bcsh_info; 2042 struct crtc_state *cstate = &state->crtc_state; 2043 struct bcsh_state bcsh_state; 2044 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 2045 2046 if (!conn_state->disp_info) 2047 return; 2048 bcsh_info = &conn_state->disp_info->bcsh_info; 2049 if (!bcsh_info) 2050 return; 2051 2052 if (bcsh_info->brightness != 50 || 2053 bcsh_info->contrast != 50 || 2054 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 2055 cstate->bcsh_en = true; 2056 2057 if (cstate->bcsh_en) { 2058 if (!cstate->yuv_overlay) 2059 cstate->post_r2y_en = 1; 2060 if (!is_yuv_output(conn_state->bus_format)) 2061 cstate->post_y2r_en = 1; 2062 } else { 2063 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2064 cstate->post_r2y_en = 1; 2065 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2066 cstate->post_y2r_en = 1; 2067 } 2068 2069 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2070 conn_state->color_range, 2071 CSC_10BIT_DEPTH); 2072 2073 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 2074 brightness = interpolate(0, -128, 100, 127, 2075 bcsh_info->brightness); 2076 else 2077 brightness = interpolate(0, -32, 100, 31, 2078 bcsh_info->brightness); 2079 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 2080 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 2081 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 2082 2083 2084 /* 2085 * a:[-30~0): 2086 * sin_hue = 0x100 - sin(a)*256; 2087 * cos_hue = cos(a)*256; 2088 * a:[0~30] 2089 * sin_hue = sin(a)*256; 2090 * cos_hue = cos(a)*256; 2091 */ 2092 sin_hue = fixp_sin32(hue) >> 23; 2093 cos_hue = fixp_cos32(hue) >> 23; 2094 2095 bcsh_state.brightness = brightness; 2096 bcsh_state.contrast = contrast; 2097 bcsh_state.saturation = saturation; 2098 bcsh_state.sin_hue = sin_hue; 2099 bcsh_state.cos_hue = cos_hue; 2100 2101 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 2102 if (cstate->splice_mode) 2103 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 2104 } 2105 2106 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 2107 { 2108 struct connector_state *conn_state = &state->conn_state; 2109 struct drm_display_mode *mode = &conn_state->mode; 2110 struct crtc_state *cstate = &state->crtc_state; 2111 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 2112 u16 hdisplay = mode->crtc_hdisplay; 2113 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2114 2115 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 2116 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 2117 bg_dly -= bg_ovl_dly; 2118 2119 /* 2120 * splice mode: hdisplay must roundup as 4 pixel, 2121 * no splice mode: hdisplay must roundup as 2 pixel. 2122 */ 2123 if (cstate->splice_mode) 2124 pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1; 2125 else 2126 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2127 2128 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 2129 hsync_len = 8; 2130 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 2131 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 2132 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2133 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2134 } 2135 2136 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 2137 { 2138 struct connector_state *conn_state = &state->conn_state; 2139 struct drm_display_mode *mode = &conn_state->mode; 2140 u32 bg_dly, pre_scan_dly; 2141 u16 hdisplay = mode->crtc_hdisplay; 2142 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2143 2144 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 2145 vop2->data->vp_data[crtc_id].layer_mix_dly + 2146 vop2->data->vp_data[crtc_id].hdr_mix_dly; 2147 /* hdisplay must roundup as 2 pixel */ 2148 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2149 /** 2150 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will 2151 * lead to first line data be zero. 2152 */ 2153 pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len); 2154 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 2155 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2156 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2157 } 2158 2159 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 2160 { 2161 struct connector_state *conn_state = &state->conn_state; 2162 struct drm_display_mode *mode = &conn_state->mode; 2163 struct crtc_state *cstate = &state->crtc_state; 2164 const struct vop2_data *vop2_data = vop2->data; 2165 const struct vop2_ops *vop2_ops = vop2_data->ops; 2166 u32 vp_offset = (cstate->crtc_id * 0x100); 2167 u16 vtotal = mode->crtc_vtotal; 2168 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2169 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2170 u16 hdisplay = mode->crtc_hdisplay; 2171 u16 vdisplay = mode->crtc_vdisplay; 2172 u16 hsize = 2173 hdisplay * (conn_state->overscan.left_margin + 2174 conn_state->overscan.right_margin) / 200; 2175 u16 vsize = 2176 vdisplay * (conn_state->overscan.top_margin + 2177 conn_state->overscan.bottom_margin) / 200; 2178 u16 hact_end, vact_end; 2179 u32 val; 2180 2181 hsize = round_down(hsize, 2); 2182 vsize = round_down(vsize, 2); 2183 2184 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 2185 hact_end = hact_st + hsize; 2186 val = hact_st << 16; 2187 val |= hact_end; 2188 2189 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 2190 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 2191 vact_end = vact_st + vsize; 2192 val = vact_st << 16; 2193 val |= vact_end; 2194 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 2195 val = scl_cal_scale2(vdisplay, vsize) << 16; 2196 val |= scl_cal_scale2(hdisplay, hsize); 2197 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 2198 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 2199 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 2200 vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 2201 RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT, 2202 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 2203 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false); 2204 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2205 u16 vact_st_f1 = vtotal + vact_st + 1; 2206 u16 vact_end_f1 = vact_st_f1 + vsize; 2207 2208 val = vact_st_f1 << 16 | vact_end_f1; 2209 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 2210 } 2211 2212 if (is_vop3(vop2)) { 2213 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 2214 } else { 2215 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 2216 vop2_ops->setup_win_dly(state, cstate->crtc_id); 2217 if (cstate->splice_mode) { 2218 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 2219 vop2_ops->setup_win_dly(state, cstate->splice_crtc_id); 2220 } 2221 } 2222 } 2223 2224 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 2225 { 2226 struct connector_state *conn_state = &state->conn_state; 2227 struct crtc_state *cstate = &state->crtc_state; 2228 struct acm_data *acm = &conn_state->disp_info->acm_data; 2229 struct drm_display_mode *mode = &conn_state->mode; 2230 u32 vp_offset = (cstate->crtc_id * 0x100); 2231 s16 *lut_y; 2232 s16 *lut_h; 2233 s16 *lut_s; 2234 u32 value; 2235 int i; 2236 2237 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2238 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2239 if (!acm->acm_enable) { 2240 writel(0, vop2->regs + RK3528_ACM_CTRL); 2241 return; 2242 } 2243 2244 printf("post acm enable\n"); 2245 2246 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 2247 2248 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 2249 ((mode->vdisplay & 0xfff) << 20); 2250 writel(value, vop2->regs + RK3528_ACM_CTRL); 2251 2252 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 2253 ((acm->s_gain << 20) & 0x3ff00000); 2254 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 2255 2256 lut_y = &acm->gain_lut_hy[0]; 2257 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 2258 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 2259 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 2260 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2261 ((lut_s[i] << 16) & 0xff0000); 2262 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 2263 } 2264 2265 lut_y = &acm->gain_lut_hs[0]; 2266 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 2267 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 2268 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2269 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2270 ((lut_s[i] << 16) & 0xff0000); 2271 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2272 } 2273 2274 lut_y = &acm->delta_lut_h[0]; 2275 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2276 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2277 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2278 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2279 ((lut_s[i] << 20) & 0x3ff00000); 2280 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2281 } 2282 2283 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2284 } 2285 2286 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2287 { 2288 struct connector_state *conn_state = &state->conn_state; 2289 struct crtc_state *cstate = &state->crtc_state; 2290 struct acm_data *acm = &conn_state->disp_info->acm_data; 2291 struct csc_info *csc = &conn_state->disp_info->csc_info; 2292 struct post_csc_coef csc_coef; 2293 bool is_input_yuv = false; 2294 bool is_output_yuv = false; 2295 bool post_r2y_en = false; 2296 bool post_csc_en = false; 2297 u32 vp_offset = (cstate->crtc_id * 0x100); 2298 u32 value; 2299 int range_type; 2300 2301 printf("post csc enable\n"); 2302 2303 if (acm->acm_enable) { 2304 if (!cstate->yuv_overlay) 2305 post_r2y_en = true; 2306 2307 /* do y2r in csc module */ 2308 if (!is_yuv_output(conn_state->bus_format)) 2309 post_csc_en = true; 2310 } else { 2311 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2312 post_r2y_en = true; 2313 2314 /* do y2r in csc module */ 2315 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2316 post_csc_en = true; 2317 } 2318 2319 if (csc->csc_enable) 2320 post_csc_en = true; 2321 2322 if (cstate->yuv_overlay || post_r2y_en) 2323 is_input_yuv = true; 2324 2325 if (is_yuv_output(conn_state->bus_format)) 2326 is_output_yuv = true; 2327 2328 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2329 conn_state->color_range, 2330 CSC_13BIT_DEPTH); 2331 2332 if (post_csc_en) { 2333 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2334 is_output_yuv); 2335 2336 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2337 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2338 csc_coef.csc_coef00, false); 2339 value = csc_coef.csc_coef01 & 0xffff; 2340 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2341 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2342 value = csc_coef.csc_coef10 & 0xffff; 2343 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2344 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2345 value = csc_coef.csc_coef12 & 0xffff; 2346 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2347 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2348 value = csc_coef.csc_coef21 & 0xffff; 2349 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2350 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2351 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2352 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2353 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2354 2355 range_type = csc_coef.range_type ? 0 : 1; 2356 range_type <<= is_input_yuv ? 0 : 1; 2357 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2358 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2359 } 2360 2361 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2362 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2363 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2364 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2365 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2366 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2367 } 2368 2369 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2370 { 2371 struct connector_state *conn_state = &state->conn_state; 2372 struct base2_disp_info *disp_info = conn_state->disp_info; 2373 const char *enable_flag; 2374 if (!disp_info) { 2375 printf("disp_info is empty\n"); 2376 return; 2377 } 2378 2379 enable_flag = (const char *)&disp_info->cacm_header; 2380 if (strncasecmp(enable_flag, "CACM", 4)) { 2381 printf("acm and csc is not support\n"); 2382 return; 2383 } 2384 2385 vop3_post_acm_config(state, vop2); 2386 vop3_post_csc_config(state, vop2); 2387 } 2388 2389 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2, 2390 struct vop2_power_domain_data *pd_data) 2391 { 2392 int val = 0; 2393 bool is_bisr_en, is_otp_bisr_en; 2394 2395 if (pd_data->id == VOP2_PD_CLUSTER) { 2396 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2397 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2398 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2399 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2400 if (is_bisr_en && is_otp_bisr_en) 2401 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2402 val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1), 2403 50 * 1000); 2404 else 2405 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2406 val, !((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1), 2407 50 * 1000); 2408 } else { 2409 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2410 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2411 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2412 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2413 if (is_bisr_en && is_otp_bisr_en) 2414 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2415 val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1), 2416 50 * 1000); 2417 else 2418 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2419 val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1), 2420 50 * 1000); 2421 } 2422 } 2423 2424 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2425 { 2426 int ret = 0; 2427 2428 if (pd_data->id == VOP2_PD_CLUSTER) 2429 vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK, 2430 RK3576_CLUSTER_PD_EN_SHIFT, 0, true); 2431 else 2432 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK, 2433 RK3576_ESMART_PD_EN_SHIFT, 0, true); 2434 ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data); 2435 if (ret) { 2436 printf("wait vop2 power domain timeout\n"); 2437 return ret; 2438 } 2439 2440 return 0; 2441 } 2442 2443 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2, 2444 struct vop2_power_domain_data *pd_data) 2445 { 2446 int val = 0; 2447 int shift = 0; 2448 int shift_factor = 0; 2449 bool is_bisr_en = false; 2450 2451 /* 2452 * The order of pd status bits in BISR_STS register 2453 * is different from that in VOP SYS_STS register. 2454 */ 2455 if (pd_data->id == VOP2_PD_DSC_8K || 2456 pd_data->id == VOP2_PD_DSC_4K || 2457 pd_data->id == VOP2_PD_ESMART) 2458 shift_factor = 1; 2459 2460 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2461 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2462 if (is_bisr_en) { 2463 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2464 2465 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2466 ((val >> shift) & 0x1), 50 * 1000); 2467 } else { 2468 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2469 2470 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2471 !((val >> shift) & 0x1), 50 * 1000); 2472 } 2473 } 2474 2475 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2476 { 2477 int ret = 0; 2478 2479 vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK, 2480 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false); 2481 ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data); 2482 if (ret) { 2483 printf("wait vop2 power domain timeout\n"); 2484 return ret; 2485 } 2486 2487 return 0; 2488 } 2489 2490 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2491 { 2492 struct vop2_power_domain_data *pd_data; 2493 int ret = 0; 2494 2495 if (!pd_id) 2496 return 0; 2497 2498 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2499 if (!pd_data) { 2500 printf("can't find pd_data by id\n"); 2501 return -EINVAL; 2502 } 2503 2504 if (pd_data->parent_id) { 2505 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2506 if (ret) { 2507 printf("can't open parent power domain\n"); 2508 return -EINVAL; 2509 } 2510 } 2511 2512 /* 2513 * Read VOP internal power domain on/off status. 2514 * We should query BISR_STS register in PMU for 2515 * power up/down status when memory repair is enabled. 2516 * Return value: 1 for power on, 0 for power off; 2517 */ 2518 if (vop2->version == VOP_VERSION_RK3576) 2519 ret = rk3576_vop2_power_domain_on(vop2, pd_data); 2520 else 2521 ret = rk3588_vop2_power_domain_on(vop2, pd_data); 2522 2523 return ret; 2524 } 2525 2526 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2527 { 2528 u32 *base = vop2->regs; 2529 int i = 0; 2530 2531 /* 2532 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2533 */ 2534 for (i = 0; i < (vop2->reg_len >> 2); i++) 2535 vop2->regsbak[i] = base[i]; 2536 } 2537 2538 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2539 { 2540 if (!is_vop3(vop2)) 2541 return false; 2542 2543 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2544 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2545 return true; 2546 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2547 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2548 return true; 2549 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2550 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2551 return true; 2552 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE && 2553 win->phys_id == ROCKCHIP_VOP2_ESMART3) 2554 return true; 2555 else 2556 return false; 2557 } 2558 2559 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2560 { 2561 struct vop2_win_data *win_data; 2562 int i; 2563 u8 scale_engine_num = 0; 2564 2565 /* store plane mask for vop2_fixup_dts */ 2566 for (i = 0; i < vop2->data->nr_layers; i++) { 2567 win_data = &vop2->data->win_data[i]; 2568 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2569 continue; 2570 2571 win_data->scale_engine_num = scale_engine_num++; 2572 } 2573 } 2574 2575 static int vop3_get_esmart_lb_mode(struct vop2 *vop2) 2576 { 2577 const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map; 2578 int i; 2579 2580 if (!esmart_lb_mode_map) 2581 return vop2->esmart_lb_mode; 2582 2583 for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) { 2584 if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode) 2585 return esmart_lb_mode_map->lb_map_value; 2586 esmart_lb_mode_map++; 2587 } 2588 2589 if (i == vop2->data->esmart_lb_mode_num) 2590 printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode); 2591 2592 return vop2->data->esmart_lb_mode_map[0].lb_map_value; 2593 } 2594 2595 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2596 { 2597 struct crtc_state *cstate = &state->crtc_state; 2598 const struct vop2_data *vop2_data = vop2->data; 2599 const struct vop2_ops *vop2_ops = vop2_data->ops; 2600 struct vop2_vp_plane_mask *plane_mask; 2601 int active_vp_num = 0; 2602 int layer_phy_id = 0; 2603 int i, j; 2604 u32 layer_nr = 0; 2605 const u8 *tmp; 2606 2607 if (vop2->global_init) 2608 return; 2609 2610 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2611 if (soc_is_rk3566()) 2612 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2613 OTP_WIN_EN_SHIFT, 1, false); 2614 2615 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2616 u32 plane_mask; 2617 int primary_plane_id; 2618 2619 for (i = 0; i < vop2->data->nr_vps; i++) { 2620 plane_mask = cstate->crtc->vps[i].plane_mask; 2621 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2622 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2623 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2624 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2625 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2626 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2627 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2628 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2629 2630 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2631 for (j = 0; j < layer_nr; j++) { 2632 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2633 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2634 } 2635 } 2636 } else {/* need soft assign plane mask */ 2637 printf("Assign plane mask automatically\n"); 2638 if (vop2->version == VOP_VERSION_RK3576) { 2639 for (i = 0; i < vop2->data->nr_vps; i++) { 2640 if (cstate->crtc->vps[i].enable) { 2641 vop2->vp_plane_mask[i].attached_layers_nr = 1; 2642 vop2->vp_plane_mask[i].primary_plane_id = 2643 vop2->data->vp_default_primary_plane[i]; 2644 vop2->vp_plane_mask[i].attached_layers[0] = 2645 vop2->data->vp_default_primary_plane[i]; 2646 vop2->vp_plane_mask[i].plane_mask |= 2647 BIT(vop2->data->vp_default_primary_plane[i]); 2648 active_vp_num++; 2649 } else { 2650 /* 2651 * mark the primary plane id of the VP that is 2652 * not enabled to invalid. 2653 */ 2654 vop2->vp_plane_mask[i].primary_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID; 2655 } 2656 } 2657 printf("VOP have %d active VP\n", active_vp_num); 2658 } else { 2659 /* find the first unplug devices and set it as main display */ 2660 int main_vp_index = -1; 2661 2662 for (i = 0; i < vop2->data->nr_vps; i++) { 2663 if (cstate->crtc->vps[i].enable) 2664 active_vp_num++; 2665 } 2666 printf("VOP have %d active VP\n", active_vp_num); 2667 2668 if (soc_is_rk3566() && active_vp_num > 2) 2669 printf("ERROR: rk3566 only support 2 display output!!\n"); 2670 plane_mask = vop2->data->plane_mask; 2671 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2672 /* 2673 * For rk3528, one display policy for hdmi store in plane_mask[0], and 2674 * the other for cvbs store in plane_mask[2]. 2675 */ 2676 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2677 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2678 plane_mask += 2 * VOP2_VP_MAX; 2679 2680 if (vop2->version == VOP_VERSION_RK3528) { 2681 /* 2682 * For rk3528, the plane mask of vp is limited, only esmart2 can 2683 * be selected by both vp0 and vp1. 2684 */ 2685 j = 0; 2686 } else { 2687 for (i = 0; i < vop2->data->nr_vps; i++) { 2688 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2689 /* the first store main display plane mask */ 2690 vop2->vp_plane_mask[i] = plane_mask[0]; 2691 main_vp_index = i; 2692 break; 2693 } 2694 } 2695 2696 /* if no find unplug devices, use vp0 as main display */ 2697 if (main_vp_index < 0) { 2698 main_vp_index = 0; 2699 vop2->vp_plane_mask[0] = plane_mask[0]; 2700 } 2701 2702 /* plane_mask[0] store main display, so we from plane_mask[1] */ 2703 j = 1; 2704 } 2705 2706 /* init other display except main display */ 2707 for (i = 0; i < vop2->data->nr_vps; i++) { 2708 /* main display or no connect devices */ 2709 if (i == main_vp_index || !cstate->crtc->vps[i].enable) 2710 continue; 2711 vop2->vp_plane_mask[i] = plane_mask[j++]; 2712 /* 2713 * For rk3588, the main window should attach to the VP0 while 2714 * the splice window should attach to the VP1 when the display 2715 * mode is over 4k. 2716 * If only one VP is enabled and the plane mask is not assigned 2717 * in DTS, all main windows will be assigned to the enabled VPx, 2718 * and all splice windows will be assigned to the VPx+1, in order 2719 * to ensure that the splice mode work well. 2720 */ 2721 if (vop2->version == VOP_VERSION_RK3588 && active_vp_num == 1) 2722 vop2->vp_plane_mask[(i + 1) % vop2->data->nr_vps] = plane_mask[j++]; 2723 } 2724 } 2725 /* store plane mask for vop2_fixup_dts */ 2726 for (i = 0; i < vop2->data->nr_vps; i++) { 2727 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2728 for (j = 0; j < layer_nr; j++) { 2729 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2730 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2731 } 2732 } 2733 } 2734 2735 if (vop2->version == VOP_VERSION_RK3588) 2736 rk3588_vop2_regsbak(vop2); 2737 else 2738 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2739 2740 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2741 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2742 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2743 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2744 2745 for (i = 0; i < vop2->data->nr_vps; i++) { 2746 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2747 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2748 printf("%s ", 2749 vop2_plane_phys_id_to_string(vop2->vp_plane_mask[i].attached_layers[j])); 2750 printf("], primary plane: %s\n", 2751 vop2_plane_phys_id_to_string(vop2->vp_plane_mask[i].primary_plane_id)); 2752 } 2753 2754 vop2_ops->setup_overlay(state); 2755 2756 if (is_vop3(vop2)) { 2757 /* 2758 * you can rewrite at dts vop node: 2759 * 2760 * VOP3_ESMART_8K_MODE = 0, 2761 * VOP3_ESMART_4K_4K_MODE = 1, 2762 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2763 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2764 * 2765 * &vop { 2766 * esmart_lb_mode = /bits/ 8 <2>; 2767 * }; 2768 */ 2769 tmp = dev_read_u8_array_ptr(cstate->dev, "esmart_lb_mode", 1); 2770 if (tmp) 2771 vop2->esmart_lb_mode = *tmp; 2772 else 2773 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2774 if (vop2->version == VOP_VERSION_RK3576) 2775 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, 2776 RK3576_ESMART_LB_MODE_SEL_MASK, 2777 RK3576_ESMART_LB_MODE_SEL_SHIFT, 2778 vop3_get_esmart_lb_mode(vop2), true); 2779 else 2780 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 2781 ESMART_LB_MODE_SEL_MASK, 2782 ESMART_LB_MODE_SEL_SHIFT, 2783 vop3_get_esmart_lb_mode(vop2), false); 2784 2785 vop3_init_esmart_scale_engine(vop2); 2786 2787 if (vop2->version == VOP_VERSION_RK3576) 2788 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2789 RK3576_DSP_VS_T_SEL_SHIFT, 0, true); 2790 else 2791 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2792 DSP_VS_T_SEL_SHIFT, 0, false); 2793 2794 /* 2795 * This is a workaround for RK3528/RK3562/RK3576: 2796 * 2797 * The aclk pre auto gating function may disable the aclk 2798 * in some unexpected cases, which detected by hardware 2799 * automatically. 2800 * 2801 * For example, if the above function is enabled, the post 2802 * scale function will be affected, resulting in abnormal 2803 * display. 2804 */ 2805 if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 || 2806 vop2->version == VOP_VERSION_RK3576) 2807 vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK, 2808 ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false); 2809 } 2810 2811 if (vop2->version == VOP_VERSION_RK3568) 2812 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2813 2814 if (vop2->version == VOP_VERSION_RK3576) { 2815 vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq"); 2816 2817 /* Default use rkiommu 1.0 for axi0 */ 2818 vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true); 2819 2820 /* Init frc2.0 config */ 2821 vop2_writel(vop2, 0xca0, 0xc8); 2822 vop2_writel(vop2, 0xca4, 0x01000100); 2823 vop2_writel(vop2, 0xca8, 0x03ff0100); 2824 vop2_writel(vop2, 0xda0, 0xc8); 2825 vop2_writel(vop2, 0xda4, 0x01000100); 2826 vop2_writel(vop2, 0xda8, 0x03ff0100); 2827 2828 if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true) 2829 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2830 VP_INTR_MERGE_EN_SHIFT, 1, true); 2831 2832 /* Set reg done every field for interlace */ 2833 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK, 2834 INTERLACE_FRM_REG_DONE_SHIFT, 0, false); 2835 } 2836 2837 vop2->global_init = true; 2838 } 2839 2840 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state) 2841 { 2842 struct crtc_state *cstate = &state->crtc_state; 2843 const struct vop2_data *vop2_data = vop2->data; 2844 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2845 struct resource sharp_regs; 2846 u32 *sharp_reg_base; 2847 int ret; 2848 2849 if (!(vp_data->feature & VOP_FEATURE_POST_SHARP)) 2850 return; 2851 2852 ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs); 2853 if (ret) { 2854 printf("failed to get sharp regs\n"); 2855 return; 2856 } 2857 sharp_reg_base = (u32 *)sharp_regs.start; 2858 2859 /* 2860 * After vop initialization, keep sw_sharp_enable always on. 2861 * Only enable/disable sharp submodule to avoid black screen. 2862 */ 2863 writel(0x1, sharp_reg_base); 2864 } 2865 2866 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state) 2867 { 2868 struct crtc_state *cstate = &state->crtc_state; 2869 const struct vop2_data *vop2_data = vop2->data; 2870 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2871 struct resource acm_regs; 2872 u32 *acm_reg_base; 2873 u32 vp_offset = (cstate->crtc_id * 0x100); 2874 int ret; 2875 2876 if (!(vp_data->feature & VOP_FEATURE_POST_ACM)) 2877 return; 2878 2879 ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs); 2880 if (ret) { 2881 printf("failed to get acm regs\n"); 2882 return; 2883 } 2884 acm_reg_base = (u32 *)acm_regs.start; 2885 2886 /* 2887 * Black screen is displayed when acm bypass switched 2888 * between enable and disable. Therefore, disable acm 2889 * bypass by default after system boot. 2890 */ 2891 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2892 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2893 2894 writel(0, acm_reg_base + 0); 2895 } 2896 2897 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state, 2898 struct device_node *dsp_lut_node) 2899 { 2900 struct crtc_state *cstate = &state->crtc_state; 2901 struct resource gamma_res; 2902 fdt_size_t lut_size; 2903 u32 *lut_regs; 2904 u32 *lut; 2905 u32 r, g, b; 2906 int lut_len; 2907 int length; 2908 int i, j; 2909 int ret = 0; 2910 2911 of_get_property(dsp_lut_node, "gamma-lut", &length); 2912 if (!length) 2913 return -EINVAL; 2914 2915 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 2916 if (ret) 2917 printf("failed to get gamma lut res\n"); 2918 lut_regs = (u32 *)gamma_res.start; 2919 lut_size = gamma_res.end - gamma_res.start + 1; 2920 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 2921 printf("failed to get gamma lut register\n"); 2922 return -EINVAL; 2923 } 2924 lut_len = lut_size / 4; 2925 2926 cstate->lut_val = (u32 *)calloc(1, lut_size); 2927 if (!cstate->lut_val) 2928 return -ENOMEM; 2929 2930 length >>= 2; 2931 if (length != lut_len) { 2932 lut = (u32 *)calloc(1, lut_len); 2933 if (!lut) { 2934 free(cstate->lut_val); 2935 return -ENOMEM; 2936 } 2937 2938 ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length); 2939 if (ret) { 2940 printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id); 2941 free(cstate->lut_val); 2942 free(lut); 2943 return -EINVAL; 2944 } 2945 2946 /* 2947 * In order to achieve the same gamma correction effect in different 2948 * platforms, the following conversion helps to translate from 8bit 2949 * gamma table with 256 parameters to 10bit gamma with 1024 parameters. 2950 */ 2951 for (i = 0; i < lut_len; i++) { 2952 j = i * length / lut_len; 2953 r = lut[j] / length / length * lut_len / length; 2954 g = lut[j] / length % length * lut_len / length; 2955 b = lut[j] % length * lut_len / length; 2956 2957 cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b; 2958 } 2959 free(lut); 2960 } else { 2961 of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len); 2962 } 2963 2964 return 0; 2965 } 2966 2967 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state) 2968 { 2969 struct crtc_state *cstate = &state->crtc_state; 2970 struct device_node *dsp_lut_node; 2971 int phandle; 2972 int ret = 0; 2973 2974 phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1); 2975 if (phandle < 0) 2976 return; 2977 2978 dsp_lut_node = of_find_node_by_phandle(phandle); 2979 if (!dsp_lut_node) 2980 return; 2981 2982 ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node); 2983 if (ret) 2984 printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id); 2985 } 2986 2987 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2988 { 2989 rockchip_vop2_of_get_dsp_lut(vop2, state); 2990 2991 rockchip_vop2_gamma_lut_init(vop2, state); 2992 rockchip_vop2_cubic_lut_init(vop2, state); 2993 rockchip_vop2_sharp_init(vop2, state); 2994 rockchip_vop2_acm_init(vop2, state); 2995 2996 return 0; 2997 } 2998 2999 /* 3000 * VOP2 have multi video ports. 3001 * video port ------- crtc 3002 */ 3003 static int rockchip_vop2_preinit(struct display_state *state) 3004 { 3005 struct crtc_state *cstate = &state->crtc_state; 3006 const struct vop2_data *vop2_data = cstate->crtc->data; 3007 struct regmap *map; 3008 char dclk_name[16]; 3009 int ret; 3010 3011 if (!rockchip_vop2) { 3012 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 3013 if (!rockchip_vop2) 3014 return -ENOMEM; 3015 memset(rockchip_vop2, 0, sizeof(struct vop2)); 3016 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 3017 rockchip_vop2->reg_len = RK3568_MAX_REG; 3018 #ifdef CONFIG_SPL_BUILD 3019 rockchip_vop2->regs = (void *)RK3528_VOP_BASE; 3020 #else 3021 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 3022 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf"); 3023 rockchip_vop2->grf = regmap_get_range(map, 0); 3024 if (rockchip_vop2->grf <= 0) 3025 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 3026 #endif 3027 rockchip_vop2->version = vop2_data->version; 3028 rockchip_vop2->data = vop2_data; 3029 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 3030 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf"); 3031 rockchip_vop2->vop_grf = regmap_get_range(map, 0); 3032 if (rockchip_vop2->vop_grf <= 0) 3033 printf("%s: Get syscon vop_grf failed (ret=%p)\n", 3034 __func__, rockchip_vop2->vop_grf); 3035 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 3036 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 3037 if (rockchip_vop2->vo1_grf <= 0) 3038 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", 3039 __func__, rockchip_vop2->vo1_grf); 3040 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3041 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3042 if (rockchip_vop2->sys_pmu <= 0) 3043 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3044 __func__, rockchip_vop2->sys_pmu); 3045 } else if (rockchip_vop2->version == VOP_VERSION_RK3576) { 3046 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf"); 3047 rockchip_vop2->ioc_grf = regmap_get_range(map, 0); 3048 if (rockchip_vop2->ioc_grf <= 0) 3049 printf("%s: Get syscon ioc_grf failed (ret=%p)\n", 3050 __func__, rockchip_vop2->ioc_grf); 3051 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3052 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3053 if (rockchip_vop2->sys_pmu <= 0) 3054 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3055 __func__, rockchip_vop2->sys_pmu); 3056 } 3057 } 3058 3059 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3060 if (dev_read_stringlist_search(cstate->dev, "reset-names", dclk_name) > 0) { 3061 ret = reset_get_by_name(cstate->dev, dclk_name, &cstate->dclk_rst); 3062 if (ret < 0) { 3063 printf("%s: failed to get dclk reset: %d\n", __func__, ret); 3064 cstate->dclk_rst.dev = NULL; 3065 } 3066 } 3067 3068 cstate->private = rockchip_vop2; 3069 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 3070 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 3071 3072 vop2_global_initial(rockchip_vop2, state); 3073 3074 return 0; 3075 } 3076 3077 /* 3078 * calc the dclk on rk3588 3079 * the available div of dclk is 1, 2, 4 3080 * 3081 */ 3082 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 3083 { 3084 if (child_clk * 4 <= max_dclk) 3085 return child_clk * 4; 3086 else if (child_clk * 2 <= max_dclk) 3087 return child_clk * 2; 3088 else if (child_clk <= max_dclk) 3089 return child_clk; 3090 else 3091 return 0; 3092 } 3093 3094 /* 3095 * 4 pixclk/cycle on rk3588 3096 * RGB/eDP/HDMI: if_pixclk >= dclk_core 3097 * DP: dp_pixclk = dclk_out <= dclk_core 3098 * DSI: mipi_pixclk <= dclk_out <= dclk_core 3099 */ 3100 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 3101 int *dclk_core_div, int *dclk_out_div, 3102 int *if_pixclk_div, int *if_dclk_div) 3103 { 3104 struct crtc_state *cstate = &state->crtc_state; 3105 struct connector_state *conn_state = &state->conn_state; 3106 struct drm_display_mode *mode = &conn_state->mode; 3107 struct vop2 *vop2 = cstate->private; 3108 unsigned long v_pixclk = mode->crtc_clock; 3109 unsigned long dclk_core_rate = v_pixclk >> 2; 3110 unsigned long dclk_rate = v_pixclk; 3111 unsigned long dclk_out_rate; 3112 u64 if_dclk_rate; 3113 u64 if_pixclk_rate; 3114 int output_type = conn_state->type; 3115 int output_mode = conn_state->output_mode; 3116 int K = 1; 3117 3118 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 3119 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3120 printf("Dual channel and YUV420 can't work together\n"); 3121 return -EINVAL; 3122 } 3123 3124 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3125 output_mode == ROCKCHIP_OUT_MODE_YUV420) 3126 K = 2; 3127 3128 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 3129 /* 3130 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 3131 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 3132 */ 3133 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3134 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3135 dclk_rate = dclk_rate >> 1; 3136 K = 2; 3137 } 3138 if (cstate->dsc_enable) { 3139 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 3140 if_dclk_rate = cstate->dsc_cds_clk_rate; 3141 } else { 3142 if_pixclk_rate = (dclk_core_rate << 1) / K; 3143 if_dclk_rate = dclk_core_rate / K; 3144 } 3145 3146 if (v_pixclk > VOP2_MAX_DCLK_RATE) 3147 dclk_rate = vop2_calc_dclk(dclk_core_rate, 3148 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3149 3150 if (!dclk_rate) { 3151 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 3152 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 3153 return -EINVAL; 3154 } 3155 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3156 *if_dclk_div = dclk_rate / if_dclk_rate; 3157 *dclk_core_div = dclk_rate / dclk_core_rate; 3158 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 3159 dclk_rate, *if_pixclk_div, *if_dclk_div); 3160 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 3161 /* edp_pixclk = edp_dclk > dclk_core */ 3162 if_pixclk_rate = v_pixclk / K; 3163 if_dclk_rate = v_pixclk / K; 3164 dclk_rate = if_pixclk_rate * K; 3165 *dclk_core_div = dclk_rate / dclk_core_rate; 3166 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3167 *if_dclk_div = *if_pixclk_div; 3168 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 3169 dclk_out_rate = v_pixclk >> 2; 3170 dclk_out_rate = dclk_out_rate / K; 3171 3172 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3173 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3174 if (!dclk_rate) { 3175 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 3176 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 3177 return -EINVAL; 3178 } 3179 *dclk_out_div = dclk_rate / dclk_out_rate; 3180 *dclk_core_div = dclk_rate / dclk_core_rate; 3181 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 3182 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3183 K = 2; 3184 if (cstate->dsc_enable) 3185 /* dsc output is 96bit, dsi input is 192 bit */ 3186 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 3187 else 3188 if_pixclk_rate = dclk_core_rate / K; 3189 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 3190 dclk_out_rate = dclk_core_rate / K; 3191 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 3192 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3193 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3194 if (!dclk_rate) { 3195 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 3196 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 3197 return -EINVAL; 3198 } 3199 3200 if (cstate->dsc_enable) 3201 dclk_rate /= cstate->dsc_slice_num; 3202 3203 *dclk_out_div = dclk_rate / dclk_out_rate; 3204 *dclk_core_div = dclk_rate / dclk_core_rate; 3205 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 3206 if (cstate->dsc_enable) 3207 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 3208 3209 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 3210 dclk_rate = v_pixclk; 3211 *dclk_core_div = dclk_rate / dclk_core_rate; 3212 } 3213 3214 *if_pixclk_div = ilog2(*if_pixclk_div); 3215 *if_dclk_div = ilog2(*if_dclk_div); 3216 *dclk_core_div = ilog2(*dclk_core_div); 3217 *dclk_out_div = ilog2(*dclk_out_div); 3218 3219 return dclk_rate; 3220 } 3221 3222 static int vop2_calc_dsc_clk(struct display_state *state) 3223 { 3224 struct connector_state *conn_state = &state->conn_state; 3225 struct drm_display_mode *mode = &conn_state->mode; 3226 struct crtc_state *cstate = &state->crtc_state; 3227 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 3228 u8 k = 1; 3229 3230 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3231 k = 2; 3232 3233 cstate->dsc_txp_clk_rate = v_pixclk; 3234 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 3235 3236 cstate->dsc_pxl_clk_rate = v_pixclk; 3237 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 3238 3239 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 3240 * cds_dat_width = 96; 3241 * bits_per_pixel = [8-12]; 3242 * As cds clk is div from txp clk and only support 1/2/4 div, 3243 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 3244 * otherwise dsc_cds = crtc_clock / 8; 3245 */ 3246 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 3247 3248 return 0; 3249 } 3250 3251 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 3252 { 3253 struct crtc_state *cstate = &state->crtc_state; 3254 struct connector_state *conn_state = &state->conn_state; 3255 struct drm_display_mode *mode = &conn_state->mode; 3256 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3257 struct vop2 *vop2 = cstate->private; 3258 u32 vp_offset = (cstate->crtc_id * 0x100); 3259 u16 hdisplay = mode->crtc_hdisplay; 3260 int output_if = conn_state->output_if; 3261 int if_pixclk_div = 0; 3262 int if_dclk_div = 0; 3263 unsigned long dclk_rate; 3264 bool dclk_inv, yc_swap = false; 3265 u32 val; 3266 3267 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3268 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3269 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 3270 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 3271 } else { 3272 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3273 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3274 } 3275 3276 if (cstate->dsc_enable) { 3277 int k = 1; 3278 3279 if (!vop2->data->nr_dscs) { 3280 printf("Unsupported DSC\n"); 3281 return 0; 3282 } 3283 3284 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3285 k = 2; 3286 3287 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 3288 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 3289 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 3290 3291 vop2_calc_dsc_clk(state); 3292 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 3293 cstate->dsc_id, dsc_sink_cap->slice_width, 3294 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 3295 } 3296 3297 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 3298 3299 if (output_if & VOP_OUTPUT_IF_RGB) { 3300 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3301 4, false); 3302 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3303 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3304 } 3305 3306 if (output_if & VOP_OUTPUT_IF_BT1120) { 3307 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3308 3, false); 3309 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3310 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3311 yc_swap = is_yc_swap(conn_state->bus_format); 3312 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT, 3313 yc_swap, false); 3314 } 3315 3316 if (output_if & VOP_OUTPUT_IF_BT656) { 3317 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3318 2, false); 3319 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3320 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3321 yc_swap = is_yc_swap(conn_state->bus_format); 3322 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT, 3323 yc_swap, false); 3324 } 3325 3326 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3327 if (cstate->crtc_id == 2) 3328 val = 0; 3329 else 3330 val = 1; 3331 3332 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3333 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3334 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 3335 3336 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 3337 1, false); 3338 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 3339 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 3340 if_pixclk_div, false); 3341 3342 if (conn_state->hold_mode) { 3343 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3344 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3345 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3346 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3347 } 3348 } 3349 3350 if (output_if & VOP_OUTPUT_IF_MIPI1) { 3351 if (cstate->crtc_id == 2) 3352 val = 0; 3353 else if (cstate->crtc_id == 3) 3354 val = 1; 3355 else 3356 val = 3; /*VP1*/ 3357 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3358 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3359 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 3360 3361 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 3362 1, false); 3363 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 3364 val, false); 3365 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 3366 if_pixclk_div, false); 3367 3368 if (conn_state->hold_mode) { 3369 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3370 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3371 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3372 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3373 } 3374 } 3375 3376 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3377 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3378 MIPI_DUAL_EN_SHIFT, 1, false); 3379 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3380 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3381 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3382 false); 3383 switch (conn_state->type) { 3384 case DRM_MODE_CONNECTOR_DisplayPort: 3385 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3386 RK3588_DP_DUAL_EN_SHIFT, 1, false); 3387 break; 3388 case DRM_MODE_CONNECTOR_eDP: 3389 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3390 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 3391 break; 3392 case DRM_MODE_CONNECTOR_HDMIA: 3393 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3394 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 3395 break; 3396 case DRM_MODE_CONNECTOR_DSI: 3397 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3398 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 3399 break; 3400 default: 3401 break; 3402 } 3403 } 3404 3405 if (output_if & VOP_OUTPUT_IF_eDP0) { 3406 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 3407 1, false); 3408 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3409 cstate->crtc_id, false); 3410 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3411 if_dclk_div, false); 3412 3413 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3414 if_pixclk_div, false); 3415 3416 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3417 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 3418 } 3419 3420 if (output_if & VOP_OUTPUT_IF_eDP1) { 3421 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 3422 1, false); 3423 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3424 cstate->crtc_id, false); 3425 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3426 if_dclk_div, false); 3427 3428 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3429 if_pixclk_div, false); 3430 3431 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3432 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 3433 } 3434 3435 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3436 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 3437 1, false); 3438 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3439 cstate->crtc_id, false); 3440 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3441 if_dclk_div, false); 3442 3443 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3444 if_pixclk_div, false); 3445 3446 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3447 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 3448 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3449 HDMI_SYNC_POL_MASK, 3450 HDMI0_SYNC_POL_SHIFT, val); 3451 } 3452 3453 if (output_if & VOP_OUTPUT_IF_HDMI1) { 3454 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 3455 1, false); 3456 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3457 cstate->crtc_id, false); 3458 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3459 if_dclk_div, false); 3460 3461 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3462 if_pixclk_div, false); 3463 3464 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3465 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 3466 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3467 HDMI_SYNC_POL_MASK, 3468 HDMI1_SYNC_POL_SHIFT, val); 3469 } 3470 3471 if (output_if & VOP_OUTPUT_IF_DP0) { 3472 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 3473 cstate->crtc_id, false); 3474 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3475 RK3588_DP0_PIN_POL_SHIFT, val, false); 3476 } 3477 3478 if (output_if & VOP_OUTPUT_IF_DP1) { 3479 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 3480 cstate->crtc_id, false); 3481 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3482 RK3588_DP1_PIN_POL_SHIFT, val, false); 3483 } 3484 3485 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3486 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 3487 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3488 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 3489 3490 return dclk_rate; 3491 } 3492 3493 static unsigned long rk3576_vop2_if_cfg(struct display_state *state) 3494 { 3495 struct crtc_state *cstate = &state->crtc_state; 3496 struct connector_state *conn_state = &state->conn_state; 3497 struct drm_display_mode *mode = &conn_state->mode; 3498 struct vop2 *vop2 = cstate->private; 3499 u32 vp_offset = (cstate->crtc_id * 0x100); 3500 u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate; 3501 int output_if = conn_state->output_if; 3502 bool dclk_inv, yc_swap = false; 3503 bool split_mode = !!(conn_state->output_flags & 3504 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE); 3505 bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false; 3506 bool interface_dclk_sel, interface_pix_clk_sel = false; 3507 bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK || 3508 conn_state->output_if & VOP_OUTPUT_IF_BT656; 3509 unsigned long dclk_in_rate, dclk_core_rate; 3510 u32 val; 3511 3512 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3513 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3514 /* 3515 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3516 * so set VOP hsync/vsync polarity as positive by default. 3517 */ 3518 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3519 } else { 3520 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3521 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3522 } 3523 3524 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 || 3525 mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode)) 3526 cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */ 3527 else 3528 cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */ 3529 dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div; 3530 3531 if (double_pixel) 3532 dclk_core_rate = mode->crtc_clock / 2; 3533 else 3534 dclk_core_rate = mode->crtc_clock / port_pix_rate; 3535 post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */ 3536 3537 if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3538 pix_half_rate = true; 3539 post_dclk_out_sel = true; 3540 } 3541 3542 if (output_if & VOP_OUTPUT_IF_RGB) { 3543 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3544 /* 3545 * RGB interface_pix_clk_sel will auto config according 3546 * to rgb_en/bt1120_en/bt656_en. 3547 */ 3548 } else if (output_if & VOP_OUTPUT_IF_eDP0) { 3549 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3550 interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0; 3551 } else { 3552 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3553 interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0; 3554 } 3555 3556 /* dclk_core */ 3557 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3558 RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false); 3559 /* dclk_out */ 3560 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3561 RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false); 3562 3563 if (output_if & VOP_OUTPUT_IF_RGB) { 3564 /* 0: dclk_core, 1: dclk_out */ 3565 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3566 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3567 3568 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3569 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3570 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3571 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3572 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3573 RK3576_IF_OUT_EN_SHIFT, 1, false); 3574 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3575 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3576 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3577 RK3576_IF_PIN_POL_SHIFT, val, false); 3578 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3579 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv); 3580 } 3581 3582 if (output_if & VOP_OUTPUT_IF_BT1120) { 3583 /* 0: dclk_core, 1: dclk_out */ 3584 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3585 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3586 3587 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3588 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3589 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3590 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3591 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3592 RK3576_IF_OUT_EN_SHIFT, 1, false); 3593 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3594 RK3576_BT1120_OUT_EN_SHIFT, 1, false); 3595 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3596 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3597 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3598 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3599 yc_swap = is_yc_swap(conn_state->bus_format); 3600 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3601 RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false); 3602 } 3603 3604 if (output_if & VOP_OUTPUT_IF_BT656) { 3605 /* 0: dclk_core, 1: dclk_out */ 3606 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3607 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3608 3609 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3610 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3611 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3612 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3613 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3614 RK3576_IF_OUT_EN_SHIFT, 1, false); 3615 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3616 RK3576_BT656_OUT_EN_SHIFT, 1, false); 3617 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3618 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3619 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3620 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3621 yc_swap = is_yc_swap(conn_state->bus_format); 3622 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3623 RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false); 3624 } 3625 3626 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3627 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3628 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3629 /* 0: div2, 1: div4 */ 3630 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3631 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3632 3633 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3634 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3635 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3636 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3637 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3638 RK3576_IF_OUT_EN_SHIFT, 1, false); 3639 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3640 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3641 /* 3642 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3643 * so set VOP hsync/vsync polarity as positive by default. 3644 */ 3645 if (vop2->version == VOP_VERSION_RK3576) 3646 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3647 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3648 RK3576_IF_PIN_POL_SHIFT, val, false); 3649 3650 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3651 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3652 RK3576_MIPI_CMD_MODE_SHIFT, 1, false); 3653 3654 if (conn_state->hold_mode) { 3655 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3656 EDPI_TE_EN, !cstate->soft_te, false); 3657 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3658 EDPI_WMS_HOLD_EN, 1, false); 3659 } 3660 } 3661 3662 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3663 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3664 MIPI_DUAL_EN_SHIFT, 1, false); 3665 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3666 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3667 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3668 switch (conn_state->type) { 3669 case DRM_MODE_CONNECTOR_DisplayPort: 3670 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3671 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3672 break; 3673 case DRM_MODE_CONNECTOR_eDP: 3674 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3675 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3676 break; 3677 case DRM_MODE_CONNECTOR_HDMIA: 3678 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3679 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3680 break; 3681 case DRM_MODE_CONNECTOR_DSI: 3682 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3683 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3684 break; 3685 default: 3686 break; 3687 } 3688 } 3689 3690 if (output_if & VOP_OUTPUT_IF_eDP0) { 3691 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3692 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3693 /* 0: dclk, 1: port0_dclk */ 3694 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3695 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3696 3697 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3698 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3699 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3700 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3701 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3702 RK3576_IF_OUT_EN_SHIFT, 1, false); 3703 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3704 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3705 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3706 RK3576_IF_PIN_POL_SHIFT, val, false); 3707 } 3708 3709 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3710 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3711 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3712 /* 0: div2, 1: div4 */ 3713 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3714 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3715 3716 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3717 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3718 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3719 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3720 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3721 RK3576_IF_OUT_EN_SHIFT, 1, false); 3722 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3723 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3724 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3725 RK3576_IF_PIN_POL_SHIFT, val, false); 3726 } 3727 3728 if (output_if & VOP_OUTPUT_IF_DP0) { 3729 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3730 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3731 /* 0: no div, 1: div2 */ 3732 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3733 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3734 3735 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3736 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3737 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3738 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3739 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3740 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3741 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3742 RK3576_IF_PIN_POL_SHIFT, val, false); 3743 } 3744 3745 if (output_if & VOP_OUTPUT_IF_DP1) { 3746 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3747 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3748 /* 0: no div, 1: div2 */ 3749 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3750 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3751 3752 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3753 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3754 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3755 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3756 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3757 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3758 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3759 RK3576_IF_PIN_POL_SHIFT, val, false); 3760 } 3761 3762 if (output_if & VOP_OUTPUT_IF_DP2) { 3763 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3764 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3765 /* 0: no div, 1: div2 */ 3766 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3767 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3768 3769 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3770 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3771 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3772 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3773 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3774 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3775 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3776 RK3576_IF_PIN_POL_SHIFT, val, false); 3777 } 3778 3779 return mode->crtc_clock; 3780 } 3781 3782 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state) 3783 { 3784 struct crtc_state *cstate = &state->crtc_state; 3785 struct connector_state *conn_state = &state->conn_state; 3786 struct vop2 *vop2 = cstate->private; 3787 u32 vp_offset = (cstate->crtc_id * 0x100); 3788 3789 if (conn_state->output_flags & 3790 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) { 3791 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3792 LVDS_DUAL_EN_SHIFT, 1, false); 3793 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3794 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false); 3795 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3796 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3797 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3798 3799 return; 3800 } 3801 3802 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3803 MIPI_DUAL_EN_SHIFT, 1, false); 3804 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) { 3805 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3806 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3807 } 3808 3809 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3810 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3811 LVDS_DUAL_EN_SHIFT, 1, false); 3812 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3813 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false); 3814 } 3815 } 3816 3817 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 3818 { 3819 struct crtc_state *cstate = &state->crtc_state; 3820 struct connector_state *conn_state = &state->conn_state; 3821 struct drm_display_mode *mode = &conn_state->mode; 3822 struct vop2 *vop2 = cstate->private; 3823 bool dclk_inv; 3824 u32 val; 3825 3826 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3827 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3828 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3829 3830 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3831 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3832 1, false); 3833 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3834 RGB_MUX_SHIFT, cstate->crtc_id, false); 3835 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3836 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3837 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3838 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3839 } 3840 3841 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 3842 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3843 1, false); 3844 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 3845 BT1120_EN_SHIFT, 1, false); 3846 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3847 RGB_MUX_SHIFT, cstate->crtc_id, false); 3848 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3849 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 3850 } 3851 3852 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3853 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3854 1, false); 3855 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3856 RGB_MUX_SHIFT, cstate->crtc_id, false); 3857 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3858 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 3859 } 3860 3861 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3862 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3863 1, false); 3864 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3865 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3866 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3867 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3868 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3869 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3870 } 3871 3872 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3873 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 3874 1, false); 3875 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3876 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 3877 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3878 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3879 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3880 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3881 } 3882 3883 3884 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3885 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3886 1, false); 3887 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3888 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3889 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3890 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3891 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3892 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3893 } 3894 3895 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3896 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3897 1, false); 3898 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3899 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3900 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3901 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3902 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3903 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3904 } 3905 3906 if (conn_state->output_flags & 3907 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3908 conn_state->output_flags & 3909 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) 3910 rk3568_vop2_setup_dual_channel_if(state); 3911 3912 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3913 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3914 1, false); 3915 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3916 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3917 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3918 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3919 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 3920 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 3921 } 3922 3923 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3924 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3925 1, false); 3926 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3927 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3928 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3929 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3930 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3931 IF_CRTL_HDMI_PIN_POL_MASK, 3932 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3933 } 3934 3935 return mode->crtc_clock; 3936 } 3937 3938 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3939 { 3940 struct crtc_state *cstate = &state->crtc_state; 3941 struct connector_state *conn_state = &state->conn_state; 3942 struct drm_display_mode *mode = &conn_state->mode; 3943 struct vop2 *vop2 = cstate->private; 3944 bool dclk_inv; 3945 u32 vp_offset = (cstate->crtc_id * 0x100); 3946 u32 val; 3947 3948 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3949 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3950 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3951 3952 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3953 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3954 1, false); 3955 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3956 RGB_MUX_SHIFT, cstate->crtc_id, false); 3957 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 3958 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3959 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3960 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3961 } 3962 3963 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3964 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3965 1, false); 3966 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3967 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3968 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3969 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3970 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3971 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3972 } 3973 3974 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3975 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3976 1, false); 3977 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3978 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3979 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3980 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 3981 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3982 RK3562_MIPI_PIN_POL_SHIFT, val, false); 3983 3984 if (conn_state->hold_mode) { 3985 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3986 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3987 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3988 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3989 } 3990 } 3991 3992 return mode->crtc_clock; 3993 } 3994 3995 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 3996 { 3997 struct crtc_state *cstate = &state->crtc_state; 3998 struct connector_state *conn_state = &state->conn_state; 3999 struct drm_display_mode *mode = &conn_state->mode; 4000 struct vop2 *vop2 = cstate->private; 4001 u32 val; 4002 4003 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4004 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4005 4006 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4007 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4008 1, false); 4009 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4010 RGB_MUX_SHIFT, cstate->crtc_id, false); 4011 } 4012 4013 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4014 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4015 1, false); 4016 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4017 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4018 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4019 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4020 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4021 IF_CRTL_HDMI_PIN_POL_MASK, 4022 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4023 } 4024 4025 return mode->crtc_clock; 4026 } 4027 4028 static void vop2_post_color_swap(struct display_state *state) 4029 { 4030 struct crtc_state *cstate = &state->crtc_state; 4031 struct connector_state *conn_state = &state->conn_state; 4032 struct vop2 *vop2 = cstate->private; 4033 u32 vp_offset = (cstate->crtc_id * 0x100); 4034 u32 output_type = conn_state->type; 4035 u32 data_swap = 0; 4036 4037 if (is_uv_swap(state) || is_rb_swap(state)) 4038 data_swap = DSP_RB_SWAP; 4039 4040 if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) { 4041 if ((output_type == DRM_MODE_CONNECTOR_HDMIA || 4042 output_type == DRM_MODE_CONNECTOR_DisplayPort) && 4043 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 4044 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 4045 data_swap |= DSP_RG_SWAP; 4046 } 4047 4048 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 4049 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 4050 } 4051 4052 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 4053 { 4054 int ret = 0; 4055 4056 if (parent->dev) 4057 ret = clk_set_parent(clk, parent); 4058 if (ret < 0) 4059 debug("failed to set %s as parent for %s\n", 4060 parent->dev->name, clk->dev->name); 4061 } 4062 4063 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 4064 { 4065 int ret = 0; 4066 4067 if (clk->dev) 4068 ret = clk_set_rate(clk, rate); 4069 if (ret < 0) 4070 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 4071 4072 return ret; 4073 } 4074 4075 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 4076 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 4077 int *dsc_cds_clk_div, u64 dclk_rate) 4078 { 4079 struct crtc_state *cstate = &state->crtc_state; 4080 4081 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 4082 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 4083 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 4084 4085 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 4086 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 4087 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 4088 } 4089 4090 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 4091 { 4092 struct crtc_state *cstate = &state->crtc_state; 4093 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 4094 struct drm_dsc_picture_parameter_set config_pps; 4095 const struct vop2_data *vop2_data = vop2->data; 4096 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4097 u32 *pps_val = (u32 *)&config_pps; 4098 u32 decoder_regs_offset = (dsc_id * 0x100); 4099 int i = 0; 4100 4101 memcpy(&config_pps, pps, sizeof(config_pps)); 4102 4103 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 4104 config_pps.pps_3 &= 0xf0; 4105 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 4106 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 4107 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 4108 } 4109 4110 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 4111 config_pps.rc_range_parameters[i] = 4112 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 4113 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 4114 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 4115 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 4116 } 4117 4118 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 4119 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 4120 } 4121 4122 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 4123 { 4124 struct connector_state *conn_state = &state->conn_state; 4125 struct drm_display_mode *mode = &conn_state->mode; 4126 struct crtc_state *cstate = &state->crtc_state; 4127 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 4128 const struct vop2_data *vop2_data = vop2->data; 4129 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4130 bool mipi_ds_mode = false; 4131 u8 dsc_interface_mode = 0; 4132 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4133 u16 hdisplay = mode->crtc_hdisplay; 4134 u16 htotal = mode->crtc_htotal; 4135 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4136 u16 vdisplay = mode->crtc_vdisplay; 4137 u16 vtotal = mode->crtc_vtotal; 4138 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4139 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4140 u16 vact_end = vact_st + vdisplay; 4141 u32 ctrl_regs_offset = (dsc_id * 0x30); 4142 u32 decoder_regs_offset = (dsc_id * 0x100); 4143 int dsc_txp_clk_div = 0; 4144 int dsc_pxl_clk_div = 0; 4145 int dsc_cds_clk_div = 0; 4146 int val = 0; 4147 4148 if (!vop2->data->nr_dscs) { 4149 printf("Unsupported DSC\n"); 4150 return; 4151 } 4152 4153 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 4154 printf("DSC%d supported max slice is: %d, current is: %d\n", 4155 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 4156 4157 if (dsc_data->pd_id) { 4158 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 4159 printf("open dsc%d pd fail\n", dsc_id); 4160 } 4161 4162 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 4163 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 4164 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 4165 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 4166 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 4167 dsc_interface_mode = VOP_DSC_IF_HDMI; 4168 } else { 4169 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 4170 if (mipi_ds_mode) 4171 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 4172 else 4173 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 4174 } 4175 4176 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4177 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4178 DSC_MAN_MODE_SHIFT, 0, false); 4179 else 4180 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4181 DSC_MAN_MODE_SHIFT, 1, false); 4182 4183 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 4184 4185 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 4186 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 4187 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 4188 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 4189 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 4190 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 4191 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 4192 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 4193 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4194 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 4195 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 4196 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 4197 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4198 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 4199 4200 if (!mipi_ds_mode) { 4201 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 4202 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 4203 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 4204 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 4205 u32 dly_num, dsc_cds_rate_mhz, val = 0; 4206 int k = 1; 4207 4208 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4209 k = 2; 4210 4211 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 4212 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 4213 4214 /* 4215 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 4216 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 4217 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 4218 * 4219 * HDMI: 4220 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 4221 * delay_line_num = 4 - BPP / 8 4222 * = (64 - target_bpp / 8) / 16 4223 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4224 * 4225 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 4226 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 4227 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4228 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 4229 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4230 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 4231 */ 4232 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 4233 dsc_cds_rate_mhz = dsc_cds_rate; 4234 dsc_hsync = hsync_len / 2; 4235 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 4236 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4237 } else { 4238 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 4239 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 4240 be16_to_cpu(cstate->pps.chunk_size); 4241 4242 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4243 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 4244 4245 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 4246 if (dsc_hsync < 8) 4247 dsc_hsync = 8; 4248 } 4249 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 4250 DSC_INIT_DLY_MODE_SHIFT, 0, false); 4251 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 4252 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 4253 4254 /* 4255 * htotal / dclk_core = dsc_htotal /cds_clk 4256 * 4257 * dclk_core = DCLK / (1 << dclk_core->div_val) 4258 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 4259 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 4260 * 4261 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 4262 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 4263 */ 4264 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 4265 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 4266 val = dsc_htotal << 16 | dsc_hsync; 4267 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 4268 DSC_HTOTAL_PW_SHIFT, val, false); 4269 4270 dsc_hact_st = hact_st / 2; 4271 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 4272 val = dsc_hact_end << 16 | dsc_hact_st; 4273 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 4274 DSC_HACT_ST_END_SHIFT, val, false); 4275 4276 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 4277 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 4278 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 4279 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 4280 } 4281 4282 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 4283 RST_DEASSERT_SHIFT, 1, false); 4284 udelay(10); 4285 4286 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 4287 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 4288 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4289 4290 vop2_load_pps(state, vop2, dsc_id); 4291 4292 val |= (1 << DSC_PPS_UPD_SHIFT); 4293 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4294 4295 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 4296 dsc_id, 4297 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 4298 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 4299 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 4300 } 4301 4302 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 4303 { 4304 struct crtc_state *cstate = &state->crtc_state; 4305 struct vop2 *vop2 = cstate->private; 4306 struct udevice *vp_dev, *dev; 4307 struct ofnode_phandle_args args; 4308 char vp_name[10]; 4309 int ret; 4310 4311 if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576) 4312 return false; 4313 4314 sprintf(vp_name, "port@%d", cstate->crtc_id); 4315 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 4316 debug("warn: can't get vp device\n"); 4317 return false; 4318 } 4319 4320 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 4321 0, &args); 4322 if (ret) { 4323 debug("assigned-clock-parents's node not define\n"); 4324 return false; 4325 } 4326 4327 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 4328 debug("warn: can't get clk device\n"); 4329 return false; 4330 } 4331 4332 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 4333 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 4334 if (clk_dev) 4335 *clk_dev = dev; 4336 return true; 4337 } 4338 4339 return false; 4340 } 4341 4342 static void vop3_mcu_mode_setup(struct display_state *state) 4343 { 4344 struct crtc_state *cstate = &state->crtc_state; 4345 struct vop2 *vop2 = cstate->private; 4346 u32 vp_offset = (cstate->crtc_id * 0x100); 4347 4348 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4349 MCU_TYPE_SHIFT, 1, false); 4350 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4351 MCU_HOLD_MODE_SHIFT, 1, false); 4352 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4353 MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false); 4354 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4355 MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false); 4356 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4357 MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false); 4358 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4359 MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false); 4360 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4361 MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false); 4362 } 4363 4364 static void vop3_mcu_bypass_mode_setup(struct display_state *state) 4365 { 4366 struct crtc_state *cstate = &state->crtc_state; 4367 struct vop2 *vop2 = cstate->private; 4368 u32 vp_offset = (cstate->crtc_id * 0x100); 4369 4370 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4371 MCU_TYPE_SHIFT, 1, false); 4372 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4373 MCU_HOLD_MODE_SHIFT, 1, false); 4374 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4375 MCU_PIX_TOTAL_SHIFT, 53, false); 4376 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4377 MCU_CS_PST_SHIFT, 6, false); 4378 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4379 MCU_CS_PEND_SHIFT, 48, false); 4380 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4381 MCU_RW_PST_SHIFT, 12, false); 4382 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4383 MCU_RW_PEND_SHIFT, 30, false); 4384 } 4385 4386 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value) 4387 { 4388 struct crtc_state *cstate = &state->crtc_state; 4389 struct connector_state *conn_state = &state->conn_state; 4390 struct drm_display_mode *mode = &conn_state->mode; 4391 struct vop2 *vop2 = cstate->private; 4392 u32 vp_offset = (cstate->crtc_id * 0x100); 4393 4394 /* 4395 * 1.set mcu bypass mode timing. 4396 * 2.set dclk rate to 150M. 4397 */ 4398 if (type == MCU_SETBYPASS && value) { 4399 vop3_mcu_bypass_mode_setup(state); 4400 vop2_clk_set_rate(&cstate->dclk, 150000000); 4401 } 4402 4403 switch (type) { 4404 case MCU_WRCMD: 4405 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4406 MCU_RS_SHIFT, 0, false); 4407 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4408 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4409 value, false); 4410 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4411 MCU_RS_SHIFT, 1, false); 4412 break; 4413 case MCU_WRDATA: 4414 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4415 MCU_RS_SHIFT, 1, false); 4416 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4417 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4418 value, false); 4419 break; 4420 case MCU_SETBYPASS: 4421 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4422 MCU_BYPASS_SHIFT, value ? 1 : 0, false); 4423 break; 4424 default: 4425 break; 4426 } 4427 4428 /* 4429 * 1.restore mcu data mode timing. 4430 * 2.restore dclk rate to crtc_clock. 4431 */ 4432 if (type == MCU_SETBYPASS && !value) { 4433 vop3_mcu_mode_setup(state); 4434 vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000); 4435 } 4436 4437 return 0; 4438 } 4439 4440 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id) 4441 { 4442 const struct vop2_data *vop2_data = vop2->data; 4443 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id]; 4444 u32 vp_offset = crtc_id * 0x100; 4445 bool pre_dither_down_en = false; 4446 4447 switch (bus_format) { 4448 case MEDIA_BUS_FMT_RGB565_1X16: 4449 case MEDIA_BUS_FMT_RGB565_2X8_LE: 4450 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4451 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4452 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4453 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false); 4454 pre_dither_down_en = true; 4455 break; 4456 case MEDIA_BUS_FMT_RGB666_1X18: 4457 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 4458 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 4459 case MEDIA_BUS_FMT_RGB666_3X6: 4460 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4461 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4462 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4463 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false); 4464 pre_dither_down_en = true; 4465 break; 4466 case MEDIA_BUS_FMT_YUYV8_1X16: 4467 case MEDIA_BUS_FMT_YUV8_1X24: 4468 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 4469 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4470 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4471 pre_dither_down_en = true; 4472 break; 4473 case MEDIA_BUS_FMT_YUYV10_1X20: 4474 case MEDIA_BUS_FMT_YUV10_1X30: 4475 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 4476 case MEDIA_BUS_FMT_RGB101010_1X30: 4477 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4478 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4479 pre_dither_down_en = false; 4480 break; 4481 case MEDIA_BUS_FMT_RGB888_3X8: 4482 case MEDIA_BUS_FMT_RGB888_DUMMY_4X8: 4483 case MEDIA_BUS_FMT_RGB888_1X24: 4484 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 4485 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 4486 default: 4487 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4488 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4489 pre_dither_down_en = true; 4490 break; 4491 } 4492 4493 if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0) 4494 pre_dither_down_en = false; 4495 4496 if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) { 4497 if (vop2->version == VOP_VERSION_RK3576) { 4498 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000); 4499 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100); 4500 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100); 4501 } 4502 4503 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4504 PRE_DITHER_DOWN_EN_SHIFT, 0, false); 4505 /* enable frc2.0 do 10->8 */ 4506 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4507 DITHER_DOWN_EN_SHIFT, 1, false); 4508 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4509 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false); 4510 } else { 4511 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4512 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 4513 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4514 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false); 4515 } 4516 } 4517 4518 static int rockchip_vop2_init(struct display_state *state) 4519 { 4520 struct crtc_state *cstate = &state->crtc_state; 4521 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 4522 struct connector_state *conn_state = &state->conn_state; 4523 struct drm_display_mode *mode = &conn_state->mode; 4524 struct vop2 *vop2 = cstate->private; 4525 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4526 u16 hdisplay = mode->crtc_hdisplay; 4527 u16 htotal = mode->crtc_htotal; 4528 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4529 u16 hact_end = hact_st + hdisplay; 4530 u16 vdisplay = mode->crtc_vdisplay; 4531 u16 vtotal = mode->crtc_vtotal; 4532 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4533 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4534 u16 vact_end = vact_st + vdisplay; 4535 bool yuv_overlay = false; 4536 u32 vp_offset = (cstate->crtc_id * 0x100); 4537 u32 line_flag_offset = (cstate->crtc_id * 4); 4538 u32 val, act_end; 4539 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4540 u8 dclk_div_factor = 0; 4541 u8 vp_dclk_div = 1; 4542 char output_type_name[30] = {0}; 4543 #ifndef CONFIG_SPL_BUILD 4544 char dclk_name[9]; 4545 #endif 4546 struct clk hdmi0_phy_pll; 4547 struct clk hdmi1_phy_pll; 4548 struct clk hdmi_phy_pll; 4549 struct udevice *disp_dev; 4550 unsigned long dclk_rate = 0; 4551 int ret; 4552 4553 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 4554 mode->crtc_hdisplay, mode->vdisplay, 4555 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 4556 mode->vrefresh, 4557 rockchip_get_output_if_name(conn_state->output_if, output_type_name), 4558 cstate->crtc_id); 4559 4560 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 4561 cstate->splice_mode = true; 4562 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 4563 if (!cstate->splice_crtc_id) { 4564 printf("%s: Splice mode is unsupported by vp%d\n", 4565 __func__, cstate->crtc_id); 4566 return -EINVAL; 4567 } 4568 4569 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 4570 PORT_MERGE_EN_SHIFT, 1, false); 4571 } 4572 4573 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4574 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4575 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4576 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4577 4578 if (vop2->data->vp_data[cstate->crtc_id].urgency) { 4579 u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl; 4580 u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh; 4581 4582 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK, 4583 AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4584 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK, 4585 AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4586 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK, 4587 POST_URGENCY_EN_SHIFT, 1, false); 4588 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK, 4589 POST_URGENCY_THL_SHIFT, urgen_thl, false); 4590 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK, 4591 POST_URGENCY_THH_SHIFT, urgen_thh, false); 4592 } 4593 4594 vop2_initial(vop2, state); 4595 if (vop2->version == VOP_VERSION_RK3588) 4596 dclk_rate = rk3588_vop2_if_cfg(state); 4597 else if (vop2->version == VOP_VERSION_RK3576) 4598 dclk_rate = rk3576_vop2_if_cfg(state); 4599 else if (vop2->version == VOP_VERSION_RK3568) 4600 dclk_rate = rk3568_vop2_if_cfg(state); 4601 else if (vop2->version == VOP_VERSION_RK3562) 4602 dclk_rate = rk3562_vop2_if_cfg(state); 4603 else if (vop2->version == VOP_VERSION_RK3528) 4604 dclk_rate = rk3528_vop2_if_cfg(state); 4605 4606 if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 4607 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) || 4608 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4609 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 4610 4611 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 4612 if (vop2->version == VOP_VERSION_RK3588 && 4613 conn_state->type == DRM_MODE_CONNECTOR_DisplayPort) 4614 conn_state->output_mode = RK3588_DP_OUT_MODE_YUV420; 4615 } else if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV422) { 4616 if (vop2->version == VOP_VERSION_RK3576 && 4617 conn_state->type == DRM_MODE_CONNECTOR_eDP) 4618 conn_state->output_mode = RK3576_EDP_OUT_MODE_YUV422; 4619 else if (vop2->version == VOP_VERSION_RK3588 && 4620 conn_state->type == DRM_MODE_CONNECTOR_eDP) 4621 conn_state->output_mode = RK3588_EDP_OUTPUT_MODE_YUV422; 4622 else if (vop2->version == VOP_VERSION_RK3576 && 4623 conn_state->type == DRM_MODE_CONNECTOR_HDMIA) 4624 conn_state->output_mode = RK3576_HDMI_OUT_MODE_YUV422; 4625 else if (conn_state->type == DRM_MODE_CONNECTOR_DisplayPort) 4626 conn_state->output_mode = RK3588_DP_OUT_MODE_YUV422; 4627 } 4628 4629 vop2_post_color_swap(state); 4630 4631 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 4632 OUT_MODE_SHIFT, conn_state->output_mode, false); 4633 4634 vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id); 4635 if (cstate->splice_mode) 4636 vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id); 4637 4638 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 4639 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 4640 yuv_overlay, false); 4641 4642 cstate->yuv_overlay = yuv_overlay; 4643 4644 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 4645 (htotal << 16) | hsync_len); 4646 val = hact_st << 16; 4647 val |= hact_end; 4648 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 4649 val = vact_st << 16; 4650 val |= vact_end; 4651 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 4652 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 4653 u16 vact_st_f1 = vtotal + vact_st + 1; 4654 u16 vact_end_f1 = vact_st_f1 + vdisplay; 4655 4656 val = vact_st_f1 << 16 | vact_end_f1; 4657 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 4658 val); 4659 4660 val = vtotal << 16 | (vtotal + vsync_len); 4661 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 4662 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4663 INTERLACE_EN_SHIFT, 1, false); 4664 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4665 DSP_FILED_POL, 1, false); 4666 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4667 P2I_EN_SHIFT, 1, false); 4668 vtotal += vtotal + 1; 4669 act_end = vact_end_f1; 4670 } else { 4671 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4672 INTERLACE_EN_SHIFT, 0, false); 4673 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4674 P2I_EN_SHIFT, 0, false); 4675 act_end = vact_end; 4676 } 4677 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 4678 (vtotal << 16) | vsync_len); 4679 4680 if (vop2->version == VOP_VERSION_RK3528 || 4681 vop2->version == VOP_VERSION_RK3562 || 4682 vop2->version == VOP_VERSION_RK3568) { 4683 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 4684 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4685 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4686 CORE_DCLK_DIV_EN_SHIFT, 1, false); 4687 else 4688 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4689 CORE_DCLK_DIV_EN_SHIFT, 0, false); 4690 4691 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 4692 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4693 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 4694 else 4695 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4696 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 4697 } 4698 4699 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4700 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 4701 4702 if (yuv_overlay) 4703 val = 0x20010200; 4704 else 4705 val = 0; 4706 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 4707 if (cstate->splice_mode) { 4708 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4709 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 4710 yuv_overlay, false); 4711 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 4712 } 4713 4714 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4715 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 4716 4717 if (vp->xmirror_en) 4718 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4719 DSP_X_MIR_EN_SHIFT, 1, false); 4720 4721 vop2_tv_config_update(state, vop2); 4722 vop2_post_config(state, vop2); 4723 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 4724 vop3_post_config(state, vop2); 4725 4726 if (cstate->dsc_enable) { 4727 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4728 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 4729 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 4730 } else { 4731 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 4732 } 4733 } 4734 4735 #ifndef CONFIG_SPL_BUILD 4736 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 4737 ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk); 4738 if (ret) { 4739 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 4740 return ret; 4741 } 4742 #endif 4743 4744 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 4745 if (!ret) { 4746 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 4747 if (ret) 4748 debug("%s: hdmi0_phy_pll may not define\n", __func__); 4749 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 4750 if (ret) 4751 debug("%s: hdmi1_phy_pll may not define\n", __func__); 4752 } else { 4753 hdmi0_phy_pll.dev = NULL; 4754 hdmi1_phy_pll.dev = NULL; 4755 debug("%s: Faile to find display-subsystem node\n", __func__); 4756 } 4757 4758 if (vop2->version == VOP_VERSION_RK3528) { 4759 struct ofnode_phandle_args args; 4760 4761 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 4762 "#clock-cells", 0, 0, &args); 4763 if (!ret) { 4764 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 4765 if (ret) { 4766 debug("warn: can't get clk device\n"); 4767 return ret; 4768 } 4769 } else { 4770 debug("assigned-clock-parents's node not define\n"); 4771 } 4772 } 4773 4774 if (vop2->version == VOP_VERSION_RK3576) 4775 vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div; 4776 4777 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 4778 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 4779 vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll); 4780 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 4781 vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll); 4782 4783 /* 4784 * uboot clk driver won't set dclk parent's rate when use 4785 * hdmi phypll as dclk source. 4786 * So set dclk rate is meaningless. Set hdmi phypll rate 4787 * directly. 4788 */ 4789 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 4790 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000); 4791 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 4792 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000); 4793 } else { 4794 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 4795 ret = vop2_clk_set_rate(&hdmi_phy_pll, 4796 dclk_rate / vp_dclk_div * 1000); 4797 } else { 4798 #ifndef CONFIG_SPL_BUILD 4799 ret = vop2_clk_set_rate(&cstate->dclk, 4800 dclk_rate / vp_dclk_div * 1000); 4801 #else 4802 if (vop2->version == VOP_VERSION_RK3528) { 4803 void *cru_base = (void *)RK3528_CRU_BASE; 4804 4805 /* dclk src switch to hdmiphy pll */ 4806 writel((BIT(0) << 16) | BIT(0), cru_base + 0x450); 4807 rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000); 4808 ret = dclk_rate * 1000; 4809 } 4810 #endif 4811 } 4812 } 4813 } else { 4814 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 4815 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000); 4816 else 4817 ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000); 4818 } 4819 4820 if (IS_ERR_VALUE(ret)) { 4821 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 4822 __func__, cstate->crtc_id, dclk_rate, ret); 4823 return ret; 4824 } else { 4825 if (cstate->mcu_timing.mcu_pix_total) { 4826 mode->crtc_clock = roundup(ret, 1000) / 1000; 4827 } else { 4828 dclk_div_factor = mode->crtc_clock / dclk_rate; 4829 mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000; 4830 } 4831 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 4832 } 4833 4834 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4835 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 4836 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4837 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 4838 4839 if (cstate->mcu_timing.mcu_pix_total) { 4840 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4841 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4842 STANDBY_EN_SHIFT, 0, false); 4843 vop3_mcu_mode_setup(state); 4844 } 4845 4846 return 0; 4847 } 4848 4849 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 4850 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 4851 uint32_t dst_h) 4852 { 4853 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 4854 uint16_t hscl_filter_mode, vscl_filter_mode; 4855 uint8_t xgt2 = 0, xgt4 = 0; 4856 uint8_t ygt2 = 0, ygt4 = 0; 4857 uint32_t xfac = 0, yfac = 0; 4858 u32 win_offset = win->reg_offset; 4859 bool xgt_en = false; 4860 bool xavg_en = false; 4861 4862 if (is_vop3(vop2)) { 4863 if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) { 4864 if (src_w >= (8 * dst_w)) { 4865 xgt4 = 1; 4866 src_w >>= 2; 4867 } else if (src_w >= (4 * dst_w)) { 4868 xgt2 = 1; 4869 src_w >>= 1; 4870 } 4871 } else { 4872 if (src_w >= (4 * dst_w)) { 4873 xgt4 = 1; 4874 src_w >>= 2; 4875 } else if (src_w >= (2 * dst_w)) { 4876 xgt2 = 1; 4877 src_w >>= 1; 4878 } 4879 } 4880 } 4881 4882 /** 4883 * The rk3528 is processed as 2 pixel/cycle, 4884 * so ygt2/ygt4 needs to be triggered in advance to improve performance 4885 * when src_w is bigger than 1920. 4886 * dst_h / src_h is at [1, 0.65) ygt2=0; ygt4=0; 4887 * dst_h / src_h is at [0.65, 0.35) ygt2=1; ygt4=0; 4888 * dst_h / src_h is at [0.35, 0) ygt2=0; ygt4=1; 4889 */ 4890 if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) { 4891 if (src_h >= (100 * dst_h / 35)) { 4892 ygt4 = 1; 4893 src_h >>= 2; 4894 } else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) { 4895 ygt2 = 1; 4896 src_h >>= 1; 4897 } 4898 } else { 4899 if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) { 4900 if (src_h >= (8 * dst_h)) { 4901 ygt4 = 1; 4902 src_h >>= 2; 4903 } else if (src_h >= (4 * dst_h)) { 4904 ygt2 = 1; 4905 src_h >>= 1; 4906 } 4907 } else { 4908 if (src_h >= (4 * dst_h)) { 4909 ygt4 = 1; 4910 src_h >>= 2; 4911 } else if (src_h >= (2 * dst_h)) { 4912 ygt2 = 1; 4913 src_h >>= 1; 4914 } 4915 } 4916 } 4917 4918 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 4919 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 4920 4921 if (yrgb_hor_scl_mode == SCALE_UP) 4922 hscl_filter_mode = win->hsu_filter_mode; 4923 else 4924 hscl_filter_mode = win->hsd_filter_mode; 4925 4926 if (yrgb_ver_scl_mode == SCALE_UP) 4927 vscl_filter_mode = win->vsu_filter_mode; 4928 else 4929 vscl_filter_mode = win->vsd_filter_mode; 4930 4931 /* 4932 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 4933 * at scale down mode 4934 */ 4935 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 4936 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 4937 dst_w += 1; 4938 } 4939 4940 if (is_vop3(vop2)) { 4941 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 4942 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 4943 4944 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 4945 xavg_en = xgt2 || xgt4; 4946 else 4947 xgt_en = xgt2 || xgt4; 4948 4949 if (vop2->version == VOP_VERSION_RK3576) { 4950 bool zme_dering_en = false; 4951 4952 if ((yrgb_hor_scl_mode == SCALE_UP && 4953 hscl_filter_mode == VOP2_SCALE_UP_ZME) || 4954 (yrgb_ver_scl_mode == SCALE_UP && 4955 vscl_filter_mode == VOP2_SCALE_UP_ZME)) 4956 zme_dering_en = true; 4957 4958 /* Recommended configuration from the algorithm */ 4959 vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset, 4960 0x04100d10); 4961 vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset, 4962 EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false); 4963 } 4964 } else { 4965 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 4966 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 4967 } 4968 4969 if (win->type == CLUSTER_LAYER) { 4970 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 4971 yfac << 16 | xfac); 4972 4973 if (is_vop3(vop2)) { 4974 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4975 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 4976 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4977 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 4978 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4979 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 4980 4981 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4982 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 4983 yrgb_hor_scl_mode, false); 4984 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4985 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 4986 yrgb_ver_scl_mode, false); 4987 } else { 4988 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4989 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 4990 yrgb_hor_scl_mode, false); 4991 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4992 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 4993 yrgb_ver_scl_mode, false); 4994 } 4995 4996 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 4997 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4998 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 4999 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5000 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 5001 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5002 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 5003 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5004 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 5005 } else { 5006 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5007 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 5008 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5009 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 5010 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5011 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 5012 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5013 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 5014 } 5015 } else { 5016 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 5017 yfac << 16 | xfac); 5018 5019 if (is_vop3(vop2)) { 5020 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5021 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 5022 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5023 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 5024 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5025 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5026 } 5027 5028 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5029 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 5030 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5031 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 5032 5033 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5034 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 5035 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5036 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 5037 5038 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5039 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 5040 hscl_filter_mode, false); 5041 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5042 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 5043 vscl_filter_mode, false); 5044 } 5045 } 5046 5047 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 5048 { 5049 u32 win_offset = win->reg_offset; 5050 5051 if (win->type == CLUSTER_LAYER) { 5052 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 5053 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 5054 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 5055 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5056 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 5057 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5058 } else { 5059 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 5060 ESMART_AXI_ID_SHIFT, win->axi_id, false); 5061 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 5062 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5063 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 5064 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5065 } 5066 } 5067 5068 static bool vop2_win_dither_up(uint32_t format) 5069 { 5070 switch (format) { 5071 case ROCKCHIP_FMT_RGB565: 5072 return true; 5073 default: 5074 return false; 5075 } 5076 } 5077 5078 static bool vop2_is_mirror_win(struct vop2_win_data *win) 5079 { 5080 return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR); 5081 } 5082 5083 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 5084 { 5085 struct crtc_state *cstate = &state->crtc_state; 5086 struct connector_state *conn_state = &state->conn_state; 5087 struct drm_display_mode *mode = &conn_state->mode; 5088 struct vop2 *vop2 = cstate->private; 5089 const struct vop2_data *vop2_data = vop2->data; 5090 const struct vop2_ops *vop2_ops = vop2_data->ops; 5091 int src_w = cstate->src_rect.w; 5092 int src_h = cstate->src_rect.h; 5093 int crtc_x = cstate->crtc_rect.x; 5094 int crtc_y = cstate->crtc_rect.y; 5095 int crtc_w = cstate->crtc_rect.w; 5096 int crtc_h = cstate->crtc_rect.h; 5097 int xvir = cstate->xvir; 5098 int y_mirror = 0; 5099 int csc_mode; 5100 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5101 /* offset of the right window in splice mode */ 5102 u32 splice_pixel_offset = 0; 5103 u32 splice_yrgb_offset = 0; 5104 u32 win_offset = win->reg_offset; 5105 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5106 bool dither_up; 5107 5108 if (win->splice_mode_right) { 5109 src_w = cstate->right_src_rect.w; 5110 src_h = cstate->right_src_rect.h; 5111 crtc_x = cstate->right_crtc_rect.x; 5112 crtc_y = cstate->right_crtc_rect.y; 5113 crtc_w = cstate->right_crtc_rect.w; 5114 crtc_h = cstate->right_crtc_rect.h; 5115 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5116 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5117 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5118 } 5119 5120 act_info = (src_h - 1) << 16; 5121 act_info |= (src_w - 1) & 0xffff; 5122 5123 dsp_info = (crtc_h - 1) << 16; 5124 dsp_info |= (crtc_w - 1) & 0xffff; 5125 5126 dsp_stx = crtc_x; 5127 dsp_sty = crtc_y; 5128 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5129 5130 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5131 y_mirror = 1; 5132 else 5133 y_mirror = 0; 5134 5135 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5136 5137 if (vop2->version != VOP_VERSION_RK3568) 5138 vop2_axi_config(vop2, win); 5139 5140 if (y_mirror) 5141 printf("WARN: y mirror is unsupported by cluster window\n"); 5142 5143 if (is_vop3(vop2)) { 5144 vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset, 5145 CLUSTER_PORT_SEL_MASK, CLUSTER_PORT_SEL_SHIFT, 5146 cstate->crtc_id, false); 5147 vop2_ops->setup_win_dly(state, cstate->crtc_id); 5148 } 5149 5150 /* 5151 * rk3588 and later platforms should set half_blocK_en to 1 in line and tile mode. 5152 */ 5153 if (vop2->version >= VOP_VERSION_RK3588) 5154 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 5155 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 5156 5157 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 5158 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5159 false); 5160 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 5161 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 5162 cstate->dma_addr + splice_yrgb_offset); 5163 5164 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 5165 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 5166 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 5167 5168 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 5169 5170 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5171 CSC_10BIT_DEPTH); 5172 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5173 CLUSTER_RGB2YUV_EN_SHIFT, 5174 is_yuv_output(conn_state->bus_format), false); 5175 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 5176 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 5177 5178 dither_up = vop2_win_dither_up(cstate->format); 5179 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5180 CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false); 5181 5182 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 5183 5184 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5185 5186 return 0; 5187 } 5188 5189 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 5190 { 5191 struct crtc_state *cstate = &state->crtc_state; 5192 struct connector_state *conn_state = &state->conn_state; 5193 struct drm_display_mode *mode = &conn_state->mode; 5194 struct vop2 *vop2 = cstate->private; 5195 const struct vop2_data *vop2_data = vop2->data; 5196 const struct vop2_ops *vop2_ops = vop2_data->ops; 5197 int src_w = cstate->src_rect.w; 5198 int src_h = cstate->src_rect.h; 5199 int crtc_x = cstate->crtc_rect.x; 5200 int crtc_y = cstate->crtc_rect.y; 5201 int crtc_w = cstate->crtc_rect.w; 5202 int crtc_h = cstate->crtc_rect.h; 5203 int xvir = cstate->xvir; 5204 int y_mirror = 0; 5205 int csc_mode; 5206 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5207 /* offset of the right window in splice mode */ 5208 u32 splice_pixel_offset = 0; 5209 u32 splice_yrgb_offset = 0; 5210 u32 win_offset = win->reg_offset; 5211 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5212 u32 val; 5213 bool dither_up; 5214 5215 if (vop2_is_mirror_win(win)) { 5216 struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id); 5217 5218 if (!source_win) { 5219 printf("invalid source win id %d\n", win->source_win_id); 5220 return -ENODEV; 5221 } 5222 5223 val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset); 5224 if (!(val & BIT(WIN_EN_SHIFT))) { 5225 printf("WARN: the source win should be enabled before mirror win\n"); 5226 return -EAGAIN; 5227 } 5228 } 5229 5230 if (win->splice_mode_right) { 5231 src_w = cstate->right_src_rect.w; 5232 src_h = cstate->right_src_rect.h; 5233 crtc_x = cstate->right_crtc_rect.x; 5234 crtc_y = cstate->right_crtc_rect.y; 5235 crtc_w = cstate->right_crtc_rect.w; 5236 crtc_h = cstate->right_crtc_rect.h; 5237 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5238 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5239 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5240 } 5241 5242 /* 5243 * This is workaround solution for IC design: 5244 * esmart can't support scale down when actual_w % 16 == 1. 5245 */ 5246 if (src_w > crtc_w && (src_w & 0xf) == 1) { 5247 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 5248 src_w -= 1; 5249 } 5250 5251 act_info = (src_h - 1) << 16; 5252 act_info |= (src_w - 1) & 0xffff; 5253 5254 dsp_info = (crtc_h - 1) << 16; 5255 dsp_info |= (crtc_w - 1) & 0xffff; 5256 5257 dsp_stx = crtc_x; 5258 dsp_sty = crtc_y; 5259 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5260 5261 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5262 y_mirror = 1; 5263 else 5264 y_mirror = 0; 5265 5266 if (is_vop3(vop2)) { 5267 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, 5268 ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT, 5269 win->scale_engine_num, false); 5270 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5271 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5272 cstate->crtc_id, false); 5273 vop2_ops->setup_win_dly(state, cstate->crtc_id); 5274 5275 /* Merge esmart1/3 from vp1 post to vp0 */ 5276 if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 && 5277 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || 5278 win->phys_id == ROCKCHIP_VOP2_ESMART3)) 5279 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5280 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5281 1, false); 5282 } 5283 5284 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5285 5286 if (vop2->version != VOP_VERSION_RK3568) 5287 vop2_axi_config(vop2, win); 5288 5289 if (y_mirror) 5290 cstate->dma_addr += (src_h - 1) * xvir * 4; 5291 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 5292 YMIRROR_EN_SHIFT, y_mirror, false); 5293 5294 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5295 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5296 false); 5297 5298 if (vop2->version == VOP_VERSION_RK3576) 5299 vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00); 5300 5301 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 5302 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 5303 cstate->dma_addr + splice_yrgb_offset); 5304 5305 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 5306 act_info); 5307 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 5308 dsp_info); 5309 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 5310 5311 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5312 WIN_EN_SHIFT, 1, false); 5313 5314 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5315 CSC_10BIT_DEPTH); 5316 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 5317 RGB2YUV_EN_SHIFT, 5318 is_yuv_output(conn_state->bus_format), false); 5319 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 5320 CSC_MODE_SHIFT, csc_mode, false); 5321 5322 dither_up = vop2_win_dither_up(cstate->format); 5323 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5324 REGION0_DITHER_UP_EN_SHIFT, dither_up, false); 5325 5326 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5327 5328 return 0; 5329 } 5330 5331 static void vop2_calc_display_rect_for_splice(struct display_state *state) 5332 { 5333 struct crtc_state *cstate = &state->crtc_state; 5334 struct connector_state *conn_state = &state->conn_state; 5335 struct drm_display_mode *mode = &conn_state->mode; 5336 struct display_rect *src_rect = &cstate->src_rect; 5337 struct display_rect *dst_rect = &cstate->crtc_rect; 5338 struct display_rect left_src, left_dst, right_src, right_dst; 5339 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 5340 int left_src_w, left_dst_w, right_dst_w; 5341 5342 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 5343 if (left_dst_w < 0) 5344 left_dst_w = 0; 5345 right_dst_w = dst_rect->w - left_dst_w; 5346 5347 if (!right_dst_w) 5348 left_src_w = src_rect->w; 5349 else 5350 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 5351 5352 left_src.x = src_rect->x; 5353 left_src.w = left_src_w; 5354 left_dst.x = dst_rect->x; 5355 left_dst.w = left_dst_w; 5356 right_src.x = left_src.x + left_src.w; 5357 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 5358 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 5359 right_dst.w = right_dst_w; 5360 5361 left_src.y = src_rect->y; 5362 left_src.h = src_rect->h; 5363 left_dst.y = dst_rect->y; 5364 left_dst.h = dst_rect->h; 5365 right_src.y = src_rect->y; 5366 right_src.h = src_rect->h; 5367 right_dst.y = dst_rect->y; 5368 right_dst.h = dst_rect->h; 5369 5370 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 5371 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 5372 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 5373 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 5374 } 5375 5376 static int rockchip_vop2_set_plane(struct display_state *state) 5377 { 5378 struct crtc_state *cstate = &state->crtc_state; 5379 struct vop2 *vop2 = cstate->private; 5380 struct vop2_win_data *win_data; 5381 struct vop2_win_data *splice_win_data; 5382 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5383 int ret; 5384 5385 if (cstate->crtc_rect.w > cstate->max_output.width) { 5386 printf("ERROR: output w[%d] exceeded max width[%d]\n", 5387 cstate->crtc_rect.w, cstate->max_output.width); 5388 return -EINVAL; 5389 } 5390 5391 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5392 if (!win_data) { 5393 printf("invalid win id %d\n", primary_plane_id); 5394 return -ENODEV; 5395 } 5396 5397 /* ignore some plane register according vop3 esmart lb mode */ 5398 if (vop3_ignore_plane(vop2, win_data)) 5399 return -EACCES; 5400 5401 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) { 5402 if (vop2_power_domain_on(vop2, win_data->pd_id)) 5403 printf("open vp%d plane pd fail\n", cstate->crtc_id); 5404 } 5405 5406 if (cstate->splice_mode) { 5407 if (win_data->splice_win_id) { 5408 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 5409 splice_win_data->splice_mode_right = true; 5410 5411 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 5412 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 5413 5414 vop2_calc_display_rect_for_splice(state); 5415 if (win_data->type == CLUSTER_LAYER) 5416 vop2_set_cluster_win(state, splice_win_data); 5417 else 5418 vop2_set_smart_win(state, splice_win_data); 5419 } else { 5420 printf("ERROR: splice mode is unsupported by plane %s\n", 5421 vop2_plane_phys_id_to_string(primary_plane_id)); 5422 return -EINVAL; 5423 } 5424 } 5425 5426 if (win_data->type == CLUSTER_LAYER) 5427 ret = vop2_set_cluster_win(state, win_data); 5428 else 5429 ret = vop2_set_smart_win(state, win_data); 5430 if (ret) 5431 return ret; 5432 5433 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 5434 cstate->crtc_id, vop2_plane_phys_id_to_string(primary_plane_id), 5435 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 5436 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 5437 cstate->dma_addr); 5438 5439 return 0; 5440 } 5441 5442 static int rockchip_vop2_prepare(struct display_state *state) 5443 { 5444 return 0; 5445 } 5446 5447 static void vop2_dsc_cfg_done(struct display_state *state) 5448 { 5449 struct connector_state *conn_state = &state->conn_state; 5450 struct crtc_state *cstate = &state->crtc_state; 5451 struct vop2 *vop2 = cstate->private; 5452 u8 dsc_id = cstate->dsc_id; 5453 u32 ctrl_regs_offset = (dsc_id * 0x30); 5454 5455 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5456 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 5457 DSC_CFG_DONE_SHIFT, 1, false); 5458 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 5459 DSC_CFG_DONE_SHIFT, 1, false); 5460 } else { 5461 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 5462 DSC_CFG_DONE_SHIFT, 1, false); 5463 } 5464 } 5465 5466 static int rockchip_vop2_enable(struct display_state *state) 5467 { 5468 struct crtc_state *cstate = &state->crtc_state; 5469 struct vop2 *vop2 = cstate->private; 5470 u32 vp_offset = (cstate->crtc_id * 0x100); 5471 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5472 5473 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5474 STANDBY_EN_SHIFT, 0, false); 5475 5476 if (cstate->splice_mode) 5477 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5478 5479 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5480 5481 if (cstate->dsc_enable) 5482 vop2_dsc_cfg_done(state); 5483 5484 if (cstate->mcu_timing.mcu_pix_total) 5485 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 5486 MCU_HOLD_MODE_SHIFT, 0, false); 5487 5488 return 0; 5489 } 5490 5491 static int rk3588_vop2_post_enable(struct display_state *state) 5492 { 5493 struct connector_state *conn_state = &state->conn_state; 5494 struct crtc_state *cstate = &state->crtc_state; 5495 struct vop2 *vop2 = cstate->private; 5496 int output_if = conn_state->output_if; 5497 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5498 int ret, val; 5499 5500 if (output_if & VOP_OUTPUT_IF_DP0) 5501 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 5502 1, false); 5503 5504 if (output_if & VOP_OUTPUT_IF_DP1) 5505 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 5506 1, false); 5507 5508 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1)) { 5509 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5510 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5511 val & BIT(cstate->crtc_id), 50 * 1000); 5512 if (ret) 5513 printf("%s wait cfg done timeout\n", __func__); 5514 5515 if (cstate->dclk_rst.dev) { 5516 reset_assert(&cstate->dclk_rst); 5517 udelay(20); 5518 reset_deassert(&cstate->dclk_rst); 5519 } 5520 } 5521 5522 return 0; 5523 } 5524 5525 static int rk3576_vop2_post_enable(struct display_state *state) 5526 { 5527 struct connector_state *conn_state = &state->conn_state; 5528 struct crtc_state *cstate = &state->crtc_state; 5529 struct vop2 *vop2 = cstate->private; 5530 int output_if = conn_state->output_if; 5531 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5532 int ret, val; 5533 5534 if (output_if & VOP_OUTPUT_IF_DP0) 5535 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 5536 RK3576_IF_OUT_EN_SHIFT, 1, false); 5537 5538 if (output_if & VOP_OUTPUT_IF_DP1) 5539 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 5540 RK3576_IF_OUT_EN_SHIFT, 1, false); 5541 5542 if (output_if & VOP_OUTPUT_IF_DP2) 5543 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 5544 RK3576_IF_OUT_EN_SHIFT, 1, false); 5545 5546 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) { 5547 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5548 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5549 val & BIT(cstate->crtc_id), 50 * 1000); 5550 if (ret) 5551 printf("%s wait cfg done timeout\n", __func__); 5552 5553 if (cstate->dclk_rst.dev) { 5554 reset_assert(&cstate->dclk_rst); 5555 udelay(20); 5556 reset_deassert(&cstate->dclk_rst); 5557 } 5558 } 5559 5560 return 0; 5561 } 5562 5563 static int rockchip_vop2_post_enable(struct display_state *state) 5564 { 5565 struct crtc_state *cstate = &state->crtc_state; 5566 struct vop2 *vop2 = cstate->private; 5567 5568 if (vop2->version == VOP_VERSION_RK3588) 5569 rk3588_vop2_post_enable(state); 5570 else if (vop2->version == VOP_VERSION_RK3576) 5571 rk3576_vop2_post_enable(state); 5572 5573 return 0; 5574 } 5575 5576 static int rockchip_vop2_disable(struct display_state *state) 5577 { 5578 struct crtc_state *cstate = &state->crtc_state; 5579 struct vop2 *vop2 = cstate->private; 5580 u32 vp_offset = (cstate->crtc_id * 0x100); 5581 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5582 5583 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5584 STANDBY_EN_SHIFT, 1, false); 5585 5586 if (cstate->splice_mode) 5587 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5588 5589 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5590 5591 return 0; 5592 } 5593 5594 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 5595 { 5596 struct crtc_state *cstate = &state->crtc_state; 5597 struct vop2 *vop2 = cstate->private; 5598 int i = 0; 5599 int correct_cursor_plane = -1; 5600 int plane_type = -1; 5601 5602 if (cursor_plane < 0) 5603 return -1; 5604 5605 if (plane_mask & (1 << cursor_plane)) 5606 return cursor_plane; 5607 5608 /* Get current cursor plane type */ 5609 for (i = 0; i < vop2->data->nr_layers; i++) { 5610 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 5611 plane_type = vop2->data->plane_table[i].plane_type; 5612 break; 5613 } 5614 } 5615 5616 /* Get the other same plane type plane id */ 5617 for (i = 0; i < vop2->data->nr_layers; i++) { 5618 if (vop2->data->plane_table[i].plane_type == plane_type && 5619 vop2->data->plane_table[i].plane_id != cursor_plane) { 5620 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 5621 break; 5622 } 5623 } 5624 5625 /* To check whether the new correct_cursor_plane is attach to current vp */ 5626 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 5627 printf("error: faild to find correct plane as cursor plane\n"); 5628 return -1; 5629 } 5630 5631 printf("vp%d adjust cursor plane from %d to %d\n", 5632 cstate->crtc_id, cursor_plane, correct_cursor_plane); 5633 5634 return correct_cursor_plane; 5635 } 5636 5637 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 5638 { 5639 struct crtc_state *cstate = &state->crtc_state; 5640 struct vop2 *vop2 = cstate->private; 5641 ofnode vp_node; 5642 struct device_node *port_parent_node = cstate->ports_node; 5643 static bool vop_fix_dts; 5644 const char *path; 5645 u32 plane_mask = 0; 5646 int vp_id = 0; 5647 int cursor_plane_id = -1; 5648 5649 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 5650 return 0; 5651 5652 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 5653 path = vp_node.np->full_name; 5654 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 5655 5656 if (cstate->crtc->assign_plane) 5657 continue; 5658 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 5659 cstate->crtc->vps[vp_id].cursor_plane); 5660 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 5661 vp_id, plane_mask, 5662 vop2->vp_plane_mask[vp_id].primary_plane_id, 5663 cursor_plane_id); 5664 5665 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 5666 plane_mask, 1); 5667 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 5668 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 5669 if (cursor_plane_id >= 0) 5670 do_fixup_by_path_u32(blob, path, "cursor-win-id", 5671 cursor_plane_id, 1); 5672 vp_id++; 5673 } 5674 5675 vop_fix_dts = true; 5676 5677 return 0; 5678 } 5679 5680 static int rockchip_vop2_check(struct display_state *state) 5681 { 5682 struct crtc_state *cstate = &state->crtc_state; 5683 struct rockchip_crtc *crtc = cstate->crtc; 5684 5685 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 5686 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 5687 return -ENOTSUPP; 5688 } 5689 5690 if (cstate->splice_mode) { 5691 crtc->splice_mode = true; 5692 crtc->splice_crtc_id = cstate->splice_crtc_id; 5693 } 5694 5695 return 0; 5696 } 5697 5698 static int rockchip_vop2_mode_valid(struct display_state *state) 5699 { 5700 struct connector_state *conn_state = &state->conn_state; 5701 struct crtc_state *cstate = &state->crtc_state; 5702 struct drm_display_mode *mode = &conn_state->mode; 5703 struct videomode vm; 5704 5705 drm_display_mode_to_videomode(mode, &vm); 5706 5707 if (vm.hactive < 32 || vm.vactive < 32 || 5708 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 5709 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 5710 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 5711 return -EINVAL; 5712 } 5713 5714 return 0; 5715 } 5716 5717 static int rockchip_vop2_mode_fixup(struct display_state *state) 5718 { 5719 struct connector_state *conn_state = &state->conn_state; 5720 struct rockchip_connector *conn = conn_state->connector; 5721 struct drm_display_mode *mode = &conn_state->mode; 5722 struct crtc_state *cstate = &state->crtc_state; 5723 struct vop2 *vop2 = cstate->private; 5724 5725 if (conn_state->secondary) { 5726 if (!(conn->dual_channel_mode && 5727 conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) && 5728 conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) 5729 drm_mode_convert_to_split_mode(mode); 5730 } 5731 5732 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE); 5733 5734 /* 5735 * For RK3568 and RK3588, the hactive of video timing must 5736 * be 4-pixel aligned. 5737 */ 5738 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) { 5739 if (mode->crtc_hdisplay % 4) { 5740 int old_hdisplay = mode->crtc_hdisplay; 5741 int align = 4 - (mode->crtc_hdisplay % 4); 5742 5743 mode->crtc_hdisplay += align; 5744 mode->crtc_hsync_start += align; 5745 mode->crtc_hsync_end += align; 5746 mode->crtc_htotal += align; 5747 5748 printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n", 5749 old_hdisplay, mode->hdisplay); 5750 } 5751 } 5752 5753 /* 5754 * For RK3576 YUV420 output, hden signal introduce one cycle delay, 5755 * so we need to adjust hfp and hbp to compatible with this design. 5756 */ 5757 if (vop2->version == VOP_VERSION_RK3576 && 5758 conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 5759 mode->crtc_hsync_start += 2; 5760 mode->crtc_hsync_end += 2; 5761 } 5762 5763 if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656) 5764 mode->crtc_clock *= 2; 5765 5766 /* 5767 * For RK3528, the path of CVBS output is like: 5768 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 5769 * The vop2 dclk should be four times crtc_clock for CVBS sampling 5770 * clock needs. 5771 */ 5772 if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656) 5773 mode->crtc_clock *= 4; 5774 5775 mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format); 5776 if (cstate->mcu_timing.mcu_pix_total) 5777 mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1; 5778 5779 return 0; 5780 } 5781 5782 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 5783 5784 static int rockchip_vop2_plane_check(struct display_state *state) 5785 { 5786 struct crtc_state *cstate = &state->crtc_state; 5787 struct vop2 *vop2 = cstate->private; 5788 struct display_rect *src = &cstate->src_rect; 5789 struct display_rect *dst = &cstate->crtc_rect; 5790 struct vop2_win_data *win_data; 5791 int min_scale, max_scale; 5792 int hscale, vscale; 5793 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5794 5795 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5796 if (!win_data) { 5797 printf("ERROR: invalid win id %d\n", primary_plane_id); 5798 return -ENODEV; 5799 } 5800 5801 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 5802 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 5803 5804 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 5805 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 5806 if (hscale < 0 || vscale < 0) { 5807 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 5808 return -ERANGE; 5809 } 5810 5811 return 0; 5812 } 5813 5814 static int rockchip_vop2_apply_soft_te(struct display_state *state) 5815 { 5816 __maybe_unused struct connector_state *conn_state = &state->conn_state; 5817 struct crtc_state *cstate = &state->crtc_state; 5818 struct vop2 *vop2 = cstate->private; 5819 u32 vp_offset = (cstate->crtc_id * 0x100); 5820 int val = 0; 5821 int ret = 0; 5822 5823 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 5824 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 5825 if (!ret) { 5826 #ifndef CONFIG_SPL_BUILD 5827 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5828 !val, 50 * 1000); 5829 if (!ret) { 5830 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5831 val, 50 * 1000); 5832 if (!ret) { 5833 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 5834 EN_MASK, EDPI_WMS_FS, 1, false); 5835 } else { 5836 printf("ERROR: vp%d wait for active TE signal timeout\n", 5837 cstate->crtc_id); 5838 return ret; 5839 } 5840 } else { 5841 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 5842 return ret; 5843 } 5844 #endif 5845 } else { 5846 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 5847 return ret; 5848 } 5849 5850 return 0; 5851 } 5852 5853 static int rockchip_vop2_regs_dump(struct display_state *state) 5854 { 5855 struct crtc_state *cstate = &state->crtc_state; 5856 struct vop2 *vop2 = cstate->private; 5857 const struct vop2_data *vop2_data = vop2->data; 5858 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5859 u32 len = 128; 5860 u32 n, i, j; 5861 u32 base; 5862 5863 if (!cstate->crtc->active) 5864 return -EINVAL; 5865 5866 n = vop2_data->dump_regs_size; 5867 for (i = 0; i < n; i++) { 5868 base = regs[i].offset; 5869 len = 128; 5870 if (regs[i].size) 5871 len = min(len, regs[i].size >> 2); 5872 printf("\n%s:\n", regs[i].name); 5873 for (j = 0; j < len;) { 5874 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5875 vop2_readl(vop2, base + (4 * j)), 5876 vop2_readl(vop2, base + (4 * (j + 1))), 5877 vop2_readl(vop2, base + (4 * (j + 2))), 5878 vop2_readl(vop2, base + (4 * (j + 3)))); 5879 j += 4; 5880 } 5881 } 5882 5883 return 0; 5884 } 5885 5886 static int rockchip_vop2_active_regs_dump(struct display_state *state) 5887 { 5888 struct crtc_state *cstate = &state->crtc_state; 5889 struct vop2 *vop2 = cstate->private; 5890 const struct vop2_data *vop2_data = vop2->data; 5891 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5892 u32 len = 128; 5893 u32 n, i, j; 5894 u32 base; 5895 bool enable_state; 5896 5897 if (!cstate->crtc->active) 5898 return -EINVAL; 5899 5900 n = vop2_data->dump_regs_size; 5901 for (i = 0; i < n; i++) { 5902 if (regs[i].state_mask) { 5903 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 5904 regs[i].state_mask; 5905 if (enable_state != regs[i].enable_state) 5906 continue; 5907 } 5908 5909 base = regs[i].offset; 5910 len = 128; 5911 if (regs[i].size) 5912 len = min(len, regs[i].size >> 2); 5913 printf("\n%s:\n", regs[i].name); 5914 for (j = 0; j < len;) { 5915 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5916 vop2_readl(vop2, base + (4 * j)), 5917 vop2_readl(vop2, base + (4 * (j + 1))), 5918 vop2_readl(vop2, base + (4 * (j + 2))), 5919 vop2_readl(vop2, base + (4 * (j + 3)))); 5920 j += 4; 5921 } 5922 } 5923 5924 return 0; 5925 } 5926 5927 static void rk3528_setup_win_dly(struct display_state *state, int crtc_id) 5928 { 5929 struct crtc_state *cstate = &state->crtc_state; 5930 struct vop2 *vop2 = cstate->private; 5931 struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id]; 5932 uint32_t dly = 0; /* For vop3, the default window delay is 0 */ 5933 5934 switch (plane_mask->primary_plane_id) { 5935 case ROCKCHIP_VOP2_CLUSTER0: 5936 vop2_mask_write(vop2, RK3528_OVL_SYS_CLUSTER0_CTRL, CLUSTER_DLY_NUM_MASK, 5937 CLUSTER_DLY_NUM_SHIFT, dly, false); 5938 break; 5939 case ROCKCHIP_VOP2_ESMART0: 5940 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL, ESMART_DLY_NUM_MASK, 5941 ESMART_DLY_NUM_SHIFT, dly, false); 5942 break; 5943 case ROCKCHIP_VOP2_ESMART1: 5944 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART1_CTRL, ESMART_DLY_NUM_MASK, 5945 ESMART_DLY_NUM_SHIFT, dly, false); 5946 break; 5947 case ROCKCHIP_VOP2_ESMART2: 5948 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART2_CTRL, ESMART_DLY_NUM_MASK, 5949 ESMART_DLY_NUM_SHIFT, dly, false); 5950 break; 5951 case ROCKCHIP_VOP2_ESMART3: 5952 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART3_CTRL, ESMART_DLY_NUM_MASK, 5953 ESMART_DLY_NUM_SHIFT, dly, false); 5954 break; 5955 } 5956 } 5957 5958 static void rk3528_setup_overlay(struct display_state *state) 5959 { 5960 struct crtc_state *cstate = &state->crtc_state; 5961 struct vop2 *vop2 = cstate->private; 5962 struct vop2_win_data *win_data; 5963 int i; 5964 u32 offset = 0; 5965 u8 shift = 0; 5966 5967 /* init the layer sel value to 0xff(Disable layer) */ 5968 for (i = 0; i < vop2->data->nr_vps; i++) { 5969 offset = 0x100 * i; 5970 vop2_writel(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, 0xffffffff); 5971 } 5972 5973 /* layer sel win id */ 5974 for (i = 0; i < vop2->data->nr_vps; i++) { 5975 if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 5976 offset = 0x100 * i; 5977 win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id); 5978 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, 5979 LAYER_SEL_MASK, 0, win_data->layer_sel_win_id[i], false); 5980 } 5981 } 5982 5983 /* win sel port */ 5984 for (i = 0; i < vop2->data->nr_vps; i++) { 5985 if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 5986 win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id); 5987 shift = win_data->win_sel_port_offset * 2; 5988 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL, 5989 LAYER_SEL_PORT_MASK, shift, i, false); 5990 } 5991 } 5992 } 5993 5994 static void rk3568_setup_win_dly(struct display_state *state, int crtc_id) 5995 { 5996 struct crtc_state *cstate = &state->crtc_state; 5997 struct vop2 *vop2 = cstate->private; 5998 struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id]; 5999 struct vop2_win_data *win_data; 6000 uint32_t dly; 6001 6002 win_data = vop2_find_win_by_phys_id(vop2, plane_mask->primary_plane_id); 6003 dly = win_data->dly[VOP2_DLY_MODE_DEFAULT]; 6004 if (win_data->type == CLUSTER_LAYER) 6005 dly |= dly << 8; 6006 6007 switch (plane_mask->primary_plane_id) { 6008 case ROCKCHIP_VOP2_CLUSTER0: 6009 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6010 CLUSTER0_DLY_NUM_SHIFT, dly, false); 6011 break; 6012 case ROCKCHIP_VOP2_CLUSTER1: 6013 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6014 CLUSTER1_DLY_NUM_SHIFT, dly, false); 6015 break; 6016 case ROCKCHIP_VOP2_CLUSTER2: 6017 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM1, CLUSTER_DLY_NUM_MASK, 6018 CLUSTER0_DLY_NUM_SHIFT, dly, false); 6019 break; 6020 case ROCKCHIP_VOP2_CLUSTER3: 6021 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM1, CLUSTER_DLY_NUM_MASK, 6022 CLUSTER1_DLY_NUM_SHIFT, dly, false); 6023 break; 6024 case ROCKCHIP_VOP2_ESMART0: 6025 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6026 ESMART0_DLY_NUM_SHIFT, dly, false); 6027 break; 6028 case ROCKCHIP_VOP2_ESMART1: 6029 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6030 ESMART1_DLY_NUM_SHIFT, dly, false); 6031 break; 6032 case ROCKCHIP_VOP2_SMART0: 6033 case ROCKCHIP_VOP2_ESMART2: 6034 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6035 SMART0_DLY_NUM_SHIFT, dly, false); 6036 break; 6037 case ROCKCHIP_VOP2_SMART1: 6038 case ROCKCHIP_VOP2_ESMART3: 6039 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6040 SMART1_DLY_NUM_SHIFT, dly, false); 6041 break; 6042 } 6043 } 6044 6045 static void rk3568_setup_overlay(struct display_state *state) 6046 { 6047 struct crtc_state *cstate = &state->crtc_state; 6048 struct vop2 *vop2 = cstate->private; 6049 struct vop2_win_data *win_data; 6050 int layer_phy_id = 0; 6051 int total_used_layer = 0; 6052 int port_mux = 0; 6053 int i, j; 6054 u32 layer_nr = 0; 6055 u8 shift = 0; 6056 6057 /* layer sel win id */ 6058 for (i = 0; i < vop2->data->nr_vps; i++) { 6059 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 6060 for (j = 0; j < layer_nr; j++) { 6061 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 6062 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 6063 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 6064 shift, win_data->layer_sel_win_id[i], false); 6065 shift += 4; 6066 } 6067 } 6068 6069 /* win sel port */ 6070 for (i = 0; i < vop2->data->nr_vps; i++) { 6071 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 6072 for (j = 0; j < layer_nr; j++) { 6073 if (!vop2->vp_plane_mask[i].attached_layers[j]) 6074 continue; 6075 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 6076 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 6077 shift = win_data->win_sel_port_offset * 2; 6078 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 6079 LAYER_SEL_PORT_SHIFT + shift, i, false); 6080 } 6081 } 6082 6083 /** 6084 * port mux config 6085 */ 6086 for (i = 0; i < vop2->data->nr_vps; i++) { 6087 shift = i * 4; 6088 if (vop2->vp_plane_mask[i].attached_layers_nr) { 6089 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 6090 port_mux = total_used_layer - 1; 6091 } else { 6092 port_mux = 8; 6093 } 6094 6095 if (i == vop2->data->nr_vps - 1) 6096 port_mux = vop2->data->nr_mixers; 6097 6098 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 6099 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 6100 PORT_MUX_SHIFT + shift, port_mux, false); 6101 } 6102 } 6103 6104 static void rk3576_setup_win_dly(struct display_state *state, int crtc_id) 6105 { 6106 struct crtc_state *cstate = &state->crtc_state; 6107 struct vop2 *vop2 = cstate->private; 6108 struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id]; 6109 uint32_t dly = 0; /* For vop3, the default window delay is 0 */ 6110 6111 switch (plane_mask->primary_plane_id) { 6112 case ROCKCHIP_VOP2_CLUSTER0: 6113 vop2_mask_write(vop2, RK3576_CLUSTER0_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6114 CLUSTER_DLY_NUM_SHIFT, dly, false); 6115 break; 6116 case ROCKCHIP_VOP2_CLUSTER1: 6117 vop2_mask_write(vop2, RK3576_CLUSTER1_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6118 CLUSTER_DLY_NUM_SHIFT, dly, false); 6119 break; 6120 case ROCKCHIP_VOP2_ESMART0: 6121 vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM, ESMART_DLY_NUM_MASK, 6122 ESMART_DLY_NUM_SHIFT, dly, false); 6123 break; 6124 case ROCKCHIP_VOP2_ESMART1: 6125 vop2_mask_write(vop2, RK3576_ESMART1_DLY_NUM, ESMART_DLY_NUM_MASK, 6126 ESMART_DLY_NUM_SHIFT, dly, false); 6127 break; 6128 case ROCKCHIP_VOP2_ESMART2: 6129 vop2_mask_write(vop2, RK3576_ESMART2_DLY_NUM, ESMART_DLY_NUM_MASK, 6130 ESMART_DLY_NUM_SHIFT, dly, false); 6131 break; 6132 case ROCKCHIP_VOP2_ESMART3: 6133 vop2_mask_write(vop2, RK3576_ESMART3_DLY_NUM, ESMART_DLY_NUM_MASK, 6134 ESMART_DLY_NUM_SHIFT, dly, false); 6135 break; 6136 } 6137 } 6138 6139 static void rk3576_setup_overlay(struct display_state *state) 6140 { 6141 struct crtc_state *cstate = &state->crtc_state; 6142 struct vop2 *vop2 = cstate->private; 6143 struct vop2_win_data *win_data; 6144 int i; 6145 u32 offset = 0; 6146 6147 /* layer sel win id */ 6148 for (i = 0; i < vop2->data->nr_vps; i++) { 6149 if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 6150 offset = 0x100 * i; 6151 win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id); 6152 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, LAYER_SEL_MASK, 6153 0, win_data->layer_sel_win_id[i], false); 6154 } 6155 } 6156 } 6157 6158 static struct vop2_dump_regs rk3528_dump_regs[] = { 6159 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6160 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6161 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6162 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6163 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6164 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6165 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6166 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6167 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6168 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6169 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6170 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6171 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 6172 }; 6173 6174 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6175 ROCKCHIP_VOP2_ESMART0, 6176 ROCKCHIP_VOP2_ESMART1, 6177 ROCKCHIP_VOP2_ESMART2, 6178 ROCKCHIP_VOP2_ESMART3, 6179 }; 6180 6181 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6182 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6183 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6184 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6185 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6186 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6187 }; 6188 6189 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6190 { /* one display policy for hdmi */ 6191 {/* main display */ 6192 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6193 .attached_layers_nr = 4, 6194 .attached_layers = { 6195 ROCKCHIP_VOP2_CLUSTER0, 6196 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 6197 }, 6198 }, 6199 {/* second display */}, 6200 {/* third display */}, 6201 {/* fourth display */}, 6202 }, 6203 6204 { /* two display policy */ 6205 {/* main display */ 6206 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6207 .attached_layers_nr = 3, 6208 .attached_layers = { 6209 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 6210 }, 6211 }, 6212 6213 {/* second display */ 6214 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6215 .attached_layers_nr = 2, 6216 .attached_layers = { 6217 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6218 }, 6219 }, 6220 {/* third display */}, 6221 {/* fourth display */}, 6222 }, 6223 6224 { /* one display policy for cvbs */ 6225 {/* main display */ 6226 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6227 .attached_layers_nr = 2, 6228 .attached_layers = { 6229 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6230 }, 6231 }, 6232 {/* second display */}, 6233 {/* third display */}, 6234 {/* fourth display */}, 6235 }, 6236 6237 {/* reserved */}, 6238 }; 6239 6240 static struct vop2_win_data rk3528_win_data[5] = { 6241 { 6242 .name = "Esmart0", 6243 .phys_id = ROCKCHIP_VOP2_ESMART0, 6244 .type = ESMART_LAYER, 6245 .win_sel_port_offset = 8, 6246 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 6247 .reg_offset = 0, 6248 .axi_id = 0, 6249 .axi_yrgb_id = 0x06, 6250 .axi_uv_id = 0x07, 6251 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6252 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6253 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6254 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6255 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6256 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6257 .possible_vp_mask = BIT(VOP2_VP0), 6258 .max_upscale_factor = 8, 6259 .max_downscale_factor = 8, 6260 }, 6261 6262 { 6263 .name = "Esmart1", 6264 .phys_id = ROCKCHIP_VOP2_ESMART1, 6265 .type = ESMART_LAYER, 6266 .win_sel_port_offset = 10, 6267 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 6268 .reg_offset = 0x200, 6269 .axi_id = 0, 6270 .axi_yrgb_id = 0x08, 6271 .axi_uv_id = 0x09, 6272 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6273 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6274 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6275 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6276 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6277 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6278 .possible_vp_mask = BIT(VOP2_VP0), 6279 .max_upscale_factor = 8, 6280 .max_downscale_factor = 8, 6281 }, 6282 6283 { 6284 .name = "Esmart2", 6285 .phys_id = ROCKCHIP_VOP2_ESMART2, 6286 .type = ESMART_LAYER, 6287 .win_sel_port_offset = 12, 6288 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 6289 .reg_offset = 0x400, 6290 .axi_id = 0, 6291 .axi_yrgb_id = 0x0a, 6292 .axi_uv_id = 0x0b, 6293 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6294 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6295 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6296 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6297 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6298 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6299 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1), 6300 .max_upscale_factor = 8, 6301 .max_downscale_factor = 8, 6302 }, 6303 6304 { 6305 .name = "Esmart3", 6306 .phys_id = ROCKCHIP_VOP2_ESMART3, 6307 .type = ESMART_LAYER, 6308 .win_sel_port_offset = 14, 6309 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 6310 .reg_offset = 0x600, 6311 .axi_id = 0, 6312 .axi_yrgb_id = 0x0c, 6313 .axi_uv_id = 0x0d, 6314 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6315 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6316 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6317 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6318 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6319 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6320 .possible_vp_mask = BIT(VOP2_VP1), 6321 .max_upscale_factor = 8, 6322 .max_downscale_factor = 8, 6323 }, 6324 6325 { 6326 .name = "Cluster0", 6327 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6328 .type = CLUSTER_LAYER, 6329 .win_sel_port_offset = 0, 6330 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 6331 .reg_offset = 0, 6332 .axi_id = 0, 6333 .axi_yrgb_id = 0x02, 6334 .axi_uv_id = 0x03, 6335 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6336 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6337 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6338 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6339 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6340 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6341 .possible_vp_mask = BIT(VOP2_VP0), 6342 .max_upscale_factor = 8, 6343 .max_downscale_factor = 8, 6344 }, 6345 }; 6346 6347 static struct vop2_vp_data rk3528_vp_data[2] = { 6348 { 6349 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 6350 VOP_FEATURE_POST_CSC, 6351 .max_output = {4096, 4096}, 6352 .layer_mix_dly = 6, 6353 .hdr_mix_dly = 2, 6354 .win_dly = 8, 6355 }, 6356 { 6357 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6358 .max_output = {1920, 1080}, 6359 .layer_mix_dly = 2, 6360 .hdr_mix_dly = 0, 6361 .win_dly = 8, 6362 }, 6363 }; 6364 6365 static const struct vop2_ops rk3528_vop_ops = { 6366 .setup_win_dly = rk3528_setup_win_dly, 6367 .setup_overlay = rk3528_setup_overlay, 6368 }; 6369 6370 const struct vop2_data rk3528_vop = { 6371 .version = VOP_VERSION_RK3528, 6372 .nr_vps = 2, 6373 .vp_data = rk3528_vp_data, 6374 .win_data = rk3528_win_data, 6375 .plane_mask = rk3528_vp_plane_mask[0], 6376 .plane_table = rk3528_plane_table, 6377 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 6378 .nr_layers = 5, 6379 .nr_mixers = 3, 6380 .nr_gammas = 2, 6381 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 6382 .dump_regs = rk3528_dump_regs, 6383 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 6384 .ops = &rk3528_vop_ops, 6385 6386 }; 6387 6388 static struct vop2_dump_regs rk3562_dump_regs[] = { 6389 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6390 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6391 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6392 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6393 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6394 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6395 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6396 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6397 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6398 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6399 }; 6400 6401 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6402 ROCKCHIP_VOP2_ESMART0, 6403 ROCKCHIP_VOP2_ESMART1, 6404 ROCKCHIP_VOP2_ESMART2, 6405 ROCKCHIP_VOP2_ESMART3, 6406 }; 6407 6408 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6409 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6410 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6411 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6412 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6413 }; 6414 6415 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6416 { /* one display policy for hdmi */ 6417 {/* main display */ 6418 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6419 .attached_layers_nr = 4, 6420 .attached_layers = { 6421 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 6422 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6423 }, 6424 }, 6425 {/* second display */}, 6426 {/* third display */}, 6427 {/* fourth display */}, 6428 }, 6429 6430 { /* two display policy */ 6431 {/* main display */ 6432 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6433 .attached_layers_nr = 2, 6434 .attached_layers = { 6435 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 6436 }, 6437 }, 6438 6439 {/* second display */ 6440 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6441 .attached_layers_nr = 2, 6442 .attached_layers = { 6443 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6444 }, 6445 }, 6446 {/* third display */}, 6447 {/* fourth display */}, 6448 }, 6449 6450 {/* reserved */}, 6451 }; 6452 6453 static struct vop2_win_data rk3562_win_data[4] = { 6454 { 6455 .name = "Esmart0", 6456 .phys_id = ROCKCHIP_VOP2_ESMART0, 6457 .type = ESMART_LAYER, 6458 .win_sel_port_offset = 8, 6459 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6460 .reg_offset = 0, 6461 .axi_id = 0, 6462 .axi_yrgb_id = 0x02, 6463 .axi_uv_id = 0x03, 6464 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6465 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6466 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6467 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6468 .possible_vp_mask = BIT(VOP2_VP0), 6469 .max_upscale_factor = 8, 6470 .max_downscale_factor = 8, 6471 }, 6472 6473 { 6474 .name = "Esmart1", 6475 .phys_id = ROCKCHIP_VOP2_ESMART1, 6476 .type = ESMART_LAYER, 6477 .win_sel_port_offset = 10, 6478 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6479 .reg_offset = 0x200, 6480 .axi_id = 0, 6481 .axi_yrgb_id = 0x04, 6482 .axi_uv_id = 0x05, 6483 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6484 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6485 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6486 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6487 .possible_vp_mask = BIT(VOP2_VP0), 6488 .max_upscale_factor = 8, 6489 .max_downscale_factor = 8, 6490 }, 6491 6492 { 6493 .name = "Esmart2", 6494 .phys_id = ROCKCHIP_VOP2_ESMART2, 6495 .type = ESMART_LAYER, 6496 .win_sel_port_offset = 12, 6497 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 6498 .reg_offset = 0x400, 6499 .axi_id = 0, 6500 .axi_yrgb_id = 0x06, 6501 .axi_uv_id = 0x07, 6502 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6503 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6504 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6505 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6506 .possible_vp_mask = BIT(VOP2_VP0), 6507 .max_upscale_factor = 8, 6508 .max_downscale_factor = 8, 6509 }, 6510 6511 { 6512 .name = "Esmart3", 6513 .phys_id = ROCKCHIP_VOP2_ESMART3, 6514 .type = ESMART_LAYER, 6515 .win_sel_port_offset = 14, 6516 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 6517 .reg_offset = 0x600, 6518 .axi_id = 0, 6519 .axi_yrgb_id = 0x08, 6520 .axi_uv_id = 0x0d, 6521 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6522 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6523 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6524 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6525 .possible_vp_mask = BIT(VOP2_VP0), 6526 .max_upscale_factor = 8, 6527 .max_downscale_factor = 8, 6528 }, 6529 }; 6530 6531 static struct vop2_vp_data rk3562_vp_data[2] = { 6532 { 6533 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6534 .max_output = {2048, 4096}, 6535 .win_dly = 6, 6536 .layer_mix_dly = 8, 6537 }, 6538 { 6539 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6540 .max_output = {2048, 1080}, 6541 .win_dly = 8, 6542 .layer_mix_dly = 8, 6543 }, 6544 }; 6545 6546 static const struct vop2_ops rk3562_vop_ops = { 6547 .setup_win_dly = rk3528_setup_win_dly, 6548 .setup_overlay = rk3528_setup_overlay, 6549 }; 6550 6551 const struct vop2_data rk3562_vop = { 6552 .version = VOP_VERSION_RK3562, 6553 .nr_vps = 2, 6554 .vp_data = rk3562_vp_data, 6555 .win_data = rk3562_win_data, 6556 .plane_mask = rk3562_vp_plane_mask[0], 6557 .plane_table = rk3562_plane_table, 6558 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 6559 .nr_layers = 4, 6560 .nr_mixers = 3, 6561 .nr_gammas = 2, 6562 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 6563 .dump_regs = rk3562_dump_regs, 6564 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 6565 .ops = &rk3562_vop_ops, 6566 }; 6567 6568 static struct vop2_dump_regs rk3568_dump_regs[] = { 6569 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6570 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6571 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6572 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6573 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6574 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6575 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6576 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6577 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6578 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6579 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6580 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6581 }; 6582 6583 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6584 ROCKCHIP_VOP2_SMART0, 6585 ROCKCHIP_VOP2_SMART1, 6586 ROCKCHIP_VOP2_ESMART0, 6587 ROCKCHIP_VOP2_ESMART1, 6588 }; 6589 6590 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6591 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6592 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6593 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6594 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6595 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6596 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6597 }; 6598 6599 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6600 { /* one display policy */ 6601 {/* main display */ 6602 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6603 .attached_layers_nr = 6, 6604 .attached_layers = { 6605 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 6606 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6607 }, 6608 }, 6609 {/* second display */}, 6610 {/* third display */}, 6611 {/* fourth display */}, 6612 }, 6613 6614 { /* two display policy */ 6615 {/* main display */ 6616 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6617 .attached_layers_nr = 3, 6618 .attached_layers = { 6619 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6620 }, 6621 }, 6622 6623 {/* second display */ 6624 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6625 .attached_layers_nr = 3, 6626 .attached_layers = { 6627 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6628 }, 6629 }, 6630 {/* third display */}, 6631 {/* fourth display */}, 6632 }, 6633 6634 { /* three display policy */ 6635 {/* main display */ 6636 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6637 .attached_layers_nr = 3, 6638 .attached_layers = { 6639 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6640 }, 6641 }, 6642 6643 {/* second display */ 6644 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6645 .attached_layers_nr = 2, 6646 .attached_layers = { 6647 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 6648 }, 6649 }, 6650 6651 {/* third display */ 6652 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6653 .attached_layers_nr = 1, 6654 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 6655 }, 6656 6657 {/* fourth display */}, 6658 }, 6659 6660 {/* reserved for four display policy */}, 6661 }; 6662 6663 static struct vop2_win_data rk3568_win_data[6] = { 6664 { 6665 .name = "Cluster0", 6666 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6667 .type = CLUSTER_LAYER, 6668 .win_sel_port_offset = 0, 6669 .layer_sel_win_id = { 0, 0, 0, 0xff }, 6670 .reg_offset = 0, 6671 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6672 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6673 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6674 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6675 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6676 .max_upscale_factor = 4, 6677 .max_downscale_factor = 4, 6678 .dly = { 0, 27, 21 }, 6679 }, 6680 6681 { 6682 .name = "Cluster1", 6683 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6684 .type = CLUSTER_LAYER, 6685 .win_sel_port_offset = 1, 6686 .layer_sel_win_id = { 1, 1, 1, 0xff }, 6687 .reg_offset = 0x200, 6688 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6689 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6690 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6691 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6692 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6693 .max_upscale_factor = 4, 6694 .max_downscale_factor = 4, 6695 .source_win_id = ROCKCHIP_VOP2_CLUSTER0, 6696 .feature = WIN_FEATURE_MIRROR, 6697 .dly = { 0, 27, 21 }, 6698 }, 6699 6700 { 6701 .name = "Esmart0", 6702 .phys_id = ROCKCHIP_VOP2_ESMART0, 6703 .type = ESMART_LAYER, 6704 .win_sel_port_offset = 4, 6705 .layer_sel_win_id = { 2, 2, 2, 0xff }, 6706 .reg_offset = 0, 6707 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6708 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6709 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6710 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6711 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6712 .max_upscale_factor = 8, 6713 .max_downscale_factor = 8, 6714 .dly = { 20, 47, 41 }, 6715 }, 6716 6717 { 6718 .name = "Esmart1", 6719 .phys_id = ROCKCHIP_VOP2_ESMART1, 6720 .type = ESMART_LAYER, 6721 .win_sel_port_offset = 5, 6722 .layer_sel_win_id = { 6, 6, 6, 0xff }, 6723 .reg_offset = 0x200, 6724 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6725 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6726 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6727 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6728 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6729 .max_upscale_factor = 8, 6730 .max_downscale_factor = 8, 6731 .dly = { 20, 47, 41 }, 6732 .source_win_id = ROCKCHIP_VOP2_ESMART0, 6733 .feature = WIN_FEATURE_MIRROR, 6734 }, 6735 6736 { 6737 .name = "Smart0", 6738 .phys_id = ROCKCHIP_VOP2_SMART0, 6739 .type = SMART_LAYER, 6740 .win_sel_port_offset = 6, 6741 .layer_sel_win_id = { 3, 3, 3, 0xff }, 6742 .reg_offset = 0x400, 6743 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6744 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6745 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6746 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6747 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6748 .max_upscale_factor = 8, 6749 .max_downscale_factor = 8, 6750 .dly = { 20, 47, 41 }, 6751 }, 6752 6753 { 6754 .name = "Smart1", 6755 .phys_id = ROCKCHIP_VOP2_SMART1, 6756 .type = SMART_LAYER, 6757 .win_sel_port_offset = 7, 6758 .layer_sel_win_id = { 7, 7, 7, 0xff }, 6759 .reg_offset = 0x600, 6760 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6761 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6762 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6763 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6764 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6765 .max_upscale_factor = 8, 6766 .max_downscale_factor = 8, 6767 .dly = { 20, 47, 41 }, 6768 .source_win_id = ROCKCHIP_VOP2_SMART0, 6769 .feature = WIN_FEATURE_MIRROR, 6770 }, 6771 }; 6772 6773 static struct vop2_vp_data rk3568_vp_data[3] = { 6774 { 6775 .feature = VOP_FEATURE_OUTPUT_10BIT, 6776 .pre_scan_max_dly = 42, 6777 .max_output = {4096, 2304}, 6778 }, 6779 { 6780 .feature = 0, 6781 .pre_scan_max_dly = 40, 6782 .max_output = {2048, 1536}, 6783 }, 6784 { 6785 .feature = 0, 6786 .pre_scan_max_dly = 40, 6787 .max_output = {1920, 1080}, 6788 }, 6789 }; 6790 6791 static const struct vop2_ops rk3568_vop_ops = { 6792 .setup_win_dly = rk3568_setup_win_dly, 6793 .setup_overlay = rk3568_setup_overlay, 6794 }; 6795 6796 const struct vop2_data rk3568_vop = { 6797 .version = VOP_VERSION_RK3568, 6798 .nr_vps = 3, 6799 .vp_data = rk3568_vp_data, 6800 .win_data = rk3568_win_data, 6801 .plane_mask = rk356x_vp_plane_mask[0], 6802 .plane_table = rk356x_plane_table, 6803 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 6804 .nr_layers = 6, 6805 .nr_mixers = 5, 6806 .nr_gammas = 1, 6807 .dump_regs = rk3568_dump_regs, 6808 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 6809 .ops = &rk3568_vop_ops, 6810 }; 6811 6812 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = { 6813 ROCKCHIP_VOP2_ESMART0, 6814 ROCKCHIP_VOP2_ESMART1, 6815 ROCKCHIP_VOP2_ESMART2, 6816 }; 6817 6818 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6819 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6820 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6821 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6822 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6823 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6824 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6825 }; 6826 6827 static struct vop2_dump_regs rk3576_dump_regs[] = { 6828 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 }, 6829 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 }, 6830 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6831 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6832 { RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6833 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6834 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6835 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6836 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6837 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6838 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6839 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6840 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 }, 6841 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 }, 6842 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 }, 6843 }; 6844 6845 /* 6846 * RK3576 VOP with 2 Cluster win and 4 Esmart win. 6847 * Every Esmart win support 4 multi-region. 6848 * VP0 can use Cluster0/1 and Esmart0/2 6849 * VP1 can use Cluster0/1 and Esmart1/3 6850 * VP2 can use Esmart0/1/2/3 6851 * 6852 * Scale filter mode: 6853 * 6854 * * Cluster: 6855 * * Support prescale down: 6856 * * H/V: gt2/avg2 or gt4/avg4 6857 * * After prescale down: 6858 * * nearest-neighbor/bilinear/multi-phase filter for scale up 6859 * * nearest-neighbor/bilinear/multi-phase filter for scale down 6860 * 6861 * * Esmart: 6862 * * Support prescale down: 6863 * * H: gt2/avg2 or gt4/avg4 6864 * * V: gt2 or gt4 6865 * * After prescale down: 6866 * * nearest-neighbor/bilinear/bicubic for scale up 6867 * * nearest-neighbor/bilinear for scale down 6868 * 6869 * AXI config:: 6870 * 6871 * * Cluster0 win0: 0xa, 0xb [AXI0] 6872 * * Cluster0 win1: 0xc, 0xd [AXI0] 6873 * * Cluster1 win0: 0x6, 0x7 [AXI0] 6874 * * Cluster1 win1: 0x8, 0x9 [AXI0] 6875 * * Esmart0: 0x10, 0x11 [AXI0] 6876 * * Esmart1: 0x12, 0x13 [AXI0] 6877 * * Esmart2: 0xa, 0xb [AXI1] 6878 * * Esmart3: 0xc, 0xd [AXI1] 6879 * * Lut dma rid: 0x1, 0x2, 0x3 [AXI0] 6880 * * DCI dma rid: 0x4 [AXI0] 6881 * * Metadata rid: 0x5 [AXI0] 6882 * 6883 * * Limit: 6884 * * (1) 0x0 and 0xf can't be used; 6885 * * (2) cluster and lut/dci/metadata rid must smaller than 0xf, If Cluster rid is bigger than 0xf, 6886 * * VOP will dead at the system bandwidth very terrible scene. 6887 */ 6888 static struct vop2_win_data rk3576_win_data[6] = { 6889 { 6890 .name = "Esmart0", 6891 .phys_id = ROCKCHIP_VOP2_ESMART0, 6892 .type = ESMART_LAYER, 6893 .layer_sel_win_id = { 2, 0xff, 0, 0xff }, 6894 .reg_offset = 0x0, 6895 .supported_rotations = DRM_MODE_REFLECT_Y, 6896 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6897 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6898 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6899 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6900 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6901 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6902 .pd_id = VOP2_PD_ESMART, 6903 .axi_id = 0, 6904 .axi_yrgb_id = 0x10, 6905 .axi_uv_id = 0x11, 6906 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP2), 6907 .max_upscale_factor = 8, 6908 .max_downscale_factor = 8, 6909 .feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH, 6910 }, 6911 { 6912 .name = "Esmart1", 6913 .phys_id = ROCKCHIP_VOP2_ESMART1, 6914 .type = ESMART_LAYER, 6915 .layer_sel_win_id = { 0xff, 2, 1, 0xff }, 6916 .reg_offset = 0x200, 6917 .supported_rotations = DRM_MODE_REFLECT_Y, 6918 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6919 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6920 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6921 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6922 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6923 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6924 .pd_id = VOP2_PD_ESMART, 6925 .axi_id = 0, 6926 .axi_yrgb_id = 0x12, 6927 .axi_uv_id = 0x13, 6928 .possible_vp_mask = BIT(VOP2_VP1) | BIT(VOP2_VP2), 6929 .max_upscale_factor = 8, 6930 .max_downscale_factor = 8, 6931 .feature = WIN_FEATURE_MULTI_AREA, 6932 }, 6933 6934 { 6935 .name = "Esmart2", 6936 .phys_id = ROCKCHIP_VOP2_ESMART2, 6937 .type = ESMART_LAYER, 6938 .layer_sel_win_id = { 3, 0xff, 2, 0xff }, 6939 .reg_offset = 0x400, 6940 .supported_rotations = DRM_MODE_REFLECT_Y, 6941 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6942 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6943 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6944 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6945 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6946 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6947 .pd_id = VOP2_PD_ESMART, 6948 .axi_id = 1, 6949 .axi_yrgb_id = 0x0a, 6950 .axi_uv_id = 0x0b, 6951 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP2), 6952 .max_upscale_factor = 8, 6953 .max_downscale_factor = 8, 6954 .feature = WIN_FEATURE_MULTI_AREA, 6955 }, 6956 6957 { 6958 .name = "Esmart3", 6959 .phys_id = ROCKCHIP_VOP2_ESMART3, 6960 .type = ESMART_LAYER, 6961 .layer_sel_win_id = { 0xff, 3, 3, 0xff }, 6962 .reg_offset = 0x600, 6963 .supported_rotations = DRM_MODE_REFLECT_Y, 6964 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6965 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6966 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6967 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6968 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6969 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6970 .pd_id = VOP2_PD_ESMART, 6971 .axi_id = 1, 6972 .axi_yrgb_id = 0x0c, 6973 .axi_uv_id = 0x0d, 6974 .possible_vp_mask = BIT(VOP2_VP1) | BIT(VOP2_VP2), 6975 .max_upscale_factor = 8, 6976 .max_downscale_factor = 8, 6977 .feature = WIN_FEATURE_MULTI_AREA, 6978 }, 6979 6980 { 6981 .name = "Cluster0", 6982 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6983 .type = CLUSTER_LAYER, 6984 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6985 .reg_offset = 0x0, 6986 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6987 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6988 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6989 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6990 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6991 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6992 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6993 .pd_id = VOP2_PD_CLUSTER, 6994 .axi_yrgb_id = 0x0a, 6995 .axi_uv_id = 0x0b, 6996 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1), 6997 .max_upscale_factor = 8, 6998 .max_downscale_factor = 8, 6999 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 7000 WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI, 7001 }, 7002 7003 { 7004 .name = "Cluster1", 7005 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 7006 .type = CLUSTER_LAYER, 7007 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 7008 .reg_offset = 0x200, 7009 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 7010 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 7011 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7012 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7013 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7014 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7015 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7016 .pd_id = VOP2_PD_CLUSTER, 7017 .axi_yrgb_id = 0x06, 7018 .axi_uv_id = 0x07, 7019 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1), 7020 .max_upscale_factor = 8, 7021 .max_downscale_factor = 8, 7022 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 7023 WIN_FEATURE_Y2R_13BIT_DEPTH, 7024 }, 7025 }; 7026 7027 /* 7028 * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4, 7029 * the urgency signal will be set to 1, when full post line buffer is over 6, the 7030 * urgency signal will be set to 0. 7031 */ 7032 static struct vop_urgency rk3576_vp0_urgency = { 7033 .urgen_thl = 4, 7034 .urgen_thh = 6, 7035 }; 7036 7037 static struct vop2_vp_data rk3576_vp_data[3] = { 7038 { 7039 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR | 7040 VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT | 7041 VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP, 7042 .max_output = { 4096, 4096 }, 7043 .hdrvivid_dly = 21, 7044 .sdr2hdr_dly = 21, 7045 .layer_mix_dly = 8, 7046 .hdr_mix_dly = 2, 7047 .win_dly = 10, 7048 .pixel_rate = 2, 7049 .urgency = &rk3576_vp0_urgency, 7050 }, 7051 { 7052 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | 7053 VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2, 7054 .max_output = { 2560, 2560 }, 7055 .hdrvivid_dly = 0, 7056 .sdr2hdr_dly = 0, 7057 .layer_mix_dly = 6, 7058 .hdr_mix_dly = 0, 7059 .win_dly = 10, 7060 .pixel_rate = 1, 7061 }, 7062 { 7063 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 7064 .max_output = { 1920, 1920 }, 7065 .hdrvivid_dly = 0, 7066 .sdr2hdr_dly = 0, 7067 .layer_mix_dly = 6, 7068 .hdr_mix_dly = 0, 7069 .win_dly = 10, 7070 .pixel_rate = 1, 7071 }, 7072 }; 7073 7074 static struct vop2_power_domain_data rk3576_vop_pd_data[] = { 7075 { 7076 .id = VOP2_PD_CLUSTER, 7077 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1), 7078 }, 7079 { 7080 .id = VOP2_PD_ESMART, 7081 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | 7082 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3), 7083 }, 7084 }; 7085 7086 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = { 7087 {VOP3_ESMART_4K_4K_4K_MODE, 2}, 7088 {VOP3_ESMART_4K_4K_2K_2K_MODE, 3} 7089 }; 7090 7091 static const struct vop2_ops rk3576_vop_ops = { 7092 .setup_win_dly = rk3576_setup_win_dly, 7093 .setup_overlay = rk3576_setup_overlay, 7094 }; 7095 7096 const struct vop2_data rk3576_vop = { 7097 .version = VOP_VERSION_RK3576, 7098 .nr_vps = 3, 7099 .nr_mixers = 4, 7100 .nr_layers = 6, 7101 .nr_gammas = 3, 7102 .esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE, 7103 .esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map), 7104 .esmart_lb_mode_map = rk3576_esmart_lb_mode_map, 7105 .vp_data = rk3576_vp_data, 7106 .win_data = rk3576_win_data, 7107 .plane_table = rk3576_plane_table, 7108 .pd = rk3576_vop_pd_data, 7109 .vp_default_primary_plane = rk3576_vp_default_primary_plane, 7110 .nr_pd = ARRAY_SIZE(rk3576_vop_pd_data), 7111 .dump_regs = rk3576_dump_regs, 7112 .dump_regs_size = ARRAY_SIZE(rk3576_dump_regs), 7113 .ops = &rk3576_vop_ops, 7114 }; 7115 7116 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 7117 ROCKCHIP_VOP2_ESMART0, 7118 ROCKCHIP_VOP2_ESMART1, 7119 ROCKCHIP_VOP2_ESMART2, 7120 ROCKCHIP_VOP2_ESMART3, 7121 ROCKCHIP_VOP2_CLUSTER0, 7122 ROCKCHIP_VOP2_CLUSTER1, 7123 ROCKCHIP_VOP2_CLUSTER2, 7124 ROCKCHIP_VOP2_CLUSTER3, 7125 }; 7126 7127 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 7128 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 7129 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 7130 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 7131 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 7132 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 7133 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 7134 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 7135 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 7136 }; 7137 7138 static struct vop2_dump_regs rk3588_dump_regs[] = { 7139 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 7140 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 7141 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 7142 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 7143 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 7144 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 7145 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 7146 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 7147 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 7148 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 7149 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 7150 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 7151 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 7152 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 7153 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 7154 }; 7155 7156 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 7157 { /* one display policy */ 7158 {/* main display */ 7159 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7160 .attached_layers_nr = 4, 7161 .attached_layers = { 7162 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 7163 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 7164 }, 7165 }, 7166 7167 {/* planes for the splice mode */ 7168 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7169 .attached_layers_nr = 4, 7170 .attached_layers = { 7171 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, 7172 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 7173 }, 7174 }, 7175 {/* third display */}, 7176 {/* fourth display */}, 7177 }, 7178 7179 { /* two display policy */ 7180 {/* main display */ 7181 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7182 .attached_layers_nr = 4, 7183 .attached_layers = { 7184 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 7185 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 7186 }, 7187 }, 7188 7189 {/* second display */ 7190 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7191 .attached_layers_nr = 4, 7192 .attached_layers = { 7193 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, 7194 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 7195 }, 7196 }, 7197 {/* third display */}, 7198 {/* fourth display */}, 7199 }, 7200 7201 { /* three display policy */ 7202 {/* main display */ 7203 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7204 .attached_layers_nr = 3, 7205 .attached_layers = { 7206 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER2, 7207 ROCKCHIP_VOP2_ESMART0 7208 }, 7209 }, 7210 7211 {/* second display */ 7212 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7213 .attached_layers_nr = 3, 7214 .attached_layers = { 7215 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_CLUSTER3, 7216 ROCKCHIP_VOP2_ESMART1 7217 }, 7218 }, 7219 7220 {/* third display */ 7221 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 7222 .attached_layers_nr = 2, 7223 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 7224 }, 7225 7226 {/* fourth display */}, 7227 }, 7228 7229 { /* four display policy */ 7230 {/* main display */ 7231 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7232 .attached_layers_nr = 2, 7233 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 7234 }, 7235 7236 {/* second display */ 7237 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7238 .attached_layers_nr = 2, 7239 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 7240 }, 7241 7242 {/* third display */ 7243 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 7244 .attached_layers_nr = 2, 7245 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 7246 }, 7247 7248 {/* fourth display */ 7249 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 7250 .attached_layers_nr = 2, 7251 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 7252 }, 7253 }, 7254 7255 }; 7256 7257 static struct vop2_win_data rk3588_win_data[8] = { 7258 { 7259 .name = "Cluster0", 7260 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 7261 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 7262 .type = CLUSTER_LAYER, 7263 .win_sel_port_offset = 0, 7264 .layer_sel_win_id = { 0, 0, 0, 0 }, 7265 .reg_offset = 0, 7266 .axi_id = 0, 7267 .axi_yrgb_id = 2, 7268 .axi_uv_id = 3, 7269 .pd_id = VOP2_PD_CLUSTER0, 7270 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7271 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7272 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7273 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7274 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7275 .max_upscale_factor = 4, 7276 .max_downscale_factor = 4, 7277 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7278 }, 7279 7280 { 7281 .name = "Cluster1", 7282 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 7283 .type = CLUSTER_LAYER, 7284 .win_sel_port_offset = 1, 7285 .layer_sel_win_id = { 1, 1, 1, 1 }, 7286 .reg_offset = 0x200, 7287 .axi_id = 0, 7288 .axi_yrgb_id = 6, 7289 .axi_uv_id = 7, 7290 .pd_id = VOP2_PD_CLUSTER1, 7291 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7292 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7293 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7294 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7295 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7296 .max_upscale_factor = 4, 7297 .max_downscale_factor = 4, 7298 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7299 }, 7300 7301 { 7302 .name = "Cluster2", 7303 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 7304 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 7305 .type = CLUSTER_LAYER, 7306 .win_sel_port_offset = 2, 7307 .layer_sel_win_id = { 4, 4, 4, 4 }, 7308 .reg_offset = 0x400, 7309 .axi_id = 1, 7310 .axi_yrgb_id = 2, 7311 .axi_uv_id = 3, 7312 .pd_id = VOP2_PD_CLUSTER2, 7313 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7314 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7315 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7316 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7317 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7318 .max_upscale_factor = 4, 7319 .max_downscale_factor = 4, 7320 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7321 }, 7322 7323 { 7324 .name = "Cluster3", 7325 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 7326 .type = CLUSTER_LAYER, 7327 .win_sel_port_offset = 3, 7328 .layer_sel_win_id = { 5, 5, 5, 5 }, 7329 .reg_offset = 0x600, 7330 .axi_id = 1, 7331 .axi_yrgb_id = 6, 7332 .axi_uv_id = 7, 7333 .pd_id = VOP2_PD_CLUSTER3, 7334 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7335 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7336 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7337 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7338 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7339 .max_upscale_factor = 4, 7340 .max_downscale_factor = 4, 7341 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7342 }, 7343 7344 { 7345 .name = "Esmart0", 7346 .phys_id = ROCKCHIP_VOP2_ESMART0, 7347 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 7348 .type = ESMART_LAYER, 7349 .win_sel_port_offset = 4, 7350 .layer_sel_win_id = { 2, 2, 2, 2 }, 7351 .reg_offset = 0, 7352 .axi_id = 0, 7353 .axi_yrgb_id = 0x0a, 7354 .axi_uv_id = 0x0b, 7355 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7356 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7357 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7358 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7359 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7360 .max_upscale_factor = 8, 7361 .max_downscale_factor = 8, 7362 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7363 }, 7364 7365 { 7366 .name = "Esmart1", 7367 .phys_id = ROCKCHIP_VOP2_ESMART1, 7368 .type = ESMART_LAYER, 7369 .win_sel_port_offset = 5, 7370 .layer_sel_win_id = { 3, 3, 3, 3 }, 7371 .reg_offset = 0x200, 7372 .axi_id = 0, 7373 .axi_yrgb_id = 0x0c, 7374 .axi_uv_id = 0x0d, 7375 .pd_id = VOP2_PD_ESMART, 7376 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7377 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7378 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7379 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7380 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7381 .max_upscale_factor = 8, 7382 .max_downscale_factor = 8, 7383 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7384 }, 7385 7386 { 7387 .name = "Esmart2", 7388 .phys_id = ROCKCHIP_VOP2_ESMART2, 7389 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 7390 .type = ESMART_LAYER, 7391 .win_sel_port_offset = 6, 7392 .layer_sel_win_id = { 6, 6, 6, 6 }, 7393 .reg_offset = 0x400, 7394 .axi_id = 1, 7395 .axi_yrgb_id = 0x0a, 7396 .axi_uv_id = 0x0b, 7397 .pd_id = VOP2_PD_ESMART, 7398 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7399 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7400 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7401 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7402 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7403 .max_upscale_factor = 8, 7404 .max_downscale_factor = 8, 7405 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7406 }, 7407 7408 { 7409 .name = "Esmart3", 7410 .phys_id = ROCKCHIP_VOP2_ESMART3, 7411 .type = ESMART_LAYER, 7412 .win_sel_port_offset = 7, 7413 .layer_sel_win_id = { 7, 7, 7, 7 }, 7414 .reg_offset = 0x600, 7415 .axi_id = 1, 7416 .axi_yrgb_id = 0x0c, 7417 .axi_uv_id = 0x0d, 7418 .pd_id = VOP2_PD_ESMART, 7419 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7420 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7421 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7422 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7423 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7424 .max_upscale_factor = 8, 7425 .max_downscale_factor = 8, 7426 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7427 }, 7428 }; 7429 7430 static struct dsc_error_info dsc_ecw[] = { 7431 {0x00000000, "no error detected by DSC encoder"}, 7432 {0x0030ffff, "bits per component error"}, 7433 {0x0040ffff, "multiple mode error"}, 7434 {0x0050ffff, "line buffer depth error"}, 7435 {0x0060ffff, "minor version error"}, 7436 {0x0070ffff, "picture height error"}, 7437 {0x0080ffff, "picture width error"}, 7438 {0x0090ffff, "number of slices error"}, 7439 {0x00c0ffff, "slice height Error "}, 7440 {0x00d0ffff, "slice width error"}, 7441 {0x00e0ffff, "second line BPG offset error"}, 7442 {0x00f0ffff, "non second line BPG offset error"}, 7443 {0x0100ffff, "PPS ID error"}, 7444 {0x0110ffff, "bits per pixel (BPP) Error"}, 7445 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 7446 7447 {0x01510001, "slice 0 RC buffer model overflow error"}, 7448 {0x01510002, "slice 1 RC buffer model overflow error"}, 7449 {0x01510004, "slice 2 RC buffer model overflow error"}, 7450 {0x01510008, "slice 3 RC buffer model overflow error"}, 7451 {0x01510010, "slice 4 RC buffer model overflow error"}, 7452 {0x01510020, "slice 5 RC buffer model overflow error"}, 7453 {0x01510040, "slice 6 RC buffer model overflow error"}, 7454 {0x01510080, "slice 7 RC buffer model overflow error"}, 7455 7456 {0x01610001, "slice 0 RC buffer model underflow error"}, 7457 {0x01610002, "slice 1 RC buffer model underflow error"}, 7458 {0x01610004, "slice 2 RC buffer model underflow error"}, 7459 {0x01610008, "slice 3 RC buffer model underflow error"}, 7460 {0x01610010, "slice 4 RC buffer model underflow error"}, 7461 {0x01610020, "slice 5 RC buffer model underflow error"}, 7462 {0x01610040, "slice 6 RC buffer model underflow error"}, 7463 {0x01610080, "slice 7 RC buffer model underflow error"}, 7464 7465 {0xffffffff, "unsuccessful RESET cycle status"}, 7466 {0x00a0ffff, "ICH full error precision settings error"}, 7467 {0x0020ffff, "native mode"}, 7468 }; 7469 7470 static struct dsc_error_info dsc_buffer_flow[] = { 7471 {0x00000000, "rate buffer status"}, 7472 {0x00000001, "line buffer status"}, 7473 {0x00000002, "decoder model status"}, 7474 {0x00000003, "pixel buffer status"}, 7475 {0x00000004, "balance fifo buffer status"}, 7476 {0x00000005, "syntax element fifo status"}, 7477 }; 7478 7479 static struct vop2_dsc_data rk3588_dsc_data[] = { 7480 { 7481 .id = ROCKCHIP_VOP2_DSC_8K, 7482 .pd_id = VOP2_PD_DSC_8K, 7483 .max_slice_num = 8, 7484 .max_linebuf_depth = 11, 7485 .min_bits_per_pixel = 8, 7486 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 7487 .dsc_txp_clk_name = "dsc_8k_txp_clk", 7488 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 7489 .dsc_cds_clk_name = "dsc_8k_cds_clk", 7490 }, 7491 7492 { 7493 .id = ROCKCHIP_VOP2_DSC_4K, 7494 .pd_id = VOP2_PD_DSC_4K, 7495 .max_slice_num = 2, 7496 .max_linebuf_depth = 11, 7497 .min_bits_per_pixel = 8, 7498 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 7499 .dsc_txp_clk_name = "dsc_4k_txp_clk", 7500 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 7501 .dsc_cds_clk_name = "dsc_4k_cds_clk", 7502 }, 7503 }; 7504 7505 static struct vop2_vp_data rk3588_vp_data[4] = { 7506 { 7507 .splice_vp_id = 1, 7508 .feature = VOP_FEATURE_OUTPUT_10BIT, 7509 .pre_scan_max_dly = 54, 7510 .max_dclk = 600000, 7511 .max_output = {7680, 4320}, 7512 }, 7513 { 7514 .feature = VOP_FEATURE_OUTPUT_10BIT, 7515 .pre_scan_max_dly = 54, 7516 .max_dclk = 600000, 7517 .max_output = {4096, 2304}, 7518 }, 7519 { 7520 .feature = VOP_FEATURE_OUTPUT_10BIT, 7521 .pre_scan_max_dly = 52, 7522 .max_dclk = 600000, 7523 .max_output = {4096, 2304}, 7524 }, 7525 { 7526 .feature = 0, 7527 .pre_scan_max_dly = 52, 7528 .max_dclk = 200000, 7529 .max_output = {1920, 1080}, 7530 }, 7531 }; 7532 7533 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 7534 { 7535 .id = VOP2_PD_CLUSTER0, 7536 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 7537 }, 7538 { 7539 .id = VOP2_PD_CLUSTER1, 7540 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 7541 .parent_id = VOP2_PD_CLUSTER0, 7542 }, 7543 { 7544 .id = VOP2_PD_CLUSTER2, 7545 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 7546 .parent_id = VOP2_PD_CLUSTER0, 7547 }, 7548 { 7549 .id = VOP2_PD_CLUSTER3, 7550 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 7551 .parent_id = VOP2_PD_CLUSTER0, 7552 }, 7553 { 7554 .id = VOP2_PD_ESMART, 7555 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 7556 BIT(ROCKCHIP_VOP2_ESMART2) | 7557 BIT(ROCKCHIP_VOP2_ESMART3), 7558 }, 7559 { 7560 .id = VOP2_PD_DSC_8K, 7561 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 7562 }, 7563 { 7564 .id = VOP2_PD_DSC_4K, 7565 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 7566 }, 7567 }; 7568 7569 static const struct vop2_ops rk3588_vop_ops = { 7570 .setup_win_dly = rk3568_setup_win_dly, 7571 .setup_overlay = rk3568_setup_overlay, 7572 }; 7573 7574 const struct vop2_data rk3588_vop = { 7575 .version = VOP_VERSION_RK3588, 7576 .nr_vps = 4, 7577 .vp_data = rk3588_vp_data, 7578 .win_data = rk3588_win_data, 7579 .plane_mask = rk3588_vp_plane_mask[0], 7580 .plane_table = rk3588_plane_table, 7581 .pd = rk3588_vop_pd_data, 7582 .dsc = rk3588_dsc_data, 7583 .dsc_error_ecw = dsc_ecw, 7584 .dsc_error_buffer_flow = dsc_buffer_flow, 7585 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 7586 .nr_layers = 8, 7587 .nr_mixers = 7, 7588 .nr_gammas = 4, 7589 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 7590 .nr_dscs = 2, 7591 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 7592 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 7593 .dump_regs = rk3588_dump_regs, 7594 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 7595 .ops = &rk3588_vop_ops, 7596 }; 7597 7598 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 7599 .preinit = rockchip_vop2_preinit, 7600 .prepare = rockchip_vop2_prepare, 7601 .init = rockchip_vop2_init, 7602 .set_plane = rockchip_vop2_set_plane, 7603 .enable = rockchip_vop2_enable, 7604 .post_enable = rockchip_vop2_post_enable, 7605 .disable = rockchip_vop2_disable, 7606 .fixup_dts = rockchip_vop2_fixup_dts, 7607 .send_mcu_cmd = rockchip_vop2_send_mcu_cmd, 7608 .check = rockchip_vop2_check, 7609 .mode_valid = rockchip_vop2_mode_valid, 7610 .mode_fixup = rockchip_vop2_mode_fixup, 7611 .plane_check = rockchip_vop2_plane_check, 7612 .regs_dump = rockchip_vop2_regs_dump, 7613 .active_regs_dump = rockchip_vop2_active_regs_dump, 7614 .apply_soft_te = rockchip_vop2_apply_soft_te, 7615 }; 7616