xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision b02eb70b4e907c4f7c2425affad55e521156cdd4)
1d0408543SAndy Yan // SPDX-License-Identifier: GPL-2.0-only
2d0408543SAndy Yan /*
3d0408543SAndy Yan  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4d0408543SAndy Yan  *
5d0408543SAndy Yan  */
6d0408543SAndy Yan 
7d0408543SAndy Yan #include <config.h>
8d0408543SAndy Yan #include <common.h>
9d0408543SAndy Yan #include <errno.h>
10d0408543SAndy Yan #include <malloc.h>
11d0408543SAndy Yan #include <fdtdec.h>
12d0408543SAndy Yan #include <fdt_support.h>
13b890760eSAlgea Cao #include <regmap.h>
14feffd38eSSandy Huang #include <asm/arch/cpu.h>
15d0408543SAndy Yan #include <asm/unaligned.h>
16d0408543SAndy Yan #include <asm/io.h>
17d0408543SAndy Yan #include <linux/list.h>
18ecc31b6eSAndy Yan #include <linux/log2.h>
19d0408543SAndy Yan #include <linux/media-bus-format.h>
20d0408543SAndy Yan #include <clk.h>
21d0408543SAndy Yan #include <asm/arch/clock.h>
228e7ef808SDamon Ding #include <asm/gpio.h>
23d0408543SAndy Yan #include <linux/err.h>
241147facaSSandy Huang #include <linux/ioport.h>
25d0408543SAndy Yan #include <dm/device.h>
26d0408543SAndy Yan #include <dm/read.h>
275fa6e665SDamon Ding #include <dm/ofnode.h>
28ac500a1fSSandy Huang #include <fixp-arith.h>
29d0408543SAndy Yan #include <syscon.h>
3060e469f5SDamon Ding #include <linux/iopoll.h>
315f1357a2SZhang Yubing #include <dm/uclass-internal.h>
32452afb13SDamon Ding #include <stdlib.h>
33d0408543SAndy Yan 
34d0408543SAndy Yan #include "rockchip_display.h"
35d0408543SAndy Yan #include "rockchip_crtc.h"
36d0408543SAndy Yan #include "rockchip_connector.h"
37d8e7f4a5SSandy Huang #include "rockchip_phy.h"
386027c871SZhang Yubing #include "rockchip_post_csc.h"
39d0408543SAndy Yan 
40d0408543SAndy Yan /* System registers definition */
41d0408543SAndy Yan #define RK3568_REG_CFG_DONE			0x000
42d0408543SAndy Yan #define	CFG_DONE_EN				BIT(15)
43d0408543SAndy Yan 
44d0408543SAndy Yan #define RK3568_VERSION_INFO			0x004
45d0408543SAndy Yan #define EN_MASK					1
46d0408543SAndy Yan 
4763cb669fSSandy Huang #define RK3568_AUTO_GATING_CTRL			0x008
4863cb669fSSandy Huang 
496414e3bcSSandy Huang #define RK3568_SYS_AXI_LUT_CTRL			0x024
506414e3bcSSandy Huang #define LUT_DMA_EN_SHIFT			0
51aa670293SDamon Ding #define DSP_VS_T_SEL_SHIFT			16
526414e3bcSSandy Huang 
53d0408543SAndy Yan #define RK3568_DSP_IF_EN			0x028
54d0408543SAndy Yan #define RGB_EN_SHIFT				0
55ecc31b6eSAndy Yan #define RK3588_DP0_EN_SHIFT			0
56ecc31b6eSAndy Yan #define RK3588_DP1_EN_SHIFT			1
57ecc31b6eSAndy Yan #define RK3588_RGB_EN_SHIFT			8
58d0408543SAndy Yan #define HDMI0_EN_SHIFT				1
59d0408543SAndy Yan #define EDP0_EN_SHIFT				3
60ecc31b6eSAndy Yan #define RK3588_EDP0_EN_SHIFT			2
61ecc31b6eSAndy Yan #define RK3588_HDMI0_EN_SHIFT			3
62d0408543SAndy Yan #define MIPI0_EN_SHIFT				4
63ecc31b6eSAndy Yan #define RK3588_EDP1_EN_SHIFT			4
64ecc31b6eSAndy Yan #define RK3588_HDMI1_EN_SHIFT			5
65ecc31b6eSAndy Yan #define RK3588_MIPI0_EN_SHIFT                   6
66d0408543SAndy Yan #define MIPI1_EN_SHIFT				20
67ecc31b6eSAndy Yan #define RK3588_MIPI1_EN_SHIFT                   7
68d0408543SAndy Yan #define LVDS0_EN_SHIFT				5
69d0408543SAndy Yan #define LVDS1_EN_SHIFT				24
70d0408543SAndy Yan #define BT1120_EN_SHIFT				6
71d0408543SAndy Yan #define BT656_EN_SHIFT				7
72d0408543SAndy Yan #define IF_MUX_MASK				3
73d0408543SAndy Yan #define RGB_MUX_SHIFT				8
74d0408543SAndy Yan #define HDMI0_MUX_SHIFT				10
75ecc31b6eSAndy Yan #define RK3588_DP0_MUX_SHIFT			12
76ecc31b6eSAndy Yan #define RK3588_DP1_MUX_SHIFT			14
77d0408543SAndy Yan #define EDP0_MUX_SHIFT				14
78ecc31b6eSAndy Yan #define RK3588_HDMI_EDP0_MUX_SHIFT		16
79ecc31b6eSAndy Yan #define RK3588_HDMI_EDP1_MUX_SHIFT		18
80d0408543SAndy Yan #define MIPI0_MUX_SHIFT				16
81ecc31b6eSAndy Yan #define RK3588_MIPI0_MUX_SHIFT			20
82d0408543SAndy Yan #define MIPI1_MUX_SHIFT				21
8311f53190SSandy Huang #define LVDS0_MUX_SHIFT				18
84d0408543SAndy Yan #define LVDS1_MUX_SHIFT				25
85d0408543SAndy Yan 
86d0408543SAndy Yan #define RK3568_DSP_IF_CTRL			0x02c
87d0408543SAndy Yan #define LVDS_DUAL_EN_SHIFT			0
88d0408543SAndy Yan #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
89d0408543SAndy Yan #define LVDS_DUAL_SWAP_EN_SHIFT			2
905fa6e665SDamon Ding #define BT656_UV_SWAP				4
915fa6e665SDamon Ding #define BT656_YC_SWAP				5
925fa6e665SDamon Ding #define BT656_DCLK_POL				6
930a1fb152SZhang Yubing #define RK3588_HDMI_DUAL_EN_SHIFT		8
940a1fb152SZhang Yubing #define RK3588_EDP_DUAL_EN_SHIFT		8
950a1fb152SZhang Yubing #define RK3588_DP_DUAL_EN_SHIFT			9
9641874944SGuochun Huang #define RK3568_MIPI_DUAL_EN_SHIFT		10
9741874944SGuochun Huang #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
9841874944SGuochun Huang #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
9941874944SGuochun Huang 
100d0408543SAndy Yan #define RK3568_DSP_IF_POL			0x030
101d0408543SAndy Yan #define IF_CTRL_REG_DONE_IMD_MASK		1
102d0408543SAndy Yan #define IF_CTRL_REG_DONE_IMD_SHIFT		28
103d0408543SAndy Yan #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
104d0408543SAndy Yan #define IF_CRTL_EDP_DCLK_POL_SHIT		15
1057bcdc6eeSDamon Ding #define IF_CTRL_EDP_PIN_POL_MASK		0x7
1067bcdc6eeSDamon Ding #define IF_CTRL_EDP_PIN_POL_SHIFT		12
107d0408543SAndy Yan #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
10810ee9f5bSAlgea Cao #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
10910ee9f5bSAlgea Cao #define IF_CRTL_HDMI_PIN_POL_SHIT		4
11015f69071SDamon Ding #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
11115f69071SDamon Ding #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
11215f69071SDamon Ding #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
113ecc31b6eSAndy Yan 
114452afb13SDamon Ding #define RK3562_MIPI_DCLK_POL_SHIFT		15
115452afb13SDamon Ding #define RK3562_MIPI_PIN_POL_SHIFT		12
116452afb13SDamon Ding #define RK3562_IF_PIN_POL_MASK			0x7
117452afb13SDamon Ding 
118ecc31b6eSAndy Yan #define RK3588_DP0_PIN_POL_SHIFT		8
119ecc31b6eSAndy Yan #define RK3588_DP1_PIN_POL_SHIFT		12
120ecc31b6eSAndy Yan #define RK3588_IF_PIN_POL_MASK			0x7
121ecc31b6eSAndy Yan 
122ecc31b6eSAndy Yan #define HDMI_EDP0_DCLK_DIV_SHIFT		16
123ecc31b6eSAndy Yan #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
124ecc31b6eSAndy Yan #define HDMI_EDP1_DCLK_DIV_SHIFT		20
125ecc31b6eSAndy Yan #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
126ecc31b6eSAndy Yan #define MIPI0_PIXCLK_DIV_SHIFT			24
127ecc31b6eSAndy Yan #define MIPI1_PIXCLK_DIV_SHIFT			26
128ecc31b6eSAndy Yan 
129feffd38eSSandy Huang #define RK3568_SYS_OTP_WIN_EN			0x50
130feffd38eSSandy Huang #define OTP_WIN_EN_SHIFT			0
1311147facaSSandy Huang #define RK3568_SYS_LUT_PORT_SEL			0x58
1321147facaSSandy Huang #define GAMMA_PORT_SEL_MASK			0x3
1331147facaSSandy Huang #define GAMMA_PORT_SEL_SHIFT			0
134db328a0dSDamon Ding #define GAMMA_AHB_WRITE_SEL_MASK		0x3
135db328a0dSDamon Ding #define GAMMA_AHB_WRITE_SEL_SHIFT		12
136ee01dbb2SDamon Ding #define PORT_MERGE_EN_SHIFT			16
1375fa6e665SDamon Ding #define ESMART_LB_MODE_SEL_MASK			0x3
1385fa6e665SDamon Ding #define ESMART_LB_MODE_SEL_SHIFT		26
1391147facaSSandy Huang 
140ecc31b6eSAndy Yan #define RK3568_SYS_PD_CTRL			0x034
141d0408543SAndy Yan #define RK3568_VP0_LINE_FLAG			0x70
142d0408543SAndy Yan #define RK3568_VP1_LINE_FLAG			0x74
143d0408543SAndy Yan #define RK3568_VP2_LINE_FLAG			0x78
144d0408543SAndy Yan #define RK3568_SYS0_INT_EN			0x80
145d0408543SAndy Yan #define RK3568_SYS0_INT_CLR			0x84
146d0408543SAndy Yan #define RK3568_SYS0_INT_STATUS			0x88
147d0408543SAndy Yan #define RK3568_SYS1_INT_EN			0x90
148d0408543SAndy Yan #define RK3568_SYS1_INT_CLR			0x94
149d0408543SAndy Yan #define RK3568_SYS1_INT_STATUS			0x98
150d0408543SAndy Yan #define RK3568_VP0_INT_EN			0xA0
151d0408543SAndy Yan #define RK3568_VP0_INT_CLR			0xA4
152d0408543SAndy Yan #define RK3568_VP0_INT_STATUS			0xA8
153d0408543SAndy Yan #define RK3568_VP1_INT_EN			0xB0
154d0408543SAndy Yan #define RK3568_VP1_INT_CLR			0xB4
155d0408543SAndy Yan #define RK3568_VP1_INT_STATUS			0xB8
156d0408543SAndy Yan #define RK3568_VP2_INT_EN			0xC0
157d0408543SAndy Yan #define RK3568_VP2_INT_CLR			0xC4
158d0408543SAndy Yan #define RK3568_VP2_INT_STATUS			0xC8
15960e469f5SDamon Ding #define RK3588_CLUSTER0_PD_EN_SHIFT		0
16060e469f5SDamon Ding #define RK3588_CLUSTER1_PD_EN_SHIFT		1
16160e469f5SDamon Ding #define RK3588_CLUSTER2_PD_EN_SHIFT		2
16260e469f5SDamon Ding #define RK3588_CLUSTER3_PD_EN_SHIFT		3
163b6ba80b4SDamon Ding #define RK3588_DSC_8K_PD_EN_SHIFT		5
164b6ba80b4SDamon Ding #define RK3588_DSC_4K_PD_EN_SHIFT		6
16560e469f5SDamon Ding #define RK3588_ESMART_PD_EN_SHIFT		7
16660e469f5SDamon Ding 
167cd6c85a9SDamon Ding #define RK3588_SYS_VAR_FREQ_CTRL		0x038
168cd6c85a9SDamon Ding #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
169cd6c85a9SDamon Ding #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
170cd6c85a9SDamon Ding #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
171cd6c85a9SDamon Ding 
17260e469f5SDamon Ding #define RK3568_SYS_STATUS0			0x60
17360e469f5SDamon Ding #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
17460e469f5SDamon Ding #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
17560e469f5SDamon Ding #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
17660e469f5SDamon Ding #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
177b6ba80b4SDamon Ding #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
178b6ba80b4SDamon Ding #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
17960e469f5SDamon Ding #define RK3588_ESMART_PD_STATUS_SHIFT		15
180d0408543SAndy Yan 
18166724b9cSDamon Ding #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
18266724b9cSDamon Ding #define LINE_FLAG_NUM_MASK			0x1fff
18366724b9cSDamon Ding #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
18466724b9cSDamon Ding #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
18566724b9cSDamon Ding 
18612ee5af0SDamon Ding /* DSC CTRL registers definition */
18712ee5af0SDamon Ding #define RK3588_DSC_8K_SYS_CTRL			0x200
18812ee5af0SDamon Ding #define DSC_PORT_SEL_MASK			0x3
18912ee5af0SDamon Ding #define DSC_PORT_SEL_SHIFT			0
19012ee5af0SDamon Ding #define DSC_MAN_MODE_MASK			0x1
19112ee5af0SDamon Ding #define DSC_MAN_MODE_SHIFT			2
19212ee5af0SDamon Ding #define DSC_INTERFACE_MODE_MASK			0x3
19312ee5af0SDamon Ding #define DSC_INTERFACE_MODE_SHIFT		4
19412ee5af0SDamon Ding #define DSC_PIXEL_NUM_MASK			0x3
19512ee5af0SDamon Ding #define DSC_PIXEL_NUM_SHIFT			6
19612ee5af0SDamon Ding #define DSC_PXL_CLK_DIV_MASK			0x1
19712ee5af0SDamon Ding #define DSC_PXL_CLK_DIV_SHIFT			8
19812ee5af0SDamon Ding #define DSC_CDS_CLK_DIV_MASK			0x3
19912ee5af0SDamon Ding #define DSC_CDS_CLK_DIV_SHIFT			12
20012ee5af0SDamon Ding #define DSC_TXP_CLK_DIV_MASK			0x3
20112ee5af0SDamon Ding #define DSC_TXP_CLK_DIV_SHIFT			14
20212ee5af0SDamon Ding #define DSC_INIT_DLY_MODE_MASK			0x1
20312ee5af0SDamon Ding #define DSC_INIT_DLY_MODE_SHIFT			16
20412ee5af0SDamon Ding #define DSC_SCAN_EN_SHIFT			17
20512ee5af0SDamon Ding #define DSC_HALT_EN_SHIFT			18
20612ee5af0SDamon Ding 
20712ee5af0SDamon Ding #define RK3588_DSC_8K_RST			0x204
20812ee5af0SDamon Ding #define RST_DEASSERT_MASK			0x1
20912ee5af0SDamon Ding #define RST_DEASSERT_SHIFT			0
21012ee5af0SDamon Ding 
21112ee5af0SDamon Ding #define RK3588_DSC_8K_CFG_DONE			0x208
21212ee5af0SDamon Ding #define DSC_CFG_DONE_SHIFT			0
21312ee5af0SDamon Ding 
21412ee5af0SDamon Ding #define RK3588_DSC_8K_INIT_DLY			0x20C
21512ee5af0SDamon Ding #define DSC_INIT_DLY_NUM_MASK			0xffff
21612ee5af0SDamon Ding #define DSC_INIT_DLY_NUM_SHIFT			0
21712ee5af0SDamon Ding #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
21812ee5af0SDamon Ding 
21912ee5af0SDamon Ding #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
22012ee5af0SDamon Ding #define DSC_HTOTAL_PW_MASK			0xffffffff
22112ee5af0SDamon Ding #define DSC_HTOTAL_PW_SHIFT			0
22212ee5af0SDamon Ding 
22312ee5af0SDamon Ding #define RK3588_DSC_8K_HACT_ST_END		0x214
22412ee5af0SDamon Ding #define DSC_HACT_ST_END_MASK			0xffffffff
22512ee5af0SDamon Ding #define DSC_HACT_ST_END_SHIFT			0
22612ee5af0SDamon Ding 
22712ee5af0SDamon Ding #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
22812ee5af0SDamon Ding #define DSC_VTOTAL_PW_MASK			0xffffffff
22912ee5af0SDamon Ding #define DSC_VTOTAL_PW_SHIFT			0
23012ee5af0SDamon Ding 
23112ee5af0SDamon Ding #define RK3588_DSC_8K_VACT_ST_END		0x21C
23212ee5af0SDamon Ding #define DSC_VACT_ST_END_MASK			0xffffffff
23312ee5af0SDamon Ding #define DSC_VACT_ST_END_SHIFT			0
23412ee5af0SDamon Ding 
23512ee5af0SDamon Ding #define RK3588_DSC_8K_STATUS			0x220
23612ee5af0SDamon Ding 
23763cb669fSSandy Huang /* Overlay registers definition    */
2385fa6e665SDamon Ding #define RK3528_OVL_SYS				0x500
2395fa6e665SDamon Ding #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
2405fa6e665SDamon Ding #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
2415fa6e665SDamon Ding #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
2425fa6e665SDamon Ding #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
243452afb13SDamon Ding #define ESMART_DLY_NUM_MASK			0xff
244452afb13SDamon Ding #define ESMART_DLY_NUM_SHIFT			0
2455fa6e665SDamon Ding #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
2465fa6e665SDamon Ding #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
2475fa6e665SDamon Ding #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
2485fa6e665SDamon Ding #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
2495fa6e665SDamon Ding #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
2505fa6e665SDamon Ding #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
2515fa6e665SDamon Ding #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
2525fa6e665SDamon Ding 
2535fa6e665SDamon Ding #define RK3528_OVL_PORT0_CTRL			0x600
25463cb669fSSandy Huang #define RK3568_OVL_CTRL				0x600
255ee01dbb2SDamon Ding #define OVL_MODE_SEL_MASK			0x1
256ee01dbb2SDamon Ding #define OVL_MODE_SEL_SHIFT			0
25763cb669fSSandy Huang #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
2585fa6e665SDamon Ding #define RK3528_OVL_PORT0_LAYER_SEL		0x604
25963cb669fSSandy Huang #define RK3568_OVL_LAYER_SEL			0x604
26063cb669fSSandy Huang #define LAYER_SEL_MASK				0xf
26163cb669fSSandy Huang 
26263cb669fSSandy Huang #define RK3568_OVL_PORT_SEL			0x608
26363cb669fSSandy Huang #define PORT_MUX_MASK				0xf
26463cb669fSSandy Huang #define PORT_MUX_SHIFT				0
26563cb669fSSandy Huang #define LAYER_SEL_PORT_MASK			0x3
26663cb669fSSandy Huang #define LAYER_SEL_PORT_SHIFT			16
26763cb669fSSandy Huang 
26863cb669fSSandy Huang #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
26963cb669fSSandy Huang #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
27063cb669fSSandy Huang #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
27163cb669fSSandy Huang #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
2725fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
2735fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
2745fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
2755fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
2765fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
2775fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
2785fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
2795fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
2805fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
2815fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
2825fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
2835fa6e665SDamon Ding #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
28463cb669fSSandy Huang #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
28563cb669fSSandy Huang #define RK3568_MIX0_DST_COLOR_CTRL		0x654
28663cb669fSSandy Huang #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
28763cb669fSSandy Huang #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
2885fa6e665SDamon Ding #define RK3528_HDR_SRC_COLOR_CTRL		0x660
2895fa6e665SDamon Ding #define RK3528_HDR_DST_COLOR_CTRL		0x664
2905fa6e665SDamon Ding #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
2915fa6e665SDamon Ding #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
2925fa6e665SDamon Ding #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
29363cb669fSSandy Huang #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
29463cb669fSSandy Huang #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
29563cb669fSSandy Huang #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
29663cb669fSSandy Huang #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
29763cb669fSSandy Huang #define RK3568_VP0_BG_MIX_CTRL			0x6E0
29863cb669fSSandy Huang #define BG_MIX_CTRL_MASK			0xff
29963cb669fSSandy Huang #define BG_MIX_CTRL_SHIFT			24
30063cb669fSSandy Huang #define RK3568_VP1_BG_MIX_CTRL			0x6E4
30163cb669fSSandy Huang #define RK3568_VP2_BG_MIX_CTRL			0x6E8
30263cb669fSSandy Huang #define RK3568_CLUSTER_DLY_NUM			0x6F0
30363cb669fSSandy Huang #define RK3568_SMART_DLY_NUM			0x6F8
30463cb669fSSandy Huang 
3055fa6e665SDamon Ding #define RK3528_OVL_PORT1_CTRL			0x700
3065fa6e665SDamon Ding #define RK3528_OVL_PORT1_LAYER_SEL		0x704
3075fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
3085fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
3095fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
3105fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
3115fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
3125fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
3135fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
3145fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
3155fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
3165fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
3175fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
3185fa6e665SDamon Ding #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
3195fa6e665SDamon Ding #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
3205fa6e665SDamon Ding 
321d0408543SAndy Yan /* Video Port registers definition */
322d0408543SAndy Yan #define RK3568_VP0_DSP_CTRL			0xC00
323d0408543SAndy Yan #define OUT_MODE_MASK				0xf
324d0408543SAndy Yan #define OUT_MODE_SHIFT				0
32510ee9f5bSAlgea Cao #define DATA_SWAP_MASK				0x1f
32610ee9f5bSAlgea Cao #define DATA_SWAP_SHIFT				8
32765747de7SDamon Ding #define DSP_BG_SWAP				0x1
32865747de7SDamon Ding #define DSP_RB_SWAP				0x2
32965747de7SDamon Ding #define DSP_RG_SWAP				0x4
33065747de7SDamon Ding #define DSP_DELTA_SWAP				0x8
33110ee9f5bSAlgea Cao #define CORE_DCLK_DIV_EN_SHIFT			4
332d0408543SAndy Yan #define P2I_EN_SHIFT				5
3337a20be36SSandy Huang #define DSP_FILED_POL				6
334d0408543SAndy Yan #define INTERLACE_EN_SHIFT			7
335c2b1fe35SDamon Ding #define DSP_X_MIR_EN_SHIFT			13
33610ee9f5bSAlgea Cao #define POST_DSP_OUT_R2Y_SHIFT			15
337d0408543SAndy Yan #define PRE_DITHER_DOWN_EN_SHIFT		16
338d0408543SAndy Yan #define DITHER_DOWN_EN_SHIFT			17
339452afb13SDamon Ding #define DITHER_DOWN_MODE_SHIFT			20
340db328a0dSDamon Ding #define GAMMA_UPDATE_EN_SHIFT			22
3411147facaSSandy Huang #define DSP_LUT_EN_SHIFT			28
3421147facaSSandy Huang 
343d0408543SAndy Yan #define STANDBY_EN_SHIFT			31
344d0408543SAndy Yan 
345d0408543SAndy Yan #define RK3568_VP0_MIPI_CTRL			0xC04
34610ee9f5bSAlgea Cao #define DCLK_DIV2_SHIFT				4
34710ee9f5bSAlgea Cao #define DCLK_DIV2_MASK				0x3
348d0408543SAndy Yan #define MIPI_DUAL_EN_SHIFT			20
349d0408543SAndy Yan #define MIPI_DUAL_SWAP_EN_SHIFT			21
35041874944SGuochun Huang #define EDPI_TE_EN				28
35141874944SGuochun Huang #define EDPI_WMS_HOLD_EN			30
35241874944SGuochun Huang #define EDPI_WMS_FS				31
35341874944SGuochun Huang 
354d0408543SAndy Yan 
355d0408543SAndy Yan #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
3565fa6e665SDamon Ding 
3575fa6e665SDamon Ding #define RK3568_VP0_DCLK_SEL			0xC0C
3585fa6e665SDamon Ding 
3596414e3bcSSandy Huang #define RK3568_VP0_3D_LUT_CTRL			0xC10
3606414e3bcSSandy Huang #define VP0_3D_LUT_EN_SHIFT				0
3616414e3bcSSandy Huang #define VP0_3D_LUT_UPDATE_SHIFT			2
3626414e3bcSSandy Huang 
363ecc31b6eSAndy Yan #define RK3588_VP0_CLK_CTRL			0xC0C
364ecc31b6eSAndy Yan #define DCLK_CORE_DIV_SHIFT			0
365ecc31b6eSAndy Yan #define DCLK_OUT_DIV_SHIFT			2
366ecc31b6eSAndy Yan 
3676414e3bcSSandy Huang #define RK3568_VP0_3D_LUT_MST			0xC20
3686414e3bcSSandy Huang 
369d0408543SAndy Yan #define RK3568_VP0_DSP_BG			0xC2C
370d0408543SAndy Yan #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
371d0408543SAndy Yan #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
372d0408543SAndy Yan #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
373d0408543SAndy Yan #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
374d0408543SAndy Yan #define RK3568_VP0_POST_SCL_CTRL		0xC40
375d0408543SAndy Yan #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
376d0408543SAndy Yan #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
377d0408543SAndy Yan #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
378d0408543SAndy Yan #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
379d0408543SAndy Yan #define RK3568_VP0_DSP_VACT_ST_END		0xC54
380d0408543SAndy Yan #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
381d0408543SAndy Yan #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
382d0408543SAndy Yan 
383ac500a1fSSandy Huang #define RK3568_VP0_BCSH_CTRL			0xC60
384ac500a1fSSandy Huang #define BCSH_CTRL_Y2R_SHIFT			0
385ac500a1fSSandy Huang #define BCSH_CTRL_Y2R_MASK			0x1
386ac500a1fSSandy Huang #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
387ac500a1fSSandy Huang #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
388ac500a1fSSandy Huang #define BCSH_CTRL_R2Y_SHIFT			4
389ac500a1fSSandy Huang #define BCSH_CTRL_R2Y_MASK			0x1
390ac500a1fSSandy Huang #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
391ac500a1fSSandy Huang #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
392ac500a1fSSandy Huang 
393ac500a1fSSandy Huang #define RK3568_VP0_BCSH_BCS			0xC64
394ac500a1fSSandy Huang #define BCSH_BRIGHTNESS_SHIFT			0
395ac500a1fSSandy Huang #define BCSH_BRIGHTNESS_MASK			0xFF
396ac500a1fSSandy Huang #define BCSH_CONTRAST_SHIFT			8
397ac500a1fSSandy Huang #define BCSH_CONTRAST_MASK			0x1FF
398ac500a1fSSandy Huang #define BCSH_SATURATION_SHIFT			20
399ac500a1fSSandy Huang #define BCSH_SATURATION_MASK			0x3FF
400ac500a1fSSandy Huang #define BCSH_OUT_MODE_SHIFT			30
401ac500a1fSSandy Huang #define BCSH_OUT_MODE_MASK			0x3
402ac500a1fSSandy Huang 
403ac500a1fSSandy Huang #define RK3568_VP0_BCSH_H			0xC68
404ac500a1fSSandy Huang #define BCSH_SIN_HUE_SHIFT			0
405ac500a1fSSandy Huang #define BCSH_SIN_HUE_MASK			0x1FF
406ac500a1fSSandy Huang #define BCSH_COS_HUE_SHIFT			16
407ac500a1fSSandy Huang #define BCSH_COS_HUE_MASK			0x1FF
408ac500a1fSSandy Huang 
409ac500a1fSSandy Huang #define RK3568_VP0_BCSH_COLOR			0xC6C
410ac500a1fSSandy Huang #define BCSH_EN_SHIFT				31
411ac500a1fSSandy Huang #define BCSH_EN_MASK				1
412ac500a1fSSandy Huang 
4136027c871SZhang Yubing #define RK3528_VP0_ACM_CTRL			0xCD0
4146027c871SZhang Yubing #define POST_CSC_COE00_MASK			0xFFFF
4156027c871SZhang Yubing #define POST_CSC_COE00_SHIFT			16
4166027c871SZhang Yubing #define POST_R2Y_MODE_MASK			0x7
4176027c871SZhang Yubing #define POST_R2Y_MODE_SHIFT			8
4186027c871SZhang Yubing #define POST_CSC_MODE_MASK			0x7
4196027c871SZhang Yubing #define POST_CSC_MODE_SHIFT			3
4206027c871SZhang Yubing #define POST_R2Y_EN_MASK			0x1
4216027c871SZhang Yubing #define POST_R2Y_EN_SHIFT			2
4226027c871SZhang Yubing #define POST_CSC_EN_MASK			0x1
4236027c871SZhang Yubing #define POST_CSC_EN_SHIFT			1
4246027c871SZhang Yubing #define POST_ACM_BYPASS_EN_MASK			0x1
4256027c871SZhang Yubing #define POST_ACM_BYPASS_EN_SHIFT		0
4266027c871SZhang Yubing #define RK3528_VP0_CSC_COE01_02			0xCD4
4276027c871SZhang Yubing #define RK3528_VP0_CSC_COE10_11			0xCD8
4286027c871SZhang Yubing #define RK3528_VP0_CSC_COE12_20			0xCDC
4296027c871SZhang Yubing #define RK3528_VP0_CSC_COE21_22			0xCE0
4306027c871SZhang Yubing #define RK3528_VP0_CSC_OFFSET0			0xCE4
4316027c871SZhang Yubing #define RK3528_VP0_CSC_OFFSET1			0xCE8
4326027c871SZhang Yubing #define RK3528_VP0_CSC_OFFSET2			0xCEC
4336027c871SZhang Yubing 
434d0408543SAndy Yan #define RK3568_VP1_DSP_CTRL			0xD00
435d0408543SAndy Yan #define RK3568_VP1_MIPI_CTRL			0xD04
436d0408543SAndy Yan #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
437d0408543SAndy Yan #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
438d0408543SAndy Yan #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
439d0408543SAndy Yan #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
440d0408543SAndy Yan #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
441d0408543SAndy Yan #define RK3568_VP1_POST_SCL_CTRL		0xD40
442d0408543SAndy Yan #define RK3568_VP1_DSP_HACT_INFO		0xD34
443d0408543SAndy Yan #define RK3568_VP1_DSP_VACT_INFO		0xD38
444d0408543SAndy Yan #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
445d0408543SAndy Yan #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
446d0408543SAndy Yan #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
447d0408543SAndy Yan #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
448d0408543SAndy Yan #define RK3568_VP1_DSP_VACT_ST_END		0xD54
449d0408543SAndy Yan #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
450d0408543SAndy Yan #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
451d0408543SAndy Yan 
452d0408543SAndy Yan #define RK3568_VP2_DSP_CTRL			0xE00
453d0408543SAndy Yan #define RK3568_VP2_MIPI_CTRL			0xE04
454d0408543SAndy Yan #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
455d0408543SAndy Yan #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
456d0408543SAndy Yan #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
457d0408543SAndy Yan #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
458d0408543SAndy Yan #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
459d0408543SAndy Yan #define RK3568_VP2_POST_SCL_CTRL		0xE40
460d0408543SAndy Yan #define RK3568_VP2_DSP_HACT_INFO		0xE34
461d0408543SAndy Yan #define RK3568_VP2_DSP_VACT_INFO		0xE38
462d0408543SAndy Yan #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
463d0408543SAndy Yan #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
464d0408543SAndy Yan #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
465d0408543SAndy Yan #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
466d0408543SAndy Yan #define RK3568_VP2_DSP_VACT_ST_END		0xE54
467d0408543SAndy Yan #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
468d0408543SAndy Yan #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
469d0408543SAndy Yan 
470d0408543SAndy Yan /* Cluster0 register definition */
471d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
472ecc31b6eSAndy Yan #define CLUSTER_YUV2RGB_EN_SHIFT		8
473ecc31b6eSAndy Yan #define CLUSTER_RGB2YUV_EN_SHIFT		9
474ecc31b6eSAndy Yan #define CLUSTER_CSC_MODE_SHIFT			10
475d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
4765fa6e665SDamon Ding #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
4775fa6e665SDamon Ding #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
4785fa6e665SDamon Ding #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
4795fa6e665SDamon Ding #define AVG2_MASK				0x1
4805fa6e665SDamon Ding #define CLUSTER_AVG2_SHIFT			18
4815fa6e665SDamon Ding #define AVG4_MASK				0x1
4825fa6e665SDamon Ding #define CLUSTER_AVG4_SHIFT			19
4835fa6e665SDamon Ding #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
4845fa6e665SDamon Ding #define CLUSTER_XGT_EN_SHIFT			24
4855fa6e665SDamon Ding #define XGT_MODE_MASK				0x3
4865fa6e665SDamon Ding #define CLUSTER_XGT_MODE_SHIFT			25
4875fa6e665SDamon Ding #define CLUSTER_XAVG_EN_SHIFT			27
488ecc31b6eSAndy Yan #define CLUSTER_YRGB_GT2_SHIFT			28
489ecc31b6eSAndy Yan #define CLUSTER_YRGB_GT4_SHIFT			29
490a33b790fSDamon Ding #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
491a33b790fSDamon Ding #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
492a33b790fSDamon Ding #define CLUSTER_AXI_YRGB_ID_SHIFT		0
493a33b790fSDamon Ding #define CLUSTER_AXI_UV_ID_MASK			0x1f
494a33b790fSDamon Ding #define CLUSTER_AXI_UV_ID_SHIFT			5
495a33b790fSDamon Ding 
496d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
497d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
498d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_VIR		0x1018
499d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
500d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
501d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
502d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
503d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
504d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
505d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
506d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
507d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
508d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
509d0408543SAndy Yan #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
510a59754e1SDamon Ding #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
511d0408543SAndy Yan 
512d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
513d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
514d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
515d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
516d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_VIR		0x1098
517d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
518d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
519d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
520d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
521d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
522d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
523d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
524d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
525d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
526d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
527d0408543SAndy Yan #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
528d0408543SAndy Yan 
529d0408543SAndy Yan #define RK3568_CLUSTER0_CTRL			0x1100
530ecc31b6eSAndy Yan #define CLUSTER_EN_SHIFT			0
531a33b790fSDamon Ding #define CLUSTER_AXI_ID_MASK			0x1
532a33b790fSDamon Ding #define CLUSTER_AXI_ID_SHIFT			13
533d0408543SAndy Yan 
534d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
535d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
536d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
537d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
538d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_VIR		0x1218
539d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
540d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
541d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
542d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
543d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
544d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
545d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
546d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
547d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
548d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
549d0408543SAndy Yan #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
550d0408543SAndy Yan 
551d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
552d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
553d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
554d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
555d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_VIR		0x1298
556d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
557d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
558d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
559d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
560d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
561d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
562d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
563d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
564d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
565d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
566d0408543SAndy Yan #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
567d0408543SAndy Yan 
568d0408543SAndy Yan #define RK3568_CLUSTER1_CTRL			0x1300
569d0408543SAndy Yan 
570d0408543SAndy Yan /* Esmart register definition */
571d0408543SAndy Yan #define RK3568_ESMART0_CTRL0			0x1800
57210ee9f5bSAlgea Cao #define RGB2YUV_EN_SHIFT			1
57310ee9f5bSAlgea Cao #define CSC_MODE_SHIFT				2
57410ee9f5bSAlgea Cao #define CSC_MODE_MASK				0x3
5755fa6e665SDamon Ding #define ESMART_LB_SELECT_SHIFT			12
5765fa6e665SDamon Ding #define ESMART_LB_SELECT_MASK			0x3
577d0408543SAndy Yan 
578d0408543SAndy Yan #define RK3568_ESMART0_CTRL1			0x1804
579a33b790fSDamon Ding #define ESMART_AXI_YRGB_ID_MASK			0x1f
580a33b790fSDamon Ding #define ESMART_AXI_YRGB_ID_SHIFT		4
581a33b790fSDamon Ding #define ESMART_AXI_UV_ID_MASK			0x1f
582a33b790fSDamon Ding #define ESMART_AXI_UV_ID_SHIFT			12
583d0408543SAndy Yan #define YMIRROR_EN_SHIFT			31
584a33b790fSDamon Ding 
585a33b790fSDamon Ding #define RK3568_ESMART0_AXI_CTRL			0x1808
586a33b790fSDamon Ding #define ESMART_AXI_ID_MASK			0x1
587a33b790fSDamon Ding #define ESMART_AXI_ID_SHIFT			1
588a33b790fSDamon Ding 
589d0408543SAndy Yan #define RK3568_ESMART0_REGION0_CTRL		0x1810
590d0408543SAndy Yan #define WIN_EN_SHIFT				0
591d0408543SAndy Yan #define WIN_FORMAT_MASK				0x1f
592d0408543SAndy Yan #define WIN_FORMAT_SHIFT			1
5935fa6e665SDamon Ding #define REGION0_RB_SWAP_SHIFT			14
5945fa6e665SDamon Ding #define ESMART_XAVG_EN_SHIFT			20
5955fa6e665SDamon Ding #define ESMART_XGT_EN_SHIFT			21
5965fa6e665SDamon Ding #define ESMART_XGT_MODE_SHIFT			22
597d0408543SAndy Yan 
598d0408543SAndy Yan #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
599d0408543SAndy Yan #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
600d0408543SAndy Yan #define RK3568_ESMART0_REGION0_VIR		0x181C
601d0408543SAndy Yan #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
602d0408543SAndy Yan #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
603d0408543SAndy Yan #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
604d0408543SAndy Yan #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
6053e39a5a1SSandy Huang #define YRGB_XSCL_MODE_MASK			0x3
6063e39a5a1SSandy Huang #define YRGB_XSCL_MODE_SHIFT			0
6073e39a5a1SSandy Huang #define YRGB_XSCL_FILTER_MODE_MASK		0x3
6083e39a5a1SSandy Huang #define YRGB_XSCL_FILTER_MODE_SHIFT		2
6093e39a5a1SSandy Huang #define YRGB_YSCL_MODE_MASK			0x3
6103e39a5a1SSandy Huang #define YRGB_YSCL_MODE_SHIFT			4
6113e39a5a1SSandy Huang #define YRGB_YSCL_FILTER_MODE_MASK		0x3
6123e39a5a1SSandy Huang #define YRGB_YSCL_FILTER_MODE_SHIFT		6
6133e39a5a1SSandy Huang 
614d0408543SAndy Yan #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
615d0408543SAndy Yan #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
616d0408543SAndy Yan #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
617d0408543SAndy Yan #define RK3568_ESMART0_REGION1_CTRL		0x1840
6183e39a5a1SSandy Huang #define YRGB_GT2_MASK				0x1
6193e39a5a1SSandy Huang #define YRGB_GT2_SHIFT				8
6203e39a5a1SSandy Huang #define YRGB_GT4_MASK				0x1
6213e39a5a1SSandy Huang #define YRGB_GT4_SHIFT				9
6223e39a5a1SSandy Huang 
623d0408543SAndy Yan #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
624d0408543SAndy Yan #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
625d0408543SAndy Yan #define RK3568_ESMART0_REGION1_VIR		0x184C
626d0408543SAndy Yan #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
627d0408543SAndy Yan #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
628d0408543SAndy Yan #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
629d0408543SAndy Yan #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
630d0408543SAndy Yan #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
631d0408543SAndy Yan #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
632d0408543SAndy Yan #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
633d0408543SAndy Yan #define RK3568_ESMART0_REGION2_CTRL		0x1870
634d0408543SAndy Yan #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
635d0408543SAndy Yan #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
636d0408543SAndy Yan #define RK3568_ESMART0_REGION2_VIR		0x187C
637d0408543SAndy Yan #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
638d0408543SAndy Yan #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
639d0408543SAndy Yan #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
640d0408543SAndy Yan #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
641d0408543SAndy Yan #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
642d0408543SAndy Yan #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
643d0408543SAndy Yan #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
644d0408543SAndy Yan #define RK3568_ESMART0_REGION3_CTRL		0x18A0
645d0408543SAndy Yan #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
646d0408543SAndy Yan #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
647d0408543SAndy Yan #define RK3568_ESMART0_REGION3_VIR		0x18AC
648d0408543SAndy Yan #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
649d0408543SAndy Yan #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
650d0408543SAndy Yan #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
651d0408543SAndy Yan #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
652d0408543SAndy Yan #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
653d0408543SAndy Yan #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
654d0408543SAndy Yan #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
655d0408543SAndy Yan 
656d0408543SAndy Yan #define RK3568_ESMART1_CTRL0			0x1A00
657d0408543SAndy Yan #define RK3568_ESMART1_CTRL1			0x1A04
658d0408543SAndy Yan #define RK3568_ESMART1_REGION0_CTRL		0x1A10
659d0408543SAndy Yan #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
660d0408543SAndy Yan #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
661d0408543SAndy Yan #define RK3568_ESMART1_REGION0_VIR		0x1A1C
662d0408543SAndy Yan #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
663d0408543SAndy Yan #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
664d0408543SAndy Yan #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
665d0408543SAndy Yan #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
666d0408543SAndy Yan #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
667d0408543SAndy Yan #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
668d0408543SAndy Yan #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
669d0408543SAndy Yan #define RK3568_ESMART1_REGION1_CTRL		0x1A40
670d0408543SAndy Yan #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
671d0408543SAndy Yan #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
672d0408543SAndy Yan #define RK3568_ESMART1_REGION1_VIR		0x1A4C
673d0408543SAndy Yan #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
674d0408543SAndy Yan #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
675d0408543SAndy Yan #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
676d0408543SAndy Yan #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
677d0408543SAndy Yan #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
678d0408543SAndy Yan #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
679d0408543SAndy Yan #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
680d0408543SAndy Yan #define RK3568_ESMART1_REGION2_CTRL		0x1A70
681d0408543SAndy Yan #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
682d0408543SAndy Yan #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
683d0408543SAndy Yan #define RK3568_ESMART1_REGION2_VIR		0x1A7C
684d0408543SAndy Yan #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
685d0408543SAndy Yan #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
686d0408543SAndy Yan #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
687d0408543SAndy Yan #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
688d0408543SAndy Yan #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
689d0408543SAndy Yan #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
690d0408543SAndy Yan #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
691d0408543SAndy Yan #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
692d0408543SAndy Yan #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
693d0408543SAndy Yan #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
694d0408543SAndy Yan #define RK3568_ESMART1_REGION3_VIR		0x1AAC
695d0408543SAndy Yan #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
696d0408543SAndy Yan #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
697d0408543SAndy Yan #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
698d0408543SAndy Yan #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
699d0408543SAndy Yan #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
700d0408543SAndy Yan #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
701d0408543SAndy Yan #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
702d0408543SAndy Yan 
703d0408543SAndy Yan #define RK3568_SMART0_CTRL0			0x1C00
704d0408543SAndy Yan #define RK3568_SMART0_CTRL1			0x1C04
705d0408543SAndy Yan #define RK3568_SMART0_REGION0_CTRL		0x1C10
706d0408543SAndy Yan #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
707d0408543SAndy Yan #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
708d0408543SAndy Yan #define RK3568_SMART0_REGION0_VIR		0x1C1C
709d0408543SAndy Yan #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
710d0408543SAndy Yan #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
711d0408543SAndy Yan #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
712d0408543SAndy Yan #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
713d0408543SAndy Yan #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
714d0408543SAndy Yan #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
715d0408543SAndy Yan #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
716d0408543SAndy Yan #define RK3568_SMART0_REGION1_CTRL		0x1C40
717d0408543SAndy Yan #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
718d0408543SAndy Yan #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
719d0408543SAndy Yan #define RK3568_SMART0_REGION1_VIR		0x1C4C
720d0408543SAndy Yan #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
721d0408543SAndy Yan #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
722d0408543SAndy Yan #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
723d0408543SAndy Yan #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
724d0408543SAndy Yan #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
725d0408543SAndy Yan #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
726d0408543SAndy Yan #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
727d0408543SAndy Yan #define RK3568_SMART0_REGION2_CTRL		0x1C70
728d0408543SAndy Yan #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
729d0408543SAndy Yan #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
730d0408543SAndy Yan #define RK3568_SMART0_REGION2_VIR		0x1C7C
731d0408543SAndy Yan #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
732d0408543SAndy Yan #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
733d0408543SAndy Yan #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
734d0408543SAndy Yan #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
735d0408543SAndy Yan #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
736d0408543SAndy Yan #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
737d0408543SAndy Yan #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
738d0408543SAndy Yan #define RK3568_SMART0_REGION3_CTRL		0x1CA0
739d0408543SAndy Yan #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
740d0408543SAndy Yan #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
741d0408543SAndy Yan #define RK3568_SMART0_REGION3_VIR		0x1CAC
742d0408543SAndy Yan #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
743d0408543SAndy Yan #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
744d0408543SAndy Yan #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
745d0408543SAndy Yan #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
746d0408543SAndy Yan #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
747d0408543SAndy Yan #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
748d0408543SAndy Yan #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
749d0408543SAndy Yan 
750d0408543SAndy Yan #define RK3568_SMART1_CTRL0			0x1E00
751d0408543SAndy Yan #define RK3568_SMART1_CTRL1			0x1E04
752d0408543SAndy Yan #define RK3568_SMART1_REGION0_CTRL		0x1E10
753d0408543SAndy Yan #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
754d0408543SAndy Yan #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
755d0408543SAndy Yan #define RK3568_SMART1_REGION0_VIR		0x1E1C
756d0408543SAndy Yan #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
757d0408543SAndy Yan #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
758d0408543SAndy Yan #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
759d0408543SAndy Yan #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
760d0408543SAndy Yan #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
761d0408543SAndy Yan #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
762d0408543SAndy Yan #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
763d0408543SAndy Yan #define RK3568_SMART1_REGION1_CTRL		0x1E40
764d0408543SAndy Yan #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
765d0408543SAndy Yan #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
766d0408543SAndy Yan #define RK3568_SMART1_REGION1_VIR		0x1E4C
767d0408543SAndy Yan #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
768d0408543SAndy Yan #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
769d0408543SAndy Yan #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
770d0408543SAndy Yan #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
771d0408543SAndy Yan #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
772d0408543SAndy Yan #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
773d0408543SAndy Yan #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
774d0408543SAndy Yan #define RK3568_SMART1_REGION2_CTRL		0x1E70
775d0408543SAndy Yan #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
776d0408543SAndy Yan #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
777d0408543SAndy Yan #define RK3568_SMART1_REGION2_VIR		0x1E7C
778d0408543SAndy Yan #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
779d0408543SAndy Yan #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
780d0408543SAndy Yan #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
781d0408543SAndy Yan #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
782d0408543SAndy Yan #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
783d0408543SAndy Yan #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
784d0408543SAndy Yan #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
785d0408543SAndy Yan #define RK3568_SMART1_REGION3_CTRL		0x1EA0
786d0408543SAndy Yan #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
787d0408543SAndy Yan #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
788d0408543SAndy Yan #define RK3568_SMART1_REGION3_VIR		0x1EAC
789d0408543SAndy Yan #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
790d0408543SAndy Yan #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
791d0408543SAndy Yan #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
792d0408543SAndy Yan #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
793d0408543SAndy Yan #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
794d0408543SAndy Yan #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
795d0408543SAndy Yan #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
796d0408543SAndy Yan 
79772388c26SDamon Ding /* HDR register definition */
79872388c26SDamon Ding #define RK3568_HDR_LUT_CTRL			0x2000
79972388c26SDamon Ding 
80072388c26SDamon Ding #define RK3588_VP3_DSP_CTRL			0xF00
80172388c26SDamon Ding #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
80272388c26SDamon Ding #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
80372388c26SDamon Ding 
80412ee5af0SDamon Ding /* DSC 8K/4K register definition */
80512ee5af0SDamon Ding #define RK3588_DSC_8K_PPS0_3			0x4000
80612ee5af0SDamon Ding #define RK3588_DSC_8K_CTRL0			0x40A0
80712ee5af0SDamon Ding #define DSC_EN_SHIFT				0
80812ee5af0SDamon Ding #define DSC_RBIT_SHIFT				2
80912ee5af0SDamon Ding #define DSC_RBYT_SHIFT				3
81012ee5af0SDamon Ding #define DSC_FLAL_SHIFT				4
81112ee5af0SDamon Ding #define DSC_MER_SHIFT				5
81212ee5af0SDamon Ding #define DSC_EPB_SHIFT				6
81312ee5af0SDamon Ding #define DSC_EPL_SHIFT				7
8141ace1b6dSDamon Ding #define DSC_NSLC_MASK				0x7
81512ee5af0SDamon Ding #define DSC_NSLC_SHIFT				16
81612ee5af0SDamon Ding #define DSC_SBO_SHIFT				28
81712ee5af0SDamon Ding #define DSC_IFEP_SHIFT				29
81812ee5af0SDamon Ding #define DSC_PPS_UPD_SHIFT			31
819baf2c414SDamon Ding #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
820baf2c414SDamon Ding 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
821baf2c414SDamon Ding 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
82212ee5af0SDamon Ding 
82312ee5af0SDamon Ding #define RK3588_DSC_8K_CTRL1			0x40A4
82412ee5af0SDamon Ding #define RK3588_DSC_8K_STS0			0x40A8
82512ee5af0SDamon Ding #define RK3588_DSC_8K_ERS			0x40C4
82612ee5af0SDamon Ding 
82712ee5af0SDamon Ding #define RK3588_DSC_4K_PPS0_3			0x4100
82812ee5af0SDamon Ding #define RK3588_DSC_4K_CTRL0			0x41A0
82912ee5af0SDamon Ding #define RK3588_DSC_4K_CTRL1			0x41A4
83012ee5af0SDamon Ding #define RK3588_DSC_4K_STS0			0x41A8
83112ee5af0SDamon Ding #define RK3588_DSC_4K_ERS			0x41C4
83212ee5af0SDamon Ding 
83372388c26SDamon Ding /* RK3528 HDR register definition */
83472388c26SDamon Ding #define RK3528_HDR_LUT_CTRL			0x2000
83572388c26SDamon Ding 
8366027c871SZhang Yubing /* RK3528 ACM register definition */
8376027c871SZhang Yubing #define RK3528_ACM_CTRL				0x6400
8386027c871SZhang Yubing #define RK3528_ACM_DELTA_RANGE			0x6404
8396027c871SZhang Yubing #define RK3528_ACM_FETCH_START			0x6408
8406027c871SZhang Yubing #define RK3528_ACM_FETCH_DONE			0x6420
8416027c871SZhang Yubing #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
8426027c871SZhang Yubing #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
8436027c871SZhang Yubing #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
8446027c871SZhang Yubing #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
8456027c871SZhang Yubing #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
8466027c871SZhang Yubing #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
8476027c871SZhang Yubing 
848d0408543SAndy Yan #define RK3568_MAX_REG				0x1ED0
849d0408543SAndy Yan 
850452afb13SDamon Ding #define RK3562_GRF_IOC_VO_IO_CON		0x10500
85152ee18acSSandy Huang #define RK3568_GRF_VO_CON1			0x0364
85252ee18acSSandy Huang #define GRF_BT656_CLK_INV_SHIFT			1
85352ee18acSSandy Huang #define GRF_BT1120_CLK_INV_SHIFT		2
85452ee18acSSandy Huang #define GRF_RGB_DCLK_INV_SHIFT			3
85552ee18acSSandy Huang 
856ecc31b6eSAndy Yan #define RK3588_GRF_VOP_CON2			0x0008
857ecc31b6eSAndy Yan #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
858ecc31b6eSAndy Yan #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
859ecc31b6eSAndy Yan #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
860ecc31b6eSAndy Yan #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
861ecc31b6eSAndy Yan 
862b890760eSAlgea Cao #define RK3588_GRF_VO1_CON0			0x0000
863b890760eSAlgea Cao #define HDMI_SYNC_POL_MASK			0x3
864b890760eSAlgea Cao #define HDMI0_SYNC_POL_SHIFT			5
865b890760eSAlgea Cao #define HDMI1_SYNC_POL_SHIFT			7
866b890760eSAlgea Cao 
86760e469f5SDamon Ding #define RK3588_PMU_BISR_CON3			0x20C
86860e469f5SDamon Ding #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
86960e469f5SDamon Ding #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
87060e469f5SDamon Ding #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
87160e469f5SDamon Ding #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
872b6ba80b4SDamon Ding #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
873b6ba80b4SDamon Ding #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
87460e469f5SDamon Ding #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
87560e469f5SDamon Ding 
87660e469f5SDamon Ding #define RK3588_PMU_BISR_STATUS5			0x294
87760e469f5SDamon Ding #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
87860e469f5SDamon Ding #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
87960e469f5SDamon Ding #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
88060e469f5SDamon Ding #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
881b6ba80b4SDamon Ding #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
882b6ba80b4SDamon Ding #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
88360e469f5SDamon Ding #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
88460e469f5SDamon Ding 
885d0408543SAndy Yan #define VOP2_LAYER_MAX				8
88663cb669fSSandy Huang 
887ee01dbb2SDamon Ding #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
888ee01dbb2SDamon Ding 
88963cb669fSSandy Huang #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
890d0408543SAndy Yan 
891631ee99aSZhang Yubing /* KHz */
892631ee99aSZhang Yubing #define VOP2_MAX_DCLK_RATE			600000
893631ee99aSZhang Yubing 
894b6ba80b4SDamon Ding /*
895b6ba80b4SDamon Ding  * vop2 dsc id
896b6ba80b4SDamon Ding  */
897b6ba80b4SDamon Ding #define ROCKCHIP_VOP2_DSC_8K	0
898b6ba80b4SDamon Ding #define ROCKCHIP_VOP2_DSC_4K	1
899b6ba80b4SDamon Ding 
900b6ba80b4SDamon Ding /*
901b6ba80b4SDamon Ding  * vop2 internal power domain id,
902b6ba80b4SDamon Ding  * should be all none zero, 0 will be
903b6ba80b4SDamon Ding  * treat as invalid;
904b6ba80b4SDamon Ding  */
905b6ba80b4SDamon Ding #define VOP2_PD_CLUSTER0			BIT(0)
906b6ba80b4SDamon Ding #define VOP2_PD_CLUSTER1			BIT(1)
907b6ba80b4SDamon Ding #define VOP2_PD_CLUSTER2			BIT(2)
908b6ba80b4SDamon Ding #define VOP2_PD_CLUSTER3			BIT(3)
909b6ba80b4SDamon Ding #define VOP2_PD_DSC_8K				BIT(5)
910b6ba80b4SDamon Ding #define VOP2_PD_DSC_4K				BIT(6)
911b6ba80b4SDamon Ding #define VOP2_PD_ESMART				BIT(7)
912b6ba80b4SDamon Ding 
9134c765862SDamon Ding #define VOP2_PLANE_NO_SCALING			BIT(16)
9144c765862SDamon Ding 
9155fa6e665SDamon Ding #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
9165fa6e665SDamon Ding #define VOP_FEATURE_AFBDC		BIT(1)
9175fa6e665SDamon Ding #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
9185fa6e665SDamon Ding #define VOP_FEATURE_HDR10		BIT(3)
9195fa6e665SDamon Ding #define VOP_FEATURE_NEXT_HDR		BIT(4)
9205fa6e665SDamon Ding /* a feature to splice two windows and two vps to support resolution > 4096 */
9215fa6e665SDamon Ding #define VOP_FEATURE_SPLICE		BIT(5)
9225fa6e665SDamon Ding #define VOP_FEATURE_OVERSCAN		BIT(6)
9236027c871SZhang Yubing #define VOP_FEATURE_VIVID_HDR		BIT(7)
9246027c871SZhang Yubing #define VOP_FEATURE_POST_ACM		BIT(8)
9256027c871SZhang Yubing #define VOP_FEATURE_POST_CSC		BIT(9)
9265fa6e665SDamon Ding 
9275fa6e665SDamon Ding #define WIN_FEATURE_HDR2SDR		BIT(0)
9285fa6e665SDamon Ding #define WIN_FEATURE_SDR2HDR		BIT(1)
9295fa6e665SDamon Ding #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
9305fa6e665SDamon Ding #define WIN_FEATURE_AFBDC		BIT(3)
9315fa6e665SDamon Ding #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
9325fa6e665SDamon Ding #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
9335fa6e665SDamon Ding /* a mirror win can only get fb address
9345fa6e665SDamon Ding  * from source win:
9355fa6e665SDamon Ding  * Cluster1---->Cluster0
9365fa6e665SDamon Ding  * Esmart1 ---->Esmart0
9375fa6e665SDamon Ding  * Smart1  ---->Smart0
9385fa6e665SDamon Ding  * This is a feather on rk3566
9395fa6e665SDamon Ding  */
9405fa6e665SDamon Ding #define WIN_FEATURE_MIRROR		BIT(6)
9415fa6e665SDamon Ding #define WIN_FEATURE_MULTI_AREA		BIT(7)
9425fa6e665SDamon Ding #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
9435fa6e665SDamon Ding 
9445fa6e665SDamon Ding #define V4L2_COLORSPACE_BT709F		0xfe
9455fa6e665SDamon Ding #define V4L2_COLORSPACE_BT2020F		0xff
9465fa6e665SDamon Ding 
9475fa6e665SDamon Ding enum vop_csc_format {
94810ee9f5bSAlgea Cao 	CSC_BT601L,
94910ee9f5bSAlgea Cao 	CSC_BT709L,
95010ee9f5bSAlgea Cao 	CSC_BT601F,
95110ee9f5bSAlgea Cao 	CSC_BT2020,
9525fa6e665SDamon Ding 	CSC_BT709L_13BIT,
9535fa6e665SDamon Ding 	CSC_BT709F_13BIT,
9545fa6e665SDamon Ding 	CSC_BT2020L_13BIT,
9555fa6e665SDamon Ding 	CSC_BT2020F_13BIT,
9565fa6e665SDamon Ding };
9575fa6e665SDamon Ding 
9585fa6e665SDamon Ding enum vop_csc_bit_depth {
9595fa6e665SDamon Ding 	CSC_10BIT_DEPTH,
9605fa6e665SDamon Ding 	CSC_13BIT_DEPTH,
96110ee9f5bSAlgea Cao };
96210ee9f5bSAlgea Cao 
96310ee9f5bSAlgea Cao enum vop2_pol {
96410ee9f5bSAlgea Cao 	HSYNC_POSITIVE = 0,
96510ee9f5bSAlgea Cao 	VSYNC_POSITIVE = 1,
96610ee9f5bSAlgea Cao 	DEN_NEGATIVE   = 2,
96710ee9f5bSAlgea Cao 	DCLK_INVERT    = 3
96810ee9f5bSAlgea Cao };
96910ee9f5bSAlgea Cao 
970ac500a1fSSandy Huang enum vop2_bcsh_out_mode {
971ac500a1fSSandy Huang 	BCSH_OUT_MODE_BLACK,
972ac500a1fSSandy Huang 	BCSH_OUT_MODE_BLUE,
973ac500a1fSSandy Huang 	BCSH_OUT_MODE_COLOR_BAR,
974ac500a1fSSandy Huang 	BCSH_OUT_MODE_NORMAL_VIDEO,
975ac500a1fSSandy Huang };
976ac500a1fSSandy Huang 
977d0408543SAndy Yan #define _VOP_REG(off, _mask, _shift, _write_mask) \
978d0408543SAndy Yan 		{ \
979d0408543SAndy Yan 		 .offset = off, \
980d0408543SAndy Yan 		 .mask = _mask, \
981d0408543SAndy Yan 		 .shift = _shift, \
982d0408543SAndy Yan 		 .write_mask = _write_mask, \
983d0408543SAndy Yan 		}
984d0408543SAndy Yan 
985d0408543SAndy Yan #define VOP_REG(off, _mask, _shift) \
986d0408543SAndy Yan 		_VOP_REG(off, _mask, _shift, false)
987d0408543SAndy Yan enum dither_down_mode {
988d0408543SAndy Yan 	RGB888_TO_RGB565 = 0x0,
989d0408543SAndy Yan 	RGB888_TO_RGB666 = 0x1
990d0408543SAndy Yan };
991d0408543SAndy Yan 
992d0408543SAndy Yan enum vop2_video_ports_id {
993d0408543SAndy Yan 	VOP2_VP0,
994d0408543SAndy Yan 	VOP2_VP1,
995d0408543SAndy Yan 	VOP2_VP2,
996d0408543SAndy Yan 	VOP2_VP3,
997d0408543SAndy Yan 	VOP2_VP_MAX,
998d0408543SAndy Yan };
999d0408543SAndy Yan 
1000ee008497SSandy Huang enum vop2_layer_type {
1001ee008497SSandy Huang 	CLUSTER_LAYER = 0,
1002ee008497SSandy Huang 	ESMART_LAYER = 1,
1003ee008497SSandy Huang 	SMART_LAYER = 2,
1004ee008497SSandy Huang };
1005ee008497SSandy Huang 
1006b0989546SSandy Huang /* This define must same with kernel win phy id */
1007b0989546SSandy Huang enum vop2_layer_phy_id {
1008b0989546SSandy Huang 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1009b0989546SSandy Huang 	ROCKCHIP_VOP2_CLUSTER1,
1010b0989546SSandy Huang 	ROCKCHIP_VOP2_ESMART0,
1011b0989546SSandy Huang 	ROCKCHIP_VOP2_ESMART1,
1012b0989546SSandy Huang 	ROCKCHIP_VOP2_SMART0,
1013b0989546SSandy Huang 	ROCKCHIP_VOP2_SMART1,
1014b0989546SSandy Huang 	ROCKCHIP_VOP2_CLUSTER2,
1015b0989546SSandy Huang 	ROCKCHIP_VOP2_CLUSTER3,
1016b0989546SSandy Huang 	ROCKCHIP_VOP2_ESMART2,
1017b0989546SSandy Huang 	ROCKCHIP_VOP2_ESMART3,
1018ee008497SSandy Huang 	ROCKCHIP_VOP2_LAYER_MAX,
1019d0408543SAndy Yan };
1020d0408543SAndy Yan 
10213e39a5a1SSandy Huang enum vop2_scale_up_mode {
10223e39a5a1SSandy Huang 	VOP2_SCALE_UP_NRST_NBOR,
10233e39a5a1SSandy Huang 	VOP2_SCALE_UP_BIL,
10243e39a5a1SSandy Huang 	VOP2_SCALE_UP_BIC,
10253e39a5a1SSandy Huang };
10263e39a5a1SSandy Huang 
10273e39a5a1SSandy Huang enum vop2_scale_down_mode {
10283e39a5a1SSandy Huang 	VOP2_SCALE_DOWN_NRST_NBOR,
10293e39a5a1SSandy Huang 	VOP2_SCALE_DOWN_BIL,
10303e39a5a1SSandy Huang 	VOP2_SCALE_DOWN_AVG,
10313e39a5a1SSandy Huang };
10323e39a5a1SSandy Huang 
10333e39a5a1SSandy Huang enum scale_mode {
10343e39a5a1SSandy Huang 	SCALE_NONE = 0x0,
10353e39a5a1SSandy Huang 	SCALE_UP   = 0x1,
10363e39a5a1SSandy Huang 	SCALE_DOWN = 0x2
10373e39a5a1SSandy Huang };
10383e39a5a1SSandy Huang 
103912ee5af0SDamon Ding enum vop_dsc_interface_mode {
104012ee5af0SDamon Ding 	VOP_DSC_IF_DISABLE = 0,
104112ee5af0SDamon Ding 	VOP_DSC_IF_HDMI = 1,
104212ee5af0SDamon Ding 	VOP_DSC_IF_MIPI_DS_MODE = 2,
104312ee5af0SDamon Ding 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
104412ee5af0SDamon Ding };
104512ee5af0SDamon Ding 
10465fa6e665SDamon Ding enum vop3_pre_scale_down_mode {
10475fa6e665SDamon Ding 	VOP3_PRE_SCALE_UNSPPORT,
10485fa6e665SDamon Ding 	VOP3_PRE_SCALE_DOWN_GT,
10495fa6e665SDamon Ding 	VOP3_PRE_SCALE_DOWN_AVG,
10505fa6e665SDamon Ding };
10515fa6e665SDamon Ding 
10525fa6e665SDamon Ding enum vop3_esmart_lb_mode {
10535fa6e665SDamon Ding 	VOP3_ESMART_8K_MODE,
10545fa6e665SDamon Ding 	VOP3_ESMART_4K_4K_MODE,
10555fa6e665SDamon Ding 	VOP3_ESMART_4K_2K_2K_MODE,
10565fa6e665SDamon Ding 	VOP3_ESMART_2K_2K_2K_2K_MODE,
10575fa6e665SDamon Ding };
10585fa6e665SDamon Ding 
10593e39a5a1SSandy Huang struct vop2_layer {
10603e39a5a1SSandy Huang 	u8 id;
10613e39a5a1SSandy Huang 	/**
10623e39a5a1SSandy Huang 	 * @win_phys_id: window id of the layer selected.
10633e39a5a1SSandy Huang 	 * Every layer must make sure to select different
10643e39a5a1SSandy Huang 	 * windows of others.
10653e39a5a1SSandy Huang 	 */
10663e39a5a1SSandy Huang 	u8 win_phys_id;
10673e39a5a1SSandy Huang };
10683e39a5a1SSandy Huang 
106960e469f5SDamon Ding struct vop2_power_domain_data {
1070b6ba80b4SDamon Ding 	u8 id;
1071b6ba80b4SDamon Ding 	u8 parent_id;
1072b6ba80b4SDamon Ding 	/*
1073b6ba80b4SDamon Ding 	 * @module_id_mask: module id of which module this power domain is belongs to.
1074b6ba80b4SDamon Ding 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1075b6ba80b4SDamon Ding 	 */
1076b6ba80b4SDamon Ding 	u32 module_id_mask;
107760e469f5SDamon Ding };
107860e469f5SDamon Ding 
1079b0989546SSandy Huang struct vop2_win_data {
1080b0989546SSandy Huang 	char *name;
108163cb669fSSandy Huang 	u8 phys_id;
1082ecc31b6eSAndy Yan 	enum vop2_layer_type type;
1083b0989546SSandy Huang 	u8 win_sel_port_offset;
10845fa6e665SDamon Ding 	u8 layer_sel_win_id[VOP2_VP_MAX];
1085a33b790fSDamon Ding 	u8 axi_id;
1086a33b790fSDamon Ding 	u8 axi_uv_id;
1087a33b790fSDamon Ding 	u8 axi_yrgb_id;
1088ee01dbb2SDamon Ding 	u8 splice_win_id;
1089b6ba80b4SDamon Ding 	u8 pd_id;
10905fa6e665SDamon Ding 	u8 hsu_filter_mode;
10915fa6e665SDamon Ding 	u8 hsd_filter_mode;
10925fa6e665SDamon Ding 	u8 vsu_filter_mode;
10935fa6e665SDamon Ding 	u8 vsd_filter_mode;
10945fa6e665SDamon Ding 	u8 hsd_pre_filter_mode;
10955fa6e665SDamon Ding 	u8 vsd_pre_filter_mode;
10965fa6e665SDamon Ding 	u8 scale_engine_num;
1097b0989546SSandy Huang 	u32 reg_offset;
10984c765862SDamon Ding 	u32 max_upscale_factor;
10994c765862SDamon Ding 	u32 max_downscale_factor;
1100ee01dbb2SDamon Ding 	bool splice_mode_right;
110163cb669fSSandy Huang };
110263cb669fSSandy Huang 
110363cb669fSSandy Huang struct vop2_vp_data {
110463cb669fSSandy Huang 	u32 feature;
110563cb669fSSandy Huang 	u8 pre_scan_max_dly;
1106452afb13SDamon Ding 	u8 layer_mix_dly;
1107452afb13SDamon Ding 	u8 hdr_mix_dly;
1108452afb13SDamon Ding 	u8 win_dly;
1109ee01dbb2SDamon Ding 	u8 splice_vp_id;
111063cb669fSSandy Huang 	struct vop_rect max_output;
1111ecc31b6eSAndy Yan 	u32 max_dclk;
1112d0408543SAndy Yan };
1113d0408543SAndy Yan 
1114ee008497SSandy Huang struct vop2_plane_table {
1115ee008497SSandy Huang 	enum vop2_layer_phy_id plane_id;
1116ee008497SSandy Huang 	enum vop2_layer_type plane_type;
1117ee008497SSandy Huang };
1118ee008497SSandy Huang 
1119b0989546SSandy Huang struct vop2_vp_plane_mask {
1120b0989546SSandy Huang 	u8 primary_plane_id; /* use this win to show logo */
1121b0989546SSandy Huang 	u8 attached_layers_nr; /* number layers attach to this vp */
1122b0989546SSandy Huang 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1123b0989546SSandy Huang 	u32 plane_mask;
1124ee008497SSandy Huang 	int cursor_plane_id;
1125b0989546SSandy Huang };
1126b0989546SSandy Huang 
112712ee5af0SDamon Ding struct vop2_dsc_data {
112812ee5af0SDamon Ding 	u8 id;
112912ee5af0SDamon Ding 	u8 pd_id;
113012ee5af0SDamon Ding 	u8 max_slice_num;
113112ee5af0SDamon Ding 	u8 max_linebuf_depth;	/* used to generate the bitstream */
113212ee5af0SDamon Ding 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
113312ee5af0SDamon Ding 	const char *dsc_txp_clk_src_name;
113412ee5af0SDamon Ding 	const char *dsc_txp_clk_name;
113512ee5af0SDamon Ding 	const char *dsc_pxl_clk_name;
113612ee5af0SDamon Ding 	const char *dsc_cds_clk_name;
113712ee5af0SDamon Ding };
113812ee5af0SDamon Ding 
113912ee5af0SDamon Ding struct dsc_error_info {
114012ee5af0SDamon Ding 	u32 dsc_error_val;
114112ee5af0SDamon Ding 	char dsc_error_info[50];
114212ee5af0SDamon Ding };
114312ee5af0SDamon Ding 
114472388c26SDamon Ding struct vop2_dump_regs {
114572388c26SDamon Ding 	u32 offset;
114672388c26SDamon Ding 	const char *name;
114772388c26SDamon Ding 	u32 state_base;
114872388c26SDamon Ding 	u32 state_mask;
114972388c26SDamon Ding 	u32 state_shift;
115072388c26SDamon Ding 	bool enable_state;
115172388c26SDamon Ding };
115272388c26SDamon Ding 
1153d0408543SAndy Yan struct vop2_data {
115452ee18acSSandy Huang 	u32 version;
11555fa6e665SDamon Ding 	u32 esmart_lb_mode;
115663cb669fSSandy Huang 	struct vop2_vp_data *vp_data;
1157b0989546SSandy Huang 	struct vop2_win_data *win_data;
1158b0989546SSandy Huang 	struct vop2_vp_plane_mask *plane_mask;
1159ee008497SSandy Huang 	struct vop2_plane_table *plane_table;
1160b6ba80b4SDamon Ding 	struct vop2_power_domain_data *pd;
116112ee5af0SDamon Ding 	struct vop2_dsc_data *dsc;
116212ee5af0SDamon Ding 	struct dsc_error_info *dsc_error_ecw;
116312ee5af0SDamon Ding 	struct dsc_error_info *dsc_error_buffer_flow;
116472388c26SDamon Ding 	struct vop2_dump_regs *dump_regs;
1165337d1c13SDamon Ding 	u8 *vp_primary_plane_order;
116663cb669fSSandy Huang 	u8 nr_vps;
116763cb669fSSandy Huang 	u8 nr_layers;
116863cb669fSSandy Huang 	u8 nr_mixers;
11691147facaSSandy Huang 	u8 nr_gammas;
1170b6ba80b4SDamon Ding 	u8 nr_pd;
117112ee5af0SDamon Ding 	u8 nr_dscs;
117212ee5af0SDamon Ding 	u8 nr_dsc_ecw;
117312ee5af0SDamon Ding 	u8 nr_dsc_buffer_flow;
1174ecc31b6eSAndy Yan 	u32 reg_len;
117572388c26SDamon Ding 	u32 dump_regs_size;
1176d0408543SAndy Yan };
1177d0408543SAndy Yan 
1178d0408543SAndy Yan struct vop2 {
1179d0408543SAndy Yan 	u32 *regsbak;
1180d0408543SAndy Yan 	void *regs;
1181d0408543SAndy Yan 	void *grf;
1182ecc31b6eSAndy Yan 	void *vop_grf;
1183ecc31b6eSAndy Yan 	void *vo1_grf;
118460e469f5SDamon Ding 	void *sys_pmu;
118552ee18acSSandy Huang 	u32 reg_len;
118652ee18acSSandy Huang 	u32 version;
11875fa6e665SDamon Ding 	u32 esmart_lb_mode;
118863cb669fSSandy Huang 	bool global_init;
1189d0408543SAndy Yan 	const struct vop2_data *data;
1190b0989546SSandy Huang 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1191d0408543SAndy Yan };
1192d0408543SAndy Yan 
1193d0408543SAndy Yan static struct vop2 *rockchip_vop2;
11945fa6e665SDamon Ding 
11955fa6e665SDamon Ding static inline bool is_vop3(struct vop2 *vop2)
11965fa6e665SDamon Ding {
11975fa6e665SDamon Ding 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
11985fa6e665SDamon Ding 		return false;
11995fa6e665SDamon Ding 	else
12005fa6e665SDamon Ding 		return true;
12015fa6e665SDamon Ding }
12025fa6e665SDamon Ding 
12033e39a5a1SSandy Huang /*
12043e39a5a1SSandy Huang  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
12053e39a5a1SSandy Huang  * avg_sd_factor:
12063e39a5a1SSandy Huang  * bli_su_factor:
12073e39a5a1SSandy Huang  * bic_su_factor:
12083e39a5a1SSandy Huang  * = (src - 1) / (dst - 1) << 16;
12093e39a5a1SSandy Huang  *
12105fa6e665SDamon Ding  * ygt2 enable: dst get one line from two line of the src
12115fa6e665SDamon Ding  * ygt4 enable: dst get one line from four line of the src.
12123e39a5a1SSandy Huang  *
12133e39a5a1SSandy Huang  */
12143e39a5a1SSandy Huang #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
12153e39a5a1SSandy Huang #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
12163e39a5a1SSandy Huang 
12173e39a5a1SSandy Huang #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
12183e39a5a1SSandy Huang 				(fac * (dst - 1) >> 12 < (src - 1))
12193e39a5a1SSandy Huang #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
12203e39a5a1SSandy Huang 				(fac * (dst - 1) >> 16 < (src - 1))
12215fa6e665SDamon Ding #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
12225fa6e665SDamon Ding 				(fac * (dst - 1) >> 16 < (src - 1))
12233e39a5a1SSandy Huang 
12243e39a5a1SSandy Huang static uint16_t vop2_scale_factor(enum scale_mode mode,
12253e39a5a1SSandy Huang 				  int32_t filter_mode,
12263e39a5a1SSandy Huang 				  uint32_t src, uint32_t dst)
12273e39a5a1SSandy Huang {
12283e39a5a1SSandy Huang 	uint32_t fac = 0;
12293e39a5a1SSandy Huang 	int i = 0;
12303e39a5a1SSandy Huang 
12313e39a5a1SSandy Huang 	if (mode == SCALE_NONE)
12323e39a5a1SSandy Huang 		return 0;
12333e39a5a1SSandy Huang 
12343e39a5a1SSandy Huang 	/*
12353e39a5a1SSandy Huang 	 * A workaround to avoid zero div.
12363e39a5a1SSandy Huang 	 */
12373e39a5a1SSandy Huang 	if ((dst == 1) || (src == 1)) {
12383e39a5a1SSandy Huang 		dst = dst + 1;
12393e39a5a1SSandy Huang 		src = src + 1;
12403e39a5a1SSandy Huang 	}
12413e39a5a1SSandy Huang 
12423e39a5a1SSandy Huang 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
12433e39a5a1SSandy Huang 		fac = VOP2_BILI_SCL_DN(src, dst);
12443e39a5a1SSandy Huang 		for (i = 0; i < 100; i++) {
12453e39a5a1SSandy Huang 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
12463e39a5a1SSandy Huang 				break;
12473e39a5a1SSandy Huang 			fac -= 1;
12483e39a5a1SSandy Huang 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
12493e39a5a1SSandy Huang 		}
12503e39a5a1SSandy Huang 	} else {
12513e39a5a1SSandy Huang 		fac = VOP2_COMMON_SCL(src, dst);
12523e39a5a1SSandy Huang 		for (i = 0; i < 100; i++) {
12533e39a5a1SSandy Huang 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
12543e39a5a1SSandy Huang 				break;
12553e39a5a1SSandy Huang 			fac -= 1;
12563e39a5a1SSandy Huang 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
12573e39a5a1SSandy Huang 		}
12583e39a5a1SSandy Huang 	}
12593e39a5a1SSandy Huang 
12603e39a5a1SSandy Huang 	return fac;
12613e39a5a1SSandy Huang }
12623e39a5a1SSandy Huang 
12635fa6e665SDamon Ding static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
12645fa6e665SDamon Ding {
12655fa6e665SDamon Ding 	if (is_hor)
12665fa6e665SDamon Ding 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
12675fa6e665SDamon Ding 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
12685fa6e665SDamon Ding }
12695fa6e665SDamon Ding 
12705fa6e665SDamon Ding static uint16_t vop3_scale_factor(enum scale_mode mode,
12715fa6e665SDamon Ding 				  uint32_t src, uint32_t dst, bool is_hor)
12725fa6e665SDamon Ding {
12735fa6e665SDamon Ding 	uint32_t fac = 0;
12745fa6e665SDamon Ding 	int i = 0;
12755fa6e665SDamon Ding 
12765fa6e665SDamon Ding 	if (mode == SCALE_NONE)
12775fa6e665SDamon Ding 		return 0;
12785fa6e665SDamon Ding 
12795fa6e665SDamon Ding 	/*
12805fa6e665SDamon Ding 	 * A workaround to avoid zero div.
12815fa6e665SDamon Ding 	 */
12825fa6e665SDamon Ding 	if ((dst == 1) || (src == 1)) {
12835fa6e665SDamon Ding 		dst = dst + 1;
12845fa6e665SDamon Ding 		src = src + 1;
12855fa6e665SDamon Ding 	}
12865fa6e665SDamon Ding 
12875fa6e665SDamon Ding 	if (mode == SCALE_DOWN) {
12885fa6e665SDamon Ding 		fac = VOP2_BILI_SCL_DN(src, dst);
12895fa6e665SDamon Ding 		for (i = 0; i < 100; i++) {
12905fa6e665SDamon Ding 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
12915fa6e665SDamon Ding 				break;
12925fa6e665SDamon Ding 			fac -= 1;
12935fa6e665SDamon Ding 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
12945fa6e665SDamon Ding 		}
12955fa6e665SDamon Ding 	} else {
12965fa6e665SDamon Ding 		fac = VOP2_COMMON_SCL(src, dst);
12975fa6e665SDamon Ding 		for (i = 0; i < 100; i++) {
12985fa6e665SDamon Ding 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
12995fa6e665SDamon Ding 				break;
13005fa6e665SDamon Ding 			fac -= 1;
13015fa6e665SDamon Ding 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
13025fa6e665SDamon Ding 		}
13035fa6e665SDamon Ding 	}
13045fa6e665SDamon Ding 
13055fa6e665SDamon Ding 	return fac;
13065fa6e665SDamon Ding }
13075fa6e665SDamon Ding 
13083e39a5a1SSandy Huang static inline enum scale_mode scl_get_scl_mode(int src, int dst)
13093e39a5a1SSandy Huang {
13103e39a5a1SSandy Huang 	if (src < dst)
13113e39a5a1SSandy Huang 		return SCALE_UP;
13123e39a5a1SSandy Huang 	else if (src > dst)
13133e39a5a1SSandy Huang 		return SCALE_DOWN;
13143e39a5a1SSandy Huang 
13153e39a5a1SSandy Huang 	return SCALE_NONE;
13163e39a5a1SSandy Huang }
1317d0408543SAndy Yan 
1318ac500a1fSSandy Huang static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1319ac500a1fSSandy Huang {
1320ac500a1fSSandy Huang 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1321ac500a1fSSandy Huang }
1322ac500a1fSSandy Huang 
1323b0989546SSandy Huang static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1324b0989546SSandy Huang {
1325b0989546SSandy Huang 	int i = 0;
1326ecc31b6eSAndy Yan 
1327337d1c13SDamon Ding 	for (i = 0; i < vop2->data->nr_layers; i++) {
1328337d1c13SDamon Ding 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1329337d1c13SDamon Ding 			return vop2->data->vp_primary_plane_order[i];
1330ecc31b6eSAndy Yan 	}
1331b0989546SSandy Huang 
1332337d1c13SDamon Ding 	return vop2->data->vp_primary_plane_order[0];
1333b0989546SSandy Huang }
1334b0989546SSandy Huang 
133563cb669fSSandy Huang static inline u16 scl_cal_scale(int src, int dst, int shift)
1336d0408543SAndy Yan {
1337d0408543SAndy Yan 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1338d0408543SAndy Yan }
1339d0408543SAndy Yan 
134063cb669fSSandy Huang static inline u16 scl_cal_scale2(int src, int dst)
1341d0408543SAndy Yan {
1342d0408543SAndy Yan 	return ((src - 1) << 12) / (dst - 1);
1343d0408543SAndy Yan }
1344d0408543SAndy Yan 
134552ee18acSSandy Huang static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1346d0408543SAndy Yan {
1347d0408543SAndy Yan 	writel(v, vop2->regs + offset);
1348d0408543SAndy Yan 	vop2->regsbak[offset >> 2] = v;
1349d0408543SAndy Yan }
1350d0408543SAndy Yan 
135152ee18acSSandy Huang static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1352d0408543SAndy Yan {
1353d0408543SAndy Yan 	return readl(vop2->regs + offset);
1354d0408543SAndy Yan }
1355d0408543SAndy Yan 
135652ee18acSSandy Huang static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
135752ee18acSSandy Huang 				   u32 mask, u32 shift, u32 v,
1358d0408543SAndy Yan 				   bool write_mask)
1359d0408543SAndy Yan {
1360d0408543SAndy Yan 	if (!mask)
1361d0408543SAndy Yan 		return;
1362d0408543SAndy Yan 
1363d0408543SAndy Yan 	if (write_mask) {
1364d0408543SAndy Yan 		v = ((v & mask) << shift) | (mask << (shift + 16));
1365d0408543SAndy Yan 	} else {
136652ee18acSSandy Huang 		u32 cached_val = vop2->regsbak[offset >> 2];
1367d0408543SAndy Yan 
1368d0408543SAndy Yan 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1369d0408543SAndy Yan 		vop2->regsbak[offset >> 2] = v;
1370d0408543SAndy Yan 	}
1371d0408543SAndy Yan 
1372d0408543SAndy Yan 	writel(v, vop2->regs + offset);
1373d0408543SAndy Yan }
1374d0408543SAndy Yan 
1375ecc31b6eSAndy Yan static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
137652ee18acSSandy Huang 				   u32 mask, u32 shift, u32 v)
137752ee18acSSandy Huang {
137852ee18acSSandy Huang 	u32 val = 0;
137952ee18acSSandy Huang 
138052ee18acSSandy Huang 	val = (v << shift) | (mask << (shift + 16));
1381ecc31b6eSAndy Yan 	writel(val, grf_base + offset);
138252ee18acSSandy Huang }
138352ee18acSSandy Huang 
138460e469f5SDamon Ding static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
138560e469f5SDamon Ding 				  u32 mask, u32 shift)
138660e469f5SDamon Ding {
138760e469f5SDamon Ding 	return (readl(grf_base + offset) >> shift) & mask;
138860e469f5SDamon Ding }
138960e469f5SDamon Ding 
13908895aec1SSandy Huang static char* get_output_if_name(u32 output_if, char *name)
13918895aec1SSandy Huang {
13928895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_RGB)
13938895aec1SSandy Huang 		strcat(name, " RGB");
13948895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_BT1120)
13958895aec1SSandy Huang 		strcat(name, " BT1120");
13968895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_BT656)
13978895aec1SSandy Huang 		strcat(name, " BT656");
13988895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_LVDS0)
13998895aec1SSandy Huang 		strcat(name, " LVDS0");
14008895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_LVDS1)
14018895aec1SSandy Huang 		strcat(name, " LVDS1");
14028895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_MIPI0)
14038895aec1SSandy Huang 		strcat(name, " MIPI0");
14048895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_MIPI1)
14058895aec1SSandy Huang 		strcat(name, " MIPI1");
14068895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_eDP0)
14078895aec1SSandy Huang 		strcat(name, " eDP0");
14088895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_eDP1)
14098895aec1SSandy Huang 		strcat(name, " eDP1");
14108895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_DP0)
14118895aec1SSandy Huang 		strcat(name, " DP0");
14128895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_DP1)
14138895aec1SSandy Huang 		strcat(name, " DP1");
14148895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_HDMI0)
14158895aec1SSandy Huang 		strcat(name, " HDMI0");
14168895aec1SSandy Huang 	if (output_if & VOP_OUTPUT_IF_HDMI1)
14178895aec1SSandy Huang 		strcat(name, " HDMI1");
14188895aec1SSandy Huang 
14198895aec1SSandy Huang 	return name;
14208895aec1SSandy Huang }
14218895aec1SSandy Huang 
14228895aec1SSandy Huang static char *get_plane_name(int plane_id, char *name)
14238895aec1SSandy Huang {
14248895aec1SSandy Huang 	switch (plane_id) {
14258895aec1SSandy Huang 	case ROCKCHIP_VOP2_CLUSTER0:
14268895aec1SSandy Huang 		strcat(name, "Cluster0");
14278895aec1SSandy Huang 		break;
14288895aec1SSandy Huang 	case ROCKCHIP_VOP2_CLUSTER1:
14298895aec1SSandy Huang 		strcat(name, "Cluster1");
14308895aec1SSandy Huang 		break;
14318895aec1SSandy Huang 	case ROCKCHIP_VOP2_ESMART0:
14328895aec1SSandy Huang 		strcat(name, "Esmart0");
14338895aec1SSandy Huang 		break;
14348895aec1SSandy Huang 	case ROCKCHIP_VOP2_ESMART1:
14358895aec1SSandy Huang 		strcat(name, "Esmart1");
14368895aec1SSandy Huang 		break;
14378895aec1SSandy Huang 	case ROCKCHIP_VOP2_SMART0:
14388895aec1SSandy Huang 		strcat(name, "Smart0");
14398895aec1SSandy Huang 		break;
14408895aec1SSandy Huang 	case ROCKCHIP_VOP2_SMART1:
14418895aec1SSandy Huang 		strcat(name, "Smart1");
14428895aec1SSandy Huang 		break;
14438895aec1SSandy Huang 	case ROCKCHIP_VOP2_CLUSTER2:
14448895aec1SSandy Huang 		strcat(name, "Cluster2");
14458895aec1SSandy Huang 		break;
14468895aec1SSandy Huang 	case ROCKCHIP_VOP2_CLUSTER3:
14478895aec1SSandy Huang 		strcat(name, "Cluster3");
14488895aec1SSandy Huang 		break;
14498895aec1SSandy Huang 	case ROCKCHIP_VOP2_ESMART2:
14508895aec1SSandy Huang 		strcat(name, "Esmart2");
14518895aec1SSandy Huang 		break;
14528895aec1SSandy Huang 	case ROCKCHIP_VOP2_ESMART3:
14538895aec1SSandy Huang 		strcat(name, "Esmart3");
14548895aec1SSandy Huang 		break;
14558895aec1SSandy Huang 	}
14568895aec1SSandy Huang 
14578895aec1SSandy Huang 	return name;
14588895aec1SSandy Huang }
14598895aec1SSandy Huang 
146052ee18acSSandy Huang static bool is_yuv_output(u32 bus_format)
1461d0408543SAndy Yan {
1462d0408543SAndy Yan 	switch (bus_format) {
1463d0408543SAndy Yan 	case MEDIA_BUS_FMT_YUV8_1X24:
1464d0408543SAndy Yan 	case MEDIA_BUS_FMT_YUV10_1X30:
1465034a46b5SAlgea Cao 	case MEDIA_BUS_FMT_YUYV10_1X20:
1466d0408543SAndy Yan 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1467d0408543SAndy Yan 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1468a0ea2d92SDamon Ding 	case MEDIA_BUS_FMT_YUYV8_2X8:
1469a0ea2d92SDamon Ding 	case MEDIA_BUS_FMT_YVYU8_2X8:
1470a0ea2d92SDamon Ding 	case MEDIA_BUS_FMT_UYVY8_2X8:
1471a0ea2d92SDamon Ding 	case MEDIA_BUS_FMT_VYUY8_2X8:
1472a0ea2d92SDamon Ding 	case MEDIA_BUS_FMT_YUYV8_1X16:
1473a0ea2d92SDamon Ding 	case MEDIA_BUS_FMT_YVYU8_1X16:
1474a0ea2d92SDamon Ding 	case MEDIA_BUS_FMT_UYVY8_1X16:
1475a0ea2d92SDamon Ding 	case MEDIA_BUS_FMT_VYUY8_1X16:
1476d0408543SAndy Yan 		return true;
1477d0408543SAndy Yan 	default:
1478d0408543SAndy Yan 		return false;
1479d0408543SAndy Yan 	}
1480d0408543SAndy Yan }
1481d0408543SAndy Yan 
14825fa6e665SDamon Ding static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
148310ee9f5bSAlgea Cao {
148410ee9f5bSAlgea Cao 	switch (csc_mode) {
148510ee9f5bSAlgea Cao 	case V4L2_COLORSPACE_SMPTE170M:
148610ee9f5bSAlgea Cao 	case V4L2_COLORSPACE_470_SYSTEM_M:
148710ee9f5bSAlgea Cao 	case V4L2_COLORSPACE_470_SYSTEM_BG:
148810ee9f5bSAlgea Cao 		return CSC_BT601L;
148910ee9f5bSAlgea Cao 	case V4L2_COLORSPACE_REC709:
149010ee9f5bSAlgea Cao 	case V4L2_COLORSPACE_SMPTE240M:
149110ee9f5bSAlgea Cao 	case V4L2_COLORSPACE_DEFAULT:
14925fa6e665SDamon Ding 		if (bit_depth == CSC_13BIT_DEPTH)
14935fa6e665SDamon Ding 			return CSC_BT709L_13BIT;
14945fa6e665SDamon Ding 		else
149510ee9f5bSAlgea Cao 			return CSC_BT709L;
149610ee9f5bSAlgea Cao 	case V4L2_COLORSPACE_JPEG:
149710ee9f5bSAlgea Cao 		return CSC_BT601F;
149810ee9f5bSAlgea Cao 	case V4L2_COLORSPACE_BT2020:
14995fa6e665SDamon Ding 		if (bit_depth == CSC_13BIT_DEPTH)
15005fa6e665SDamon Ding 			return CSC_BT2020L_13BIT;
15015fa6e665SDamon Ding 		else
150210ee9f5bSAlgea Cao 			return CSC_BT2020;
15035fa6e665SDamon Ding 	case V4L2_COLORSPACE_BT709F:
15045fa6e665SDamon Ding 		if (bit_depth == CSC_10BIT_DEPTH) {
15055fa6e665SDamon Ding 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
15065fa6e665SDamon Ding 			return CSC_BT601F;
15075fa6e665SDamon Ding 		} else {
15085fa6e665SDamon Ding 			return CSC_BT709F_13BIT;
15095fa6e665SDamon Ding 		}
15105fa6e665SDamon Ding 	case V4L2_COLORSPACE_BT2020F:
15115fa6e665SDamon Ding 		if (bit_depth == CSC_10BIT_DEPTH) {
15125fa6e665SDamon Ding 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
15135fa6e665SDamon Ding 			return CSC_BT601F;
15145fa6e665SDamon Ding 		} else {
15155fa6e665SDamon Ding 			return CSC_BT2020F_13BIT;
15165fa6e665SDamon Ding 		}
151710ee9f5bSAlgea Cao 	default:
151810ee9f5bSAlgea Cao 		return CSC_BT709L;
151910ee9f5bSAlgea Cao 	}
152010ee9f5bSAlgea Cao }
152110ee9f5bSAlgea Cao 
1522b0989546SSandy Huang static bool is_uv_swap(u32 bus_format, u32 output_mode)
1523d0408543SAndy Yan {
1524d0408543SAndy Yan 	/*
1525d0408543SAndy Yan 	 * FIXME:
1526d0408543SAndy Yan 	 *
1527d0408543SAndy Yan 	 * There is no media type for YUV444 output,
1528d0408543SAndy Yan 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1529d0408543SAndy Yan 	 * yuv format.
1530d0408543SAndy Yan 	 *
1531d0408543SAndy Yan 	 * From H/W testing, YUV444 mode need a rb swap.
1532d0408543SAndy Yan 	 */
15333e59c137SSandy Huang 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
15343e59c137SSandy Huang 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
15353e59c137SSandy Huang 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
15363e59c137SSandy Huang 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
15373e59c137SSandy Huang 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1538d0408543SAndy Yan 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1539d0408543SAndy Yan 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
15403e59c137SSandy Huang 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1541d0408543SAndy Yan 		return true;
1542d0408543SAndy Yan 	else
1543d0408543SAndy Yan 		return false;
1544d0408543SAndy Yan }
1545d0408543SAndy Yan 
1546b0989546SSandy Huang static inline bool is_hot_plug_devices(int output_type)
154763cb669fSSandy Huang {
1548b0989546SSandy Huang 	switch (output_type) {
1549b0989546SSandy Huang 	case DRM_MODE_CONNECTOR_HDMIA:
1550b0989546SSandy Huang 	case DRM_MODE_CONNECTOR_HDMIB:
1551b0989546SSandy Huang 	case DRM_MODE_CONNECTOR_TV:
1552b0989546SSandy Huang 	case DRM_MODE_CONNECTOR_DisplayPort:
1553b0989546SSandy Huang 	case DRM_MODE_CONNECTOR_VGA:
1554b0989546SSandy Huang 	case DRM_MODE_CONNECTOR_Unknown:
1555b0989546SSandy Huang 		return true;
1556b0989546SSandy Huang 	default:
1557b0989546SSandy Huang 		return false;
155863cb669fSSandy Huang 	}
155963cb669fSSandy Huang }
156063cb669fSSandy Huang 
1561ecc31b6eSAndy Yan static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1562ecc31b6eSAndy Yan {
1563ecc31b6eSAndy Yan 	int i = 0;
1564ecc31b6eSAndy Yan 
1565ecc31b6eSAndy Yan 	for (i = 0; i < vop2->data->nr_layers; i++) {
1566ecc31b6eSAndy Yan 		if (vop2->data->win_data[i].phys_id == phys_id)
1567ecc31b6eSAndy Yan 			return &vop2->data->win_data[i];
1568ecc31b6eSAndy Yan 	}
1569ecc31b6eSAndy Yan 
1570ecc31b6eSAndy Yan 	return NULL;
1571ecc31b6eSAndy Yan }
1572ecc31b6eSAndy Yan 
1573b6ba80b4SDamon Ding static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1574b6ba80b4SDamon Ding {
1575b6ba80b4SDamon Ding 	int i = 0;
1576b6ba80b4SDamon Ding 
1577b6ba80b4SDamon Ding 	for (i = 0; i < vop2->data->nr_pd; i++) {
1578b6ba80b4SDamon Ding 		if (vop2->data->pd[i].id == pd_id)
1579b6ba80b4SDamon Ding 			return &vop2->data->pd[i];
1580b6ba80b4SDamon Ding 	}
1581b6ba80b4SDamon Ding 
1582b6ba80b4SDamon Ding 	return NULL;
1583b6ba80b4SDamon Ding }
1584b6ba80b4SDamon Ding 
1585db328a0dSDamon Ding static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1586db328a0dSDamon Ding 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1587db328a0dSDamon Ding {
1588db328a0dSDamon Ding 	u32 vp_offset = crtc_id * 0x100;
1589db328a0dSDamon Ding 	int i;
1590db328a0dSDamon Ding 
1591db328a0dSDamon Ding 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1592db328a0dSDamon Ding 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1593db328a0dSDamon Ding 			crtc_id, false);
1594db328a0dSDamon Ding 
1595db328a0dSDamon Ding 	for (i = 0; i < lut_len; i++)
1596db328a0dSDamon Ding 		writel(lut_val[i], lut_regs + i);
1597db328a0dSDamon Ding 
1598db328a0dSDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1599db328a0dSDamon Ding 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1600db328a0dSDamon Ding }
1601db328a0dSDamon Ding 
1602db328a0dSDamon Ding static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1603db328a0dSDamon Ding 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1604db328a0dSDamon Ding {
1605db328a0dSDamon Ding 	u32 vp_offset = crtc_id * 0x100;
1606db328a0dSDamon Ding 	int i;
1607db328a0dSDamon Ding 
1608db328a0dSDamon Ding 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1609db328a0dSDamon Ding 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1610db328a0dSDamon Ding 			crtc_id, false);
1611db328a0dSDamon Ding 
1612db328a0dSDamon Ding 	for (i = 0; i < lut_len; i++)
1613db328a0dSDamon Ding 		writel(lut_val[i], lut_regs + i);
1614db328a0dSDamon Ding 
1615db328a0dSDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1616db328a0dSDamon Ding 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1617db328a0dSDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1618db328a0dSDamon Ding 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1619db328a0dSDamon Ding }
1620db328a0dSDamon Ding 
16211147facaSSandy Huang static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1622d0408543SAndy Yan 					struct display_state *state)
1623d0408543SAndy Yan {
16241147facaSSandy Huang 	struct connector_state *conn_state = &state->conn_state;
16251147facaSSandy Huang 	struct crtc_state *cstate = &state->crtc_state;
16261147facaSSandy Huang 	struct resource gamma_res;
16271147facaSSandy Huang 	fdt_size_t lut_size;
16281147facaSSandy Huang 	int i, lut_len, ret = 0;
16291147facaSSandy Huang 	u32 *lut_regs;
16301147facaSSandy Huang 	u32 *lut_val;
16311147facaSSandy Huang 	u32 r, g, b;
16321147facaSSandy Huang 	struct base2_disp_info *disp_info = conn_state->disp_info;
16331147facaSSandy Huang 	static int gamma_lut_en_num = 1;
16341147facaSSandy Huang 
16351147facaSSandy Huang 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
16361147facaSSandy Huang 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
16371147facaSSandy Huang 		return 0;
16381147facaSSandy Huang 	}
16391147facaSSandy Huang 
16401147facaSSandy Huang 	if (!disp_info)
16411147facaSSandy Huang 		return 0;
16421147facaSSandy Huang 
16431147facaSSandy Huang 	if (!disp_info->gamma_lut_data.size)
16441147facaSSandy Huang 		return 0;
16451147facaSSandy Huang 
16461147facaSSandy Huang 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
16471147facaSSandy Huang 	if (ret)
16481147facaSSandy Huang 		printf("failed to get gamma lut res\n");
16491147facaSSandy Huang 	lut_regs = (u32 *)gamma_res.start;
16501147facaSSandy Huang 	lut_size = gamma_res.end - gamma_res.start + 1;
16511147facaSSandy Huang 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
16521147facaSSandy Huang 		printf("failed to get gamma lut register\n");
16531147facaSSandy Huang 		return 0;
16541147facaSSandy Huang 	}
16551147facaSSandy Huang 	lut_len = lut_size / 4;
16561147facaSSandy Huang 	if (lut_len != 256 && lut_len != 1024) {
16571147facaSSandy Huang 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
16581147facaSSandy Huang 		return 0;
16591147facaSSandy Huang 	}
16601147facaSSandy Huang 	lut_val = (u32 *)calloc(1, lut_size);
16611147facaSSandy Huang 	for (i = 0; i < lut_len; i++) {
16621147facaSSandy Huang 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
16631147facaSSandy Huang 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
16641147facaSSandy Huang 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
16651147facaSSandy Huang 
16661147facaSSandy Huang 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
16671147facaSSandy Huang 	}
16681147facaSSandy Huang 
1669db328a0dSDamon Ding 	if (vop2->version == VOP_VERSION_RK3568) {
1670db328a0dSDamon Ding 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
16711147facaSSandy Huang 		gamma_lut_en_num++;
1672db328a0dSDamon Ding 	} else if (vop2->version == VOP_VERSION_RK3588) {
1673db328a0dSDamon Ding 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1674db328a0dSDamon Ding 		if (cstate->splice_mode) {
1675db328a0dSDamon Ding 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1676db328a0dSDamon Ding 			gamma_lut_en_num++;
1677db328a0dSDamon Ding 		}
1678db328a0dSDamon Ding 		gamma_lut_en_num++;
1679db328a0dSDamon Ding 	}
16801147facaSSandy Huang 
1681d0408543SAndy Yan 	return 0;
1682d0408543SAndy Yan }
1683d0408543SAndy Yan 
16846414e3bcSSandy Huang static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
16856414e3bcSSandy Huang 					struct display_state *state)
16866414e3bcSSandy Huang {
16876414e3bcSSandy Huang 	struct connector_state *conn_state = &state->conn_state;
16886414e3bcSSandy Huang 	struct crtc_state *cstate = &state->crtc_state;
16896414e3bcSSandy Huang 	int i, cubic_lut_len;
16906414e3bcSSandy Huang 	u32 vp_offset = cstate->crtc_id * 0x100;
16916414e3bcSSandy Huang 	struct base2_disp_info *disp_info = conn_state->disp_info;
16926414e3bcSSandy Huang 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
16936414e3bcSSandy Huang 	u32 *cubic_lut_addr;
16946414e3bcSSandy Huang 
16956414e3bcSSandy Huang 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
16966414e3bcSSandy Huang 		return 0;
16976414e3bcSSandy Huang 
16986414e3bcSSandy Huang 	if (!disp_info->cubic_lut_data.size)
16996414e3bcSSandy Huang 		return 0;
17006414e3bcSSandy Huang 
17016414e3bcSSandy Huang 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
17026414e3bcSSandy Huang 	cubic_lut_len = disp_info->cubic_lut_data.size;
17036414e3bcSSandy Huang 
17046414e3bcSSandy Huang 	for (i = 0; i < cubic_lut_len / 2; i++) {
17056414e3bcSSandy Huang 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
17066414e3bcSSandy Huang 					((lut->lgreen[2 * i] & 0xfff) << 12) +
17076414e3bcSSandy Huang 					((lut->lblue[2 * i] & 0xff) << 24);
17086414e3bcSSandy Huang 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
17096414e3bcSSandy Huang 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
17106414e3bcSSandy Huang 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
17116414e3bcSSandy Huang 					((lut->lblue[2 * i + 1] & 0xf) << 28);
17126414e3bcSSandy Huang 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
17136414e3bcSSandy Huang 		*cubic_lut_addr++ = 0;
17146414e3bcSSandy Huang 	}
17156414e3bcSSandy Huang 
17166414e3bcSSandy Huang 	if (cubic_lut_len % 2) {
17176414e3bcSSandy Huang 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
17186414e3bcSSandy Huang 					((lut->lgreen[2 * i] & 0xfff) << 12) +
17196414e3bcSSandy Huang 					((lut->lblue[2 * i] & 0xff) << 24);
17206414e3bcSSandy Huang 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
17216414e3bcSSandy Huang 		*cubic_lut_addr++ = 0;
17226414e3bcSSandy Huang 		*cubic_lut_addr = 0;
17236414e3bcSSandy Huang 	}
17246414e3bcSSandy Huang 
17256414e3bcSSandy Huang 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
17266414e3bcSSandy Huang 		    get_cubic_lut_buffer(cstate->crtc_id));
17276414e3bcSSandy Huang 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
17286414e3bcSSandy Huang 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
17296414e3bcSSandy Huang 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
17306414e3bcSSandy Huang 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
17316414e3bcSSandy Huang 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
17326414e3bcSSandy Huang 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
17336414e3bcSSandy Huang 
17346414e3bcSSandy Huang 	return 0;
17356414e3bcSSandy Huang }
17366414e3bcSSandy Huang 
1737ee01dbb2SDamon Ding static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1738ee01dbb2SDamon Ding 				 struct bcsh_state *bcsh_state, int crtc_id)
1739ee01dbb2SDamon Ding {
1740ee01dbb2SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
1741ee01dbb2SDamon Ding 	u32 vp_offset = crtc_id * 0x100;
1742ee01dbb2SDamon Ding 
1743ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1744ee01dbb2SDamon Ding 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1745ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1746ee01dbb2SDamon Ding 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1747ee01dbb2SDamon Ding 
1748ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1749ee01dbb2SDamon Ding 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1750ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1751ee01dbb2SDamon Ding 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1752ee01dbb2SDamon Ding 
1753ee01dbb2SDamon Ding 	if (!cstate->bcsh_en) {
1754ee01dbb2SDamon Ding 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1755ee01dbb2SDamon Ding 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1756ee01dbb2SDamon Ding 		return;
1757ee01dbb2SDamon Ding 	}
1758ee01dbb2SDamon Ding 
1759ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1760ee01dbb2SDamon Ding 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1761ee01dbb2SDamon Ding 			bcsh_state->brightness, false);
1762ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1763ee01dbb2SDamon Ding 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1764ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1765ee01dbb2SDamon Ding 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1766ee01dbb2SDamon Ding 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1767ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1768ee01dbb2SDamon Ding 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1769ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1770ee01dbb2SDamon Ding 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1771ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1772ee01dbb2SDamon Ding 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1773ee01dbb2SDamon Ding 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1774ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1775ee01dbb2SDamon Ding 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1776ee01dbb2SDamon Ding }
1777ee01dbb2SDamon Ding 
1778ac500a1fSSandy Huang static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1779ac500a1fSSandy Huang {
1780ac500a1fSSandy Huang 	struct connector_state *conn_state = &state->conn_state;
1781ac500a1fSSandy Huang 	struct base_bcsh_info *bcsh_info;
1782ac500a1fSSandy Huang 	struct crtc_state *cstate = &state->crtc_state;
1783ee01dbb2SDamon Ding 	struct bcsh_state bcsh_state;
1784ac500a1fSSandy Huang 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1785ac500a1fSSandy Huang 
1786ac500a1fSSandy Huang 	if (!conn_state->disp_info)
1787ac500a1fSSandy Huang 		return;
1788ac500a1fSSandy Huang 	bcsh_info = &conn_state->disp_info->bcsh_info;
1789ac500a1fSSandy Huang 	if (!bcsh_info)
1790ac500a1fSSandy Huang 		return;
1791ac500a1fSSandy Huang 
1792ac500a1fSSandy Huang 	if (bcsh_info->brightness != 50 ||
1793ac500a1fSSandy Huang 	    bcsh_info->contrast != 50 ||
1794ac500a1fSSandy Huang 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1795ee01dbb2SDamon Ding 		cstate->bcsh_en = true;
1796ac500a1fSSandy Huang 
1797ee01dbb2SDamon Ding 	if (cstate->bcsh_en) {
1798ac500a1fSSandy Huang 		if (!cstate->yuv_overlay)
1799ee01dbb2SDamon Ding 			cstate->post_r2y_en = 1;
1800ac500a1fSSandy Huang 		if (!is_yuv_output(conn_state->bus_format))
1801ee01dbb2SDamon Ding 			cstate->post_y2r_en = 1;
1802ac500a1fSSandy Huang 	} else {
1803ac500a1fSSandy Huang 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1804ee01dbb2SDamon Ding 			cstate->post_r2y_en = 1;
1805ac500a1fSSandy Huang 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1806ee01dbb2SDamon Ding 			cstate->post_y2r_en = 1;
1807ac500a1fSSandy Huang 	}
1808ac500a1fSSandy Huang 
18095fa6e665SDamon Ding 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1810ac500a1fSSandy Huang 
1811ac500a1fSSandy Huang 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1812ac500a1fSSandy Huang 		brightness = interpolate(0, -128, 100, 127,
1813ac500a1fSSandy Huang 					 bcsh_info->brightness);
1814ac500a1fSSandy Huang 	else
1815ac500a1fSSandy Huang 		brightness = interpolate(0, -32, 100, 31,
1816ac500a1fSSandy Huang 					 bcsh_info->brightness);
1817ac500a1fSSandy Huang 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1818ac500a1fSSandy Huang 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1819ac500a1fSSandy Huang 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1820ac500a1fSSandy Huang 
1821ac500a1fSSandy Huang 
1822ac500a1fSSandy Huang 	/*
1823ac500a1fSSandy Huang 	 *  a:[-30~0):
1824ac500a1fSSandy Huang 	 *    sin_hue = 0x100 - sin(a)*256;
1825ac500a1fSSandy Huang 	 *    cos_hue = cos(a)*256;
1826ac500a1fSSandy Huang 	 *  a:[0~30]
1827ac500a1fSSandy Huang 	 *    sin_hue = sin(a)*256;
1828ac500a1fSSandy Huang 	 *    cos_hue = cos(a)*256;
1829ac500a1fSSandy Huang 	 */
1830ac500a1fSSandy Huang 	sin_hue = fixp_sin32(hue) >> 23;
1831ac500a1fSSandy Huang 	cos_hue = fixp_cos32(hue) >> 23;
1832ac500a1fSSandy Huang 
1833ee01dbb2SDamon Ding 	bcsh_state.brightness = brightness;
1834ee01dbb2SDamon Ding 	bcsh_state.contrast = contrast;
1835ee01dbb2SDamon Ding 	bcsh_state.saturation = saturation;
1836ee01dbb2SDamon Ding 	bcsh_state.sin_hue = sin_hue;
1837ee01dbb2SDamon Ding 	bcsh_state.cos_hue = cos_hue;
1838ee01dbb2SDamon Ding 
1839ee01dbb2SDamon Ding 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1840ee01dbb2SDamon Ding 	if (cstate->splice_mode)
1841ee01dbb2SDamon Ding 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1842ee01dbb2SDamon Ding }
1843ee01dbb2SDamon Ding 
1844ee01dbb2SDamon Ding static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1845ee01dbb2SDamon Ding {
1846ee01dbb2SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
1847ee01dbb2SDamon Ding 	struct drm_display_mode *mode = &conn_state->mode;
1848ee01dbb2SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
1849ee01dbb2SDamon Ding 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1850ee01dbb2SDamon Ding 	u16 hdisplay = mode->crtc_hdisplay;
1851ee01dbb2SDamon Ding 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1852ee01dbb2SDamon Ding 
1853ee01dbb2SDamon Ding 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1854ee01dbb2SDamon Ding 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1855ee01dbb2SDamon Ding 	bg_dly -= bg_ovl_dly;
1856ee01dbb2SDamon Ding 
1857ee01dbb2SDamon Ding 	if (cstate->splice_mode)
1858ee01dbb2SDamon Ding 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1859ee01dbb2SDamon Ding 	else
1860ee01dbb2SDamon Ding 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1861ee01dbb2SDamon Ding 
1862ee01dbb2SDamon Ding 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1863ee01dbb2SDamon Ding 		hsync_len = 8;
1864ee01dbb2SDamon Ding 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1865ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1866ee01dbb2SDamon Ding 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1867ee01dbb2SDamon Ding 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1868ac500a1fSSandy Huang }
1869ac500a1fSSandy Huang 
1870452afb13SDamon Ding static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
1871452afb13SDamon Ding {
1872452afb13SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
1873452afb13SDamon Ding 	struct drm_display_mode *mode = &conn_state->mode;
1874452afb13SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
1875452afb13SDamon Ding 	struct vop2_win_data *win_data;
1876452afb13SDamon Ding 	u32 bg_dly, pre_scan_dly;
1877452afb13SDamon Ding 	u16 hdisplay = mode->crtc_hdisplay;
1878452afb13SDamon Ding 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1879452afb13SDamon Ding 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
1880452afb13SDamon Ding 	u8 win_id;
1881452afb13SDamon Ding 
1882452afb13SDamon Ding 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
1883452afb13SDamon Ding 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
1884452afb13SDamon Ding 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
1885452afb13SDamon Ding 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
1886452afb13SDamon Ding 
1887452afb13SDamon Ding 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
1888452afb13SDamon Ding 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
1889452afb13SDamon Ding 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
1890452afb13SDamon Ding 	pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1891452afb13SDamon Ding 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1892452afb13SDamon Ding 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
1893452afb13SDamon Ding 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1894452afb13SDamon Ding 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1895452afb13SDamon Ding }
1896452afb13SDamon Ding 
1897d0408543SAndy Yan static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1898d0408543SAndy Yan {
1899d0408543SAndy Yan 	struct connector_state *conn_state = &state->conn_state;
1900d0408543SAndy Yan 	struct drm_display_mode *mode = &conn_state->mode;
190152ee18acSSandy Huang 	struct crtc_state *cstate = &state->crtc_state;
190252ee18acSSandy Huang 	u32 vp_offset = (cstate->crtc_id * 0x100);
1903d0408543SAndy Yan 	u16 vtotal = mode->crtc_vtotal;
1904d0408543SAndy Yan 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1905d0408543SAndy Yan 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1906d0408543SAndy Yan 	u16 hdisplay = mode->crtc_hdisplay;
1907d0408543SAndy Yan 	u16 vdisplay = mode->crtc_vdisplay;
1908d0408543SAndy Yan 	u16 hsize =
1909d0408543SAndy Yan 	    hdisplay * (conn_state->overscan.left_margin +
1910d0408543SAndy Yan 			conn_state->overscan.right_margin) / 200;
1911d0408543SAndy Yan 	u16 vsize =
1912d0408543SAndy Yan 	    vdisplay * (conn_state->overscan.top_margin +
1913d0408543SAndy Yan 			conn_state->overscan.bottom_margin) / 200;
1914d0408543SAndy Yan 	u16 hact_end, vact_end;
1915d0408543SAndy Yan 	u32 val;
1916d0408543SAndy Yan 
191774bd8269SSandy Huang 	hsize = round_down(hsize, 2);
1918d0408543SAndy Yan 	vsize = round_down(vsize, 2);
1919d0408543SAndy Yan 
1920d0408543SAndy Yan 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1921d0408543SAndy Yan 	hact_end = hact_st + hsize;
1922d0408543SAndy Yan 	val = hact_st << 16;
1923d0408543SAndy Yan 	val |= hact_end;
1924d0408543SAndy Yan 
192552ee18acSSandy Huang 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1926d0408543SAndy Yan 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1927d0408543SAndy Yan 	vact_end = vact_st + vsize;
1928d0408543SAndy Yan 	val = vact_st << 16;
1929d0408543SAndy Yan 	val |= vact_end;
193052ee18acSSandy Huang 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1931d0408543SAndy Yan 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1932d0408543SAndy Yan 	val |= scl_cal_scale2(hdisplay, hsize);
193352ee18acSSandy Huang 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1934d0408543SAndy Yan #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1935d0408543SAndy Yan #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
193652ee18acSSandy Huang 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1937d0408543SAndy Yan 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1938d0408543SAndy Yan 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1939d0408543SAndy Yan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1940d0408543SAndy Yan 		u16 vact_st_f1 = vtotal + vact_st + 1;
1941d0408543SAndy Yan 		u16 vact_end_f1 = vact_st_f1 + vsize;
1942d0408543SAndy Yan 
1943d0408543SAndy Yan 		val = vact_st_f1 << 16 | vact_end_f1;
194452ee18acSSandy Huang 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1945d0408543SAndy Yan 	}
1946d0408543SAndy Yan 
1947452afb13SDamon Ding 	if (is_vop3(vop2)) {
1948452afb13SDamon Ding 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
1949452afb13SDamon Ding 	} else {
1950ee01dbb2SDamon Ding 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1951ee01dbb2SDamon Ding 		if (cstate->splice_mode)
1952ee01dbb2SDamon Ding 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1953d0408543SAndy Yan 	}
1954452afb13SDamon Ding }
1955d0408543SAndy Yan 
19566027c871SZhang Yubing static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
19576027c871SZhang Yubing {
19586027c871SZhang Yubing 	struct connector_state *conn_state = &state->conn_state;
19596027c871SZhang Yubing 	struct crtc_state *cstate = &state->crtc_state;
19606027c871SZhang Yubing 	struct acm_data *acm = &conn_state->disp_info->acm_data;
19616027c871SZhang Yubing 	struct drm_display_mode *mode = &conn_state->mode;
19626027c871SZhang Yubing 	u32 vp_offset = (cstate->crtc_id * 0x100);
19636027c871SZhang Yubing 	s16 *lut_y;
19646027c871SZhang Yubing 	s16 *lut_h;
19656027c871SZhang Yubing 	s16 *lut_s;
19666027c871SZhang Yubing 	u32 value;
19676027c871SZhang Yubing 	int i;
19686027c871SZhang Yubing 
19696027c871SZhang Yubing 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1970b8db91d0SZhang Yubing 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
1971b8db91d0SZhang Yubing 	if (!acm->acm_enable) {
1972b8db91d0SZhang Yubing 		writel(0, vop2->regs + RK3528_ACM_CTRL);
19736027c871SZhang Yubing 		return;
19746027c871SZhang Yubing 	}
19756027c871SZhang Yubing 
19766027c871SZhang Yubing 	printf("post acm enable\n");
19776027c871SZhang Yubing 
19786027c871SZhang Yubing 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
19796027c871SZhang Yubing 
19806027c871SZhang Yubing 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
19816027c871SZhang Yubing 		((mode->vdisplay & 0xfff) << 20);
19826027c871SZhang Yubing 	writel(value, vop2->regs + RK3528_ACM_CTRL);
19836027c871SZhang Yubing 
19846027c871SZhang Yubing 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
19856027c871SZhang Yubing 		((acm->s_gain << 20) & 0x3ff00000);
19866027c871SZhang Yubing 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
19876027c871SZhang Yubing 
19886027c871SZhang Yubing 	lut_y = &acm->gain_lut_hy[0];
19896027c871SZhang Yubing 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
19906027c871SZhang Yubing 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
19916027c871SZhang Yubing 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
19926027c871SZhang Yubing 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
19936027c871SZhang Yubing 			((lut_s[i] << 16) & 0xff0000);
19946027c871SZhang Yubing 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
19956027c871SZhang Yubing 	}
19966027c871SZhang Yubing 
19976027c871SZhang Yubing 	lut_y = &acm->gain_lut_hs[0];
19986027c871SZhang Yubing 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
19996027c871SZhang Yubing 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
20006027c871SZhang Yubing 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
20016027c871SZhang Yubing 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
20026027c871SZhang Yubing 			((lut_s[i] << 16) & 0xff0000);
20036027c871SZhang Yubing 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
20046027c871SZhang Yubing 	}
20056027c871SZhang Yubing 
20066027c871SZhang Yubing 	lut_y = &acm->delta_lut_h[0];
20076027c871SZhang Yubing 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
20086027c871SZhang Yubing 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
20096027c871SZhang Yubing 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
20106027c871SZhang Yubing 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
20116027c871SZhang Yubing 			((lut_s[i] << 20) & 0x3ff00000);
20126027c871SZhang Yubing 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
20136027c871SZhang Yubing 	}
20146027c871SZhang Yubing 
20156027c871SZhang Yubing 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
20166027c871SZhang Yubing }
20176027c871SZhang Yubing 
20186027c871SZhang Yubing static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
20196027c871SZhang Yubing {
20206027c871SZhang Yubing 	struct connector_state *conn_state = &state->conn_state;
20216027c871SZhang Yubing 	struct crtc_state *cstate = &state->crtc_state;
20226027c871SZhang Yubing 	struct acm_data *acm = &conn_state->disp_info->acm_data;
20236027c871SZhang Yubing 	struct csc_info *csc = &conn_state->disp_info->csc_info;
20246027c871SZhang Yubing 	struct post_csc_coef csc_coef;
20256027c871SZhang Yubing 	bool is_input_yuv = false;
20266027c871SZhang Yubing 	bool is_output_yuv = false;
20276027c871SZhang Yubing 	bool post_r2y_en = false;
20286027c871SZhang Yubing 	bool post_csc_en = false;
20296027c871SZhang Yubing 	u32 vp_offset = (cstate->crtc_id * 0x100);
20306027c871SZhang Yubing 	u32 value;
20316027c871SZhang Yubing 	int range_type;
20326027c871SZhang Yubing 
20336027c871SZhang Yubing 	printf("post csc enable\n");
20346027c871SZhang Yubing 
20356027c871SZhang Yubing 	if (acm->acm_enable) {
20366027c871SZhang Yubing 		if (!cstate->yuv_overlay)
20376027c871SZhang Yubing 			post_r2y_en = true;
20386027c871SZhang Yubing 
20396027c871SZhang Yubing 		/* do y2r in csc module */
20406027c871SZhang Yubing 		if (!is_yuv_output(conn_state->bus_format))
20416027c871SZhang Yubing 			post_csc_en = true;
20426027c871SZhang Yubing 	} else {
20436027c871SZhang Yubing 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
20446027c871SZhang Yubing 			post_r2y_en = true;
20456027c871SZhang Yubing 
20466027c871SZhang Yubing 		/* do y2r in csc module */
20476027c871SZhang Yubing 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
20486027c871SZhang Yubing 			post_csc_en = true;
20496027c871SZhang Yubing 	}
20506027c871SZhang Yubing 
20516027c871SZhang Yubing 	if (csc->csc_enable)
20526027c871SZhang Yubing 		post_csc_en = true;
20536027c871SZhang Yubing 
20546027c871SZhang Yubing 	if (cstate->yuv_overlay || post_r2y_en)
20556027c871SZhang Yubing 		is_input_yuv = true;
20566027c871SZhang Yubing 
20576027c871SZhang Yubing 	if (is_yuv_output(conn_state->bus_format))
20586027c871SZhang Yubing 		is_output_yuv = true;
20596027c871SZhang Yubing 
20606027c871SZhang Yubing 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH);
20616027c871SZhang Yubing 
20626027c871SZhang Yubing 	if (post_csc_en) {
20636027c871SZhang Yubing 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
20646027c871SZhang Yubing 				       is_output_yuv);
20656027c871SZhang Yubing 
20666027c871SZhang Yubing 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
20676027c871SZhang Yubing 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
20686027c871SZhang Yubing 				csc_coef.csc_coef00, false);
20695743c73eSZhang Yubing 		value = csc_coef.csc_coef01 & 0xffff;
20705743c73eSZhang Yubing 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
20716027c871SZhang Yubing 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
20725743c73eSZhang Yubing 		value = csc_coef.csc_coef10 & 0xffff;
20735743c73eSZhang Yubing 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
20746027c871SZhang Yubing 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
20755743c73eSZhang Yubing 		value = csc_coef.csc_coef12 & 0xffff;
20765743c73eSZhang Yubing 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
20776027c871SZhang Yubing 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
20785743c73eSZhang Yubing 		value = csc_coef.csc_coef21 & 0xffff;
20795743c73eSZhang Yubing 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
20806027c871SZhang Yubing 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
20816027c871SZhang Yubing 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
20826027c871SZhang Yubing 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
20836027c871SZhang Yubing 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
20846027c871SZhang Yubing 
20856027c871SZhang Yubing 		range_type = csc_coef.range_type ? 0 : 1;
20866027c871SZhang Yubing 		range_type <<= is_input_yuv ? 0 : 1;
20876027c871SZhang Yubing 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
20886027c871SZhang Yubing 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
20896027c871SZhang Yubing 	}
20906027c871SZhang Yubing 
20916027c871SZhang Yubing 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
20925743c73eSZhang Yubing 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
20936027c871SZhang Yubing 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
20946027c871SZhang Yubing 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
20956027c871SZhang Yubing 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
20966027c871SZhang Yubing 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
20976027c871SZhang Yubing }
20986027c871SZhang Yubing 
20996027c871SZhang Yubing static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
21006027c871SZhang Yubing {
21016027c871SZhang Yubing 	struct connector_state *conn_state = &state->conn_state;
21026027c871SZhang Yubing 	struct base2_disp_info *disp_info = conn_state->disp_info;
21036027c871SZhang Yubing 	const char *enable_flag;
21046027c871SZhang Yubing 	if (!disp_info) {
21056027c871SZhang Yubing 		printf("disp_info is empty\n");
21066027c871SZhang Yubing 		return;
21076027c871SZhang Yubing 	}
21086027c871SZhang Yubing 
21096027c871SZhang Yubing 	enable_flag = (const char *)&disp_info->cacm_header;
21106027c871SZhang Yubing 	if (strncasecmp(enable_flag, "CACM", 4)) {
21116027c871SZhang Yubing 		printf("acm and csc is not support\n");
21126027c871SZhang Yubing 		return;
21136027c871SZhang Yubing 	}
21146027c871SZhang Yubing 
21156027c871SZhang Yubing 	vop3_post_acm_config(state, vop2);
21166027c871SZhang Yubing 	vop3_post_csc_config(state, vop2);
21176027c871SZhang Yubing }
21186027c871SZhang Yubing 
2119d2e91fdcSDamon Ding /*
2120d2e91fdcSDamon Ding  * Read VOP internal power domain on/off status.
2121d2e91fdcSDamon Ding  * We should query BISR_STS register in PMU for
2122d2e91fdcSDamon Ding  * power up/down status when memory repair is enabled.
2123d2e91fdcSDamon Ding  * Return value: 1 for power on, 0 for power off;
2124d2e91fdcSDamon Ding  */
212560e469f5SDamon Ding static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
212660e469f5SDamon Ding {
212760e469f5SDamon Ding 	int val = 0;
212860e469f5SDamon Ding 	int shift = 0;
2129b6ba80b4SDamon Ding 	int shift_factor = 0;
213060e469f5SDamon Ding 	bool is_bisr_en = false;
213160e469f5SDamon Ding 
2132b6ba80b4SDamon Ding 	/*
2133b6ba80b4SDamon Ding 	 * The order of pd status bits in BISR_STS register
2134b6ba80b4SDamon Ding 	 * is different from that in VOP SYS_STS register.
2135b6ba80b4SDamon Ding 	 */
2136b6ba80b4SDamon Ding 	if (pd_data->id == VOP2_PD_DSC_8K ||
2137b6ba80b4SDamon Ding 	    pd_data->id == VOP2_PD_DSC_4K ||
2138b6ba80b4SDamon Ding 	    pd_data->id == VOP2_PD_ESMART)
2139b6ba80b4SDamon Ding 			shift_factor = 1;
2140b6ba80b4SDamon Ding 
2141b6ba80b4SDamon Ding 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2142b6ba80b4SDamon Ding 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
214360e469f5SDamon Ding 	if (is_bisr_en) {
2144b6ba80b4SDamon Ding 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2145b6ba80b4SDamon Ding 
214660e469f5SDamon Ding 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2147d2e91fdcSDamon Ding 					  ((val >> shift) & 0x1), 50 * 1000);
214860e469f5SDamon Ding 	} else {
2149b6ba80b4SDamon Ding 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2150b6ba80b4SDamon Ding 
215160e469f5SDamon Ding 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
215260e469f5SDamon Ding 					  !((val >> shift) & 0x1), 50 * 1000);
215360e469f5SDamon Ding 	}
215460e469f5SDamon Ding }
215560e469f5SDamon Ding 
2156b6ba80b4SDamon Ding static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
215760e469f5SDamon Ding {
215860e469f5SDamon Ding 	struct vop2_power_domain_data *pd_data;
215960e469f5SDamon Ding 	int ret = 0;
216060e469f5SDamon Ding 
2161b6ba80b4SDamon Ding 	if (!pd_id)
2162b6ba80b4SDamon Ding 		return 0;
2163b6ba80b4SDamon Ding 
2164b6ba80b4SDamon Ding 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2165b6ba80b4SDamon Ding 	if (!pd_data) {
2166b6ba80b4SDamon Ding 		printf("can't find pd_data by id\n");
216760e469f5SDamon Ding 		return -EINVAL;
216860e469f5SDamon Ding 	}
21692c66af11SDamon Ding 
2170b6ba80b4SDamon Ding 	if (pd_data->parent_id) {
2171b6ba80b4SDamon Ding 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
217260e469f5SDamon Ding 		if (ret) {
217360e469f5SDamon Ding 			printf("can't open parent power domain\n");
217460e469f5SDamon Ding 			return -EINVAL;
217560e469f5SDamon Ding 		}
217660e469f5SDamon Ding 	}
217760e469f5SDamon Ding 
2178b6ba80b4SDamon Ding 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
2179b6ba80b4SDamon Ding 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
218060e469f5SDamon Ding 	ret = vop2_wait_power_domain_on(vop2, pd_data);
218160e469f5SDamon Ding 	if (ret) {
218260e469f5SDamon Ding 		printf("wait vop2 power domain timeout\n");
218360e469f5SDamon Ding 		return ret;
218460e469f5SDamon Ding 	}
218560e469f5SDamon Ding 
218660e469f5SDamon Ding 	return 0;
218760e469f5SDamon Ding }
218860e469f5SDamon Ding 
2189ecc31b6eSAndy Yan static void rk3588_vop2_regsbak(struct vop2 *vop2)
2190ecc31b6eSAndy Yan {
2191ecc31b6eSAndy Yan 	u32 *base = vop2->regs;
2192ecc31b6eSAndy Yan 	int i = 0;
2193ecc31b6eSAndy Yan 
2194ecc31b6eSAndy Yan 	/*
2195ecc31b6eSAndy Yan 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2196ecc31b6eSAndy Yan 	 */
2197ecc31b6eSAndy Yan 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2198ecc31b6eSAndy Yan 		vop2->regsbak[i] = base[i];
2199ecc31b6eSAndy Yan }
2200ecc31b6eSAndy Yan 
22015fa6e665SDamon Ding static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
22025fa6e665SDamon Ding {
22035fa6e665SDamon Ding 	struct vop2_win_data *win_data;
22045fa6e665SDamon Ding 	int layer_phy_id = 0;
22055fa6e665SDamon Ding 	int i, j;
22065fa6e665SDamon Ding 	u32 ovl_port_offset = 0;
22075fa6e665SDamon Ding 	u32 layer_nr = 0;
22085fa6e665SDamon Ding 	u8 shift = 0;
22095fa6e665SDamon Ding 
22105fa6e665SDamon Ding 	/* layer sel win id */
22115fa6e665SDamon Ding 	for (i = 0; i < vop2->data->nr_vps; i++) {
22125fa6e665SDamon Ding 		shift = 0;
22135fa6e665SDamon Ding 		ovl_port_offset = 0x100 * i;
22145fa6e665SDamon Ding 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
22155fa6e665SDamon Ding 		for (j = 0; j < layer_nr; j++) {
22165fa6e665SDamon Ding 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
22175fa6e665SDamon Ding 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
22185fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
22195fa6e665SDamon Ding 					shift, win_data->layer_sel_win_id[i], false);
22205fa6e665SDamon Ding 			shift += 4;
22215fa6e665SDamon Ding 		}
22225fa6e665SDamon Ding 	}
22235fa6e665SDamon Ding 
22245fa6e665SDamon Ding 	/* win sel port */
22255fa6e665SDamon Ding 	for (i = 0; i < vop2->data->nr_vps; i++) {
22265fa6e665SDamon Ding 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
22275fa6e665SDamon Ding 		for (j = 0; j < layer_nr; j++) {
22285fa6e665SDamon Ding 			if (!vop2->vp_plane_mask[i].attached_layers[j])
22295fa6e665SDamon Ding 				continue;
22305fa6e665SDamon Ding 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
22315fa6e665SDamon Ding 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
22325fa6e665SDamon Ding 			shift = win_data->win_sel_port_offset * 2;
22335fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
22345fa6e665SDamon Ding 					shift, i, false);
22355fa6e665SDamon Ding 		}
22365fa6e665SDamon Ding 	}
22375fa6e665SDamon Ding }
22385fa6e665SDamon Ding 
22395fa6e665SDamon Ding static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
22405fa6e665SDamon Ding {
22415fa6e665SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
22425fa6e665SDamon Ding 	struct vop2_win_data *win_data;
22435fa6e665SDamon Ding 	int layer_phy_id = 0;
22445fa6e665SDamon Ding 	int total_used_layer = 0;
22455fa6e665SDamon Ding 	int port_mux = 0;
22465fa6e665SDamon Ding 	int i, j;
22475fa6e665SDamon Ding 	u32 layer_nr = 0;
22485fa6e665SDamon Ding 	u8 shift = 0;
22495fa6e665SDamon Ding 
22505fa6e665SDamon Ding 	/* layer sel win id */
22515fa6e665SDamon Ding 	for (i = 0; i < vop2->data->nr_vps; i++) {
22525fa6e665SDamon Ding 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
22535fa6e665SDamon Ding 		for (j = 0; j < layer_nr; j++) {
22545fa6e665SDamon Ding 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
22555fa6e665SDamon Ding 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
22565fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
22575fa6e665SDamon Ding 					shift, win_data->layer_sel_win_id[i], false);
22585fa6e665SDamon Ding 			shift += 4;
22595fa6e665SDamon Ding 		}
22605fa6e665SDamon Ding 	}
22615fa6e665SDamon Ding 
22625fa6e665SDamon Ding 	/* win sel port */
22635fa6e665SDamon Ding 	for (i = 0; i < vop2->data->nr_vps; i++) {
22645fa6e665SDamon Ding 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
22655fa6e665SDamon Ding 		for (j = 0; j < layer_nr; j++) {
22665fa6e665SDamon Ding 			if (!vop2->vp_plane_mask[i].attached_layers[j])
22675fa6e665SDamon Ding 				continue;
22685fa6e665SDamon Ding 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
22695fa6e665SDamon Ding 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
22705fa6e665SDamon Ding 			shift = win_data->win_sel_port_offset * 2;
22715fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
22725fa6e665SDamon Ding 					LAYER_SEL_PORT_SHIFT + shift, i, false);
22735fa6e665SDamon Ding 		}
22745fa6e665SDamon Ding 	}
22755fa6e665SDamon Ding 
22765fa6e665SDamon Ding 	/**
22775fa6e665SDamon Ding 	 * port mux config
22785fa6e665SDamon Ding 	 */
22795fa6e665SDamon Ding 	for (i = 0; i < vop2->data->nr_vps; i++) {
22805fa6e665SDamon Ding 		shift = i * 4;
22815fa6e665SDamon Ding 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
22825fa6e665SDamon Ding 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
22835fa6e665SDamon Ding 			port_mux = total_used_layer - 1;
22845fa6e665SDamon Ding 		} else {
22855fa6e665SDamon Ding 			port_mux = 8;
22865fa6e665SDamon Ding 		}
22875fa6e665SDamon Ding 
22885fa6e665SDamon Ding 		if (i == vop2->data->nr_vps - 1)
22895fa6e665SDamon Ding 			port_mux = vop2->data->nr_mixers;
22905fa6e665SDamon Ding 
22915fa6e665SDamon Ding 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
22925fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
22935fa6e665SDamon Ding 				PORT_MUX_SHIFT + shift, port_mux, false);
22945fa6e665SDamon Ding 	}
22955fa6e665SDamon Ding }
22965fa6e665SDamon Ding 
22975fa6e665SDamon Ding static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
22985fa6e665SDamon Ding {
22995fa6e665SDamon Ding 	if (!is_vop3(vop2))
23005fa6e665SDamon Ding 		return false;
23015fa6e665SDamon Ding 
23025fa6e665SDamon Ding 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
23035fa6e665SDamon Ding 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
23045fa6e665SDamon Ding 		return true;
23055fa6e665SDamon Ding 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
23065fa6e665SDamon Ding 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
23075fa6e665SDamon Ding 		return true;
23085fa6e665SDamon Ding 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
23095fa6e665SDamon Ding 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
23105fa6e665SDamon Ding 		return true;
23115fa6e665SDamon Ding 	else
23125fa6e665SDamon Ding 		return false;
23135fa6e665SDamon Ding }
23145fa6e665SDamon Ding 
23155fa6e665SDamon Ding static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
23165fa6e665SDamon Ding {
23175fa6e665SDamon Ding 	struct vop2_win_data *win_data;
2318fa4ecc32SDamon Ding 	int i;
23195fa6e665SDamon Ding 	u8 scale_engine_num = 0;
23205fa6e665SDamon Ding 
23215fa6e665SDamon Ding 	/* store plane mask for vop2_fixup_dts */
2322fa4ecc32SDamon Ding 	for (i = 0; i < vop2->data->nr_layers; i++) {
2323fa4ecc32SDamon Ding 		win_data = &vop2->data->win_data[i];
23245fa6e665SDamon Ding 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
23255fa6e665SDamon Ding 			continue;
23265fa6e665SDamon Ding 
23275fa6e665SDamon Ding 		win_data->scale_engine_num = scale_engine_num++;
23285fa6e665SDamon Ding 	}
23295fa6e665SDamon Ding }
23305fa6e665SDamon Ding 
2331b0989546SSandy Huang static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2332d0408543SAndy Yan {
2333b0989546SSandy Huang 	struct crtc_state *cstate = &state->crtc_state;
2334b0989546SSandy Huang 	struct vop2_vp_plane_mask *plane_mask;
23355fa6e665SDamon Ding 	int layer_phy_id = 0;
23365fa6e665SDamon Ding 	int i, j;
2337fa4ecc32SDamon Ding 	int ret;
23385fa6e665SDamon Ding 	u32 layer_nr = 0;
2339d0408543SAndy Yan 
234063cb669fSSandy Huang 	if (vop2->global_init)
2341d0408543SAndy Yan 		return;
234263cb669fSSandy Huang 
2343b0989546SSandy Huang 	/* OTP must enable at the first time, otherwise mirror layer register is error */
234463cb669fSSandy Huang 	if (soc_is_rk3566())
234563cb669fSSandy Huang 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
234663cb669fSSandy Huang 				OTP_WIN_EN_SHIFT, 1, false);
2347b0989546SSandy Huang 
2348b0989546SSandy Huang 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2349b0989546SSandy Huang 		u32 plane_mask;
2350b0989546SSandy Huang 		int primary_plane_id;
2351b0989546SSandy Huang 
2352b0989546SSandy Huang 		for (i = 0; i < vop2->data->nr_vps; i++) {
2353b0989546SSandy Huang 			plane_mask = cstate->crtc->vps[i].plane_mask;
2354b0989546SSandy Huang 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2355b0989546SSandy Huang 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2356b0989546SSandy Huang 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
23575fc2b656SDamon Ding 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2358337d1c13SDamon Ding 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2359b0989546SSandy Huang 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2360b0989546SSandy Huang 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2361b0989546SSandy Huang 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2362b0989546SSandy Huang 
2363b0989546SSandy Huang 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2364b0989546SSandy Huang 			for (j = 0; j < layer_nr; j++) {
2365b0989546SSandy Huang 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2366b0989546SSandy Huang 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
236763cb669fSSandy Huang 			}
2368b0989546SSandy Huang 		}
2369b0989546SSandy Huang 	} else {/* need soft assign plane mask */
2370b0989546SSandy Huang 		/* find the first unplug devices and set it as main display */
2371b0989546SSandy Huang 		int main_vp_index = -1;
2372b0989546SSandy Huang 		int active_vp_num = 0;
2373b0989546SSandy Huang 
2374b0989546SSandy Huang 		for (i = 0; i < vop2->data->nr_vps; i++) {
2375b0989546SSandy Huang 			if (cstate->crtc->vps[i].enable)
2376b0989546SSandy Huang 				active_vp_num++;
2377b0989546SSandy Huang 		}
2378b0989546SSandy Huang 		printf("VOP have %d active VP\n", active_vp_num);
2379b0989546SSandy Huang 
2380b0989546SSandy Huang 		if (soc_is_rk3566() && active_vp_num > 2)
2381b0989546SSandy Huang 			printf("ERROR: rk3566 only support 2 display output!!\n");
2382b0989546SSandy Huang 		plane_mask = vop2->data->plane_mask;
2383b0989546SSandy Huang 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
23845fa6e665SDamon Ding 		/*
23855fa6e665SDamon Ding 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
23865fa6e665SDamon Ding 		 * for cvbs store in plane_mask[2].
23875fa6e665SDamon Ding 		 */
23885fa6e665SDamon Ding 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
23895fa6e665SDamon Ding 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
23905fa6e665SDamon Ding 			plane_mask += 2 * VOP2_VP_MAX;
2391b0989546SSandy Huang 
23925fa6e665SDamon Ding 		if (vop2->version == VOP_VERSION_RK3528) {
23935fa6e665SDamon Ding 			/*
23945fa6e665SDamon Ding 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
23955fa6e665SDamon Ding 			 * by both vp0 and vp1.
23965fa6e665SDamon Ding 			 */
23975fa6e665SDamon Ding 			j = 0;
23985fa6e665SDamon Ding 		} else {
2399b0989546SSandy Huang 			for (i = 0; i < vop2->data->nr_vps; i++) {
2400b0989546SSandy Huang 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2401b0989546SSandy Huang 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2402b0989546SSandy Huang 					main_vp_index = i;
2403e007876dSSandy Huang 					break;
2404b0989546SSandy Huang 				}
2405b0989546SSandy Huang 			}
2406b0989546SSandy Huang 
2407b0989546SSandy Huang 			/* if no find unplug devices, use vp0 as main display */
2408b0989546SSandy Huang 			if (main_vp_index < 0) {
2409b0989546SSandy Huang 				main_vp_index = 0;
2410b0989546SSandy Huang 				vop2->vp_plane_mask[0] = plane_mask[0];
2411b0989546SSandy Huang 			}
2412b0989546SSandy Huang 
2413b0989546SSandy Huang 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
24145fa6e665SDamon Ding 		}
2415b0989546SSandy Huang 
2416b0989546SSandy Huang 		/* init other display except main display */
2417b0989546SSandy Huang 		for (i = 0; i < vop2->data->nr_vps; i++) {
2418b0989546SSandy Huang 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2419b0989546SSandy Huang 				continue;
2420b0989546SSandy Huang 			vop2->vp_plane_mask[i] = plane_mask[j++];
2421b0989546SSandy Huang 		}
2422b0989546SSandy Huang 
2423b0989546SSandy Huang 		/* store plane mask for vop2_fixup_dts */
2424b0989546SSandy Huang 		for (i = 0; i < vop2->data->nr_vps; i++) {
2425b0989546SSandy Huang 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2426b0989546SSandy Huang 			for (j = 0; j < layer_nr; j++) {
2427b0989546SSandy Huang 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2428b0989546SSandy Huang 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2429b0989546SSandy Huang 			}
2430b0989546SSandy Huang 		}
2431b0989546SSandy Huang 	}
2432b0989546SSandy Huang 
243360e469f5SDamon Ding 	if (vop2->version == VOP_VERSION_RK3588)
243460e469f5SDamon Ding 		rk3588_vop2_regsbak(vop2);
243560e469f5SDamon Ding 	else
243660e469f5SDamon Ding 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
243760e469f5SDamon Ding 
243860e469f5SDamon Ding 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
243960e469f5SDamon Ding 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
244060e469f5SDamon Ding 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
244160e469f5SDamon Ding 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
244260e469f5SDamon Ding 
2443b0989546SSandy Huang 	for (i = 0; i < vop2->data->nr_vps; i++) {
2444b0989546SSandy Huang 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2445b0989546SSandy Huang 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2446b0989546SSandy Huang 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2447b0989546SSandy Huang 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2448b0989546SSandy Huang 	}
2449b0989546SSandy Huang 
24505fa6e665SDamon Ding 	if (is_vop3(vop2))
24515fa6e665SDamon Ding 		vop3_overlay_init(vop2, state);
24525fa6e665SDamon Ding 	else
24535fa6e665SDamon Ding 		vop2_overlay_init(vop2, state);
2454b0989546SSandy Huang 
24555fa6e665SDamon Ding 	if (is_vop3(vop2)) {
24565fa6e665SDamon Ding 		/*
24575fa6e665SDamon Ding 		 * you can rewrite at dts vop node:
24585fa6e665SDamon Ding 		 *
24595fa6e665SDamon Ding 		 * VOP3_ESMART_8K_MODE = 0,
24605fa6e665SDamon Ding 		 * VOP3_ESMART_4K_4K_MODE = 1,
24615fa6e665SDamon Ding 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
24625fa6e665SDamon Ding 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
24635fa6e665SDamon Ding 		 *
24645fa6e665SDamon Ding 		 * &vop {
24655fa6e665SDamon Ding 		 * 	esmart_lb_mode = /bits/ 8 <2>;
24665fa6e665SDamon Ding 		 * };
246763cb669fSSandy Huang 		 */
2468fa4ecc32SDamon Ding 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2469fa4ecc32SDamon Ding 		if (ret < 0)
24705fa6e665SDamon Ding 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
24715fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
24725fa6e665SDamon Ding 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2473d0408543SAndy Yan 
24745fa6e665SDamon Ding 		vop3_init_esmart_scale_engine(vop2);
2475aa670293SDamon Ding 
2476aa670293SDamon Ding 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2477aa670293SDamon Ding 				DSP_VS_T_SEL_SHIFT, 0, false);
247863cb669fSSandy Huang 	}
247963cb669fSSandy Huang 
2480ecc31b6eSAndy Yan 	if (vop2->version == VOP_VERSION_RK3568)
248163cb669fSSandy Huang 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
248263cb669fSSandy Huang 
248363cb669fSSandy Huang 	vop2->global_init = true;
2484d0408543SAndy Yan }
2485d0408543SAndy Yan 
2486d0408543SAndy Yan static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2487d0408543SAndy Yan {
24881147facaSSandy Huang 	rockchip_vop2_gamma_lut_init(vop2, state);
24896414e3bcSSandy Huang 	rockchip_vop2_cubic_lut_init(vop2, state);
2490d0408543SAndy Yan 
2491d0408543SAndy Yan 	return 0;
2492d0408543SAndy Yan }
2493d0408543SAndy Yan 
2494d0408543SAndy Yan /*
2495d0408543SAndy Yan  * VOP2 have multi video ports.
2496d0408543SAndy Yan  * video port ------- crtc
2497d0408543SAndy Yan  */
2498d0408543SAndy Yan static int rockchip_vop2_preinit(struct display_state *state)
2499d0408543SAndy Yan {
2500d0408543SAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
2501d0408543SAndy Yan 	const struct vop2_data *vop2_data = cstate->crtc->data;
2502d0408543SAndy Yan 
2503d0408543SAndy Yan 	if (!rockchip_vop2) {
25040d2d6a97SSandy Huang 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2505d0408543SAndy Yan 		if (!rockchip_vop2)
2506d0408543SAndy Yan 			return -ENOMEM;
2507d8e7f4a5SSandy Huang 		memset(rockchip_vop2, 0, sizeof(struct vop2));
2508d0408543SAndy Yan 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2509d0408543SAndy Yan 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2510d8e7f4a5SSandy Huang #ifdef CONFIG_SPL_BUILD
2511d8e7f4a5SSandy Huang 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
2512d8e7f4a5SSandy Huang #else
2513d8e7f4a5SSandy Huang 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
251463cb669fSSandy Huang 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2515d0408543SAndy Yan 		if (rockchip_vop2->grf <= 0)
251663cb669fSSandy Huang 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2517d8e7f4a5SSandy Huang #endif
2518d0408543SAndy Yan 		rockchip_vop2->version = vop2_data->version;
2519d0408543SAndy Yan 		rockchip_vop2->data = vop2_data;
2520ecc31b6eSAndy Yan 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2521b890760eSAlgea Cao 			struct regmap *map;
2522b890760eSAlgea Cao 
2523ecc31b6eSAndy Yan 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2524ecc31b6eSAndy Yan 			if (rockchip_vop2->vop_grf <= 0)
2525ecc31b6eSAndy Yan 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2526b890760eSAlgea Cao 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2527b890760eSAlgea Cao 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2528ecc31b6eSAndy Yan 			if (rockchip_vop2->vo1_grf <= 0)
2529ecc31b6eSAndy Yan 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
253060e469f5SDamon Ding 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2531b890760eSAlgea Cao 			if (rockchip_vop2->sys_pmu <= 0)
253260e469f5SDamon Ding 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2533ecc31b6eSAndy Yan 		}
2534d0408543SAndy Yan 	}
2535d0408543SAndy Yan 
2536d0408543SAndy Yan 	cstate->private = rockchip_vop2;
253763cb669fSSandy Huang 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
253863cb669fSSandy Huang 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2539d0408543SAndy Yan 
254089912f2dSSandy Huang 	vop2_global_initial(rockchip_vop2, state);
254189912f2dSSandy Huang 
2542d0408543SAndy Yan 	return 0;
2543d0408543SAndy Yan }
2544d0408543SAndy Yan 
2545ecc31b6eSAndy Yan /*
2546ecc31b6eSAndy Yan  * calc the dclk on rk3588
2547ecc31b6eSAndy Yan  * the available div of dclk is 1, 2, 4
2548ecc31b6eSAndy Yan  *
2549ecc31b6eSAndy Yan  */
2550ecc31b6eSAndy Yan static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2551ecc31b6eSAndy Yan {
2552ecc31b6eSAndy Yan 	if (child_clk * 4 <= max_dclk)
2553ecc31b6eSAndy Yan 		return child_clk * 4;
2554ecc31b6eSAndy Yan 	else if (child_clk * 2 <= max_dclk)
2555ecc31b6eSAndy Yan 		return child_clk * 2;
2556ecc31b6eSAndy Yan 	else if (child_clk <= max_dclk)
2557ecc31b6eSAndy Yan 		return child_clk;
2558ecc31b6eSAndy Yan 	else
2559ecc31b6eSAndy Yan 		return 0;
2560ecc31b6eSAndy Yan }
2561ecc31b6eSAndy Yan 
2562ecc31b6eSAndy Yan /*
2563ecc31b6eSAndy Yan  * 4 pixclk/cycle on rk3588
2564ecc31b6eSAndy Yan  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2565ecc31b6eSAndy Yan  * DP: dp_pixclk = dclk_out <= dclk_core
2566ecc31b6eSAndy Yan  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2567ecc31b6eSAndy Yan  */
2568ecc31b6eSAndy Yan static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2569ecc31b6eSAndy Yan 				       int *dclk_core_div, int *dclk_out_div,
2570ecc31b6eSAndy Yan 				       int *if_pixclk_div, int *if_dclk_div)
2571d0408543SAndy Yan {
2572d0408543SAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
2573d0408543SAndy Yan 	struct connector_state *conn_state = &state->conn_state;
2574d0408543SAndy Yan 	struct drm_display_mode *mode = &conn_state->mode;
2575d0408543SAndy Yan 	struct vop2 *vop2 = cstate->private;
25760a1fb152SZhang Yubing 	unsigned long v_pixclk = mode->crtc_clock;
2577ecc31b6eSAndy Yan 	unsigned long dclk_core_rate = v_pixclk >> 2;
2578ecc31b6eSAndy Yan 	unsigned long dclk_rate = v_pixclk;
2579ecc31b6eSAndy Yan 	unsigned long dclk_out_rate;
2580ecc31b6eSAndy Yan 	u64 if_dclk_rate;
2581ecc31b6eSAndy Yan 	u64 if_pixclk_rate;
2582ecc31b6eSAndy Yan 	int output_type = conn_state->type;
2583ecc31b6eSAndy Yan 	int output_mode = conn_state->output_mode;
2584ecc31b6eSAndy Yan 	int K = 1;
2585ecc31b6eSAndy Yan 
25860a1fb152SZhang Yubing 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
25870a1fb152SZhang Yubing 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
25880a1fb152SZhang Yubing 		printf("Dual channel and YUV420 can't work together\n");
25890a1fb152SZhang Yubing 		return -EINVAL;
25900a1fb152SZhang Yubing 	}
25910a1fb152SZhang Yubing 
25920a1fb152SZhang Yubing 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
25930a1fb152SZhang Yubing 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
25940a1fb152SZhang Yubing 		K = 2;
25950a1fb152SZhang Yubing 
2596ecc31b6eSAndy Yan 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2597ecc31b6eSAndy Yan 		/*
2598ecc31b6eSAndy Yan 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2599ecc31b6eSAndy Yan 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2600ecc31b6eSAndy Yan 		 */
26010a1fb152SZhang Yubing 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
26020a1fb152SZhang Yubing 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2603b890760eSAlgea Cao 			dclk_rate = dclk_rate >> 1;
2604ecc31b6eSAndy Yan 			K = 2;
2605b890760eSAlgea Cao 		}
260612ee5af0SDamon Ding 		if (cstate->dsc_enable) {
260712ee5af0SDamon Ding 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
260812ee5af0SDamon Ding 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2609ecc31b6eSAndy Yan 		} else {
2610ecc31b6eSAndy Yan 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2611ecc31b6eSAndy Yan 			if_dclk_rate = dclk_core_rate / K;
2612ecc31b6eSAndy Yan 		}
2613ecc31b6eSAndy Yan 
2614631ee99aSZhang Yubing 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
26154b726cc6SDamon Ding 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
26164b726cc6SDamon Ding 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2617631ee99aSZhang Yubing 
2618ecc31b6eSAndy Yan 		if (!dclk_rate) {
2619ecc31b6eSAndy Yan 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
26204b726cc6SDamon Ding 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
2621ecc31b6eSAndy Yan 			return -EINVAL;
2622ecc31b6eSAndy Yan 		}
2623ecc31b6eSAndy Yan 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2624ecc31b6eSAndy Yan 		*if_dclk_div = dclk_rate / if_dclk_rate;
2625b890760eSAlgea Cao 		*dclk_core_div = dclk_rate / dclk_core_rate;
2626b890760eSAlgea Cao 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2627b890760eSAlgea Cao 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2628ecc31b6eSAndy Yan 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2629ecc31b6eSAndy Yan 		/* edp_pixclk = edp_dclk > dclk_core */
2630ecc31b6eSAndy Yan 		if_pixclk_rate = v_pixclk / K;
2631ecc31b6eSAndy Yan 		if_dclk_rate = v_pixclk / K;
2632ecc31b6eSAndy Yan 		dclk_rate = if_pixclk_rate * K;
2633ecc31b6eSAndy Yan 		*dclk_core_div = dclk_rate / dclk_core_rate;
2634ecc31b6eSAndy Yan 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2635ecc31b6eSAndy Yan 		*if_dclk_div = *if_pixclk_div;
2636ecc31b6eSAndy Yan 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2637ecc31b6eSAndy Yan 		dclk_out_rate = v_pixclk >> 2;
26380a1fb152SZhang Yubing 		dclk_out_rate = dclk_out_rate / K;
2639ecc31b6eSAndy Yan 
26404b726cc6SDamon Ding 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
26414b726cc6SDamon Ding 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2642ecc31b6eSAndy Yan 		if (!dclk_rate) {
2643ecc31b6eSAndy Yan 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
26444b726cc6SDamon Ding 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
2645ecc31b6eSAndy Yan 			return -EINVAL;
2646ecc31b6eSAndy Yan 		}
2647ecc31b6eSAndy Yan 		*dclk_out_div = dclk_rate / dclk_out_rate;
2648ecc31b6eSAndy Yan 		*dclk_core_div = dclk_rate / dclk_core_rate;
2649ecc31b6eSAndy Yan 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2650ecc31b6eSAndy Yan 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2651ecc31b6eSAndy Yan 			K = 2;
265212ee5af0SDamon Ding 		if (cstate->dsc_enable)
265312ee5af0SDamon Ding 			/* dsc output is 96bit, dsi input is 192 bit */
265412ee5af0SDamon Ding 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2655ecc31b6eSAndy Yan 		else
2656ecc31b6eSAndy Yan 			if_pixclk_rate = dclk_core_rate / K;
2657ecc31b6eSAndy Yan 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
265812ee5af0SDamon Ding 		dclk_out_rate = dclk_core_rate / K;
2659ecc31b6eSAndy Yan 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
26604b726cc6SDamon Ding 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
26614b726cc6SDamon Ding 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
26629f076eccSZhang Yubing 		if (!dclk_rate) {
26639f076eccSZhang Yubing 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
26644b726cc6SDamon Ding 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
26659f076eccSZhang Yubing 			return -EINVAL;
26669f076eccSZhang Yubing 		}
266712ee5af0SDamon Ding 
266812ee5af0SDamon Ding 		if (cstate->dsc_enable)
2669d57af898SDamon Ding 			dclk_rate /= cstate->dsc_slice_num;
267012ee5af0SDamon Ding 
2671ecc31b6eSAndy Yan 		*dclk_out_div = dclk_rate / dclk_out_rate;
2672ecc31b6eSAndy Yan 		*dclk_core_div = dclk_rate / dclk_core_rate;
2673ecc31b6eSAndy Yan 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
267412ee5af0SDamon Ding 		if (cstate->dsc_enable)
26751ace1b6dSDamon Ding 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2676ecc31b6eSAndy Yan 
2677ecc31b6eSAndy Yan 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2678ecc31b6eSAndy Yan 		dclk_rate = v_pixclk;
2679ecc31b6eSAndy Yan 		*dclk_core_div = dclk_rate / dclk_core_rate;
2680ecc31b6eSAndy Yan 	}
2681ecc31b6eSAndy Yan 
2682ecc31b6eSAndy Yan 	*if_pixclk_div = ilog2(*if_pixclk_div);
2683ecc31b6eSAndy Yan 	*if_dclk_div = ilog2(*if_dclk_div);
2684ecc31b6eSAndy Yan 	*dclk_core_div = ilog2(*dclk_core_div);
2685ecc31b6eSAndy Yan 	*dclk_out_div = ilog2(*dclk_out_div);
2686ecc31b6eSAndy Yan 
2687ecc31b6eSAndy Yan 	return dclk_rate;
2688ecc31b6eSAndy Yan }
2689ecc31b6eSAndy Yan 
269012ee5af0SDamon Ding static int vop2_calc_dsc_clk(struct display_state *state)
2691ecc31b6eSAndy Yan {
269212ee5af0SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
2693ecc31b6eSAndy Yan 	struct drm_display_mode *mode = &conn_state->mode;
269412ee5af0SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
26951ace1b6dSDamon Ding 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2696ecc31b6eSAndy Yan 	u8 k = 1;
2697ecc31b6eSAndy Yan 
2698ecc31b6eSAndy Yan 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2699ecc31b6eSAndy Yan 		k = 2;
2700ecc31b6eSAndy Yan 
270112ee5af0SDamon Ding 	cstate->dsc_txp_clk_rate = v_pixclk;
270212ee5af0SDamon Ding 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2703ecc31b6eSAndy Yan 
270412ee5af0SDamon Ding 	cstate->dsc_pxl_clk_rate = v_pixclk;
270512ee5af0SDamon Ding 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2706ecc31b6eSAndy Yan 
2707ecc31b6eSAndy Yan 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2708ecc31b6eSAndy Yan 	 * cds_dat_width = 96;
2709ecc31b6eSAndy Yan 	 * bits_per_pixel = [8-12];
2710b61227a3SDamon Ding 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2711b61227a3SDamon Ding 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2712b61227a3SDamon Ding 	 * otherwise dsc_cds = crtc_clock / 8;
2713ecc31b6eSAndy Yan 	 */
2714b61227a3SDamon Ding 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2715ecc31b6eSAndy Yan 
2716ecc31b6eSAndy Yan 	return 0;
2717ecc31b6eSAndy Yan }
2718ecc31b6eSAndy Yan 
2719ecc31b6eSAndy Yan static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2720ecc31b6eSAndy Yan {
2721ecc31b6eSAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
2722ecc31b6eSAndy Yan 	struct connector_state *conn_state = &state->conn_state;
2723ecc31b6eSAndy Yan 	struct drm_display_mode *mode = &conn_state->mode;
272412ee5af0SDamon Ding 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2725ecc31b6eSAndy Yan 	struct vop2 *vop2 = cstate->private;
272652ee18acSSandy Huang 	u32 vp_offset = (cstate->crtc_id * 0x100);
2727ecc31b6eSAndy Yan 	u16 hdisplay = mode->crtc_hdisplay;
2728ecc31b6eSAndy Yan 	int output_if = conn_state->output_if;
2729ecc31b6eSAndy Yan 	int if_pixclk_div = 0;
2730ecc31b6eSAndy Yan 	int if_dclk_div = 0;
2731ecc31b6eSAndy Yan 	unsigned long dclk_rate;
2732d0408543SAndy Yan 	u32 val;
2733ecc31b6eSAndy Yan 
2734b890760eSAlgea Cao 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2735b890760eSAlgea Cao 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2736b890760eSAlgea Cao 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2737b890760eSAlgea Cao 	} else {
2738ecc31b6eSAndy Yan 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2739ecc31b6eSAndy Yan 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2740b890760eSAlgea Cao 	}
2741ecc31b6eSAndy Yan 
274212ee5af0SDamon Ding 	if (cstate->dsc_enable) {
274312ee5af0SDamon Ding 		int k = 1;
274412ee5af0SDamon Ding 
2745ecc31b6eSAndy Yan 		if (!vop2->data->nr_dscs) {
274612ee5af0SDamon Ding 			printf("Unsupported DSC\n");
2747ecc31b6eSAndy Yan 			return 0;
2748ecc31b6eSAndy Yan 		}
274912ee5af0SDamon Ding 
275012ee5af0SDamon Ding 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
275112ee5af0SDamon Ding 			k = 2;
275212ee5af0SDamon Ding 
275312ee5af0SDamon Ding 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
275412ee5af0SDamon Ding 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
275512ee5af0SDamon Ding 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
275612ee5af0SDamon Ding 
275712ee5af0SDamon Ding 		vop2_calc_dsc_clk(state);
275812ee5af0SDamon Ding 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
275912ee5af0SDamon Ding 		       cstate->dsc_id, dsc_sink_cap->slice_width,
276012ee5af0SDamon Ding 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2761ecc31b6eSAndy Yan 	}
2762ecc31b6eSAndy Yan 
2763b61227a3SDamon Ding 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2764ecc31b6eSAndy Yan 
2765ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_RGB) {
2766ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2767ecc31b6eSAndy Yan 				4, false);
2768ecc31b6eSAndy Yan 	}
2769ecc31b6eSAndy Yan 
2770ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2771ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2772ecc31b6eSAndy Yan 				3, false);
2773ecc31b6eSAndy Yan 	}
2774ecc31b6eSAndy Yan 
2775ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_BT656) {
2776ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2777ecc31b6eSAndy Yan 				2, false);
2778ecc31b6eSAndy Yan 	}
2779ecc31b6eSAndy Yan 
2780ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2781ecc31b6eSAndy Yan 		if (cstate->crtc_id == 2)
2782ecc31b6eSAndy Yan 			val = 0;
2783ecc31b6eSAndy Yan 		else
2784ecc31b6eSAndy Yan 			val = 1;
278541874944SGuochun Huang 
27863df6e59eSDamon Ding 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
278741874944SGuochun Huang 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
278841874944SGuochun Huang 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
278941874944SGuochun Huang 
2790ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2791ecc31b6eSAndy Yan 				1, false);
2792ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2793ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2794ecc31b6eSAndy Yan 				if_pixclk_div, false);
279541874944SGuochun Huang 
279641874944SGuochun Huang 		if (conn_state->hold_mode) {
279741874944SGuochun Huang 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
27988e7ef808SDamon Ding 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
279941874944SGuochun Huang 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
280041874944SGuochun Huang 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
280141874944SGuochun Huang 		}
2802ecc31b6eSAndy Yan 	}
2803ecc31b6eSAndy Yan 
2804ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2805ecc31b6eSAndy Yan 		if (cstate->crtc_id == 2)
2806ecc31b6eSAndy Yan 			val = 0;
2807ecc31b6eSAndy Yan 		else if (cstate->crtc_id == 3)
2808ecc31b6eSAndy Yan 			val = 1;
2809ecc31b6eSAndy Yan 		else
2810ecc31b6eSAndy Yan 			val = 3; /*VP1*/
28113df6e59eSDamon Ding 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
281241874944SGuochun Huang 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
281341874944SGuochun Huang 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
281441874944SGuochun Huang 
2815ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2816ecc31b6eSAndy Yan 				1, false);
2817ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2818ecc31b6eSAndy Yan 				val, false);
2819ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2820ecc31b6eSAndy Yan 				if_pixclk_div, false);
282141874944SGuochun Huang 
282241874944SGuochun Huang 		if (conn_state->hold_mode) {
282341874944SGuochun Huang 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
28248e7ef808SDamon Ding 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
282541874944SGuochun Huang 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
282641874944SGuochun Huang 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
282741874944SGuochun Huang 		}
2828ecc31b6eSAndy Yan 	}
2829ecc31b6eSAndy Yan 
2830ecc31b6eSAndy Yan 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
28313df6e59eSDamon Ding 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
28323df6e59eSDamon Ding 				MIPI_DUAL_EN_SHIFT, 1, false);
2833ecc31b6eSAndy Yan 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2834ecc31b6eSAndy Yan 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2835ecc31b6eSAndy Yan 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2836ecc31b6eSAndy Yan 					false);
28370a1fb152SZhang Yubing 		switch (conn_state->type) {
28380a1fb152SZhang Yubing 		case DRM_MODE_CONNECTOR_DisplayPort:
28390a1fb152SZhang Yubing 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
28400a1fb152SZhang Yubing 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
28410a1fb152SZhang Yubing 			break;
28420a1fb152SZhang Yubing 		case DRM_MODE_CONNECTOR_eDP:
28430a1fb152SZhang Yubing 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
28440a1fb152SZhang Yubing 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
28450a1fb152SZhang Yubing 			break;
28460a1fb152SZhang Yubing 		case DRM_MODE_CONNECTOR_HDMIA:
28470a1fb152SZhang Yubing 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
28480a1fb152SZhang Yubing 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
28490a1fb152SZhang Yubing 			break;
28500a1fb152SZhang Yubing 		case DRM_MODE_CONNECTOR_DSI:
28510a1fb152SZhang Yubing 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
28520a1fb152SZhang Yubing 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
28530a1fb152SZhang Yubing 			break;
28540a1fb152SZhang Yubing 		default:
28550a1fb152SZhang Yubing 			break;
28560a1fb152SZhang Yubing 		}
2857ecc31b6eSAndy Yan 	}
2858ecc31b6eSAndy Yan 
2859ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2860ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2861ecc31b6eSAndy Yan 				1, false);
2862ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2863ecc31b6eSAndy Yan 				cstate->crtc_id, false);
2864ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2865ecc31b6eSAndy Yan 				if_dclk_div, false);
2866ecc31b6eSAndy Yan 
2867ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2868ecc31b6eSAndy Yan 				if_pixclk_div, false);
2869ecc31b6eSAndy Yan 
2870ecc31b6eSAndy Yan 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2871ecc31b6eSAndy Yan 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2872ecc31b6eSAndy Yan 	}
2873ecc31b6eSAndy Yan 
2874ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2875ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2876ecc31b6eSAndy Yan 				1, false);
2877ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2878ecc31b6eSAndy Yan 				cstate->crtc_id, false);
2879ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2880ecc31b6eSAndy Yan 				if_dclk_div, false);
2881ecc31b6eSAndy Yan 
2882ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2883ecc31b6eSAndy Yan 				if_pixclk_div, false);
28841848455fSDamon Ding 
28851848455fSDamon Ding 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
28861848455fSDamon Ding 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2887ecc31b6eSAndy Yan 	}
2888ecc31b6eSAndy Yan 
2889ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2890ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2891ecc31b6eSAndy Yan 				1, false);
2892ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2893ecc31b6eSAndy Yan 				cstate->crtc_id, false);
2894ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2895ecc31b6eSAndy Yan 				if_dclk_div, false);
2896ecc31b6eSAndy Yan 
2897ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2898ecc31b6eSAndy Yan 				if_pixclk_div, false);
2899b890760eSAlgea Cao 
2900b890760eSAlgea Cao 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2901b890760eSAlgea Cao 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2902b890760eSAlgea Cao 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2903b890760eSAlgea Cao 				HDMI_SYNC_POL_MASK,
2904b890760eSAlgea Cao 				HDMI0_SYNC_POL_SHIFT, val);
2905ecc31b6eSAndy Yan 	}
2906ecc31b6eSAndy Yan 
2907ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2908ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2909ecc31b6eSAndy Yan 				1, false);
2910ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2911ecc31b6eSAndy Yan 				cstate->crtc_id, false);
2912ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2913ecc31b6eSAndy Yan 				if_dclk_div, false);
2914ecc31b6eSAndy Yan 
2915ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2916ecc31b6eSAndy Yan 				if_pixclk_div, false);
2917b890760eSAlgea Cao 
2918b890760eSAlgea Cao 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2919b890760eSAlgea Cao 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2920b890760eSAlgea Cao 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2921b890760eSAlgea Cao 				HDMI_SYNC_POL_MASK,
2922b890760eSAlgea Cao 				HDMI1_SYNC_POL_SHIFT, val);
2923ecc31b6eSAndy Yan 	}
2924ecc31b6eSAndy Yan 
2925ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_DP0) {
2926ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2927ecc31b6eSAndy Yan 				1, false);
2928ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2929ecc31b6eSAndy Yan 				cstate->crtc_id, false);
2930ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2931ecc31b6eSAndy Yan 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2932ecc31b6eSAndy Yan 	}
2933ecc31b6eSAndy Yan 
2934ecc31b6eSAndy Yan 	if (output_if & VOP_OUTPUT_IF_DP1) {
2935108c5f8bSZhang Yubing 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2936ecc31b6eSAndy Yan 				1, false);
2937ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2938ecc31b6eSAndy Yan 				cstate->crtc_id, false);
2939ecc31b6eSAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2940ecc31b6eSAndy Yan 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2941ecc31b6eSAndy Yan 	}
2942ecc31b6eSAndy Yan 
2943ecc31b6eSAndy Yan 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2944b61227a3SDamon Ding 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2945ecc31b6eSAndy Yan 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2946b61227a3SDamon Ding 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2947ecc31b6eSAndy Yan 
2948ecc31b6eSAndy Yan 	return dclk_rate;
2949ecc31b6eSAndy Yan }
2950ecc31b6eSAndy Yan 
2951ecc31b6eSAndy Yan static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2952ecc31b6eSAndy Yan {
2953ecc31b6eSAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
2954ecc31b6eSAndy Yan 	struct connector_state *conn_state = &state->conn_state;
2955ecc31b6eSAndy Yan 	struct drm_display_mode *mode = &conn_state->mode;
2956ecc31b6eSAndy Yan 	struct vop2 *vop2 = cstate->private;
2957ecc31b6eSAndy Yan 	u32 vp_offset = (cstate->crtc_id * 0x100);
2958d0408543SAndy Yan 	bool dclk_inv;
2959ecc31b6eSAndy Yan 	u32 val;
29608895aec1SSandy Huang 
296113f658dcSDamon Ding 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
296210ee9f5bSAlgea Cao 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
296310ee9f5bSAlgea Cao 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2964d0408543SAndy Yan 
2965d0408543SAndy Yan 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2966d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2967d0408543SAndy Yan 				1, false);
2968d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2969d0408543SAndy Yan 				RGB_MUX_SHIFT, cstate->crtc_id, false);
297015f69071SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
297115f69071SDamon Ding 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
2972ecc31b6eSAndy Yan 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2973c55d261eSSandy Huang 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2974d0408543SAndy Yan 	}
2975d0408543SAndy Yan 
2976d0408543SAndy Yan 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
297752ee18acSSandy Huang 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
297852ee18acSSandy Huang 				1, false);
2979d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2980d0408543SAndy Yan 				BT1120_EN_SHIFT, 1, false);
2981d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2982d0408543SAndy Yan 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2983ecc31b6eSAndy Yan 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
298452ee18acSSandy Huang 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2985d0408543SAndy Yan 	}
2986d0408543SAndy Yan 
2987d0408543SAndy Yan 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2988d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2989d0408543SAndy Yan 				1, false);
2990d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2991d0408543SAndy Yan 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2992ecc31b6eSAndy Yan 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
299352ee18acSSandy Huang 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2994d0408543SAndy Yan 	}
2995d0408543SAndy Yan 
2996d0408543SAndy Yan 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2997d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2998d0408543SAndy Yan 				1, false);
2999d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3000d0408543SAndy Yan 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
300115f69071SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
300215f69071SDamon Ding 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
300311f53190SSandy Huang 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
300415f69071SDamon Ding 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3005d0408543SAndy Yan 	}
3006d0408543SAndy Yan 
3007d0408543SAndy Yan 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3008d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3009d0408543SAndy Yan 				1, false);
3010d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3011d0408543SAndy Yan 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
301215f69071SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
301315f69071SDamon Ding 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
301411f53190SSandy Huang 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
301515f69071SDamon Ding 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3016d0408543SAndy Yan 	}
3017d0408543SAndy Yan 
3018d0408543SAndy Yan 	if (conn_state->output_flags &
3019d0408543SAndy Yan 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
3020d0408543SAndy Yan 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
3021d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3022d0408543SAndy Yan 				LVDS_DUAL_EN_SHIFT, 1, false);
3023d0408543SAndy Yan 		if (conn_state->output_flags &
3024d0408543SAndy Yan 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3025d0408543SAndy Yan 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3026d0408543SAndy Yan 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
3027d0408543SAndy Yan 					false);
3028d0408543SAndy Yan 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3029d0408543SAndy Yan 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3030d0408543SAndy Yan 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3031d0408543SAndy Yan 	}
3032d0408543SAndy Yan 
3033d0408543SAndy Yan 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3034d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3035d0408543SAndy Yan 				1, false);
3036d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3037d0408543SAndy Yan 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3038d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3039c55d261eSSandy Huang 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3040d0408543SAndy Yan 	}
3041d0408543SAndy Yan 
3042d0408543SAndy Yan 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3043d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3044d0408543SAndy Yan 				1, false);
3045d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3046d0408543SAndy Yan 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3047d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3048c55d261eSSandy Huang 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3049d0408543SAndy Yan 	}
3050d0408543SAndy Yan 
3051d0408543SAndy Yan 	if (conn_state->output_flags &
3052d0408543SAndy Yan 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3053d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3054d0408543SAndy Yan 				MIPI_DUAL_EN_SHIFT, 1, false);
3055d0408543SAndy Yan 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3056d0408543SAndy Yan 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3057d0408543SAndy Yan 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3058d0408543SAndy Yan 					false);
3059d0408543SAndy Yan 	}
3060d0408543SAndy Yan 
3061d0408543SAndy Yan 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3062d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3063d0408543SAndy Yan 				1, false);
3064d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3065d0408543SAndy Yan 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3066c55d261eSSandy Huang 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3067c55d261eSSandy Huang 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
30687bcdc6eeSDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
30697bcdc6eeSDamon Ding 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3070d0408543SAndy Yan 	}
3071d0408543SAndy Yan 
3072d0408543SAndy Yan 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3073d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3074d0408543SAndy Yan 				1, false);
3075d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3076d0408543SAndy Yan 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
307710ee9f5bSAlgea Cao 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
307810ee9f5bSAlgea Cao 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
307910ee9f5bSAlgea Cao 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
308010ee9f5bSAlgea Cao 				IF_CRTL_HDMI_PIN_POL_MASK,
308110ee9f5bSAlgea Cao 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3082d0408543SAndy Yan 	}
308310ee9f5bSAlgea Cao 
3084ecc31b6eSAndy Yan 	return mode->clock;
3085ecc31b6eSAndy Yan }
3086ecc31b6eSAndy Yan 
30875fa6e665SDamon Ding static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
30885fa6e665SDamon Ding {
30895fa6e665SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
30905fa6e665SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
30915fa6e665SDamon Ding 	struct drm_display_mode *mode = &conn_state->mode;
30925fa6e665SDamon Ding 	struct vop2 *vop2 = cstate->private;
30935fa6e665SDamon Ding 	u32 val;
30945fa6e665SDamon Ding 
30955fa6e665SDamon Ding 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
30965fa6e665SDamon Ding 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
30975fa6e665SDamon Ding 
30985fa6e665SDamon Ding 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
30995fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
31005fa6e665SDamon Ding 				1, false);
31015fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
31025fa6e665SDamon Ding 				RGB_MUX_SHIFT, cstate->crtc_id, false);
31035fa6e665SDamon Ding 	}
31045fa6e665SDamon Ding 
31055fa6e665SDamon Ding 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
31065fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
31075fa6e665SDamon Ding 				1, false);
31085fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
31095fa6e665SDamon Ding 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
31105fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
31115fa6e665SDamon Ding 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
31125fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
31135fa6e665SDamon Ding 				IF_CRTL_HDMI_PIN_POL_MASK,
31145fa6e665SDamon Ding 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
31155fa6e665SDamon Ding 	}
31165fa6e665SDamon Ding 
31175fa6e665SDamon Ding 	return mode->crtc_clock;
31185fa6e665SDamon Ding }
31195fa6e665SDamon Ding 
3120452afb13SDamon Ding static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3121452afb13SDamon Ding {
3122452afb13SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
3123452afb13SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
3124452afb13SDamon Ding 	struct drm_display_mode *mode = &conn_state->mode;
3125452afb13SDamon Ding 	struct vop2 *vop2 = cstate->private;
3126452afb13SDamon Ding 	bool dclk_inv;
3127452afb13SDamon Ding 	u32 val;
3128452afb13SDamon Ding 
312913f658dcSDamon Ding 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3130452afb13SDamon Ding 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3131452afb13SDamon Ding 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3132452afb13SDamon Ding 
3133452afb13SDamon Ding 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3134452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3135452afb13SDamon Ding 				1, false);
3136452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3137452afb13SDamon Ding 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3138452afb13SDamon Ding 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3139452afb13SDamon Ding 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3140452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
314115f69071SDamon Ding 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3142452afb13SDamon Ding 	}
3143452afb13SDamon Ding 
3144452afb13SDamon Ding 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3145452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3146452afb13SDamon Ding 				1, false);
3147452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3148452afb13SDamon Ding 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3149452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
315015f69071SDamon Ding 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3151452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
315215f69071SDamon Ding 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3153452afb13SDamon Ding 	}
3154452afb13SDamon Ding 
3155452afb13SDamon Ding 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3156452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3157452afb13SDamon Ding 				1, false);
3158452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3159452afb13SDamon Ding 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3160452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3161452afb13SDamon Ding 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3162452afb13SDamon Ding 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3163452afb13SDamon Ding 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3164452afb13SDamon Ding 	}
3165452afb13SDamon Ding 
3166452afb13SDamon Ding 	return mode->crtc_clock;
3167452afb13SDamon Ding }
3168452afb13SDamon Ding 
316965747de7SDamon Ding static void vop2_post_color_swap(struct display_state *state)
317065747de7SDamon Ding {
317165747de7SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
317265747de7SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
317365747de7SDamon Ding 	struct vop2 *vop2 = cstate->private;
317465747de7SDamon Ding 	u32 vp_offset = (cstate->crtc_id * 0x100);
317565747de7SDamon Ding 	u32 output_type = conn_state->type;
317665747de7SDamon Ding 	u32 data_swap = 0;
317765747de7SDamon Ding 
317865747de7SDamon Ding 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
317965747de7SDamon Ding 		data_swap = DSP_RB_SWAP;
318065747de7SDamon Ding 
318165747de7SDamon Ding 	if (vop2->version == VOP_VERSION_RK3588 &&
318265747de7SDamon Ding 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
318365747de7SDamon Ding 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
318465747de7SDamon Ding 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
318565747de7SDamon Ding 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
318665747de7SDamon Ding 		data_swap |= DSP_RG_SWAP;
318765747de7SDamon Ding 
318865747de7SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
318965747de7SDamon Ding 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
319065747de7SDamon Ding }
319165747de7SDamon Ding 
3192b890760eSAlgea Cao static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
3193b890760eSAlgea Cao {
3194b890760eSAlgea Cao 	int ret = 0;
3195b890760eSAlgea Cao 
3196b890760eSAlgea Cao 	if (parent->dev)
3197b890760eSAlgea Cao 		ret = clk_set_parent(clk, parent);
3198b890760eSAlgea Cao 	if (ret < 0)
3199b890760eSAlgea Cao 		debug("failed to set %s as parent for %s\n",
3200b890760eSAlgea Cao 		      parent->dev->name, clk->dev->name);
3201b890760eSAlgea Cao }
3202b890760eSAlgea Cao 
3203b890760eSAlgea Cao static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
3204b890760eSAlgea Cao {
3205b890760eSAlgea Cao 	int ret = 0;
3206b890760eSAlgea Cao 
3207b890760eSAlgea Cao 	if (clk->dev)
3208b890760eSAlgea Cao 		ret = clk_set_rate(clk, rate);
3209b890760eSAlgea Cao 	if (ret < 0)
3210b890760eSAlgea Cao 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
3211b890760eSAlgea Cao 
3212b890760eSAlgea Cao 	return ret;
3213b890760eSAlgea Cao }
3214b890760eSAlgea Cao 
321512ee5af0SDamon Ding static void vop2_calc_dsc_cru_cfg(struct display_state *state,
321612ee5af0SDamon Ding 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
321712ee5af0SDamon Ding 				  int *dsc_cds_clk_div, u64 dclk_rate)
321812ee5af0SDamon Ding {
321912ee5af0SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
322012ee5af0SDamon Ding 
322112ee5af0SDamon Ding 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
322212ee5af0SDamon Ding 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
322312ee5af0SDamon Ding 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
322412ee5af0SDamon Ding 
322512ee5af0SDamon Ding 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
322612ee5af0SDamon Ding 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
322712ee5af0SDamon Ding 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
322812ee5af0SDamon Ding }
322912ee5af0SDamon Ding 
323012ee5af0SDamon Ding static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
323112ee5af0SDamon Ding {
323212ee5af0SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
323312ee5af0SDamon Ding 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
323412ee5af0SDamon Ding 	struct drm_dsc_picture_parameter_set config_pps;
323512ee5af0SDamon Ding 	const struct vop2_data *vop2_data = vop2->data;
323612ee5af0SDamon Ding 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
323712ee5af0SDamon Ding 	u32 *pps_val = (u32 *)&config_pps;
323812ee5af0SDamon Ding 	u32 decoder_regs_offset = (dsc_id * 0x100);
323912ee5af0SDamon Ding 	int i = 0;
324012ee5af0SDamon Ding 
324112ee5af0SDamon Ding 	memcpy(&config_pps, pps, sizeof(config_pps));
324212ee5af0SDamon Ding 
324312ee5af0SDamon Ding 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
324412ee5af0SDamon Ding 		config_pps.pps_3 &= 0xf0;
324512ee5af0SDamon Ding 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
324612ee5af0SDamon Ding 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
324712ee5af0SDamon Ding 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
324812ee5af0SDamon Ding 	}
324912ee5af0SDamon Ding 
325012ee5af0SDamon Ding 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
325112ee5af0SDamon Ding 		config_pps.rc_range_parameters[i] =
325212ee5af0SDamon Ding 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
325312ee5af0SDamon Ding 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
325412ee5af0SDamon Ding 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
325512ee5af0SDamon Ding 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
325612ee5af0SDamon Ding 	}
325712ee5af0SDamon Ding 
325812ee5af0SDamon Ding 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
325912ee5af0SDamon Ding 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
326012ee5af0SDamon Ding }
326112ee5af0SDamon Ding 
326212ee5af0SDamon Ding static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
326312ee5af0SDamon Ding {
326412ee5af0SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
326512ee5af0SDamon Ding 	struct drm_display_mode *mode = &conn_state->mode;
326612ee5af0SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
326712ee5af0SDamon Ding 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
326812ee5af0SDamon Ding 	const struct vop2_data *vop2_data = vop2->data;
326912ee5af0SDamon Ding 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
327012ee5af0SDamon Ding 	bool mipi_ds_mode = false;
327112ee5af0SDamon Ding 	u8 dsc_interface_mode = 0;
327212ee5af0SDamon Ding 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
327312ee5af0SDamon Ding 	u16 hdisplay = mode->crtc_hdisplay;
327412ee5af0SDamon Ding 	u16 htotal = mode->crtc_htotal;
327512ee5af0SDamon Ding 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
327612ee5af0SDamon Ding 	u16 vdisplay = mode->crtc_vdisplay;
327712ee5af0SDamon Ding 	u16 vtotal = mode->crtc_vtotal;
327812ee5af0SDamon Ding 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
327912ee5af0SDamon Ding 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
328012ee5af0SDamon Ding 	u16 vact_end = vact_st + vdisplay;
328112ee5af0SDamon Ding 	u32 ctrl_regs_offset = (dsc_id * 0x30);
328212ee5af0SDamon Ding 	u32 decoder_regs_offset = (dsc_id * 0x100);
328312ee5af0SDamon Ding 	int dsc_txp_clk_div = 0;
328412ee5af0SDamon Ding 	int dsc_pxl_clk_div = 0;
328512ee5af0SDamon Ding 	int dsc_cds_clk_div = 0;
3286baf2c414SDamon Ding 	int val = 0;
328712ee5af0SDamon Ding 
328812ee5af0SDamon Ding 	if (!vop2->data->nr_dscs) {
328912ee5af0SDamon Ding 		printf("Unsupported DSC\n");
329012ee5af0SDamon Ding 		return;
329112ee5af0SDamon Ding 	}
329212ee5af0SDamon Ding 
329312ee5af0SDamon Ding 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
329412ee5af0SDamon Ding 		printf("DSC%d supported max slice is: %d, current is: %d\n",
329512ee5af0SDamon Ding 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
329612ee5af0SDamon Ding 
329712ee5af0SDamon Ding 	if (dsc_data->pd_id) {
329812ee5af0SDamon Ding 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
329912ee5af0SDamon Ding 			printf("open dsc%d pd fail\n", dsc_id);
330012ee5af0SDamon Ding 	}
330112ee5af0SDamon Ding 
330212ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
330312ee5af0SDamon Ding 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
330412ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
330512ee5af0SDamon Ding 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
330612ee5af0SDamon Ding 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
330712ee5af0SDamon Ding 		dsc_interface_mode = VOP_DSC_IF_HDMI;
330812ee5af0SDamon Ding 	} else {
330912ee5af0SDamon Ding 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
331012ee5af0SDamon Ding 		if (mipi_ds_mode)
331112ee5af0SDamon Ding 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
331212ee5af0SDamon Ding 		else
331312ee5af0SDamon Ding 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
331412ee5af0SDamon Ding 	}
331512ee5af0SDamon Ding 
331612ee5af0SDamon Ding 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
331712ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
331812ee5af0SDamon Ding 				DSC_MAN_MODE_SHIFT, 0, false);
331912ee5af0SDamon Ding 	else
332012ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
332112ee5af0SDamon Ding 				DSC_MAN_MODE_SHIFT, 1, false);
332212ee5af0SDamon Ding 
332312ee5af0SDamon Ding 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
332412ee5af0SDamon Ding 
332512ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
332612ee5af0SDamon Ding 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
332712ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
332812ee5af0SDamon Ding 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
332912ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
333012ee5af0SDamon Ding 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
333112ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
333212ee5af0SDamon Ding 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
333312ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
333412ee5af0SDamon Ding 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
333512ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
333612ee5af0SDamon Ding 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
333712ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
333812ee5af0SDamon Ding 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
333912ee5af0SDamon Ding 
334012ee5af0SDamon Ding 	if (!mipi_ds_mode) {
334112ee5af0SDamon Ding 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
334212ee5af0SDamon Ding 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
334312ee5af0SDamon Ding 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
334412ee5af0SDamon Ding 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
334512ee5af0SDamon Ding 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3346b61227a3SDamon Ding 		int k = 1;
3347b61227a3SDamon Ding 
3348b61227a3SDamon Ding 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3349b61227a3SDamon Ding 			k = 2;
335012ee5af0SDamon Ding 
335112ee5af0SDamon Ding 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
335212ee5af0SDamon Ding 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
335312ee5af0SDamon Ding 
335412ee5af0SDamon Ding 		/*
335512ee5af0SDamon Ding 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
335612ee5af0SDamon Ding 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
335712ee5af0SDamon Ding 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
33581ace1b6dSDamon Ding 		 *
33591ace1b6dSDamon Ding 		 * HDMI:
336012ee5af0SDamon Ding 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
336112ee5af0SDamon Ding 		 *                 delay_line_num = 4 - BPP / 8
336212ee5af0SDamon Ding 		 *                                = (64 - target_bpp / 8) / 16
336312ee5af0SDamon Ding 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
33641ace1b6dSDamon Ding 		 *
33651ace1b6dSDamon Ding 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
33661ace1b6dSDamon Ding 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
33671ace1b6dSDamon Ding 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
33681ace1b6dSDamon Ding 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
33691ace1b6dSDamon Ding 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
33701ace1b6dSDamon Ding 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
337112ee5af0SDamon Ding 		 */
337212ee5af0SDamon Ding 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
337312ee5af0SDamon Ding 		dsc_cds_rate_mhz = dsc_cds_rate;
33741ace1b6dSDamon Ding 		dsc_hsync = hsync_len / 2;
33751ace1b6dSDamon Ding 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
337612ee5af0SDamon Ding 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
33771ace1b6dSDamon Ding 		} else {
33781ace1b6dSDamon Ding 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
33791ace1b6dSDamon Ding 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
33801ace1b6dSDamon Ding 					     be16_to_cpu(cstate->pps.chunk_size);
33811ace1b6dSDamon Ding 
33821ace1b6dSDamon Ding 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
33831ace1b6dSDamon Ding 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
33841ace1b6dSDamon Ding 
33851ace1b6dSDamon Ding 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
33861ace1b6dSDamon Ding 			if (dsc_hsync < 8)
33871ace1b6dSDamon Ding 				dsc_hsync = 8;
33881ace1b6dSDamon Ding 		}
338912ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
339012ee5af0SDamon Ding 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
339112ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
339212ee5af0SDamon Ding 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
339312ee5af0SDamon Ding 
3394b61227a3SDamon Ding 		/*
3395b61227a3SDamon Ding 		 * htotal / dclk_core = dsc_htotal /cds_clk
3396b61227a3SDamon Ding 		 *
3397b61227a3SDamon Ding 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3398b61227a3SDamon Ding 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3399b61227a3SDamon Ding 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3400b61227a3SDamon Ding 		 *
3401b61227a3SDamon Ding 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3402b61227a3SDamon Ding 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3403b61227a3SDamon Ding 		 */
3404b61227a3SDamon Ding 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3405b61227a3SDamon Ding 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
340612ee5af0SDamon Ding 		val = dsc_htotal << 16 | dsc_hsync;
340712ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
340812ee5af0SDamon Ding 				DSC_HTOTAL_PW_SHIFT, val, false);
340912ee5af0SDamon Ding 
341012ee5af0SDamon Ding 		dsc_hact_st = hact_st / 2;
3411b61227a3SDamon Ding 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
341212ee5af0SDamon Ding 		val = dsc_hact_end << 16 | dsc_hact_st;
341312ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
341412ee5af0SDamon Ding 				DSC_HACT_ST_END_SHIFT, val, false);
341512ee5af0SDamon Ding 
341612ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
341712ee5af0SDamon Ding 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
341812ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
341912ee5af0SDamon Ding 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
342012ee5af0SDamon Ding 	}
342112ee5af0SDamon Ding 
342212ee5af0SDamon Ding 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
342312ee5af0SDamon Ding 			RST_DEASSERT_SHIFT, 1, false);
342412ee5af0SDamon Ding 	udelay(10);
342512ee5af0SDamon Ding 
3426baf2c414SDamon Ding 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3427baf2c414SDamon Ding 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3428baf2c414SDamon Ding 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3429baf2c414SDamon Ding 
343012ee5af0SDamon Ding 	vop2_load_pps(state, vop2, dsc_id);
343112ee5af0SDamon Ding 
3432baf2c414SDamon Ding 	val |= (1 << DSC_PPS_UPD_SHIFT);
3433baf2c414SDamon Ding 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
343412ee5af0SDamon Ding 
343512ee5af0SDamon Ding 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
343612ee5af0SDamon Ding 	       dsc_id,
343712ee5af0SDamon Ding 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
343812ee5af0SDamon Ding 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
343912ee5af0SDamon Ding 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
344012ee5af0SDamon Ding }
344112ee5af0SDamon Ding 
34425f1357a2SZhang Yubing static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
34435f1357a2SZhang Yubing {
34445f1357a2SZhang Yubing 	struct crtc_state *cstate = &state->crtc_state;
34455f1357a2SZhang Yubing 	struct vop2 *vop2 = cstate->private;
34465f1357a2SZhang Yubing 	struct udevice *vp_dev, *dev;
34475f1357a2SZhang Yubing 	struct ofnode_phandle_args args;
34485f1357a2SZhang Yubing 	char vp_name[10];
34495f1357a2SZhang Yubing 	int ret;
34505f1357a2SZhang Yubing 
34515f1357a2SZhang Yubing 	if (vop2->version != VOP_VERSION_RK3588)
34525f1357a2SZhang Yubing 		return false;
34535f1357a2SZhang Yubing 
34545f1357a2SZhang Yubing 	sprintf(vp_name, "port@%d", cstate->crtc_id);
34555f1357a2SZhang Yubing 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
34565e85f4a7SZhang Yubing 		debug("warn: can't get vp device\n");
34575f1357a2SZhang Yubing 		return false;
34585f1357a2SZhang Yubing 	}
34595f1357a2SZhang Yubing 
34605f1357a2SZhang Yubing 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
34615f1357a2SZhang Yubing 					 0, &args);
34625f1357a2SZhang Yubing 	if (ret) {
34635e85f4a7SZhang Yubing 		debug("assigned-clock-parents's node not define\n");
34645f1357a2SZhang Yubing 		return false;
34655f1357a2SZhang Yubing 	}
34665f1357a2SZhang Yubing 
34675f1357a2SZhang Yubing 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
34685e85f4a7SZhang Yubing 		debug("warn: can't get clk device\n");
34695f1357a2SZhang Yubing 		return false;
34705f1357a2SZhang Yubing 	}
34715f1357a2SZhang Yubing 
34725f1357a2SZhang Yubing 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
34735f1357a2SZhang Yubing 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
34745f1357a2SZhang Yubing 		if (clk_dev)
34755f1357a2SZhang Yubing 			*clk_dev = dev;
34765f1357a2SZhang Yubing 		return true;
34775f1357a2SZhang Yubing 	}
34785f1357a2SZhang Yubing 
34795f1357a2SZhang Yubing 	return false;
34805f1357a2SZhang Yubing }
34815f1357a2SZhang Yubing 
3482ecc31b6eSAndy Yan static int rockchip_vop2_init(struct display_state *state)
3483ecc31b6eSAndy Yan {
3484ecc31b6eSAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
3485c2b1fe35SDamon Ding 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3486ecc31b6eSAndy Yan 	struct connector_state *conn_state = &state->conn_state;
3487ecc31b6eSAndy Yan 	struct drm_display_mode *mode = &conn_state->mode;
3488ecc31b6eSAndy Yan 	struct vop2 *vop2 = cstate->private;
3489ecc31b6eSAndy Yan 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3490ecc31b6eSAndy Yan 	u16 hdisplay = mode->crtc_hdisplay;
3491ecc31b6eSAndy Yan 	u16 htotal = mode->crtc_htotal;
3492ecc31b6eSAndy Yan 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3493ecc31b6eSAndy Yan 	u16 hact_end = hact_st + hdisplay;
3494ecc31b6eSAndy Yan 	u16 vdisplay = mode->crtc_vdisplay;
3495ecc31b6eSAndy Yan 	u16 vtotal = mode->crtc_vtotal;
3496ecc31b6eSAndy Yan 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3497ecc31b6eSAndy Yan 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3498ecc31b6eSAndy Yan 	u16 vact_end = vact_st + vdisplay;
3499ecc31b6eSAndy Yan 	bool yuv_overlay = false;
3500ecc31b6eSAndy Yan 	u32 vp_offset = (cstate->crtc_id * 0x100);
350166724b9cSDamon Ding 	u32 line_flag_offset = (cstate->crtc_id * 4);
350266724b9cSDamon Ding 	u32 val, act_end;
3503ecc31b6eSAndy Yan 	u8 dither_down_en = 0;
3504452afb13SDamon Ding 	u8 dither_down_mode = 0;
3505ecc31b6eSAndy Yan 	u8 pre_dither_down_en = 0;
3506edfef528SDamon Ding 	u8 dclk_div_factor = 0;
3507ecc31b6eSAndy Yan 	char output_type_name[30] = {0};
3508d8e7f4a5SSandy Huang #ifndef CONFIG_SPL_BUILD
3509ecc31b6eSAndy Yan 	char dclk_name[9];
3510d8e7f4a5SSandy Huang #endif
3511ecc31b6eSAndy Yan 	struct clk dclk;
3512b890760eSAlgea Cao 	struct clk hdmi0_phy_pll;
3513b890760eSAlgea Cao 	struct clk hdmi1_phy_pll;
35145f1357a2SZhang Yubing 	struct clk hdmi_phy_pll;
35153e05a7b8SZhang Yubing 	struct udevice *disp_dev;
35165fa6e665SDamon Ding 	unsigned long dclk_rate = 0;
3517ecc31b6eSAndy Yan 	int ret;
3518ecc31b6eSAndy Yan 
3519ecc31b6eSAndy Yan 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
352071ac76f7SDamon Ding 	       mode->crtc_hdisplay, mode->vdisplay,
3521ecc31b6eSAndy Yan 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
35225e85f4a7SZhang Yubing 	       mode->vrefresh,
3523ecc31b6eSAndy Yan 	       get_output_if_name(conn_state->output_if, output_type_name),
3524ecc31b6eSAndy Yan 	       cstate->crtc_id);
3525ecc31b6eSAndy Yan 
3526ee01dbb2SDamon Ding 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3527ee01dbb2SDamon Ding 		cstate->splice_mode = true;
3528ee01dbb2SDamon Ding 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3529ee01dbb2SDamon Ding 		if (!cstate->splice_crtc_id) {
3530ee01dbb2SDamon Ding 			printf("%s: Splice mode is unsupported by vp%d\n",
3531ee01dbb2SDamon Ding 			       __func__, cstate->crtc_id);
3532ee01dbb2SDamon Ding 			return -EINVAL;
3533ee01dbb2SDamon Ding 		}
3534b70b2d79SDamon Ding 
3535b70b2d79SDamon Ding 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3536b70b2d79SDamon Ding 				PORT_MERGE_EN_SHIFT, 1, false);
3537ee01dbb2SDamon Ding 	}
3538ee01dbb2SDamon Ding 
3539cd6c85a9SDamon Ding 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3540cd6c85a9SDamon Ding 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3541cd6c85a9SDamon Ding 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3542cd6c85a9SDamon Ding 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3543cd6c85a9SDamon Ding 
3544ecc31b6eSAndy Yan 	vop2_initial(vop2, state);
3545ecc31b6eSAndy Yan 	if (vop2->version == VOP_VERSION_RK3588)
3546ecc31b6eSAndy Yan 		dclk_rate = rk3588_vop2_if_cfg(state);
35475fa6e665SDamon Ding 	else if (vop2->version == VOP_VERSION_RK3568)
3548ecc31b6eSAndy Yan 		dclk_rate = rk3568_vop2_if_cfg(state);
35495fa6e665SDamon Ding 	else if (vop2->version == VOP_VERSION_RK3528)
35505fa6e665SDamon Ding 		dclk_rate = rk3528_vop2_if_cfg(state);
3551452afb13SDamon Ding 	else if (vop2->version == VOP_VERSION_RK3562)
3552452afb13SDamon Ding 		dclk_rate = rk3562_vop2_if_cfg(state);
3553ecc31b6eSAndy Yan 
355463cb669fSSandy Huang 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
355563cb669fSSandy Huang 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
35567bdd0eb6SSandy Huang 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
35577bdd0eb6SSandy Huang 
355865747de7SDamon Ding 	vop2_post_color_swap(state);
355910ee9f5bSAlgea Cao 
3560d0408543SAndy Yan 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3561d0408543SAndy Yan 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3562d0408543SAndy Yan 
3563d0408543SAndy Yan 	switch (conn_state->bus_format) {
3564d0408543SAndy Yan 	case MEDIA_BUS_FMT_RGB565_1X16:
3565d0408543SAndy Yan 		dither_down_en = 1;
3566452afb13SDamon Ding 		dither_down_mode = RGB888_TO_RGB565;
3567452afb13SDamon Ding 		pre_dither_down_en = 1;
3568d0408543SAndy Yan 		break;
3569d0408543SAndy Yan 	case MEDIA_BUS_FMT_RGB666_1X18:
3570d0408543SAndy Yan 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3571d0408543SAndy Yan 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3572d0408543SAndy Yan 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3573d0408543SAndy Yan 		dither_down_en = 1;
3574452afb13SDamon Ding 		dither_down_mode = RGB888_TO_RGB666;
3575452afb13SDamon Ding 		pre_dither_down_en = 1;
3576d0408543SAndy Yan 		break;
3577d0408543SAndy Yan 	case MEDIA_BUS_FMT_YUV8_1X24:
3578d0408543SAndy Yan 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3579d0408543SAndy Yan 		dither_down_en = 0;
3580d0408543SAndy Yan 		pre_dither_down_en = 1;
3581d0408543SAndy Yan 		break;
3582d0408543SAndy Yan 	case MEDIA_BUS_FMT_YUV10_1X30:
3583d0408543SAndy Yan 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3584452afb13SDamon Ding 		dither_down_en = 0;
3585452afb13SDamon Ding 		pre_dither_down_en = 0;
3586452afb13SDamon Ding 		break;
3587034a46b5SAlgea Cao 	case MEDIA_BUS_FMT_YUYV10_1X20:
3588d0408543SAndy Yan 	case MEDIA_BUS_FMT_RGB888_1X24:
3589d0408543SAndy Yan 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3590d0408543SAndy Yan 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3591034a46b5SAlgea Cao 	case MEDIA_BUS_FMT_RGB101010_1X30:
3592d0408543SAndy Yan 	default:
3593d0408543SAndy Yan 		dither_down_en = 0;
3594452afb13SDamon Ding 		pre_dither_down_en = 1;
3595d0408543SAndy Yan 		break;
3596d0408543SAndy Yan 	}
3597d0408543SAndy Yan 
3598d0408543SAndy Yan 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3599d0408543SAndy Yan 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3600d0408543SAndy Yan 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3601034a46b5SAlgea Cao 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3602034a46b5SAlgea Cao 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3603d0408543SAndy Yan 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3604452afb13SDamon Ding 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3605452afb13SDamon Ding 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3606d0408543SAndy Yan 
3607d0408543SAndy Yan 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3608d0408543SAndy Yan 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3609d0408543SAndy Yan 			yuv_overlay, false);
3610d0408543SAndy Yan 
3611d0408543SAndy Yan 	cstate->yuv_overlay = yuv_overlay;
3612d0408543SAndy Yan 
3613d0408543SAndy Yan 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3614d0408543SAndy Yan 		    (htotal << 16) | hsync_len);
3615d0408543SAndy Yan 	val = hact_st << 16;
3616d0408543SAndy Yan 	val |= hact_end;
3617d0408543SAndy Yan 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3618d0408543SAndy Yan 	val = vact_st << 16;
3619d0408543SAndy Yan 	val |= vact_end;
3620d0408543SAndy Yan 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3621d0408543SAndy Yan 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3622d0408543SAndy Yan 		u16 vact_st_f1 = vtotal + vact_st + 1;
3623d0408543SAndy Yan 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3624d0408543SAndy Yan 
3625d0408543SAndy Yan 		val = vact_st_f1 << 16 | vact_end_f1;
3626d0408543SAndy Yan 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3627d0408543SAndy Yan 			    val);
3628d0408543SAndy Yan 
3629d0408543SAndy Yan 		val = vtotal << 16 | (vtotal + vsync_len);
3630d0408543SAndy Yan 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3631d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3632d0408543SAndy Yan 				INTERLACE_EN_SHIFT, 1, false);
3633d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
36347a20be36SSandy Huang 				DSP_FILED_POL, 1, false);
36357a20be36SSandy Huang 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3636d0408543SAndy Yan 				P2I_EN_SHIFT, 1, false);
3637d0408543SAndy Yan 		vtotal += vtotal + 1;
363866724b9cSDamon Ding 		act_end = vact_end_f1;
3639d0408543SAndy Yan 	} else {
3640d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3641d0408543SAndy Yan 				INTERLACE_EN_SHIFT, 0, false);
3642d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3643d0408543SAndy Yan 				P2I_EN_SHIFT, 0, false);
364466724b9cSDamon Ding 		act_end = vact_end;
3645d0408543SAndy Yan 	}
3646d0408543SAndy Yan 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3647d0408543SAndy Yan 		    (vtotal << 16) | vsync_len);
364867be2ffcSDamon Ding 
364967be2ffcSDamon Ding 	if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
365067be2ffcSDamon Ding 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3651d0408543SAndy Yan 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
365267be2ffcSDamon Ding 				CORE_DCLK_DIV_EN_SHIFT, 1, false);
365367be2ffcSDamon Ding 	else
365467be2ffcSDamon Ding 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
365567be2ffcSDamon Ding 				CORE_DCLK_DIV_EN_SHIFT, 0, false);
365610ee9f5bSAlgea Cao 
365710ee9f5bSAlgea Cao 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
365863cb669fSSandy Huang 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
365963cb669fSSandy Huang 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
366010ee9f5bSAlgea Cao 	else
366163cb669fSSandy Huang 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
366263cb669fSSandy Huang 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
366310ee9f5bSAlgea Cao 
3664ee01dbb2SDamon Ding 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3665ee01dbb2SDamon Ding 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3666ee01dbb2SDamon Ding 
366710ee9f5bSAlgea Cao 	if (yuv_overlay)
366810ee9f5bSAlgea Cao 		val = 0x20010200;
366910ee9f5bSAlgea Cao 	else
367010ee9f5bSAlgea Cao 		val = 0;
367110ee9f5bSAlgea Cao 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3672b70b2d79SDamon Ding 	if (cstate->splice_mode) {
3673ee01dbb2SDamon Ding 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3674ee01dbb2SDamon Ding 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3675ee01dbb2SDamon Ding 				yuv_overlay, false);
3676ee01dbb2SDamon Ding 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3677ee01dbb2SDamon Ding 	}
367810ee9f5bSAlgea Cao 
367910ee9f5bSAlgea Cao 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
368010ee9f5bSAlgea Cao 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3681d0408543SAndy Yan 
3682c2b1fe35SDamon Ding 	if (vp->xmirror_en)
3683c2b1fe35SDamon Ding 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3684c2b1fe35SDamon Ding 				DSP_X_MIR_EN_SHIFT, 1, false);
3685c2b1fe35SDamon Ding 
3686ac500a1fSSandy Huang 	vop2_tv_config_update(state, vop2);
3687d0408543SAndy Yan 	vop2_post_config(state, vop2);
36886027c871SZhang Yubing 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
36896027c871SZhang Yubing 		vop3_post_config(state, vop2);
3690d0408543SAndy Yan 
369112ee5af0SDamon Ding 	if (cstate->dsc_enable) {
369212ee5af0SDamon Ding 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
36931ace1b6dSDamon Ding 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
36941ace1b6dSDamon Ding 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
369512ee5af0SDamon Ding 		} else {
36961ace1b6dSDamon Ding 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
369712ee5af0SDamon Ding 		}
369812ee5af0SDamon Ding 	}
369912ee5af0SDamon Ding 
3700d8e7f4a5SSandy Huang #ifndef CONFIG_SPL_BUILD
3701ecc31b6eSAndy Yan 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3702ecc31b6eSAndy Yan 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
3703b890760eSAlgea Cao 	if (ret) {
3704b890760eSAlgea Cao 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3705b890760eSAlgea Cao 		return ret;
3706b890760eSAlgea Cao 	}
3707d8e7f4a5SSandy Huang #endif
3708b890760eSAlgea Cao 
37093e05a7b8SZhang Yubing 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
37103e05a7b8SZhang Yubing 	if (!ret) {
37113e05a7b8SZhang Yubing 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
37123e05a7b8SZhang Yubing 		if (ret)
37135e85f4a7SZhang Yubing 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
37143e05a7b8SZhang Yubing 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
37153e05a7b8SZhang Yubing 		if (ret)
37165e85f4a7SZhang Yubing 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
37173e05a7b8SZhang Yubing 	} else {
3718b890760eSAlgea Cao 		hdmi0_phy_pll.dev = NULL;
3719545a0218SAlgea Cao 		hdmi1_phy_pll.dev = NULL;
37205e85f4a7SZhang Yubing 		debug("%s: Faile to find display-subsystem node\n", __func__);
3721b890760eSAlgea Cao 	}
3722b890760eSAlgea Cao 
3723ebbd144cSAlgea Cao 	if (vop2->version == VOP_VERSION_RK3528) {
3724ebbd144cSAlgea Cao 		struct ofnode_phandle_args args;
3725ebbd144cSAlgea Cao 
3726ebbd144cSAlgea Cao 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3727ebbd144cSAlgea Cao 						 "#clock-cells", 0, 0, &args);
3728ebbd144cSAlgea Cao 		if (!ret) {
3729ebbd144cSAlgea Cao 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3730ebbd144cSAlgea Cao 			if (ret) {
3731ebbd144cSAlgea Cao 				debug("warn: can't get clk device\n");
3732ebbd144cSAlgea Cao 				return ret;
3733ebbd144cSAlgea Cao 			}
3734ebbd144cSAlgea Cao 		} else {
3735ebbd144cSAlgea Cao 			debug("assigned-clock-parents's node not define\n");
3736ebbd144cSAlgea Cao 		}
3737ebbd144cSAlgea Cao 	}
3738ebbd144cSAlgea Cao 
37390a1fb152SZhang Yubing 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3740b890760eSAlgea Cao 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3741b890760eSAlgea Cao 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
3742b890760eSAlgea Cao 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3743b890760eSAlgea Cao 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
3744b890760eSAlgea Cao 
3745b890760eSAlgea Cao 		/*
3746b890760eSAlgea Cao 		 * uboot clk driver won't set dclk parent's rate when use
3747b890760eSAlgea Cao 		 * hdmi phypll as dclk source.
3748b890760eSAlgea Cao 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3749b890760eSAlgea Cao 		 * directly.
3750b890760eSAlgea Cao 		 */
37515f1357a2SZhang Yubing 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3752b890760eSAlgea Cao 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
37535f1357a2SZhang Yubing 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3754b890760eSAlgea Cao 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
37555f1357a2SZhang Yubing 		} else {
37567efea85dSDamon Ding 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
37575f1357a2SZhang Yubing 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
37587efea85dSDamon Ding 			} else {
3759d8e7f4a5SSandy Huang #ifndef CONFIG_SPL_BUILD
3760b890760eSAlgea Cao 				ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3761d8e7f4a5SSandy Huang #else
3762d8e7f4a5SSandy Huang 				if (vop2->version == VOP_VERSION_RK3528) {
3763d8e7f4a5SSandy Huang 					void *cru_base = (void *)RK3528_CRU_BASE;
3764d8e7f4a5SSandy Huang 
3765d8e7f4a5SSandy Huang 					/* dclk src switch to hdmiphy pll */
3766d8e7f4a5SSandy Huang 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
3767d8e7f4a5SSandy Huang 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
3768d8e7f4a5SSandy Huang 					ret = dclk_rate * 1000;
3769d8e7f4a5SSandy Huang 				}
3770d8e7f4a5SSandy Huang #endif
37715f1357a2SZhang Yubing 			}
37727efea85dSDamon Ding 		}
3773631ee99aSZhang Yubing 	} else {
37745f1357a2SZhang Yubing 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
37755f1357a2SZhang Yubing 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
37765f1357a2SZhang Yubing 		else
3777631ee99aSZhang Yubing 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3778edfef528SDamon Ding 	}
377963638f32SDamon Ding 
378063638f32SDamon Ding 	if (IS_ERR_VALUE(ret)) {
378163638f32SDamon Ding 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
378263638f32SDamon Ding 		       __func__, cstate->crtc_id, dclk_rate, ret);
378363638f32SDamon Ding 		return ret;
378463638f32SDamon Ding 	} else {
3785edfef528SDamon Ding 		dclk_div_factor = mode->clock / dclk_rate;
37865fa6e665SDamon Ding 		if (vop2->version == VOP_VERSION_RK3528 &&
37875fa6e665SDamon Ding 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
37885fa6e665SDamon Ding 			mode->crtc_clock = ret / 4 / 1000;
37895fa6e665SDamon Ding 		else
3790edfef528SDamon Ding 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3791edfef528SDamon Ding 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3792631ee99aSZhang Yubing 	}
3793ecc31b6eSAndy Yan 
379466724b9cSDamon Ding 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3795e24e9033SSandy Huang 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
379666724b9cSDamon Ding 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3797e24e9033SSandy Huang 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
379866724b9cSDamon Ding 
3799d0408543SAndy Yan 	return 0;
3800d0408543SAndy Yan }
3801d0408543SAndy Yan 
3802ecc31b6eSAndy Yan static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
38033e39a5a1SSandy Huang 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
38043e39a5a1SSandy Huang 			     uint32_t dst_h)
38053e39a5a1SSandy Huang {
38063e39a5a1SSandy Huang 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
38073e39a5a1SSandy Huang 	uint16_t hscl_filter_mode, vscl_filter_mode;
38085fa6e665SDamon Ding 	uint8_t xgt2 = 0, xgt4 = 0;
38095fa6e665SDamon Ding 	uint8_t ygt2 = 0, ygt4 = 0;
38103e39a5a1SSandy Huang 	uint32_t xfac = 0, yfac = 0;
3811ecc31b6eSAndy Yan 	u32 win_offset = win->reg_offset;
38125fa6e665SDamon Ding 	bool xgt_en = false;
38135fa6e665SDamon Ding 	bool xavg_en = false;
38143e39a5a1SSandy Huang 
38155fa6e665SDamon Ding 	if (is_vop3(vop2)) {
38165fa6e665SDamon Ding 		if (src_w >= (4 * dst_w)) {
38175fa6e665SDamon Ding 			xgt4 = 1;
38185fa6e665SDamon Ding 			src_w >>= 2;
38195fa6e665SDamon Ding 		} else if (src_w >= (2 * dst_w)) {
38205fa6e665SDamon Ding 			xgt2 = 1;
38215fa6e665SDamon Ding 			src_w >>= 1;
38225fa6e665SDamon Ding 		}
38235fa6e665SDamon Ding 	}
38243e39a5a1SSandy Huang 
38255fa6e665SDamon Ding 	if (src_h >= (4 * dst_h)) {
38265fa6e665SDamon Ding 		ygt4 = 1;
38273e39a5a1SSandy Huang 		src_h >>= 2;
38285fa6e665SDamon Ding 	} else if (src_h >= (2 * dst_h)) {
38295fa6e665SDamon Ding 		ygt2 = 1;
38303e39a5a1SSandy Huang 		src_h >>= 1;
38315fa6e665SDamon Ding 	}
38323e39a5a1SSandy Huang 
38333e39a5a1SSandy Huang 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
38343e39a5a1SSandy Huang 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
38353e39a5a1SSandy Huang 
38363e39a5a1SSandy Huang 	if (yrgb_hor_scl_mode == SCALE_UP)
38375fa6e665SDamon Ding 		hscl_filter_mode = win->hsu_filter_mode;
38383e39a5a1SSandy Huang 	else
38395fa6e665SDamon Ding 		hscl_filter_mode = win->hsd_filter_mode;
38403e39a5a1SSandy Huang 
38413e39a5a1SSandy Huang 	if (yrgb_ver_scl_mode == SCALE_UP)
38425fa6e665SDamon Ding 		vscl_filter_mode = win->vsu_filter_mode;
38433e39a5a1SSandy Huang 	else
38445fa6e665SDamon Ding 		vscl_filter_mode = win->vsd_filter_mode;
38453e39a5a1SSandy Huang 
38463e39a5a1SSandy Huang 	/*
38473e39a5a1SSandy Huang 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
38483e39a5a1SSandy Huang 	 * at scale down mode
38493e39a5a1SSandy Huang 	 */
38505fa6e665SDamon Ding 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
38513e39a5a1SSandy Huang 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
38523e39a5a1SSandy Huang 		dst_w += 1;
38533e39a5a1SSandy Huang 	}
38543e39a5a1SSandy Huang 
38555fa6e665SDamon Ding 	if (is_vop3(vop2)) {
38565fa6e665SDamon Ding 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
38575fa6e665SDamon Ding 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
38585fa6e665SDamon Ding 
38595fa6e665SDamon Ding 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
38605fa6e665SDamon Ding 			xavg_en = xgt2 || xgt4;
38615fa6e665SDamon Ding 		else
38625fa6e665SDamon Ding 			xgt_en = xgt2 || xgt4;
38635fa6e665SDamon Ding 	} else {
38643e39a5a1SSandy Huang 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
38653e39a5a1SSandy Huang 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
38665fa6e665SDamon Ding 	}
3867ecc31b6eSAndy Yan 
3868ecc31b6eSAndy Yan 	if (win->type == CLUSTER_LAYER) {
3869ecc31b6eSAndy Yan 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3870ecc31b6eSAndy Yan 			    yfac << 16 | xfac);
3871ecc31b6eSAndy Yan 
38725fa6e665SDamon Ding 		if (is_vop3(vop2)) {
3873ecc31b6eSAndy Yan 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
38745fa6e665SDamon Ding 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
3875ecc31b6eSAndy Yan 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
38765fa6e665SDamon Ding 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
38775fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
38785fa6e665SDamon Ding 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3879ecc31b6eSAndy Yan 
3880ecc31b6eSAndy Yan 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
38815fa6e665SDamon Ding 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
38825fa6e665SDamon Ding 					yrgb_hor_scl_mode, false);
3883ecc31b6eSAndy Yan 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
38845fa6e665SDamon Ding 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
38855fa6e665SDamon Ding 					yrgb_ver_scl_mode, false);
38865fa6e665SDamon Ding 		} else {
38875fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
38885fa6e665SDamon Ding 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
38895fa6e665SDamon Ding 					yrgb_hor_scl_mode, false);
38905fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
38915fa6e665SDamon Ding 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
38925fa6e665SDamon Ding 					yrgb_ver_scl_mode, false);
38935fa6e665SDamon Ding 		}
3894ecc31b6eSAndy Yan 
38955fa6e665SDamon Ding 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
38965fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
38975fa6e665SDamon Ding 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
38985fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
38995fa6e665SDamon Ding 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
39005fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
39015fa6e665SDamon Ding 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
39025fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
39035fa6e665SDamon Ding 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
39045fa6e665SDamon Ding 		} else {
39055fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
39065fa6e665SDamon Ding 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
39075fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
39085fa6e665SDamon Ding 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
39095fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
39105fa6e665SDamon Ding 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
39115fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
39125fa6e665SDamon Ding 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
39135fa6e665SDamon Ding 		}
3914ecc31b6eSAndy Yan 	} else {
39153e39a5a1SSandy Huang 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
39163e39a5a1SSandy Huang 			    yfac << 16 | xfac);
39173e39a5a1SSandy Huang 
39185fa6e665SDamon Ding 		if (is_vop3(vop2)) {
391934a72bf2SDing Ling Song 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
39205fa6e665SDamon Ding 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
392134a72bf2SDing Ling Song 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
39225fa6e665SDamon Ding 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
39235fa6e665SDamon Ding 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
39245fa6e665SDamon Ding 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
39255fa6e665SDamon Ding 		}
39265fa6e665SDamon Ding 
39275fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
39285fa6e665SDamon Ding 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
39295fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
39305fa6e665SDamon Ding 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
39313e39a5a1SSandy Huang 
39323e39a5a1SSandy Huang 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
39333e39a5a1SSandy Huang 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
39343e39a5a1SSandy Huang 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
39353e39a5a1SSandy Huang 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
39363e39a5a1SSandy Huang 
39373e39a5a1SSandy Huang 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
39383e39a5a1SSandy Huang 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
39393e39a5a1SSandy Huang 				hscl_filter_mode, false);
39403e39a5a1SSandy Huang 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
39413e39a5a1SSandy Huang 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
39423e39a5a1SSandy Huang 				vscl_filter_mode, false);
39433e39a5a1SSandy Huang 	}
3944ecc31b6eSAndy Yan }
39453e39a5a1SSandy Huang 
3946a33b790fSDamon Ding static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3947a33b790fSDamon Ding {
3948a33b790fSDamon Ding 	u32 win_offset = win->reg_offset;
3949a33b790fSDamon Ding 
3950a33b790fSDamon Ding 	if (win->type == CLUSTER_LAYER) {
3951a33b790fSDamon Ding 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3952a33b790fSDamon Ding 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3953a33b790fSDamon Ding 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3954a33b790fSDamon Ding 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3955a33b790fSDamon Ding 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3956a33b790fSDamon Ding 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3957a33b790fSDamon Ding 	} else {
3958a33b790fSDamon Ding 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3959a33b790fSDamon Ding 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3960a33b790fSDamon Ding 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3961a33b790fSDamon Ding 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3962a33b790fSDamon Ding 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3963a33b790fSDamon Ding 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3964a33b790fSDamon Ding 	}
3965a33b790fSDamon Ding }
3966a33b790fSDamon Ding 
3967ecc31b6eSAndy Yan static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3968d0408543SAndy Yan {
3969d0408543SAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
3970d0408543SAndy Yan 	struct connector_state *conn_state = &state->conn_state;
3971d0408543SAndy Yan 	struct drm_display_mode *mode = &conn_state->mode;
3972d0408543SAndy Yan 	struct vop2 *vop2 = cstate->private;
3973ee01dbb2SDamon Ding 	int src_w = cstate->src_rect.w;
3974ee01dbb2SDamon Ding 	int src_h = cstate->src_rect.h;
3975ee01dbb2SDamon Ding 	int crtc_x = cstate->crtc_rect.x;
3976ee01dbb2SDamon Ding 	int crtc_y = cstate->crtc_rect.y;
3977ee01dbb2SDamon Ding 	int crtc_w = cstate->crtc_rect.w;
3978ee01dbb2SDamon Ding 	int crtc_h = cstate->crtc_rect.h;
3979d0408543SAndy Yan 	int xvir = cstate->xvir;
3980d0408543SAndy Yan 	int y_mirror = 0;
398110ee9f5bSAlgea Cao 	int csc_mode;
3982ecc31b6eSAndy Yan 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3983ee01dbb2SDamon Ding 	/* offset of the right window in splice mode */
3984ee01dbb2SDamon Ding 	u32 splice_pixel_offset = 0;
3985ee01dbb2SDamon Ding 	u32 splice_yrgb_offset = 0;
3986ecc31b6eSAndy Yan 	u32 win_offset = win->reg_offset;
3987ecc31b6eSAndy Yan 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3988d0408543SAndy Yan 
3989ee01dbb2SDamon Ding 	if (win->splice_mode_right) {
3990ee01dbb2SDamon Ding 		src_w = cstate->right_src_rect.w;
3991ee01dbb2SDamon Ding 		src_h = cstate->right_src_rect.h;
3992ee01dbb2SDamon Ding 		crtc_x = cstate->right_crtc_rect.x;
3993ee01dbb2SDamon Ding 		crtc_y = cstate->right_crtc_rect.y;
3994ee01dbb2SDamon Ding 		crtc_w = cstate->right_crtc_rect.w;
3995ee01dbb2SDamon Ding 		crtc_h = cstate->right_crtc_rect.h;
3996ee01dbb2SDamon Ding 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3997ee01dbb2SDamon Ding 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3998ee01dbb2SDamon Ding 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3999ee01dbb2SDamon Ding 	}
4000ee01dbb2SDamon Ding 
4001ecc31b6eSAndy Yan 	act_info = (src_h - 1) << 16;
4002ecc31b6eSAndy Yan 	act_info |= (src_w - 1) & 0xffff;
4003ecc31b6eSAndy Yan 
4004ecc31b6eSAndy Yan 	dsp_info = (crtc_h - 1) << 16;
4005ecc31b6eSAndy Yan 	dsp_info |= (crtc_w - 1) & 0xffff;
4006ecc31b6eSAndy Yan 
4007ecc31b6eSAndy Yan 	dsp_stx = crtc_x;
4008ecc31b6eSAndy Yan 	dsp_sty = crtc_y;
4009ecc31b6eSAndy Yan 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4010ecc31b6eSAndy Yan 
4011ecc31b6eSAndy Yan 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4012ecc31b6eSAndy Yan 		y_mirror = 1;
4013ecc31b6eSAndy Yan 	else
4014ecc31b6eSAndy Yan 		y_mirror = 0;
4015ecc31b6eSAndy Yan 
4016ecc31b6eSAndy Yan 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4017ecc31b6eSAndy Yan 
4018452afb13SDamon Ding 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4019452afb13SDamon Ding 	    vop2->version == VOP_VERSION_RK3562)
4020a33b790fSDamon Ding 		vop2_axi_config(vop2, win);
4021a33b790fSDamon Ding 
4022ecc31b6eSAndy Yan 	if (y_mirror)
4023ecc31b6eSAndy Yan 		printf("WARN: y mirror is unsupported by cluster window\n");
4024ecc31b6eSAndy Yan 
4025a59754e1SDamon Ding 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
4026a59754e1SDamon Ding 	if (vop2->version == VOP_VERSION_RK3588)
4027a59754e1SDamon Ding 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
4028a59754e1SDamon Ding 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
4029a59754e1SDamon Ding 
4030ecc31b6eSAndy Yan 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
4031ecc31b6eSAndy Yan 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4032ecc31b6eSAndy Yan 			false);
4033ecc31b6eSAndy Yan 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
4034ee01dbb2SDamon Ding 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
4035ee01dbb2SDamon Ding 		    cstate->dma_addr + splice_yrgb_offset);
4036ecc31b6eSAndy Yan 
4037ecc31b6eSAndy Yan 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
4038ecc31b6eSAndy Yan 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
4039ecc31b6eSAndy Yan 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
4040ecc31b6eSAndy Yan 
4041ecc31b6eSAndy Yan 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
4042ecc31b6eSAndy Yan 
40435fa6e665SDamon Ding 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4044ecc31b6eSAndy Yan 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4045ecc31b6eSAndy Yan 			CLUSTER_RGB2YUV_EN_SHIFT,
4046ecc31b6eSAndy Yan 			is_yuv_output(conn_state->bus_format), false);
4047ecc31b6eSAndy Yan 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
4048ecc31b6eSAndy Yan 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
4049ecc31b6eSAndy Yan 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
4050ecc31b6eSAndy Yan 
4051ecc31b6eSAndy Yan 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4052d0408543SAndy Yan }
4053d0408543SAndy Yan 
4054ecc31b6eSAndy Yan static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
4055ecc31b6eSAndy Yan {
4056ecc31b6eSAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
4057ecc31b6eSAndy Yan 	struct connector_state *conn_state = &state->conn_state;
4058ecc31b6eSAndy Yan 	struct drm_display_mode *mode = &conn_state->mode;
4059ecc31b6eSAndy Yan 	struct vop2 *vop2 = cstate->private;
4060ee01dbb2SDamon Ding 	int src_w = cstate->src_rect.w;
4061ee01dbb2SDamon Ding 	int src_h = cstate->src_rect.h;
4062ee01dbb2SDamon Ding 	int crtc_x = cstate->crtc_rect.x;
4063ee01dbb2SDamon Ding 	int crtc_y = cstate->crtc_rect.y;
4064ee01dbb2SDamon Ding 	int crtc_w = cstate->crtc_rect.w;
4065ee01dbb2SDamon Ding 	int crtc_h = cstate->crtc_rect.h;
4066ecc31b6eSAndy Yan 	int xvir = cstate->xvir;
4067ecc31b6eSAndy Yan 	int y_mirror = 0;
4068ecc31b6eSAndy Yan 	int csc_mode;
4069ecc31b6eSAndy Yan 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4070ee01dbb2SDamon Ding 	/* offset of the right window in splice mode */
4071ee01dbb2SDamon Ding 	u32 splice_pixel_offset = 0;
4072ee01dbb2SDamon Ding 	u32 splice_yrgb_offset = 0;
4073ecc31b6eSAndy Yan 	u32 win_offset = win->reg_offset;
4074ecc31b6eSAndy Yan 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4075ecc31b6eSAndy Yan 
4076ee01dbb2SDamon Ding 	if (win->splice_mode_right) {
4077ee01dbb2SDamon Ding 		src_w = cstate->right_src_rect.w;
4078ee01dbb2SDamon Ding 		src_h = cstate->right_src_rect.h;
4079ee01dbb2SDamon Ding 		crtc_x = cstate->right_crtc_rect.x;
4080ee01dbb2SDamon Ding 		crtc_y = cstate->right_crtc_rect.y;
4081ee01dbb2SDamon Ding 		crtc_w = cstate->right_crtc_rect.w;
4082ee01dbb2SDamon Ding 		crtc_h = cstate->right_crtc_rect.h;
4083ee01dbb2SDamon Ding 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4084ee01dbb2SDamon Ding 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4085ee01dbb2SDamon Ding 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4086ee01dbb2SDamon Ding 	}
4087ee01dbb2SDamon Ding 
408874bd8269SSandy Huang 	/*
408974bd8269SSandy Huang 	 * This is workaround solution for IC design:
409074bd8269SSandy Huang 	 * esmart can't support scale down when actual_w % 16 == 1.
409174bd8269SSandy Huang 	 */
409274bd8269SSandy Huang 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
409374bd8269SSandy Huang 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
409474bd8269SSandy Huang 		src_w -= 1;
409574bd8269SSandy Huang 	}
409674bd8269SSandy Huang 
4097d0408543SAndy Yan 	act_info = (src_h - 1) << 16;
4098d0408543SAndy Yan 	act_info |= (src_w - 1) & 0xffff;
4099d0408543SAndy Yan 
4100d0408543SAndy Yan 	dsp_info = (crtc_h - 1) << 16;
4101d0408543SAndy Yan 	dsp_info |= (crtc_w - 1) & 0xffff;
4102d0408543SAndy Yan 
4103d0408543SAndy Yan 	dsp_stx = crtc_x;
4104d0408543SAndy Yan 	dsp_sty = crtc_y;
4105d0408543SAndy Yan 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4106d0408543SAndy Yan 
4107d0408543SAndy Yan 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4108d0408543SAndy Yan 		y_mirror = 1;
4109d0408543SAndy Yan 	else
4110d0408543SAndy Yan 		y_mirror = 0;
4111d0408543SAndy Yan 
41125fa6e665SDamon Ding 	if (is_vop3(vop2))
41135fa6e665SDamon Ding 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
41145fa6e665SDamon Ding 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
41155fa6e665SDamon Ding 
4116ecc31b6eSAndy Yan 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
41173e39a5a1SSandy Huang 
4118452afb13SDamon Ding 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4119452afb13SDamon Ding 	    vop2->version == VOP_VERSION_RK3562)
4120a33b790fSDamon Ding 		vop2_axi_config(vop2, win);
4121a33b790fSDamon Ding 
4122d0408543SAndy Yan 	if (y_mirror)
4123d0408543SAndy Yan 		cstate->dma_addr += (src_h - 1) * xvir * 4;
4124d0408543SAndy Yan 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
4125d0408543SAndy Yan 			YMIRROR_EN_SHIFT, y_mirror, false);
4126d0408543SAndy Yan 
4127d0408543SAndy Yan 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4128d0408543SAndy Yan 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4129d0408543SAndy Yan 			false);
4130d0408543SAndy Yan 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
4131d0408543SAndy Yan 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
4132ee01dbb2SDamon Ding 		    cstate->dma_addr + splice_yrgb_offset);
4133d0408543SAndy Yan 
4134d0408543SAndy Yan 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
4135d0408543SAndy Yan 		    act_info);
4136d0408543SAndy Yan 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
4137d0408543SAndy Yan 		    dsp_info);
4138d0408543SAndy Yan 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
4139d0408543SAndy Yan 
4140d0408543SAndy Yan 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
4141d0408543SAndy Yan 			WIN_EN_SHIFT, 1, false);
4142d0408543SAndy Yan 
41435fa6e665SDamon Ding 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
414410ee9f5bSAlgea Cao 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
414510ee9f5bSAlgea Cao 			RGB2YUV_EN_SHIFT,
414610ee9f5bSAlgea Cao 			is_yuv_output(conn_state->bus_format), false);
414710ee9f5bSAlgea Cao 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
414810ee9f5bSAlgea Cao 			CSC_MODE_SHIFT, csc_mode, false);
414910ee9f5bSAlgea Cao 
4150d0408543SAndy Yan 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4151ecc31b6eSAndy Yan }
4152ecc31b6eSAndy Yan 
4153ee01dbb2SDamon Ding static void vop2_calc_display_rect_for_splice(struct display_state *state)
4154ee01dbb2SDamon Ding {
4155ee01dbb2SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
4156ee01dbb2SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
4157ee01dbb2SDamon Ding 	struct drm_display_mode *mode = &conn_state->mode;
4158ee01dbb2SDamon Ding 	struct display_rect *src_rect = &cstate->src_rect;
4159ee01dbb2SDamon Ding 	struct display_rect *dst_rect = &cstate->crtc_rect;
4160ee01dbb2SDamon Ding 	struct display_rect left_src, left_dst, right_src, right_dst;
4161ee01dbb2SDamon Ding 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
4162ee01dbb2SDamon Ding 	int left_src_w, left_dst_w, right_dst_w;
4163ee01dbb2SDamon Ding 
4164ee01dbb2SDamon Ding 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
4165ee01dbb2SDamon Ding 	if (left_dst_w < 0)
4166ee01dbb2SDamon Ding 		left_dst_w = 0;
4167ee01dbb2SDamon Ding 	right_dst_w = dst_rect->w - left_dst_w;
4168ee01dbb2SDamon Ding 
4169ee01dbb2SDamon Ding 	if (!right_dst_w)
4170ee01dbb2SDamon Ding 		left_src_w = src_rect->w;
4171ee01dbb2SDamon Ding 	else
41720df0fd39SSandy Huang 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
4173ee01dbb2SDamon Ding 
4174ee01dbb2SDamon Ding 	left_src.x = src_rect->x;
4175ee01dbb2SDamon Ding 	left_src.w = left_src_w;
4176ee01dbb2SDamon Ding 	left_dst.x = dst_rect->x;
4177ee01dbb2SDamon Ding 	left_dst.w = left_dst_w;
4178ee01dbb2SDamon Ding 	right_src.x = left_src.x + left_src.w;
4179ee01dbb2SDamon Ding 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
4180ee01dbb2SDamon Ding 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
4181ee01dbb2SDamon Ding 	right_dst.w = right_dst_w;
4182ee01dbb2SDamon Ding 
4183ee01dbb2SDamon Ding 	left_src.y = src_rect->y;
4184ee01dbb2SDamon Ding 	left_src.h = src_rect->h;
4185ee01dbb2SDamon Ding 	left_dst.y = dst_rect->y;
4186ee01dbb2SDamon Ding 	left_dst.h = dst_rect->h;
4187ee01dbb2SDamon Ding 	right_src.y = src_rect->y;
4188ee01dbb2SDamon Ding 	right_src.h = src_rect->h;
4189ee01dbb2SDamon Ding 	right_dst.y = dst_rect->y;
4190ee01dbb2SDamon Ding 	right_dst.h = dst_rect->h;
4191ee01dbb2SDamon Ding 
4192ee01dbb2SDamon Ding 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
4193ee01dbb2SDamon Ding 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
4194ee01dbb2SDamon Ding 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
4195ee01dbb2SDamon Ding 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
4196ee01dbb2SDamon Ding }
4197ee01dbb2SDamon Ding 
4198ecc31b6eSAndy Yan static int rockchip_vop2_set_plane(struct display_state *state)
4199ecc31b6eSAndy Yan {
4200ecc31b6eSAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
4201ecc31b6eSAndy Yan 	struct vop2 *vop2 = cstate->private;
4202ecc31b6eSAndy Yan 	struct vop2_win_data *win_data;
4203ee01dbb2SDamon Ding 	struct vop2_win_data *splice_win_data;
4204ecc31b6eSAndy Yan 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4205ecc31b6eSAndy Yan 	char plane_name[10] = {0};
4206ecc31b6eSAndy Yan 
4207ee01dbb2SDamon Ding 	if (cstate->crtc_rect.w > cstate->max_output.width) {
4208ecc31b6eSAndy Yan 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
4209ee01dbb2SDamon Ding 		       cstate->crtc_rect.w, cstate->max_output.width);
4210ecc31b6eSAndy Yan 		return -EINVAL;
4211ecc31b6eSAndy Yan 	}
4212ecc31b6eSAndy Yan 
4213ecc31b6eSAndy Yan 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4214ecc31b6eSAndy Yan 	if (!win_data) {
4215ecc31b6eSAndy Yan 		printf("invalid win id %d\n", primary_plane_id);
4216ecc31b6eSAndy Yan 		return -ENODEV;
4217ecc31b6eSAndy Yan 	}
4218ecc31b6eSAndy Yan 
42195fa6e665SDamon Ding 	/* ignore some plane register according vop3 esmart lb mode */
42205fa6e665SDamon Ding 	if (vop3_ignore_plane(vop2, win_data))
42215fa6e665SDamon Ding 		return -EACCES;
42225fa6e665SDamon Ding 
4223b6ba80b4SDamon Ding 	if (vop2->version == VOP_VERSION_RK3588) {
4224b6ba80b4SDamon Ding 		if (vop2_power_domain_on(vop2, win_data->pd_id))
4225b6ba80b4SDamon Ding 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
4226b6ba80b4SDamon Ding 	}
4227b6ba80b4SDamon Ding 
4228ee01dbb2SDamon Ding 	if (cstate->splice_mode) {
4229ee01dbb2SDamon Ding 		if (win_data->splice_win_id) {
4230ee01dbb2SDamon Ding 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
4231ee01dbb2SDamon Ding 			splice_win_data->splice_mode_right = true;
4232b6ba80b4SDamon Ding 
4233b6ba80b4SDamon Ding 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
4234b6ba80b4SDamon Ding 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
4235b6ba80b4SDamon Ding 
4236ee01dbb2SDamon Ding 			vop2_calc_display_rect_for_splice(state);
4237ee01dbb2SDamon Ding 			if (win_data->type == CLUSTER_LAYER)
4238ee01dbb2SDamon Ding 				vop2_set_cluster_win(state, splice_win_data);
4239ee01dbb2SDamon Ding 			else
4240ee01dbb2SDamon Ding 				vop2_set_smart_win(state, splice_win_data);
4241ee01dbb2SDamon Ding 		} else {
4242ee01dbb2SDamon Ding 			printf("ERROR: splice mode is unsupported by plane %s\n",
4243ee01dbb2SDamon Ding 			       get_plane_name(primary_plane_id, plane_name));
4244ee01dbb2SDamon Ding 			return -EINVAL;
4245ee01dbb2SDamon Ding 		}
4246ee01dbb2SDamon Ding 	}
4247ee01dbb2SDamon Ding 
4248ecc31b6eSAndy Yan 	if (win_data->type == CLUSTER_LAYER)
4249ecc31b6eSAndy Yan 		vop2_set_cluster_win(state, win_data);
4250ecc31b6eSAndy Yan 	else
4251ecc31b6eSAndy Yan 		vop2_set_smart_win(state, win_data);
42528895aec1SSandy Huang 
42538895aec1SSandy Huang 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
42548895aec1SSandy Huang 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
4255ee01dbb2SDamon Ding 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
4256ee01dbb2SDamon Ding 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
42578895aec1SSandy Huang 		cstate->dma_addr);
42588895aec1SSandy Huang 
4259d0408543SAndy Yan 	return 0;
4260d0408543SAndy Yan }
4261d0408543SAndy Yan 
4262d0408543SAndy Yan static int rockchip_vop2_prepare(struct display_state *state)
4263d0408543SAndy Yan {
4264d0408543SAndy Yan 	return 0;
4265d0408543SAndy Yan }
4266d0408543SAndy Yan 
426712ee5af0SDamon Ding static void vop2_dsc_cfg_done(struct display_state *state)
426812ee5af0SDamon Ding {
426912ee5af0SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
427012ee5af0SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
427112ee5af0SDamon Ding 	struct vop2 *vop2 = cstate->private;
427212ee5af0SDamon Ding 	u8 dsc_id = cstate->dsc_id;
427312ee5af0SDamon Ding 	u32 ctrl_regs_offset = (dsc_id * 0x30);
427412ee5af0SDamon Ding 
427512ee5af0SDamon Ding 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
427612ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
427712ee5af0SDamon Ding 				DSC_CFG_DONE_SHIFT, 1, false);
427812ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
427912ee5af0SDamon Ding 				DSC_CFG_DONE_SHIFT, 1, false);
428012ee5af0SDamon Ding 	} else {
428112ee5af0SDamon Ding 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
428212ee5af0SDamon Ding 				DSC_CFG_DONE_SHIFT, 1, false);
428312ee5af0SDamon Ding 	}
428412ee5af0SDamon Ding }
428512ee5af0SDamon Ding 
4286d0408543SAndy Yan static int rockchip_vop2_enable(struct display_state *state)
4287d0408543SAndy Yan {
4288d0408543SAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
4289d0408543SAndy Yan 	struct vop2 *vop2 = cstate->private;
429052ee18acSSandy Huang 	u32 vp_offset = (cstate->crtc_id * 0x100);
4291ecc31b6eSAndy Yan 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4292d0408543SAndy Yan 
4293d0408543SAndy Yan 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4294d0408543SAndy Yan 			STANDBY_EN_SHIFT, 0, false);
4295ee01dbb2SDamon Ding 
4296ee01dbb2SDamon Ding 	if (cstate->splice_mode)
4297ee01dbb2SDamon Ding 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4298ee01dbb2SDamon Ding 
4299d0408543SAndy Yan 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4300d0408543SAndy Yan 
430112ee5af0SDamon Ding 	if (cstate->dsc_enable)
430212ee5af0SDamon Ding 		vop2_dsc_cfg_done(state);
430312ee5af0SDamon Ding 
4304d0408543SAndy Yan 	return 0;
4305d0408543SAndy Yan }
4306d0408543SAndy Yan 
4307d0408543SAndy Yan static int rockchip_vop2_disable(struct display_state *state)
4308d0408543SAndy Yan {
4309d0408543SAndy Yan 	struct crtc_state *cstate = &state->crtc_state;
4310d0408543SAndy Yan 	struct vop2 *vop2 = cstate->private;
431152ee18acSSandy Huang 	u32 vp_offset = (cstate->crtc_id * 0x100);
4312ecc31b6eSAndy Yan 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4313d0408543SAndy Yan 
4314d0408543SAndy Yan 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4315d0408543SAndy Yan 			STANDBY_EN_SHIFT, 1, false);
4316ee01dbb2SDamon Ding 
4317ee01dbb2SDamon Ding 	if (cstate->splice_mode)
4318ee01dbb2SDamon Ding 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4319ee01dbb2SDamon Ding 
4320d0408543SAndy Yan 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4321d0408543SAndy Yan 
4322d0408543SAndy Yan 	return 0;
4323d0408543SAndy Yan }
4324d0408543SAndy Yan 
4325ee008497SSandy Huang static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
4326ee008497SSandy Huang {
4327ee008497SSandy Huang 	struct crtc_state *cstate = &state->crtc_state;
4328ee008497SSandy Huang 	struct vop2 *vop2 = cstate->private;
4329ee008497SSandy Huang 	int i = 0;
4330ee008497SSandy Huang 	int correct_cursor_plane = -1;
4331ee008497SSandy Huang 	int plane_type = -1;
4332ee008497SSandy Huang 
4333ee008497SSandy Huang 	if (cursor_plane < 0)
4334ee008497SSandy Huang 		return -1;
4335ee008497SSandy Huang 
4336ee008497SSandy Huang 	if (plane_mask & (1 << cursor_plane))
4337ee008497SSandy Huang 		return cursor_plane;
4338ee008497SSandy Huang 
4339ee008497SSandy Huang 	/* Get current cursor plane type */
4340ee008497SSandy Huang 	for (i = 0; i < vop2->data->nr_layers; i++) {
4341ee008497SSandy Huang 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
4342ee008497SSandy Huang 			plane_type = vop2->data->plane_table[i].plane_type;
4343ee008497SSandy Huang 			break;
4344ee008497SSandy Huang 		}
4345ee008497SSandy Huang 	}
4346ee008497SSandy Huang 
4347ee008497SSandy Huang 	/* Get the other same plane type plane id */
4348ee008497SSandy Huang 	for (i = 0; i < vop2->data->nr_layers; i++) {
4349ee008497SSandy Huang 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4350ee008497SSandy Huang 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4351ee008497SSandy Huang 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4352ee008497SSandy Huang 			break;
4353ee008497SSandy Huang 		}
4354ee008497SSandy Huang 	}
4355ee008497SSandy Huang 
4356ee008497SSandy Huang 	/* To check whether the new correct_cursor_plane is attach to current vp */
4357ee008497SSandy Huang 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4358ee008497SSandy Huang 		printf("error: faild to find correct plane as cursor plane\n");
4359ee008497SSandy Huang 		return -1;
4360ee008497SSandy Huang 	}
4361ee008497SSandy Huang 
4362ee008497SSandy Huang 	printf("vp%d adjust cursor plane from %d to %d\n",
4363ee008497SSandy Huang 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4364ee008497SSandy Huang 
4365ee008497SSandy Huang 	return correct_cursor_plane;
4366ee008497SSandy Huang }
4367ee008497SSandy Huang 
4368b0989546SSandy Huang static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4369b0989546SSandy Huang {
4370b0989546SSandy Huang 	struct crtc_state *cstate = &state->crtc_state;
4371b0989546SSandy Huang 	struct vop2 *vop2 = cstate->private;
4372b0989546SSandy Huang 	ofnode vp_node;
4373b0989546SSandy Huang 	struct device_node *port_parent_node = cstate->ports_node;
4374b0989546SSandy Huang 	static bool vop_fix_dts;
4375b0989546SSandy Huang 	const char *path;
4376b0989546SSandy Huang 	u32 plane_mask = 0;
4377b0989546SSandy Huang 	int vp_id = 0;
4378ee008497SSandy Huang 	int cursor_plane_id = -1;
4379b0989546SSandy Huang 
43805fa6e665SDamon Ding 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4381b0989546SSandy Huang 		return 0;
4382b0989546SSandy Huang 
4383b0989546SSandy Huang 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4384b0989546SSandy Huang 		path = vp_node.np->full_name;
4385b0989546SSandy Huang 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4386b0989546SSandy Huang 
43878b1fe597SSandy Huang 		if (cstate->crtc->assign_plane)
43888b1fe597SSandy Huang 			continue;
4389ee008497SSandy Huang 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4390ee008497SSandy Huang 								 cstate->crtc->vps[vp_id].cursor_plane);
4391ee008497SSandy Huang 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4392b0989546SSandy Huang 		       vp_id, plane_mask,
4393ee008497SSandy Huang 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4394ee008497SSandy Huang 		       cursor_plane_id);
4395b0989546SSandy Huang 
4396b0989546SSandy Huang 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4397b0989546SSandy Huang 				     plane_mask, 1);
4398b0989546SSandy Huang 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4399b0989546SSandy Huang 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4400ee008497SSandy Huang 		if (cursor_plane_id >= 0)
4401ee008497SSandy Huang 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4402ee008497SSandy Huang 					     cursor_plane_id, 1);
4403b0989546SSandy Huang 		vp_id++;
4404b0989546SSandy Huang 	}
4405b0989546SSandy Huang 
4406b0989546SSandy Huang 	vop_fix_dts = true;
4407b0989546SSandy Huang 
4408b0989546SSandy Huang 	return 0;
4409b0989546SSandy Huang }
4410b0989546SSandy Huang 
4411820a5c17SDamon Ding static int rockchip_vop2_check(struct display_state *state)
4412820a5c17SDamon Ding {
4413820a5c17SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
4414820a5c17SDamon Ding 	struct rockchip_crtc *crtc = cstate->crtc;
4415820a5c17SDamon Ding 
4416820a5c17SDamon Ding 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4417820a5c17SDamon Ding 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4418820a5c17SDamon Ding 		return -ENOTSUPP;
4419820a5c17SDamon Ding 	}
4420820a5c17SDamon Ding 
4421820a5c17SDamon Ding 	if (cstate->splice_mode) {
4422820a5c17SDamon Ding 		crtc->splice_mode = true;
4423820a5c17SDamon Ding 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4424820a5c17SDamon Ding 	}
4425820a5c17SDamon Ding 
4426820a5c17SDamon Ding 	return 0;
4427820a5c17SDamon Ding }
4428820a5c17SDamon Ding 
442922007755SDamon Ding static int rockchip_vop2_mode_valid(struct display_state *state)
443022007755SDamon Ding {
443122007755SDamon Ding 	struct connector_state *conn_state = &state->conn_state;
443222007755SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
443322007755SDamon Ding 	struct drm_display_mode *mode = &conn_state->mode;
443422007755SDamon Ding 	struct videomode vm;
443522007755SDamon Ding 
443622007755SDamon Ding 	drm_display_mode_to_videomode(mode, &vm);
443722007755SDamon Ding 
443822007755SDamon Ding 	if (vm.hactive < 32 || vm.vactive < 32 ||
443922007755SDamon Ding 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
444022007755SDamon Ding 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
444122007755SDamon Ding 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
444222007755SDamon Ding 		return -EINVAL;
444322007755SDamon Ding 	}
444422007755SDamon Ding 
444522007755SDamon Ding 	return 0;
444622007755SDamon Ding }
444722007755SDamon Ding 
4448*b02eb70bSDamon Ding static int rockchip_vop2_mode_fixup(struct display_state *state)
4449*b02eb70bSDamon Ding {
4450*b02eb70bSDamon Ding 	struct connector_state *conn_state = &state->conn_state;
4451*b02eb70bSDamon Ding 	struct drm_display_mode *mode = &conn_state->mode;
4452*b02eb70bSDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
4453*b02eb70bSDamon Ding 	struct vop2 *vop2 = cstate->private;
4454*b02eb70bSDamon Ding 
4455*b02eb70bSDamon Ding 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
4456*b02eb70bSDamon Ding 
4457*b02eb70bSDamon Ding 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
4458*b02eb70bSDamon Ding 		mode->crtc_clock *= 2;
4459*b02eb70bSDamon Ding 
4460*b02eb70bSDamon Ding 	/*
4461*b02eb70bSDamon Ding 	 * For RK3528, the path of CVBS output is like:
4462*b02eb70bSDamon Ding 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
4463*b02eb70bSDamon Ding 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
4464*b02eb70bSDamon Ding 	 * clock needs.
4465*b02eb70bSDamon Ding 	 */
4466*b02eb70bSDamon Ding 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
4467*b02eb70bSDamon Ding 		mode->crtc_clock *= 4;
4468*b02eb70bSDamon Ding 
4469*b02eb70bSDamon Ding 	if (conn_state->secondary) {
4470*b02eb70bSDamon Ding 		mode->crtc_clock *= 2;
4471*b02eb70bSDamon Ding 		mode->crtc_hdisplay *= 2;
4472*b02eb70bSDamon Ding 		mode->crtc_hsync_start *= 2;
4473*b02eb70bSDamon Ding 		mode->crtc_hsync_end *= 2;
4474*b02eb70bSDamon Ding 		mode->crtc_htotal *= 2;
4475*b02eb70bSDamon Ding 	}
4476*b02eb70bSDamon Ding 
4477*b02eb70bSDamon Ding 	return 0;
4478*b02eb70bSDamon Ding }
4479*b02eb70bSDamon Ding 
44804c765862SDamon Ding #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
44814c765862SDamon Ding 
44824c765862SDamon Ding static int rockchip_vop2_plane_check(struct display_state *state)
44834c765862SDamon Ding {
44844c765862SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
44854c765862SDamon Ding 	struct vop2 *vop2 = cstate->private;
44864c765862SDamon Ding 	struct display_rect *src = &cstate->src_rect;
44874c765862SDamon Ding 	struct display_rect *dst = &cstate->crtc_rect;
44884c765862SDamon Ding 	struct vop2_win_data *win_data;
44894c765862SDamon Ding 	int min_scale, max_scale;
44904c765862SDamon Ding 	int hscale, vscale;
44914c765862SDamon Ding 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
44924c765862SDamon Ding 
44934c765862SDamon Ding 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
44944c765862SDamon Ding 	if (!win_data) {
44954c765862SDamon Ding 		printf("ERROR: invalid win id %d\n", primary_plane_id);
44964c765862SDamon Ding 		return -ENODEV;
44974c765862SDamon Ding 	}
44984c765862SDamon Ding 
44994c765862SDamon Ding 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
45004c765862SDamon Ding 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
45014c765862SDamon Ding 
45024c765862SDamon Ding 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
45034c765862SDamon Ding 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
45044c765862SDamon Ding 	if (hscale < 0 || vscale < 0) {
45054c765862SDamon Ding 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
45064c765862SDamon Ding 		return -ERANGE;
45074c765862SDamon Ding 		}
45084c765862SDamon Ding 
45094c765862SDamon Ding 	return 0;
45104c765862SDamon Ding }
4511337d1c13SDamon Ding 
45128e7ef808SDamon Ding static int rockchip_vop2_apply_soft_te(struct display_state *state)
45138e7ef808SDamon Ding {
4514d8e7f4a5SSandy Huang 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
45158e7ef808SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
45168e7ef808SDamon Ding 	struct vop2 *vop2 = cstate->private;
45178e7ef808SDamon Ding 	u32 vp_offset = (cstate->crtc_id * 0x100);
45188e7ef808SDamon Ding 	int val = 0;
45198e7ef808SDamon Ding 	int ret = 0;
45208e7ef808SDamon Ding 
45218e7ef808SDamon Ding 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
45228e7ef808SDamon Ding 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
45238e7ef808SDamon Ding 	if (!ret) {
4524d8e7f4a5SSandy Huang #ifndef CONFIG_SPL_BUILD
45258e7ef808SDamon Ding 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
45268e7ef808SDamon Ding 					 !val, 50 * 1000);
45278e7ef808SDamon Ding 		if (!ret) {
45288e7ef808SDamon Ding 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
45298e7ef808SDamon Ding 						 val, 50 * 1000);
45308e7ef808SDamon Ding 			if (!ret) {
45318e7ef808SDamon Ding 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
45328e7ef808SDamon Ding 						EN_MASK, EDPI_WMS_FS, 1, false);
45338e7ef808SDamon Ding 			} else {
45348e7ef808SDamon Ding 				printf("ERROR: vp%d wait for active TE signal timeout\n",
45358e7ef808SDamon Ding 				       cstate->crtc_id);
45368e7ef808SDamon Ding 				return ret;
45378e7ef808SDamon Ding 			}
45388e7ef808SDamon Ding 		} else {
45398e7ef808SDamon Ding 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
45408e7ef808SDamon Ding 			return ret;
45418e7ef808SDamon Ding 		}
4542d8e7f4a5SSandy Huang #endif
45438e7ef808SDamon Ding 	} else {
45448e7ef808SDamon Ding 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
45458e7ef808SDamon Ding 		return ret;
45468e7ef808SDamon Ding 	}
45478e7ef808SDamon Ding 
45488e7ef808SDamon Ding 	return 0;
45498e7ef808SDamon Ding }
45508e7ef808SDamon Ding 
455172388c26SDamon Ding static int rockchip_vop2_regs_dump(struct display_state *state)
455272388c26SDamon Ding {
455372388c26SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
455472388c26SDamon Ding 	struct vop2 *vop2 = cstate->private;
455572388c26SDamon Ding 	const struct vop2_data *vop2_data = vop2->data;
455672388c26SDamon Ding 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
455772388c26SDamon Ding 	u32 n, i, j;
455872388c26SDamon Ding 	u32 base;
455972388c26SDamon Ding 
456072388c26SDamon Ding 	if (!cstate->crtc->active)
456172388c26SDamon Ding 		return -EINVAL;
456272388c26SDamon Ding 
456372388c26SDamon Ding 	n = vop2_data->dump_regs_size;
456472388c26SDamon Ding 	for (i = 0; i < n; i++) {
456572388c26SDamon Ding 		base = regs[i].offset;
456672388c26SDamon Ding 		printf("\n%s:\n", regs[i].name);
456772388c26SDamon Ding 		for (j = 0; j < 68;) {
456872388c26SDamon Ding 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
456972388c26SDamon Ding 			       vop2_readl(vop2, base + (4 * j)),
457072388c26SDamon Ding 			       vop2_readl(vop2, base + (4 * (j + 1))),
457172388c26SDamon Ding 			       vop2_readl(vop2, base + (4 * (j + 2))),
457272388c26SDamon Ding 			       vop2_readl(vop2, base + (4 * (j + 3))));
457372388c26SDamon Ding 			j += 4;
457472388c26SDamon Ding 		}
457572388c26SDamon Ding 	}
457672388c26SDamon Ding 
457772388c26SDamon Ding 	return 0;
457872388c26SDamon Ding }
457972388c26SDamon Ding 
458072388c26SDamon Ding static int rockchip_vop2_active_regs_dump(struct display_state *state)
458172388c26SDamon Ding {
458272388c26SDamon Ding 	struct crtc_state *cstate = &state->crtc_state;
458372388c26SDamon Ding 	struct vop2 *vop2 = cstate->private;
458472388c26SDamon Ding 	const struct vop2_data *vop2_data = vop2->data;
458572388c26SDamon Ding 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
458672388c26SDamon Ding 	u32 n, i, j;
458772388c26SDamon Ding 	u32 base;
458872388c26SDamon Ding 	bool enable_state;
458972388c26SDamon Ding 
459072388c26SDamon Ding 	if (!cstate->crtc->active)
459172388c26SDamon Ding 		return -EINVAL;
459272388c26SDamon Ding 
459372388c26SDamon Ding 	n = vop2_data->dump_regs_size;
459472388c26SDamon Ding 	for (i = 0; i < n; i++) {
459572388c26SDamon Ding 		if (regs[i].state_mask) {
459672388c26SDamon Ding 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
459772388c26SDamon Ding 				       regs[i].state_mask;
459872388c26SDamon Ding 			if (enable_state != regs[i].enable_state)
459972388c26SDamon Ding 				continue;
460072388c26SDamon Ding 		}
460172388c26SDamon Ding 
460272388c26SDamon Ding 		base = regs[i].offset;
460372388c26SDamon Ding 		printf("\n%s:\n", regs[i].name);
460472388c26SDamon Ding 		for (j = 0; j < 68;) {
460572388c26SDamon Ding 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
460672388c26SDamon Ding 			       vop2_readl(vop2, base + (4 * j)),
460772388c26SDamon Ding 			       vop2_readl(vop2, base + (4 * (j + 1))),
460872388c26SDamon Ding 			       vop2_readl(vop2, base + (4 * (j + 2))),
460972388c26SDamon Ding 			       vop2_readl(vop2, base + (4 * (j + 3))));
461072388c26SDamon Ding 			j += 4;
461172388c26SDamon Ding 		}
461272388c26SDamon Ding 	}
461372388c26SDamon Ding 
461472388c26SDamon Ding 	return 0;
461572388c26SDamon Ding }
461672388c26SDamon Ding 
461772388c26SDamon Ding static struct vop2_dump_regs rk3528_dump_regs[] = {
461872388c26SDamon Ding 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
461972388c26SDamon Ding 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
462072388c26SDamon Ding 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
462172388c26SDamon Ding 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
462272388c26SDamon Ding 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
462372388c26SDamon Ding 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
462472388c26SDamon Ding 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
462572388c26SDamon Ding 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
462672388c26SDamon Ding 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
462772388c26SDamon Ding 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
462872388c26SDamon Ding 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
462972388c26SDamon Ding 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
463072388c26SDamon Ding 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
463172388c26SDamon Ding };
463272388c26SDamon Ding 
46335fa6e665SDamon Ding static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
46345fa6e665SDamon Ding 	ROCKCHIP_VOP2_ESMART0,
46355fa6e665SDamon Ding 	ROCKCHIP_VOP2_ESMART1,
46365fa6e665SDamon Ding 	ROCKCHIP_VOP2_ESMART2,
46375fa6e665SDamon Ding 	ROCKCHIP_VOP2_ESMART3,
46385fa6e665SDamon Ding };
46395fa6e665SDamon Ding 
46405fa6e665SDamon Ding static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
46415fa6e665SDamon Ding 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
46425fa6e665SDamon Ding 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
46435fa6e665SDamon Ding 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
46445fa6e665SDamon Ding 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
46455fa6e665SDamon Ding 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
46465fa6e665SDamon Ding };
46475fa6e665SDamon Ding 
46485fa6e665SDamon Ding static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
46495fa6e665SDamon Ding 	{ /* one display policy for hdmi */
46505fa6e665SDamon Ding 		{/* main display */
4651ebbd144cSAlgea Cao 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
46525fa6e665SDamon Ding 			.attached_layers_nr = 4,
46535fa6e665SDamon Ding 			.attached_layers = {
46545fa6e665SDamon Ding 				  ROCKCHIP_VOP2_CLUSTER0,
46555fa6e665SDamon Ding 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
46565fa6e665SDamon Ding 				},
46575fa6e665SDamon Ding 		},
46585fa6e665SDamon Ding 		{/* second display */},
46595fa6e665SDamon Ding 		{/* third  display */},
46605fa6e665SDamon Ding 		{/* fourth display */},
46615fa6e665SDamon Ding 	},
46625fa6e665SDamon Ding 
46635fa6e665SDamon Ding 	{ /* two display policy */
46645fa6e665SDamon Ding 		{/* main display */
4665ebbd144cSAlgea Cao 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
46665fa6e665SDamon Ding 			.attached_layers_nr = 3,
46675fa6e665SDamon Ding 			.attached_layers = {
46685fa6e665SDamon Ding 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
46695fa6e665SDamon Ding 				},
46705fa6e665SDamon Ding 		},
46715fa6e665SDamon Ding 
46725fa6e665SDamon Ding 		{/* second display */
46735fa6e665SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
46745fa6e665SDamon Ding 			.attached_layers_nr = 2,
46755fa6e665SDamon Ding 			.attached_layers = {
46765fa6e665SDamon Ding 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
46775fa6e665SDamon Ding 				},
46785fa6e665SDamon Ding 		},
46795fa6e665SDamon Ding 		{/* third  display */},
46805fa6e665SDamon Ding 		{/* fourth display */},
46815fa6e665SDamon Ding 	},
46825fa6e665SDamon Ding 
46835fa6e665SDamon Ding 	{ /* one display policy for cvbs */
46845fa6e665SDamon Ding 		{/* main display */
46855fa6e665SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
46865fa6e665SDamon Ding 			.attached_layers_nr = 2,
46875fa6e665SDamon Ding 			.attached_layers = {
46885fa6e665SDamon Ding 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
46895fa6e665SDamon Ding 				},
46905fa6e665SDamon Ding 		},
46915fa6e665SDamon Ding 		{/* second display */},
46925fa6e665SDamon Ding 		{/* third  display */},
46935fa6e665SDamon Ding 		{/* fourth display */},
46945fa6e665SDamon Ding 	},
46955fa6e665SDamon Ding 
46965fa6e665SDamon Ding 	{/* reserved */},
46975fa6e665SDamon Ding };
46985fa6e665SDamon Ding 
46995fa6e665SDamon Ding static struct vop2_win_data rk3528_win_data[5] = {
47005fa6e665SDamon Ding 	{
47015fa6e665SDamon Ding 		.name = "Esmart0",
47025fa6e665SDamon Ding 		.phys_id = ROCKCHIP_VOP2_ESMART0,
47035fa6e665SDamon Ding 		.type = ESMART_LAYER,
47045fa6e665SDamon Ding 		.win_sel_port_offset = 8,
47055fa6e665SDamon Ding 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
47065fa6e665SDamon Ding 		.reg_offset = 0,
47075fa6e665SDamon Ding 		.axi_id = 0,
47085fa6e665SDamon Ding 		.axi_yrgb_id = 0x06,
47095fa6e665SDamon Ding 		.axi_uv_id = 0x07,
47105fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
47115fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47125fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
47135fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47145fa6e665SDamon Ding 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
47155fa6e665SDamon Ding 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
47165fa6e665SDamon Ding 		.max_upscale_factor = 8,
47175fa6e665SDamon Ding 		.max_downscale_factor = 8,
47185fa6e665SDamon Ding 	},
47195fa6e665SDamon Ding 
47205fa6e665SDamon Ding 	{
47215fa6e665SDamon Ding 		.name = "Esmart1",
47225fa6e665SDamon Ding 		.phys_id = ROCKCHIP_VOP2_ESMART1,
47235fa6e665SDamon Ding 		.type = ESMART_LAYER,
47245fa6e665SDamon Ding 		.win_sel_port_offset = 10,
47255fa6e665SDamon Ding 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
47265fa6e665SDamon Ding 		.reg_offset = 0x200,
47275fa6e665SDamon Ding 		.axi_id = 0,
47285fa6e665SDamon Ding 		.axi_yrgb_id = 0x08,
47295fa6e665SDamon Ding 		.axi_uv_id = 0x09,
47305fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
47315fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47325fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
47335fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47345fa6e665SDamon Ding 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
47355fa6e665SDamon Ding 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
47365fa6e665SDamon Ding 		.max_upscale_factor = 8,
47375fa6e665SDamon Ding 		.max_downscale_factor = 8,
47385fa6e665SDamon Ding 	},
47395fa6e665SDamon Ding 
47405fa6e665SDamon Ding 	{
47415fa6e665SDamon Ding 		.name = "Esmart2",
47425fa6e665SDamon Ding 		.phys_id = ROCKCHIP_VOP2_ESMART2,
47435fa6e665SDamon Ding 		.type = ESMART_LAYER,
47445fa6e665SDamon Ding 		.win_sel_port_offset = 12,
47455fa6e665SDamon Ding 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
47465fa6e665SDamon Ding 		.reg_offset = 0x400,
47475fa6e665SDamon Ding 		.axi_id = 0,
47485fa6e665SDamon Ding 		.axi_yrgb_id = 0x0a,
47495fa6e665SDamon Ding 		.axi_uv_id = 0x0b,
47505fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
47515fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47525fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
47535fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47545fa6e665SDamon Ding 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
47555fa6e665SDamon Ding 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
47565fa6e665SDamon Ding 		.max_upscale_factor = 8,
47575fa6e665SDamon Ding 		.max_downscale_factor = 8,
47585fa6e665SDamon Ding 	},
47595fa6e665SDamon Ding 
47605fa6e665SDamon Ding 	{
47615fa6e665SDamon Ding 		.name = "Esmart3",
47625fa6e665SDamon Ding 		.phys_id = ROCKCHIP_VOP2_ESMART3,
47635fa6e665SDamon Ding 		.type = ESMART_LAYER,
47645fa6e665SDamon Ding 		.win_sel_port_offset = 14,
47655fa6e665SDamon Ding 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
47665fa6e665SDamon Ding 		.reg_offset = 0x600,
47675fa6e665SDamon Ding 		.axi_id = 0,
47685fa6e665SDamon Ding 		.axi_yrgb_id = 0x0c,
47695fa6e665SDamon Ding 		.axi_uv_id = 0x0d,
47705fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
47715fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47725fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
47735fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47745fa6e665SDamon Ding 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
47755fa6e665SDamon Ding 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
47765fa6e665SDamon Ding 		.max_upscale_factor = 8,
47775fa6e665SDamon Ding 		.max_downscale_factor = 8,
47785fa6e665SDamon Ding 	},
47795fa6e665SDamon Ding 
47805fa6e665SDamon Ding 	{
47815fa6e665SDamon Ding 		.name = "Cluster0",
47825fa6e665SDamon Ding 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
47835fa6e665SDamon Ding 		.type = CLUSTER_LAYER,
47845fa6e665SDamon Ding 		.win_sel_port_offset = 0,
47855fa6e665SDamon Ding 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
47865fa6e665SDamon Ding 		.reg_offset = 0,
47875fa6e665SDamon Ding 		.axi_id = 0,
47885fa6e665SDamon Ding 		.axi_yrgb_id = 0x02,
47895fa6e665SDamon Ding 		.axi_uv_id = 0x03,
47905fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
47915fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47925fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
47935fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
47945fa6e665SDamon Ding 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
47955fa6e665SDamon Ding 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
47965fa6e665SDamon Ding 		.max_upscale_factor = 8,
47975fa6e665SDamon Ding 		.max_downscale_factor = 8,
47985fa6e665SDamon Ding 	},
47995fa6e665SDamon Ding };
48005fa6e665SDamon Ding 
48015fa6e665SDamon Ding static struct vop2_vp_data rk3528_vp_data[2] = {
48025fa6e665SDamon Ding 	{
48036027c871SZhang Yubing 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
48046027c871SZhang Yubing 			   VOP_FEATURE_POST_CSC,
48055fa6e665SDamon Ding 		.max_output = {4096, 4096},
4806b05105abSDamon Ding 		.layer_mix_dly = 6,
4807b05105abSDamon Ding 		.hdr_mix_dly = 2,
4808b05105abSDamon Ding 		.win_dly = 8,
48095fa6e665SDamon Ding 	},
48105fa6e665SDamon Ding 	{
48115fa6e665SDamon Ding 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
48125fa6e665SDamon Ding 		.max_output = {1920, 1080},
4813b05105abSDamon Ding 		.layer_mix_dly = 2,
4814b05105abSDamon Ding 		.hdr_mix_dly = 0,
4815b05105abSDamon Ding 		.win_dly = 8,
48165fa6e665SDamon Ding 	},
48175fa6e665SDamon Ding };
48185fa6e665SDamon Ding 
48195fa6e665SDamon Ding const struct vop2_data rk3528_vop = {
48205fa6e665SDamon Ding 	.version = VOP_VERSION_RK3528,
48215fa6e665SDamon Ding 	.nr_vps = 2,
48225fa6e665SDamon Ding 	.vp_data = rk3528_vp_data,
48235fa6e665SDamon Ding 	.win_data = rk3528_win_data,
48245fa6e665SDamon Ding 	.plane_mask = rk3528_vp_plane_mask[0],
48255fa6e665SDamon Ding 	.plane_table = rk3528_plane_table,
48265fa6e665SDamon Ding 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
48275fa6e665SDamon Ding 	.nr_layers = 5,
48285fa6e665SDamon Ding 	.nr_mixers = 3,
48295fa6e665SDamon Ding 	.nr_gammas = 2,
48305fa6e665SDamon Ding 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
483172388c26SDamon Ding 	.dump_regs = rk3528_dump_regs,
483272388c26SDamon Ding 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
483372388c26SDamon Ding };
483472388c26SDamon Ding 
483572388c26SDamon Ding static struct vop2_dump_regs rk3562_dump_regs[] = {
483672388c26SDamon Ding 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
483772388c26SDamon Ding 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
483872388c26SDamon Ding 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
483972388c26SDamon Ding 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
484072388c26SDamon Ding 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
484172388c26SDamon Ding 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
484272388c26SDamon Ding 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
484372388c26SDamon Ding 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
484472388c26SDamon Ding 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
484572388c26SDamon Ding 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
48465fa6e665SDamon Ding };
48475fa6e665SDamon Ding 
4848452afb13SDamon Ding static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4849452afb13SDamon Ding 	ROCKCHIP_VOP2_ESMART0,
4850452afb13SDamon Ding 	ROCKCHIP_VOP2_ESMART1,
4851452afb13SDamon Ding 	ROCKCHIP_VOP2_ESMART2,
4852452afb13SDamon Ding 	ROCKCHIP_VOP2_ESMART3,
4853452afb13SDamon Ding };
4854452afb13SDamon Ding 
4855452afb13SDamon Ding static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4856452afb13SDamon Ding 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4857452afb13SDamon Ding 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4858452afb13SDamon Ding 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4859452afb13SDamon Ding 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4860452afb13SDamon Ding };
4861452afb13SDamon Ding 
4862452afb13SDamon Ding static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4863452afb13SDamon Ding 	{ /* one display policy for hdmi */
4864452afb13SDamon Ding 		{/* main display */
4865452afb13SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4866452afb13SDamon Ding 			.attached_layers_nr = 4,
4867452afb13SDamon Ding 			.attached_layers = {
4868452afb13SDamon Ding 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
4869452afb13SDamon Ding 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
4870452afb13SDamon Ding 				},
4871452afb13SDamon Ding 		},
4872452afb13SDamon Ding 		{/* second display */},
4873452afb13SDamon Ding 		{/* third  display */},
4874452afb13SDamon Ding 		{/* fourth display */},
4875452afb13SDamon Ding 	},
4876452afb13SDamon Ding 
4877452afb13SDamon Ding 	{ /* two display policy */
4878452afb13SDamon Ding 		{/* main display */
4879452afb13SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4880452afb13SDamon Ding 			.attached_layers_nr = 2,
4881452afb13SDamon Ding 			.attached_layers = {
4882452afb13SDamon Ding 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4883452afb13SDamon Ding 				},
4884452afb13SDamon Ding 		},
4885452afb13SDamon Ding 
4886452afb13SDamon Ding 		{/* second display */
4887452afb13SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
4888452afb13SDamon Ding 			.attached_layers_nr = 2,
4889452afb13SDamon Ding 			.attached_layers = {
4890452afb13SDamon Ding 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4891452afb13SDamon Ding 				},
4892452afb13SDamon Ding 		},
4893452afb13SDamon Ding 		{/* third  display */},
4894452afb13SDamon Ding 		{/* fourth display */},
4895452afb13SDamon Ding 	},
4896452afb13SDamon Ding 
4897452afb13SDamon Ding 	{/* reserved */},
4898452afb13SDamon Ding };
4899452afb13SDamon Ding 
4900452afb13SDamon Ding static struct vop2_win_data rk3562_win_data[4] = {
4901452afb13SDamon Ding 	{
4902452afb13SDamon Ding 		.name = "Esmart0",
4903452afb13SDamon Ding 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4904452afb13SDamon Ding 		.type = ESMART_LAYER,
4905452afb13SDamon Ding 		.win_sel_port_offset = 8,
4906452afb13SDamon Ding 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
4907452afb13SDamon Ding 		.reg_offset = 0,
4908452afb13SDamon Ding 		.axi_id = 0,
4909452afb13SDamon Ding 		.axi_yrgb_id = 0x02,
4910452afb13SDamon Ding 		.axi_uv_id = 0x03,
4911452afb13SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4912452afb13SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4913452afb13SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4914452afb13SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4915452afb13SDamon Ding 		.max_upscale_factor = 8,
4916452afb13SDamon Ding 		.max_downscale_factor = 8,
4917452afb13SDamon Ding 	},
4918452afb13SDamon Ding 
4919452afb13SDamon Ding 	{
4920452afb13SDamon Ding 		.name = "Esmart1",
4921452afb13SDamon Ding 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4922452afb13SDamon Ding 		.type = ESMART_LAYER,
4923452afb13SDamon Ding 		.win_sel_port_offset = 10,
4924452afb13SDamon Ding 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
4925452afb13SDamon Ding 		.reg_offset = 0x200,
4926452afb13SDamon Ding 		.axi_id = 0,
4927452afb13SDamon Ding 		.axi_yrgb_id = 0x04,
4928452afb13SDamon Ding 		.axi_uv_id = 0x05,
4929452afb13SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4930452afb13SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4931452afb13SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4932452afb13SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4933452afb13SDamon Ding 		.max_upscale_factor = 8,
4934452afb13SDamon Ding 		.max_downscale_factor = 8,
4935452afb13SDamon Ding 	},
4936452afb13SDamon Ding 
4937452afb13SDamon Ding 	{
4938452afb13SDamon Ding 		.name = "Esmart2",
4939452afb13SDamon Ding 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4940452afb13SDamon Ding 		.type = ESMART_LAYER,
4941452afb13SDamon Ding 		.win_sel_port_offset = 12,
4942452afb13SDamon Ding 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
4943452afb13SDamon Ding 		.reg_offset = 0x400,
4944452afb13SDamon Ding 		.axi_id = 0,
4945452afb13SDamon Ding 		.axi_yrgb_id = 0x06,
4946452afb13SDamon Ding 		.axi_uv_id = 0x07,
4947452afb13SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4948452afb13SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4949452afb13SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4950452afb13SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4951452afb13SDamon Ding 		.max_upscale_factor = 8,
4952452afb13SDamon Ding 		.max_downscale_factor = 8,
4953452afb13SDamon Ding 	},
4954452afb13SDamon Ding 
4955452afb13SDamon Ding 	{
4956452afb13SDamon Ding 		.name = "Esmart3",
4957452afb13SDamon Ding 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4958452afb13SDamon Ding 		.type = ESMART_LAYER,
4959452afb13SDamon Ding 		.win_sel_port_offset = 14,
4960452afb13SDamon Ding 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
4961452afb13SDamon Ding 		.reg_offset = 0x600,
4962452afb13SDamon Ding 		.axi_id = 0,
4963452afb13SDamon Ding 		.axi_yrgb_id = 0x08,
4964452afb13SDamon Ding 		.axi_uv_id = 0x0d,
4965452afb13SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4966452afb13SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4967452afb13SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4968452afb13SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4969452afb13SDamon Ding 		.max_upscale_factor = 8,
4970452afb13SDamon Ding 		.max_downscale_factor = 8,
4971452afb13SDamon Ding 	},
4972452afb13SDamon Ding };
4973452afb13SDamon Ding 
4974452afb13SDamon Ding static struct vop2_vp_data rk3562_vp_data[2] = {
4975452afb13SDamon Ding 	{
4976452afb13SDamon Ding 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4977452afb13SDamon Ding 		.max_output = {2048, 4096},
4978452afb13SDamon Ding 		.win_dly = 8,
4979452afb13SDamon Ding 		.layer_mix_dly = 8,
4980452afb13SDamon Ding 	},
4981452afb13SDamon Ding 	{
4982452afb13SDamon Ding 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4983452afb13SDamon Ding 		.max_output = {2048, 1080},
4984452afb13SDamon Ding 		.win_dly = 8,
4985452afb13SDamon Ding 		.layer_mix_dly = 8,
4986452afb13SDamon Ding 	},
4987452afb13SDamon Ding };
4988452afb13SDamon Ding 
4989452afb13SDamon Ding const struct vop2_data rk3562_vop = {
4990452afb13SDamon Ding 	.version = VOP_VERSION_RK3562,
4991452afb13SDamon Ding 	.nr_vps = 2,
4992452afb13SDamon Ding 	.vp_data = rk3562_vp_data,
4993452afb13SDamon Ding 	.win_data = rk3562_win_data,
4994452afb13SDamon Ding 	.plane_mask = rk3562_vp_plane_mask[0],
4995452afb13SDamon Ding 	.plane_table = rk3562_plane_table,
4996452afb13SDamon Ding 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
4997452afb13SDamon Ding 	.nr_layers = 4,
4998452afb13SDamon Ding 	.nr_mixers = 3,
4999452afb13SDamon Ding 	.nr_gammas = 2,
5000452afb13SDamon Ding 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
500172388c26SDamon Ding 	.dump_regs = rk3562_dump_regs,
500272388c26SDamon Ding 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
500372388c26SDamon Ding };
500472388c26SDamon Ding 
500572388c26SDamon Ding static struct vop2_dump_regs rk3568_dump_regs[] = {
500672388c26SDamon Ding 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
500772388c26SDamon Ding 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
500872388c26SDamon Ding 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
500972388c26SDamon Ding 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
501072388c26SDamon Ding 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
501172388c26SDamon Ding 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
501272388c26SDamon Ding 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
501372388c26SDamon Ding 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
501472388c26SDamon Ding 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
501572388c26SDamon Ding 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
501672388c26SDamon Ding 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
501772388c26SDamon Ding 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5018452afb13SDamon Ding };
5019452afb13SDamon Ding 
5020337d1c13SDamon Ding static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5021337d1c13SDamon Ding 	ROCKCHIP_VOP2_SMART0,
5022337d1c13SDamon Ding 	ROCKCHIP_VOP2_SMART1,
5023337d1c13SDamon Ding 	ROCKCHIP_VOP2_ESMART0,
5024337d1c13SDamon Ding 	ROCKCHIP_VOP2_ESMART1,
5025337d1c13SDamon Ding };
5026337d1c13SDamon Ding 
5027ee008497SSandy Huang static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5028ee008497SSandy Huang 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5029ee008497SSandy Huang 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5030ee008497SSandy Huang 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5031ee008497SSandy Huang 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5032ee008497SSandy Huang 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5033ee008497SSandy Huang 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5034ee008497SSandy Huang };
5035ee008497SSandy Huang 
5036b0989546SSandy Huang static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5037b0989546SSandy Huang 	{ /* one display policy */
5038b0989546SSandy Huang 		{/* main display */
5039b0989546SSandy Huang 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5040b0989546SSandy Huang 			.attached_layers_nr = 6,
5041b0989546SSandy Huang 			.attached_layers = {
5042b0989546SSandy Huang 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
5043b0989546SSandy Huang 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5044b0989546SSandy Huang 				},
5045b0989546SSandy Huang 		},
5046b0989546SSandy Huang 		{/* second display */},
5047b0989546SSandy Huang 		{/* third  display */},
5048b0989546SSandy Huang 		{/* fourth display */},
5049b0989546SSandy Huang 	},
5050b0989546SSandy Huang 
5051b0989546SSandy Huang 	{ /* two display policy */
5052b0989546SSandy Huang 		{/* main display */
5053b0989546SSandy Huang 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5054b0989546SSandy Huang 			.attached_layers_nr = 3,
5055b0989546SSandy Huang 			.attached_layers = {
5056b0989546SSandy Huang 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5057b0989546SSandy Huang 				},
5058b0989546SSandy Huang 		},
5059b0989546SSandy Huang 
5060b0989546SSandy Huang 		{/* second display */
5061b0989546SSandy Huang 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5062b0989546SSandy Huang 			.attached_layers_nr = 3,
5063b0989546SSandy Huang 			.attached_layers = {
5064b0989546SSandy Huang 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5065b0989546SSandy Huang 				},
5066b0989546SSandy Huang 		},
5067b0989546SSandy Huang 		{/* third  display */},
5068b0989546SSandy Huang 		{/* fourth display */},
5069b0989546SSandy Huang 	},
5070b0989546SSandy Huang 
5071b0989546SSandy Huang 	{ /* three display policy */
5072b0989546SSandy Huang 		{/* main display */
5073b0989546SSandy Huang 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5074b0989546SSandy Huang 			.attached_layers_nr = 3,
5075b0989546SSandy Huang 			.attached_layers = {
5076b0989546SSandy Huang 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5077b0989546SSandy Huang 				},
5078b0989546SSandy Huang 		},
5079b0989546SSandy Huang 
5080b0989546SSandy Huang 		{/* second display */
5081b0989546SSandy Huang 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5082b0989546SSandy Huang 			.attached_layers_nr = 2,
5083b0989546SSandy Huang 			.attached_layers = {
5084b0989546SSandy Huang 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
5085b0989546SSandy Huang 				},
5086b0989546SSandy Huang 		},
5087b0989546SSandy Huang 
5088b0989546SSandy Huang 		{/* third  display */
5089b0989546SSandy Huang 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5090b0989546SSandy Huang 			.attached_layers_nr = 1,
5091b0989546SSandy Huang 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
5092b0989546SSandy Huang 		},
5093b0989546SSandy Huang 
5094b0989546SSandy Huang 		{/* fourth display */},
5095b0989546SSandy Huang 	},
5096b0989546SSandy Huang 
5097b0989546SSandy Huang 	{/* reserved for four display policy */},
5098b0989546SSandy Huang };
5099b0989546SSandy Huang 
5100b0989546SSandy Huang static struct vop2_win_data rk3568_win_data[6] = {
5101b0989546SSandy Huang 	{
5102b0989546SSandy Huang 		.name = "Cluster0",
5103b0989546SSandy Huang 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5104ecc31b6eSAndy Yan 		.type = CLUSTER_LAYER,
5105b0989546SSandy Huang 		.win_sel_port_offset = 0,
51065fa6e665SDamon Ding 		.layer_sel_win_id = { 0, 0, 0, 0xff },
5107b0989546SSandy Huang 		.reg_offset = 0,
51085fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
51095fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51105fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
51115fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51124c765862SDamon Ding 		.max_upscale_factor = 4,
51134c765862SDamon Ding 		.max_downscale_factor = 4,
5114b0989546SSandy Huang 	},
5115b0989546SSandy Huang 
5116b0989546SSandy Huang 	{
5117b0989546SSandy Huang 		.name = "Cluster1",
5118b0989546SSandy Huang 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5119ecc31b6eSAndy Yan 		.type = CLUSTER_LAYER,
5120b0989546SSandy Huang 		.win_sel_port_offset = 1,
51215fa6e665SDamon Ding 		.layer_sel_win_id = { 1, 1, 1, 0xff },
5122b0989546SSandy Huang 		.reg_offset = 0x200,
51235fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
51245fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51255fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
51265fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51274c765862SDamon Ding 		.max_upscale_factor = 4,
51284c765862SDamon Ding 		.max_downscale_factor = 4,
5129b0989546SSandy Huang 	},
5130b0989546SSandy Huang 
5131b0989546SSandy Huang 	{
5132b0989546SSandy Huang 		.name = "Esmart0",
5133b0989546SSandy Huang 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5134ecc31b6eSAndy Yan 		.type = ESMART_LAYER,
5135b0989546SSandy Huang 		.win_sel_port_offset = 4,
51365fa6e665SDamon Ding 		.layer_sel_win_id = { 2, 2, 2, 0xff },
5137b0989546SSandy Huang 		.reg_offset = 0,
51385fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
51395fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51405fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
51415fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51424c765862SDamon Ding 		.max_upscale_factor = 8,
51434c765862SDamon Ding 		.max_downscale_factor = 8,
5144b0989546SSandy Huang 	},
5145b0989546SSandy Huang 
5146b0989546SSandy Huang 	{
5147b0989546SSandy Huang 		.name = "Esmart1",
5148b0989546SSandy Huang 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5149ecc31b6eSAndy Yan 		.type = ESMART_LAYER,
5150b0989546SSandy Huang 		.win_sel_port_offset = 5,
51515fa6e665SDamon Ding 		.layer_sel_win_id = { 6, 6, 6, 0xff },
5152b0989546SSandy Huang 		.reg_offset = 0x200,
51535fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
51545fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51555fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
51565fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51574c765862SDamon Ding 		.max_upscale_factor = 8,
51584c765862SDamon Ding 		.max_downscale_factor = 8,
5159b0989546SSandy Huang 	},
5160b0989546SSandy Huang 
5161b0989546SSandy Huang 	{
5162b0989546SSandy Huang 		.name = "Smart0",
5163b0989546SSandy Huang 		.phys_id = ROCKCHIP_VOP2_SMART0,
5164ecc31b6eSAndy Yan 		.type = SMART_LAYER,
5165b0989546SSandy Huang 		.win_sel_port_offset = 6,
51665fa6e665SDamon Ding 		.layer_sel_win_id = { 3, 3, 3, 0xff },
5167b0989546SSandy Huang 		.reg_offset = 0x400,
51685fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
51695fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51705fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
51715fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51724c765862SDamon Ding 		.max_upscale_factor = 8,
51734c765862SDamon Ding 		.max_downscale_factor = 8,
5174b0989546SSandy Huang 	},
5175b0989546SSandy Huang 
5176b0989546SSandy Huang 	{
5177b0989546SSandy Huang 		.name = "Smart1",
5178b0989546SSandy Huang 		.phys_id = ROCKCHIP_VOP2_SMART1,
5179ecc31b6eSAndy Yan 		.type = SMART_LAYER,
5180b0989546SSandy Huang 		.win_sel_port_offset = 7,
51815fa6e665SDamon Ding 		.layer_sel_win_id = { 7, 7, 7, 0xff },
5182b0989546SSandy Huang 		.reg_offset = 0x600,
51835fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
51845fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51855fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
51865fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
51874c765862SDamon Ding 		.max_upscale_factor = 8,
51884c765862SDamon Ding 		.max_downscale_factor = 8,
5189b0989546SSandy Huang 	},
5190b0989546SSandy Huang };
5191b0989546SSandy Huang 
519263cb669fSSandy Huang static struct vop2_vp_data rk3568_vp_data[3] = {
519363cb669fSSandy Huang 	{
519463cb669fSSandy Huang 		.feature = VOP_FEATURE_OUTPUT_10BIT,
519563cb669fSSandy Huang 		.pre_scan_max_dly = 42,
519663cb669fSSandy Huang 		.max_output = {4096, 2304},
5197d0408543SAndy Yan 	},
519863cb669fSSandy Huang 	{
519963cb669fSSandy Huang 		.feature = 0,
520063cb669fSSandy Huang 		.pre_scan_max_dly = 40,
520163cb669fSSandy Huang 		.max_output = {2048, 1536},
520263cb669fSSandy Huang 	},
520363cb669fSSandy Huang 	{
520463cb669fSSandy Huang 		.feature = 0,
520563cb669fSSandy Huang 		.pre_scan_max_dly = 40,
520663cb669fSSandy Huang 		.max_output = {1920, 1080},
520763cb669fSSandy Huang 	},
520863cb669fSSandy Huang };
5209d0408543SAndy Yan 
521063cb669fSSandy Huang const struct vop2_data rk3568_vop = {
5211ecc31b6eSAndy Yan 	.version = VOP_VERSION_RK3568,
521263cb669fSSandy Huang 	.nr_vps = 3,
521363cb669fSSandy Huang 	.vp_data = rk3568_vp_data,
5214b0989546SSandy Huang 	.win_data = rk3568_win_data,
5215b0989546SSandy Huang 	.plane_mask = rk356x_vp_plane_mask[0],
5216ee008497SSandy Huang 	.plane_table = rk356x_plane_table,
5217337d1c13SDamon Ding 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
5218d0408543SAndy Yan 	.nr_layers = 6,
521963cb669fSSandy Huang 	.nr_mixers = 5,
52201147facaSSandy Huang 	.nr_gammas = 1,
522172388c26SDamon Ding 	.dump_regs = rk3568_dump_regs,
522272388c26SDamon Ding 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
5223d0408543SAndy Yan };
5224d0408543SAndy Yan 
5225337d1c13SDamon Ding static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5226337d1c13SDamon Ding 	ROCKCHIP_VOP2_ESMART0,
5227337d1c13SDamon Ding 	ROCKCHIP_VOP2_ESMART1,
5228337d1c13SDamon Ding 	ROCKCHIP_VOP2_ESMART2,
5229337d1c13SDamon Ding 	ROCKCHIP_VOP2_ESMART3,
5230337d1c13SDamon Ding 	ROCKCHIP_VOP2_CLUSTER0,
5231337d1c13SDamon Ding 	ROCKCHIP_VOP2_CLUSTER1,
5232337d1c13SDamon Ding 	ROCKCHIP_VOP2_CLUSTER2,
5233337d1c13SDamon Ding 	ROCKCHIP_VOP2_CLUSTER3,
5234337d1c13SDamon Ding };
5235337d1c13SDamon Ding 
5236ecc31b6eSAndy Yan static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5237ecc31b6eSAndy Yan 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5238ecc31b6eSAndy Yan 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5239ecc31b6eSAndy Yan 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
5240ecc31b6eSAndy Yan 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
5241ecc31b6eSAndy Yan 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5242ecc31b6eSAndy Yan 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5243ecc31b6eSAndy Yan 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5244ecc31b6eSAndy Yan 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5245ecc31b6eSAndy Yan };
5246ecc31b6eSAndy Yan 
524772388c26SDamon Ding static struct vop2_dump_regs rk3588_dump_regs[] = {
524872388c26SDamon Ding 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
524972388c26SDamon Ding 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
525072388c26SDamon Ding 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
525172388c26SDamon Ding 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
525272388c26SDamon Ding 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
525372388c26SDamon Ding 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
525472388c26SDamon Ding 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
525572388c26SDamon Ding 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
525672388c26SDamon Ding 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
525772388c26SDamon Ding 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
525872388c26SDamon Ding 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
525972388c26SDamon Ding 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
526072388c26SDamon Ding 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
526172388c26SDamon Ding 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
526272388c26SDamon Ding 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
526372388c26SDamon Ding };
526472388c26SDamon Ding 
5265ecc31b6eSAndy Yan static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5266ecc31b6eSAndy Yan 	{ /* one display policy */
5267ecc31b6eSAndy Yan 		{/* main display */
5268608c9f66SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5269ecc31b6eSAndy Yan 			.attached_layers_nr = 8,
5270ecc31b6eSAndy Yan 			.attached_layers = {
5271ecc31b6eSAndy Yan 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
5272ecc31b6eSAndy Yan 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
5273ecc31b6eSAndy Yan 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
5274ecc31b6eSAndy Yan 			},
5275ecc31b6eSAndy Yan 		},
5276ecc31b6eSAndy Yan 		{/* second display */},
5277ecc31b6eSAndy Yan 		{/* third  display */},
5278ecc31b6eSAndy Yan 		{/* fourth display */},
5279ecc31b6eSAndy Yan 	},
5280ecc31b6eSAndy Yan 
5281ecc31b6eSAndy Yan 	{ /* two display policy */
5282ecc31b6eSAndy Yan 		{/* main display */
5283608c9f66SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5284ecc31b6eSAndy Yan 			.attached_layers_nr = 4,
5285ecc31b6eSAndy Yan 			.attached_layers = {
5286ecc31b6eSAndy Yan 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
5287ecc31b6eSAndy Yan 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
5288ecc31b6eSAndy Yan 			},
5289ecc31b6eSAndy Yan 		},
5290ecc31b6eSAndy Yan 
5291ecc31b6eSAndy Yan 		{/* second display */
5292608c9f66SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5293ecc31b6eSAndy Yan 			.attached_layers_nr = 4,
5294ecc31b6eSAndy Yan 			.attached_layers = {
5295ecc31b6eSAndy Yan 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
5296ecc31b6eSAndy Yan 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
5297ecc31b6eSAndy Yan 			},
5298ecc31b6eSAndy Yan 		},
5299ecc31b6eSAndy Yan 		{/* third  display */},
5300ecc31b6eSAndy Yan 		{/* fourth display */},
5301ecc31b6eSAndy Yan 	},
5302ecc31b6eSAndy Yan 
5303ecc31b6eSAndy Yan 	{ /* three display policy */
5304ecc31b6eSAndy Yan 		{/* main display */
5305608c9f66SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5306ecc31b6eSAndy Yan 			.attached_layers_nr = 3,
5307ecc31b6eSAndy Yan 			.attached_layers = {
5308ecc31b6eSAndy Yan 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
5309ecc31b6eSAndy Yan 			},
5310ecc31b6eSAndy Yan 		},
5311ecc31b6eSAndy Yan 
5312ecc31b6eSAndy Yan 		{/* second display */
5313608c9f66SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5314ecc31b6eSAndy Yan 			.attached_layers_nr = 3,
5315ecc31b6eSAndy Yan 			.attached_layers = {
5316ecc31b6eSAndy Yan 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
5317ecc31b6eSAndy Yan 			},
5318ecc31b6eSAndy Yan 		},
5319ecc31b6eSAndy Yan 
5320ecc31b6eSAndy Yan 		{/* third  display */
5321ecc31b6eSAndy Yan 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5322ecc31b6eSAndy Yan 			.attached_layers_nr = 2,
5323ecc31b6eSAndy Yan 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
5324ecc31b6eSAndy Yan 		},
5325ecc31b6eSAndy Yan 
5326ecc31b6eSAndy Yan 		{/* fourth display */},
5327ecc31b6eSAndy Yan 	},
5328ecc31b6eSAndy Yan 
5329ecc31b6eSAndy Yan 	{ /* four display policy */
5330ecc31b6eSAndy Yan 		{/* main display */
5331608c9f66SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5332ecc31b6eSAndy Yan 			.attached_layers_nr = 2,
5333ecc31b6eSAndy Yan 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
5334ecc31b6eSAndy Yan 		},
5335ecc31b6eSAndy Yan 
5336ecc31b6eSAndy Yan 		{/* second display */
5337608c9f66SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5338ecc31b6eSAndy Yan 			.attached_layers_nr = 2,
5339ecc31b6eSAndy Yan 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
5340ecc31b6eSAndy Yan 		},
5341ecc31b6eSAndy Yan 
5342ecc31b6eSAndy Yan 		{/* third  display */
5343608c9f66SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5344ecc31b6eSAndy Yan 			.attached_layers_nr = 2,
5345ecc31b6eSAndy Yan 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
5346ecc31b6eSAndy Yan 		},
5347ecc31b6eSAndy Yan 
5348ecc31b6eSAndy Yan 		{/* fourth display */
5349608c9f66SDamon Ding 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5350ecc31b6eSAndy Yan 			.attached_layers_nr = 2,
5351ecc31b6eSAndy Yan 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
5352ecc31b6eSAndy Yan 		},
5353ecc31b6eSAndy Yan 	},
5354ecc31b6eSAndy Yan 
5355ecc31b6eSAndy Yan };
5356ecc31b6eSAndy Yan 
5357ecc31b6eSAndy Yan static struct vop2_win_data rk3588_win_data[8] = {
5358ecc31b6eSAndy Yan 	{
5359ecc31b6eSAndy Yan 		.name = "Cluster0",
5360ecc31b6eSAndy Yan 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5361ee01dbb2SDamon Ding 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
5362ecc31b6eSAndy Yan 		.type = CLUSTER_LAYER,
5363ecc31b6eSAndy Yan 		.win_sel_port_offset = 0,
53645fa6e665SDamon Ding 		.layer_sel_win_id = { 0, 0, 0, 0 },
5365ecc31b6eSAndy Yan 		.reg_offset = 0,
5366a33b790fSDamon Ding 		.axi_id = 0,
5367a33b790fSDamon Ding 		.axi_yrgb_id = 2,
5368a33b790fSDamon Ding 		.axi_uv_id = 3,
5369b6ba80b4SDamon Ding 		.pd_id = VOP2_PD_CLUSTER0,
53705fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
53715fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
53725fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
53735fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
53744c765862SDamon Ding 		.max_upscale_factor = 4,
53754c765862SDamon Ding 		.max_downscale_factor = 4,
5376ecc31b6eSAndy Yan 	},
5377ecc31b6eSAndy Yan 
5378ecc31b6eSAndy Yan 	{
5379ecc31b6eSAndy Yan 		.name = "Cluster1",
5380ecc31b6eSAndy Yan 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5381ecc31b6eSAndy Yan 		.type = CLUSTER_LAYER,
5382ecc31b6eSAndy Yan 		.win_sel_port_offset = 1,
53835fa6e665SDamon Ding 		.layer_sel_win_id = { 1, 1, 1, 1 },
5384ecc31b6eSAndy Yan 		.reg_offset = 0x200,
5385a33b790fSDamon Ding 		.axi_id = 0,
5386a33b790fSDamon Ding 		.axi_yrgb_id = 6,
5387a33b790fSDamon Ding 		.axi_uv_id = 7,
5388b6ba80b4SDamon Ding 		.pd_id = VOP2_PD_CLUSTER1,
53895fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
53905fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
53915fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
53925fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
53934c765862SDamon Ding 		.max_upscale_factor = 4,
53944c765862SDamon Ding 		.max_downscale_factor = 4,
5395ecc31b6eSAndy Yan 	},
5396ecc31b6eSAndy Yan 
5397ecc31b6eSAndy Yan 	{
5398ecc31b6eSAndy Yan 		.name = "Cluster2",
5399ecc31b6eSAndy Yan 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
5400ee01dbb2SDamon Ding 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
5401ecc31b6eSAndy Yan 		.type = CLUSTER_LAYER,
5402ecc31b6eSAndy Yan 		.win_sel_port_offset = 2,
54035fa6e665SDamon Ding 		.layer_sel_win_id = { 4, 4, 4, 4 },
5404ecc31b6eSAndy Yan 		.reg_offset = 0x400,
5405a33b790fSDamon Ding 		.axi_id = 1,
5406a33b790fSDamon Ding 		.axi_yrgb_id = 2,
5407a33b790fSDamon Ding 		.axi_uv_id = 3,
5408b6ba80b4SDamon Ding 		.pd_id = VOP2_PD_CLUSTER2,
54095fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
54105fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54115fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
54125fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54134c765862SDamon Ding 		.max_upscale_factor = 4,
54144c765862SDamon Ding 		.max_downscale_factor = 4,
5415ecc31b6eSAndy Yan 	},
5416ecc31b6eSAndy Yan 
5417ecc31b6eSAndy Yan 	{
5418ecc31b6eSAndy Yan 		.name = "Cluster3",
5419ecc31b6eSAndy Yan 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
5420ecc31b6eSAndy Yan 		.type = CLUSTER_LAYER,
5421ecc31b6eSAndy Yan 		.win_sel_port_offset = 3,
54225fa6e665SDamon Ding 		.layer_sel_win_id = { 5, 5, 5, 5 },
5423ecc31b6eSAndy Yan 		.reg_offset = 0x600,
5424a33b790fSDamon Ding 		.axi_id = 1,
5425a33b790fSDamon Ding 		.axi_yrgb_id = 6,
5426a33b790fSDamon Ding 		.axi_uv_id = 7,
5427b6ba80b4SDamon Ding 		.pd_id = VOP2_PD_CLUSTER3,
54285fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
54295fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54305fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
54315fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54324c765862SDamon Ding 		.max_upscale_factor = 4,
54334c765862SDamon Ding 		.max_downscale_factor = 4,
5434ecc31b6eSAndy Yan 	},
5435ecc31b6eSAndy Yan 
5436ecc31b6eSAndy Yan 	{
5437ecc31b6eSAndy Yan 		.name = "Esmart0",
5438ecc31b6eSAndy Yan 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5439ee01dbb2SDamon Ding 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
5440ecc31b6eSAndy Yan 		.type = ESMART_LAYER,
5441ecc31b6eSAndy Yan 		.win_sel_port_offset = 4,
54425fa6e665SDamon Ding 		.layer_sel_win_id = { 2, 2, 2, 2 },
5443ecc31b6eSAndy Yan 		.reg_offset = 0,
5444a33b790fSDamon Ding 		.axi_id = 0,
5445a33b790fSDamon Ding 		.axi_yrgb_id = 0x0a,
5446a33b790fSDamon Ding 		.axi_uv_id = 0x0b,
54475fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
54485fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54495fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
54505fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54514c765862SDamon Ding 		.max_upscale_factor = 8,
54524c765862SDamon Ding 		.max_downscale_factor = 8,
5453ecc31b6eSAndy Yan 	},
5454ecc31b6eSAndy Yan 
5455ecc31b6eSAndy Yan 	{
5456ecc31b6eSAndy Yan 		.name = "Esmart1",
5457ecc31b6eSAndy Yan 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5458ecc31b6eSAndy Yan 		.type = ESMART_LAYER,
5459ecc31b6eSAndy Yan 		.win_sel_port_offset = 5,
54605fa6e665SDamon Ding 		.layer_sel_win_id = { 3, 3, 3, 3 },
5461ecc31b6eSAndy Yan 		.reg_offset = 0x200,
5462a33b790fSDamon Ding 		.axi_id = 0,
5463a33b790fSDamon Ding 		.axi_yrgb_id = 0x0c,
5464a33b790fSDamon Ding 		.axi_uv_id = 0x0d,
5465b6ba80b4SDamon Ding 		.pd_id = VOP2_PD_ESMART,
54665fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
54675fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54685fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
54695fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54704c765862SDamon Ding 		.max_upscale_factor = 8,
54714c765862SDamon Ding 		.max_downscale_factor = 8,
5472ecc31b6eSAndy Yan 	},
5473ecc31b6eSAndy Yan 
5474ecc31b6eSAndy Yan 	{
5475ecc31b6eSAndy Yan 		.name = "Esmart2",
5476ecc31b6eSAndy Yan 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5477ee01dbb2SDamon Ding 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
5478ecc31b6eSAndy Yan 		.type = ESMART_LAYER,
5479ecc31b6eSAndy Yan 		.win_sel_port_offset = 6,
54805fa6e665SDamon Ding 		.layer_sel_win_id = { 6, 6, 6, 6 },
5481ecc31b6eSAndy Yan 		.reg_offset = 0x400,
5482a33b790fSDamon Ding 		.axi_id = 1,
5483a33b790fSDamon Ding 		.axi_yrgb_id = 0x0a,
5484a33b790fSDamon Ding 		.axi_uv_id = 0x0b,
5485b6ba80b4SDamon Ding 		.pd_id = VOP2_PD_ESMART,
54865fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
54875fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54885fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
54895fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
54904c765862SDamon Ding 		.max_upscale_factor = 8,
54914c765862SDamon Ding 		.max_downscale_factor = 8,
5492ecc31b6eSAndy Yan 	},
5493ecc31b6eSAndy Yan 
5494ecc31b6eSAndy Yan 	{
5495ecc31b6eSAndy Yan 		.name = "Esmart3",
5496ecc31b6eSAndy Yan 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5497ecc31b6eSAndy Yan 		.type = ESMART_LAYER,
5498ecc31b6eSAndy Yan 		.win_sel_port_offset = 7,
54995fa6e665SDamon Ding 		.layer_sel_win_id = { 7, 7, 7, 7 },
5500ecc31b6eSAndy Yan 		.reg_offset = 0x600,
5501a33b790fSDamon Ding 		.axi_id = 1,
5502a33b790fSDamon Ding 		.axi_yrgb_id = 0x0c,
5503a33b790fSDamon Ding 		.axi_uv_id = 0x0d,
5504b6ba80b4SDamon Ding 		.pd_id = VOP2_PD_ESMART,
55055fa6e665SDamon Ding 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
55065fa6e665SDamon Ding 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
55075fa6e665SDamon Ding 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
55085fa6e665SDamon Ding 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
55094c765862SDamon Ding 		.max_upscale_factor = 8,
55104c765862SDamon Ding 		.max_downscale_factor = 8,
5511ecc31b6eSAndy Yan 	},
5512ecc31b6eSAndy Yan };
5513ecc31b6eSAndy Yan 
551412ee5af0SDamon Ding static struct dsc_error_info dsc_ecw[] = {
551512ee5af0SDamon Ding 	{0x00000000, "no error detected by DSC encoder"},
551612ee5af0SDamon Ding 	{0x0030ffff, "bits per component error"},
551712ee5af0SDamon Ding 	{0x0040ffff, "multiple mode error"},
551812ee5af0SDamon Ding 	{0x0050ffff, "line buffer depth error"},
551912ee5af0SDamon Ding 	{0x0060ffff, "minor version error"},
552012ee5af0SDamon Ding 	{0x0070ffff, "picture height error"},
552112ee5af0SDamon Ding 	{0x0080ffff, "picture width error"},
552212ee5af0SDamon Ding 	{0x0090ffff, "number of slices error"},
552312ee5af0SDamon Ding 	{0x00c0ffff, "slice height Error "},
552412ee5af0SDamon Ding 	{0x00d0ffff, "slice width error"},
552512ee5af0SDamon Ding 	{0x00e0ffff, "second line BPG offset error"},
552612ee5af0SDamon Ding 	{0x00f0ffff, "non second line BPG offset error"},
552712ee5af0SDamon Ding 	{0x0100ffff, "PPS ID error"},
552812ee5af0SDamon Ding 	{0x0110ffff, "bits per pixel (BPP) Error"},
552912ee5af0SDamon Ding 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
553012ee5af0SDamon Ding 
553112ee5af0SDamon Ding 	{0x01510001, "slice 0 RC buffer model overflow error"},
553212ee5af0SDamon Ding 	{0x01510002, "slice 1 RC buffer model overflow error"},
553312ee5af0SDamon Ding 	{0x01510004, "slice 2 RC buffer model overflow error"},
553412ee5af0SDamon Ding 	{0x01510008, "slice 3 RC buffer model overflow error"},
553512ee5af0SDamon Ding 	{0x01510010, "slice 4 RC buffer model overflow error"},
553612ee5af0SDamon Ding 	{0x01510020, "slice 5 RC buffer model overflow error"},
553712ee5af0SDamon Ding 	{0x01510040, "slice 6 RC buffer model overflow error"},
553812ee5af0SDamon Ding 	{0x01510080, "slice 7 RC buffer model overflow error"},
553912ee5af0SDamon Ding 
554012ee5af0SDamon Ding 	{0x01610001, "slice 0 RC buffer model underflow error"},
554112ee5af0SDamon Ding 	{0x01610002, "slice 1 RC buffer model underflow error"},
554212ee5af0SDamon Ding 	{0x01610004, "slice 2 RC buffer model underflow error"},
554312ee5af0SDamon Ding 	{0x01610008, "slice 3 RC buffer model underflow error"},
554412ee5af0SDamon Ding 	{0x01610010, "slice 4 RC buffer model underflow error"},
554512ee5af0SDamon Ding 	{0x01610020, "slice 5 RC buffer model underflow error"},
554612ee5af0SDamon Ding 	{0x01610040, "slice 6 RC buffer model underflow error"},
554712ee5af0SDamon Ding 	{0x01610080, "slice 7 RC buffer model underflow error"},
554812ee5af0SDamon Ding 
554912ee5af0SDamon Ding 	{0xffffffff, "unsuccessful RESET cycle status"},
555012ee5af0SDamon Ding 	{0x00a0ffff, "ICH full error precision settings error"},
555112ee5af0SDamon Ding 	{0x0020ffff, "native mode"},
555212ee5af0SDamon Ding };
555312ee5af0SDamon Ding 
555412ee5af0SDamon Ding static struct dsc_error_info dsc_buffer_flow[] = {
555512ee5af0SDamon Ding 	{0x00000000, "rate buffer status"},
555612ee5af0SDamon Ding 	{0x00000001, "line buffer status"},
555712ee5af0SDamon Ding 	{0x00000002, "decoder model status"},
555812ee5af0SDamon Ding 	{0x00000003, "pixel buffer status"},
555912ee5af0SDamon Ding 	{0x00000004, "balance fifo buffer status"},
556012ee5af0SDamon Ding 	{0x00000005, "syntax element fifo status"},
556112ee5af0SDamon Ding };
556212ee5af0SDamon Ding 
556312ee5af0SDamon Ding static struct vop2_dsc_data rk3588_dsc_data[] = {
556412ee5af0SDamon Ding 	{
556512ee5af0SDamon Ding 		.id = ROCKCHIP_VOP2_DSC_8K,
556612ee5af0SDamon Ding 		.pd_id = VOP2_PD_DSC_8K,
556712ee5af0SDamon Ding 		.max_slice_num = 8,
556812ee5af0SDamon Ding 		.max_linebuf_depth = 11,
5569b61227a3SDamon Ding 		.min_bits_per_pixel = 8,
557012ee5af0SDamon Ding 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
557112ee5af0SDamon Ding 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
557212ee5af0SDamon Ding 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
557312ee5af0SDamon Ding 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
557412ee5af0SDamon Ding 	},
557512ee5af0SDamon Ding 
557612ee5af0SDamon Ding 	{
557712ee5af0SDamon Ding 		.id = ROCKCHIP_VOP2_DSC_4K,
557812ee5af0SDamon Ding 		.pd_id = VOP2_PD_DSC_4K,
557912ee5af0SDamon Ding 		.max_slice_num = 2,
558012ee5af0SDamon Ding 		.max_linebuf_depth = 11,
5581b61227a3SDamon Ding 		.min_bits_per_pixel = 8,
558212ee5af0SDamon Ding 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
558312ee5af0SDamon Ding 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
558412ee5af0SDamon Ding 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
558512ee5af0SDamon Ding 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
558612ee5af0SDamon Ding 	},
558712ee5af0SDamon Ding };
558812ee5af0SDamon Ding 
5589ecc31b6eSAndy Yan static struct vop2_vp_data rk3588_vp_data[4] = {
5590ecc31b6eSAndy Yan 	{
5591ee01dbb2SDamon Ding 		.splice_vp_id = 1,
5592ecc31b6eSAndy Yan 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5593b890760eSAlgea Cao 		.pre_scan_max_dly = 54,
5594ecc31b6eSAndy Yan 		.max_dclk = 600000,
5595ecc31b6eSAndy Yan 		.max_output = {7680, 4320},
5596ecc31b6eSAndy Yan 	},
5597ecc31b6eSAndy Yan 	{
5598ecc31b6eSAndy Yan 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5599ee01dbb2SDamon Ding 		.pre_scan_max_dly = 54,
5600ecc31b6eSAndy Yan 		.max_dclk = 600000,
5601ecc31b6eSAndy Yan 		.max_output = {4096, 2304},
5602ecc31b6eSAndy Yan 	},
5603ecc31b6eSAndy Yan 	{
5604ecc31b6eSAndy Yan 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5605ecc31b6eSAndy Yan 		.pre_scan_max_dly = 52,
5606ecc31b6eSAndy Yan 		.max_dclk = 600000,
5607ecc31b6eSAndy Yan 		.max_output = {4096, 2304},
5608ecc31b6eSAndy Yan 	},
5609ecc31b6eSAndy Yan 	{
5610ecc31b6eSAndy Yan 		.feature = 0,
5611ecc31b6eSAndy Yan 		.pre_scan_max_dly = 52,
5612ecc31b6eSAndy Yan 		.max_dclk = 200000,
5613ecc31b6eSAndy Yan 		.max_output = {1920, 1080},
5614ecc31b6eSAndy Yan 	},
5615ecc31b6eSAndy Yan };
5616ecc31b6eSAndy Yan 
5617b6ba80b4SDamon Ding static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
5618b6ba80b4SDamon Ding 	{
5619b6ba80b4SDamon Ding 	  .id = VOP2_PD_CLUSTER0,
5620b6ba80b4SDamon Ding 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
5621b6ba80b4SDamon Ding 	},
5622b6ba80b4SDamon Ding 	{
5623b6ba80b4SDamon Ding 	  .id = VOP2_PD_CLUSTER1,
5624b6ba80b4SDamon Ding 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
5625b6ba80b4SDamon Ding 	  .parent_id = VOP2_PD_CLUSTER0,
5626b6ba80b4SDamon Ding 	},
5627b6ba80b4SDamon Ding 	{
5628b6ba80b4SDamon Ding 	  .id = VOP2_PD_CLUSTER2,
5629b6ba80b4SDamon Ding 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
5630b6ba80b4SDamon Ding 	  .parent_id = VOP2_PD_CLUSTER0,
5631b6ba80b4SDamon Ding 	},
5632b6ba80b4SDamon Ding 	{
5633b6ba80b4SDamon Ding 	  .id = VOP2_PD_CLUSTER3,
5634b6ba80b4SDamon Ding 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
5635b6ba80b4SDamon Ding 	  .parent_id = VOP2_PD_CLUSTER0,
5636b6ba80b4SDamon Ding 	},
5637b6ba80b4SDamon Ding 	{
5638b6ba80b4SDamon Ding 	  .id = VOP2_PD_ESMART,
5639b6ba80b4SDamon Ding 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
5640b6ba80b4SDamon Ding 			    BIT(ROCKCHIP_VOP2_ESMART2) |
5641b6ba80b4SDamon Ding 			    BIT(ROCKCHIP_VOP2_ESMART3),
5642b6ba80b4SDamon Ding 	},
5643b6ba80b4SDamon Ding 	{
5644b6ba80b4SDamon Ding 	  .id = VOP2_PD_DSC_8K,
5645b6ba80b4SDamon Ding 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
5646b6ba80b4SDamon Ding 	},
5647b6ba80b4SDamon Ding 	{
5648b6ba80b4SDamon Ding 	  .id = VOP2_PD_DSC_4K,
5649b6ba80b4SDamon Ding 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
5650b6ba80b4SDamon Ding 	},
5651b6ba80b4SDamon Ding };
5652b6ba80b4SDamon Ding 
5653ecc31b6eSAndy Yan const struct vop2_data rk3588_vop = {
5654ecc31b6eSAndy Yan 	.version = VOP_VERSION_RK3588,
5655ecc31b6eSAndy Yan 	.nr_vps = 4,
5656ecc31b6eSAndy Yan 	.vp_data = rk3588_vp_data,
5657ecc31b6eSAndy Yan 	.win_data = rk3588_win_data,
5658ecc31b6eSAndy Yan 	.plane_mask = rk3588_vp_plane_mask[0],
5659ecc31b6eSAndy Yan 	.plane_table = rk3588_plane_table,
5660b6ba80b4SDamon Ding 	.pd = rk3588_vop_pd_data,
566112ee5af0SDamon Ding 	.dsc = rk3588_dsc_data,
566212ee5af0SDamon Ding 	.dsc_error_ecw = dsc_ecw,
566312ee5af0SDamon Ding 	.dsc_error_buffer_flow = dsc_buffer_flow,
5664337d1c13SDamon Ding 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
5665ecc31b6eSAndy Yan 	.nr_layers = 8,
5666ecc31b6eSAndy Yan 	.nr_mixers = 7,
5667ecc31b6eSAndy Yan 	.nr_gammas = 4,
5668b6ba80b4SDamon Ding 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
566912ee5af0SDamon Ding 	.nr_dscs = 2,
567012ee5af0SDamon Ding 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
567112ee5af0SDamon Ding 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
567272388c26SDamon Ding 	.dump_regs = rk3588_dump_regs,
567372388c26SDamon Ding 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
5674ecc31b6eSAndy Yan };
5675ecc31b6eSAndy Yan 
5676d0408543SAndy Yan const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
5677d0408543SAndy Yan 	.preinit = rockchip_vop2_preinit,
5678d0408543SAndy Yan 	.prepare = rockchip_vop2_prepare,
5679d0408543SAndy Yan 	.init = rockchip_vop2_init,
5680d0408543SAndy Yan 	.set_plane = rockchip_vop2_set_plane,
5681d0408543SAndy Yan 	.enable = rockchip_vop2_enable,
5682d0408543SAndy Yan 	.disable = rockchip_vop2_disable,
5683b0989546SSandy Huang 	.fixup_dts = rockchip_vop2_fixup_dts,
5684820a5c17SDamon Ding 	.check = rockchip_vop2_check,
568522007755SDamon Ding 	.mode_valid = rockchip_vop2_mode_valid,
5686*b02eb70bSDamon Ding 	.mode_fixup = rockchip_vop2_mode_fixup,
56874c765862SDamon Ding 	.plane_check = rockchip_vop2_plane_check,
568872388c26SDamon Ding 	.regs_dump = rockchip_vop2_regs_dump,
568972388c26SDamon Ding 	.active_regs_dump = rockchip_vop2_active_regs_dump,
56908e7ef808SDamon Ding 	.apply_soft_te = rockchip_vop2_apply_soft_te,
5691d0408543SAndy Yan };
5692