1 /* 2 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 #ifndef _ROCKCHIP_VOP_H_ 8 #define _ROCKCHIP_VOP_H_ 9 #include "rockchip_display.h" 10 #include <asm/gpio.h> 11 12 13 #define VOP_REG_SUPPORT(vop, reg) \ 14 (reg.mask && \ 15 (!reg.major || \ 16 (reg.major == VOP_MAJOR(vop->version) && \ 17 reg.begin_minor <= VOP_MINOR(vop->version) && \ 18 reg.end_minor >= VOP_MINOR(vop->version)))) 19 20 #define VOP_WIN_SUPPORT(vop, win, name) \ 21 VOP_REG_SUPPORT(vop, win->name) 22 23 #define VOP_CTRL_SUPPORT(vop, name) \ 24 VOP_REG_SUPPORT(vop, vop->ctrl->name) 25 26 #define __REG_SET(x, off, mask, shift, v, write_mask) \ 27 vop_mask_write(x, off, mask, shift, v, write_mask) 28 29 #define _REG_SET(vop, name, off, reg, mask, v) \ 30 do { \ 31 if (VOP_REG_SUPPORT(vop, reg)) \ 32 __REG_SET(vop, off + reg.offset, mask, reg.shift, \ 33 v, reg.write_mask); \ 34 else \ 35 debug("Warning: not support "#name"\n"); \ 36 } while(0) 37 38 #define REG_SET(x, name, off, reg, v) \ 39 _REG_SET(x, name, off, reg, reg.mask, v) 40 #define REG_SET_MASK(x, name, off, reg, mask, v, relaxed) \ 41 _REG_SET(x, name, off, reg, reg.mask & mask, v) 42 43 #define VOP_WIN_SET(x, name, v) \ 44 REG_SET(x, name, x->win_offset, x->win->name, v) 45 #define VOP_WIN_SET_EXT(x, ext, name, v) \ 46 REG_SET(x, name, x->win_offset, x->win->ext->name, v) 47 #define VOP_SCL_SET(x, name, v) \ 48 REG_SET(x, name, x->win_offset, x->win->scl->name, v) 49 #define VOP_SCL_SET_EXT(x, name, v) \ 50 REG_SET(x, name, x->win_offset, x->win->scl->ext->name, v) 51 52 #define VOP_CTRL_SET(x, name, v) \ 53 REG_SET(x, name, 0, (x)->ctrl->name, v) 54 #define VOP_LINE_FLAG_SET(x, name, v) \ 55 REG_SET(x, name, 0, (x)->line_flag->name, v) 56 #define VOP_WIN_CSC_SET(x, name, v) \ 57 REG_SET(x, name, 0, (x)->win_csc->name, v) 58 59 #define VOP_CTRL_GET(x, name) \ 60 vop_read_reg(x, 0, &vop->ctrl->name) 61 62 #define VOP_WIN_GET(x, name) \ 63 vop_read_reg(x, vop->win->offset, &vop->win->name) 64 65 #define VOP_GRF_SET(vop, grf, reg, v) \ 66 do { \ 67 if (vop->data->grf) { \ 68 vop_grf_writel(vop->grf, vop->data->grf->reg, v); \ 69 } \ 70 } while (0) 71 72 #define CVBS_PAL_VDISPLAY 288 73 74 enum alpha_mode { 75 ALPHA_STRAIGHT, 76 ALPHA_INVERSE, 77 }; 78 79 enum global_blend_mode { 80 ALPHA_GLOBAL, 81 ALPHA_PER_PIX, 82 ALPHA_PER_PIX_GLOBAL, 83 }; 84 85 enum alpha_cal_mode { 86 ALPHA_SATURATION, 87 ALPHA_NO_SATURATION, 88 }; 89 90 enum color_mode { 91 ALPHA_SRC_PRE_MUL, 92 ALPHA_SRC_NO_PRE_MUL, 93 }; 94 95 enum factor_mode { 96 ALPHA_ZERO, 97 ALPHA_ONE, 98 ALPHA_SRC, 99 ALPHA_SRC_INVERSE, 100 ALPHA_SRC_GLOBAL, 101 }; 102 103 enum scale_mode { 104 SCALE_NONE = 0x0, 105 SCALE_UP = 0x1, 106 SCALE_DOWN = 0x2 107 }; 108 109 enum lb_mode { 110 LB_YUV_3840X5 = 0x0, 111 LB_YUV_2560X8 = 0x1, 112 LB_RGB_3840X2 = 0x2, 113 LB_RGB_2560X4 = 0x3, 114 LB_RGB_1920X5 = 0x4, 115 LB_RGB_1280X8 = 0x5 116 }; 117 118 enum sacle_up_mode { 119 SCALE_UP_BIL = 0x0, 120 SCALE_UP_BIC = 0x1 121 }; 122 123 enum scale_down_mode { 124 SCALE_DOWN_BIL = 0x0, 125 SCALE_DOWN_AVG = 0x1 126 }; 127 128 enum dither_down_mode { 129 RGB888_TO_RGB565 = 0x0, 130 RGB888_TO_RGB666 = 0x1 131 }; 132 133 enum dither_down_mode_sel { 134 DITHER_DOWN_ALLEGRO = 0x0, 135 DITHER_DOWN_FRC = 0x1 136 }; 137 138 enum vop_csc_format { 139 CSC_BT601L, 140 CSC_BT709L, 141 CSC_BT601F, 142 CSC_BT2020, 143 }; 144 145 enum vop_pol { 146 HSYNC_POSITIVE = 0, 147 VSYNC_POSITIVE = 1, 148 DEN_NEGATIVE = 2, 149 DCLK_INVERT = 3 150 }; 151 152 #define DSP_BG_SWAP 0x1 153 #define DSP_RB_SWAP 0x2 154 #define DSP_RG_SWAP 0x4 155 #define DSP_DELTA_SWAP 0x8 156 157 #define PRE_DITHER_DOWN_EN(x) ((x) << 0) 158 #define DITHER_DOWN_EN(x) ((x) << 1) 159 #define DITHER_DOWN_MODE(x) ((x) << 2) 160 #define DITHER_DOWN_MODE_SEL(x) ((x) << 3) 161 162 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 163 #define SCL_FT_DEFAULT_FIXPOINT_SHIFT 12 164 #define SCL_MAX_VSKIPLINES 4 165 #define MIN_SCL_FT_AFTER_VSKIP 1 166 167 #define VOP_PLANE_NO_SCALING BIT(16) 168 169 static inline uint16_t scl_cal_scale(int src, int dst, int shift) 170 { 171 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 172 } 173 174 static inline uint16_t scl_cal_scale2(int src, int dst) 175 { 176 return ((src - 1) << 12) / (dst - 1); 177 } 178 179 #define GET_SCL_FT_BILI_DN(src, dst) scl_cal_scale(src, dst, 12) 180 #define GET_SCL_FT_BILI_UP(src, dst) scl_cal_scale(src, dst, 16) 181 #define GET_SCL_FT_BIC(src, dst) scl_cal_scale(src, dst, 16) 182 183 static inline uint16_t scl_get_bili_dn_vskip(int src_h, int dst_h, 184 int vskiplines) 185 { 186 int act_height; 187 188 act_height = (src_h + vskiplines - 1) / vskiplines; 189 190 return GET_SCL_FT_BILI_DN(act_height, dst_h); 191 } 192 193 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 194 { 195 if (src < dst) 196 return SCALE_UP; 197 else if (src > dst) 198 return SCALE_DOWN; 199 200 return SCALE_NONE; 201 } 202 203 static inline int scl_get_vskiplines(uint32_t srch, uint32_t dsth) 204 { 205 uint32_t vskiplines; 206 207 for (vskiplines = SCL_MAX_VSKIPLINES; vskiplines > 1; vskiplines /= 2) 208 if (srch >= vskiplines * dsth * MIN_SCL_FT_AFTER_VSKIP) 209 break; 210 211 return vskiplines; 212 } 213 214 static inline int scl_vop_cal_lb_mode(int width, bool is_yuv) 215 { 216 int lb_mode; 217 218 if (width > 2560) 219 lb_mode = LB_RGB_3840X2; 220 else if (width > 1920) 221 lb_mode = LB_RGB_2560X4; 222 else if (!is_yuv) 223 lb_mode = LB_RGB_1920X5; 224 else if (width > 1280) 225 lb_mode = LB_YUV_3840X5; 226 else 227 lb_mode = LB_YUV_2560X8; 228 229 return lb_mode; 230 } 231 232 struct vop_reg_data { 233 uint32_t offset; 234 uint32_t value; 235 }; 236 237 struct vop_reg { 238 uint32_t mask; 239 uint32_t offset:17; 240 uint32_t shift:5; 241 uint32_t begin_minor:4; 242 uint32_t end_minor:4; 243 uint32_t reserved:2; 244 uint32_t major:3; 245 uint32_t write_mask:1; 246 }; 247 248 struct vop_ctrl { 249 struct vop_reg standby; 250 struct vop_reg axi_outstanding_max_num; 251 struct vop_reg axi_max_outstanding_en; 252 struct vop_reg htotal_pw; 253 struct vop_reg hact_st_end; 254 struct vop_reg vtotal_pw; 255 struct vop_reg vact_st_end; 256 struct vop_reg vact_st_end_f1; 257 struct vop_reg vs_st_end_f1; 258 struct vop_reg hpost_st_end; 259 struct vop_reg vpost_st_end; 260 struct vop_reg vpost_st_end_f1; 261 struct vop_reg post_scl_factor; 262 struct vop_reg post_scl_ctrl; 263 struct vop_reg dsp_interlace; 264 struct vop_reg dsp_interlace_pol; 265 struct vop_reg global_regdone_en; 266 struct vop_reg auto_gate_en; 267 struct vop_reg post_lb_mode; 268 struct vop_reg dsp_layer_sel; 269 struct vop_reg overlay_mode; 270 struct vop_reg core_dclk_div; 271 struct vop_reg dclk_ddr; 272 struct vop_reg p2i_en; 273 struct vop_reg hdmi_dclk_out_en; 274 struct vop_reg rgb_en; 275 struct vop_reg lvds_en; 276 struct vop_reg edp_en; 277 struct vop_reg hdmi_en; 278 struct vop_reg mipi_en; 279 struct vop_reg data01_swap; 280 struct vop_reg mipi_dual_channel_en; 281 struct vop_reg dp_en; 282 struct vop_reg dclk_pol; 283 struct vop_reg pin_pol; 284 struct vop_reg rgb_dclk_pol; 285 struct vop_reg rgb_pin_pol; 286 struct vop_reg lvds_dclk_pol; 287 struct vop_reg lvds_pin_pol; 288 struct vop_reg hdmi_dclk_pol; 289 struct vop_reg hdmi_pin_pol; 290 struct vop_reg edp_dclk_pol; 291 struct vop_reg edp_pin_pol; 292 struct vop_reg mipi_dclk_pol; 293 struct vop_reg mipi_pin_pol; 294 struct vop_reg dp_dclk_pol; 295 struct vop_reg dp_pin_pol; 296 297 struct vop_reg dither_up; 298 struct vop_reg dither_down; 299 300 struct vop_reg sw_dac_sel; 301 struct vop_reg tve_sw_mode; 302 struct vop_reg tve_dclk_pol; 303 struct vop_reg tve_dclk_en; 304 struct vop_reg sw_genlock; 305 struct vop_reg sw_uv_offset_en; 306 307 struct vop_reg dsp_out_yuv; 308 struct vop_reg dsp_data_swap; 309 struct vop_reg dsp_bg_swap; 310 struct vop_reg dsp_rb_swap; 311 struct vop_reg dsp_rg_swap; 312 struct vop_reg dsp_delta_swap; 313 struct vop_reg dsp_dummy_swap; 314 struct vop_reg dsp_ccir656_avg; 315 struct vop_reg dsp_black; 316 struct vop_reg dsp_blank; 317 struct vop_reg dsp_outzero; 318 struct vop_reg dsp_lut_en; 319 struct vop_reg update_gamma_lut; 320 321 struct vop_reg out_mode; 322 323 struct vop_reg xmirror; 324 struct vop_reg ymirror; 325 struct vop_reg dsp_background; 326 327 /* CABC */ 328 struct vop_reg cabc_total_num; 329 struct vop_reg cabc_config_mode; 330 struct vop_reg cabc_stage_up_mode; 331 struct vop_reg cabc_scale_cfg_value; 332 struct vop_reg cabc_scale_cfg_enable; 333 struct vop_reg cabc_global_dn_limit_en; 334 struct vop_reg cabc_lut_en; 335 struct vop_reg cabc_en; 336 struct vop_reg cabc_handle_en; 337 struct vop_reg cabc_stage_up; 338 struct vop_reg cabc_stage_down; 339 struct vop_reg cabc_global_dn; 340 struct vop_reg cabc_calc_pixel_num; 341 342 struct vop_reg win_gate[4]; 343 struct vop_reg win_channel[4]; 344 345 /* BCSH */ 346 struct vop_reg bcsh_brightness; 347 struct vop_reg bcsh_contrast; 348 struct vop_reg bcsh_sat_con; 349 struct vop_reg bcsh_sin_hue; 350 struct vop_reg bcsh_cos_hue; 351 struct vop_reg bcsh_r2y_csc_mode; 352 struct vop_reg bcsh_r2y_en; 353 struct vop_reg bcsh_y2r_csc_mode; 354 struct vop_reg bcsh_y2r_en; 355 struct vop_reg bcsh_color_bar; 356 struct vop_reg bcsh_out_mode; 357 struct vop_reg bcsh_en; 358 struct vop_reg reg_done_frm; 359 360 /* MCU OUTPUT */ 361 struct vop_reg mcu_pix_total; 362 struct vop_reg mcu_cs_pst; 363 struct vop_reg mcu_cs_pend; 364 struct vop_reg mcu_rw_pst; 365 struct vop_reg mcu_rw_pend; 366 struct vop_reg mcu_clk_sel; 367 struct vop_reg mcu_hold_mode; 368 struct vop_reg mcu_frame_st; 369 struct vop_reg mcu_rs; 370 struct vop_reg mcu_bypass; 371 struct vop_reg mcu_type; 372 struct vop_reg mcu_rw_bypass_port; 373 374 /* bt1120 */ 375 struct vop_reg bt1120_uv_swap; 376 struct vop_reg bt1120_yc_swap; 377 struct vop_reg bt1120_en; 378 379 /* bt656 */ 380 struct vop_reg bt656_en; 381 382 struct vop_reg cfg_done; 383 384 /* ebc vop */ 385 struct vop_reg enable; 386 struct vop_reg inf_out_en; 387 struct vop_reg out_dresetn; 388 }; 389 390 struct vop_scl_extension { 391 struct vop_reg cbcr_vsd_mode; 392 struct vop_reg cbcr_vsu_mode; 393 struct vop_reg cbcr_hsd_mode; 394 struct vop_reg cbcr_ver_scl_mode; 395 struct vop_reg cbcr_hor_scl_mode; 396 struct vop_reg yrgb_vsd_mode; 397 struct vop_reg yrgb_vsu_mode; 398 struct vop_reg yrgb_hsd_mode; 399 struct vop_reg yrgb_ver_scl_mode; 400 struct vop_reg yrgb_hor_scl_mode; 401 struct vop_reg line_load_mode; 402 struct vop_reg cbcr_axi_gather_num; 403 struct vop_reg yrgb_axi_gather_num; 404 struct vop_reg vsd_cbcr_gt2; 405 struct vop_reg vsd_cbcr_gt4; 406 struct vop_reg vsd_yrgb_gt2; 407 struct vop_reg vsd_yrgb_gt4; 408 struct vop_reg bic_coe_sel; 409 struct vop_reg cbcr_axi_gather_en; 410 struct vop_reg yrgb_axi_gather_en; 411 struct vop_reg lb_mode; 412 }; 413 414 struct vop_scl_regs { 415 const struct vop_scl_extension *ext; 416 417 struct vop_reg scale_yrgb_x; 418 struct vop_reg scale_yrgb_y; 419 struct vop_reg scale_cbcr_x; 420 struct vop_reg scale_cbcr_y; 421 }; 422 423 struct vop_win { 424 const struct vop_scl_regs *scl; 425 426 struct vop_reg gate; 427 struct vop_reg enable; 428 struct vop_reg format; 429 struct vop_reg interlace_read; 430 struct vop_reg ymirror; 431 struct vop_reg rb_swap; 432 struct vop_reg act_info; 433 struct vop_reg dsp_info; 434 struct vop_reg dsp_st; 435 struct vop_reg yrgb_mst; 436 struct vop_reg uv_mst; 437 struct vop_reg yrgb_vir; 438 struct vop_reg uv_vir; 439 struct vop_reg alpha_mode; 440 struct vop_reg alpha_en; 441 442 struct vop_reg dst_alpha_ctl; 443 struct vop_reg src_alpha_ctl; 444 }; 445 446 struct vop_line_flag { 447 struct vop_reg line_flag_num[2]; 448 }; 449 450 struct vop_grf_ctrl { 451 struct vop_reg grf_dclk_inv; 452 struct vop_reg grf_vopl_sel; 453 struct vop_reg grf_edp_ch_sel; 454 struct vop_reg grf_hdmi_ch_sel; 455 struct vop_reg grf_mipi_ch_sel; 456 struct vop_reg grf_hdmi_pin_pol; 457 struct vop_reg grf_hdmi_1to4_en; 458 struct vop_reg grf_mipi_mode; 459 struct vop_reg grf_mipi_pin_pol; 460 struct vop_reg grf_mipi_1to4_en; 461 }; 462 463 struct vop_csc_table { 464 const uint32_t *r2y_bt601; 465 const uint32_t *r2y_bt601_12_235; 466 const uint32_t *r2y_bt709; 467 const uint32_t *r2y_bt2020; 468 }; 469 470 struct vop_csc { 471 struct vop_reg y2r_en; 472 struct vop_reg r2r_en; 473 struct vop_reg r2y_en; 474 475 uint32_t y2r_offset; 476 uint32_t r2r_offset; 477 uint32_t r2y_offset; 478 }; 479 480 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 481 482 struct vop_data { 483 uint32_t version; 484 const struct vop_ctrl *ctrl; 485 const struct vop_win *win; 486 const struct vop_line_flag *line_flag; 487 const struct vop_grf_ctrl *grf_ctrl; 488 const struct vop_grf_ctrl *vo0_grf_ctrl; 489 const struct vop_csc_table *csc_table; 490 const struct vop_csc *win_csc; 491 int win_offset; 492 int reg_len; 493 u64 feature; 494 struct vop_rect max_output; 495 }; 496 497 struct vop { 498 u32 *regsbak; 499 void *regs; 500 void *grf_ctrl; 501 void *vo0_grf_ctrl; 502 503 uint32_t version; 504 const struct vop_ctrl *ctrl; 505 const struct vop_win *win; 506 const struct vop_line_flag *line_flag; 507 const struct vop_csc_table *csc_table; 508 const struct vop_csc *win_csc; 509 const struct vop_data *data; 510 int win_offset; 511 512 struct gpio_desc mcu_rs_gpio; 513 }; 514 515 static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v) 516 { 517 writel(v, vop->regs + offset); 518 vop->regsbak[offset >> 2] = v; 519 } 520 521 static inline uint32_t vop_readl(struct vop *vop, uint32_t offset) 522 { 523 return readl(vop->regs + offset); 524 } 525 526 static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base, 527 const struct vop_reg *reg) 528 { 529 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask; 530 } 531 532 static inline void vop_mask_write(struct vop *vop, uint32_t offset, 533 uint32_t mask, uint32_t shift, uint32_t v, 534 bool write_mask) 535 { 536 if (!mask) 537 return; 538 539 if (write_mask) { 540 v = ((v & mask) << shift) | (mask << (shift + 16)); 541 } else { 542 uint32_t cached_val = vop->regsbak[offset >> 2]; 543 544 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 545 vop->regsbak[offset >> 2] = v; 546 } 547 548 writel(v, vop->regs + offset); 549 } 550 551 static inline void vop_cfg_done(struct vop *vop) 552 { 553 VOP_CTRL_SET(vop, cfg_done, 1); 554 } 555 556 static inline void vop_grf_writel(void *regmap, struct vop_reg reg, u32 v) 557 { 558 u32 val = 0; 559 560 if (reg.mask) { 561 val = (v << reg.shift) | (reg.mask << (reg.shift + 16)); 562 writel(val, regmap + reg.offset); 563 } 564 } 565 566 /** 567 * drm_format_horz_chroma_subsampling - get the horizontal chroma subsampling factor 568 * @format: pixel format (DRM_FORMAT_*) 569 * 570 * Returns: 571 * The horizontal chroma subsampling factor for the 572 * specified pixel format. 573 */ 574 static inline int drm_format_horz_chroma_subsampling(uint32_t format) 575 { 576 /* uboot only support RGB format */ 577 return 1; 578 } 579 580 /** 581 * drm_format_vert_chroma_subsampling - get the vertical chroma subsampling factor 582 * @format: pixel format (DRM_FORMAT_*) 583 * 584 * Returns: 585 * The vertical chroma subsampling factor for the 586 * specified pixel format. 587 */ 588 static inline int drm_format_vert_chroma_subsampling(uint32_t format) 589 { 590 /* uboot only support RGB format */ 591 return 1; 592 } 593 594 #endif 595