1 /* 2 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 * 6 * Author: Guochun Huang <hero.huang@rock-chips.com> 7 */ 8 9 #include <drm/drm_mipi_dsi.h> 10 11 #include <config.h> 12 #include <common.h> 13 #include <errno.h> 14 #include <asm/unaligned.h> 15 #include <asm/io.h> 16 #include <asm/hardware.h> 17 #include <dm/device.h> 18 #include <dm/read.h> 19 #include <dm/of_access.h> 20 #include <regmap.h> 21 #include <syscon.h> 22 #include <asm/arch-rockchip/clock.h> 23 #include <linux/iopoll.h> 24 25 #include "rockchip_display.h" 26 #include "rockchip_crtc.h" 27 #include "rockchip_connector.h" 28 #include "rockchip_panel.h" 29 #include "rockchip_phy.h" 30 31 #define UPDATE(v, h, l) (((v) << (l)) & GENMASK((h), (l))) 32 33 #define DSI2_PWR_UP 0x000c 34 #define RESET 0 35 #define POWER_UP BIT(0) 36 #define CMD_TX_MODE(x) UPDATE(x, 24, 24) 37 #define DSI2_SOFT_RESET 0x0010 38 #define SYS_RSTN BIT(2) 39 #define PHY_RSTN BIT(1) 40 #define IPI_RSTN BIT(0) 41 #define INT_ST_MAIN 0x0014 42 #define DSI2_MODE_CTRL 0x0018 43 #define DSI2_MODE_STATUS 0x001c 44 #define DSI2_CORE_STATUS 0x0020 45 #define PRI_RD_DATA_AVAIL BIT(26) 46 #define PRI_FIFOS_NOT_EMPTY BIT(25) 47 #define PRI_BUSY BIT(24) 48 #define CRI_RD_DATA_AVAIL BIT(18) 49 #define CRT_FIFOS_NOT_EMPTY BIT(17) 50 #define CRI_BUSY BIT(16) 51 #define IPI_FIFOS_NOT_EMPTY BIT(9) 52 #define IPI_BUSY BIT(8) 53 #define CORE_FIFOS_NOT_EMPTY BIT(1) 54 #define CORE_BUSY BIT(0) 55 #define MANUAL_MODE_CFG 0x0024 56 #define MANUAL_MODE_EN BIT(0) 57 #define DSI2_TIMEOUT_HSTX_CFG 0x0048 58 #define TO_HSTX(x) UPDATE(x, 15, 0) 59 #define DSI2_TIMEOUT_HSTXRDY_CFG 0x004c 60 #define TO_HSTXRDY(x) UPDATE(x, 15, 0) 61 #define DSI2_TIMEOUT_LPRX_CFG 0x0050 62 #define TO_LPRXRDY(x) UPDATE(x, 15, 0) 63 #define DSI2_TIMEOUT_LPTXRDY_CFG 0x0054 64 #define TO_LPTXRDY(x) UPDATE(x, 15, 0) 65 #define DSI2_TIMEOUT_LPTXTRIG_CFG 0x0058 66 #define TO_LPTXTRIG(x) UPDATE(x, 15, 0) 67 #define DSI2_TIMEOUT_LPTXULPS_CFG 0x005c 68 #define TO_LPTXULPS(x) UPDATE(x, 15, 0) 69 #define DSI2_TIMEOUT_BTA_CFG 0x60 70 #define TO_BTA(x) UPDATE(x, 15, 0) 71 72 #define DSI2_PHY_MODE_CFG 0x0100 73 #define PPI_WIDTH(x) UPDATE(x, 9, 8) 74 #define PHY_LANES(x) UPDATE(x - 1, 5, 4) 75 #define PHY_TYPE(x) UPDATE(x, 0, 0) 76 #define DSI2_PHY_CLK_CFG 0X0104 77 #define PHY_LPTX_CLK_DIV(x) UPDATE(x, 12, 8) 78 #define NON_CONTINUOUS_CLK BIT(0) 79 #define DSI2_PHY_LP2HS_MAN_CFG 0x010c 80 #define PHY_LP2HS_TIME(x) UPDATE(x, 28, 0) 81 #define DSI2_PHY_HS2LP_MAN_CFG 0x0114 82 #define PHY_HS2LP_TIME(x) UPDATE(x, 28, 0) 83 #define DSI2_PHY_MAX_RD_T_MAN_CFG 0x011c 84 #define PHY_MAX_RD_TIME(x) UPDATE(x, 26, 0) 85 #define DSI2_PHY_ESC_CMD_T_MAN_CFG 0x0124 86 #define PHY_ESC_CMD_TIME(x) UPDATE(x, 28, 0) 87 #define DSI2_PHY_ESC_BYTE_T_MAN_CFG 0x012c 88 #define PHY_ESC_BYTE_TIME(x) UPDATE(x, 28, 0) 89 90 #define DSI2_PHY_IPI_RATIO_MAN_CFG 0x0134 91 #define PHY_IPI_RATIO(x) UPDATE(x, 21, 0) 92 #define DSI2_PHY_SYS_RATIO_MAN_CFG 0x013C 93 #define PHY_SYS_RATIO(x) UPDATE(x, 16, 0) 94 95 #define DSI2_DSI_GENERAL_CFG 0x0200 96 #define BTA_EN BIT(1) 97 #define EOTP_TX_EN BIT(0) 98 #define DSI2_DSI_VCID_CFG 0x0204 99 #define TX_VCID(x) UPDATE(x, 1, 0) 100 #define DSI2_DSI_SCRAMBLING_CFG 0x0208 101 #define SCRAMBLING_SEED(x) UPDATE(x, 31, 16) 102 #define SCRAMBLING_EN BIT(0) 103 #define DSI2_DSI_VID_TX_CFG 0x020c 104 #define LPDT_DISPLAY_CMD_EN BIT(20) 105 #define BLK_VFP_HS_EN BIT(14) 106 #define BLK_VBP_HS_EN BIT(13) 107 #define BLK_VSA_HS_EN BIT(12) 108 #define BLK_HFP_HS_EN BIT(6) 109 #define BLK_HBP_HS_EN BIT(5) 110 #define BLK_HSA_HS_EN BIT(4) 111 #define VID_MODE_TYPE(x) UPDATE(x, 1, 0) 112 #define DSI2_CRI_TX_HDR 0x02c0 113 #define CMD_TX_MODE(x) UPDATE(x, 24, 24) 114 #define DSI2_CRI_TX_PLD 0x02c4 115 #define DSI2_CRI_RX_HDR 0x02c8 116 #define DSI2_CRI_RX_PLD 0x02cc 117 118 #define DSI2_IPI_COLOR_MAN_CFG 0x0300 119 #define IPI_DEPTH(x) UPDATE(x, 7, 4) 120 #define IPI_DEPTH_5_6_5_BITS 0x02 121 #define IPI_DEPTH_6_BITS 0x03 122 #define IPI_DEPTH_8_BITS 0x05 123 #define IPI_DEPTH_10_BITS 0x06 124 #define IPI_FORMAT(x) UPDATE(x, 3, 0) 125 #define IPI_FORMAT_RGB 0x0 126 #define IPI_FORMAT_DSC 0x0b 127 #define DSI2_IPI_VID_HSA_MAN_CFG 0x0304 128 #define VID_HSA_TIME(x) UPDATE(x, 29, 0) 129 #define DSI2_IPI_VID_HBP_MAN_CFG 0x030c 130 #define VID_HBP_TIME(x) UPDATE(x, 29, 0) 131 #define DSI2_IPI_VID_HACT_MAN_CFG 0x0314 132 #define VID_HACT_TIME(x) UPDATE(x, 29, 0) 133 #define DSI2_IPI_VID_HLINE_MAN_CFG 0x031c 134 #define VID_HLINE_TIME(x) UPDATE(x, 29, 0) 135 #define DSI2_IPI_VID_VSA_MAN_CFG 0x0324 136 #define VID_VSA_LINES(x) UPDATE(x, 9, 0) 137 #define DSI2_IPI_VID_VBP_MAN_CFG 0X032C 138 #define VID_VBP_LINES(x) UPDATE(x, 9, 0) 139 #define DSI2_IPI_VID_VACT_MAN_CFG 0X0334 140 #define VID_VACT_LINES(x) UPDATE(x, 13, 0) 141 #define DSI2_IPI_VID_VFP_MAN_CFG 0X033C 142 #define VID_VFP_LINES(x) UPDATE(x, 9, 0) 143 #define DSI2_IPI_PIX_PKT_CFG 0x0344 144 #define MAX_PIX_PKT(x) UPDATE(x, 15, 0) 145 146 #define DSI2_INT_ST_PHY 0x0400 147 #define DSI2_INT_MASK_PHY 0x0404 148 #define DSI2_INT_ST_TO 0x0410 149 #define DSI2_INT_MASK_TO 0x0414 150 #define DSI2_INT_ST_ACK 0x0420 151 #define DSI2_INT_MASK_ACK 0x0424 152 #define DSI2_INT_ST_IPI 0x0430 153 #define DSI2_INT_MASK_IPI 0x0434 154 #define DSI2_INT_ST_FIFO 0x0440 155 #define DSI2_INT_MASK_FIFO 0x0444 156 #define DSI2_INT_ST_PRI 0x0450 157 #define DSI2_INT_MASK_PRI 0x0454 158 #define DSI2_INT_ST_CRI 0x0460 159 #define DSI2_INT_MASK_CRI 0x0464 160 #define DSI2_INT_FORCE_CRI 0x0468 161 #define DSI2_MAX_REGISGER DSI2_INT_FORCE_CRI 162 163 #define CMD_PKT_STATUS_TIMEOUT_US 1000 164 #define MODE_STATUS_TIMEOUT_US 20000 165 #define SYS_CLK 351000000LL 166 #define PSEC_PER_SEC 1000000000000LL 167 #define USEC_PER_SEC 1000000L 168 #define MSEC_PER_SEC 1000L 169 170 #define GRF_REG_FIELD(reg, lsb, msb) (((reg) << 16) | ((lsb) << 8) | (msb)) 171 172 enum vid_mode_type { 173 VID_MODE_TYPE_NON_BURST_SYNC_PULSES, 174 VID_MODE_TYPE_NON_BURST_SYNC_EVENTS, 175 VID_MODE_TYPE_BURST, 176 }; 177 178 enum mode_ctrl { 179 IDLE_MODE, 180 AUTOCALC_MODE, 181 COMMAND_MODE, 182 VIDEO_MODE, 183 DATA_STREAM_MODE, 184 VIDE_TEST_MODE, 185 DATA_STREAM_TEST_MODE, 186 }; 187 188 enum grf_reg_fields { 189 TXREQCLKHS_EN, 190 GATING_EN, 191 IPI_SHUTDN, 192 IPI_COLORM, 193 IPI_COLOR_DEPTH, 194 IPI_FORMAT, 195 MAX_FIELDS, 196 }; 197 198 enum phy_type { 199 DPHY, 200 CPHY, 201 }; 202 203 enum ppi_width { 204 PPI_WIDTH_8_BITS, 205 PPI_WIDTH_16_BITS, 206 PPI_WIDTH_32_BITS, 207 }; 208 209 struct rockchip_cmd_header { 210 u8 data_type; 211 u8 delay_ms; 212 u8 payload_length; 213 }; 214 215 struct dw_mipi_dsi2_plat_data { 216 const u32 *dsi0_grf_reg_fields; 217 const u32 *dsi1_grf_reg_fields; 218 unsigned long long dphy_max_bit_rate_per_lane; 219 unsigned long long cphy_max_symbol_rate_per_lane; 220 }; 221 222 struct mipi_dcphy { 223 /* Non-SNPS PHY */ 224 struct rockchip_phy *phy; 225 226 u16 input_div; 227 u16 feedback_div; 228 }; 229 230 /** 231 * struct mipi_dphy_configure - MIPI D-PHY configuration set 232 * 233 * This structure is used to represent the configuration state of a 234 * MIPI D-PHY phy. 235 */ 236 struct mipi_dphy_configure { 237 unsigned int clk_miss; 238 unsigned int clk_post; 239 unsigned int clk_pre; 240 unsigned int clk_prepare; 241 unsigned int clk_settle; 242 unsigned int clk_term_en; 243 unsigned int clk_trail; 244 unsigned int clk_zero; 245 unsigned int d_term_en; 246 unsigned int eot; 247 unsigned int hs_exit; 248 unsigned int hs_prepare; 249 unsigned int hs_settle; 250 unsigned int hs_skip; 251 unsigned int hs_trail; 252 unsigned int hs_zero; 253 unsigned int init; 254 unsigned int lpx; 255 unsigned int ta_get; 256 unsigned int ta_go; 257 unsigned int ta_sure; 258 unsigned int wakeup; 259 unsigned long hs_clk_rate; 260 unsigned long lp_clk_rate; 261 unsigned char lanes; 262 }; 263 264 struct dw_mipi_dsi2 { 265 struct udevice *dev; 266 void *base; 267 void *grf; 268 int id; 269 struct dw_mipi_dsi2 *master; 270 struct dw_mipi_dsi2 *slave; 271 bool prepared; 272 273 bool c_option; 274 bool dsc_enable; 275 bool scrambling_en; 276 unsigned int slice_width; 277 unsigned int slice_height; 278 u32 version_major; 279 u32 version_minor; 280 281 unsigned int lane_hs_rate; /* Kbps/Ksps per lane */ 282 u32 channel; 283 u32 lanes; 284 u32 format; 285 u32 mode_flags; 286 struct mipi_dcphy dcphy; 287 struct drm_display_mode mode; 288 bool data_swap; 289 290 struct mipi_dphy_configure mipi_dphy_cfg; 291 const struct dw_mipi_dsi2_plat_data *pdata; 292 struct drm_dsc_picture_parameter_set *pps; 293 }; 294 295 static inline void dsi_write(struct dw_mipi_dsi2 *dsi2, u32 reg, u32 val) 296 { 297 writel(val, dsi2->base + reg); 298 } 299 300 static inline u32 dsi_read(struct dw_mipi_dsi2 *dsi2, u32 reg) 301 { 302 return readl(dsi2->base + reg); 303 } 304 305 static inline void dsi_update_bits(struct dw_mipi_dsi2 *dsi2, 306 u32 reg, u32 mask, u32 val) 307 { 308 u32 orig, tmp; 309 310 orig = dsi_read(dsi2, reg); 311 tmp = orig & ~mask; 312 tmp |= val & mask; 313 dsi_write(dsi2, reg, tmp); 314 } 315 316 static void grf_field_write(struct dw_mipi_dsi2 *dsi2, enum grf_reg_fields index, 317 unsigned int val) 318 { 319 const u32 field = dsi2->id ? dsi2->pdata->dsi1_grf_reg_fields[index] : 320 dsi2->pdata->dsi0_grf_reg_fields[index]; 321 u16 reg; 322 u8 msb, lsb; 323 324 if (!field) 325 return; 326 327 reg = (field >> 16) & 0xffff; 328 lsb = (field >> 8) & 0xff; 329 msb = (field >> 0) & 0xff; 330 331 regmap_write(dsi2->grf, reg, GENMASK(msb, lsb) << 16 | val << lsb); 332 } 333 334 static unsigned long dw_mipi_dsi2_get_lane_rate(struct dw_mipi_dsi2 *dsi2) 335 { 336 const struct drm_display_mode *mode = &dsi2->mode; 337 u64 max_lane_rate, lane_rate; 338 unsigned int value; 339 int bpp, lanes; 340 u64 tmp; 341 342 max_lane_rate = (dsi2->c_option) ? 343 dsi2->pdata->cphy_max_symbol_rate_per_lane : 344 dsi2->pdata->dphy_max_bit_rate_per_lane; 345 346 /* 347 * optional override of the desired bandwidth 348 * High-Speed mode: Differential and terminated: 80Mbps ~ 4500 Mbps 349 */ 350 value = dev_read_u32_default(dsi2->dev, "rockchip,lane-rate", 0); 351 if (value >= 80000 && value <= 4500000) 352 return value * MSEC_PER_SEC; 353 else if (value >= 80 && value <= 4500) 354 return value * USEC_PER_SEC; 355 356 bpp = mipi_dsi_pixel_format_to_bpp(dsi2->format); 357 if (bpp < 0) 358 bpp = 24; 359 360 lanes = dsi2->slave ? dsi2->lanes * 2 : dsi2->lanes; 361 tmp = (u64)mode->crtc_clock * 1000 * bpp; 362 do_div(tmp, lanes); 363 364 if (dsi2->c_option) 365 tmp = DIV_ROUND_CLOSEST(tmp * 100, 228); 366 367 /* set BW a little larger only in video burst mode in 368 * consideration of the protocol overhead and HS mode 369 * switching to BLLP mode, take 1 / 0.9, since Mbps must 370 * big than bandwidth of RGB 371 */ 372 if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) { 373 tmp *= 10; 374 do_div(tmp, 9); 375 } 376 377 if (tmp > max_lane_rate) 378 lane_rate = max_lane_rate; 379 else 380 lane_rate = tmp; 381 382 return lane_rate; 383 } 384 385 static int cri_fifos_wait_avail(struct dw_mipi_dsi2 *dsi2) 386 { 387 u32 sts, mask; 388 int ret; 389 390 mask = CRI_BUSY | CRT_FIFOS_NOT_EMPTY; 391 ret = readl_poll_timeout(dsi2->base + DSI2_CORE_STATUS, 392 sts, !(sts & mask), 393 CMD_PKT_STATUS_TIMEOUT_US); 394 if (ret < 0) { 395 printf("command interface is busy: 0x%x\n", sts); 396 return ret; 397 } 398 399 return 0; 400 } 401 402 static int dw_mipi_dsi2_read_from_fifo(struct dw_mipi_dsi2 *dsi2, 403 const struct mipi_dsi_msg *msg) 404 { 405 u8 *payload = msg->rx_buf; 406 u8 data_type; 407 u16 wc; 408 int i, j, ret, len = msg->rx_len; 409 unsigned int vrefresh = drm_mode_vrefresh(&dsi2->mode); 410 u32 val; 411 412 ret = readl_poll_timeout(dsi2->base + DSI2_CORE_STATUS, 413 val, val & CRI_RD_DATA_AVAIL, 414 DIV_ROUND_UP(1000000, vrefresh)); 415 if (ret) { 416 printf("CRI has no available read data\n"); 417 return ret; 418 } 419 420 val = dsi_read(dsi2, DSI2_CRI_RX_HDR); 421 data_type = val & 0x3f; 422 423 if (mipi_dsi_packet_format_is_short(data_type)) { 424 for (i = 0; i < len && i < 2; i++) 425 payload[i] = (val >> (8 * (i + 1))) & 0xff; 426 427 return 0; 428 } 429 430 wc = (val >> 8) & 0xffff; 431 /* Receive payload */ 432 for (i = 0; i < len && i < wc; i += 4) { 433 val = dsi_read(dsi2, DSI2_CRI_RX_PLD); 434 for (j = 0; j < 4 && j + i < len && j + i < wc; j++) 435 payload[i + j] = val >> (8 * j); 436 } 437 438 return 0; 439 } 440 441 static ssize_t dw_mipi_dsi2_transfer(struct dw_mipi_dsi2 *dsi2, 442 const struct mipi_dsi_msg *msg) 443 { 444 struct mipi_dsi_packet packet; 445 int ret; 446 int val; 447 u32 mode; 448 449 dsi_update_bits(dsi2, DSI2_DSI_VID_TX_CFG, LPDT_DISPLAY_CMD_EN, 450 msg->flags & MIPI_DSI_MSG_USE_LPM ? 451 LPDT_DISPLAY_CMD_EN : 0); 452 453 /* create a packet to the DSI protocol */ 454 ret = mipi_dsi_create_packet(&packet, msg); 455 if (ret) { 456 printf("failed to create packet: %d\n", ret); 457 return ret; 458 } 459 460 /* check cri interface is not busy */ 461 ret = cri_fifos_wait_avail(dsi2); 462 if (ret) 463 return ret; 464 465 /* Send payload */ 466 while (DIV_ROUND_UP(packet.payload_length, 4)) { 467 if (packet.payload_length < 4) { 468 /* send residu payload */ 469 val = 0; 470 memcpy(&val, packet.payload, packet.payload_length); 471 dsi_write(dsi2, DSI2_CRI_TX_PLD, val); 472 packet.payload_length = 0; 473 } else { 474 val = get_unaligned_le32(packet.payload); 475 dsi_write(dsi2, DSI2_CRI_TX_PLD, val); 476 packet.payload += 4; 477 packet.payload_length -= 4; 478 } 479 } 480 481 /* Send packet header */ 482 mode = CMD_TX_MODE(msg->flags & MIPI_DSI_MSG_USE_LPM ? 1 : 0); 483 val = get_unaligned_le32(packet.header); 484 dsi_write(dsi2, DSI2_CRI_TX_HDR, mode | val); 485 486 ret = cri_fifos_wait_avail(dsi2); 487 if (ret) 488 return ret; 489 490 if (msg->rx_len) { 491 ret = dw_mipi_dsi2_read_from_fifo(dsi2, msg); 492 if (ret < 0) 493 return ret; 494 } 495 496 if (dsi2->slave) { 497 ret = dw_mipi_dsi2_transfer(dsi2->slave, msg); 498 if (ret < 0) 499 return ret; 500 } 501 502 return msg->rx_len ? msg->rx_len : msg->tx_len; 503 } 504 505 static void dw_mipi_dsi2_ipi_color_coding_cfg(struct dw_mipi_dsi2 *dsi2) 506 { 507 u32 val, color_depth; 508 509 switch (dsi2->format) { 510 case MIPI_DSI_FMT_RGB666: 511 case MIPI_DSI_FMT_RGB666_PACKED: 512 color_depth = IPI_DEPTH_6_BITS; 513 break; 514 case MIPI_DSI_FMT_RGB565: 515 color_depth = IPI_DEPTH_5_6_5_BITS; 516 break; 517 case MIPI_DSI_FMT_RGB888: 518 default: 519 color_depth = IPI_DEPTH_8_BITS; 520 break; 521 } 522 523 val = IPI_DEPTH(color_depth) | 524 IPI_FORMAT(dsi2->dsc_enable ? IPI_FORMAT_DSC : IPI_FORMAT_RGB); 525 dsi_write(dsi2, DSI2_IPI_COLOR_MAN_CFG, val); 526 grf_field_write(dsi2, IPI_COLOR_DEPTH, color_depth); 527 528 if (dsi2->dsc_enable) 529 grf_field_write(dsi2, IPI_FORMAT, IPI_FORMAT_DSC); 530 } 531 532 static void dw_mipi_dsi2_ipi_set(struct dw_mipi_dsi2 *dsi2) 533 { 534 struct drm_display_mode *mode = &dsi2->mode; 535 u32 hline, hsa, hbp, hact; 536 u64 hline_time, hsa_time, hbp_time, hact_time, tmp; 537 u64 pixel_clk, phy_hs_clk; 538 u32 vact, vsa, vfp, vbp; 539 u16 val; 540 541 if (dsi2->slave || dsi2->master) 542 val = mode->hdisplay / 2; 543 else 544 val = mode->hdisplay; 545 546 dsi_write(dsi2, DSI2_IPI_PIX_PKT_CFG, MAX_PIX_PKT(val)); 547 548 dw_mipi_dsi2_ipi_color_coding_cfg(dsi2); 549 550 /* 551 * if the controller is intended to operate in data stream mode, 552 * no more steps are required. 553 */ 554 if (!(dsi2->mode_flags & MIPI_DSI_MODE_VIDEO)) 555 return; 556 557 vact = mode->vdisplay; 558 vsa = mode->vsync_end - mode->vsync_start; 559 vfp = mode->vsync_start - mode->vdisplay; 560 vbp = mode->vtotal - mode->vsync_end; 561 hact = mode->hdisplay; 562 hsa = mode->hsync_end - mode->hsync_start; 563 hbp = mode->htotal - mode->hsync_end; 564 hline = mode->htotal; 565 566 pixel_clk = mode->crtc_clock * MSEC_PER_SEC; 567 568 if (dsi2->c_option) 569 phy_hs_clk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 7); 570 else 571 phy_hs_clk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 16); 572 573 tmp = hsa * phy_hs_clk; 574 hsa_time = DIV_ROUND_CLOSEST(tmp << 16, pixel_clk); 575 dsi_write(dsi2, DSI2_IPI_VID_HSA_MAN_CFG, VID_HSA_TIME(hsa_time)); 576 577 tmp = hbp * phy_hs_clk; 578 hbp_time = DIV_ROUND_CLOSEST(tmp << 16, pixel_clk); 579 dsi_write(dsi2, DSI2_IPI_VID_HBP_MAN_CFG, VID_HBP_TIME(hbp_time)); 580 581 tmp = hact * phy_hs_clk; 582 hact_time = DIV_ROUND_CLOSEST(tmp << 16, pixel_clk); 583 dsi_write(dsi2, DSI2_IPI_VID_HACT_MAN_CFG, VID_HACT_TIME(hact_time)); 584 585 tmp = hline * phy_hs_clk; 586 hline_time = DIV_ROUND_CLOSEST(tmp << 16, pixel_clk); 587 dsi_write(dsi2, DSI2_IPI_VID_HLINE_MAN_CFG, VID_HLINE_TIME(hline_time)); 588 589 dsi_write(dsi2, DSI2_IPI_VID_VSA_MAN_CFG, VID_VSA_LINES(vsa)); 590 dsi_write(dsi2, DSI2_IPI_VID_VBP_MAN_CFG, VID_VBP_LINES(vbp)); 591 dsi_write(dsi2, DSI2_IPI_VID_VACT_MAN_CFG, VID_VACT_LINES(vact)); 592 dsi_write(dsi2, DSI2_IPI_VID_VFP_MAN_CFG, VID_VFP_LINES(vfp)); 593 } 594 595 static void dw_mipi_dsi2_set_vid_mode(struct dw_mipi_dsi2 *dsi2) 596 { 597 u32 val = 0, mode; 598 int ret; 599 600 if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_HFP) 601 val |= BLK_HFP_HS_EN; 602 603 if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_HBP) 604 val |= BLK_HBP_HS_EN; 605 606 if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_HSA) 607 val |= BLK_HSA_HS_EN; 608 609 if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) 610 val |= VID_MODE_TYPE_BURST; 611 else if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) 612 val |= VID_MODE_TYPE_NON_BURST_SYNC_PULSES; 613 else 614 val |= VID_MODE_TYPE_NON_BURST_SYNC_EVENTS; 615 616 dsi_write(dsi2, DSI2_DSI_VID_TX_CFG, val); 617 618 dsi_write(dsi2, DSI2_MODE_CTRL, VIDEO_MODE); 619 ret = readl_poll_timeout(dsi2->base + DSI2_MODE_STATUS, 620 mode, mode & VIDEO_MODE, 621 MODE_STATUS_TIMEOUT_US); 622 if (ret < 0) 623 printf("failed to enter video mode\n"); 624 } 625 626 static void dw_mipi_dsi2_set_data_stream_mode(struct dw_mipi_dsi2 *dsi2) 627 { 628 u32 mode; 629 int ret; 630 631 dsi_write(dsi2, DSI2_MODE_CTRL, DATA_STREAM_MODE); 632 ret = readl_poll_timeout(dsi2->base + DSI2_MODE_STATUS, 633 mode, mode & DATA_STREAM_MODE, 634 MODE_STATUS_TIMEOUT_US); 635 if (ret < 0) 636 printf("failed to enter data stream mode\n"); 637 } 638 639 static void dw_mipi_dsi2_set_cmd_mode(struct dw_mipi_dsi2 *dsi2) 640 { 641 u32 mode; 642 int ret; 643 644 dsi_write(dsi2, DSI2_MODE_CTRL, COMMAND_MODE); 645 ret = readl_poll_timeout(dsi2->base + DSI2_MODE_STATUS, 646 mode, mode & COMMAND_MODE, 647 MODE_STATUS_TIMEOUT_US); 648 if (ret < 0) 649 printf("failed to enter cmd mode\n"); 650 } 651 652 static void dw_mipi_dsi2_enable(struct dw_mipi_dsi2 *dsi2) 653 { 654 dw_mipi_dsi2_ipi_set(dsi2); 655 656 if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO) 657 dw_mipi_dsi2_set_vid_mode(dsi2); 658 else 659 dw_mipi_dsi2_set_data_stream_mode(dsi2); 660 661 if (dsi2->slave) 662 dw_mipi_dsi2_enable(dsi2->slave); 663 } 664 665 static void dw_mipi_dsi2_disable(struct dw_mipi_dsi2 *dsi2) 666 { 667 dsi_write(dsi2, DSI2_IPI_PIX_PKT_CFG, 0); 668 dw_mipi_dsi2_set_cmd_mode(dsi2); 669 670 if (dsi2->slave) 671 dw_mipi_dsi2_disable(dsi2->slave); 672 } 673 674 static void dw_mipi_dsi2_post_disable(struct dw_mipi_dsi2 *dsi2) 675 { 676 if (!dsi2->prepared) 677 return; 678 679 dsi_write(dsi2, DSI2_PWR_UP, RESET); 680 681 if (dsi2->dcphy.phy) 682 rockchip_phy_power_off(dsi2->dcphy.phy); 683 684 dsi2->prepared = false; 685 686 if (dsi2->slave) 687 dw_mipi_dsi2_post_disable(dsi2->slave); 688 } 689 690 static int dw_mipi_dsi2_connector_pre_init(struct display_state *state) 691 { 692 struct connector_state *conn_state = &state->conn_state; 693 694 conn_state->type = DRM_MODE_CONNECTOR_DSI; 695 696 return 0; 697 } 698 699 static int dw_mipi_dsi2_connector_init(struct display_state *state) 700 { 701 struct connector_state *conn_state = &state->conn_state; 702 struct crtc_state *cstate = &state->crtc_state; 703 struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 704 struct rockchip_phy *phy = NULL; 705 struct udevice *phy_dev; 706 struct udevice *dev; 707 int ret; 708 709 710 conn_state->disp_info = rockchip_get_disp_info(conn_state->type, dsi2->id); 711 dsi2->dcphy.phy = conn_state->phy; 712 713 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 714 conn_state->color_space = V4L2_COLORSPACE_DEFAULT; 715 conn_state->output_if |= 716 dsi2->id ? VOP_OUTPUT_IF_MIPI1 : VOP_OUTPUT_IF_MIPI0; 717 718 if (!(dsi2->mode_flags & MIPI_DSI_MODE_VIDEO)) { 719 conn_state->output_flags |= ROCKCHIP_OUTPUT_MIPI_DS_MODE; 720 conn_state->hold_mode = true; 721 } 722 723 if (dsi2->lanes > 4) { 724 ret = uclass_get_device_by_name(UCLASS_DISPLAY, 725 "dsi@fde30000", 726 &dev); 727 if (ret) 728 return ret; 729 730 dsi2->slave = dev_get_priv(dev); 731 if (!dsi2->slave) 732 return -ENODEV; 733 734 dsi2->slave->master = dsi2; 735 dsi2->lanes /= 2; 736 dsi2->slave->lanes = dsi2->lanes; 737 dsi2->slave->format = dsi2->format; 738 dsi2->slave->mode_flags = dsi2->mode_flags; 739 dsi2->slave->channel = dsi2->channel; 740 conn_state->output_flags |= 741 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE; 742 if (dsi2->data_swap) 743 conn_state->output_flags |= ROCKCHIP_OUTPUT_DATA_SWAP; 744 745 conn_state->output_if |= VOP_OUTPUT_IF_MIPI1; 746 747 ret = uclass_get_device_by_phandle(UCLASS_PHY, dev, 748 "phys", &phy_dev); 749 if (ret) 750 return -ENODEV; 751 752 phy = (struct rockchip_phy *)dev_get_driver_data(phy_dev); 753 if (!phy) 754 return -ENODEV; 755 756 dsi2->slave->dcphy.phy = phy; 757 if (phy->funcs && phy->funcs->init) 758 return phy->funcs->init(phy); 759 } 760 761 if (dsi2->dsc_enable) { 762 cstate->dsc_enable = 1; 763 cstate->dsc_sink_cap.version_major = dsi2->version_major; 764 cstate->dsc_sink_cap.version_minor = dsi2->version_minor; 765 cstate->dsc_sink_cap.slice_width = dsi2->slice_width; 766 cstate->dsc_sink_cap.slice_height = dsi2->slice_height; 767 /* only can support rgb888 panel now */ 768 cstate->dsc_sink_cap.target_bits_per_pixel_x16 = 8 << 4; 769 cstate->dsc_sink_cap.native_420 = 0; 770 memcpy(&cstate->pps, dsi2->pps, sizeof(struct drm_dsc_picture_parameter_set)); 771 } 772 773 return 0; 774 } 775 776 /* 777 * Minimum D-PHY timings based on MIPI D-PHY specification. Derived 778 * from the valid ranges specified in Section 6.9, Table 14, Page 41 779 * of the D-PHY specification (v2.1). 780 */ 781 int mipi_dphy_get_default_config(unsigned long long hs_clk_rate, 782 struct mipi_dphy_configure *cfg) 783 { 784 unsigned long long ui; 785 786 if (!cfg) 787 return -EINVAL; 788 789 ui = ALIGN(PSEC_PER_SEC, hs_clk_rate); 790 do_div(ui, hs_clk_rate); 791 792 cfg->clk_miss = 0; 793 cfg->clk_post = 60000 + 52 * ui; 794 cfg->clk_pre = 8000; 795 cfg->clk_prepare = 38000; 796 cfg->clk_settle = 95000; 797 cfg->clk_term_en = 0; 798 cfg->clk_trail = 60000; 799 cfg->clk_zero = 262000; 800 cfg->d_term_en = 0; 801 cfg->eot = 0; 802 cfg->hs_exit = 100000; 803 cfg->hs_prepare = 40000 + 4 * ui; 804 cfg->hs_zero = 105000 + 6 * ui; 805 cfg->hs_settle = 85000 + 6 * ui; 806 cfg->hs_skip = 40000; 807 808 /* 809 * The MIPI D-PHY specification (Section 6.9, v1.2, Table 14, Page 40) 810 * contains this formula as: 811 * 812 * T_HS-TRAIL = max(n * 8 * ui, 60 + n * 4 * ui) 813 * 814 * where n = 1 for forward-direction HS mode and n = 4 for reverse- 815 * direction HS mode. There's only one setting and this function does 816 * not parameterize on anything other that ui, so this code will 817 * assumes that reverse-direction HS mode is supported and uses n = 4. 818 */ 819 cfg->hs_trail = max(4 * 8 * ui, 60000 + 4 * 4 * ui); 820 821 cfg->init = 100; 822 cfg->lpx = 60000; 823 cfg->ta_get = 5 * cfg->lpx; 824 cfg->ta_go = 4 * cfg->lpx; 825 cfg->ta_sure = 2 * cfg->lpx; 826 cfg->wakeup = 1000; 827 828 return 0; 829 } 830 831 static void dw_mipi_dsi2_set_hs_clk(struct dw_mipi_dsi2 *dsi2, unsigned long rate) 832 { 833 mipi_dphy_get_default_config(rate, &dsi2->mipi_dphy_cfg); 834 835 if (!dsi2->c_option) 836 rockchip_phy_set_mode(dsi2->dcphy.phy, PHY_MODE_MIPI_DPHY); 837 838 rate = rockchip_phy_set_pll(dsi2->dcphy.phy, rate); 839 dsi2->lane_hs_rate = DIV_ROUND_CLOSEST(rate, MSEC_PER_SEC); 840 } 841 842 static void dw_mipi_dsi2_host_softrst(struct dw_mipi_dsi2 *dsi2) 843 { 844 dsi_write(dsi2, DSI2_SOFT_RESET, 0X0); 845 udelay(100); 846 dsi_write(dsi2, DSI2_SOFT_RESET, SYS_RSTN | PHY_RSTN | IPI_RSTN); 847 } 848 849 static void 850 dw_mipi_dsi2_work_mode(struct dw_mipi_dsi2 *dsi2, u32 mode) 851 { 852 /* 853 * select controller work in Manual mode 854 * Manual: MANUAL_MODE_EN 855 * Automatic: 0 856 */ 857 dsi_write(dsi2, MANUAL_MODE_CFG, mode); 858 } 859 860 static void dw_mipi_dsi2_phy_mode_cfg(struct dw_mipi_dsi2 *dsi2) 861 { 862 u32 val = 0; 863 864 /* PPI width is fixed to 16 bits in DCPHY */ 865 val |= PPI_WIDTH(PPI_WIDTH_16_BITS) | PHY_LANES(dsi2->lanes); 866 val |= PHY_TYPE(dsi2->c_option ? CPHY : DPHY); 867 dsi_write(dsi2, DSI2_PHY_MODE_CFG, val); 868 } 869 870 static void dw_mipi_dsi2_phy_clk_mode_cfg(struct dw_mipi_dsi2 *dsi2) 871 { 872 u32 sys_clk = SYS_CLK / MSEC_PER_SEC; 873 u32 esc_clk_div; 874 u32 val = 0; 875 876 if (dsi2->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) 877 val |= NON_CONTINUOUS_CLK; 878 879 /* The Escape clock ranges from 1MHz to 20MHz. */ 880 esc_clk_div = DIV_ROUND_UP(sys_clk, 10 * 2); 881 val |= PHY_LPTX_CLK_DIV(esc_clk_div); 882 883 dsi_write(dsi2, DSI2_PHY_CLK_CFG, val); 884 } 885 886 static void dw_mipi_dsi2_phy_ratio_cfg(struct dw_mipi_dsi2 *dsi2) 887 { 888 struct drm_display_mode *mode = &dsi2->mode; 889 u64 pixel_clk, ipi_clk, phy_hsclk, tmp; 890 891 /* 892 * in DPHY mode, the phy_hstx_clk is exactly 1/16 the Lane high-speed 893 * data rate; In CPHY mode, the phy_hstx_clk is exactly 1/7 the trio 894 * high speed symbol rate. 895 */ 896 if (dsi2->c_option) 897 phy_hsclk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 7); 898 899 else 900 phy_hsclk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 16); 901 902 /* IPI_RATIO_MAN_CFG = PHY_HSTX_CLK / IPI_CLK */ 903 pixel_clk = mode->crtc_clock * MSEC_PER_SEC; 904 ipi_clk = pixel_clk / 4; 905 906 tmp = DIV_ROUND_CLOSEST(phy_hsclk << 16, ipi_clk); 907 dsi_write(dsi2, DSI2_PHY_IPI_RATIO_MAN_CFG, PHY_IPI_RATIO(tmp)); 908 909 /* SYS_RATIO_MAN_CFG = MIPI_DCPHY_HSCLK_Freq / SYS_CLK */ 910 tmp = DIV_ROUND_CLOSEST(phy_hsclk << 16, SYS_CLK); 911 dsi_write(dsi2, DSI2_PHY_SYS_RATIO_MAN_CFG, PHY_SYS_RATIO(tmp)); 912 } 913 914 static void dw_mipi_dsi2_lp2hs_or_hs2lp_cfg(struct dw_mipi_dsi2 *dsi2) 915 { 916 struct mipi_dphy_configure *cfg = &dsi2->mipi_dphy_cfg; 917 unsigned long long tmp, ui; 918 unsigned long long hstx_clk; 919 920 hstx_clk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 16); 921 922 ui = ALIGN(PSEC_PER_SEC, hstx_clk); 923 do_div(ui, hstx_clk); 924 925 /* PHY_LP2HS_TIME = (TLPX + THS-PREPARE + THS-ZERO) / Tphy_hstx_clk */ 926 tmp = cfg->lpx + cfg->hs_prepare + cfg->hs_zero; 927 tmp = DIV_ROUND_CLOSEST(tmp << 16, ui); 928 dsi_write(dsi2, DSI2_PHY_LP2HS_MAN_CFG, PHY_LP2HS_TIME(tmp)); 929 930 /* PHY_HS2LP_TIME = (THS-TRAIL + THS-EXIT) / Tphy_hstx_clk */ 931 tmp = cfg->hs_trail + cfg->hs_exit; 932 tmp = DIV_ROUND_CLOSEST(tmp << 16, ui); 933 dsi_write(dsi2, DSI2_PHY_HS2LP_MAN_CFG, PHY_HS2LP_TIME(tmp)); 934 } 935 936 static void dw_mipi_dsi2_phy_init(struct dw_mipi_dsi2 *dsi2) 937 { 938 dw_mipi_dsi2_phy_mode_cfg(dsi2); 939 dw_mipi_dsi2_phy_clk_mode_cfg(dsi2); 940 dw_mipi_dsi2_phy_ratio_cfg(dsi2); 941 dw_mipi_dsi2_lp2hs_or_hs2lp_cfg(dsi2); 942 943 /* phy configuration 8 - 10 */ 944 } 945 946 static void dw_mipi_dsi2_tx_option_set(struct dw_mipi_dsi2 *dsi2) 947 { 948 u32 val; 949 950 val = BTA_EN | EOTP_TX_EN; 951 952 if (dsi2->mode_flags & MIPI_DSI_MODE_EOT_PACKET) 953 val &= ~EOTP_TX_EN; 954 955 dsi_write(dsi2, DSI2_DSI_GENERAL_CFG, val); 956 dsi_write(dsi2, DSI2_DSI_VCID_CFG, TX_VCID(dsi2->channel)); 957 958 if (dsi2->scrambling_en) 959 dsi_write(dsi2, DSI2_DSI_SCRAMBLING_CFG, SCRAMBLING_EN); 960 } 961 962 static void dw_mipi_dsi2_irq_enable(struct dw_mipi_dsi2 *dsi2, bool enable) 963 { 964 if (enable) { 965 dsi_write(dsi2, DSI2_INT_MASK_PHY, 0x1); 966 dsi_write(dsi2, DSI2_INT_MASK_TO, 0xf); 967 dsi_write(dsi2, DSI2_INT_MASK_ACK, 0x1); 968 dsi_write(dsi2, DSI2_INT_MASK_IPI, 0x1); 969 dsi_write(dsi2, DSI2_INT_MASK_FIFO, 0x1); 970 dsi_write(dsi2, DSI2_INT_MASK_PRI, 0x1); 971 dsi_write(dsi2, DSI2_INT_MASK_CRI, 0x1); 972 } else { 973 dsi_write(dsi2, DSI2_INT_MASK_PHY, 0x0); 974 dsi_write(dsi2, DSI2_INT_MASK_TO, 0x0); 975 dsi_write(dsi2, DSI2_INT_MASK_ACK, 0x0); 976 dsi_write(dsi2, DSI2_INT_MASK_IPI, 0x0); 977 dsi_write(dsi2, DSI2_INT_MASK_FIFO, 0x0); 978 dsi_write(dsi2, DSI2_INT_MASK_PRI, 0x0); 979 dsi_write(dsi2, DSI2_INT_MASK_CRI, 0x0); 980 }; 981 } 982 983 static void mipi_dcphy_power_on(struct dw_mipi_dsi2 *dsi2) 984 { 985 if (!dsi2->dcphy.phy) 986 return; 987 988 rockchip_phy_power_on(dsi2->dcphy.phy); 989 } 990 991 static void dw_mipi_dsi2_pre_enable(struct dw_mipi_dsi2 *dsi2) 992 { 993 if (dsi2->prepared) 994 return; 995 996 dw_mipi_dsi2_host_softrst(dsi2); 997 dsi_write(dsi2, DSI2_PWR_UP, RESET); 998 999 dw_mipi_dsi2_work_mode(dsi2, MANUAL_MODE_EN); 1000 dw_mipi_dsi2_phy_init(dsi2); 1001 dw_mipi_dsi2_tx_option_set(dsi2); 1002 dw_mipi_dsi2_irq_enable(dsi2, 0); 1003 mipi_dcphy_power_on(dsi2); 1004 dsi_write(dsi2, DSI2_PWR_UP, POWER_UP); 1005 dw_mipi_dsi2_set_cmd_mode(dsi2); 1006 1007 dsi2->prepared = true; 1008 1009 if (dsi2->slave) 1010 dw_mipi_dsi2_pre_enable(dsi2->slave); 1011 } 1012 1013 static int dw_mipi_dsi2_connector_prepare(struct display_state *state) 1014 { 1015 struct connector_state *conn_state = &state->conn_state; 1016 struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 1017 unsigned long lane_rate; 1018 1019 memcpy(&dsi2->mode, &conn_state->mode, sizeof(struct drm_display_mode)); 1020 if (dsi2->slave) 1021 memcpy(&dsi2->slave->mode, &dsi2->mode, 1022 sizeof(struct drm_display_mode)); 1023 1024 lane_rate = dw_mipi_dsi2_get_lane_rate(dsi2); 1025 if (dsi2->dcphy.phy) 1026 dw_mipi_dsi2_set_hs_clk(dsi2, lane_rate); 1027 1028 if (dsi2->slave && dsi2->slave->dcphy.phy) 1029 dw_mipi_dsi2_set_hs_clk(dsi2->slave, lane_rate); 1030 1031 printf("final DSI-Link bandwidth: %u %s x %d\n", 1032 dsi2->lane_hs_rate, dsi2->c_option ? "Ksps" : "Kbps", 1033 dsi2->slave ? dsi2->lanes * 2 : dsi2->lanes); 1034 1035 dw_mipi_dsi2_pre_enable(dsi2); 1036 1037 return 0; 1038 } 1039 1040 static void dw_mipi_dsi2_connector_unprepare(struct display_state *state) 1041 { 1042 struct connector_state *conn_state = &state->conn_state; 1043 struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 1044 1045 dw_mipi_dsi2_post_disable(dsi2); 1046 } 1047 1048 static int dw_mipi_dsi2_connector_enable(struct display_state *state) 1049 { 1050 struct connector_state *conn_state = &state->conn_state; 1051 struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 1052 1053 dw_mipi_dsi2_enable(dsi2); 1054 1055 return 0; 1056 } 1057 1058 static int dw_mipi_dsi2_connector_disable(struct display_state *state) 1059 { 1060 struct connector_state *conn_state = &state->conn_state; 1061 struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 1062 1063 dw_mipi_dsi2_disable(dsi2); 1064 1065 return 0; 1066 } 1067 1068 static const struct rockchip_connector_funcs dw_mipi_dsi2_connector_funcs = { 1069 .pre_init = dw_mipi_dsi2_connector_pre_init, 1070 .init = dw_mipi_dsi2_connector_init, 1071 .prepare = dw_mipi_dsi2_connector_prepare, 1072 .unprepare = dw_mipi_dsi2_connector_unprepare, 1073 .enable = dw_mipi_dsi2_connector_enable, 1074 .disable = dw_mipi_dsi2_connector_disable, 1075 }; 1076 1077 static int dw_mipi_dsi2_probe(struct udevice *dev) 1078 { 1079 struct dw_mipi_dsi2 *dsi2 = dev_get_priv(dev); 1080 const struct rockchip_connector *connector = 1081 (const struct rockchip_connector *)dev_get_driver_data(dev); 1082 const struct dw_mipi_dsi2_plat_data *pdata = connector->data; 1083 struct udevice *syscon; 1084 int id, ret; 1085 1086 dsi2->base = dev_read_addr_ptr(dev); 1087 1088 ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev, "rockchip,grf", 1089 &syscon); 1090 if (!ret) { 1091 dsi2->grf = syscon_get_regmap(syscon); 1092 if (!dsi2->grf) 1093 return -ENODEV; 1094 } 1095 1096 id = of_alias_get_id(ofnode_to_np(dev->node), "dsi"); 1097 if (id < 0) 1098 id = 0; 1099 1100 dsi2->dev = dev; 1101 dsi2->pdata = pdata; 1102 dsi2->id = id; 1103 dsi2->data_swap = dev_read_bool(dsi2->dev, "rockchip,data-swap"); 1104 1105 return 0; 1106 } 1107 1108 static const u32 rk3588_dsi0_grf_reg_fields[MAX_FIELDS] = { 1109 [TXREQCLKHS_EN] = GRF_REG_FIELD(0x0000, 11, 11), 1110 [GATING_EN] = GRF_REG_FIELD(0x0000, 10, 10), 1111 [IPI_SHUTDN] = GRF_REG_FIELD(0x0000, 9, 9), 1112 [IPI_COLORM] = GRF_REG_FIELD(0x0000, 8, 8), 1113 [IPI_COLOR_DEPTH] = GRF_REG_FIELD(0x0000, 4, 7), 1114 [IPI_FORMAT] = GRF_REG_FIELD(0x0000, 0, 3), 1115 }; 1116 1117 static const u32 rk3588_dsi1_grf_reg_fields[MAX_FIELDS] = { 1118 [TXREQCLKHS_EN] = GRF_REG_FIELD(0x0004, 11, 11), 1119 [GATING_EN] = GRF_REG_FIELD(0x0004, 10, 10), 1120 [IPI_SHUTDN] = GRF_REG_FIELD(0x0004, 9, 9), 1121 [IPI_COLORM] = GRF_REG_FIELD(0x0004, 8, 8), 1122 [IPI_COLOR_DEPTH] = GRF_REG_FIELD(0x0004, 4, 7), 1123 [IPI_FORMAT] = GRF_REG_FIELD(0x0004, 0, 3), 1124 }; 1125 1126 static const struct dw_mipi_dsi2_plat_data rk3588_mipi_dsi2_plat_data = { 1127 .dsi0_grf_reg_fields = rk3588_dsi0_grf_reg_fields, 1128 .dsi1_grf_reg_fields = rk3588_dsi1_grf_reg_fields, 1129 .dphy_max_bit_rate_per_lane = 4500000000ULL, 1130 .cphy_max_symbol_rate_per_lane = 2000000000ULL, 1131 }; 1132 static const struct rockchip_connector rk3588_mipi_dsi2_driver_data = { 1133 .funcs = &dw_mipi_dsi2_connector_funcs, 1134 .data = &rk3588_mipi_dsi2_plat_data, 1135 }; 1136 1137 static const struct udevice_id dw_mipi_dsi2_ids[] = { 1138 { 1139 .compatible = "rockchip,rk3588-mipi-dsi2", 1140 .data = (ulong)&rk3588_mipi_dsi2_driver_data, 1141 }, 1142 {} 1143 }; 1144 1145 static ssize_t dw_mipi_dsi2_host_transfer(struct mipi_dsi_host *host, 1146 const struct mipi_dsi_msg *msg) 1147 { 1148 struct dw_mipi_dsi2 *dsi2 = dev_get_priv(host->dev); 1149 1150 return dw_mipi_dsi2_transfer(dsi2, msg); 1151 } 1152 1153 static int dw_mipi_dsi2_get_dsc_params_from_sink(struct dw_mipi_dsi2 *dsi2) 1154 { 1155 struct udevice *dev = NULL; 1156 struct rockchip_cmd_header *header; 1157 struct drm_dsc_picture_parameter_set *pps = NULL; 1158 u8 *dsc_packed_pps; 1159 const void *data; 1160 int len; 1161 int ret; 1162 1163 ret = device_find_first_child(dsi2->dev, &dev); 1164 if (ret) 1165 return ret; 1166 1167 dsi2->c_option = dev_read_bool(dev, "phy-c-option"); 1168 dsi2->scrambling_en = dev_read_bool(dev, "scrambling-enable"); 1169 dsi2->dsc_enable = dev_read_bool(dev, "compressed-data"); 1170 1171 if (dsi2->slave) { 1172 dsi2->slave->c_option = dsi2->c_option; 1173 dsi2->slave->scrambling_en = dsi2->scrambling_en; 1174 dsi2->slave->dsc_enable = dsi2->dsc_enable; 1175 } 1176 1177 dsi2->slice_width = dev_read_u32_default(dev, "slice-width", 0); 1178 dsi2->slice_height = dev_read_u32_default(dev, "slice-height", 0); 1179 dsi2->version_major = dev_read_u32_default(dev, "version-major", 0); 1180 dsi2->version_minor = dev_read_u32_default(dev, "version-minor", 0); 1181 1182 data = dev_read_prop(dev, "panel-init-sequence", &len); 1183 if (!data) 1184 return -EINVAL; 1185 1186 while (len > sizeof(*header)) { 1187 header = (struct rockchip_cmd_header *)data; 1188 data += sizeof(*header); 1189 len -= sizeof(*header); 1190 1191 if (header->payload_length > len) 1192 return -EINVAL; 1193 1194 if (header->data_type == MIPI_DSI_PICTURE_PARAMETER_SET) { 1195 dsc_packed_pps = calloc(1, header->payload_length); 1196 if (!dsc_packed_pps) 1197 return -ENOMEM; 1198 1199 memcpy(dsc_packed_pps, data, header->payload_length); 1200 pps = (struct drm_dsc_picture_parameter_set *)dsc_packed_pps; 1201 break; 1202 } 1203 1204 data += header->payload_length; 1205 len -= header->payload_length; 1206 } 1207 1208 dsi2->pps = pps; 1209 1210 return 0; 1211 } 1212 1213 static int dw_mipi_dsi2_host_attach(struct mipi_dsi_host *host, 1214 struct mipi_dsi_device *device) 1215 { 1216 struct dw_mipi_dsi2 *dsi2 = dev_get_priv(host->dev); 1217 1218 if (device->lanes < 1 || device->lanes > 8) 1219 return -EINVAL; 1220 1221 dsi2->lanes = device->lanes; 1222 dsi2->channel = device->channel; 1223 dsi2->format = device->format; 1224 dsi2->mode_flags = device->mode_flags; 1225 1226 dw_mipi_dsi2_get_dsc_params_from_sink(dsi2); 1227 1228 return 0; 1229 } 1230 1231 static const struct mipi_dsi_host_ops dw_mipi_dsi2_host_ops = { 1232 .attach = dw_mipi_dsi2_host_attach, 1233 .transfer = dw_mipi_dsi2_host_transfer, 1234 }; 1235 1236 static int dw_mipi_dsi2_bind(struct udevice *dev) 1237 { 1238 struct mipi_dsi_host *host = dev_get_platdata(dev); 1239 1240 host->dev = dev; 1241 host->ops = &dw_mipi_dsi2_host_ops; 1242 1243 return dm_scan_fdt_dev(dev); 1244 } 1245 1246 static int dw_mipi_dsi2_child_post_bind(struct udevice *dev) 1247 { 1248 struct mipi_dsi_host *host = dev_get_platdata(dev->parent); 1249 struct mipi_dsi_device *device = dev_get_parent_platdata(dev); 1250 char name[20]; 1251 1252 sprintf(name, "%s.%d", host->dev->name, device->channel); 1253 device_set_name(dev, name); 1254 1255 device->dev = dev; 1256 device->host = host; 1257 device->lanes = dev_read_u32_default(dev, "dsi,lanes", 4); 1258 device->format = dev_read_u32_default(dev, "dsi,format", 1259 MIPI_DSI_FMT_RGB888); 1260 device->mode_flags = dev_read_u32_default(dev, "dsi,flags", 1261 MIPI_DSI_MODE_VIDEO | 1262 MIPI_DSI_MODE_VIDEO_BURST | 1263 MIPI_DSI_MODE_VIDEO_HBP | 1264 MIPI_DSI_MODE_LPM | 1265 MIPI_DSI_MODE_EOT_PACKET); 1266 device->channel = dev_read_u32_default(dev, "reg", 0); 1267 1268 return 0; 1269 } 1270 1271 static int dw_mipi_dsi2_child_pre_probe(struct udevice *dev) 1272 { 1273 struct mipi_dsi_device *device = dev_get_parent_platdata(dev); 1274 int ret; 1275 1276 ret = mipi_dsi_attach(device); 1277 if (ret) { 1278 dev_err(dev, "mipi_dsi_attach() failed: %d\n", ret); 1279 return ret; 1280 } 1281 1282 return 0; 1283 } 1284 1285 U_BOOT_DRIVER(dw_mipi_dsi2) = { 1286 .name = "dw_mipi_dsi2", 1287 .id = UCLASS_DISPLAY, 1288 .of_match = dw_mipi_dsi2_ids, 1289 .probe = dw_mipi_dsi2_probe, 1290 .bind = dw_mipi_dsi2_bind, 1291 .priv_auto_alloc_size = sizeof(struct dw_mipi_dsi2), 1292 .per_child_platdata_auto_alloc_size = sizeof(struct mipi_dsi_device), 1293 .platdata_auto_alloc_size = sizeof(struct mipi_dsi_host), 1294 .child_post_bind = dw_mipi_dsi2_child_post_bind, 1295 .child_pre_probe = dw_mipi_dsi2_child_pre_probe, 1296 }; 1297