11fa095fbSGuochun Huang /* 21fa095fbSGuochun Huang * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 31fa095fbSGuochun Huang * 41fa095fbSGuochun Huang * SPDX-License-Identifier: GPL-2.0+ 51fa095fbSGuochun Huang * 61fa095fbSGuochun Huang * Author: Guochun Huang <hero.huang@rock-chips.com> 71fa095fbSGuochun Huang */ 81fa095fbSGuochun Huang 91fa095fbSGuochun Huang #include <drm/drm_mipi_dsi.h> 101fa095fbSGuochun Huang 111fa095fbSGuochun Huang #include <config.h> 121fa095fbSGuochun Huang #include <common.h> 131fa095fbSGuochun Huang #include <errno.h> 141fa095fbSGuochun Huang #include <asm/unaligned.h> 151fa095fbSGuochun Huang #include <asm/io.h> 161fa095fbSGuochun Huang #include <asm/hardware.h> 171fa095fbSGuochun Huang #include <dm/device.h> 181fa095fbSGuochun Huang #include <dm/read.h> 191fa095fbSGuochun Huang #include <dm/of_access.h> 2029fa9b45SGuochun Huang #include <regmap.h> 211fa095fbSGuochun Huang #include <syscon.h> 221fa095fbSGuochun Huang #include <asm/arch-rockchip/clock.h> 231fa095fbSGuochun Huang #include <linux/iopoll.h> 241fa095fbSGuochun Huang 251fa095fbSGuochun Huang #include "rockchip_display.h" 261fa095fbSGuochun Huang #include "rockchip_crtc.h" 271fa095fbSGuochun Huang #include "rockchip_connector.h" 281fa095fbSGuochun Huang #include "rockchip_panel.h" 291fa095fbSGuochun Huang #include "rockchip_phy.h" 301fa095fbSGuochun Huang 311fa095fbSGuochun Huang #define UPDATE(v, h, l) (((v) << (l)) & GENMASK((h), (l))) 321fa095fbSGuochun Huang 331fa095fbSGuochun Huang #define DSI2_PWR_UP 0x000c 341fa095fbSGuochun Huang #define RESET 0 351fa095fbSGuochun Huang #define POWER_UP BIT(0) 361fa095fbSGuochun Huang #define CMD_TX_MODE(x) UPDATE(x, 24, 24) 371fa095fbSGuochun Huang #define DSI2_SOFT_RESET 0x0010 381fa095fbSGuochun Huang #define SYS_RSTN BIT(2) 391fa095fbSGuochun Huang #define PHY_RSTN BIT(1) 401fa095fbSGuochun Huang #define IPI_RSTN BIT(0) 411fa095fbSGuochun Huang #define INT_ST_MAIN 0x0014 421fa095fbSGuochun Huang #define DSI2_MODE_CTRL 0x0018 431fa095fbSGuochun Huang #define DSI2_MODE_STATUS 0x001c 441fa095fbSGuochun Huang #define DSI2_CORE_STATUS 0x0020 451fa095fbSGuochun Huang #define PRI_RD_DATA_AVAIL BIT(26) 461fa095fbSGuochun Huang #define PRI_FIFOS_NOT_EMPTY BIT(25) 471fa095fbSGuochun Huang #define PRI_BUSY BIT(24) 481fa095fbSGuochun Huang #define CRI_RD_DATA_AVAIL BIT(18) 491fa095fbSGuochun Huang #define CRT_FIFOS_NOT_EMPTY BIT(17) 501fa095fbSGuochun Huang #define CRI_BUSY BIT(16) 511fa095fbSGuochun Huang #define IPI_FIFOS_NOT_EMPTY BIT(9) 521fa095fbSGuochun Huang #define IPI_BUSY BIT(8) 531fa095fbSGuochun Huang #define CORE_FIFOS_NOT_EMPTY BIT(1) 541fa095fbSGuochun Huang #define CORE_BUSY BIT(0) 551fa095fbSGuochun Huang #define MANUAL_MODE_CFG 0x0024 561fa095fbSGuochun Huang #define MANUAL_MODE_EN BIT(0) 571fa095fbSGuochun Huang #define DSI2_TIMEOUT_HSTX_CFG 0x0048 581fa095fbSGuochun Huang #define TO_HSTX(x) UPDATE(x, 15, 0) 591fa095fbSGuochun Huang #define DSI2_TIMEOUT_HSTXRDY_CFG 0x004c 601fa095fbSGuochun Huang #define TO_HSTXRDY(x) UPDATE(x, 15, 0) 611fa095fbSGuochun Huang #define DSI2_TIMEOUT_LPRX_CFG 0x0050 621fa095fbSGuochun Huang #define TO_LPRXRDY(x) UPDATE(x, 15, 0) 631fa095fbSGuochun Huang #define DSI2_TIMEOUT_LPTXRDY_CFG 0x0054 641fa095fbSGuochun Huang #define TO_LPTXRDY(x) UPDATE(x, 15, 0) 651fa095fbSGuochun Huang #define DSI2_TIMEOUT_LPTXTRIG_CFG 0x0058 661fa095fbSGuochun Huang #define TO_LPTXTRIG(x) UPDATE(x, 15, 0) 671fa095fbSGuochun Huang #define DSI2_TIMEOUT_LPTXULPS_CFG 0x005c 681fa095fbSGuochun Huang #define TO_LPTXULPS(x) UPDATE(x, 15, 0) 691fa095fbSGuochun Huang #define DSI2_TIMEOUT_BTA_CFG 0x60 701fa095fbSGuochun Huang #define TO_BTA(x) UPDATE(x, 15, 0) 711fa095fbSGuochun Huang 721fa095fbSGuochun Huang #define DSI2_PHY_MODE_CFG 0x0100 731fa095fbSGuochun Huang #define PPI_WIDTH(x) UPDATE(x, 9, 8) 741fa095fbSGuochun Huang #define PHY_LANES(x) UPDATE(x - 1, 5, 4) 751fa095fbSGuochun Huang #define PHY_TYPE(x) UPDATE(x, 0, 0) 761fa095fbSGuochun Huang #define DSI2_PHY_CLK_CFG 0X0104 771fa095fbSGuochun Huang #define PHY_LPTX_CLK_DIV(x) UPDATE(x, 12, 8) 781fa095fbSGuochun Huang #define NON_CONTINUOUS_CLK BIT(0) 791fa095fbSGuochun Huang #define DSI2_PHY_LP2HS_MAN_CFG 0x010c 801fa095fbSGuochun Huang #define PHY_LP2HS_TIME(x) UPDATE(x, 28, 0) 811fa095fbSGuochun Huang #define DSI2_PHY_HS2LP_MAN_CFG 0x0114 821fa095fbSGuochun Huang #define PHY_HS2LP_TIME(x) UPDATE(x, 28, 0) 831fa095fbSGuochun Huang #define DSI2_PHY_MAX_RD_T_MAN_CFG 0x011c 841fa095fbSGuochun Huang #define PHY_MAX_RD_TIME(x) UPDATE(x, 26, 0) 851fa095fbSGuochun Huang #define DSI2_PHY_ESC_CMD_T_MAN_CFG 0x0124 861fa095fbSGuochun Huang #define PHY_ESC_CMD_TIME(x) UPDATE(x, 28, 0) 871fa095fbSGuochun Huang #define DSI2_PHY_ESC_BYTE_T_MAN_CFG 0x012c 881fa095fbSGuochun Huang #define PHY_ESC_BYTE_TIME(x) UPDATE(x, 28, 0) 891fa095fbSGuochun Huang 901fa095fbSGuochun Huang #define DSI2_PHY_IPI_RATIO_MAN_CFG 0x0134 911fa095fbSGuochun Huang #define PHY_IPI_RATIO(x) UPDATE(x, 21, 0) 921fa095fbSGuochun Huang #define DSI2_PHY_SYS_RATIO_MAN_CFG 0x013C 931fa095fbSGuochun Huang #define PHY_SYS_RATIO(x) UPDATE(x, 16, 0) 941fa095fbSGuochun Huang 951fa095fbSGuochun Huang #define DSI2_DSI_GENERAL_CFG 0x0200 961fa095fbSGuochun Huang #define BTA_EN BIT(1) 971fa095fbSGuochun Huang #define EOTP_TX_EN BIT(0) 981fa095fbSGuochun Huang #define DSI2_DSI_VCID_CFG 0x0204 991fa095fbSGuochun Huang #define TX_VCID(x) UPDATE(x, 1, 0) 1001fa095fbSGuochun Huang #define DSI2_DSI_SCRAMBLING_CFG 0x0208 1011fa095fbSGuochun Huang #define SCRAMBLING_SEED(x) UPDATE(x, 31, 16) 1021fa095fbSGuochun Huang #define SCRAMBLING_EN BIT(0) 1031fa095fbSGuochun Huang #define DSI2_DSI_VID_TX_CFG 0x020c 1041fa095fbSGuochun Huang #define LPDT_DISPLAY_CMD_EN BIT(20) 1051fa095fbSGuochun Huang #define BLK_VFP_HS_EN BIT(14) 1061fa095fbSGuochun Huang #define BLK_VBP_HS_EN BIT(13) 1071fa095fbSGuochun Huang #define BLK_VSA_HS_EN BIT(12) 1081fa095fbSGuochun Huang #define BLK_HFP_HS_EN BIT(6) 1091fa095fbSGuochun Huang #define BLK_HBP_HS_EN BIT(5) 1101fa095fbSGuochun Huang #define BLK_HSA_HS_EN BIT(4) 1111fa095fbSGuochun Huang #define VID_MODE_TYPE(x) UPDATE(x, 1, 0) 1121fa095fbSGuochun Huang #define DSI2_CRI_TX_HDR 0x02c0 1131fa095fbSGuochun Huang #define CMD_TX_MODE(x) UPDATE(x, 24, 24) 1141fa095fbSGuochun Huang #define DSI2_CRI_TX_PLD 0x02c4 1151fa095fbSGuochun Huang #define DSI2_CRI_RX_HDR 0x02c8 1161fa095fbSGuochun Huang #define DSI2_CRI_RX_PLD 0x02cc 1171fa095fbSGuochun Huang 1181fa095fbSGuochun Huang #define DSI2_IPI_COLOR_MAN_CFG 0x0300 1191fa095fbSGuochun Huang #define IPI_DEPTH(x) UPDATE(x, 7, 4) 1201fa095fbSGuochun Huang #define IPI_DEPTH_5_6_5_BITS 0x02 1211fa095fbSGuochun Huang #define IPI_DEPTH_6_BITS 0x03 1221fa095fbSGuochun Huang #define IPI_DEPTH_8_BITS 0x05 1231fa095fbSGuochun Huang #define IPI_DEPTH_10_BITS 0x06 1241fa095fbSGuochun Huang #define IPI_FORMAT(x) UPDATE(x, 3, 0) 1251fa095fbSGuochun Huang #define IPI_FORMAT_RGB 0x0 1261fa095fbSGuochun Huang #define IPI_FORMAT_DSC 0x0b 1271fa095fbSGuochun Huang #define DSI2_IPI_VID_HSA_MAN_CFG 0x0304 1281fa095fbSGuochun Huang #define VID_HSA_TIME(x) UPDATE(x, 29, 0) 1291fa095fbSGuochun Huang #define DSI2_IPI_VID_HBP_MAN_CFG 0x030c 1301fa095fbSGuochun Huang #define VID_HBP_TIME(x) UPDATE(x, 29, 0) 1311fa095fbSGuochun Huang #define DSI2_IPI_VID_HACT_MAN_CFG 0x0314 1321fa095fbSGuochun Huang #define VID_HACT_TIME(x) UPDATE(x, 29, 0) 1331fa095fbSGuochun Huang #define DSI2_IPI_VID_HLINE_MAN_CFG 0x031c 1341fa095fbSGuochun Huang #define VID_HLINE_TIME(x) UPDATE(x, 29, 0) 1351fa095fbSGuochun Huang #define DSI2_IPI_VID_VSA_MAN_CFG 0x0324 1361fa095fbSGuochun Huang #define VID_VSA_LINES(x) UPDATE(x, 9, 0) 1371fa095fbSGuochun Huang #define DSI2_IPI_VID_VBP_MAN_CFG 0X032C 1381fa095fbSGuochun Huang #define VID_VBP_LINES(x) UPDATE(x, 9, 0) 1391fa095fbSGuochun Huang #define DSI2_IPI_VID_VACT_MAN_CFG 0X0334 1401fa095fbSGuochun Huang #define VID_VACT_LINES(x) UPDATE(x, 13, 0) 1411fa095fbSGuochun Huang #define DSI2_IPI_VID_VFP_MAN_CFG 0X033C 1421fa095fbSGuochun Huang #define VID_VFP_LINES(x) UPDATE(x, 9, 0) 1431fa095fbSGuochun Huang #define DSI2_IPI_PIX_PKT_CFG 0x0344 1441fa095fbSGuochun Huang #define MAX_PIX_PKT(x) UPDATE(x, 15, 0) 1451fa095fbSGuochun Huang 1461fa095fbSGuochun Huang #define DSI2_INT_ST_PHY 0x0400 1471fa095fbSGuochun Huang #define DSI2_INT_MASK_PHY 0x0404 1481fa095fbSGuochun Huang #define DSI2_INT_ST_TO 0x0410 1491fa095fbSGuochun Huang #define DSI2_INT_MASK_TO 0x0414 1501fa095fbSGuochun Huang #define DSI2_INT_ST_ACK 0x0420 1511fa095fbSGuochun Huang #define DSI2_INT_MASK_ACK 0x0424 1521fa095fbSGuochun Huang #define DSI2_INT_ST_IPI 0x0430 1531fa095fbSGuochun Huang #define DSI2_INT_MASK_IPI 0x0434 1541fa095fbSGuochun Huang #define DSI2_INT_ST_FIFO 0x0440 1551fa095fbSGuochun Huang #define DSI2_INT_MASK_FIFO 0x0444 1561fa095fbSGuochun Huang #define DSI2_INT_ST_PRI 0x0450 1571fa095fbSGuochun Huang #define DSI2_INT_MASK_PRI 0x0454 1581fa095fbSGuochun Huang #define DSI2_INT_ST_CRI 0x0460 1591fa095fbSGuochun Huang #define DSI2_INT_MASK_CRI 0x0464 1601fa095fbSGuochun Huang #define DSI2_INT_FORCE_CRI 0x0468 1611fa095fbSGuochun Huang #define DSI2_MAX_REGISGER DSI2_INT_FORCE_CRI 1621fa095fbSGuochun Huang 163727db197SGuochun Huang #define CMD_PKT_STATUS_TIMEOUT_US 1000 1641fa095fbSGuochun Huang #define MODE_STATUS_TIMEOUT_US 20000 1654b4a41fbSGuochun Huang #define SYS_CLK 351000000LL 1661fa095fbSGuochun Huang #define PSEC_PER_SEC 1000000000000LL 1671fa095fbSGuochun Huang #define USEC_PER_SEC 1000000L 1681fa095fbSGuochun Huang #define MSEC_PER_SEC 1000L 1691fa095fbSGuochun Huang 1701fa095fbSGuochun Huang #define GRF_REG_FIELD(reg, lsb, msb) (((reg) << 16) | ((lsb) << 8) | (msb)) 1711fa095fbSGuochun Huang 1721fa095fbSGuochun Huang enum vid_mode_type { 1731fa095fbSGuochun Huang VID_MODE_TYPE_NON_BURST_SYNC_PULSES, 1741fa095fbSGuochun Huang VID_MODE_TYPE_NON_BURST_SYNC_EVENTS, 1751fa095fbSGuochun Huang VID_MODE_TYPE_BURST, 1761fa095fbSGuochun Huang }; 1771fa095fbSGuochun Huang 1781fa095fbSGuochun Huang enum mode_ctrl { 1791fa095fbSGuochun Huang IDLE_MODE, 1801fa095fbSGuochun Huang AUTOCALC_MODE, 1811fa095fbSGuochun Huang COMMAND_MODE, 1821fa095fbSGuochun Huang VIDEO_MODE, 1831fa095fbSGuochun Huang DATA_STREAM_MODE, 1841fa095fbSGuochun Huang VIDE_TEST_MODE, 1851fa095fbSGuochun Huang DATA_STREAM_TEST_MODE, 1861fa095fbSGuochun Huang }; 1871fa095fbSGuochun Huang 1881fa095fbSGuochun Huang enum grf_reg_fields { 1891fa095fbSGuochun Huang TXREQCLKHS_EN, 1901fa095fbSGuochun Huang GATING_EN, 1911fa095fbSGuochun Huang IPI_SHUTDN, 1921fa095fbSGuochun Huang IPI_COLORM, 1931fa095fbSGuochun Huang IPI_COLOR_DEPTH, 1941fa095fbSGuochun Huang IPI_FORMAT, 1951fa095fbSGuochun Huang MAX_FIELDS, 1961fa095fbSGuochun Huang }; 1971fa095fbSGuochun Huang 1981fa095fbSGuochun Huang enum phy_type { 1991fa095fbSGuochun Huang DPHY, 2001fa095fbSGuochun Huang CPHY, 2011fa095fbSGuochun Huang }; 2021fa095fbSGuochun Huang 2031fa095fbSGuochun Huang enum ppi_width { 2041fa095fbSGuochun Huang PPI_WIDTH_8_BITS, 2051fa095fbSGuochun Huang PPI_WIDTH_16_BITS, 2061fa095fbSGuochun Huang PPI_WIDTH_32_BITS, 2071fa095fbSGuochun Huang }; 2081fa095fbSGuochun Huang 209caf17927SDamon Ding struct rockchip_cmd_header { 210caf17927SDamon Ding u8 data_type; 211caf17927SDamon Ding u8 delay_ms; 212caf17927SDamon Ding u8 payload_length; 213caf17927SDamon Ding }; 214caf17927SDamon Ding 2151fa095fbSGuochun Huang struct dw_mipi_dsi2_plat_data { 2161fa095fbSGuochun Huang const u32 *dsi0_grf_reg_fields; 2171fa095fbSGuochun Huang const u32 *dsi1_grf_reg_fields; 2181fa095fbSGuochun Huang unsigned long long dphy_max_bit_rate_per_lane; 2191fa095fbSGuochun Huang unsigned long long cphy_max_symbol_rate_per_lane; 2201fa095fbSGuochun Huang }; 2211fa095fbSGuochun Huang 2221fa095fbSGuochun Huang struct mipi_dcphy { 2231fa095fbSGuochun Huang /* Non-SNPS PHY */ 2241fa095fbSGuochun Huang struct rockchip_phy *phy; 2251fa095fbSGuochun Huang 2261fa095fbSGuochun Huang u16 input_div; 2271fa095fbSGuochun Huang u16 feedback_div; 2281fa095fbSGuochun Huang }; 2291fa095fbSGuochun Huang 2301fa095fbSGuochun Huang /** 2311fa095fbSGuochun Huang * struct mipi_dphy_configure - MIPI D-PHY configuration set 2321fa095fbSGuochun Huang * 2331fa095fbSGuochun Huang * This structure is used to represent the configuration state of a 2341fa095fbSGuochun Huang * MIPI D-PHY phy. 2351fa095fbSGuochun Huang */ 2361fa095fbSGuochun Huang struct mipi_dphy_configure { 2371fa095fbSGuochun Huang unsigned int clk_miss; 2381fa095fbSGuochun Huang unsigned int clk_post; 2391fa095fbSGuochun Huang unsigned int clk_pre; 2401fa095fbSGuochun Huang unsigned int clk_prepare; 2411fa095fbSGuochun Huang unsigned int clk_settle; 2421fa095fbSGuochun Huang unsigned int clk_term_en; 2431fa095fbSGuochun Huang unsigned int clk_trail; 2441fa095fbSGuochun Huang unsigned int clk_zero; 2451fa095fbSGuochun Huang unsigned int d_term_en; 2461fa095fbSGuochun Huang unsigned int eot; 2471fa095fbSGuochun Huang unsigned int hs_exit; 2481fa095fbSGuochun Huang unsigned int hs_prepare; 2491fa095fbSGuochun Huang unsigned int hs_settle; 2501fa095fbSGuochun Huang unsigned int hs_skip; 2511fa095fbSGuochun Huang unsigned int hs_trail; 2521fa095fbSGuochun Huang unsigned int hs_zero; 2531fa095fbSGuochun Huang unsigned int init; 2541fa095fbSGuochun Huang unsigned int lpx; 2551fa095fbSGuochun Huang unsigned int ta_get; 2561fa095fbSGuochun Huang unsigned int ta_go; 2571fa095fbSGuochun Huang unsigned int ta_sure; 2581fa095fbSGuochun Huang unsigned int wakeup; 2591fa095fbSGuochun Huang unsigned long hs_clk_rate; 2601fa095fbSGuochun Huang unsigned long lp_clk_rate; 2611fa095fbSGuochun Huang unsigned char lanes; 2621fa095fbSGuochun Huang }; 2631fa095fbSGuochun Huang 2641fa095fbSGuochun Huang struct dw_mipi_dsi2 { 2651fa095fbSGuochun Huang struct udevice *dev; 2661fa095fbSGuochun Huang void *base; 2671fa095fbSGuochun Huang void *grf; 2681fa095fbSGuochun Huang int id; 2691fa095fbSGuochun Huang struct dw_mipi_dsi2 *master; 2701fa095fbSGuochun Huang struct dw_mipi_dsi2 *slave; 2711fa095fbSGuochun Huang bool prepared; 2721fa095fbSGuochun Huang 2731fa095fbSGuochun Huang bool c_option; 2741fa095fbSGuochun Huang bool dsc_enable; 2751fa095fbSGuochun Huang bool scrambling_en; 2761fa095fbSGuochun Huang unsigned int slice_width; 2771fa095fbSGuochun Huang unsigned int slice_height; 2781fa095fbSGuochun Huang u32 version_major; 2791fa095fbSGuochun Huang u32 version_minor; 2801fa095fbSGuochun Huang 2817a63fd76SGuochun Huang unsigned int lane_hs_rate; /* Kbps/Ksps per lane */ 2821fa095fbSGuochun Huang u32 channel; 2831fa095fbSGuochun Huang u32 lanes; 2841fa095fbSGuochun Huang u32 format; 2851fa095fbSGuochun Huang u32 mode_flags; 2861fa095fbSGuochun Huang struct mipi_dcphy dcphy; 2871fa095fbSGuochun Huang struct drm_display_mode mode; 2881fa095fbSGuochun Huang bool data_swap; 2891fa095fbSGuochun Huang 2901fa095fbSGuochun Huang struct mipi_dphy_configure mipi_dphy_cfg; 2911fa095fbSGuochun Huang const struct dw_mipi_dsi2_plat_data *pdata; 292caf17927SDamon Ding struct drm_dsc_picture_parameter_set *pps; 2931fa095fbSGuochun Huang }; 2941fa095fbSGuochun Huang 2951fa095fbSGuochun Huang static inline void dsi_write(struct dw_mipi_dsi2 *dsi2, u32 reg, u32 val) 2961fa095fbSGuochun Huang { 2971fa095fbSGuochun Huang writel(val, dsi2->base + reg); 2981fa095fbSGuochun Huang } 2991fa095fbSGuochun Huang 3001fa095fbSGuochun Huang static inline u32 dsi_read(struct dw_mipi_dsi2 *dsi2, u32 reg) 3011fa095fbSGuochun Huang { 3021fa095fbSGuochun Huang return readl(dsi2->base + reg); 3031fa095fbSGuochun Huang } 3041fa095fbSGuochun Huang 3051fa095fbSGuochun Huang static inline void dsi_update_bits(struct dw_mipi_dsi2 *dsi2, 3061fa095fbSGuochun Huang u32 reg, u32 mask, u32 val) 3071fa095fbSGuochun Huang { 3081fa095fbSGuochun Huang u32 orig, tmp; 3091fa095fbSGuochun Huang 3101fa095fbSGuochun Huang orig = dsi_read(dsi2, reg); 3111fa095fbSGuochun Huang tmp = orig & ~mask; 3121fa095fbSGuochun Huang tmp |= val & mask; 3131fa095fbSGuochun Huang dsi_write(dsi2, reg, tmp); 3141fa095fbSGuochun Huang } 3151fa095fbSGuochun Huang 3161fa095fbSGuochun Huang static void grf_field_write(struct dw_mipi_dsi2 *dsi2, enum grf_reg_fields index, 3171fa095fbSGuochun Huang unsigned int val) 3181fa095fbSGuochun Huang { 3191fa095fbSGuochun Huang const u32 field = dsi2->id ? dsi2->pdata->dsi1_grf_reg_fields[index] : 3201fa095fbSGuochun Huang dsi2->pdata->dsi0_grf_reg_fields[index]; 3211fa095fbSGuochun Huang u16 reg; 3221fa095fbSGuochun Huang u8 msb, lsb; 3231fa095fbSGuochun Huang 3241fa095fbSGuochun Huang if (!field) 3251fa095fbSGuochun Huang return; 3261fa095fbSGuochun Huang 3271fa095fbSGuochun Huang reg = (field >> 16) & 0xffff; 3281fa095fbSGuochun Huang lsb = (field >> 8) & 0xff; 3291fa095fbSGuochun Huang msb = (field >> 0) & 0xff; 3301fa095fbSGuochun Huang 33129fa9b45SGuochun Huang regmap_write(dsi2->grf, reg, GENMASK(msb, lsb) << 16 | val << lsb); 3321fa095fbSGuochun Huang } 3331fa095fbSGuochun Huang 3341fa095fbSGuochun Huang static unsigned long dw_mipi_dsi2_get_lane_rate(struct dw_mipi_dsi2 *dsi2) 3351fa095fbSGuochun Huang { 3361fa095fbSGuochun Huang const struct drm_display_mode *mode = &dsi2->mode; 3371fa095fbSGuochun Huang u64 max_lane_rate, lane_rate; 3381fa095fbSGuochun Huang unsigned int value; 3391fa095fbSGuochun Huang int bpp, lanes; 3401fa095fbSGuochun Huang u64 tmp; 3411fa095fbSGuochun Huang 3421fa095fbSGuochun Huang max_lane_rate = (dsi2->c_option) ? 3431fa095fbSGuochun Huang dsi2->pdata->cphy_max_symbol_rate_per_lane : 3441fa095fbSGuochun Huang dsi2->pdata->dphy_max_bit_rate_per_lane; 3451fa095fbSGuochun Huang 34679ddcdb6SGuochun Huang /* 34779ddcdb6SGuochun Huang * optional override of the desired bandwidth 34879ddcdb6SGuochun Huang * High-Speed mode: Differential and terminated: 80Mbps ~ 4500 Mbps 34979ddcdb6SGuochun Huang */ 3501fa095fbSGuochun Huang value = dev_read_u32_default(dsi2->dev, "rockchip,lane-rate", 0); 35179ddcdb6SGuochun Huang if (value >= 80000 && value <= 4500000) 3527a63fd76SGuochun Huang return value * MSEC_PER_SEC; 35379ddcdb6SGuochun Huang else if (value >= 80 && value <= 4500) 35479ddcdb6SGuochun Huang return value * USEC_PER_SEC; 3551fa095fbSGuochun Huang 3561fa095fbSGuochun Huang bpp = mipi_dsi_pixel_format_to_bpp(dsi2->format); 3571fa095fbSGuochun Huang if (bpp < 0) 3581fa095fbSGuochun Huang bpp = 24; 3591fa095fbSGuochun Huang 3601fa095fbSGuochun Huang lanes = dsi2->slave ? dsi2->lanes * 2 : dsi2->lanes; 361e72a3beeSGuochun Huang tmp = (u64)mode->crtc_clock * 1000 * bpp; 3621fa095fbSGuochun Huang do_div(tmp, lanes); 3631fa095fbSGuochun Huang 3641fa095fbSGuochun Huang if (dsi2->c_option) 3651fa095fbSGuochun Huang tmp = DIV_ROUND_CLOSEST(tmp * 100, 228); 3661fa095fbSGuochun Huang 3677a63fd76SGuochun Huang /* set BW a little larger only in video burst mode in 3687a63fd76SGuochun Huang * consideration of the protocol overhead and HS mode 3697a63fd76SGuochun Huang * switching to BLLP mode, take 1 / 0.9, since Mbps must 3707a63fd76SGuochun Huang * big than bandwidth of RGB 3717a63fd76SGuochun Huang */ 3727a63fd76SGuochun Huang if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) { 3731fa095fbSGuochun Huang tmp *= 10; 3741fa095fbSGuochun Huang do_div(tmp, 9); 3757a63fd76SGuochun Huang } 3761fa095fbSGuochun Huang 3771fa095fbSGuochun Huang if (tmp > max_lane_rate) 3781fa095fbSGuochun Huang lane_rate = max_lane_rate; 3791fa095fbSGuochun Huang else 3801fa095fbSGuochun Huang lane_rate = tmp; 3811fa095fbSGuochun Huang 3821fa095fbSGuochun Huang return lane_rate; 3831fa095fbSGuochun Huang } 3841fa095fbSGuochun Huang 3851fa095fbSGuochun Huang static int cri_fifos_wait_avail(struct dw_mipi_dsi2 *dsi2) 3861fa095fbSGuochun Huang { 3871fa095fbSGuochun Huang u32 sts, mask; 3881fa095fbSGuochun Huang int ret; 3891fa095fbSGuochun Huang 3901fa095fbSGuochun Huang mask = CRI_BUSY | CRT_FIFOS_NOT_EMPTY; 3911fa095fbSGuochun Huang ret = readl_poll_timeout(dsi2->base + DSI2_CORE_STATUS, 3921fa095fbSGuochun Huang sts, !(sts & mask), 3931fa095fbSGuochun Huang CMD_PKT_STATUS_TIMEOUT_US); 3941fa095fbSGuochun Huang if (ret < 0) { 3951fa095fbSGuochun Huang printf("command interface is busy: 0x%x\n", sts); 3961fa095fbSGuochun Huang return ret; 3971fa095fbSGuochun Huang } 3981fa095fbSGuochun Huang 3991fa095fbSGuochun Huang return 0; 4001fa095fbSGuochun Huang } 4011fa095fbSGuochun Huang 4021fa095fbSGuochun Huang static int dw_mipi_dsi2_read_from_fifo(struct dw_mipi_dsi2 *dsi2, 4031fa095fbSGuochun Huang const struct mipi_dsi_msg *msg) 4041fa095fbSGuochun Huang { 4051fa095fbSGuochun Huang u8 *payload = msg->rx_buf; 4061fa095fbSGuochun Huang u8 data_type; 4071fa095fbSGuochun Huang u16 wc; 4081fa095fbSGuochun Huang int i, j, ret, len = msg->rx_len; 4091fa095fbSGuochun Huang unsigned int vrefresh = drm_mode_vrefresh(&dsi2->mode); 4101fa095fbSGuochun Huang u32 val; 4111fa095fbSGuochun Huang 4121fa095fbSGuochun Huang ret = readl_poll_timeout(dsi2->base + DSI2_CORE_STATUS, 4131fa095fbSGuochun Huang val, val & CRI_RD_DATA_AVAIL, 4141fa095fbSGuochun Huang DIV_ROUND_UP(1000000, vrefresh)); 4151fa095fbSGuochun Huang if (ret) { 4161fa095fbSGuochun Huang printf("CRI has no available read data\n"); 4171fa095fbSGuochun Huang return ret; 4181fa095fbSGuochun Huang } 4191fa095fbSGuochun Huang 4201fa095fbSGuochun Huang val = dsi_read(dsi2, DSI2_CRI_RX_HDR); 4211fa095fbSGuochun Huang data_type = val & 0x3f; 4221fa095fbSGuochun Huang 4231fa095fbSGuochun Huang if (mipi_dsi_packet_format_is_short(data_type)) { 4241fa095fbSGuochun Huang for (i = 0; i < len && i < 2; i++) 4251fa095fbSGuochun Huang payload[i] = (val >> (8 * (i + 1))) & 0xff; 4261fa095fbSGuochun Huang 4271fa095fbSGuochun Huang return 0; 4281fa095fbSGuochun Huang } 4291fa095fbSGuochun Huang 4301fa095fbSGuochun Huang wc = (val >> 8) & 0xffff; 4311fa095fbSGuochun Huang /* Receive payload */ 4321fa095fbSGuochun Huang for (i = 0; i < len && i < wc; i += 4) { 4331fa095fbSGuochun Huang val = dsi_read(dsi2, DSI2_CRI_RX_PLD); 4341fa095fbSGuochun Huang for (j = 0; j < 4 && j + i < len && j + i < wc; j++) 4351fa095fbSGuochun Huang payload[i + j] = val >> (8 * j); 4361fa095fbSGuochun Huang } 4371fa095fbSGuochun Huang 4381fa095fbSGuochun Huang return 0; 4391fa095fbSGuochun Huang } 4401fa095fbSGuochun Huang 4411fa095fbSGuochun Huang static ssize_t dw_mipi_dsi2_transfer(struct dw_mipi_dsi2 *dsi2, 4421fa095fbSGuochun Huang const struct mipi_dsi_msg *msg) 4431fa095fbSGuochun Huang { 4441fa095fbSGuochun Huang struct mipi_dsi_packet packet; 4451fa095fbSGuochun Huang int ret; 4461fa095fbSGuochun Huang int val; 4471fa095fbSGuochun Huang u32 mode; 4481fa095fbSGuochun Huang 4491fa095fbSGuochun Huang dsi_update_bits(dsi2, DSI2_DSI_VID_TX_CFG, LPDT_DISPLAY_CMD_EN, 4501fa095fbSGuochun Huang msg->flags & MIPI_DSI_MSG_USE_LPM ? 4511fa095fbSGuochun Huang LPDT_DISPLAY_CMD_EN : 0); 4521fa095fbSGuochun Huang 4531fa095fbSGuochun Huang /* create a packet to the DSI protocol */ 4541fa095fbSGuochun Huang ret = mipi_dsi_create_packet(&packet, msg); 4551fa095fbSGuochun Huang if (ret) { 4561fa095fbSGuochun Huang printf("failed to create packet: %d\n", ret); 4571fa095fbSGuochun Huang return ret; 4581fa095fbSGuochun Huang } 4591fa095fbSGuochun Huang 4601fa095fbSGuochun Huang /* check cri interface is not busy */ 4611fa095fbSGuochun Huang ret = cri_fifos_wait_avail(dsi2); 4621fa095fbSGuochun Huang if (ret) 4631fa095fbSGuochun Huang return ret; 4641fa095fbSGuochun Huang 4651fa095fbSGuochun Huang /* Send payload */ 4661fa095fbSGuochun Huang while (DIV_ROUND_UP(packet.payload_length, 4)) { 4671fa095fbSGuochun Huang if (packet.payload_length < 4) { 4681fa095fbSGuochun Huang /* send residu payload */ 4691fa095fbSGuochun Huang val = 0; 4701fa095fbSGuochun Huang memcpy(&val, packet.payload, packet.payload_length); 4711fa095fbSGuochun Huang dsi_write(dsi2, DSI2_CRI_TX_PLD, val); 4721fa095fbSGuochun Huang packet.payload_length = 0; 4731fa095fbSGuochun Huang } else { 4741fa095fbSGuochun Huang val = get_unaligned_le32(packet.payload); 4751fa095fbSGuochun Huang dsi_write(dsi2, DSI2_CRI_TX_PLD, val); 4761fa095fbSGuochun Huang packet.payload += 4; 4771fa095fbSGuochun Huang packet.payload_length -= 4; 4781fa095fbSGuochun Huang } 4791fa095fbSGuochun Huang } 4801fa095fbSGuochun Huang 4811fa095fbSGuochun Huang /* Send packet header */ 4821fa095fbSGuochun Huang mode = CMD_TX_MODE(msg->flags & MIPI_DSI_MSG_USE_LPM ? 1 : 0); 4831fa095fbSGuochun Huang val = get_unaligned_le32(packet.header); 4841fa095fbSGuochun Huang dsi_write(dsi2, DSI2_CRI_TX_HDR, mode | val); 4851fa095fbSGuochun Huang 4861fa095fbSGuochun Huang ret = cri_fifos_wait_avail(dsi2); 4871fa095fbSGuochun Huang if (ret) 4881fa095fbSGuochun Huang return ret; 4891fa095fbSGuochun Huang 4901fa095fbSGuochun Huang if (msg->rx_len) { 4911fa095fbSGuochun Huang ret = dw_mipi_dsi2_read_from_fifo(dsi2, msg); 4921fa095fbSGuochun Huang if (ret < 0) 4931fa095fbSGuochun Huang return ret; 4941fa095fbSGuochun Huang } 4951fa095fbSGuochun Huang 4961fa095fbSGuochun Huang if (dsi2->slave) { 4971fa095fbSGuochun Huang ret = dw_mipi_dsi2_transfer(dsi2->slave, msg); 4981fa095fbSGuochun Huang if (ret < 0) 4991fa095fbSGuochun Huang return ret; 5001fa095fbSGuochun Huang } 5011fa095fbSGuochun Huang 5021fa095fbSGuochun Huang return msg->rx_len ? msg->rx_len : msg->tx_len; 5031fa095fbSGuochun Huang } 5041fa095fbSGuochun Huang 5051fa095fbSGuochun Huang static void dw_mipi_dsi2_ipi_color_coding_cfg(struct dw_mipi_dsi2 *dsi2) 5061fa095fbSGuochun Huang { 5071fa095fbSGuochun Huang u32 val, color_depth; 5081fa095fbSGuochun Huang 5091fa095fbSGuochun Huang switch (dsi2->format) { 5101fa095fbSGuochun Huang case MIPI_DSI_FMT_RGB666: 5111fa095fbSGuochun Huang case MIPI_DSI_FMT_RGB666_PACKED: 5121fa095fbSGuochun Huang color_depth = IPI_DEPTH_6_BITS; 5131fa095fbSGuochun Huang break; 5141fa095fbSGuochun Huang case MIPI_DSI_FMT_RGB565: 5151fa095fbSGuochun Huang color_depth = IPI_DEPTH_5_6_5_BITS; 5161fa095fbSGuochun Huang break; 5171fa095fbSGuochun Huang case MIPI_DSI_FMT_RGB888: 5181fa095fbSGuochun Huang default: 5191fa095fbSGuochun Huang color_depth = IPI_DEPTH_8_BITS; 5201fa095fbSGuochun Huang break; 5211fa095fbSGuochun Huang } 5221fa095fbSGuochun Huang 5231fa095fbSGuochun Huang val = IPI_DEPTH(color_depth) | 5241fa095fbSGuochun Huang IPI_FORMAT(dsi2->dsc_enable ? IPI_FORMAT_DSC : IPI_FORMAT_RGB); 5251fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_COLOR_MAN_CFG, val); 5261fa095fbSGuochun Huang grf_field_write(dsi2, IPI_COLOR_DEPTH, color_depth); 5271fa095fbSGuochun Huang 5281fa095fbSGuochun Huang if (dsi2->dsc_enable) 5291fa095fbSGuochun Huang grf_field_write(dsi2, IPI_FORMAT, IPI_FORMAT_DSC); 5301fa095fbSGuochun Huang } 5311fa095fbSGuochun Huang 5321fa095fbSGuochun Huang static void dw_mipi_dsi2_ipi_set(struct dw_mipi_dsi2 *dsi2) 5331fa095fbSGuochun Huang { 5341fa095fbSGuochun Huang struct drm_display_mode *mode = &dsi2->mode; 5351fa095fbSGuochun Huang u32 hline, hsa, hbp, hact; 5361fa095fbSGuochun Huang u64 hline_time, hsa_time, hbp_time, hact_time, tmp; 5374b4a41fbSGuochun Huang u64 pixel_clk, phy_hs_clk; 5381fa095fbSGuochun Huang u32 vact, vsa, vfp, vbp; 5391fa095fbSGuochun Huang u16 val; 5401fa095fbSGuochun Huang 5411fa095fbSGuochun Huang if (dsi2->slave || dsi2->master) 5421fa095fbSGuochun Huang val = mode->hdisplay / 2; 5431fa095fbSGuochun Huang else 5441fa095fbSGuochun Huang val = mode->hdisplay; 5451fa095fbSGuochun Huang 5461fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_PIX_PKT_CFG, MAX_PIX_PKT(val)); 5471fa095fbSGuochun Huang 5481fa095fbSGuochun Huang dw_mipi_dsi2_ipi_color_coding_cfg(dsi2); 5491fa095fbSGuochun Huang 5501fa095fbSGuochun Huang /* 5511fa095fbSGuochun Huang * if the controller is intended to operate in data stream mode, 5521fa095fbSGuochun Huang * no more steps are required. 5531fa095fbSGuochun Huang */ 5541fa095fbSGuochun Huang if (!(dsi2->mode_flags & MIPI_DSI_MODE_VIDEO)) 5551fa095fbSGuochun Huang return; 5561fa095fbSGuochun Huang 5571fa095fbSGuochun Huang vact = mode->vdisplay; 5581fa095fbSGuochun Huang vsa = mode->vsync_end - mode->vsync_start; 5591fa095fbSGuochun Huang vfp = mode->vsync_start - mode->vdisplay; 5601fa095fbSGuochun Huang vbp = mode->vtotal - mode->vsync_end; 5611fa095fbSGuochun Huang hact = mode->hdisplay; 5621fa095fbSGuochun Huang hsa = mode->hsync_end - mode->hsync_start; 5631fa095fbSGuochun Huang hbp = mode->htotal - mode->hsync_end; 5641fa095fbSGuochun Huang hline = mode->htotal; 5651fa095fbSGuochun Huang 566e72a3beeSGuochun Huang pixel_clk = mode->crtc_clock * MSEC_PER_SEC; 5671fa095fbSGuochun Huang 5681fa095fbSGuochun Huang if (dsi2->c_option) 5697a63fd76SGuochun Huang phy_hs_clk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 7); 5701fa095fbSGuochun Huang else 5717a63fd76SGuochun Huang phy_hs_clk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 16); 5721fa095fbSGuochun Huang 5731fa095fbSGuochun Huang tmp = hsa * phy_hs_clk; 5741fa095fbSGuochun Huang hsa_time = DIV_ROUND_CLOSEST(tmp << 16, pixel_clk); 5751fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_VID_HSA_MAN_CFG, VID_HSA_TIME(hsa_time)); 5761fa095fbSGuochun Huang 5771fa095fbSGuochun Huang tmp = hbp * phy_hs_clk; 5781fa095fbSGuochun Huang hbp_time = DIV_ROUND_CLOSEST(tmp << 16, pixel_clk); 5791fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_VID_HBP_MAN_CFG, VID_HBP_TIME(hbp_time)); 5801fa095fbSGuochun Huang 5811fa095fbSGuochun Huang tmp = hact * phy_hs_clk; 5821fa095fbSGuochun Huang hact_time = DIV_ROUND_CLOSEST(tmp << 16, pixel_clk); 5831fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_VID_HACT_MAN_CFG, VID_HACT_TIME(hact_time)); 5841fa095fbSGuochun Huang 5851fa095fbSGuochun Huang tmp = hline * phy_hs_clk; 5861fa095fbSGuochun Huang hline_time = DIV_ROUND_CLOSEST(tmp << 16, pixel_clk); 5871fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_VID_HLINE_MAN_CFG, VID_HLINE_TIME(hline_time)); 5881fa095fbSGuochun Huang 5891fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_VID_VSA_MAN_CFG, VID_VSA_LINES(vsa)); 5901fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_VID_VBP_MAN_CFG, VID_VBP_LINES(vbp)); 5911fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_VID_VACT_MAN_CFG, VID_VACT_LINES(vact)); 5921fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_VID_VFP_MAN_CFG, VID_VFP_LINES(vfp)); 5931fa095fbSGuochun Huang } 5941fa095fbSGuochun Huang 5951fa095fbSGuochun Huang static void dw_mipi_dsi2_set_vid_mode(struct dw_mipi_dsi2 *dsi2) 5961fa095fbSGuochun Huang { 5971fa095fbSGuochun Huang u32 val = 0, mode; 5981fa095fbSGuochun Huang int ret; 5991fa095fbSGuochun Huang 600*c8480b92SGuochun Huang if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_HFP) 601*c8480b92SGuochun Huang val |= BLK_HFP_HS_EN; 602*c8480b92SGuochun Huang 603*c8480b92SGuochun Huang if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_HBP) 604*c8480b92SGuochun Huang val |= BLK_HBP_HS_EN; 605*c8480b92SGuochun Huang 606*c8480b92SGuochun Huang if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_HSA) 607*c8480b92SGuochun Huang val |= BLK_HSA_HS_EN; 608*c8480b92SGuochun Huang 6091fa095fbSGuochun Huang if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) 6101fa095fbSGuochun Huang val |= VID_MODE_TYPE_BURST; 6111fa095fbSGuochun Huang else if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) 6121fa095fbSGuochun Huang val |= VID_MODE_TYPE_NON_BURST_SYNC_PULSES; 6131fa095fbSGuochun Huang else 6141fa095fbSGuochun Huang val |= VID_MODE_TYPE_NON_BURST_SYNC_EVENTS; 6151fa095fbSGuochun Huang 6161fa095fbSGuochun Huang dsi_write(dsi2, DSI2_DSI_VID_TX_CFG, val); 6171fa095fbSGuochun Huang 6181fa095fbSGuochun Huang dsi_write(dsi2, DSI2_MODE_CTRL, VIDEO_MODE); 6191fa095fbSGuochun Huang ret = readl_poll_timeout(dsi2->base + DSI2_MODE_STATUS, 6201fa095fbSGuochun Huang mode, mode & VIDEO_MODE, 6211fa095fbSGuochun Huang MODE_STATUS_TIMEOUT_US); 6221fa095fbSGuochun Huang if (ret < 0) 6231fa095fbSGuochun Huang printf("failed to enter video mode\n"); 6241fa095fbSGuochun Huang } 6251fa095fbSGuochun Huang 6261fa095fbSGuochun Huang static void dw_mipi_dsi2_set_data_stream_mode(struct dw_mipi_dsi2 *dsi2) 6271fa095fbSGuochun Huang { 6281fa095fbSGuochun Huang u32 mode; 6291fa095fbSGuochun Huang int ret; 6301fa095fbSGuochun Huang 6311fa095fbSGuochun Huang dsi_write(dsi2, DSI2_MODE_CTRL, DATA_STREAM_MODE); 6321fa095fbSGuochun Huang ret = readl_poll_timeout(dsi2->base + DSI2_MODE_STATUS, 6331fa095fbSGuochun Huang mode, mode & DATA_STREAM_MODE, 6341fa095fbSGuochun Huang MODE_STATUS_TIMEOUT_US); 6351fa095fbSGuochun Huang if (ret < 0) 6361fa095fbSGuochun Huang printf("failed to enter data stream mode\n"); 6371fa095fbSGuochun Huang } 6381fa095fbSGuochun Huang 6391fa095fbSGuochun Huang static void dw_mipi_dsi2_set_cmd_mode(struct dw_mipi_dsi2 *dsi2) 6401fa095fbSGuochun Huang { 6411fa095fbSGuochun Huang u32 mode; 6421fa095fbSGuochun Huang int ret; 6431fa095fbSGuochun Huang 6441fa095fbSGuochun Huang dsi_write(dsi2, DSI2_MODE_CTRL, COMMAND_MODE); 6451fa095fbSGuochun Huang ret = readl_poll_timeout(dsi2->base + DSI2_MODE_STATUS, 6461fa095fbSGuochun Huang mode, mode & COMMAND_MODE, 6471fa095fbSGuochun Huang MODE_STATUS_TIMEOUT_US); 6481fa095fbSGuochun Huang if (ret < 0) 6491fa095fbSGuochun Huang printf("failed to enter cmd mode\n"); 6501fa095fbSGuochun Huang } 6511fa095fbSGuochun Huang 6521fa095fbSGuochun Huang static void dw_mipi_dsi2_enable(struct dw_mipi_dsi2 *dsi2) 6531fa095fbSGuochun Huang { 6541fa095fbSGuochun Huang dw_mipi_dsi2_ipi_set(dsi2); 6551fa095fbSGuochun Huang 6561fa095fbSGuochun Huang if (dsi2->mode_flags & MIPI_DSI_MODE_VIDEO) 6571fa095fbSGuochun Huang dw_mipi_dsi2_set_vid_mode(dsi2); 6581fa095fbSGuochun Huang else 6591fa095fbSGuochun Huang dw_mipi_dsi2_set_data_stream_mode(dsi2); 6601fa095fbSGuochun Huang 6611fa095fbSGuochun Huang if (dsi2->slave) 6621fa095fbSGuochun Huang dw_mipi_dsi2_enable(dsi2->slave); 6631fa095fbSGuochun Huang } 6641fa095fbSGuochun Huang 6651fa095fbSGuochun Huang static void dw_mipi_dsi2_disable(struct dw_mipi_dsi2 *dsi2) 6661fa095fbSGuochun Huang { 6671fa095fbSGuochun Huang dsi_write(dsi2, DSI2_IPI_PIX_PKT_CFG, 0); 6681fa095fbSGuochun Huang dw_mipi_dsi2_set_cmd_mode(dsi2); 6691fa095fbSGuochun Huang 6701fa095fbSGuochun Huang if (dsi2->slave) 6711fa095fbSGuochun Huang dw_mipi_dsi2_disable(dsi2->slave); 6721fa095fbSGuochun Huang } 6731fa095fbSGuochun Huang 6741fa095fbSGuochun Huang static void dw_mipi_dsi2_post_disable(struct dw_mipi_dsi2 *dsi2) 6751fa095fbSGuochun Huang { 6761fa095fbSGuochun Huang if (!dsi2->prepared) 6771fa095fbSGuochun Huang return; 6781fa095fbSGuochun Huang 6791fa095fbSGuochun Huang dsi_write(dsi2, DSI2_PWR_UP, RESET); 6801fa095fbSGuochun Huang 6811fa095fbSGuochun Huang if (dsi2->dcphy.phy) 6821fa095fbSGuochun Huang rockchip_phy_power_off(dsi2->dcphy.phy); 6831fa095fbSGuochun Huang 6841fa095fbSGuochun Huang dsi2->prepared = false; 6851fa095fbSGuochun Huang 6861fa095fbSGuochun Huang if (dsi2->slave) 6871fa095fbSGuochun Huang dw_mipi_dsi2_post_disable(dsi2->slave); 6881fa095fbSGuochun Huang } 6891fa095fbSGuochun Huang 6901fa095fbSGuochun Huang static int dw_mipi_dsi2_connector_pre_init(struct display_state *state) 6911fa095fbSGuochun Huang { 6921fa095fbSGuochun Huang struct connector_state *conn_state = &state->conn_state; 6931fa095fbSGuochun Huang 6941fa095fbSGuochun Huang conn_state->type = DRM_MODE_CONNECTOR_DSI; 6951fa095fbSGuochun Huang 6961fa095fbSGuochun Huang return 0; 6971fa095fbSGuochun Huang } 6981fa095fbSGuochun Huang 6991fa095fbSGuochun Huang static int dw_mipi_dsi2_connector_init(struct display_state *state) 7001fa095fbSGuochun Huang { 7011fa095fbSGuochun Huang struct connector_state *conn_state = &state->conn_state; 702caf17927SDamon Ding struct crtc_state *cstate = &state->crtc_state; 7031fa095fbSGuochun Huang struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 7041fa095fbSGuochun Huang struct rockchip_phy *phy = NULL; 7051fa095fbSGuochun Huang struct udevice *phy_dev; 7061fa095fbSGuochun Huang struct udevice *dev; 7071fa095fbSGuochun Huang int ret; 7081fa095fbSGuochun Huang 7091fa095fbSGuochun Huang 7101fa095fbSGuochun Huang conn_state->disp_info = rockchip_get_disp_info(conn_state->type, dsi2->id); 7111fa095fbSGuochun Huang dsi2->dcphy.phy = conn_state->phy; 7121fa095fbSGuochun Huang 7131fa095fbSGuochun Huang conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 7141fa095fbSGuochun Huang conn_state->color_space = V4L2_COLORSPACE_DEFAULT; 7151fa095fbSGuochun Huang conn_state->output_if |= 7161fa095fbSGuochun Huang dsi2->id ? VOP_OUTPUT_IF_MIPI1 : VOP_OUTPUT_IF_MIPI0; 7171fa095fbSGuochun Huang 7189e92aaf0SGuochun Huang if (!(dsi2->mode_flags & MIPI_DSI_MODE_VIDEO)) { 7199e92aaf0SGuochun Huang conn_state->output_flags |= ROCKCHIP_OUTPUT_MIPI_DS_MODE; 7209e92aaf0SGuochun Huang conn_state->hold_mode = true; 7219e92aaf0SGuochun Huang } 7229e92aaf0SGuochun Huang 7231fa095fbSGuochun Huang if (dsi2->lanes > 4) { 7241fa095fbSGuochun Huang ret = uclass_get_device_by_name(UCLASS_DISPLAY, 7251fa095fbSGuochun Huang "dsi@fde30000", 7261fa095fbSGuochun Huang &dev); 7271fa095fbSGuochun Huang if (ret) 7281fa095fbSGuochun Huang return ret; 7291fa095fbSGuochun Huang 7301fa095fbSGuochun Huang dsi2->slave = dev_get_priv(dev); 7311fa095fbSGuochun Huang if (!dsi2->slave) 7321fa095fbSGuochun Huang return -ENODEV; 7331fa095fbSGuochun Huang 7341fa095fbSGuochun Huang dsi2->slave->master = dsi2; 7351fa095fbSGuochun Huang dsi2->lanes /= 2; 7361fa095fbSGuochun Huang dsi2->slave->lanes = dsi2->lanes; 7371fa095fbSGuochun Huang dsi2->slave->format = dsi2->format; 7381fa095fbSGuochun Huang dsi2->slave->mode_flags = dsi2->mode_flags; 7391fa095fbSGuochun Huang dsi2->slave->channel = dsi2->channel; 7409e92aaf0SGuochun Huang conn_state->output_flags |= 7411fa095fbSGuochun Huang ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE; 7421fa095fbSGuochun Huang if (dsi2->data_swap) 7431fa095fbSGuochun Huang conn_state->output_flags |= ROCKCHIP_OUTPUT_DATA_SWAP; 7441fa095fbSGuochun Huang 7451fa095fbSGuochun Huang conn_state->output_if |= VOP_OUTPUT_IF_MIPI1; 7461fa095fbSGuochun Huang 7471fa095fbSGuochun Huang ret = uclass_get_device_by_phandle(UCLASS_PHY, dev, 7481fa095fbSGuochun Huang "phys", &phy_dev); 7491fa095fbSGuochun Huang if (ret) 7501fa095fbSGuochun Huang return -ENODEV; 7511fa095fbSGuochun Huang 7521fa095fbSGuochun Huang phy = (struct rockchip_phy *)dev_get_driver_data(phy_dev); 7531fa095fbSGuochun Huang if (!phy) 7541fa095fbSGuochun Huang return -ENODEV; 7551fa095fbSGuochun Huang 7561fa095fbSGuochun Huang dsi2->slave->dcphy.phy = phy; 7571fa095fbSGuochun Huang if (phy->funcs && phy->funcs->init) 7581fa095fbSGuochun Huang return phy->funcs->init(phy); 7591fa095fbSGuochun Huang } 7601fa095fbSGuochun Huang 761caf17927SDamon Ding if (dsi2->dsc_enable) { 762caf17927SDamon Ding cstate->dsc_enable = 1; 763caf17927SDamon Ding cstate->dsc_sink_cap.version_major = dsi2->version_major; 764caf17927SDamon Ding cstate->dsc_sink_cap.version_minor = dsi2->version_minor; 765caf17927SDamon Ding cstate->dsc_sink_cap.slice_width = dsi2->slice_width; 766caf17927SDamon Ding cstate->dsc_sink_cap.slice_height = dsi2->slice_height; 767caf17927SDamon Ding /* only can support rgb888 panel now */ 768caf17927SDamon Ding cstate->dsc_sink_cap.target_bits_per_pixel_x16 = 8 << 4; 769caf17927SDamon Ding cstate->dsc_sink_cap.native_420 = 0; 770caf17927SDamon Ding memcpy(&cstate->pps, dsi2->pps, sizeof(struct drm_dsc_picture_parameter_set)); 771caf17927SDamon Ding } 772caf17927SDamon Ding 7731fa095fbSGuochun Huang return 0; 7741fa095fbSGuochun Huang } 7751fa095fbSGuochun Huang 7761fa095fbSGuochun Huang /* 7771fa095fbSGuochun Huang * Minimum D-PHY timings based on MIPI D-PHY specification. Derived 7781fa095fbSGuochun Huang * from the valid ranges specified in Section 6.9, Table 14, Page 41 7791fa095fbSGuochun Huang * of the D-PHY specification (v2.1). 7801fa095fbSGuochun Huang */ 7811fa095fbSGuochun Huang int mipi_dphy_get_default_config(unsigned long long hs_clk_rate, 7821fa095fbSGuochun Huang struct mipi_dphy_configure *cfg) 7831fa095fbSGuochun Huang { 7841fa095fbSGuochun Huang unsigned long long ui; 7851fa095fbSGuochun Huang 7861fa095fbSGuochun Huang if (!cfg) 7871fa095fbSGuochun Huang return -EINVAL; 7881fa095fbSGuochun Huang 7891fa095fbSGuochun Huang ui = ALIGN(PSEC_PER_SEC, hs_clk_rate); 7901fa095fbSGuochun Huang do_div(ui, hs_clk_rate); 7911fa095fbSGuochun Huang 7921fa095fbSGuochun Huang cfg->clk_miss = 0; 7931fa095fbSGuochun Huang cfg->clk_post = 60000 + 52 * ui; 7941fa095fbSGuochun Huang cfg->clk_pre = 8000; 7951fa095fbSGuochun Huang cfg->clk_prepare = 38000; 7961fa095fbSGuochun Huang cfg->clk_settle = 95000; 7971fa095fbSGuochun Huang cfg->clk_term_en = 0; 7981fa095fbSGuochun Huang cfg->clk_trail = 60000; 7991fa095fbSGuochun Huang cfg->clk_zero = 262000; 8001fa095fbSGuochun Huang cfg->d_term_en = 0; 8011fa095fbSGuochun Huang cfg->eot = 0; 8021fa095fbSGuochun Huang cfg->hs_exit = 100000; 8031fa095fbSGuochun Huang cfg->hs_prepare = 40000 + 4 * ui; 8041fa095fbSGuochun Huang cfg->hs_zero = 105000 + 6 * ui; 8051fa095fbSGuochun Huang cfg->hs_settle = 85000 + 6 * ui; 8061fa095fbSGuochun Huang cfg->hs_skip = 40000; 8071fa095fbSGuochun Huang 8081fa095fbSGuochun Huang /* 8091fa095fbSGuochun Huang * The MIPI D-PHY specification (Section 6.9, v1.2, Table 14, Page 40) 8101fa095fbSGuochun Huang * contains this formula as: 8111fa095fbSGuochun Huang * 8121fa095fbSGuochun Huang * T_HS-TRAIL = max(n * 8 * ui, 60 + n * 4 * ui) 8131fa095fbSGuochun Huang * 8141fa095fbSGuochun Huang * where n = 1 for forward-direction HS mode and n = 4 for reverse- 8151fa095fbSGuochun Huang * direction HS mode. There's only one setting and this function does 8161fa095fbSGuochun Huang * not parameterize on anything other that ui, so this code will 8171fa095fbSGuochun Huang * assumes that reverse-direction HS mode is supported and uses n = 4. 8181fa095fbSGuochun Huang */ 8191fa095fbSGuochun Huang cfg->hs_trail = max(4 * 8 * ui, 60000 + 4 * 4 * ui); 8201fa095fbSGuochun Huang 8211fa095fbSGuochun Huang cfg->init = 100; 8221fa095fbSGuochun Huang cfg->lpx = 60000; 8231fa095fbSGuochun Huang cfg->ta_get = 5 * cfg->lpx; 8241fa095fbSGuochun Huang cfg->ta_go = 4 * cfg->lpx; 8251fa095fbSGuochun Huang cfg->ta_sure = 2 * cfg->lpx; 8261fa095fbSGuochun Huang cfg->wakeup = 1000; 8271fa095fbSGuochun Huang 8281fa095fbSGuochun Huang return 0; 8291fa095fbSGuochun Huang } 8301fa095fbSGuochun Huang 8311fa095fbSGuochun Huang static void dw_mipi_dsi2_set_hs_clk(struct dw_mipi_dsi2 *dsi2, unsigned long rate) 8321fa095fbSGuochun Huang { 8331fa095fbSGuochun Huang mipi_dphy_get_default_config(rate, &dsi2->mipi_dphy_cfg); 83429fa9b45SGuochun Huang 83529fa9b45SGuochun Huang if (!dsi2->c_option) 83629fa9b45SGuochun Huang rockchip_phy_set_mode(dsi2->dcphy.phy, PHY_MODE_MIPI_DPHY); 83729fa9b45SGuochun Huang 8381fa095fbSGuochun Huang rate = rockchip_phy_set_pll(dsi2->dcphy.phy, rate); 8397a63fd76SGuochun Huang dsi2->lane_hs_rate = DIV_ROUND_CLOSEST(rate, MSEC_PER_SEC); 8401fa095fbSGuochun Huang } 8411fa095fbSGuochun Huang 8421fa095fbSGuochun Huang static void dw_mipi_dsi2_host_softrst(struct dw_mipi_dsi2 *dsi2) 8431fa095fbSGuochun Huang { 8441fa095fbSGuochun Huang dsi_write(dsi2, DSI2_SOFT_RESET, 0X0); 8451fa095fbSGuochun Huang udelay(100); 8461fa095fbSGuochun Huang dsi_write(dsi2, DSI2_SOFT_RESET, SYS_RSTN | PHY_RSTN | IPI_RSTN); 8471fa095fbSGuochun Huang } 8481fa095fbSGuochun Huang 8491fa095fbSGuochun Huang static void 8501fa095fbSGuochun Huang dw_mipi_dsi2_work_mode(struct dw_mipi_dsi2 *dsi2, u32 mode) 8511fa095fbSGuochun Huang { 8521fa095fbSGuochun Huang /* 8531fa095fbSGuochun Huang * select controller work in Manual mode 8541fa095fbSGuochun Huang * Manual: MANUAL_MODE_EN 8551fa095fbSGuochun Huang * Automatic: 0 8561fa095fbSGuochun Huang */ 8571fa095fbSGuochun Huang dsi_write(dsi2, MANUAL_MODE_CFG, mode); 8581fa095fbSGuochun Huang } 8591fa095fbSGuochun Huang 8601fa095fbSGuochun Huang static void dw_mipi_dsi2_phy_mode_cfg(struct dw_mipi_dsi2 *dsi2) 8611fa095fbSGuochun Huang { 8621fa095fbSGuochun Huang u32 val = 0; 8631fa095fbSGuochun Huang 8641fa095fbSGuochun Huang /* PPI width is fixed to 16 bits in DCPHY */ 8651fa095fbSGuochun Huang val |= PPI_WIDTH(PPI_WIDTH_16_BITS) | PHY_LANES(dsi2->lanes); 8661fa095fbSGuochun Huang val |= PHY_TYPE(dsi2->c_option ? CPHY : DPHY); 8671fa095fbSGuochun Huang dsi_write(dsi2, DSI2_PHY_MODE_CFG, val); 8681fa095fbSGuochun Huang } 8691fa095fbSGuochun Huang 8701fa095fbSGuochun Huang static void dw_mipi_dsi2_phy_clk_mode_cfg(struct dw_mipi_dsi2 *dsi2) 8711fa095fbSGuochun Huang { 8721fa095fbSGuochun Huang u32 sys_clk = SYS_CLK / MSEC_PER_SEC; 8731fa095fbSGuochun Huang u32 esc_clk_div; 8741fa095fbSGuochun Huang u32 val = 0; 8751fa095fbSGuochun Huang 8761fa095fbSGuochun Huang if (dsi2->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) 8771fa095fbSGuochun Huang val |= NON_CONTINUOUS_CLK; 8781fa095fbSGuochun Huang 87929fa9b45SGuochun Huang /* The Escape clock ranges from 1MHz to 20MHz. */ 88029fa9b45SGuochun Huang esc_clk_div = DIV_ROUND_UP(sys_clk, 10 * 2); 8811fa095fbSGuochun Huang val |= PHY_LPTX_CLK_DIV(esc_clk_div); 8821fa095fbSGuochun Huang 8831fa095fbSGuochun Huang dsi_write(dsi2, DSI2_PHY_CLK_CFG, val); 8841fa095fbSGuochun Huang } 8851fa095fbSGuochun Huang 8861fa095fbSGuochun Huang static void dw_mipi_dsi2_phy_ratio_cfg(struct dw_mipi_dsi2 *dsi2) 8871fa095fbSGuochun Huang { 8881fa095fbSGuochun Huang struct drm_display_mode *mode = &dsi2->mode; 88929fa9b45SGuochun Huang u64 pixel_clk, ipi_clk, phy_hsclk, tmp; 8901fa095fbSGuochun Huang 8911fa095fbSGuochun Huang /* 8921fa095fbSGuochun Huang * in DPHY mode, the phy_hstx_clk is exactly 1/16 the Lane high-speed 8931fa095fbSGuochun Huang * data rate; In CPHY mode, the phy_hstx_clk is exactly 1/7 the trio 8941fa095fbSGuochun Huang * high speed symbol rate. 8951fa095fbSGuochun Huang */ 8961fa095fbSGuochun Huang if (dsi2->c_option) 8977a63fd76SGuochun Huang phy_hsclk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 7); 89829fa9b45SGuochun Huang 8991fa095fbSGuochun Huang else 9007a63fd76SGuochun Huang phy_hsclk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 16); 9011fa095fbSGuochun Huang 9021fa095fbSGuochun Huang /* IPI_RATIO_MAN_CFG = PHY_HSTX_CLK / IPI_CLK */ 903e72a3beeSGuochun Huang pixel_clk = mode->crtc_clock * MSEC_PER_SEC; 9041fa095fbSGuochun Huang ipi_clk = pixel_clk / 4; 9051fa095fbSGuochun Huang 9061fa095fbSGuochun Huang tmp = DIV_ROUND_CLOSEST(phy_hsclk << 16, ipi_clk); 9071fa095fbSGuochun Huang dsi_write(dsi2, DSI2_PHY_IPI_RATIO_MAN_CFG, PHY_IPI_RATIO(tmp)); 9081fa095fbSGuochun Huang 9097a63fd76SGuochun Huang /* SYS_RATIO_MAN_CFG = MIPI_DCPHY_HSCLK_Freq / SYS_CLK */ 9101fa095fbSGuochun Huang tmp = DIV_ROUND_CLOSEST(phy_hsclk << 16, SYS_CLK); 9111fa095fbSGuochun Huang dsi_write(dsi2, DSI2_PHY_SYS_RATIO_MAN_CFG, PHY_SYS_RATIO(tmp)); 9121fa095fbSGuochun Huang } 9131fa095fbSGuochun Huang 9141fa095fbSGuochun Huang static void dw_mipi_dsi2_lp2hs_or_hs2lp_cfg(struct dw_mipi_dsi2 *dsi2) 9151fa095fbSGuochun Huang { 9161fa095fbSGuochun Huang struct mipi_dphy_configure *cfg = &dsi2->mipi_dphy_cfg; 9171fa095fbSGuochun Huang unsigned long long tmp, ui; 9181fa095fbSGuochun Huang unsigned long long hstx_clk; 9191fa095fbSGuochun Huang 9207a63fd76SGuochun Huang hstx_clk = DIV_ROUND_CLOSEST(dsi2->lane_hs_rate * MSEC_PER_SEC, 16); 9211fa095fbSGuochun Huang 9221fa095fbSGuochun Huang ui = ALIGN(PSEC_PER_SEC, hstx_clk); 9231fa095fbSGuochun Huang do_div(ui, hstx_clk); 9241fa095fbSGuochun Huang 9251fa095fbSGuochun Huang /* PHY_LP2HS_TIME = (TLPX + THS-PREPARE + THS-ZERO) / Tphy_hstx_clk */ 9261fa095fbSGuochun Huang tmp = cfg->lpx + cfg->hs_prepare + cfg->hs_zero; 9271fa095fbSGuochun Huang tmp = DIV_ROUND_CLOSEST(tmp << 16, ui); 9281fa095fbSGuochun Huang dsi_write(dsi2, DSI2_PHY_LP2HS_MAN_CFG, PHY_LP2HS_TIME(tmp)); 9291fa095fbSGuochun Huang 9301fa095fbSGuochun Huang /* PHY_HS2LP_TIME = (THS-TRAIL + THS-EXIT) / Tphy_hstx_clk */ 9311fa095fbSGuochun Huang tmp = cfg->hs_trail + cfg->hs_exit; 9321fa095fbSGuochun Huang tmp = DIV_ROUND_CLOSEST(tmp << 16, ui); 9331fa095fbSGuochun Huang dsi_write(dsi2, DSI2_PHY_HS2LP_MAN_CFG, PHY_HS2LP_TIME(tmp)); 9341fa095fbSGuochun Huang } 9351fa095fbSGuochun Huang 9361fa095fbSGuochun Huang static void dw_mipi_dsi2_phy_init(struct dw_mipi_dsi2 *dsi2) 9371fa095fbSGuochun Huang { 9381fa095fbSGuochun Huang dw_mipi_dsi2_phy_mode_cfg(dsi2); 9391fa095fbSGuochun Huang dw_mipi_dsi2_phy_clk_mode_cfg(dsi2); 9401fa095fbSGuochun Huang dw_mipi_dsi2_phy_ratio_cfg(dsi2); 9411fa095fbSGuochun Huang dw_mipi_dsi2_lp2hs_or_hs2lp_cfg(dsi2); 9421fa095fbSGuochun Huang 9431fa095fbSGuochun Huang /* phy configuration 8 - 10 */ 9441fa095fbSGuochun Huang } 9451fa095fbSGuochun Huang 9461fa095fbSGuochun Huang static void dw_mipi_dsi2_tx_option_set(struct dw_mipi_dsi2 *dsi2) 9471fa095fbSGuochun Huang { 9481fa095fbSGuochun Huang u32 val; 9491fa095fbSGuochun Huang 9501fa095fbSGuochun Huang val = BTA_EN | EOTP_TX_EN; 9511fa095fbSGuochun Huang 9521fa095fbSGuochun Huang if (dsi2->mode_flags & MIPI_DSI_MODE_EOT_PACKET) 9531fa095fbSGuochun Huang val &= ~EOTP_TX_EN; 9541fa095fbSGuochun Huang 9551fa095fbSGuochun Huang dsi_write(dsi2, DSI2_DSI_GENERAL_CFG, val); 9561fa095fbSGuochun Huang dsi_write(dsi2, DSI2_DSI_VCID_CFG, TX_VCID(dsi2->channel)); 9571fa095fbSGuochun Huang 9581fa095fbSGuochun Huang if (dsi2->scrambling_en) 9591fa095fbSGuochun Huang dsi_write(dsi2, DSI2_DSI_SCRAMBLING_CFG, SCRAMBLING_EN); 9601fa095fbSGuochun Huang } 9611fa095fbSGuochun Huang 9621fa095fbSGuochun Huang static void dw_mipi_dsi2_irq_enable(struct dw_mipi_dsi2 *dsi2, bool enable) 9631fa095fbSGuochun Huang { 9641fa095fbSGuochun Huang if (enable) { 9651fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_PHY, 0x1); 9661fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_TO, 0xf); 9671fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_ACK, 0x1); 9681fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_IPI, 0x1); 9691fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_FIFO, 0x1); 9701fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_PRI, 0x1); 9711fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_CRI, 0x1); 9721fa095fbSGuochun Huang } else { 9731fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_PHY, 0x0); 9741fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_TO, 0x0); 9751fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_ACK, 0x0); 9761fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_IPI, 0x0); 9771fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_FIFO, 0x0); 9781fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_PRI, 0x0); 9791fa095fbSGuochun Huang dsi_write(dsi2, DSI2_INT_MASK_CRI, 0x0); 9801fa095fbSGuochun Huang }; 9811fa095fbSGuochun Huang } 9821fa095fbSGuochun Huang 9831fa095fbSGuochun Huang static void mipi_dcphy_power_on(struct dw_mipi_dsi2 *dsi2) 9841fa095fbSGuochun Huang { 9851fa095fbSGuochun Huang if (!dsi2->dcphy.phy) 9861fa095fbSGuochun Huang return; 9871fa095fbSGuochun Huang 9881fa095fbSGuochun Huang rockchip_phy_power_on(dsi2->dcphy.phy); 9891fa095fbSGuochun Huang } 9901fa095fbSGuochun Huang 9911fa095fbSGuochun Huang static void dw_mipi_dsi2_pre_enable(struct dw_mipi_dsi2 *dsi2) 9921fa095fbSGuochun Huang { 9931fa095fbSGuochun Huang if (dsi2->prepared) 9941fa095fbSGuochun Huang return; 9951fa095fbSGuochun Huang 9961fa095fbSGuochun Huang dw_mipi_dsi2_host_softrst(dsi2); 9971fa095fbSGuochun Huang dsi_write(dsi2, DSI2_PWR_UP, RESET); 9981fa095fbSGuochun Huang 9991fa095fbSGuochun Huang dw_mipi_dsi2_work_mode(dsi2, MANUAL_MODE_EN); 10001fa095fbSGuochun Huang dw_mipi_dsi2_phy_init(dsi2); 10011fa095fbSGuochun Huang dw_mipi_dsi2_tx_option_set(dsi2); 10021fa095fbSGuochun Huang dw_mipi_dsi2_irq_enable(dsi2, 0); 10031fa095fbSGuochun Huang mipi_dcphy_power_on(dsi2); 10041fa095fbSGuochun Huang dsi_write(dsi2, DSI2_PWR_UP, POWER_UP); 10051fa095fbSGuochun Huang dw_mipi_dsi2_set_cmd_mode(dsi2); 10061fa095fbSGuochun Huang 10071fa095fbSGuochun Huang dsi2->prepared = true; 10081fa095fbSGuochun Huang 10091fa095fbSGuochun Huang if (dsi2->slave) 10101fa095fbSGuochun Huang dw_mipi_dsi2_pre_enable(dsi2->slave); 10111fa095fbSGuochun Huang } 10121fa095fbSGuochun Huang 10131fa095fbSGuochun Huang static int dw_mipi_dsi2_connector_prepare(struct display_state *state) 10141fa095fbSGuochun Huang { 10151fa095fbSGuochun Huang struct connector_state *conn_state = &state->conn_state; 10161fa095fbSGuochun Huang struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 10171fa095fbSGuochun Huang unsigned long lane_rate; 10181fa095fbSGuochun Huang 10191fa095fbSGuochun Huang memcpy(&dsi2->mode, &conn_state->mode, sizeof(struct drm_display_mode)); 10201fa095fbSGuochun Huang if (dsi2->slave) 10211fa095fbSGuochun Huang memcpy(&dsi2->slave->mode, &dsi2->mode, 10221fa095fbSGuochun Huang sizeof(struct drm_display_mode)); 10231fa095fbSGuochun Huang 10241fa095fbSGuochun Huang lane_rate = dw_mipi_dsi2_get_lane_rate(dsi2); 10251fa095fbSGuochun Huang if (dsi2->dcphy.phy) 10261fa095fbSGuochun Huang dw_mipi_dsi2_set_hs_clk(dsi2, lane_rate); 10271fa095fbSGuochun Huang 10281fa095fbSGuochun Huang if (dsi2->slave && dsi2->slave->dcphy.phy) 10291fa095fbSGuochun Huang dw_mipi_dsi2_set_hs_clk(dsi2->slave, lane_rate); 10301fa095fbSGuochun Huang 10311fa095fbSGuochun Huang printf("final DSI-Link bandwidth: %u %s x %d\n", 10327a63fd76SGuochun Huang dsi2->lane_hs_rate, dsi2->c_option ? "Ksps" : "Kbps", 10331fa095fbSGuochun Huang dsi2->slave ? dsi2->lanes * 2 : dsi2->lanes); 10341fa095fbSGuochun Huang 10351fa095fbSGuochun Huang dw_mipi_dsi2_pre_enable(dsi2); 10361fa095fbSGuochun Huang 10371fa095fbSGuochun Huang return 0; 10381fa095fbSGuochun Huang } 10391fa095fbSGuochun Huang 10401fa095fbSGuochun Huang static void dw_mipi_dsi2_connector_unprepare(struct display_state *state) 10411fa095fbSGuochun Huang { 10421fa095fbSGuochun Huang struct connector_state *conn_state = &state->conn_state; 10431fa095fbSGuochun Huang struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 10441fa095fbSGuochun Huang 10451fa095fbSGuochun Huang dw_mipi_dsi2_post_disable(dsi2); 10461fa095fbSGuochun Huang } 10471fa095fbSGuochun Huang 10481fa095fbSGuochun Huang static int dw_mipi_dsi2_connector_enable(struct display_state *state) 10491fa095fbSGuochun Huang { 10501fa095fbSGuochun Huang struct connector_state *conn_state = &state->conn_state; 10511fa095fbSGuochun Huang struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 10521fa095fbSGuochun Huang 10531fa095fbSGuochun Huang dw_mipi_dsi2_enable(dsi2); 10541fa095fbSGuochun Huang 10551fa095fbSGuochun Huang return 0; 10561fa095fbSGuochun Huang } 10571fa095fbSGuochun Huang 10581fa095fbSGuochun Huang static int dw_mipi_dsi2_connector_disable(struct display_state *state) 10591fa095fbSGuochun Huang { 10601fa095fbSGuochun Huang struct connector_state *conn_state = &state->conn_state; 10611fa095fbSGuochun Huang struct dw_mipi_dsi2 *dsi2 = dev_get_priv(conn_state->dev); 10621fa095fbSGuochun Huang 10631fa095fbSGuochun Huang dw_mipi_dsi2_disable(dsi2); 10641fa095fbSGuochun Huang 10651fa095fbSGuochun Huang return 0; 10661fa095fbSGuochun Huang } 10671fa095fbSGuochun Huang 10681fa095fbSGuochun Huang static const struct rockchip_connector_funcs dw_mipi_dsi2_connector_funcs = { 10691fa095fbSGuochun Huang .pre_init = dw_mipi_dsi2_connector_pre_init, 10701fa095fbSGuochun Huang .init = dw_mipi_dsi2_connector_init, 10711fa095fbSGuochun Huang .prepare = dw_mipi_dsi2_connector_prepare, 10721fa095fbSGuochun Huang .unprepare = dw_mipi_dsi2_connector_unprepare, 10731fa095fbSGuochun Huang .enable = dw_mipi_dsi2_connector_enable, 10741fa095fbSGuochun Huang .disable = dw_mipi_dsi2_connector_disable, 10751fa095fbSGuochun Huang }; 10761fa095fbSGuochun Huang 10771fa095fbSGuochun Huang static int dw_mipi_dsi2_probe(struct udevice *dev) 10781fa095fbSGuochun Huang { 10791fa095fbSGuochun Huang struct dw_mipi_dsi2 *dsi2 = dev_get_priv(dev); 10801fa095fbSGuochun Huang const struct rockchip_connector *connector = 10811fa095fbSGuochun Huang (const struct rockchip_connector *)dev_get_driver_data(dev); 10821fa095fbSGuochun Huang const struct dw_mipi_dsi2_plat_data *pdata = connector->data; 108329fa9b45SGuochun Huang struct udevice *syscon; 108429fa9b45SGuochun Huang int id, ret; 10851fa095fbSGuochun Huang 10861fa095fbSGuochun Huang dsi2->base = dev_read_addr_ptr(dev); 108729fa9b45SGuochun Huang 108829fa9b45SGuochun Huang ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev, "rockchip,grf", 108929fa9b45SGuochun Huang &syscon); 109029fa9b45SGuochun Huang if (!ret) { 109129fa9b45SGuochun Huang dsi2->grf = syscon_get_regmap(syscon); 109229fa9b45SGuochun Huang if (!dsi2->grf) 109329fa9b45SGuochun Huang return -ENODEV; 109429fa9b45SGuochun Huang } 10951fa095fbSGuochun Huang 10961fa095fbSGuochun Huang id = of_alias_get_id(ofnode_to_np(dev->node), "dsi"); 10971fa095fbSGuochun Huang if (id < 0) 10981fa095fbSGuochun Huang id = 0; 10991fa095fbSGuochun Huang 11001fa095fbSGuochun Huang dsi2->dev = dev; 11011fa095fbSGuochun Huang dsi2->pdata = pdata; 11021fa095fbSGuochun Huang dsi2->id = id; 11031fa095fbSGuochun Huang dsi2->data_swap = dev_read_bool(dsi2->dev, "rockchip,data-swap"); 11041fa095fbSGuochun Huang 11051fa095fbSGuochun Huang return 0; 11061fa095fbSGuochun Huang } 11071fa095fbSGuochun Huang 11081fa095fbSGuochun Huang static const u32 rk3588_dsi0_grf_reg_fields[MAX_FIELDS] = { 11091fa095fbSGuochun Huang [TXREQCLKHS_EN] = GRF_REG_FIELD(0x0000, 11, 11), 11101fa095fbSGuochun Huang [GATING_EN] = GRF_REG_FIELD(0x0000, 10, 10), 11111fa095fbSGuochun Huang [IPI_SHUTDN] = GRF_REG_FIELD(0x0000, 9, 9), 11121fa095fbSGuochun Huang [IPI_COLORM] = GRF_REG_FIELD(0x0000, 8, 8), 11131fa095fbSGuochun Huang [IPI_COLOR_DEPTH] = GRF_REG_FIELD(0x0000, 4, 7), 11141fa095fbSGuochun Huang [IPI_FORMAT] = GRF_REG_FIELD(0x0000, 0, 3), 11151fa095fbSGuochun Huang }; 11161fa095fbSGuochun Huang 11171fa095fbSGuochun Huang static const u32 rk3588_dsi1_grf_reg_fields[MAX_FIELDS] = { 11181fa095fbSGuochun Huang [TXREQCLKHS_EN] = GRF_REG_FIELD(0x0004, 11, 11), 11191fa095fbSGuochun Huang [GATING_EN] = GRF_REG_FIELD(0x0004, 10, 10), 11201fa095fbSGuochun Huang [IPI_SHUTDN] = GRF_REG_FIELD(0x0004, 9, 9), 11211fa095fbSGuochun Huang [IPI_COLORM] = GRF_REG_FIELD(0x0004, 8, 8), 11221fa095fbSGuochun Huang [IPI_COLOR_DEPTH] = GRF_REG_FIELD(0x0004, 4, 7), 11231fa095fbSGuochun Huang [IPI_FORMAT] = GRF_REG_FIELD(0x0004, 0, 3), 11241fa095fbSGuochun Huang }; 11251fa095fbSGuochun Huang 11261fa095fbSGuochun Huang static const struct dw_mipi_dsi2_plat_data rk3588_mipi_dsi2_plat_data = { 11271fa095fbSGuochun Huang .dsi0_grf_reg_fields = rk3588_dsi0_grf_reg_fields, 11281fa095fbSGuochun Huang .dsi1_grf_reg_fields = rk3588_dsi1_grf_reg_fields, 11291fa095fbSGuochun Huang .dphy_max_bit_rate_per_lane = 4500000000ULL, 11301fa095fbSGuochun Huang .cphy_max_symbol_rate_per_lane = 2000000000ULL, 11311fa095fbSGuochun Huang }; 11321fa095fbSGuochun Huang static const struct rockchip_connector rk3588_mipi_dsi2_driver_data = { 11331fa095fbSGuochun Huang .funcs = &dw_mipi_dsi2_connector_funcs, 11341fa095fbSGuochun Huang .data = &rk3588_mipi_dsi2_plat_data, 11351fa095fbSGuochun Huang }; 11361fa095fbSGuochun Huang 11371fa095fbSGuochun Huang static const struct udevice_id dw_mipi_dsi2_ids[] = { 11381fa095fbSGuochun Huang { 11391fa095fbSGuochun Huang .compatible = "rockchip,rk3588-mipi-dsi2", 11401fa095fbSGuochun Huang .data = (ulong)&rk3588_mipi_dsi2_driver_data, 11411fa095fbSGuochun Huang }, 11421fa095fbSGuochun Huang {} 11431fa095fbSGuochun Huang }; 11441fa095fbSGuochun Huang 11451fa095fbSGuochun Huang static ssize_t dw_mipi_dsi2_host_transfer(struct mipi_dsi_host *host, 11461fa095fbSGuochun Huang const struct mipi_dsi_msg *msg) 11471fa095fbSGuochun Huang { 11481fa095fbSGuochun Huang struct dw_mipi_dsi2 *dsi2 = dev_get_priv(host->dev); 11491fa095fbSGuochun Huang 11501fa095fbSGuochun Huang return dw_mipi_dsi2_transfer(dsi2, msg); 11511fa095fbSGuochun Huang } 11521fa095fbSGuochun Huang 11531fa095fbSGuochun Huang static int dw_mipi_dsi2_get_dsc_params_from_sink(struct dw_mipi_dsi2 *dsi2) 11541fa095fbSGuochun Huang { 11551fa095fbSGuochun Huang struct udevice *dev = NULL; 1156caf17927SDamon Ding struct rockchip_cmd_header *header; 1157caf17927SDamon Ding struct drm_dsc_picture_parameter_set *pps = NULL; 1158caf17927SDamon Ding u8 *dsc_packed_pps; 1159caf17927SDamon Ding const void *data; 1160caf17927SDamon Ding int len; 11611fa095fbSGuochun Huang int ret; 11621fa095fbSGuochun Huang 11631fa095fbSGuochun Huang ret = device_find_first_child(dsi2->dev, &dev); 11641fa095fbSGuochun Huang if (ret) 11651fa095fbSGuochun Huang return ret; 11661fa095fbSGuochun Huang 11671fa095fbSGuochun Huang dsi2->c_option = dev_read_bool(dev, "phy-c-option"); 11681fa095fbSGuochun Huang dsi2->scrambling_en = dev_read_bool(dev, "scrambling-enable"); 11691fa095fbSGuochun Huang dsi2->dsc_enable = dev_read_bool(dev, "compressed-data"); 11701fa095fbSGuochun Huang 11711fa095fbSGuochun Huang if (dsi2->slave) { 11721fa095fbSGuochun Huang dsi2->slave->c_option = dsi2->c_option; 11731fa095fbSGuochun Huang dsi2->slave->scrambling_en = dsi2->scrambling_en; 11741fa095fbSGuochun Huang dsi2->slave->dsc_enable = dsi2->dsc_enable; 11751fa095fbSGuochun Huang } 11761fa095fbSGuochun Huang 1177caf17927SDamon Ding dsi2->slice_width = dev_read_u32_default(dev, "slice-width", 0); 1178caf17927SDamon Ding dsi2->slice_height = dev_read_u32_default(dev, "slice-height", 0); 1179caf17927SDamon Ding dsi2->version_major = dev_read_u32_default(dev, "version-major", 0); 1180caf17927SDamon Ding dsi2->version_minor = dev_read_u32_default(dev, "version-minor", 0); 1181caf17927SDamon Ding 1182caf17927SDamon Ding data = dev_read_prop(dev, "panel-init-sequence", &len); 1183caf17927SDamon Ding if (!data) 1184caf17927SDamon Ding return -EINVAL; 1185caf17927SDamon Ding 1186caf17927SDamon Ding while (len > sizeof(*header)) { 1187caf17927SDamon Ding header = (struct rockchip_cmd_header *)data; 1188caf17927SDamon Ding data += sizeof(*header); 1189caf17927SDamon Ding len -= sizeof(*header); 1190caf17927SDamon Ding 1191caf17927SDamon Ding if (header->payload_length > len) 1192caf17927SDamon Ding return -EINVAL; 1193caf17927SDamon Ding 1194caf17927SDamon Ding if (header->data_type == MIPI_DSI_PICTURE_PARAMETER_SET) { 1195caf17927SDamon Ding dsc_packed_pps = calloc(1, header->payload_length); 1196caf17927SDamon Ding if (!dsc_packed_pps) 1197caf17927SDamon Ding return -ENOMEM; 1198caf17927SDamon Ding 1199caf17927SDamon Ding memcpy(dsc_packed_pps, data, header->payload_length); 1200caf17927SDamon Ding pps = (struct drm_dsc_picture_parameter_set *)dsc_packed_pps; 1201caf17927SDamon Ding break; 1202caf17927SDamon Ding } 1203caf17927SDamon Ding 1204caf17927SDamon Ding data += header->payload_length; 1205caf17927SDamon Ding len -= header->payload_length; 1206caf17927SDamon Ding } 1207caf17927SDamon Ding 1208caf17927SDamon Ding dsi2->pps = pps; 12091fa095fbSGuochun Huang 12101fa095fbSGuochun Huang return 0; 12111fa095fbSGuochun Huang } 12121fa095fbSGuochun Huang 12131fa095fbSGuochun Huang static int dw_mipi_dsi2_host_attach(struct mipi_dsi_host *host, 12141fa095fbSGuochun Huang struct mipi_dsi_device *device) 12151fa095fbSGuochun Huang { 12161fa095fbSGuochun Huang struct dw_mipi_dsi2 *dsi2 = dev_get_priv(host->dev); 12171fa095fbSGuochun Huang 12181fa095fbSGuochun Huang if (device->lanes < 1 || device->lanes > 8) 12191fa095fbSGuochun Huang return -EINVAL; 12201fa095fbSGuochun Huang 12211fa095fbSGuochun Huang dsi2->lanes = device->lanes; 12221fa095fbSGuochun Huang dsi2->channel = device->channel; 12231fa095fbSGuochun Huang dsi2->format = device->format; 12241fa095fbSGuochun Huang dsi2->mode_flags = device->mode_flags; 12251fa095fbSGuochun Huang 12261fa095fbSGuochun Huang dw_mipi_dsi2_get_dsc_params_from_sink(dsi2); 12271fa095fbSGuochun Huang 12281fa095fbSGuochun Huang return 0; 12291fa095fbSGuochun Huang } 12301fa095fbSGuochun Huang 12311fa095fbSGuochun Huang static const struct mipi_dsi_host_ops dw_mipi_dsi2_host_ops = { 12321fa095fbSGuochun Huang .attach = dw_mipi_dsi2_host_attach, 12331fa095fbSGuochun Huang .transfer = dw_mipi_dsi2_host_transfer, 12341fa095fbSGuochun Huang }; 12351fa095fbSGuochun Huang 12361fa095fbSGuochun Huang static int dw_mipi_dsi2_bind(struct udevice *dev) 12371fa095fbSGuochun Huang { 12381fa095fbSGuochun Huang struct mipi_dsi_host *host = dev_get_platdata(dev); 12391fa095fbSGuochun Huang 12401fa095fbSGuochun Huang host->dev = dev; 12411fa095fbSGuochun Huang host->ops = &dw_mipi_dsi2_host_ops; 12421fa095fbSGuochun Huang 12431fa095fbSGuochun Huang return dm_scan_fdt_dev(dev); 12441fa095fbSGuochun Huang } 12451fa095fbSGuochun Huang 12461fa095fbSGuochun Huang static int dw_mipi_dsi2_child_post_bind(struct udevice *dev) 12471fa095fbSGuochun Huang { 12481fa095fbSGuochun Huang struct mipi_dsi_host *host = dev_get_platdata(dev->parent); 12491fa095fbSGuochun Huang struct mipi_dsi_device *device = dev_get_parent_platdata(dev); 12501fa095fbSGuochun Huang char name[20]; 12511fa095fbSGuochun Huang 12521fa095fbSGuochun Huang sprintf(name, "%s.%d", host->dev->name, device->channel); 12531fa095fbSGuochun Huang device_set_name(dev, name); 12541fa095fbSGuochun Huang 12551fa095fbSGuochun Huang device->dev = dev; 12561fa095fbSGuochun Huang device->host = host; 12571fa095fbSGuochun Huang device->lanes = dev_read_u32_default(dev, "dsi,lanes", 4); 12581fa095fbSGuochun Huang device->format = dev_read_u32_default(dev, "dsi,format", 12591fa095fbSGuochun Huang MIPI_DSI_FMT_RGB888); 12601fa095fbSGuochun Huang device->mode_flags = dev_read_u32_default(dev, "dsi,flags", 12611fa095fbSGuochun Huang MIPI_DSI_MODE_VIDEO | 12621fa095fbSGuochun Huang MIPI_DSI_MODE_VIDEO_BURST | 12631fa095fbSGuochun Huang MIPI_DSI_MODE_VIDEO_HBP | 12641fa095fbSGuochun Huang MIPI_DSI_MODE_LPM | 12651fa095fbSGuochun Huang MIPI_DSI_MODE_EOT_PACKET); 12661fa095fbSGuochun Huang device->channel = dev_read_u32_default(dev, "reg", 0); 12671fa095fbSGuochun Huang 12681fa095fbSGuochun Huang return 0; 12691fa095fbSGuochun Huang } 12701fa095fbSGuochun Huang 12711fa095fbSGuochun Huang static int dw_mipi_dsi2_child_pre_probe(struct udevice *dev) 12721fa095fbSGuochun Huang { 12731fa095fbSGuochun Huang struct mipi_dsi_device *device = dev_get_parent_platdata(dev); 12741fa095fbSGuochun Huang int ret; 12751fa095fbSGuochun Huang 12761fa095fbSGuochun Huang ret = mipi_dsi_attach(device); 12771fa095fbSGuochun Huang if (ret) { 12781fa095fbSGuochun Huang dev_err(dev, "mipi_dsi_attach() failed: %d\n", ret); 12791fa095fbSGuochun Huang return ret; 12801fa095fbSGuochun Huang } 12811fa095fbSGuochun Huang 12821fa095fbSGuochun Huang return 0; 12831fa095fbSGuochun Huang } 12841fa095fbSGuochun Huang 12851fa095fbSGuochun Huang U_BOOT_DRIVER(dw_mipi_dsi2) = { 12861fa095fbSGuochun Huang .name = "dw_mipi_dsi2", 12871fa095fbSGuochun Huang .id = UCLASS_DISPLAY, 12881fa095fbSGuochun Huang .of_match = dw_mipi_dsi2_ids, 12891fa095fbSGuochun Huang .probe = dw_mipi_dsi2_probe, 12901fa095fbSGuochun Huang .bind = dw_mipi_dsi2_bind, 12911fa095fbSGuochun Huang .priv_auto_alloc_size = sizeof(struct dw_mipi_dsi2), 12921fa095fbSGuochun Huang .per_child_platdata_auto_alloc_size = sizeof(struct mipi_dsi_device), 12931fa095fbSGuochun Huang .platdata_auto_alloc_size = sizeof(struct mipi_dsi_host), 12941fa095fbSGuochun Huang .child_post_bind = dw_mipi_dsi2_child_post_bind, 12951fa095fbSGuochun Huang .child_pre_probe = dw_mipi_dsi2_child_pre_probe, 12961fa095fbSGuochun Huang }; 1297