1f4d9bd06SMarek Vasut /* linux/arch/arm/plat-s3c/include/plat/regs-otg.h 2f4d9bd06SMarek Vasut * 3f4d9bd06SMarek Vasut * Copyright (C) 2004 Herbert Poetzl <herbert@13thfloor.at> 4f4d9bd06SMarek Vasut * 5f4d9bd06SMarek Vasut * Registers remapping: 6f4d9bd06SMarek Vasut * Lukasz Majewski <l.majewski@samsumg.com> 7f4d9bd06SMarek Vasut * 8f4d9bd06SMarek Vasut * SPDX-License-Identifier: GPL-2.0+ 9f4d9bd06SMarek Vasut */ 10f4d9bd06SMarek Vasut 11f4d9bd06SMarek Vasut #ifndef __ASM_ARCH_REGS_USB_OTG_HS_H 12f4d9bd06SMarek Vasut #define __ASM_ARCH_REGS_USB_OTG_HS_H 13f4d9bd06SMarek Vasut 14f4d9bd06SMarek Vasut /* USB2.0 OTG Controller register */ 15f4d9bd06SMarek Vasut struct dwc2_usbotg_phy { 16f4d9bd06SMarek Vasut u32 phypwr; 17f4d9bd06SMarek Vasut u32 phyclk; 18f4d9bd06SMarek Vasut u32 rstcon; 19f4d9bd06SMarek Vasut }; 20f4d9bd06SMarek Vasut 21f4d9bd06SMarek Vasut /* Device Logical IN Endpoint-Specific Registers */ 22f4d9bd06SMarek Vasut struct dwc2_dev_in_endp { 23f4d9bd06SMarek Vasut u32 diepctl; 24f4d9bd06SMarek Vasut u8 res1[4]; 25f4d9bd06SMarek Vasut u32 diepint; 26f4d9bd06SMarek Vasut u8 res2[4]; 27f4d9bd06SMarek Vasut u32 dieptsiz; 28f4d9bd06SMarek Vasut u32 diepdma; 29f4d9bd06SMarek Vasut u8 res3[4]; 30f4d9bd06SMarek Vasut u32 diepdmab; 31f4d9bd06SMarek Vasut }; 32f4d9bd06SMarek Vasut 33f4d9bd06SMarek Vasut /* Device Logical OUT Endpoint-Specific Registers */ 34f4d9bd06SMarek Vasut struct dwc2_dev_out_endp { 35f4d9bd06SMarek Vasut u32 doepctl; 36f4d9bd06SMarek Vasut u8 res1[4]; 37f4d9bd06SMarek Vasut u32 doepint; 38f4d9bd06SMarek Vasut u8 res2[4]; 39f4d9bd06SMarek Vasut u32 doeptsiz; 40f4d9bd06SMarek Vasut u32 doepdma; 41f4d9bd06SMarek Vasut u8 res3[4]; 42f4d9bd06SMarek Vasut u32 doepdmab; 43f4d9bd06SMarek Vasut }; 44f4d9bd06SMarek Vasut 45f4d9bd06SMarek Vasut struct ep_fifo { 46f4d9bd06SMarek Vasut u32 fifo; 47f4d9bd06SMarek Vasut u8 res[4092]; 48f4d9bd06SMarek Vasut }; 49f4d9bd06SMarek Vasut 50f4d9bd06SMarek Vasut /* USB2.0 OTG Controller register */ 51f4d9bd06SMarek Vasut struct dwc2_usbotg_reg { 52f4d9bd06SMarek Vasut /* Core Global Registers */ 53f4d9bd06SMarek Vasut u32 gotgctl; /* OTG Control & Status */ 54f4d9bd06SMarek Vasut u32 gotgint; /* OTG Interrupt */ 55f4d9bd06SMarek Vasut u32 gahbcfg; /* Core AHB Configuration */ 56f4d9bd06SMarek Vasut u32 gusbcfg; /* Core USB Configuration */ 57f4d9bd06SMarek Vasut u32 grstctl; /* Core Reset */ 58f4d9bd06SMarek Vasut u32 gintsts; /* Core Interrupt */ 59f4d9bd06SMarek Vasut u32 gintmsk; /* Core Interrupt Mask */ 60f4d9bd06SMarek Vasut u32 grxstsr; /* Receive Status Debug Read/Status Read */ 61f4d9bd06SMarek Vasut u32 grxstsp; /* Receive Status Debug Pop/Status Pop */ 62f4d9bd06SMarek Vasut u32 grxfsiz; /* Receive FIFO Size */ 63f4d9bd06SMarek Vasut u32 gnptxfsiz; /* Non-Periodic Transmit FIFO Size */ 64acd7aca8SPatrick Delaunay u8 res0[12]; 65acd7aca8SPatrick Delaunay u32 ggpio; /* 0x038 */ 66acd7aca8SPatrick Delaunay u8 res1[20]; 6738b0d574SPatrick Delaunay u32 ghwcfg4; /* User HW Config4 */ 6838b0d574SPatrick Delaunay u8 res2[176]; 69f4d9bd06SMarek Vasut u32 dieptxf[15]; /* Device Periodic Transmit FIFO size register */ 7038b0d574SPatrick Delaunay u8 res3[1728]; 71f4d9bd06SMarek Vasut /* Device Configuration */ 72f4d9bd06SMarek Vasut u32 dcfg; /* Device Configuration Register */ 73f4d9bd06SMarek Vasut u32 dctl; /* Device Control */ 74f4d9bd06SMarek Vasut u32 dsts; /* Device Status */ 7538b0d574SPatrick Delaunay u8 res4[4]; 76f4d9bd06SMarek Vasut u32 diepmsk; /* Device IN Endpoint Common Interrupt Mask */ 77f4d9bd06SMarek Vasut u32 doepmsk; /* Device OUT Endpoint Common Interrupt Mask */ 78f4d9bd06SMarek Vasut u32 daint; /* Device All Endpoints Interrupt */ 79f4d9bd06SMarek Vasut u32 daintmsk; /* Device All Endpoints Interrupt Mask */ 8038b0d574SPatrick Delaunay u8 res5[224]; 81f4d9bd06SMarek Vasut struct dwc2_dev_in_endp in_endp[16]; 82f4d9bd06SMarek Vasut struct dwc2_dev_out_endp out_endp[16]; 8338b0d574SPatrick Delaunay u8 res6[768]; 84f4d9bd06SMarek Vasut struct ep_fifo ep[16]; 85f4d9bd06SMarek Vasut }; 86f4d9bd06SMarek Vasut 87f4d9bd06SMarek Vasut /*===================================================================== */ 88f4d9bd06SMarek Vasut /*definitions related to CSR setting */ 89f4d9bd06SMarek Vasut 90507e677bSMarek Vasut /* DWC2_UDC_OTG_GOTGCTL */ 915c4beedbSPatrick Delaunay #define B_SESSION_VALID BIT(19) 925c4beedbSPatrick Delaunay #define A_SESSION_VALID BIT(18) 935c4beedbSPatrick Delaunay #define B_VALOVAL BIT(7) 945c4beedbSPatrick Delaunay #define B_VALOEN BIT(6) 955c4beedbSPatrick Delaunay #define A_VALOVAL BIT(5) 965c4beedbSPatrick Delaunay #define A_VALOEN BIT(4) 97f4d9bd06SMarek Vasut 98*24b360daSFabrice Gasnier /* DWC2_UDC_OTG_GOTINT */ 99*24b360daSFabrice Gasnier #define GOTGINT_SES_END_DET (1<<2) 100*24b360daSFabrice Gasnier 101507e677bSMarek Vasut /* DWC2_UDC_OTG_GAHBCFG */ 102f4d9bd06SMarek Vasut #define PTXFE_HALF (0<<8) 103f4d9bd06SMarek Vasut #define PTXFE_ZERO (1<<8) 104f4d9bd06SMarek Vasut #define NPTXFE_HALF (0<<7) 105f4d9bd06SMarek Vasut #define NPTXFE_ZERO (1<<7) 106f4d9bd06SMarek Vasut #define MODE_SLAVE (0<<5) 107f4d9bd06SMarek Vasut #define MODE_DMA (1<<5) 108f4d9bd06SMarek Vasut #define BURST_SINGLE (0<<1) 109f4d9bd06SMarek Vasut #define BURST_INCR (1<<1) 110f4d9bd06SMarek Vasut #define BURST_INCR4 (3<<1) 111f4d9bd06SMarek Vasut #define BURST_INCR8 (5<<1) 112f4d9bd06SMarek Vasut #define BURST_INCR16 (7<<1) 113f4d9bd06SMarek Vasut #define GBL_INT_UNMASK (1<<0) 114f4d9bd06SMarek Vasut #define GBL_INT_MASK (0<<0) 115f4d9bd06SMarek Vasut 116507e677bSMarek Vasut /* DWC2_UDC_OTG_GRSTCTL */ 117f4d9bd06SMarek Vasut #define AHB_MASTER_IDLE (1u<<31) 118f4d9bd06SMarek Vasut #define CORE_SOFT_RESET (0x1<<0) 119f4d9bd06SMarek Vasut 120507e677bSMarek Vasut /* DWC2_UDC_OTG_GINTSTS/DWC2_UDC_OTG_GINTMSK core interrupt register */ 121f4d9bd06SMarek Vasut #define INT_RESUME (1u<<31) 122f4d9bd06SMarek Vasut #define INT_DISCONN (0x1<<29) 123f4d9bd06SMarek Vasut #define INT_CONN_ID_STS_CNG (0x1<<28) 124f4d9bd06SMarek Vasut #define INT_OUT_EP (0x1<<19) 125f4d9bd06SMarek Vasut #define INT_IN_EP (0x1<<18) 126f4d9bd06SMarek Vasut #define INT_ENUMDONE (0x1<<13) 127f4d9bd06SMarek Vasut #define INT_RESET (0x1<<12) 128f4d9bd06SMarek Vasut #define INT_SUSPEND (0x1<<11) 129f4d9bd06SMarek Vasut #define INT_EARLY_SUSPEND (0x1<<10) 130f4d9bd06SMarek Vasut #define INT_NP_TX_FIFO_EMPTY (0x1<<5) 131f4d9bd06SMarek Vasut #define INT_RX_FIFO_NOT_EMPTY (0x1<<4) 132f4d9bd06SMarek Vasut #define INT_SOF (0x1<<3) 133*24b360daSFabrice Gasnier #define INT_OTG (0x1<<2) 134f4d9bd06SMarek Vasut #define INT_DEV_MODE (0x0<<0) 135f4d9bd06SMarek Vasut #define INT_HOST_MODE (0x1<<1) 136f4d9bd06SMarek Vasut #define INT_GOUTNakEff (0x01<<7) 137f4d9bd06SMarek Vasut #define INT_GINNakEff (0x01<<6) 138f4d9bd06SMarek Vasut 139f4d9bd06SMarek Vasut #define FULL_SPEED_CONTROL_PKT_SIZE 8 140f4d9bd06SMarek Vasut #define FULL_SPEED_BULK_PKT_SIZE 64 141f4d9bd06SMarek Vasut 142f4d9bd06SMarek Vasut #define HIGH_SPEED_CONTROL_PKT_SIZE 64 143f4d9bd06SMarek Vasut #define HIGH_SPEED_BULK_PKT_SIZE 512 144f4d9bd06SMarek Vasut 14547117882SXu Ziyuan #define RX_FIFO_SIZE (1024) 14647117882SXu Ziyuan #define NPTX_FIFO_SIZE (1024) 14747117882SXu Ziyuan #define PTX_FIFO_SIZE (384) 148f4d9bd06SMarek Vasut 149f4d9bd06SMarek Vasut #define DEPCTL_TXFNUM_0 (0x0<<22) 150f4d9bd06SMarek Vasut #define DEPCTL_TXFNUM_1 (0x1<<22) 151f4d9bd06SMarek Vasut #define DEPCTL_TXFNUM_2 (0x2<<22) 152f4d9bd06SMarek Vasut #define DEPCTL_TXFNUM_3 (0x3<<22) 153f4d9bd06SMarek Vasut #define DEPCTL_TXFNUM_4 (0x4<<22) 154f4d9bd06SMarek Vasut 155f4d9bd06SMarek Vasut /* Enumeration speed */ 156f4d9bd06SMarek Vasut #define USB_HIGH_30_60MHZ (0x0<<1) 157f4d9bd06SMarek Vasut #define USB_FULL_30_60MHZ (0x1<<1) 158f4d9bd06SMarek Vasut #define USB_LOW_6MHZ (0x2<<1) 159f4d9bd06SMarek Vasut #define USB_FULL_48MHZ (0x3<<1) 160f4d9bd06SMarek Vasut 161507e677bSMarek Vasut /* DWC2_UDC_OTG_GRXSTSP STATUS */ 162f4d9bd06SMarek Vasut #define OUT_PKT_RECEIVED (0x2<<17) 163f4d9bd06SMarek Vasut #define OUT_TRANSFER_COMPLELTED (0x3<<17) 164f4d9bd06SMarek Vasut #define SETUP_TRANSACTION_COMPLETED (0x4<<17) 165f4d9bd06SMarek Vasut #define SETUP_PKT_RECEIVED (0x6<<17) 166f4d9bd06SMarek Vasut #define GLOBAL_OUT_NAK (0x1<<17) 167f4d9bd06SMarek Vasut 168507e677bSMarek Vasut /* DWC2_UDC_OTG_DCTL device control register */ 169f4d9bd06SMarek Vasut #define NORMAL_OPERATION (0x1<<0) 170f4d9bd06SMarek Vasut #define SOFT_DISCONNECT (0x1<<1) 171f4d9bd06SMarek Vasut 172507e677bSMarek Vasut /* DWC2_UDC_OTG_DAINT device all endpoint interrupt register */ 173f4d9bd06SMarek Vasut #define DAINT_OUT_BIT (16) 174f4d9bd06SMarek Vasut #define DAINT_MASK (0xFFFF) 175f4d9bd06SMarek Vasut 176507e677bSMarek Vasut /* DWC2_UDC_OTG_DIEPCTL0/DOEPCTL0 device 177f4d9bd06SMarek Vasut control IN/OUT endpoint 0 control register */ 178f4d9bd06SMarek Vasut #define DEPCTL_EPENA (0x1<<31) 179f4d9bd06SMarek Vasut #define DEPCTL_EPDIS (0x1<<30) 180f4d9bd06SMarek Vasut #define DEPCTL_SETD1PID (0x1<<29) 181f4d9bd06SMarek Vasut #define DEPCTL_SETD0PID (0x1<<28) 182f4d9bd06SMarek Vasut #define DEPCTL_SNAK (0x1<<27) 183f4d9bd06SMarek Vasut #define DEPCTL_CNAK (0x1<<26) 184f4d9bd06SMarek Vasut #define DEPCTL_STALL (0x1<<21) 185f4d9bd06SMarek Vasut #define DEPCTL_TYPE_BIT (18) 186f4d9bd06SMarek Vasut #define DEPCTL_TYPE_MASK (0x3<<18) 187f4d9bd06SMarek Vasut #define DEPCTL_CTRL_TYPE (0x0<<18) 188f4d9bd06SMarek Vasut #define DEPCTL_ISO_TYPE (0x1<<18) 189f4d9bd06SMarek Vasut #define DEPCTL_BULK_TYPE (0x2<<18) 190f4d9bd06SMarek Vasut #define DEPCTL_INTR_TYPE (0x3<<18) 191f4d9bd06SMarek Vasut #define DEPCTL_USBACTEP (0x1<<15) 192f4d9bd06SMarek Vasut #define DEPCTL_NEXT_EP_BIT (11) 193f4d9bd06SMarek Vasut #define DEPCTL_MPS_BIT (0) 194f4d9bd06SMarek Vasut #define DEPCTL_MPS_MASK (0x7FF) 195f4d9bd06SMarek Vasut 196f4d9bd06SMarek Vasut #define DEPCTL0_MPS_64 (0x0<<0) 197f4d9bd06SMarek Vasut #define DEPCTL0_MPS_32 (0x1<<0) 198f4d9bd06SMarek Vasut #define DEPCTL0_MPS_16 (0x2<<0) 199f4d9bd06SMarek Vasut #define DEPCTL0_MPS_8 (0x3<<0) 200f4d9bd06SMarek Vasut #define DEPCTL_MPS_BULK_512 (512<<0) 201f4d9bd06SMarek Vasut #define DEPCTL_MPS_INT_MPS_16 (16<<0) 202f4d9bd06SMarek Vasut 203f4d9bd06SMarek Vasut #define DIEPCTL0_NEXT_EP_BIT (11) 204f4d9bd06SMarek Vasut 205f4d9bd06SMarek Vasut 206507e677bSMarek Vasut /* DWC2_UDC_OTG_DIEPMSK/DOEPMSK device IN/OUT endpoint 207f4d9bd06SMarek Vasut common interrupt mask register */ 208507e677bSMarek Vasut /* DWC2_UDC_OTG_DIEPINTn/DOEPINTn device IN/OUT endpoint interrupt register */ 209f4d9bd06SMarek Vasut #define BACK2BACK_SETUP_RECEIVED (0x1<<6) 210f4d9bd06SMarek Vasut #define INTKNEPMIS (0x1<<5) 211f4d9bd06SMarek Vasut #define INTKN_TXFEMP (0x1<<4) 212f4d9bd06SMarek Vasut #define NON_ISO_IN_EP_TIMEOUT (0x1<<3) 213f4d9bd06SMarek Vasut #define CTRL_OUT_EP_SETUP_PHASE_DONE (0x1<<3) 214f4d9bd06SMarek Vasut #define AHB_ERROR (0x1<<2) 215f4d9bd06SMarek Vasut #define EPDISBLD (0x1<<1) 216f4d9bd06SMarek Vasut #define TRANSFER_DONE (0x1<<0) 217f4d9bd06SMarek Vasut 218f4d9bd06SMarek Vasut #define USB_PHY_CTRL_EN0 (0x1 << 0) 219f4d9bd06SMarek Vasut 220f4d9bd06SMarek Vasut /* OPHYPWR */ 221f4d9bd06SMarek Vasut #define PHY_0_SLEEP (0x1 << 5) 222f4d9bd06SMarek Vasut #define OTG_DISABLE_0 (0x1 << 4) 223f4d9bd06SMarek Vasut #define ANALOG_PWRDOWN (0x1 << 3) 224f4d9bd06SMarek Vasut #define FORCE_SUSPEND_0 (0x1 << 0) 225f4d9bd06SMarek Vasut 226f4d9bd06SMarek Vasut /* URSTCON */ 227f4d9bd06SMarek Vasut #define HOST_SW_RST (0x1 << 4) 228f4d9bd06SMarek Vasut #define PHY_SW_RST1 (0x1 << 3) 229f4d9bd06SMarek Vasut #define PHYLNK_SW_RST (0x1 << 2) 230f4d9bd06SMarek Vasut #define LINK_SW_RST (0x1 << 1) 231f4d9bd06SMarek Vasut #define PHY_SW_RST0 (0x1 << 0) 232f4d9bd06SMarek Vasut 233f4d9bd06SMarek Vasut /* OPHYCLK */ 234f4d9bd06SMarek Vasut #define COMMON_ON_N1 (0x1 << 7) 235f4d9bd06SMarek Vasut #define COMMON_ON_N0 (0x1 << 4) 236f4d9bd06SMarek Vasut #define ID_PULLUP0 (0x1 << 2) 237f4d9bd06SMarek Vasut #define CLK_SEL_24MHZ (0x3 << 0) 238f4d9bd06SMarek Vasut #define CLK_SEL_12MHZ (0x2 << 0) 239f4d9bd06SMarek Vasut #define CLK_SEL_48MHZ (0x0 << 0) 240f4d9bd06SMarek Vasut 241f4d9bd06SMarek Vasut #define EXYNOS4X12_ID_PULLUP0 (0x01 << 3) 242f4d9bd06SMarek Vasut #define EXYNOS4X12_COMMON_ON_N0 (0x01 << 4) 243f4d9bd06SMarek Vasut #define EXYNOS4X12_CLK_SEL_12MHZ (0x02 << 0) 244f4d9bd06SMarek Vasut #define EXYNOS4X12_CLK_SEL_24MHZ (0x05 << 0) 245f4d9bd06SMarek Vasut 246f4d9bd06SMarek Vasut /* Device Configuration Register DCFG */ 247f4d9bd06SMarek Vasut #define DEV_SPEED_HIGH_SPEED_20 (0x0 << 0) 248f4d9bd06SMarek Vasut #define DEV_SPEED_FULL_SPEED_20 (0x1 << 0) 249f4d9bd06SMarek Vasut #define DEV_SPEED_LOW_SPEED_11 (0x2 << 0) 250f4d9bd06SMarek Vasut #define DEV_SPEED_FULL_SPEED_11 (0x3 << 0) 251f4d9bd06SMarek Vasut #define EP_MISS_CNT(x) (x << 18) 252f4d9bd06SMarek Vasut #define DEVICE_ADDRESS(x) (x << 4) 253a52e8dd4SFrank Wang #define DCFG_DEVADDR_MASK (0x7f << 4) 254f4d9bd06SMarek Vasut 255f4d9bd06SMarek Vasut /* Core Reset Register (GRSTCTL) */ 256f4d9bd06SMarek Vasut #define TX_FIFO_FLUSH (0x1 << 5) 257f4d9bd06SMarek Vasut #define RX_FIFO_FLUSH (0x1 << 4) 258f4d9bd06SMarek Vasut #define TX_FIFO_NUMBER(x) (x << 6) 259f4d9bd06SMarek Vasut #define TX_FIFO_FLUSH_ALL TX_FIFO_NUMBER(0x10) 260f4d9bd06SMarek Vasut 261f4d9bd06SMarek Vasut /* Masks definitions */ 262f4d9bd06SMarek Vasut #define GINTMSK_INIT (INT_OUT_EP | INT_IN_EP | INT_RESUME | INT_ENUMDONE\ 263*24b360daSFabrice Gasnier | INT_RESET | INT_SUSPEND | INT_OTG) 264f4d9bd06SMarek Vasut #define DOEPMSK_INIT (CTRL_OUT_EP_SETUP_PHASE_DONE | AHB_ERROR|TRANSFER_DONE) 265f4d9bd06SMarek Vasut #define DIEPMSK_INIT (NON_ISO_IN_EP_TIMEOUT|AHB_ERROR|TRANSFER_DONE) 266f4d9bd06SMarek Vasut #define GAHBCFG_INIT (PTXFE_HALF | NPTXFE_HALF | MODE_DMA | BURST_INCR4\ 267f4d9bd06SMarek Vasut | GBL_INT_UNMASK) 268f4d9bd06SMarek Vasut 269f4d9bd06SMarek Vasut /* Device Endpoint X Transfer Size Register (DIEPTSIZX) */ 270f4d9bd06SMarek Vasut #define DIEPT_SIZ_PKT_CNT(x) (x << 19) 271f4d9bd06SMarek Vasut #define DIEPT_SIZ_XFER_SIZE(x) (x << 0) 272f4d9bd06SMarek Vasut 273f4d9bd06SMarek Vasut /* Device OUT Endpoint X Transfer Size Register (DOEPTSIZX) */ 274f4d9bd06SMarek Vasut #define DOEPT_SIZ_PKT_CNT(x) (x << 19) 275f4d9bd06SMarek Vasut #define DOEPT_SIZ_XFER_SIZE(x) (x << 0) 276f4d9bd06SMarek Vasut #define DOEPT_SIZ_XFER_SIZE_MAX_EP0 (0x7F << 0) 2775b2bcb4fSFrank Wang #define DOEPT_SIZ_XFER_SIZE_MAX_EP (0x7FFFF << 0) 278f4d9bd06SMarek Vasut 279f4d9bd06SMarek Vasut /* Device Endpoint-N Control Register (DIEPCTLn/DOEPCTLn) */ 280f4d9bd06SMarek Vasut #define DIEPCTL_TX_FIFO_NUM(x) (x << 22) 281f4d9bd06SMarek Vasut #define DIEPCTL_TX_FIFO_NUM_MASK (~DIEPCTL_TX_FIFO_NUM(0xF)) 282f4d9bd06SMarek Vasut 283f4d9bd06SMarek Vasut /* Device ALL Endpoints Interrupt Register (DAINT) */ 284f4d9bd06SMarek Vasut #define DAINT_IN_EP_INT(x) (x << 0) 285f4d9bd06SMarek Vasut #define DAINT_OUT_EP_INT(x) (x << 16) 28638b0d574SPatrick Delaunay 28738b0d574SPatrick Delaunay /* User HW Config4 */ 28838b0d574SPatrick Delaunay #define GHWCFG4_NUM_IN_EPS_MASK (0xf << 26) 28938b0d574SPatrick Delaunay #define GHWCFG4_NUM_IN_EPS_SHIFT 26 290acd7aca8SPatrick Delaunay 291acd7aca8SPatrick Delaunay /* OTG general core configuration register (OTG_GCCFG:0x38) for STM32MP1 */ 292acd7aca8SPatrick Delaunay #define GGPIO_STM32_OTG_GCCFG_VBDEN BIT(21) 293acd7aca8SPatrick Delaunay #define GGPIO_STM32_OTG_GCCFG_IDEN BIT(22) 294acd7aca8SPatrick Delaunay 295f4d9bd06SMarek Vasut #endif 296