110e8bf88SStefan Roese /*
210e8bf88SStefan Roese * Copyright (C) 2012 Altera Corporation <www.altera.com>
310e8bf88SStefan Roese * All rights reserved.
410e8bf88SStefan Roese *
510e8bf88SStefan Roese * Redistribution and use in source and binary forms, with or without
610e8bf88SStefan Roese * modification, are permitted provided that the following conditions are met:
710e8bf88SStefan Roese * - Redistributions of source code must retain the above copyright
810e8bf88SStefan Roese * notice, this list of conditions and the following disclaimer.
910e8bf88SStefan Roese * - Redistributions in binary form must reproduce the above copyright
1010e8bf88SStefan Roese * notice, this list of conditions and the following disclaimer in the
1110e8bf88SStefan Roese * documentation and/or other materials provided with the distribution.
1210e8bf88SStefan Roese * - Neither the name of the Altera Corporation nor the
1310e8bf88SStefan Roese * names of its contributors may be used to endorse or promote products
1410e8bf88SStefan Roese * derived from this software without specific prior written permission.
1510e8bf88SStefan Roese *
1610e8bf88SStefan Roese * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
1710e8bf88SStefan Roese * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1810e8bf88SStefan Roese * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1910e8bf88SStefan Roese * ARE DISCLAIMED. IN NO EVENT SHALL ALTERA CORPORATION BE LIABLE FOR ANY
2010e8bf88SStefan Roese * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
2110e8bf88SStefan Roese * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
2210e8bf88SStefan Roese * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
2310e8bf88SStefan Roese * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2410e8bf88SStefan Roese * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
2510e8bf88SStefan Roese * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2610e8bf88SStefan Roese */
2710e8bf88SStefan Roese
2810e8bf88SStefan Roese #include <common.h>
2910e8bf88SStefan Roese #include <asm/io.h>
301221ce45SMasahiro Yamada #include <linux/errno.h>
3126da6353SMarek Vasut #include <wait_bit.h>
322372e14fSVignesh R #include <spi.h>
3310e8bf88SStefan Roese #include "cadence_qspi.h"
3410e8bf88SStefan Roese
357e76c4b0SPhil Edworthy #define CQSPI_REG_POLL_US 1 /* 1us */
367e76c4b0SPhil Edworthy #define CQSPI_REG_RETRY 10000
377e76c4b0SPhil Edworthy #define CQSPI_POLL_IDLE_RETRY 3
3810e8bf88SStefan Roese
3910e8bf88SStefan Roese /* Transfer mode */
407e76c4b0SPhil Edworthy #define CQSPI_INST_TYPE_SINGLE 0
417e76c4b0SPhil Edworthy #define CQSPI_INST_TYPE_DUAL 1
427e76c4b0SPhil Edworthy #define CQSPI_INST_TYPE_QUAD 2
4310e8bf88SStefan Roese
447e76c4b0SPhil Edworthy #define CQSPI_STIG_DATA_LEN_MAX 8
4510e8bf88SStefan Roese
467e76c4b0SPhil Edworthy #define CQSPI_DUMMY_CLKS_PER_BYTE 8
477e76c4b0SPhil Edworthy #define CQSPI_DUMMY_BYTES_MAX 4
4810e8bf88SStefan Roese
4910e8bf88SStefan Roese /****************************************************************************
5010e8bf88SStefan Roese * Controller's configuration and status register (offset from QSPI_BASE)
5110e8bf88SStefan Roese ****************************************************************************/
5210e8bf88SStefan Roese #define CQSPI_REG_CONFIG 0x00
537e76c4b0SPhil Edworthy #define CQSPI_REG_CONFIG_ENABLE BIT(0)
54db37cc9cSPhil Edworthy #define CQSPI_REG_CONFIG_CLK_POL BIT(1)
55db37cc9cSPhil Edworthy #define CQSPI_REG_CONFIG_CLK_PHA BIT(2)
567e76c4b0SPhil Edworthy #define CQSPI_REG_CONFIG_DIRECT BIT(7)
577e76c4b0SPhil Edworthy #define CQSPI_REG_CONFIG_DECODE BIT(9)
587e76c4b0SPhil Edworthy #define CQSPI_REG_CONFIG_XIP_IMM BIT(18)
5910e8bf88SStefan Roese #define CQSPI_REG_CONFIG_CHIPSELECT_LSB 10
6010e8bf88SStefan Roese #define CQSPI_REG_CONFIG_BAUD_LSB 19
6110e8bf88SStefan Roese #define CQSPI_REG_CONFIG_IDLE_LSB 31
6210e8bf88SStefan Roese #define CQSPI_REG_CONFIG_CHIPSELECT_MASK 0xF
6310e8bf88SStefan Roese #define CQSPI_REG_CONFIG_BAUD_MASK 0xF
6410e8bf88SStefan Roese
6510e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR 0x04
6610e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_OPCODE_LSB 0
6710e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_TYPE_INSTR_LSB 8
6810e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_TYPE_ADDR_LSB 12
6910e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_TYPE_DATA_LSB 16
7010e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_MODE_EN_LSB 20
7110e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_DUMMY_LSB 24
7210e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_TYPE_INSTR_MASK 0x3
7310e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_TYPE_ADDR_MASK 0x3
7410e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_TYPE_DATA_MASK 0x3
7510e8bf88SStefan Roese #define CQSPI_REG_RD_INSTR_DUMMY_MASK 0x1F
7610e8bf88SStefan Roese
7710e8bf88SStefan Roese #define CQSPI_REG_WR_INSTR 0x08
7810e8bf88SStefan Roese #define CQSPI_REG_WR_INSTR_OPCODE_LSB 0
7910e8bf88SStefan Roese
8010e8bf88SStefan Roese #define CQSPI_REG_DELAY 0x0C
8110e8bf88SStefan Roese #define CQSPI_REG_DELAY_TSLCH_LSB 0
8210e8bf88SStefan Roese #define CQSPI_REG_DELAY_TCHSH_LSB 8
8310e8bf88SStefan Roese #define CQSPI_REG_DELAY_TSD2D_LSB 16
8410e8bf88SStefan Roese #define CQSPI_REG_DELAY_TSHSL_LSB 24
8510e8bf88SStefan Roese #define CQSPI_REG_DELAY_TSLCH_MASK 0xFF
8610e8bf88SStefan Roese #define CQSPI_REG_DELAY_TCHSH_MASK 0xFF
8710e8bf88SStefan Roese #define CQSPI_REG_DELAY_TSD2D_MASK 0xFF
8810e8bf88SStefan Roese #define CQSPI_REG_DELAY_TSHSL_MASK 0xFF
8910e8bf88SStefan Roese
90db37cc9cSPhil Edworthy #define CQSPI_REG_RD_DATA_CAPTURE 0x10
91db37cc9cSPhil Edworthy #define CQSPI_REG_RD_DATA_CAPTURE_BYPASS BIT(0)
92db37cc9cSPhil Edworthy #define CQSPI_REG_RD_DATA_CAPTURE_DELAY_LSB 1
93db37cc9cSPhil Edworthy #define CQSPI_REG_RD_DATA_CAPTURE_DELAY_MASK 0xF
9410e8bf88SStefan Roese
9510e8bf88SStefan Roese #define CQSPI_REG_SIZE 0x14
9610e8bf88SStefan Roese #define CQSPI_REG_SIZE_ADDRESS_LSB 0
9710e8bf88SStefan Roese #define CQSPI_REG_SIZE_PAGE_LSB 4
9810e8bf88SStefan Roese #define CQSPI_REG_SIZE_BLOCK_LSB 16
9910e8bf88SStefan Roese #define CQSPI_REG_SIZE_ADDRESS_MASK 0xF
10010e8bf88SStefan Roese #define CQSPI_REG_SIZE_PAGE_MASK 0xFFF
10110e8bf88SStefan Roese #define CQSPI_REG_SIZE_BLOCK_MASK 0x3F
10210e8bf88SStefan Roese
10310e8bf88SStefan Roese #define CQSPI_REG_SRAMPARTITION 0x18
10410e8bf88SStefan Roese #define CQSPI_REG_INDIRECTTRIGGER 0x1C
10510e8bf88SStefan Roese
10610e8bf88SStefan Roese #define CQSPI_REG_REMAP 0x24
10710e8bf88SStefan Roese #define CQSPI_REG_MODE_BIT 0x28
10810e8bf88SStefan Roese
10910e8bf88SStefan Roese #define CQSPI_REG_SDRAMLEVEL 0x2C
11010e8bf88SStefan Roese #define CQSPI_REG_SDRAMLEVEL_RD_LSB 0
11110e8bf88SStefan Roese #define CQSPI_REG_SDRAMLEVEL_WR_LSB 16
11210e8bf88SStefan Roese #define CQSPI_REG_SDRAMLEVEL_RD_MASK 0xFFFF
11310e8bf88SStefan Roese #define CQSPI_REG_SDRAMLEVEL_WR_MASK 0xFFFF
11410e8bf88SStefan Roese
11510e8bf88SStefan Roese #define CQSPI_REG_IRQSTATUS 0x40
11610e8bf88SStefan Roese #define CQSPI_REG_IRQMASK 0x44
11710e8bf88SStefan Roese
11810e8bf88SStefan Roese #define CQSPI_REG_INDIRECTRD 0x60
1197e76c4b0SPhil Edworthy #define CQSPI_REG_INDIRECTRD_START BIT(0)
1207e76c4b0SPhil Edworthy #define CQSPI_REG_INDIRECTRD_CANCEL BIT(1)
1217e76c4b0SPhil Edworthy #define CQSPI_REG_INDIRECTRD_INPROGRESS BIT(2)
1227e76c4b0SPhil Edworthy #define CQSPI_REG_INDIRECTRD_DONE BIT(5)
12310e8bf88SStefan Roese
12410e8bf88SStefan Roese #define CQSPI_REG_INDIRECTRDWATERMARK 0x64
12510e8bf88SStefan Roese #define CQSPI_REG_INDIRECTRDSTARTADDR 0x68
12610e8bf88SStefan Roese #define CQSPI_REG_INDIRECTRDBYTES 0x6C
12710e8bf88SStefan Roese
12810e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL 0x90
1297e76c4b0SPhil Edworthy #define CQSPI_REG_CMDCTRL_EXECUTE BIT(0)
1307e76c4b0SPhil Edworthy #define CQSPI_REG_CMDCTRL_INPROGRESS BIT(1)
13110e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_DUMMY_LSB 7
13210e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_WR_BYTES_LSB 12
13310e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_WR_EN_LSB 15
13410e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_ADD_BYTES_LSB 16
13510e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_ADDR_EN_LSB 19
13610e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_RD_BYTES_LSB 20
13710e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_RD_EN_LSB 23
13810e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_OPCODE_LSB 24
13910e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_DUMMY_MASK 0x1F
14010e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_WR_BYTES_MASK 0x7
14110e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_ADD_BYTES_MASK 0x3
14210e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_RD_BYTES_MASK 0x7
14310e8bf88SStefan Roese #define CQSPI_REG_CMDCTRL_OPCODE_MASK 0xFF
14410e8bf88SStefan Roese
14510e8bf88SStefan Roese #define CQSPI_REG_INDIRECTWR 0x70
1467e76c4b0SPhil Edworthy #define CQSPI_REG_INDIRECTWR_START BIT(0)
1477e76c4b0SPhil Edworthy #define CQSPI_REG_INDIRECTWR_CANCEL BIT(1)
1487e76c4b0SPhil Edworthy #define CQSPI_REG_INDIRECTWR_INPROGRESS BIT(2)
1497e76c4b0SPhil Edworthy #define CQSPI_REG_INDIRECTWR_DONE BIT(5)
15010e8bf88SStefan Roese
15110e8bf88SStefan Roese #define CQSPI_REG_INDIRECTWRWATERMARK 0x74
15210e8bf88SStefan Roese #define CQSPI_REG_INDIRECTWRSTARTADDR 0x78
15310e8bf88SStefan Roese #define CQSPI_REG_INDIRECTWRBYTES 0x7C
15410e8bf88SStefan Roese
15510e8bf88SStefan Roese #define CQSPI_REG_CMDADDRESS 0x94
15610e8bf88SStefan Roese #define CQSPI_REG_CMDREADDATALOWER 0xA0
15710e8bf88SStefan Roese #define CQSPI_REG_CMDREADDATAUPPER 0xA4
15810e8bf88SStefan Roese #define CQSPI_REG_CMDWRITEDATALOWER 0xA8
15910e8bf88SStefan Roese #define CQSPI_REG_CMDWRITEDATAUPPER 0xAC
16010e8bf88SStefan Roese
16110e8bf88SStefan Roese #define CQSPI_REG_IS_IDLE(base) \
16210e8bf88SStefan Roese ((readl(base + CQSPI_REG_CONFIG) >> \
16310e8bf88SStefan Roese CQSPI_REG_CONFIG_IDLE_LSB) & 0x1)
16410e8bf88SStefan Roese
16510e8bf88SStefan Roese #define CQSPI_GET_RD_SRAM_LEVEL(reg_base) \
16610e8bf88SStefan Roese (((readl(reg_base + CQSPI_REG_SDRAMLEVEL)) >> \
16710e8bf88SStefan Roese CQSPI_REG_SDRAMLEVEL_RD_LSB) & CQSPI_REG_SDRAMLEVEL_RD_MASK)
16810e8bf88SStefan Roese
16910e8bf88SStefan Roese #define CQSPI_GET_WR_SRAM_LEVEL(reg_base) \
17010e8bf88SStefan Roese (((readl(reg_base + CQSPI_REG_SDRAMLEVEL)) >> \
17110e8bf88SStefan Roese CQSPI_REG_SDRAMLEVEL_WR_LSB) & CQSPI_REG_SDRAMLEVEL_WR_MASK)
17210e8bf88SStefan Roese
cadence_qspi_apb_cmd2addr(const unsigned char * addr_buf,unsigned int addr_width)17310e8bf88SStefan Roese static unsigned int cadence_qspi_apb_cmd2addr(const unsigned char *addr_buf,
17410e8bf88SStefan Roese unsigned int addr_width)
17510e8bf88SStefan Roese {
17610e8bf88SStefan Roese unsigned int addr;
17710e8bf88SStefan Roese
17810e8bf88SStefan Roese addr = (addr_buf[0] << 16) | (addr_buf[1] << 8) | addr_buf[2];
17910e8bf88SStefan Roese
18010e8bf88SStefan Roese if (addr_width == 4)
18110e8bf88SStefan Roese addr = (addr << 8) | addr_buf[3];
18210e8bf88SStefan Roese
18310e8bf88SStefan Roese return addr;
18410e8bf88SStefan Roese }
18510e8bf88SStefan Roese
cadence_qspi_apb_controller_enable(void * reg_base)18610e8bf88SStefan Roese void cadence_qspi_apb_controller_enable(void *reg_base)
18710e8bf88SStefan Roese {
18810e8bf88SStefan Roese unsigned int reg;
18910e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_CONFIG);
1907e76c4b0SPhil Edworthy reg |= CQSPI_REG_CONFIG_ENABLE;
19110e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_CONFIG);
19210e8bf88SStefan Roese }
19310e8bf88SStefan Roese
cadence_qspi_apb_controller_disable(void * reg_base)19410e8bf88SStefan Roese void cadence_qspi_apb_controller_disable(void *reg_base)
19510e8bf88SStefan Roese {
19610e8bf88SStefan Roese unsigned int reg;
19710e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_CONFIG);
1987e76c4b0SPhil Edworthy reg &= ~CQSPI_REG_CONFIG_ENABLE;
19910e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_CONFIG);
20010e8bf88SStefan Roese }
20110e8bf88SStefan Roese
20210e8bf88SStefan Roese /* Return 1 if idle, otherwise return 0 (busy). */
cadence_qspi_wait_idle(void * reg_base)20310e8bf88SStefan Roese static unsigned int cadence_qspi_wait_idle(void *reg_base)
20410e8bf88SStefan Roese {
20510e8bf88SStefan Roese unsigned int start, count = 0;
20610e8bf88SStefan Roese /* timeout in unit of ms */
20710e8bf88SStefan Roese unsigned int timeout = 5000;
20810e8bf88SStefan Roese
20910e8bf88SStefan Roese start = get_timer(0);
21010e8bf88SStefan Roese for ( ; get_timer(start) < timeout ; ) {
21110e8bf88SStefan Roese if (CQSPI_REG_IS_IDLE(reg_base))
21210e8bf88SStefan Roese count++;
21310e8bf88SStefan Roese else
21410e8bf88SStefan Roese count = 0;
21510e8bf88SStefan Roese /*
21610e8bf88SStefan Roese * Ensure the QSPI controller is in true idle state after
21710e8bf88SStefan Roese * reading back the same idle status consecutively
21810e8bf88SStefan Roese */
21910e8bf88SStefan Roese if (count >= CQSPI_POLL_IDLE_RETRY)
22010e8bf88SStefan Roese return 1;
22110e8bf88SStefan Roese }
22210e8bf88SStefan Roese
22310e8bf88SStefan Roese /* Timeout, still in busy mode. */
22410e8bf88SStefan Roese printf("QSPI: QSPI is still busy after poll for %d times.\n",
22510e8bf88SStefan Roese CQSPI_REG_RETRY);
22610e8bf88SStefan Roese return 0;
22710e8bf88SStefan Roese }
22810e8bf88SStefan Roese
cadence_qspi_apb_readdata_capture(void * reg_base,unsigned int bypass,unsigned int delay)22910e8bf88SStefan Roese void cadence_qspi_apb_readdata_capture(void *reg_base,
23010e8bf88SStefan Roese unsigned int bypass, unsigned int delay)
23110e8bf88SStefan Roese {
23210e8bf88SStefan Roese unsigned int reg;
23310e8bf88SStefan Roese cadence_qspi_apb_controller_disable(reg_base);
23410e8bf88SStefan Roese
235db37cc9cSPhil Edworthy reg = readl(reg_base + CQSPI_REG_RD_DATA_CAPTURE);
23610e8bf88SStefan Roese
23710e8bf88SStefan Roese if (bypass)
238db37cc9cSPhil Edworthy reg |= CQSPI_REG_RD_DATA_CAPTURE_BYPASS;
23910e8bf88SStefan Roese else
240db37cc9cSPhil Edworthy reg &= ~CQSPI_REG_RD_DATA_CAPTURE_BYPASS;
24110e8bf88SStefan Roese
242db37cc9cSPhil Edworthy reg &= ~(CQSPI_REG_RD_DATA_CAPTURE_DELAY_MASK
243db37cc9cSPhil Edworthy << CQSPI_REG_RD_DATA_CAPTURE_DELAY_LSB);
24410e8bf88SStefan Roese
245db37cc9cSPhil Edworthy reg |= (delay & CQSPI_REG_RD_DATA_CAPTURE_DELAY_MASK)
246db37cc9cSPhil Edworthy << CQSPI_REG_RD_DATA_CAPTURE_DELAY_LSB;
24710e8bf88SStefan Roese
248db37cc9cSPhil Edworthy writel(reg, reg_base + CQSPI_REG_RD_DATA_CAPTURE);
24910e8bf88SStefan Roese
25010e8bf88SStefan Roese cadence_qspi_apb_controller_enable(reg_base);
25110e8bf88SStefan Roese }
25210e8bf88SStefan Roese
cadence_qspi_apb_config_baudrate_div(void * reg_base,unsigned int ref_clk_hz,unsigned int sclk_hz)25310e8bf88SStefan Roese void cadence_qspi_apb_config_baudrate_div(void *reg_base,
25410e8bf88SStefan Roese unsigned int ref_clk_hz, unsigned int sclk_hz)
25510e8bf88SStefan Roese {
25610e8bf88SStefan Roese unsigned int reg;
25710e8bf88SStefan Roese unsigned int div;
25810e8bf88SStefan Roese
25910e8bf88SStefan Roese cadence_qspi_apb_controller_disable(reg_base);
26010e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_CONFIG);
26110e8bf88SStefan Roese reg &= ~(CQSPI_REG_CONFIG_BAUD_MASK << CQSPI_REG_CONFIG_BAUD_LSB);
26210e8bf88SStefan Roese
26332068c42SPhil Edworthy /*
26432068c42SPhil Edworthy * The baud_div field in the config reg is 4 bits, and the ref clock is
26532068c42SPhil Edworthy * divided by 2 * (baud_div + 1). Round up the divider to ensure the
26632068c42SPhil Edworthy * SPI clock rate is less than or equal to the requested clock rate.
26732068c42SPhil Edworthy */
26832068c42SPhil Edworthy div = DIV_ROUND_UP(ref_clk_hz, sclk_hz * 2) - 1;
26910e8bf88SStefan Roese
2705405817aSChin Liang See /* ensure the baud rate doesn't exceed the max value */
2715405817aSChin Liang See if (div > CQSPI_REG_CONFIG_BAUD_MASK)
2725405817aSChin Liang See div = CQSPI_REG_CONFIG_BAUD_MASK;
2735405817aSChin Liang See
2740ceb4d9eSPhil Edworthy debug("%s: ref_clk %dHz sclk %dHz Div 0x%x, actual %dHz\n", __func__,
2750ceb4d9eSPhil Edworthy ref_clk_hz, sclk_hz, div, ref_clk_hz / (2 * (div + 1)));
2760ceb4d9eSPhil Edworthy
2775405817aSChin Liang See reg |= (div << CQSPI_REG_CONFIG_BAUD_LSB);
27810e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_CONFIG);
27910e8bf88SStefan Roese
28010e8bf88SStefan Roese cadence_qspi_apb_controller_enable(reg_base);
28110e8bf88SStefan Roese }
28210e8bf88SStefan Roese
cadence_qspi_apb_set_clk_mode(void * reg_base,uint mode)2837d403f28SPhil Edworthy void cadence_qspi_apb_set_clk_mode(void *reg_base, uint mode)
28410e8bf88SStefan Roese {
28510e8bf88SStefan Roese unsigned int reg;
28610e8bf88SStefan Roese
28710e8bf88SStefan Roese cadence_qspi_apb_controller_disable(reg_base);
28810e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_CONFIG);
289db37cc9cSPhil Edworthy reg &= ~(CQSPI_REG_CONFIG_CLK_POL | CQSPI_REG_CONFIG_CLK_PHA);
29010e8bf88SStefan Roese
2917d403f28SPhil Edworthy if (mode & SPI_CPOL)
292db37cc9cSPhil Edworthy reg |= CQSPI_REG_CONFIG_CLK_POL;
2937d403f28SPhil Edworthy if (mode & SPI_CPHA)
294db37cc9cSPhil Edworthy reg |= CQSPI_REG_CONFIG_CLK_PHA;
29510e8bf88SStefan Roese
29610e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_CONFIG);
29710e8bf88SStefan Roese
29810e8bf88SStefan Roese cadence_qspi_apb_controller_enable(reg_base);
29910e8bf88SStefan Roese }
30010e8bf88SStefan Roese
cadence_qspi_apb_chipselect(void * reg_base,unsigned int chip_select,unsigned int decoder_enable)30110e8bf88SStefan Roese void cadence_qspi_apb_chipselect(void *reg_base,
30210e8bf88SStefan Roese unsigned int chip_select, unsigned int decoder_enable)
30310e8bf88SStefan Roese {
30410e8bf88SStefan Roese unsigned int reg;
30510e8bf88SStefan Roese
30610e8bf88SStefan Roese cadence_qspi_apb_controller_disable(reg_base);
30710e8bf88SStefan Roese
30810e8bf88SStefan Roese debug("%s : chipselect %d decode %d\n", __func__, chip_select,
30910e8bf88SStefan Roese decoder_enable);
31010e8bf88SStefan Roese
31110e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_CONFIG);
31210e8bf88SStefan Roese /* docoder */
31310e8bf88SStefan Roese if (decoder_enable) {
3147e76c4b0SPhil Edworthy reg |= CQSPI_REG_CONFIG_DECODE;
31510e8bf88SStefan Roese } else {
3167e76c4b0SPhil Edworthy reg &= ~CQSPI_REG_CONFIG_DECODE;
31710e8bf88SStefan Roese /* Convert CS if without decoder.
31810e8bf88SStefan Roese * CS0 to 4b'1110
31910e8bf88SStefan Roese * CS1 to 4b'1101
32010e8bf88SStefan Roese * CS2 to 4b'1011
32110e8bf88SStefan Roese * CS3 to 4b'0111
32210e8bf88SStefan Roese */
32310e8bf88SStefan Roese chip_select = 0xF & ~(1 << chip_select);
32410e8bf88SStefan Roese }
32510e8bf88SStefan Roese
32610e8bf88SStefan Roese reg &= ~(CQSPI_REG_CONFIG_CHIPSELECT_MASK
32710e8bf88SStefan Roese << CQSPI_REG_CONFIG_CHIPSELECT_LSB);
32810e8bf88SStefan Roese reg |= (chip_select & CQSPI_REG_CONFIG_CHIPSELECT_MASK)
32910e8bf88SStefan Roese << CQSPI_REG_CONFIG_CHIPSELECT_LSB;
33010e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_CONFIG);
33110e8bf88SStefan Roese
33210e8bf88SStefan Roese cadence_qspi_apb_controller_enable(reg_base);
33310e8bf88SStefan Roese }
33410e8bf88SStefan Roese
cadence_qspi_apb_delay(void * reg_base,unsigned int ref_clk,unsigned int sclk_hz,unsigned int tshsl_ns,unsigned int tsd2d_ns,unsigned int tchsh_ns,unsigned int tslch_ns)33510e8bf88SStefan Roese void cadence_qspi_apb_delay(void *reg_base,
33610e8bf88SStefan Roese unsigned int ref_clk, unsigned int sclk_hz,
33710e8bf88SStefan Roese unsigned int tshsl_ns, unsigned int tsd2d_ns,
33810e8bf88SStefan Roese unsigned int tchsh_ns, unsigned int tslch_ns)
33910e8bf88SStefan Roese {
34010e8bf88SStefan Roese unsigned int ref_clk_ns;
34110e8bf88SStefan Roese unsigned int sclk_ns;
34210e8bf88SStefan Roese unsigned int tshsl, tchsh, tslch, tsd2d;
34310e8bf88SStefan Roese unsigned int reg;
34410e8bf88SStefan Roese
34510e8bf88SStefan Roese cadence_qspi_apb_controller_disable(reg_base);
34610e8bf88SStefan Roese
34710e8bf88SStefan Roese /* Convert to ns. */
34822e63ff3SPhil Edworthy ref_clk_ns = DIV_ROUND_UP(1000000000, ref_clk);
34910e8bf88SStefan Roese
35010e8bf88SStefan Roese /* Convert to ns. */
35122e63ff3SPhil Edworthy sclk_ns = DIV_ROUND_UP(1000000000, sclk_hz);
35210e8bf88SStefan Roese
35322e63ff3SPhil Edworthy /* The controller adds additional delay to that programmed in the reg */
35422e63ff3SPhil Edworthy if (tshsl_ns >= sclk_ns + ref_clk_ns)
35522e63ff3SPhil Edworthy tshsl_ns -= sclk_ns + ref_clk_ns;
35622e63ff3SPhil Edworthy if (tchsh_ns >= sclk_ns + 3 * ref_clk_ns)
35722e63ff3SPhil Edworthy tchsh_ns -= sclk_ns + 3 * ref_clk_ns;
35822e63ff3SPhil Edworthy tshsl = DIV_ROUND_UP(tshsl_ns, ref_clk_ns);
35922e63ff3SPhil Edworthy tchsh = DIV_ROUND_UP(tchsh_ns, ref_clk_ns);
36022e63ff3SPhil Edworthy tslch = DIV_ROUND_UP(tslch_ns, ref_clk_ns);
36122e63ff3SPhil Edworthy tsd2d = DIV_ROUND_UP(tsd2d_ns, ref_clk_ns);
36210e8bf88SStefan Roese
36310e8bf88SStefan Roese reg = ((tshsl & CQSPI_REG_DELAY_TSHSL_MASK)
36410e8bf88SStefan Roese << CQSPI_REG_DELAY_TSHSL_LSB);
36510e8bf88SStefan Roese reg |= ((tchsh & CQSPI_REG_DELAY_TCHSH_MASK)
36610e8bf88SStefan Roese << CQSPI_REG_DELAY_TCHSH_LSB);
36710e8bf88SStefan Roese reg |= ((tslch & CQSPI_REG_DELAY_TSLCH_MASK)
36810e8bf88SStefan Roese << CQSPI_REG_DELAY_TSLCH_LSB);
36910e8bf88SStefan Roese reg |= ((tsd2d & CQSPI_REG_DELAY_TSD2D_MASK)
37010e8bf88SStefan Roese << CQSPI_REG_DELAY_TSD2D_LSB);
37110e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_DELAY);
37210e8bf88SStefan Roese
37310e8bf88SStefan Roese cadence_qspi_apb_controller_enable(reg_base);
37410e8bf88SStefan Roese }
37510e8bf88SStefan Roese
cadence_qspi_apb_controller_init(struct cadence_spi_platdata * plat)37610e8bf88SStefan Roese void cadence_qspi_apb_controller_init(struct cadence_spi_platdata *plat)
37710e8bf88SStefan Roese {
37810e8bf88SStefan Roese unsigned reg;
37910e8bf88SStefan Roese
38010e8bf88SStefan Roese cadence_qspi_apb_controller_disable(plat->regbase);
38110e8bf88SStefan Roese
38210e8bf88SStefan Roese /* Configure the device size and address bytes */
38310e8bf88SStefan Roese reg = readl(plat->regbase + CQSPI_REG_SIZE);
38410e8bf88SStefan Roese /* Clear the previous value */
38510e8bf88SStefan Roese reg &= ~(CQSPI_REG_SIZE_PAGE_MASK << CQSPI_REG_SIZE_PAGE_LSB);
38610e8bf88SStefan Roese reg &= ~(CQSPI_REG_SIZE_BLOCK_MASK << CQSPI_REG_SIZE_BLOCK_LSB);
38710e8bf88SStefan Roese reg |= (plat->page_size << CQSPI_REG_SIZE_PAGE_LSB);
38810e8bf88SStefan Roese reg |= (plat->block_size << CQSPI_REG_SIZE_BLOCK_LSB);
38910e8bf88SStefan Roese writel(reg, plat->regbase + CQSPI_REG_SIZE);
39010e8bf88SStefan Roese
39110e8bf88SStefan Roese /* Configure the remap address register, no remap */
39210e8bf88SStefan Roese writel(0, plat->regbase + CQSPI_REG_REMAP);
39310e8bf88SStefan Roese
394c0535c0eSVikas Manocha /* Indirect mode configurations */
3956b7eb415SJason Rush writel(plat->fifo_depth / 2, plat->regbase + CQSPI_REG_SRAMPARTITION);
396c0535c0eSVikas Manocha
39710e8bf88SStefan Roese /* Disable all interrupts */
39810e8bf88SStefan Roese writel(0, plat->regbase + CQSPI_REG_IRQMASK);
39910e8bf88SStefan Roese
40010e8bf88SStefan Roese cadence_qspi_apb_controller_enable(plat->regbase);
40110e8bf88SStefan Roese }
40210e8bf88SStefan Roese
cadence_qspi_apb_exec_flash_cmd(void * reg_base,unsigned int reg)40310e8bf88SStefan Roese static int cadence_qspi_apb_exec_flash_cmd(void *reg_base,
40410e8bf88SStefan Roese unsigned int reg)
40510e8bf88SStefan Roese {
40610e8bf88SStefan Roese unsigned int retry = CQSPI_REG_RETRY;
40710e8bf88SStefan Roese
40810e8bf88SStefan Roese /* Write the CMDCTRL without start execution. */
40910e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_CMDCTRL);
41010e8bf88SStefan Roese /* Start execute */
4117e76c4b0SPhil Edworthy reg |= CQSPI_REG_CMDCTRL_EXECUTE;
41210e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_CMDCTRL);
41310e8bf88SStefan Roese
41410e8bf88SStefan Roese while (retry--) {
41510e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_CMDCTRL);
4167e76c4b0SPhil Edworthy if ((reg & CQSPI_REG_CMDCTRL_INPROGRESS) == 0)
41710e8bf88SStefan Roese break;
41810e8bf88SStefan Roese udelay(1);
41910e8bf88SStefan Roese }
42010e8bf88SStefan Roese
42110e8bf88SStefan Roese if (!retry) {
42210e8bf88SStefan Roese printf("QSPI: flash command execution timeout\n");
42310e8bf88SStefan Roese return -EIO;
42410e8bf88SStefan Roese }
42510e8bf88SStefan Roese
42610e8bf88SStefan Roese /* Polling QSPI idle status. */
42710e8bf88SStefan Roese if (!cadence_qspi_wait_idle(reg_base))
42810e8bf88SStefan Roese return -EIO;
42910e8bf88SStefan Roese
43010e8bf88SStefan Roese return 0;
43110e8bf88SStefan Roese }
43210e8bf88SStefan Roese
43310e8bf88SStefan Roese /* For command RDID, RDSR. */
cadence_qspi_apb_command_read(void * reg_base,unsigned int cmdlen,const u8 * cmdbuf,unsigned int rxlen,u8 * rxbuf)43410e8bf88SStefan Roese int cadence_qspi_apb_command_read(void *reg_base,
43510e8bf88SStefan Roese unsigned int cmdlen, const u8 *cmdbuf, unsigned int rxlen,
43610e8bf88SStefan Roese u8 *rxbuf)
43710e8bf88SStefan Roese {
43810e8bf88SStefan Roese unsigned int reg;
43910e8bf88SStefan Roese unsigned int read_len;
44010e8bf88SStefan Roese int status;
44110e8bf88SStefan Roese
44210e8bf88SStefan Roese if (!cmdlen || rxlen > CQSPI_STIG_DATA_LEN_MAX || rxbuf == NULL) {
44310e8bf88SStefan Roese printf("QSPI: Invalid input arguments cmdlen %d rxlen %d\n",
44410e8bf88SStefan Roese cmdlen, rxlen);
44510e8bf88SStefan Roese return -EINVAL;
44610e8bf88SStefan Roese }
44710e8bf88SStefan Roese
44810e8bf88SStefan Roese reg = cmdbuf[0] << CQSPI_REG_CMDCTRL_OPCODE_LSB;
44910e8bf88SStefan Roese
45010e8bf88SStefan Roese reg |= (0x1 << CQSPI_REG_CMDCTRL_RD_EN_LSB);
45110e8bf88SStefan Roese
45210e8bf88SStefan Roese /* 0 means 1 byte. */
45310e8bf88SStefan Roese reg |= (((rxlen - 1) & CQSPI_REG_CMDCTRL_RD_BYTES_MASK)
45410e8bf88SStefan Roese << CQSPI_REG_CMDCTRL_RD_BYTES_LSB);
45510e8bf88SStefan Roese status = cadence_qspi_apb_exec_flash_cmd(reg_base, reg);
45610e8bf88SStefan Roese if (status != 0)
45710e8bf88SStefan Roese return status;
45810e8bf88SStefan Roese
45910e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_CMDREADDATALOWER);
46010e8bf88SStefan Roese
46110e8bf88SStefan Roese /* Put the read value into rx_buf */
46210e8bf88SStefan Roese read_len = (rxlen > 4) ? 4 : rxlen;
46310e8bf88SStefan Roese memcpy(rxbuf, ®, read_len);
46410e8bf88SStefan Roese rxbuf += read_len;
46510e8bf88SStefan Roese
46610e8bf88SStefan Roese if (rxlen > 4) {
46710e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_CMDREADDATAUPPER);
46810e8bf88SStefan Roese
46910e8bf88SStefan Roese read_len = rxlen - read_len;
47010e8bf88SStefan Roese memcpy(rxbuf, ®, read_len);
47110e8bf88SStefan Roese }
47210e8bf88SStefan Roese return 0;
47310e8bf88SStefan Roese }
47410e8bf88SStefan Roese
47510e8bf88SStefan Roese /* For commands: WRSR, WREN, WRDI, CHIP_ERASE, BE, etc. */
cadence_qspi_apb_command_write(void * reg_base,unsigned int cmdlen,const u8 * cmdbuf,unsigned int txlen,const u8 * txbuf)47610e8bf88SStefan Roese int cadence_qspi_apb_command_write(void *reg_base, unsigned int cmdlen,
47710e8bf88SStefan Roese const u8 *cmdbuf, unsigned int txlen, const u8 *txbuf)
47810e8bf88SStefan Roese {
47910e8bf88SStefan Roese unsigned int reg = 0;
48010e8bf88SStefan Roese unsigned int addr_value;
48110e8bf88SStefan Roese unsigned int wr_data;
48210e8bf88SStefan Roese unsigned int wr_len;
48310e8bf88SStefan Roese
48410e8bf88SStefan Roese if (!cmdlen || cmdlen > 5 || txlen > 8 || cmdbuf == NULL) {
48510e8bf88SStefan Roese printf("QSPI: Invalid input arguments cmdlen %d txlen %d\n",
48610e8bf88SStefan Roese cmdlen, txlen);
48710e8bf88SStefan Roese return -EINVAL;
48810e8bf88SStefan Roese }
48910e8bf88SStefan Roese
49010e8bf88SStefan Roese reg |= cmdbuf[0] << CQSPI_REG_CMDCTRL_OPCODE_LSB;
49110e8bf88SStefan Roese
49210e8bf88SStefan Roese if (cmdlen == 4 || cmdlen == 5) {
49310e8bf88SStefan Roese /* Command with address */
49410e8bf88SStefan Roese reg |= (0x1 << CQSPI_REG_CMDCTRL_ADDR_EN_LSB);
49510e8bf88SStefan Roese /* Number of bytes to write. */
49610e8bf88SStefan Roese reg |= ((cmdlen - 2) & CQSPI_REG_CMDCTRL_ADD_BYTES_MASK)
49710e8bf88SStefan Roese << CQSPI_REG_CMDCTRL_ADD_BYTES_LSB;
49810e8bf88SStefan Roese /* Get address */
49910e8bf88SStefan Roese addr_value = cadence_qspi_apb_cmd2addr(&cmdbuf[1],
50010e8bf88SStefan Roese cmdlen >= 5 ? 4 : 3);
50110e8bf88SStefan Roese
50210e8bf88SStefan Roese writel(addr_value, reg_base + CQSPI_REG_CMDADDRESS);
50310e8bf88SStefan Roese }
50410e8bf88SStefan Roese
50510e8bf88SStefan Roese if (txlen) {
50610e8bf88SStefan Roese /* writing data = yes */
50710e8bf88SStefan Roese reg |= (0x1 << CQSPI_REG_CMDCTRL_WR_EN_LSB);
50810e8bf88SStefan Roese reg |= ((txlen - 1) & CQSPI_REG_CMDCTRL_WR_BYTES_MASK)
50910e8bf88SStefan Roese << CQSPI_REG_CMDCTRL_WR_BYTES_LSB;
51010e8bf88SStefan Roese
51110e8bf88SStefan Roese wr_len = txlen > 4 ? 4 : txlen;
51210e8bf88SStefan Roese memcpy(&wr_data, txbuf, wr_len);
51310e8bf88SStefan Roese writel(wr_data, reg_base +
51410e8bf88SStefan Roese CQSPI_REG_CMDWRITEDATALOWER);
51510e8bf88SStefan Roese
51610e8bf88SStefan Roese if (txlen > 4) {
51710e8bf88SStefan Roese txbuf += wr_len;
51810e8bf88SStefan Roese wr_len = txlen - wr_len;
51910e8bf88SStefan Roese memcpy(&wr_data, txbuf, wr_len);
52010e8bf88SStefan Roese writel(wr_data, reg_base +
52110e8bf88SStefan Roese CQSPI_REG_CMDWRITEDATAUPPER);
52210e8bf88SStefan Roese }
52310e8bf88SStefan Roese }
52410e8bf88SStefan Roese
52510e8bf88SStefan Roese /* Execute the command */
52610e8bf88SStefan Roese return cadence_qspi_apb_exec_flash_cmd(reg_base, reg);
52710e8bf88SStefan Roese }
52810e8bf88SStefan Roese
52910e8bf88SStefan Roese /* Opcode + Address (3/4 bytes) + dummy bytes (0-4 bytes) */
cadence_qspi_apb_indirect_read_setup(struct cadence_spi_platdata * plat,unsigned int cmdlen,unsigned int rx_width,const u8 * cmdbuf)53010e8bf88SStefan Roese int cadence_qspi_apb_indirect_read_setup(struct cadence_spi_platdata *plat,
5312372e14fSVignesh R unsigned int cmdlen, unsigned int rx_width, const u8 *cmdbuf)
53210e8bf88SStefan Roese {
53310e8bf88SStefan Roese unsigned int reg;
53410e8bf88SStefan Roese unsigned int rd_reg;
53510e8bf88SStefan Roese unsigned int addr_value;
53610e8bf88SStefan Roese unsigned int dummy_clk;
53710e8bf88SStefan Roese unsigned int dummy_bytes;
53810e8bf88SStefan Roese unsigned int addr_bytes;
53910e8bf88SStefan Roese
54010e8bf88SStefan Roese /*
54110e8bf88SStefan Roese * Identify addr_byte. All NOR flash device drivers are using fast read
54210e8bf88SStefan Roese * which always expecting 1 dummy byte, 1 cmd byte and 3/4 addr byte.
54310e8bf88SStefan Roese * With that, the length is in value of 5 or 6. Only FRAM chip from
54410e8bf88SStefan Roese * ramtron using normal read (which won't need dummy byte).
54510e8bf88SStefan Roese * Unlikely NOR flash using normal read due to performance issue.
54610e8bf88SStefan Roese */
54710e8bf88SStefan Roese if (cmdlen >= 5)
54810e8bf88SStefan Roese /* to cater fast read where cmd + addr + dummy */
54910e8bf88SStefan Roese addr_bytes = cmdlen - 2;
55010e8bf88SStefan Roese else
55110e8bf88SStefan Roese /* for normal read (only ramtron as of now) */
55210e8bf88SStefan Roese addr_bytes = cmdlen - 1;
55310e8bf88SStefan Roese
55410e8bf88SStefan Roese /* Setup the indirect trigger address */
5556b7eb415SJason Rush writel(plat->trigger_address,
55610e8bf88SStefan Roese plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
55710e8bf88SStefan Roese
55810e8bf88SStefan Roese /* Configure the opcode */
55910e8bf88SStefan Roese rd_reg = cmdbuf[0] << CQSPI_REG_RD_INSTR_OPCODE_LSB;
56010e8bf88SStefan Roese
5612372e14fSVignesh R if (rx_width & SPI_RX_QUAD)
56210e8bf88SStefan Roese /* Instruction and address at DQ0, data at DQ0-3. */
56310e8bf88SStefan Roese rd_reg |= CQSPI_INST_TYPE_QUAD << CQSPI_REG_RD_INSTR_TYPE_DATA_LSB;
56410e8bf88SStefan Roese
56510e8bf88SStefan Roese /* Get address */
56610e8bf88SStefan Roese addr_value = cadence_qspi_apb_cmd2addr(&cmdbuf[1], addr_bytes);
56710e8bf88SStefan Roese writel(addr_value, plat->regbase + CQSPI_REG_INDIRECTRDSTARTADDR);
56810e8bf88SStefan Roese
56910e8bf88SStefan Roese /* The remaining lenght is dummy bytes. */
57010e8bf88SStefan Roese dummy_bytes = cmdlen - addr_bytes - 1;
57110e8bf88SStefan Roese if (dummy_bytes) {
57210e8bf88SStefan Roese if (dummy_bytes > CQSPI_DUMMY_BYTES_MAX)
57310e8bf88SStefan Roese dummy_bytes = CQSPI_DUMMY_BYTES_MAX;
57410e8bf88SStefan Roese
57510e8bf88SStefan Roese rd_reg |= (1 << CQSPI_REG_RD_INSTR_MODE_EN_LSB);
57610e8bf88SStefan Roese #if defined(CONFIG_SPL_SPI_XIP) && defined(CONFIG_SPL_BUILD)
57710e8bf88SStefan Roese writel(0x0, plat->regbase + CQSPI_REG_MODE_BIT);
57810e8bf88SStefan Roese #else
57910e8bf88SStefan Roese writel(0xFF, plat->regbase + CQSPI_REG_MODE_BIT);
58010e8bf88SStefan Roese #endif
58110e8bf88SStefan Roese
58210e8bf88SStefan Roese /* Convert to clock cycles. */
58310e8bf88SStefan Roese dummy_clk = dummy_bytes * CQSPI_DUMMY_CLKS_PER_BYTE;
58410e8bf88SStefan Roese /* Need to minus the mode byte (8 clocks). */
58510e8bf88SStefan Roese dummy_clk -= CQSPI_DUMMY_CLKS_PER_BYTE;
58610e8bf88SStefan Roese
58710e8bf88SStefan Roese if (dummy_clk)
58810e8bf88SStefan Roese rd_reg |= (dummy_clk & CQSPI_REG_RD_INSTR_DUMMY_MASK)
58910e8bf88SStefan Roese << CQSPI_REG_RD_INSTR_DUMMY_LSB;
59010e8bf88SStefan Roese }
59110e8bf88SStefan Roese
59210e8bf88SStefan Roese writel(rd_reg, plat->regbase + CQSPI_REG_RD_INSTR);
59310e8bf88SStefan Roese
59410e8bf88SStefan Roese /* set device size */
59510e8bf88SStefan Roese reg = readl(plat->regbase + CQSPI_REG_SIZE);
59610e8bf88SStefan Roese reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
59710e8bf88SStefan Roese reg |= (addr_bytes - 1);
59810e8bf88SStefan Roese writel(reg, plat->regbase + CQSPI_REG_SIZE);
59910e8bf88SStefan Roese return 0;
60010e8bf88SStefan Roese }
60110e8bf88SStefan Roese
cadence_qspi_get_rd_sram_level(struct cadence_spi_platdata * plat)6025a824c49SMarek Vasut static u32 cadence_qspi_get_rd_sram_level(struct cadence_spi_platdata *plat)
60310e8bf88SStefan Roese {
6045a824c49SMarek Vasut u32 reg = readl(plat->regbase + CQSPI_REG_SDRAMLEVEL);
6055a824c49SMarek Vasut reg >>= CQSPI_REG_SDRAMLEVEL_RD_LSB;
6065a824c49SMarek Vasut return reg & CQSPI_REG_SDRAMLEVEL_RD_MASK;
6075a824c49SMarek Vasut }
60810e8bf88SStefan Roese
cadence_qspi_wait_for_data(struct cadence_spi_platdata * plat)6095a824c49SMarek Vasut static int cadence_qspi_wait_for_data(struct cadence_spi_platdata *plat)
6105a824c49SMarek Vasut {
6115a824c49SMarek Vasut unsigned int timeout = 10000;
6125a824c49SMarek Vasut u32 reg;
6135a824c49SMarek Vasut
6145a824c49SMarek Vasut while (timeout--) {
6155a824c49SMarek Vasut reg = cadence_qspi_get_rd_sram_level(plat);
6165a824c49SMarek Vasut if (reg)
6175a824c49SMarek Vasut return reg;
6185a824c49SMarek Vasut udelay(1);
6195a824c49SMarek Vasut }
6205a824c49SMarek Vasut
6215a824c49SMarek Vasut return -ETIMEDOUT;
6225a824c49SMarek Vasut }
6235a824c49SMarek Vasut
cadence_qspi_apb_indirect_read_execute(struct cadence_spi_platdata * plat,unsigned int n_rx,u8 * rxbuf)6245a824c49SMarek Vasut int cadence_qspi_apb_indirect_read_execute(struct cadence_spi_platdata *plat,
6255a824c49SMarek Vasut unsigned int n_rx, u8 *rxbuf)
6265a824c49SMarek Vasut {
6275a824c49SMarek Vasut unsigned int remaining = n_rx;
6285a824c49SMarek Vasut unsigned int bytes_to_read = 0;
6295a824c49SMarek Vasut int ret;
6305a824c49SMarek Vasut
6315a824c49SMarek Vasut writel(n_rx, plat->regbase + CQSPI_REG_INDIRECTRDBYTES);
63210e8bf88SStefan Roese
63310e8bf88SStefan Roese /* Start the indirect read transfer */
6347e76c4b0SPhil Edworthy writel(CQSPI_REG_INDIRECTRD_START,
63510e8bf88SStefan Roese plat->regbase + CQSPI_REG_INDIRECTRD);
63610e8bf88SStefan Roese
6375a824c49SMarek Vasut while (remaining > 0) {
6385a824c49SMarek Vasut ret = cadence_qspi_wait_for_data(plat);
6395a824c49SMarek Vasut if (ret < 0) {
6405a824c49SMarek Vasut printf("Indirect write timed out (%i)\n", ret);
64110e8bf88SStefan Roese goto failrd;
6425a824c49SMarek Vasut }
64310e8bf88SStefan Roese
6445a824c49SMarek Vasut bytes_to_read = ret;
6455a824c49SMarek Vasut
6465a824c49SMarek Vasut while (bytes_to_read != 0) {
6476b7eb415SJason Rush bytes_to_read *= plat->fifo_width;
6485a824c49SMarek Vasut bytes_to_read = bytes_to_read > remaining ?
6495a824c49SMarek Vasut remaining : bytes_to_read;
65006357de7SGoldschmidt Simon /*
65106357de7SGoldschmidt Simon * Handle non-4-byte aligned access to avoid
65206357de7SGoldschmidt Simon * data abort.
65306357de7SGoldschmidt Simon */
65406357de7SGoldschmidt Simon if (((uintptr_t)rxbuf % 4) || (bytes_to_read % 4))
65506357de7SGoldschmidt Simon readsb(plat->ahbbase, rxbuf, bytes_to_read);
65606357de7SGoldschmidt Simon else
65706357de7SGoldschmidt Simon readsl(plat->ahbbase, rxbuf,
65806357de7SGoldschmidt Simon bytes_to_read >> 2);
65906357de7SGoldschmidt Simon rxbuf += bytes_to_read;
6605a824c49SMarek Vasut remaining -= bytes_to_read;
6615a824c49SMarek Vasut bytes_to_read = cadence_qspi_get_rd_sram_level(plat);
6625a824c49SMarek Vasut }
6635a824c49SMarek Vasut }
6645a824c49SMarek Vasut
6655a824c49SMarek Vasut /* Check indirect done status */
666b491b498SJon Lin ret = wait_for_bit_le32(plat->regbase + CQSPI_REG_INDIRECTRD,
6677e76c4b0SPhil Edworthy CQSPI_REG_INDIRECTRD_DONE, 1, 10, 0);
6685a824c49SMarek Vasut if (ret) {
6695a824c49SMarek Vasut printf("Indirect read completion error (%i)\n", ret);
67010e8bf88SStefan Roese goto failrd;
67110e8bf88SStefan Roese }
67210e8bf88SStefan Roese
67310e8bf88SStefan Roese /* Clear indirect completion status */
6747e76c4b0SPhil Edworthy writel(CQSPI_REG_INDIRECTRD_DONE,
67510e8bf88SStefan Roese plat->regbase + CQSPI_REG_INDIRECTRD);
6765a824c49SMarek Vasut
67710e8bf88SStefan Roese return 0;
67810e8bf88SStefan Roese
67910e8bf88SStefan Roese failrd:
68010e8bf88SStefan Roese /* Cancel the indirect read */
6817e76c4b0SPhil Edworthy writel(CQSPI_REG_INDIRECTRD_CANCEL,
68210e8bf88SStefan Roese plat->regbase + CQSPI_REG_INDIRECTRD);
6835a824c49SMarek Vasut return ret;
68410e8bf88SStefan Roese }
68510e8bf88SStefan Roese
68610e8bf88SStefan Roese /* Opcode + Address (3/4 bytes) */
cadence_qspi_apb_indirect_write_setup(struct cadence_spi_platdata * plat,unsigned int cmdlen,const u8 * cmdbuf)68710e8bf88SStefan Roese int cadence_qspi_apb_indirect_write_setup(struct cadence_spi_platdata *plat,
68810e8bf88SStefan Roese unsigned int cmdlen, const u8 *cmdbuf)
68910e8bf88SStefan Roese {
69010e8bf88SStefan Roese unsigned int reg;
69110e8bf88SStefan Roese unsigned int addr_bytes = cmdlen > 4 ? 4 : 3;
69210e8bf88SStefan Roese
69310e8bf88SStefan Roese if (cmdlen < 4 || cmdbuf == NULL) {
69410e8bf88SStefan Roese printf("QSPI: iInvalid input argument, len %d cmdbuf 0x%08x\n",
69510e8bf88SStefan Roese cmdlen, (unsigned int)cmdbuf);
69610e8bf88SStefan Roese return -EINVAL;
69710e8bf88SStefan Roese }
69810e8bf88SStefan Roese /* Setup the indirect trigger address */
6996b7eb415SJason Rush writel(plat->trigger_address,
70010e8bf88SStefan Roese plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
70110e8bf88SStefan Roese
70210e8bf88SStefan Roese /* Configure the opcode */
70310e8bf88SStefan Roese reg = cmdbuf[0] << CQSPI_REG_WR_INSTR_OPCODE_LSB;
70410e8bf88SStefan Roese writel(reg, plat->regbase + CQSPI_REG_WR_INSTR);
70510e8bf88SStefan Roese
70610e8bf88SStefan Roese /* Setup write address. */
70710e8bf88SStefan Roese reg = cadence_qspi_apb_cmd2addr(&cmdbuf[1], addr_bytes);
70810e8bf88SStefan Roese writel(reg, plat->regbase + CQSPI_REG_INDIRECTWRSTARTADDR);
70910e8bf88SStefan Roese
71010e8bf88SStefan Roese reg = readl(plat->regbase + CQSPI_REG_SIZE);
71110e8bf88SStefan Roese reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
71210e8bf88SStefan Roese reg |= (addr_bytes - 1);
71310e8bf88SStefan Roese writel(reg, plat->regbase + CQSPI_REG_SIZE);
71410e8bf88SStefan Roese return 0;
71510e8bf88SStefan Roese }
71610e8bf88SStefan Roese
cadence_qspi_apb_indirect_write_execute(struct cadence_spi_platdata * plat,unsigned int n_tx,const u8 * txbuf)71710e8bf88SStefan Roese int cadence_qspi_apb_indirect_write_execute(struct cadence_spi_platdata *plat,
71826da6353SMarek Vasut unsigned int n_tx, const u8 *txbuf)
71910e8bf88SStefan Roese {
72026da6353SMarek Vasut unsigned int page_size = plat->page_size;
72126da6353SMarek Vasut unsigned int remaining = n_tx;
72226da6353SMarek Vasut unsigned int write_bytes;
72326da6353SMarek Vasut int ret;
72410e8bf88SStefan Roese
72510e8bf88SStefan Roese /* Configure the indirect read transfer bytes */
72626da6353SMarek Vasut writel(n_tx, plat->regbase + CQSPI_REG_INDIRECTWRBYTES);
72710e8bf88SStefan Roese
72810e8bf88SStefan Roese /* Start the indirect write transfer */
7297e76c4b0SPhil Edworthy writel(CQSPI_REG_INDIRECTWR_START,
73010e8bf88SStefan Roese plat->regbase + CQSPI_REG_INDIRECTWR);
73110e8bf88SStefan Roese
73226da6353SMarek Vasut while (remaining > 0) {
73326da6353SMarek Vasut write_bytes = remaining > page_size ? page_size : remaining;
734*613aa4d5SVignesh R /* Handle non-4-byte aligned access to avoid data abort. */
735*613aa4d5SVignesh R if (((uintptr_t)txbuf % 4) || (write_bytes % 4))
736*613aa4d5SVignesh R writesb(plat->ahbbase, txbuf, write_bytes);
737*613aa4d5SVignesh R else
738*613aa4d5SVignesh R writesl(plat->ahbbase, txbuf, write_bytes >> 2);
73910e8bf88SStefan Roese
740b491b498SJon Lin ret = wait_for_bit_le32(plat->regbase + CQSPI_REG_SDRAMLEVEL,
74126da6353SMarek Vasut CQSPI_REG_SDRAMLEVEL_WR_MASK <<
74226da6353SMarek Vasut CQSPI_REG_SDRAMLEVEL_WR_LSB, 0, 10, 0);
74326da6353SMarek Vasut if (ret) {
74426da6353SMarek Vasut printf("Indirect write timed out (%i)\n", ret);
74510e8bf88SStefan Roese goto failwr;
74610e8bf88SStefan Roese }
74710e8bf88SStefan Roese
748*613aa4d5SVignesh R txbuf += write_bytes;
74926da6353SMarek Vasut remaining -= write_bytes;
75010e8bf88SStefan Roese }
75110e8bf88SStefan Roese
75226da6353SMarek Vasut /* Check indirect done status */
753b491b498SJon Lin ret = wait_for_bit_le32(plat->regbase + CQSPI_REG_INDIRECTWR,
7547e76c4b0SPhil Edworthy CQSPI_REG_INDIRECTWR_DONE, 1, 10, 0);
75526da6353SMarek Vasut if (ret) {
75626da6353SMarek Vasut printf("Indirect write completion error (%i)\n", ret);
75710e8bf88SStefan Roese goto failwr;
75810e8bf88SStefan Roese }
75910e8bf88SStefan Roese
76010e8bf88SStefan Roese /* Clear indirect completion status */
7617e76c4b0SPhil Edworthy writel(CQSPI_REG_INDIRECTWR_DONE,
76210e8bf88SStefan Roese plat->regbase + CQSPI_REG_INDIRECTWR);
76310e8bf88SStefan Roese return 0;
76410e8bf88SStefan Roese
76510e8bf88SStefan Roese failwr:
76610e8bf88SStefan Roese /* Cancel the indirect write */
7677e76c4b0SPhil Edworthy writel(CQSPI_REG_INDIRECTWR_CANCEL,
76810e8bf88SStefan Roese plat->regbase + CQSPI_REG_INDIRECTWR);
76926da6353SMarek Vasut return ret;
77010e8bf88SStefan Roese }
77110e8bf88SStefan Roese
cadence_qspi_apb_enter_xip(void * reg_base,char xip_dummy)77210e8bf88SStefan Roese void cadence_qspi_apb_enter_xip(void *reg_base, char xip_dummy)
77310e8bf88SStefan Roese {
77410e8bf88SStefan Roese unsigned int reg;
77510e8bf88SStefan Roese
77610e8bf88SStefan Roese /* enter XiP mode immediately and enable direct mode */
77710e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_CONFIG);
7787e76c4b0SPhil Edworthy reg |= CQSPI_REG_CONFIG_ENABLE;
7797e76c4b0SPhil Edworthy reg |= CQSPI_REG_CONFIG_DIRECT;
7807e76c4b0SPhil Edworthy reg |= CQSPI_REG_CONFIG_XIP_IMM;
78110e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_CONFIG);
78210e8bf88SStefan Roese
78310e8bf88SStefan Roese /* keep the XiP mode */
78410e8bf88SStefan Roese writel(xip_dummy, reg_base + CQSPI_REG_MODE_BIT);
78510e8bf88SStefan Roese
78610e8bf88SStefan Roese /* Enable mode bit at devrd */
78710e8bf88SStefan Roese reg = readl(reg_base + CQSPI_REG_RD_INSTR);
78810e8bf88SStefan Roese reg |= (1 << CQSPI_REG_RD_INSTR_MODE_EN_LSB);
78910e8bf88SStefan Roese writel(reg, reg_base + CQSPI_REG_RD_INSTR);
79010e8bf88SStefan Roese }
791