1*bf1ae442SVikas Manocha /* 2*bf1ae442SVikas Manocha * (C) Copyright 2017 3*bf1ae442SVikas Manocha * Vikas Manocha, <vikas.manocha@st.com> 4*bf1ae442SVikas Manocha * 5*bf1ae442SVikas Manocha * SPDX-License-Identifier: GPL-2.0+ 6*bf1ae442SVikas Manocha */ 7*bf1ae442SVikas Manocha 8*bf1ae442SVikas Manocha #include <common.h> 9*bf1ae442SVikas Manocha #include <asm/io.h> 10*bf1ae442SVikas Manocha #include <asm/arch/fmc.h> 11*bf1ae442SVikas Manocha #include <asm/arch/stm32.h> 12*bf1ae442SVikas Manocha 13*bf1ae442SVikas Manocha static inline u32 _ns2clk(u32 ns, u32 freq) 14*bf1ae442SVikas Manocha { 15*bf1ae442SVikas Manocha u32 tmp = freq/1000000; 16*bf1ae442SVikas Manocha return (tmp * ns) / 1000; 17*bf1ae442SVikas Manocha } 18*bf1ae442SVikas Manocha 19*bf1ae442SVikas Manocha #define NS2CLK(ns) (_ns2clk(ns, freq)) 20*bf1ae442SVikas Manocha 21*bf1ae442SVikas Manocha /* 22*bf1ae442SVikas Manocha * Following are timings for IS42S16400J, from corresponding datasheet 23*bf1ae442SVikas Manocha */ 24*bf1ae442SVikas Manocha #define SDRAM_CAS 3 /* 3 cycles */ 25*bf1ae442SVikas Manocha #define SDRAM_NB 1 /* Number of banks */ 26*bf1ae442SVikas Manocha #define SDRAM_MWID 1 /* 16 bit memory */ 27*bf1ae442SVikas Manocha 28*bf1ae442SVikas Manocha #define SDRAM_NR 0x1 /* 12-bit row */ 29*bf1ae442SVikas Manocha #define SDRAM_NC 0x0 /* 8-bit col */ 30*bf1ae442SVikas Manocha #define SDRAM_RBURST 0x1 /* Single read requests always as bursts */ 31*bf1ae442SVikas Manocha #define SDRAM_RPIPE 0x0 /* No HCLK clock cycle delay */ 32*bf1ae442SVikas Manocha 33*bf1ae442SVikas Manocha #define SDRAM_TRRD NS2CLK(12) 34*bf1ae442SVikas Manocha #define SDRAM_TRCD NS2CLK(18) 35*bf1ae442SVikas Manocha #define SDRAM_TRP NS2CLK(18) 36*bf1ae442SVikas Manocha #define SDRAM_TRAS NS2CLK(42) 37*bf1ae442SVikas Manocha #define SDRAM_TRC NS2CLK(60) 38*bf1ae442SVikas Manocha #define SDRAM_TRFC NS2CLK(60) 39*bf1ae442SVikas Manocha #define SDRAM_TCDL (1 - 1) 40*bf1ae442SVikas Manocha #define SDRAM_TRDL NS2CLK(12) 41*bf1ae442SVikas Manocha #define SDRAM_TBDL (1 - 1) 42*bf1ae442SVikas Manocha #define SDRAM_TREF (NS2CLK(64000000 / 8192) - 20) 43*bf1ae442SVikas Manocha #define SDRAM_TCCD (1 - 1) 44*bf1ae442SVikas Manocha 45*bf1ae442SVikas Manocha #define SDRAM_TXSR SDRAM_TRFC /* Row cycle time after precharge */ 46*bf1ae442SVikas Manocha #define SDRAM_TMRD 1 /* Page 10, Mode Register Set */ 47*bf1ae442SVikas Manocha 48*bf1ae442SVikas Manocha 49*bf1ae442SVikas Manocha /* Last data in to row precharge, need also comply ineq on page 1648 */ 50*bf1ae442SVikas Manocha #define SDRAM_TWR max(\ 51*bf1ae442SVikas Manocha (int)max((int)SDRAM_TRDL, (int)(SDRAM_TRAS - SDRAM_TRCD)), \ 52*bf1ae442SVikas Manocha (int)(SDRAM_TRC - SDRAM_TRCD - SDRAM_TRP)\ 53*bf1ae442SVikas Manocha ) 54*bf1ae442SVikas Manocha 55*bf1ae442SVikas Manocha 56*bf1ae442SVikas Manocha #define SDRAM_MODE_BL_SHIFT 0 57*bf1ae442SVikas Manocha #define SDRAM_MODE_CAS_SHIFT 4 58*bf1ae442SVikas Manocha #define SDRAM_MODE_BL 0 59*bf1ae442SVikas Manocha #define SDRAM_MODE_CAS SDRAM_CAS 60*bf1ae442SVikas Manocha 61*bf1ae442SVikas Manocha int stm32_sdram_init(void) 62*bf1ae442SVikas Manocha { 63*bf1ae442SVikas Manocha u32 freq; 64*bf1ae442SVikas Manocha 65*bf1ae442SVikas Manocha /* 66*bf1ae442SVikas Manocha * Get frequency for NS2CLK calculation. 67*bf1ae442SVikas Manocha */ 68*bf1ae442SVikas Manocha freq = clock_get(CLOCK_AHB) / CONFIG_SYS_RAM_FREQ_DIV; 69*bf1ae442SVikas Manocha 70*bf1ae442SVikas Manocha writel(CONFIG_SYS_RAM_FREQ_DIV << FMC_SDCR_SDCLK_SHIFT 71*bf1ae442SVikas Manocha | SDRAM_CAS << FMC_SDCR_CAS_SHIFT 72*bf1ae442SVikas Manocha | SDRAM_NB << FMC_SDCR_NB_SHIFT 73*bf1ae442SVikas Manocha | SDRAM_MWID << FMC_SDCR_MWID_SHIFT 74*bf1ae442SVikas Manocha | SDRAM_NR << FMC_SDCR_NR_SHIFT 75*bf1ae442SVikas Manocha | SDRAM_NC << FMC_SDCR_NC_SHIFT 76*bf1ae442SVikas Manocha | SDRAM_RPIPE << FMC_SDCR_RPIPE_SHIFT 77*bf1ae442SVikas Manocha | SDRAM_RBURST << FMC_SDCR_RBURST_SHIFT, 78*bf1ae442SVikas Manocha &STM32_SDRAM_FMC->sdcr1); 79*bf1ae442SVikas Manocha 80*bf1ae442SVikas Manocha writel(SDRAM_TRCD << FMC_SDTR_TRCD_SHIFT 81*bf1ae442SVikas Manocha | SDRAM_TRP << FMC_SDTR_TRP_SHIFT 82*bf1ae442SVikas Manocha | SDRAM_TWR << FMC_SDTR_TWR_SHIFT 83*bf1ae442SVikas Manocha | SDRAM_TRC << FMC_SDTR_TRC_SHIFT 84*bf1ae442SVikas Manocha | SDRAM_TRAS << FMC_SDTR_TRAS_SHIFT 85*bf1ae442SVikas Manocha | SDRAM_TXSR << FMC_SDTR_TXSR_SHIFT 86*bf1ae442SVikas Manocha | SDRAM_TMRD << FMC_SDTR_TMRD_SHIFT, 87*bf1ae442SVikas Manocha &STM32_SDRAM_FMC->sdtr1); 88*bf1ae442SVikas Manocha 89*bf1ae442SVikas Manocha writel(FMC_SDCMR_BANK_1 | FMC_SDCMR_MODE_START_CLOCK, 90*bf1ae442SVikas Manocha &STM32_SDRAM_FMC->sdcmr); 91*bf1ae442SVikas Manocha udelay(200); /* 200 us delay, page 10, "Power-Up" */ 92*bf1ae442SVikas Manocha FMC_BUSY_WAIT(); 93*bf1ae442SVikas Manocha 94*bf1ae442SVikas Manocha writel(FMC_SDCMR_BANK_1 | FMC_SDCMR_MODE_PRECHARGE, 95*bf1ae442SVikas Manocha &STM32_SDRAM_FMC->sdcmr); 96*bf1ae442SVikas Manocha udelay(100); 97*bf1ae442SVikas Manocha FMC_BUSY_WAIT(); 98*bf1ae442SVikas Manocha 99*bf1ae442SVikas Manocha writel((FMC_SDCMR_BANK_1 | FMC_SDCMR_MODE_AUTOREFRESH 100*bf1ae442SVikas Manocha | 7 << FMC_SDCMR_NRFS_SHIFT), &STM32_SDRAM_FMC->sdcmr); 101*bf1ae442SVikas Manocha udelay(100); 102*bf1ae442SVikas Manocha FMC_BUSY_WAIT(); 103*bf1ae442SVikas Manocha 104*bf1ae442SVikas Manocha writel(FMC_SDCMR_BANK_1 | (SDRAM_MODE_BL << SDRAM_MODE_BL_SHIFT 105*bf1ae442SVikas Manocha | SDRAM_MODE_CAS << SDRAM_MODE_CAS_SHIFT) 106*bf1ae442SVikas Manocha << FMC_SDCMR_MODE_REGISTER_SHIFT | FMC_SDCMR_MODE_WRITE_MODE, 107*bf1ae442SVikas Manocha &STM32_SDRAM_FMC->sdcmr); 108*bf1ae442SVikas Manocha udelay(100); 109*bf1ae442SVikas Manocha FMC_BUSY_WAIT(); 110*bf1ae442SVikas Manocha 111*bf1ae442SVikas Manocha writel(FMC_SDCMR_BANK_1 | FMC_SDCMR_MODE_NORMAL, 112*bf1ae442SVikas Manocha &STM32_SDRAM_FMC->sdcmr); 113*bf1ae442SVikas Manocha FMC_BUSY_WAIT(); 114*bf1ae442SVikas Manocha 115*bf1ae442SVikas Manocha /* Refresh timer */ 116*bf1ae442SVikas Manocha writel(SDRAM_TREF, &STM32_SDRAM_FMC->sdrtr); 117*bf1ae442SVikas Manocha 118*bf1ae442SVikas Manocha return 0; 119*bf1ae442SVikas Manocha } 120