1bf1ae442SVikas Manocha /*
2bf1ae442SVikas Manocha * (C) Copyright 2017
3bf1ae442SVikas Manocha * Vikas Manocha, <vikas.manocha@st.com>
4bf1ae442SVikas Manocha *
5bf1ae442SVikas Manocha * SPDX-License-Identifier: GPL-2.0+
6bf1ae442SVikas Manocha */
7bf1ae442SVikas Manocha
8bf1ae442SVikas Manocha #include <common.h>
9d0b24c1aSVikas Manocha #include <clk.h>
10910a52edSVikas Manocha #include <dm.h>
11910a52edSVikas Manocha #include <ram.h>
12bf1ae442SVikas Manocha #include <asm/io.h>
13bf1ae442SVikas Manocha
146c9a1003SVikas Manocha DECLARE_GLOBAL_DATA_PTR;
156c9a1003SVikas Manocha
169242ece1SPatrice Chotard struct stm32_fmc_regs {
171421e0a3SPatrice Chotard /* 0x0 */
181421e0a3SPatrice Chotard u32 bcr1; /* NOR/PSRAM Chip select control register 1 */
191421e0a3SPatrice Chotard u32 btr1; /* SRAM/NOR-Flash Chip select timing register 1 */
201421e0a3SPatrice Chotard u32 bcr2; /* NOR/PSRAM Chip select Control register 2 */
211421e0a3SPatrice Chotard u32 btr2; /* SRAM/NOR-Flash Chip select timing register 2 */
221421e0a3SPatrice Chotard u32 bcr3; /* NOR/PSRAMChip select Control register 3 */
231421e0a3SPatrice Chotard u32 btr3; /* SRAM/NOR-Flash Chip select timing register 3 */
241421e0a3SPatrice Chotard u32 bcr4; /* NOR/PSRAM Chip select Control register 4 */
251421e0a3SPatrice Chotard u32 btr4; /* SRAM/NOR-Flash Chip select timing register 4 */
261421e0a3SPatrice Chotard u32 reserved1[24];
279242ece1SPatrice Chotard
281421e0a3SPatrice Chotard /* 0x80 */
291421e0a3SPatrice Chotard u32 pcr; /* NAND Flash control register */
301421e0a3SPatrice Chotard u32 sr; /* FIFO status and interrupt register */
311421e0a3SPatrice Chotard u32 pmem; /* Common memory space timing register */
321421e0a3SPatrice Chotard u32 patt; /* Attribute memory space timing registers */
331421e0a3SPatrice Chotard u32 reserved2[1];
341421e0a3SPatrice Chotard u32 eccr; /* ECC result registers */
351421e0a3SPatrice Chotard u32 reserved3[27];
361421e0a3SPatrice Chotard
371421e0a3SPatrice Chotard /* 0x104 */
381421e0a3SPatrice Chotard u32 bwtr1; /* SRAM/NOR-Flash write timing register 1 */
391421e0a3SPatrice Chotard u32 reserved4[1];
401421e0a3SPatrice Chotard u32 bwtr2; /* SRAM/NOR-Flash write timing register 2 */
411421e0a3SPatrice Chotard u32 reserved5[1];
421421e0a3SPatrice Chotard u32 bwtr3; /* SRAM/NOR-Flash write timing register 3 */
431421e0a3SPatrice Chotard u32 reserved6[1];
441421e0a3SPatrice Chotard u32 bwtr4; /* SRAM/NOR-Flash write timing register 4 */
451421e0a3SPatrice Chotard u32 reserved7[8];
461421e0a3SPatrice Chotard
471421e0a3SPatrice Chotard /* 0x140 */
481421e0a3SPatrice Chotard u32 sdcr1; /* SDRAM Control register 1 */
491421e0a3SPatrice Chotard u32 sdcr2; /* SDRAM Control register 2 */
501421e0a3SPatrice Chotard u32 sdtr1; /* SDRAM Timing register 1 */
511421e0a3SPatrice Chotard u32 sdtr2; /* SDRAM Timing register 2 */
521421e0a3SPatrice Chotard u32 sdcmr; /* SDRAM Mode register */
531421e0a3SPatrice Chotard u32 sdrtr; /* SDRAM Refresh timing register */
541421e0a3SPatrice Chotard u32 sdsr; /* SDRAM Status register */
551421e0a3SPatrice Chotard };
569242ece1SPatrice Chotard
577016651eSPatrice Chotard /*
587016651eSPatrice Chotard * NOR/PSRAM Control register BCR1
597016651eSPatrice Chotard * FMC controller Enable, only availabe for H7
607016651eSPatrice Chotard */
617016651eSPatrice Chotard #define FMC_BCR1_FMCEN BIT(31)
627016651eSPatrice Chotard
639242ece1SPatrice Chotard /* Control register SDCR */
649242ece1SPatrice Chotard #define FMC_SDCR_RPIPE_SHIFT 13 /* RPIPE bit shift */
659242ece1SPatrice Chotard #define FMC_SDCR_RBURST_SHIFT 12 /* RBURST bit shift */
669242ece1SPatrice Chotard #define FMC_SDCR_SDCLK_SHIFT 10 /* SDRAM clock divisor shift */
679242ece1SPatrice Chotard #define FMC_SDCR_WP_SHIFT 9 /* Write protection shift */
689242ece1SPatrice Chotard #define FMC_SDCR_CAS_SHIFT 7 /* CAS latency shift */
699242ece1SPatrice Chotard #define FMC_SDCR_NB_SHIFT 6 /* Number of banks shift */
709242ece1SPatrice Chotard #define FMC_SDCR_MWID_SHIFT 4 /* Memory width shift */
719242ece1SPatrice Chotard #define FMC_SDCR_NR_SHIFT 2 /* Number of row address bits shift */
729242ece1SPatrice Chotard #define FMC_SDCR_NC_SHIFT 0 /* Number of col address bits shift */
739242ece1SPatrice Chotard
749242ece1SPatrice Chotard /* Timings register SDTR */
759242ece1SPatrice Chotard #define FMC_SDTR_TMRD_SHIFT 0 /* Load mode register to active */
769242ece1SPatrice Chotard #define FMC_SDTR_TXSR_SHIFT 4 /* Exit self-refresh time */
779242ece1SPatrice Chotard #define FMC_SDTR_TRAS_SHIFT 8 /* Self-refresh time */
789242ece1SPatrice Chotard #define FMC_SDTR_TRC_SHIFT 12 /* Row cycle delay */
799242ece1SPatrice Chotard #define FMC_SDTR_TWR_SHIFT 16 /* Recovery delay */
809242ece1SPatrice Chotard #define FMC_SDTR_TRP_SHIFT 20 /* Row precharge delay */
819242ece1SPatrice Chotard #define FMC_SDTR_TRCD_SHIFT 24 /* Row-to-column delay */
829242ece1SPatrice Chotard
839242ece1SPatrice Chotard #define FMC_SDCMR_NRFS_SHIFT 5
849242ece1SPatrice Chotard
859242ece1SPatrice Chotard #define FMC_SDCMR_MODE_NORMAL 0
869242ece1SPatrice Chotard #define FMC_SDCMR_MODE_START_CLOCK 1
879242ece1SPatrice Chotard #define FMC_SDCMR_MODE_PRECHARGE 2
889242ece1SPatrice Chotard #define FMC_SDCMR_MODE_AUTOREFRESH 3
899242ece1SPatrice Chotard #define FMC_SDCMR_MODE_WRITE_MODE 4
909242ece1SPatrice Chotard #define FMC_SDCMR_MODE_SELFREFRESH 5
919242ece1SPatrice Chotard #define FMC_SDCMR_MODE_POWERDOWN 6
929242ece1SPatrice Chotard
939242ece1SPatrice Chotard #define FMC_SDCMR_BANK_1 BIT(4)
949242ece1SPatrice Chotard #define FMC_SDCMR_BANK_2 BIT(3)
959242ece1SPatrice Chotard
969242ece1SPatrice Chotard #define FMC_SDCMR_MODE_REGISTER_SHIFT 9
979242ece1SPatrice Chotard
989242ece1SPatrice Chotard #define FMC_SDSR_BUSY BIT(5)
999242ece1SPatrice Chotard
1001421e0a3SPatrice Chotard #define FMC_BUSY_WAIT(regs) do { \
1019242ece1SPatrice Chotard __asm__ __volatile__ ("dsb" : : : "memory"); \
1021421e0a3SPatrice Chotard while (regs->sdsr & FMC_SDSR_BUSY) \
1039242ece1SPatrice Chotard ; \
1049242ece1SPatrice Chotard } while (0)
1059242ece1SPatrice Chotard
1066c9a1003SVikas Manocha struct stm32_sdram_control {
1076c9a1003SVikas Manocha u8 no_columns;
1086c9a1003SVikas Manocha u8 no_rows;
1096c9a1003SVikas Manocha u8 memory_width;
1106c9a1003SVikas Manocha u8 no_banks;
1116c9a1003SVikas Manocha u8 cas_latency;
112bfea69adSVikas Manocha u8 sdclk;
1136c9a1003SVikas Manocha u8 rd_burst;
1146c9a1003SVikas Manocha u8 rd_pipe_delay;
1156c9a1003SVikas Manocha };
1166c9a1003SVikas Manocha
1176c9a1003SVikas Manocha struct stm32_sdram_timing {
1186c9a1003SVikas Manocha u8 tmrd;
1196c9a1003SVikas Manocha u8 txsr;
1206c9a1003SVikas Manocha u8 tras;
1216c9a1003SVikas Manocha u8 trc;
1226c9a1003SVikas Manocha u8 trp;
123bfea69adSVikas Manocha u8 twr;
1246c9a1003SVikas Manocha u8 trcd;
1256c9a1003SVikas Manocha };
126f303aaf2SPatrice Chotard enum stm32_fmc_bank {
127f303aaf2SPatrice Chotard SDRAM_BANK1,
128f303aaf2SPatrice Chotard SDRAM_BANK2,
129f303aaf2SPatrice Chotard MAX_SDRAM_BANK,
130f303aaf2SPatrice Chotard };
131f303aaf2SPatrice Chotard
1327016651eSPatrice Chotard enum stm32_fmc_family {
1337016651eSPatrice Chotard STM32F7_FMC,
1347016651eSPatrice Chotard STM32H7_FMC,
1357016651eSPatrice Chotard };
1367016651eSPatrice Chotard
137f303aaf2SPatrice Chotard struct bank_params {
138f39b90dcSPatrice Chotard struct stm32_sdram_control *sdram_control;
139f39b90dcSPatrice Chotard struct stm32_sdram_timing *sdram_timing;
140bfea69adSVikas Manocha u32 sdram_ref_count;
141f303aaf2SPatrice Chotard enum stm32_fmc_bank target_bank;
142f303aaf2SPatrice Chotard };
143f303aaf2SPatrice Chotard
144f303aaf2SPatrice Chotard struct stm32_sdram_params {
145f303aaf2SPatrice Chotard struct stm32_fmc_regs *base;
146f303aaf2SPatrice Chotard u8 no_sdram_banks;
147f303aaf2SPatrice Chotard struct bank_params bank_params[MAX_SDRAM_BANK];
1487016651eSPatrice Chotard enum stm32_fmc_family family;
1496c9a1003SVikas Manocha };
150bf1ae442SVikas Manocha
151bf1ae442SVikas Manocha #define SDRAM_MODE_BL_SHIFT 0
152bf1ae442SVikas Manocha #define SDRAM_MODE_CAS_SHIFT 4
153bf1ae442SVikas Manocha #define SDRAM_MODE_BL 0
1546c9a1003SVikas Manocha
stm32_sdram_init(struct udevice * dev)1556c9a1003SVikas Manocha int stm32_sdram_init(struct udevice *dev)
156bf1ae442SVikas Manocha {
1576c9a1003SVikas Manocha struct stm32_sdram_params *params = dev_get_platdata(dev);
158f303aaf2SPatrice Chotard struct stm32_sdram_control *control;
159f303aaf2SPatrice Chotard struct stm32_sdram_timing *timing;
1601421e0a3SPatrice Chotard struct stm32_fmc_regs *regs = params->base;
161f303aaf2SPatrice Chotard enum stm32_fmc_bank target_bank;
162f303aaf2SPatrice Chotard u32 ctb; /* SDCMR register: Command Target Bank */
163f303aaf2SPatrice Chotard u32 ref_count;
164f303aaf2SPatrice Chotard u8 i;
165f303aaf2SPatrice Chotard
1667016651eSPatrice Chotard /* disable the FMC controller */
1677016651eSPatrice Chotard if (params->family == STM32H7_FMC)
1687016651eSPatrice Chotard clrbits_le32(®s->bcr1, FMC_BCR1_FMCEN);
1697016651eSPatrice Chotard
170f303aaf2SPatrice Chotard for (i = 0; i < params->no_sdram_banks; i++) {
171f303aaf2SPatrice Chotard control = params->bank_params[i].sdram_control;
172f303aaf2SPatrice Chotard timing = params->bank_params[i].sdram_timing;
173f303aaf2SPatrice Chotard target_bank = params->bank_params[i].target_bank;
174f303aaf2SPatrice Chotard ref_count = params->bank_params[i].sdram_ref_count;
175bf1ae442SVikas Manocha
176f39b90dcSPatrice Chotard writel(control->sdclk << FMC_SDCR_SDCLK_SHIFT
177f39b90dcSPatrice Chotard | control->cas_latency << FMC_SDCR_CAS_SHIFT
178f39b90dcSPatrice Chotard | control->no_banks << FMC_SDCR_NB_SHIFT
179f39b90dcSPatrice Chotard | control->memory_width << FMC_SDCR_MWID_SHIFT
180f39b90dcSPatrice Chotard | control->no_rows << FMC_SDCR_NR_SHIFT
181f39b90dcSPatrice Chotard | control->no_columns << FMC_SDCR_NC_SHIFT
182f39b90dcSPatrice Chotard | control->rd_pipe_delay << FMC_SDCR_RPIPE_SHIFT
183f39b90dcSPatrice Chotard | control->rd_burst << FMC_SDCR_RBURST_SHIFT,
1841421e0a3SPatrice Chotard ®s->sdcr1);
185bf1ae442SVikas Manocha
186f303aaf2SPatrice Chotard if (target_bank == SDRAM_BANK2)
187f303aaf2SPatrice Chotard writel(control->cas_latency << FMC_SDCR_CAS_SHIFT
188f303aaf2SPatrice Chotard | control->no_banks << FMC_SDCR_NB_SHIFT
189f303aaf2SPatrice Chotard | control->memory_width << FMC_SDCR_MWID_SHIFT
190f303aaf2SPatrice Chotard | control->no_rows << FMC_SDCR_NR_SHIFT
191f303aaf2SPatrice Chotard | control->no_columns << FMC_SDCR_NC_SHIFT,
192f303aaf2SPatrice Chotard ®s->sdcr2);
193f303aaf2SPatrice Chotard
194f39b90dcSPatrice Chotard writel(timing->trcd << FMC_SDTR_TRCD_SHIFT
195f39b90dcSPatrice Chotard | timing->trp << FMC_SDTR_TRP_SHIFT
196f39b90dcSPatrice Chotard | timing->twr << FMC_SDTR_TWR_SHIFT
197f39b90dcSPatrice Chotard | timing->trc << FMC_SDTR_TRC_SHIFT
198f39b90dcSPatrice Chotard | timing->tras << FMC_SDTR_TRAS_SHIFT
199f39b90dcSPatrice Chotard | timing->txsr << FMC_SDTR_TXSR_SHIFT
200f39b90dcSPatrice Chotard | timing->tmrd << FMC_SDTR_TMRD_SHIFT,
2011421e0a3SPatrice Chotard ®s->sdtr1);
202bf1ae442SVikas Manocha
203f303aaf2SPatrice Chotard if (target_bank == SDRAM_BANK2)
204f303aaf2SPatrice Chotard writel(timing->trcd << FMC_SDTR_TRCD_SHIFT
205f303aaf2SPatrice Chotard | timing->trp << FMC_SDTR_TRP_SHIFT
206f303aaf2SPatrice Chotard | timing->twr << FMC_SDTR_TWR_SHIFT
207f303aaf2SPatrice Chotard | timing->trc << FMC_SDTR_TRC_SHIFT
208f303aaf2SPatrice Chotard | timing->tras << FMC_SDTR_TRAS_SHIFT
209f303aaf2SPatrice Chotard | timing->txsr << FMC_SDTR_TXSR_SHIFT
210f303aaf2SPatrice Chotard | timing->tmrd << FMC_SDTR_TMRD_SHIFT,
211f303aaf2SPatrice Chotard ®s->sdtr2);
2127016651eSPatrice Chotard
213f303aaf2SPatrice Chotard if (target_bank == SDRAM_BANK1)
214f303aaf2SPatrice Chotard ctb = FMC_SDCMR_BANK_1;
215f303aaf2SPatrice Chotard else
216f303aaf2SPatrice Chotard ctb = FMC_SDCMR_BANK_2;
217f303aaf2SPatrice Chotard
218f303aaf2SPatrice Chotard writel(ctb | FMC_SDCMR_MODE_START_CLOCK, ®s->sdcmr);
219bf1ae442SVikas Manocha udelay(200); /* 200 us delay, page 10, "Power-Up" */
2201421e0a3SPatrice Chotard FMC_BUSY_WAIT(regs);
221bf1ae442SVikas Manocha
222f303aaf2SPatrice Chotard writel(ctb | FMC_SDCMR_MODE_PRECHARGE, ®s->sdcmr);
223f303aaf2SPatrice Chotard udelay(100);
224f303aaf2SPatrice Chotard FMC_BUSY_WAIT(regs);
225f303aaf2SPatrice Chotard
226f303aaf2SPatrice Chotard writel((ctb | FMC_SDCMR_MODE_AUTOREFRESH | 7 << FMC_SDCMR_NRFS_SHIFT),
2271421e0a3SPatrice Chotard ®s->sdcmr);
228bf1ae442SVikas Manocha udelay(100);
2291421e0a3SPatrice Chotard FMC_BUSY_WAIT(regs);
230bf1ae442SVikas Manocha
231f303aaf2SPatrice Chotard writel(ctb | (SDRAM_MODE_BL << SDRAM_MODE_BL_SHIFT
232f39b90dcSPatrice Chotard | control->cas_latency << SDRAM_MODE_CAS_SHIFT)
233bf1ae442SVikas Manocha << FMC_SDCMR_MODE_REGISTER_SHIFT | FMC_SDCMR_MODE_WRITE_MODE,
2341421e0a3SPatrice Chotard ®s->sdcmr);
235bf1ae442SVikas Manocha udelay(100);
2361421e0a3SPatrice Chotard FMC_BUSY_WAIT(regs);
237bf1ae442SVikas Manocha
238f303aaf2SPatrice Chotard writel(ctb | FMC_SDCMR_MODE_NORMAL, ®s->sdcmr);
2391421e0a3SPatrice Chotard FMC_BUSY_WAIT(regs);
240bf1ae442SVikas Manocha
241bf1ae442SVikas Manocha /* Refresh timer */
242f303aaf2SPatrice Chotard writel(ref_count << 1, ®s->sdrtr);
243f303aaf2SPatrice Chotard }
244bf1ae442SVikas Manocha
2457016651eSPatrice Chotard /* enable the FMC controller */
2467016651eSPatrice Chotard if (params->family == STM32H7_FMC)
2477016651eSPatrice Chotard setbits_le32(®s->bcr1, FMC_BCR1_FMCEN);
2487016651eSPatrice Chotard
249bf1ae442SVikas Manocha return 0;
250bf1ae442SVikas Manocha }
251910a52edSVikas Manocha
stm32_fmc_ofdata_to_platdata(struct udevice * dev)2526c9a1003SVikas Manocha static int stm32_fmc_ofdata_to_platdata(struct udevice *dev)
2536c9a1003SVikas Manocha {
2546c9a1003SVikas Manocha struct stm32_sdram_params *params = dev_get_platdata(dev);
255f303aaf2SPatrice Chotard struct bank_params *bank_params;
256f303aaf2SPatrice Chotard ofnode bank_node;
257f303aaf2SPatrice Chotard char *bank_name;
258f303aaf2SPatrice Chotard u8 bank = 0;
2596c9a1003SVikas Manocha
260f39b90dcSPatrice Chotard dev_for_each_subnode(bank_node, dev) {
261f303aaf2SPatrice Chotard /* extract the bank index from DT */
262f303aaf2SPatrice Chotard bank_name = (char *)ofnode_get_name(bank_node);
263f303aaf2SPatrice Chotard strsep(&bank_name, "@");
264f303aaf2SPatrice Chotard if (!bank_name) {
265*90aa625cSMasahiro Yamada pr_err("missing sdram bank index");
266f303aaf2SPatrice Chotard return -EINVAL;
267f303aaf2SPatrice Chotard }
268f303aaf2SPatrice Chotard
269f303aaf2SPatrice Chotard bank_params = ¶ms->bank_params[bank];
270f303aaf2SPatrice Chotard strict_strtoul(bank_name, 10,
271f303aaf2SPatrice Chotard (long unsigned int *)&bank_params->target_bank);
272f303aaf2SPatrice Chotard
273f303aaf2SPatrice Chotard if (bank_params->target_bank >= MAX_SDRAM_BANK) {
274*90aa625cSMasahiro Yamada pr_err("Found bank %d , but only bank 0 and 1 are supported",
275f303aaf2SPatrice Chotard bank_params->target_bank);
276f303aaf2SPatrice Chotard return -EINVAL;
277f303aaf2SPatrice Chotard }
278f303aaf2SPatrice Chotard
279f303aaf2SPatrice Chotard debug("Find bank %s %u\n", bank_name, bank_params->target_bank);
280f303aaf2SPatrice Chotard
281f303aaf2SPatrice Chotard params->bank_params[bank].sdram_control =
282f303aaf2SPatrice Chotard (struct stm32_sdram_control *)
283f39b90dcSPatrice Chotard ofnode_read_u8_array_ptr(bank_node,
284f39b90dcSPatrice Chotard "st,sdram-control",
285f39b90dcSPatrice Chotard sizeof(struct stm32_sdram_control));
286bfea69adSVikas Manocha
287f303aaf2SPatrice Chotard if (!params->bank_params[bank].sdram_control) {
288*90aa625cSMasahiro Yamada pr_err("st,sdram-control not found for %s",
289f303aaf2SPatrice Chotard ofnode_get_name(bank_node));
290f39b90dcSPatrice Chotard return -EINVAL;
291f39b90dcSPatrice Chotard }
292f39b90dcSPatrice Chotard
293f303aaf2SPatrice Chotard
294f303aaf2SPatrice Chotard params->bank_params[bank].sdram_timing =
295f303aaf2SPatrice Chotard (struct stm32_sdram_timing *)
296f39b90dcSPatrice Chotard ofnode_read_u8_array_ptr(bank_node,
297f39b90dcSPatrice Chotard "st,sdram-timing",
298f39b90dcSPatrice Chotard sizeof(struct stm32_sdram_timing));
299f39b90dcSPatrice Chotard
300f303aaf2SPatrice Chotard if (!params->bank_params[bank].sdram_timing) {
301*90aa625cSMasahiro Yamada pr_err("st,sdram-timing not found for %s",
302f303aaf2SPatrice Chotard ofnode_get_name(bank_node));
303f39b90dcSPatrice Chotard return -EINVAL;
304f39b90dcSPatrice Chotard }
305f39b90dcSPatrice Chotard
306f303aaf2SPatrice Chotard
307f303aaf2SPatrice Chotard bank_params->sdram_ref_count = ofnode_read_u32_default(bank_node,
308bfea69adSVikas Manocha "st,sdram-refcount", 8196);
309f303aaf2SPatrice Chotard bank++;
3106c9a1003SVikas Manocha }
3116c9a1003SVikas Manocha
312f303aaf2SPatrice Chotard params->no_sdram_banks = bank;
313f303aaf2SPatrice Chotard debug("%s, no of banks = %d\n", __func__, params->no_sdram_banks);
314f303aaf2SPatrice Chotard
3156c9a1003SVikas Manocha return 0;
3166c9a1003SVikas Manocha }
3176c9a1003SVikas Manocha
stm32_fmc_probe(struct udevice * dev)318910a52edSVikas Manocha static int stm32_fmc_probe(struct udevice *dev)
319910a52edSVikas Manocha {
3201421e0a3SPatrice Chotard struct stm32_sdram_params *params = dev_get_platdata(dev);
321d0b24c1aSVikas Manocha int ret;
3221421e0a3SPatrice Chotard fdt_addr_t addr;
3231421e0a3SPatrice Chotard
3241421e0a3SPatrice Chotard addr = dev_read_addr(dev);
3251421e0a3SPatrice Chotard if (addr == FDT_ADDR_T_NONE)
3261421e0a3SPatrice Chotard return -EINVAL;
3271421e0a3SPatrice Chotard
3281421e0a3SPatrice Chotard params->base = (struct stm32_fmc_regs *)addr;
3297016651eSPatrice Chotard params->family = dev_get_driver_data(dev);
3301421e0a3SPatrice Chotard
33114a50e37SPatrice Chotard #ifdef CONFIG_CLK
332d0b24c1aSVikas Manocha struct clk clk;
3336c9a1003SVikas Manocha
334d0b24c1aSVikas Manocha ret = clk_get_by_index(dev, 0, &clk);
335d0b24c1aSVikas Manocha if (ret < 0)
336d0b24c1aSVikas Manocha return ret;
337d0b24c1aSVikas Manocha
338d0b24c1aSVikas Manocha ret = clk_enable(&clk);
339d0b24c1aSVikas Manocha
340d0b24c1aSVikas Manocha if (ret) {
341d0b24c1aSVikas Manocha dev_err(dev, "failed to enable clock\n");
342d0b24c1aSVikas Manocha return ret;
343d0b24c1aSVikas Manocha }
344d0b24c1aSVikas Manocha #endif
3456c9a1003SVikas Manocha ret = stm32_sdram_init(dev);
3466c9a1003SVikas Manocha if (ret)
3476c9a1003SVikas Manocha return ret;
3486c9a1003SVikas Manocha
349910a52edSVikas Manocha return 0;
350910a52edSVikas Manocha }
351910a52edSVikas Manocha
stm32_fmc_get_info(struct udevice * dev,struct ram_info * info)352910a52edSVikas Manocha static int stm32_fmc_get_info(struct udevice *dev, struct ram_info *info)
353910a52edSVikas Manocha {
354910a52edSVikas Manocha return 0;
355910a52edSVikas Manocha }
356910a52edSVikas Manocha
357910a52edSVikas Manocha static struct ram_ops stm32_fmc_ops = {
358910a52edSVikas Manocha .get_info = stm32_fmc_get_info,
359910a52edSVikas Manocha };
360910a52edSVikas Manocha
361910a52edSVikas Manocha static const struct udevice_id stm32_fmc_ids[] = {
3627016651eSPatrice Chotard { .compatible = "st,stm32-fmc", .data = STM32F7_FMC },
3637016651eSPatrice Chotard { .compatible = "st,stm32h7-fmc", .data = STM32H7_FMC },
364910a52edSVikas Manocha { }
365910a52edSVikas Manocha };
366910a52edSVikas Manocha
367910a52edSVikas Manocha U_BOOT_DRIVER(stm32_fmc) = {
368910a52edSVikas Manocha .name = "stm32_fmc",
369910a52edSVikas Manocha .id = UCLASS_RAM,
370910a52edSVikas Manocha .of_match = stm32_fmc_ids,
371910a52edSVikas Manocha .ops = &stm32_fmc_ops,
3726c9a1003SVikas Manocha .ofdata_to_platdata = stm32_fmc_ofdata_to_platdata,
373910a52edSVikas Manocha .probe = stm32_fmc_probe,
3746c9a1003SVikas Manocha .platdata_auto_alloc_size = sizeof(struct stm32_sdram_params),
375910a52edSVikas Manocha };
376