xref: /rk3399_rockchip-uboot/drivers/net/phy/marvell.c (revision fa12a08ec0b197766b6b3a2994cdc1fba5f31599)
19082eeacSAndy Fleming /*
29082eeacSAndy Fleming  * Marvell PHY drivers
39082eeacSAndy Fleming  *
49082eeacSAndy Fleming  * This program is free software; you can redistribute it and/or
59082eeacSAndy Fleming  * modify it under the terms of the GNU General Public License as
69082eeacSAndy Fleming  * published by the Free Software Foundation; either version 2 of
79082eeacSAndy Fleming  * the License, or (at your option) any later version.
89082eeacSAndy Fleming  *
99082eeacSAndy Fleming  * This program is distributed in the hope that it will be useful,
109082eeacSAndy Fleming  * but WITHOUT ANY WARRANTY; without even the implied warranty of
119082eeacSAndy Fleming  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
129082eeacSAndy Fleming  * GNU General Public License for more details.
139082eeacSAndy Fleming  *
149082eeacSAndy Fleming  * You should have received a copy of the GNU General Public License
159082eeacSAndy Fleming  * along with this program; if not, write to the Free Software
169082eeacSAndy Fleming  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
179082eeacSAndy Fleming  * MA 02111-1307 USA
189082eeacSAndy Fleming  *
199082eeacSAndy Fleming  * Copyright 2010-2011 Freescale Semiconductor, Inc.
209082eeacSAndy Fleming  * author Andy Fleming
219082eeacSAndy Fleming  *
229082eeacSAndy Fleming  */
239082eeacSAndy Fleming #include <config.h>
249082eeacSAndy Fleming #include <common.h>
259082eeacSAndy Fleming #include <phy.h>
269082eeacSAndy Fleming 
279082eeacSAndy Fleming #define PHY_AUTONEGOTIATE_TIMEOUT 5000
289082eeacSAndy Fleming 
299082eeacSAndy Fleming /* 88E1011 PHY Status Register */
309082eeacSAndy Fleming #define MIIM_88E1xxx_PHY_STATUS		0x11
319082eeacSAndy Fleming #define MIIM_88E1xxx_PHYSTAT_SPEED	0xc000
329082eeacSAndy Fleming #define MIIM_88E1xxx_PHYSTAT_GBIT	0x8000
339082eeacSAndy Fleming #define MIIM_88E1xxx_PHYSTAT_100	0x4000
349082eeacSAndy Fleming #define MIIM_88E1xxx_PHYSTAT_DUPLEX	0x2000
359082eeacSAndy Fleming #define MIIM_88E1xxx_PHYSTAT_SPDDONE	0x0800
369082eeacSAndy Fleming #define MIIM_88E1xxx_PHYSTAT_LINK	0x0400
379082eeacSAndy Fleming 
389082eeacSAndy Fleming #define MIIM_88E1xxx_PHY_SCR		0x10
399082eeacSAndy Fleming #define MIIM_88E1xxx_PHY_MDI_X_AUTO	0x0060
409082eeacSAndy Fleming 
419082eeacSAndy Fleming /* 88E1111 PHY LED Control Register */
429082eeacSAndy Fleming #define MIIM_88E1111_PHY_LED_CONTROL	24
439082eeacSAndy Fleming #define MIIM_88E1111_PHY_LED_DIRECT	0x4100
449082eeacSAndy Fleming #define MIIM_88E1111_PHY_LED_COMBINE	0x411C
459082eeacSAndy Fleming 
46*fa12a08eSZang Roy-R61911 /* 88E1111 Extended PHY Specific Control Register */
47*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_PHY_EXT_CR		0x14
48*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_RX_DELAY		0x80
49*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_TX_DELAY		0x2
50*fa12a08eSZang Roy-R61911 
51*fa12a08eSZang Roy-R61911 /* 88E1111 Extended PHY Specific Status Register */
52*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_PHY_EXT_SR		0x1b
53*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_HWCFG_MODE_MASK		0xf
54*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_HWCFG_MODE_COPPER_RGMII	0xb
55*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_HWCFG_MODE_FIBER_RGMII	0x3
56*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK	0x4
57*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_HWCFG_MODE_COPPER_RTBI	0x9
58*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO	0x8000
59*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_HWCFG_FIBER_COPPER_RES	0x2000
60*fa12a08eSZang Roy-R61911 
61*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_COPPER		0
62*fa12a08eSZang Roy-R61911 #define MIIM_88E1111_FIBER		1
63*fa12a08eSZang Roy-R61911 
649082eeacSAndy Fleming /* 88E1118 PHY defines */
659082eeacSAndy Fleming #define MIIM_88E1118_PHY_PAGE		22
669082eeacSAndy Fleming #define MIIM_88E1118_PHY_LED_PAGE	3
679082eeacSAndy Fleming 
689082eeacSAndy Fleming /* 88E1121 PHY LED Control Register */
699082eeacSAndy Fleming #define MIIM_88E1121_PHY_LED_CTRL	16
709082eeacSAndy Fleming #define MIIM_88E1121_PHY_LED_PAGE	3
719082eeacSAndy Fleming #define MIIM_88E1121_PHY_LED_DEF	0x0030
729082eeacSAndy Fleming 
739082eeacSAndy Fleming /* 88E1121 PHY IRQ Enable/Status Register */
749082eeacSAndy Fleming #define MIIM_88E1121_PHY_IRQ_EN		18
759082eeacSAndy Fleming #define MIIM_88E1121_PHY_IRQ_STATUS	19
769082eeacSAndy Fleming 
779082eeacSAndy Fleming #define MIIM_88E1121_PHY_PAGE		22
789082eeacSAndy Fleming 
799082eeacSAndy Fleming /* 88E1145 Extended PHY Specific Control Register */
809082eeacSAndy Fleming #define MIIM_88E1145_PHY_EXT_CR 20
819082eeacSAndy Fleming #define MIIM_M88E1145_RGMII_RX_DELAY	0x0080
829082eeacSAndy Fleming #define MIIM_M88E1145_RGMII_TX_DELAY	0x0002
839082eeacSAndy Fleming 
849082eeacSAndy Fleming #define MIIM_88E1145_PHY_LED_CONTROL	24
859082eeacSAndy Fleming #define MIIM_88E1145_PHY_LED_DIRECT	0x4100
869082eeacSAndy Fleming 
879082eeacSAndy Fleming #define MIIM_88E1145_PHY_PAGE	29
889082eeacSAndy Fleming #define MIIM_88E1145_PHY_CAL_OV 30
899082eeacSAndy Fleming 
909082eeacSAndy Fleming #define MIIM_88E1149_PHY_PAGE	29
919082eeacSAndy Fleming 
929082eeacSAndy Fleming /* Marvell 88E1011S */
939082eeacSAndy Fleming static int m88e1011s_config(struct phy_device *phydev)
949082eeacSAndy Fleming {
959082eeacSAndy Fleming 	/* Reset and configure the PHY */
969082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
979082eeacSAndy Fleming 
989082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
999082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
1009082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
1019082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0);
1029082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
1039082eeacSAndy Fleming 
1049082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
1059082eeacSAndy Fleming 
1069082eeacSAndy Fleming 	genphy_config_aneg(phydev);
1079082eeacSAndy Fleming 
1089082eeacSAndy Fleming 	return 0;
1099082eeacSAndy Fleming }
1109082eeacSAndy Fleming 
1119082eeacSAndy Fleming /* Parse the 88E1011's status register for speed and duplex
1129082eeacSAndy Fleming  * information
1139082eeacSAndy Fleming  */
1149082eeacSAndy Fleming static uint m88e1xxx_parse_status(struct phy_device *phydev)
1159082eeacSAndy Fleming {
1169082eeacSAndy Fleming 	unsigned int speed;
1179082eeacSAndy Fleming 	unsigned int mii_reg;
1189082eeacSAndy Fleming 
1199082eeacSAndy Fleming 	mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_STATUS);
1209082eeacSAndy Fleming 
1219082eeacSAndy Fleming 	if ((mii_reg & MIIM_88E1xxx_PHYSTAT_LINK) &&
1229082eeacSAndy Fleming 		!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
1239082eeacSAndy Fleming 		int i = 0;
1249082eeacSAndy Fleming 
1259082eeacSAndy Fleming 		puts("Waiting for PHY realtime link");
1269082eeacSAndy Fleming 		while (!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
1279082eeacSAndy Fleming 			/* Timeout reached ? */
1289082eeacSAndy Fleming 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
1299082eeacSAndy Fleming 				puts(" TIMEOUT !\n");
1309082eeacSAndy Fleming 				phydev->link = 0;
1319082eeacSAndy Fleming 				break;
1329082eeacSAndy Fleming 			}
1339082eeacSAndy Fleming 
1349082eeacSAndy Fleming 			if ((i++ % 1000) == 0)
1359082eeacSAndy Fleming 				putc('.');
1369082eeacSAndy Fleming 			udelay(1000);
1379082eeacSAndy Fleming 			mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
1389082eeacSAndy Fleming 					MIIM_88E1xxx_PHY_STATUS);
1399082eeacSAndy Fleming 		}
1409082eeacSAndy Fleming 		puts(" done\n");
1419082eeacSAndy Fleming 		udelay(500000);	/* another 500 ms (results in faster booting) */
1429082eeacSAndy Fleming 	} else {
1439082eeacSAndy Fleming 		if (mii_reg & MIIM_88E1xxx_PHYSTAT_LINK)
1449082eeacSAndy Fleming 			phydev->link = 1;
1459082eeacSAndy Fleming 		else
1469082eeacSAndy Fleming 			phydev->link = 0;
1479082eeacSAndy Fleming 	}
1489082eeacSAndy Fleming 
1499082eeacSAndy Fleming 	if (mii_reg & MIIM_88E1xxx_PHYSTAT_DUPLEX)
1509082eeacSAndy Fleming 		phydev->duplex = DUPLEX_FULL;
1519082eeacSAndy Fleming 	else
1529082eeacSAndy Fleming 		phydev->duplex = DUPLEX_HALF;
1539082eeacSAndy Fleming 
1549082eeacSAndy Fleming 	speed = mii_reg & MIIM_88E1xxx_PHYSTAT_SPEED;
1559082eeacSAndy Fleming 
1569082eeacSAndy Fleming 	switch (speed) {
1579082eeacSAndy Fleming 	case MIIM_88E1xxx_PHYSTAT_GBIT:
1589082eeacSAndy Fleming 		phydev->speed = SPEED_1000;
1599082eeacSAndy Fleming 		break;
1609082eeacSAndy Fleming 	case MIIM_88E1xxx_PHYSTAT_100:
1619082eeacSAndy Fleming 		phydev->speed = SPEED_100;
1629082eeacSAndy Fleming 		break;
1639082eeacSAndy Fleming 	default:
1649082eeacSAndy Fleming 		phydev->speed = SPEED_10;
1659082eeacSAndy Fleming 		break;
1669082eeacSAndy Fleming 	}
1679082eeacSAndy Fleming 
1689082eeacSAndy Fleming 	return 0;
1699082eeacSAndy Fleming }
1709082eeacSAndy Fleming 
1719082eeacSAndy Fleming static int m88e1011s_startup(struct phy_device *phydev)
1729082eeacSAndy Fleming {
1739082eeacSAndy Fleming 	genphy_update_link(phydev);
1749082eeacSAndy Fleming 	m88e1xxx_parse_status(phydev);
1759082eeacSAndy Fleming 
1769082eeacSAndy Fleming 	return 0;
1779082eeacSAndy Fleming }
1789082eeacSAndy Fleming 
1799082eeacSAndy Fleming /* Marvell 88E1111S */
1809082eeacSAndy Fleming static int m88e1111s_config(struct phy_device *phydev)
1819082eeacSAndy Fleming {
1829082eeacSAndy Fleming 	int reg;
183*fa12a08eSZang Roy-R61911 	int timeout;
1849082eeacSAndy Fleming 
1859082eeacSAndy Fleming 	if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
1869082eeacSAndy Fleming 			(phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
1879082eeacSAndy Fleming 			(phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1889082eeacSAndy Fleming 			(phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
189*fa12a08eSZang Roy-R61911 		reg = phy_read(phydev,
190*fa12a08eSZang Roy-R61911 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
191*fa12a08eSZang Roy-R61911 		if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
192*fa12a08eSZang Roy-R61911 			(phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)) {
193*fa12a08eSZang Roy-R61911 			reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
194*fa12a08eSZang Roy-R61911 		} else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
195*fa12a08eSZang Roy-R61911 			reg &= ~MIIM_88E1111_TX_DELAY;
196*fa12a08eSZang Roy-R61911 			reg |= MIIM_88E1111_RX_DELAY;
197*fa12a08eSZang Roy-R61911 		} else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
198*fa12a08eSZang Roy-R61911 			reg &= ~MIIM_88E1111_RX_DELAY;
199*fa12a08eSZang Roy-R61911 			reg |= MIIM_88E1111_TX_DELAY;
2009082eeacSAndy Fleming 		}
2019082eeacSAndy Fleming 
202*fa12a08eSZang Roy-R61911 		phy_write(phydev,
203*fa12a08eSZang Roy-R61911 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
204*fa12a08eSZang Roy-R61911 
205*fa12a08eSZang Roy-R61911 		reg = phy_read(phydev,
206*fa12a08eSZang Roy-R61911 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
207*fa12a08eSZang Roy-R61911 
208*fa12a08eSZang Roy-R61911 		reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
209*fa12a08eSZang Roy-R61911 
210*fa12a08eSZang Roy-R61911 		if (reg & MIIM_88E1111_HWCFG_FIBER_COPPER_RES)
211*fa12a08eSZang Roy-R61911 			reg |= MIIM_88E1111_HWCFG_MODE_FIBER_RGMII;
212*fa12a08eSZang Roy-R61911 		else
213*fa12a08eSZang Roy-R61911 			reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RGMII;
214*fa12a08eSZang Roy-R61911 
215*fa12a08eSZang Roy-R61911 		phy_write(phydev,
216*fa12a08eSZang Roy-R61911 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR, reg);
217*fa12a08eSZang Roy-R61911 	}
218*fa12a08eSZang Roy-R61911 
219*fa12a08eSZang Roy-R61911 	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
220*fa12a08eSZang Roy-R61911 		reg = phy_read(phydev,
221*fa12a08eSZang Roy-R61911 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
222*fa12a08eSZang Roy-R61911 
223*fa12a08eSZang Roy-R61911 		reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
224*fa12a08eSZang Roy-R61911 		reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
225*fa12a08eSZang Roy-R61911 		reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
226*fa12a08eSZang Roy-R61911 
227*fa12a08eSZang Roy-R61911 		phy_write(phydev, MDIO_DEVAD_NONE,
228*fa12a08eSZang Roy-R61911 			MIIM_88E1111_PHY_EXT_SR, reg);
229*fa12a08eSZang Roy-R61911 	}
230*fa12a08eSZang Roy-R61911 
231*fa12a08eSZang Roy-R61911 	if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
232*fa12a08eSZang Roy-R61911 		reg = phy_read(phydev,
233*fa12a08eSZang Roy-R61911 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
234*fa12a08eSZang Roy-R61911 		reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
235*fa12a08eSZang Roy-R61911 		phy_write(phydev,
236*fa12a08eSZang Roy-R61911 			MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
237*fa12a08eSZang Roy-R61911 
238*fa12a08eSZang Roy-R61911 		reg = phy_read(phydev, MDIO_DEVAD_NONE,
239*fa12a08eSZang Roy-R61911 			MIIM_88E1111_PHY_EXT_SR);
240*fa12a08eSZang Roy-R61911 		reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
241*fa12a08eSZang Roy-R61911 			MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
242*fa12a08eSZang Roy-R61911 		reg |= 0x7 | MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
243*fa12a08eSZang Roy-R61911 		phy_write(phydev, MDIO_DEVAD_NONE,
244*fa12a08eSZang Roy-R61911 			MIIM_88E1111_PHY_EXT_SR, reg);
245*fa12a08eSZang Roy-R61911 
246*fa12a08eSZang Roy-R61911 		/* soft reset */
247*fa12a08eSZang Roy-R61911 		timeout = 1000;
248*fa12a08eSZang Roy-R61911 		phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
249*fa12a08eSZang Roy-R61911 		udelay(1000);
250*fa12a08eSZang Roy-R61911 		reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
251*fa12a08eSZang Roy-R61911 		while ((reg & BMCR_RESET) && --timeout) {
252*fa12a08eSZang Roy-R61911 			udelay(1000);
253*fa12a08eSZang Roy-R61911 			reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
254*fa12a08eSZang Roy-R61911 		}
255*fa12a08eSZang Roy-R61911 		if (!timeout)
256*fa12a08eSZang Roy-R61911 			printf("%s: phy soft reset timeout\n", __func__);
257*fa12a08eSZang Roy-R61911 
258*fa12a08eSZang Roy-R61911 		reg = phy_read(phydev, MDIO_DEVAD_NONE,
259*fa12a08eSZang Roy-R61911 			MIIM_88E1111_PHY_EXT_SR);
260*fa12a08eSZang Roy-R61911 		reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
261*fa12a08eSZang Roy-R61911 			MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
262*fa12a08eSZang Roy-R61911 		reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RTBI |
263*fa12a08eSZang Roy-R61911 			MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
264*fa12a08eSZang Roy-R61911 		phy_write(phydev, MDIO_DEVAD_NONE,
265*fa12a08eSZang Roy-R61911 			MIIM_88E1111_PHY_EXT_SR, reg);
266*fa12a08eSZang Roy-R61911 	}
267*fa12a08eSZang Roy-R61911 
268*fa12a08eSZang Roy-R61911 	/* soft reset */
269*fa12a08eSZang Roy-R61911 	timeout = 1000;
270*fa12a08eSZang Roy-R61911 	phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
271*fa12a08eSZang Roy-R61911 	udelay(1000);
272*fa12a08eSZang Roy-R61911 	reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
273*fa12a08eSZang Roy-R61911 	while ((reg & BMCR_RESET) && --timeout) {
274*fa12a08eSZang Roy-R61911 		udelay(1000);
275*fa12a08eSZang Roy-R61911 		reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
276*fa12a08eSZang Roy-R61911 	}
277*fa12a08eSZang Roy-R61911 	if (!timeout)
278*fa12a08eSZang Roy-R61911 		printf("%s: phy soft reset timeout\n", __func__);
2799082eeacSAndy Fleming 
2809082eeacSAndy Fleming 	genphy_config_aneg(phydev);
2819082eeacSAndy Fleming 
2829082eeacSAndy Fleming 	phy_reset(phydev);
2839082eeacSAndy Fleming 
2849082eeacSAndy Fleming 	return 0;
2859082eeacSAndy Fleming }
2869082eeacSAndy Fleming 
2879082eeacSAndy Fleming /* Marvell 88E1118 */
2889082eeacSAndy Fleming static int m88e1118_config(struct phy_device *phydev)
2899082eeacSAndy Fleming {
2909082eeacSAndy Fleming 	/* Change Page Number */
2919082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0002);
2929082eeacSAndy Fleming 	/* Delay RGMII TX and RX */
2939082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x1070);
2949082eeacSAndy Fleming 	/* Change Page Number */
2959082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0003);
2969082eeacSAndy Fleming 	/* Adjust LED control */
2979082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x021e);
2989082eeacSAndy Fleming 	/* Change Page Number */
2999082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
3009082eeacSAndy Fleming 
3019082eeacSAndy Fleming 	genphy_config_aneg(phydev);
3029082eeacSAndy Fleming 
3039082eeacSAndy Fleming 	phy_reset(phydev);
3049082eeacSAndy Fleming 
3059082eeacSAndy Fleming 	return 0;
3069082eeacSAndy Fleming }
3079082eeacSAndy Fleming 
3089082eeacSAndy Fleming static int m88e1118_startup(struct phy_device *phydev)
3099082eeacSAndy Fleming {
3109082eeacSAndy Fleming 	/* Change Page Number */
3119082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
3129082eeacSAndy Fleming 
3139082eeacSAndy Fleming 	genphy_update_link(phydev);
3149082eeacSAndy Fleming 	m88e1xxx_parse_status(phydev);
3159082eeacSAndy Fleming 
3169082eeacSAndy Fleming 	return 0;
3179082eeacSAndy Fleming }
3189082eeacSAndy Fleming 
3199082eeacSAndy Fleming /* Marvell 88E1121R */
3209082eeacSAndy Fleming static int m88e1121_config(struct phy_device *phydev)
3219082eeacSAndy Fleming {
3229082eeacSAndy Fleming 	int pg;
3239082eeacSAndy Fleming 
3249082eeacSAndy Fleming 	/* Configure the PHY */
3259082eeacSAndy Fleming 	genphy_config_aneg(phydev);
3269082eeacSAndy Fleming 
3279082eeacSAndy Fleming 	/* Switch the page to access the led register */
3289082eeacSAndy Fleming 	pg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE);
3299082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE,
3309082eeacSAndy Fleming 			MIIM_88E1121_PHY_LED_PAGE);
3319082eeacSAndy Fleming 	/* Configure leds */
3329082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_LED_CTRL,
3339082eeacSAndy Fleming 			MIIM_88E1121_PHY_LED_DEF);
3349082eeacSAndy Fleming 	/* Restore the page pointer */
3359082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE, pg);
3369082eeacSAndy Fleming 
3379082eeacSAndy Fleming 	/* Disable IRQs and de-assert interrupt */
3389082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_EN, 0);
3399082eeacSAndy Fleming 	phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_STATUS);
3409082eeacSAndy Fleming 
3419082eeacSAndy Fleming 	return 0;
3429082eeacSAndy Fleming }
3439082eeacSAndy Fleming 
3449082eeacSAndy Fleming /* Marvell 88E1145 */
3459082eeacSAndy Fleming static int m88e1145_config(struct phy_device *phydev)
3469082eeacSAndy Fleming {
3479082eeacSAndy Fleming 	int reg;
3489082eeacSAndy Fleming 
3499082eeacSAndy Fleming 	/* Errata E0, E1 */
3509082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x001b);
3519082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0x418f);
3529082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x0016);
3539082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0xa2da);
3549082eeacSAndy Fleming 
3559082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_SCR,
3569082eeacSAndy Fleming 			MIIM_88E1xxx_PHY_MDI_X_AUTO);
3579082eeacSAndy Fleming 
3589082eeacSAndy Fleming 	reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR);
3599082eeacSAndy Fleming 	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
3609082eeacSAndy Fleming 		reg |= MIIM_M88E1145_RGMII_RX_DELAY |
3619082eeacSAndy Fleming 			MIIM_M88E1145_RGMII_TX_DELAY;
3629082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR, reg);
3639082eeacSAndy Fleming 
3649082eeacSAndy Fleming 	genphy_config_aneg(phydev);
3659082eeacSAndy Fleming 
3669082eeacSAndy Fleming 	phy_reset(phydev);
3679082eeacSAndy Fleming 
3689082eeacSAndy Fleming 	return 0;
3699082eeacSAndy Fleming }
3709082eeacSAndy Fleming 
3719082eeacSAndy Fleming static int m88e1145_startup(struct phy_device *phydev)
3729082eeacSAndy Fleming {
3739082eeacSAndy Fleming 	genphy_update_link(phydev);
3749082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_LED_CONTROL,
3759082eeacSAndy Fleming 			MIIM_88E1145_PHY_LED_DIRECT);
3769082eeacSAndy Fleming 	m88e1xxx_parse_status(phydev);
3779082eeacSAndy Fleming 
3789082eeacSAndy Fleming 	return 0;
3799082eeacSAndy Fleming }
3809082eeacSAndy Fleming 
3819082eeacSAndy Fleming /* Marvell 88E1149S */
3829082eeacSAndy Fleming static int m88e1149_config(struct phy_device *phydev)
3839082eeacSAndy Fleming {
3849082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x1f);
3859082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
3869082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x5);
3879082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x0);
3889082eeacSAndy Fleming 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
3899082eeacSAndy Fleming 
3909082eeacSAndy Fleming 	genphy_config_aneg(phydev);
3919082eeacSAndy Fleming 
3929082eeacSAndy Fleming 	phy_reset(phydev);
3939082eeacSAndy Fleming 
3949082eeacSAndy Fleming 	return 0;
3959082eeacSAndy Fleming }
3969082eeacSAndy Fleming 
3979082eeacSAndy Fleming 
3989082eeacSAndy Fleming static struct phy_driver M88E1011S_driver = {
3999082eeacSAndy Fleming 	.name = "Marvell 88E1011S",
4009082eeacSAndy Fleming 	.uid = 0x1410c60,
4019082eeacSAndy Fleming 	.mask = 0xffffff0,
4029082eeacSAndy Fleming 	.features = PHY_GBIT_FEATURES,
4039082eeacSAndy Fleming 	.config = &m88e1011s_config,
4049082eeacSAndy Fleming 	.startup = &m88e1011s_startup,
4059082eeacSAndy Fleming 	.shutdown = &genphy_shutdown,
4069082eeacSAndy Fleming };
4079082eeacSAndy Fleming 
4089082eeacSAndy Fleming static struct phy_driver M88E1111S_driver = {
4099082eeacSAndy Fleming 	.name = "Marvell 88E1111S",
4109082eeacSAndy Fleming 	.uid = 0x1410cc0,
4119082eeacSAndy Fleming 	.mask = 0xffffff0,
4129082eeacSAndy Fleming 	.features = PHY_GBIT_FEATURES,
4139082eeacSAndy Fleming 	.config = &m88e1111s_config,
4149082eeacSAndy Fleming 	.startup = &m88e1011s_startup,
4159082eeacSAndy Fleming 	.shutdown = &genphy_shutdown,
4169082eeacSAndy Fleming };
4179082eeacSAndy Fleming 
4189082eeacSAndy Fleming static struct phy_driver M88E1118_driver = {
4199082eeacSAndy Fleming 	.name = "Marvell 88E1118",
4209082eeacSAndy Fleming 	.uid = 0x1410e10,
4219082eeacSAndy Fleming 	.mask = 0xffffff0,
4229082eeacSAndy Fleming 	.features = PHY_GBIT_FEATURES,
4239082eeacSAndy Fleming 	.config = &m88e1118_config,
4249082eeacSAndy Fleming 	.startup = &m88e1118_startup,
4259082eeacSAndy Fleming 	.shutdown = &genphy_shutdown,
4269082eeacSAndy Fleming };
4279082eeacSAndy Fleming 
4289082eeacSAndy Fleming static struct phy_driver M88E1121R_driver = {
4299082eeacSAndy Fleming 	.name = "Marvell 88E1121R",
4309082eeacSAndy Fleming 	.uid = 0x1410cb0,
4319082eeacSAndy Fleming 	.mask = 0xffffff0,
4329082eeacSAndy Fleming 	.features = PHY_GBIT_FEATURES,
4339082eeacSAndy Fleming 	.config = &m88e1121_config,
4349082eeacSAndy Fleming 	.startup = &genphy_startup,
4359082eeacSAndy Fleming 	.shutdown = &genphy_shutdown,
4369082eeacSAndy Fleming };
4379082eeacSAndy Fleming 
4389082eeacSAndy Fleming static struct phy_driver M88E1145_driver = {
4399082eeacSAndy Fleming 	.name = "Marvell 88E1145",
4409082eeacSAndy Fleming 	.uid = 0x1410cd0,
4419082eeacSAndy Fleming 	.mask = 0xffffff0,
4429082eeacSAndy Fleming 	.features = PHY_GBIT_FEATURES,
4439082eeacSAndy Fleming 	.config = &m88e1145_config,
4449082eeacSAndy Fleming 	.startup = &m88e1145_startup,
4459082eeacSAndy Fleming 	.shutdown = &genphy_shutdown,
4469082eeacSAndy Fleming };
4479082eeacSAndy Fleming 
4489082eeacSAndy Fleming static struct phy_driver M88E1149S_driver = {
4499082eeacSAndy Fleming 	.name = "Marvell 88E1149S",
4509082eeacSAndy Fleming 	.uid = 0x1410ca0,
4519082eeacSAndy Fleming 	.mask = 0xffffff0,
4529082eeacSAndy Fleming 	.features = PHY_GBIT_FEATURES,
4539082eeacSAndy Fleming 	.config = &m88e1149_config,
4549082eeacSAndy Fleming 	.startup = &m88e1011s_startup,
4559082eeacSAndy Fleming 	.shutdown = &genphy_shutdown,
4569082eeacSAndy Fleming };
4579082eeacSAndy Fleming 
4589082eeacSAndy Fleming int phy_marvell_init(void)
4599082eeacSAndy Fleming {
4609082eeacSAndy Fleming 	phy_register(&M88E1149S_driver);
4619082eeacSAndy Fleming 	phy_register(&M88E1145_driver);
4629082eeacSAndy Fleming 	phy_register(&M88E1121R_driver);
4639082eeacSAndy Fleming 	phy_register(&M88E1118_driver);
4649082eeacSAndy Fleming 	phy_register(&M88E1111S_driver);
4659082eeacSAndy Fleming 	phy_register(&M88E1011S_driver);
4669082eeacSAndy Fleming 
4679082eeacSAndy Fleming 	return 0;
4689082eeacSAndy Fleming }
469