xref: /rk3399_rockchip-uboot/drivers/net/dwc_eth_qos.c (revision 745dad466aeaf48f068b0bbd45b4e8bdbc5fe52a)
1ba4dfef1SStephen Warren /*
2ba4dfef1SStephen Warren  * Copyright (c) 2016, NVIDIA CORPORATION.
3ba4dfef1SStephen Warren  *
4ba4dfef1SStephen Warren  * SPDX-License-Identifier: GPL-2.0
5ba4dfef1SStephen Warren  *
6ba4dfef1SStephen Warren  * Portions based on U-Boot's rtl8169.c.
7ba4dfef1SStephen Warren  */
8ba4dfef1SStephen Warren 
9ba4dfef1SStephen Warren /*
10ba4dfef1SStephen Warren  * This driver supports the Synopsys Designware Ethernet QOS (Quality Of
11ba4dfef1SStephen Warren  * Service) IP block. The IP supports multiple options for bus type, clocking/
12ba4dfef1SStephen Warren  * reset structure, and feature list.
13ba4dfef1SStephen Warren  *
14ba4dfef1SStephen Warren  * The driver is written such that generic core logic is kept separate from
15ba4dfef1SStephen Warren  * configuration-specific logic. Code that interacts with configuration-
16ba4dfef1SStephen Warren  * specific resources is split out into separate functions to avoid polluting
17ba4dfef1SStephen Warren  * common code. If/when this driver is enhanced to support multiple
18ba4dfef1SStephen Warren  * configurations, the core code should be adapted to call all configuration-
19ba4dfef1SStephen Warren  * specific functions through function pointers, with the definition of those
20ba4dfef1SStephen Warren  * function pointers being supplied by struct udevice_id eqos_ids[]'s .data
21ba4dfef1SStephen Warren  * field.
22ba4dfef1SStephen Warren  *
23ba4dfef1SStephen Warren  * The following configurations are currently supported:
24ba4dfef1SStephen Warren  * tegra186:
25ba4dfef1SStephen Warren  *    NVIDIA's Tegra186 chip. This configuration uses an AXI master/DMA bus, an
26ba4dfef1SStephen Warren  *    AHB slave/register bus, contains the DMA, MTL, and MAC sub-blocks, and
27ba4dfef1SStephen Warren  *    supports a single RGMII PHY. This configuration also has SW control over
28ba4dfef1SStephen Warren  *    all clock and reset signals to the HW block.
29ba4dfef1SStephen Warren  */
30ba4dfef1SStephen Warren #include <common.h>
31ba4dfef1SStephen Warren #include <clk.h>
32ba4dfef1SStephen Warren #include <dm.h>
33ba4dfef1SStephen Warren #include <errno.h>
34ba4dfef1SStephen Warren #include <memalign.h>
35ba4dfef1SStephen Warren #include <miiphy.h>
36ba4dfef1SStephen Warren #include <net.h>
37ba4dfef1SStephen Warren #include <netdev.h>
38ba4dfef1SStephen Warren #include <phy.h>
39ba4dfef1SStephen Warren #include <reset.h>
40ba4dfef1SStephen Warren #include <wait_bit.h>
41ba4dfef1SStephen Warren #include <asm/io.h>
428e3eceb0SYe Li #include <eth_phy.h>
43ad018a0cSFugang Duan #ifdef CONFIG_ARCH_IMX8M
44ad018a0cSFugang Duan #include <asm/arch/clock.h>
45ad018a0cSFugang Duan #include <asm/mach-imx/sys_proto.h>
46ad018a0cSFugang Duan #endif
4723ca6f74SDavid Wu #include "dwc_eth_qos.h"
48ba4dfef1SStephen Warren 
49ba4dfef1SStephen Warren /* Core registers */
50ba4dfef1SStephen Warren 
51ba4dfef1SStephen Warren #define EQOS_MAC_REGS_BASE 0x000
52ba4dfef1SStephen Warren struct eqos_mac_regs {
53ba4dfef1SStephen Warren 	uint32_t configuration;				/* 0x000 */
54ba4dfef1SStephen Warren 	uint32_t unused_004[(0x070 - 0x004) / 4];	/* 0x004 */
55ba4dfef1SStephen Warren 	uint32_t q0_tx_flow_ctrl;			/* 0x070 */
56ba4dfef1SStephen Warren 	uint32_t unused_070[(0x090 - 0x074) / 4];	/* 0x074 */
57ba4dfef1SStephen Warren 	uint32_t rx_flow_ctrl;				/* 0x090 */
58ba4dfef1SStephen Warren 	uint32_t unused_094;				/* 0x094 */
59ba4dfef1SStephen Warren 	uint32_t txq_prty_map0;				/* 0x098 */
60ba4dfef1SStephen Warren 	uint32_t unused_09c;				/* 0x09c */
61ba4dfef1SStephen Warren 	uint32_t rxq_ctrl0;				/* 0x0a0 */
62ba4dfef1SStephen Warren 	uint32_t unused_0a4;				/* 0x0a4 */
63ba4dfef1SStephen Warren 	uint32_t rxq_ctrl2;				/* 0x0a8 */
64ba4dfef1SStephen Warren 	uint32_t unused_0ac[(0x0dc - 0x0ac) / 4];	/* 0x0ac */
65ba4dfef1SStephen Warren 	uint32_t us_tic_counter;			/* 0x0dc */
66ba4dfef1SStephen Warren 	uint32_t unused_0e0[(0x11c - 0x0e0) / 4];	/* 0x0e0 */
67ba4dfef1SStephen Warren 	uint32_t hw_feature0;				/* 0x11c */
68ba4dfef1SStephen Warren 	uint32_t hw_feature1;				/* 0x120 */
69ba4dfef1SStephen Warren 	uint32_t hw_feature2;				/* 0x124 */
70ba4dfef1SStephen Warren 	uint32_t unused_128[(0x200 - 0x128) / 4];	/* 0x128 */
71ba4dfef1SStephen Warren 	uint32_t mdio_address;				/* 0x200 */
72ba4dfef1SStephen Warren 	uint32_t mdio_data;				/* 0x204 */
73ba4dfef1SStephen Warren 	uint32_t unused_208[(0x300 - 0x208) / 4];	/* 0x208 */
74ba4dfef1SStephen Warren 	uint32_t address0_high;				/* 0x300 */
75ba4dfef1SStephen Warren 	uint32_t address0_low;				/* 0x304 */
76ba4dfef1SStephen Warren };
77ba4dfef1SStephen Warren 
78ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_GPSLCE			BIT(23)
79ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_CST			BIT(21)
80ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_ACS			BIT(20)
81ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_WD			BIT(19)
82ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_JD			BIT(17)
83ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_JE			BIT(16)
84ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_PS			BIT(15)
85ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_FES			BIT(14)
86ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_DM			BIT(13)
87a7b3400fSFugang Duan #define EQOS_MAC_CONFIGURATION_LM			BIT(12)
88ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_TE			BIT(1)
89ba4dfef1SStephen Warren #define EQOS_MAC_CONFIGURATION_RE			BIT(0)
90ba4dfef1SStephen Warren 
91ba4dfef1SStephen Warren #define EQOS_MAC_Q0_TX_FLOW_CTRL_PT_SHIFT		16
92ba4dfef1SStephen Warren #define EQOS_MAC_Q0_TX_FLOW_CTRL_PT_MASK		0xffff
93ba4dfef1SStephen Warren #define EQOS_MAC_Q0_TX_FLOW_CTRL_TFE			BIT(1)
94ba4dfef1SStephen Warren 
95ba4dfef1SStephen Warren #define EQOS_MAC_RX_FLOW_CTRL_RFE			BIT(0)
96ba4dfef1SStephen Warren 
97ba4dfef1SStephen Warren #define EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_SHIFT		0
98ba4dfef1SStephen Warren #define EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_MASK		0xff
99ba4dfef1SStephen Warren 
100ba4dfef1SStephen Warren #define EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT			0
101ba4dfef1SStephen Warren #define EQOS_MAC_RXQ_CTRL0_RXQ0EN_MASK			3
102ba4dfef1SStephen Warren 
103ba4dfef1SStephen Warren #define EQOS_MAC_RXQ_CTRL2_PSRQ0_SHIFT			0
104ba4dfef1SStephen Warren #define EQOS_MAC_RXQ_CTRL2_PSRQ0_MASK			0xff
105ba4dfef1SStephen Warren 
106a7b3400fSFugang Duan #define EQOS_MAC_HW_FEATURE0_MMCSEL_SHIFT		8
107a7b3400fSFugang Duan #define EQOS_MAC_HW_FEATURE0_HDSEL_SHIFT		2
108a7b3400fSFugang Duan #define EQOS_MAC_HW_FEATURE0_GMIISEL_SHIFT		1
109a7b3400fSFugang Duan #define EQOS_MAC_HW_FEATURE0_MIISEL_SHIFT		0
110a7b3400fSFugang Duan 
111ba4dfef1SStephen Warren #define EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_SHIFT		6
112ba4dfef1SStephen Warren #define EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_MASK		0x1f
113ba4dfef1SStephen Warren #define EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_SHIFT		0
114ba4dfef1SStephen Warren #define EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_MASK		0x1f
115ba4dfef1SStephen Warren 
116a7b3400fSFugang Duan #define EQOS_MAC_HW_FEATURE3_ASP_SHIFT			28
117a7b3400fSFugang Duan #define EQOS_MAC_HW_FEATURE3_ASP_MASK			0x3
118a7b3400fSFugang Duan 
119ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_ADDRESS_PA_SHIFT			21
120ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT			16
121ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_ADDRESS_CR_SHIFT			8
122ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_ADDRESS_SKAP			BIT(4)
123ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT			2
124ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_ADDRESS_GOC_READ			3
125ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_ADDRESS_GOC_WRITE			1
126ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_ADDRESS_C45E			BIT(1)
127ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_ADDRESS_GB			BIT(0)
128ba4dfef1SStephen Warren 
129ba4dfef1SStephen Warren #define EQOS_MAC_MDIO_DATA_GD_MASK			0xffff
130ba4dfef1SStephen Warren 
131ba4dfef1SStephen Warren #define EQOS_MTL_REGS_BASE 0xd00
132ba4dfef1SStephen Warren struct eqos_mtl_regs {
133ba4dfef1SStephen Warren 	uint32_t txq0_operation_mode;			/* 0xd00 */
134ba4dfef1SStephen Warren 	uint32_t unused_d04;				/* 0xd04 */
135ba4dfef1SStephen Warren 	uint32_t txq0_debug;				/* 0xd08 */
136ba4dfef1SStephen Warren 	uint32_t unused_d0c[(0xd18 - 0xd0c) / 4];	/* 0xd0c */
137ba4dfef1SStephen Warren 	uint32_t txq0_quantum_weight;			/* 0xd18 */
138ba4dfef1SStephen Warren 	uint32_t unused_d1c[(0xd30 - 0xd1c) / 4];	/* 0xd1c */
139ba4dfef1SStephen Warren 	uint32_t rxq0_operation_mode;			/* 0xd30 */
140ba4dfef1SStephen Warren 	uint32_t unused_d34;				/* 0xd34 */
141ba4dfef1SStephen Warren 	uint32_t rxq0_debug;				/* 0xd38 */
142ba4dfef1SStephen Warren };
143ba4dfef1SStephen Warren 
144ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT		16
145ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_OPERATION_MODE_TQS_MASK		0x1ff
146ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_SHIFT	2
147ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_MASK		3
148ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_ENABLED	2
149ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_OPERATION_MODE_TSF		BIT(1)
150ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_OPERATION_MODE_FTQ		BIT(0)
151ba4dfef1SStephen Warren 
152ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_DEBUG_TXQSTS			BIT(4)
153ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_DEBUG_TRCSTS_SHIFT		1
154ba4dfef1SStephen Warren #define EQOS_MTL_TXQ0_DEBUG_TRCSTS_MASK			3
155ba4dfef1SStephen Warren 
156ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT		20
157ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_OPERATION_MODE_RQS_MASK		0x3ff
158ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT		14
159ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_OPERATION_MODE_RFD_MASK		0x3f
160ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT		8
161ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_OPERATION_MODE_RFA_MASK		0x3f
162ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_OPERATION_MODE_EHFC		BIT(7)
163ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_OPERATION_MODE_RSF		BIT(5)
164a7b3400fSFugang Duan #define EQOS_MTL_RXQ0_OPERATION_MODE_FEP		BIT(4)
165a7b3400fSFugang Duan #define EQOS_MTL_RXQ0_OPERATION_MODE_FUP		BIT(3)
166ba4dfef1SStephen Warren 
167ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_DEBUG_PRXQ_SHIFT			16
168ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_DEBUG_PRXQ_MASK			0x7fff
169ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_DEBUG_RXQSTS_SHIFT		4
170ba4dfef1SStephen Warren #define EQOS_MTL_RXQ0_DEBUG_RXQSTS_MASK			3
171ba4dfef1SStephen Warren 
172ba4dfef1SStephen Warren #define EQOS_DMA_REGS_BASE 0x1000
173ba4dfef1SStephen Warren struct eqos_dma_regs {
174ba4dfef1SStephen Warren 	uint32_t mode;					/* 0x1000 */
175ba4dfef1SStephen Warren 	uint32_t sysbus_mode;				/* 0x1004 */
176ba4dfef1SStephen Warren 	uint32_t unused_1008[(0x1100 - 0x1008) / 4];	/* 0x1008 */
177ba4dfef1SStephen Warren 	uint32_t ch0_control;				/* 0x1100 */
178ba4dfef1SStephen Warren 	uint32_t ch0_tx_control;			/* 0x1104 */
179ba4dfef1SStephen Warren 	uint32_t ch0_rx_control;			/* 0x1108 */
180ba4dfef1SStephen Warren 	uint32_t unused_110c;				/* 0x110c */
181ba4dfef1SStephen Warren 	uint32_t ch0_txdesc_list_haddress;		/* 0x1110 */
182ba4dfef1SStephen Warren 	uint32_t ch0_txdesc_list_address;		/* 0x1114 */
183ba4dfef1SStephen Warren 	uint32_t ch0_rxdesc_list_haddress;		/* 0x1118 */
184ba4dfef1SStephen Warren 	uint32_t ch0_rxdesc_list_address;		/* 0x111c */
185ba4dfef1SStephen Warren 	uint32_t ch0_txdesc_tail_pointer;		/* 0x1120 */
186ba4dfef1SStephen Warren 	uint32_t unused_1124;				/* 0x1124 */
187ba4dfef1SStephen Warren 	uint32_t ch0_rxdesc_tail_pointer;		/* 0x1128 */
188ba4dfef1SStephen Warren 	uint32_t ch0_txdesc_ring_length;		/* 0x112c */
189ba4dfef1SStephen Warren 	uint32_t ch0_rxdesc_ring_length;		/* 0x1130 */
190ba4dfef1SStephen Warren };
191ba4dfef1SStephen Warren 
192ba4dfef1SStephen Warren #define EQOS_DMA_MODE_SWR				BIT(0)
193ba4dfef1SStephen Warren 
194ba4dfef1SStephen Warren #define EQOS_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT		16
195ba4dfef1SStephen Warren #define EQOS_DMA_SYSBUS_MODE_RD_OSR_LMT_MASK		0xf
196ba4dfef1SStephen Warren #define EQOS_DMA_SYSBUS_MODE_EAME			BIT(11)
197ba4dfef1SStephen Warren #define EQOS_DMA_SYSBUS_MODE_BLEN16			BIT(3)
198ba4dfef1SStephen Warren #define EQOS_DMA_SYSBUS_MODE_BLEN8			BIT(2)
199ba4dfef1SStephen Warren #define EQOS_DMA_SYSBUS_MODE_BLEN4			BIT(1)
200ba4dfef1SStephen Warren 
201ba4dfef1SStephen Warren #define EQOS_DMA_CH0_CONTROL_PBLX8			BIT(16)
202ba4dfef1SStephen Warren 
203ba4dfef1SStephen Warren #define EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT		16
204ba4dfef1SStephen Warren #define EQOS_DMA_CH0_TX_CONTROL_TXPBL_MASK		0x3f
205ba4dfef1SStephen Warren #define EQOS_DMA_CH0_TX_CONTROL_OSP			BIT(4)
206ba4dfef1SStephen Warren #define EQOS_DMA_CH0_TX_CONTROL_ST			BIT(0)
207ba4dfef1SStephen Warren 
208ba4dfef1SStephen Warren #define EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT		16
209ba4dfef1SStephen Warren #define EQOS_DMA_CH0_RX_CONTROL_RXPBL_MASK		0x3f
210ba4dfef1SStephen Warren #define EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT		1
211ba4dfef1SStephen Warren #define EQOS_DMA_CH0_RX_CONTROL_RBSZ_MASK		0x3fff
212ba4dfef1SStephen Warren #define EQOS_DMA_CH0_RX_CONTROL_SR			BIT(0)
213ba4dfef1SStephen Warren 
214ba4dfef1SStephen Warren /* These registers are Tegra186-specific */
215ba4dfef1SStephen Warren #define EQOS_TEGRA186_REGS_BASE 0x8800
216ba4dfef1SStephen Warren struct eqos_tegra186_regs {
217ba4dfef1SStephen Warren 	uint32_t sdmemcomppadctrl;			/* 0x8800 */
218ba4dfef1SStephen Warren 	uint32_t auto_cal_config;			/* 0x8804 */
219ba4dfef1SStephen Warren 	uint32_t unused_8808;				/* 0x8808 */
220ba4dfef1SStephen Warren 	uint32_t auto_cal_status;			/* 0x880c */
221ba4dfef1SStephen Warren };
222ba4dfef1SStephen Warren 
223ba4dfef1SStephen Warren #define EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD	BIT(31)
224ba4dfef1SStephen Warren 
225ba4dfef1SStephen Warren #define EQOS_AUTO_CAL_CONFIG_START			BIT(31)
226ba4dfef1SStephen Warren #define EQOS_AUTO_CAL_CONFIG_ENABLE			BIT(29)
227ba4dfef1SStephen Warren 
228ba4dfef1SStephen Warren #define EQOS_AUTO_CAL_STATUS_ACTIVE			BIT(31)
229ba4dfef1SStephen Warren 
230ba4dfef1SStephen Warren /* Descriptors */
231ba4dfef1SStephen Warren 
232ba4dfef1SStephen Warren #define EQOS_DESCRIPTOR_WORDS	4
233ba4dfef1SStephen Warren #define EQOS_DESCRIPTOR_SIZE	(EQOS_DESCRIPTOR_WORDS * 4)
234ba4dfef1SStephen Warren /* We assume ARCH_DMA_MINALIGN >= 16; 16 is the EQOS HW minimum */
235ba4dfef1SStephen Warren #define EQOS_DESCRIPTOR_ALIGN	ARCH_DMA_MINALIGN
236ba4dfef1SStephen Warren #define EQOS_DESCRIPTORS_TX	4
237ba4dfef1SStephen Warren #define EQOS_DESCRIPTORS_RX	4
238ba4dfef1SStephen Warren #define EQOS_DESCRIPTORS_NUM	(EQOS_DESCRIPTORS_TX + EQOS_DESCRIPTORS_RX)
239ba4dfef1SStephen Warren #define EQOS_DESCRIPTORS_SIZE	ALIGN(EQOS_DESCRIPTORS_NUM * \
240ba4dfef1SStephen Warren 				      EQOS_DESCRIPTOR_SIZE, ARCH_DMA_MINALIGN)
241ba4dfef1SStephen Warren #define EQOS_BUFFER_ALIGN	ARCH_DMA_MINALIGN
242ba4dfef1SStephen Warren #define EQOS_MAX_PACKET_SIZE	ALIGN(1568, ARCH_DMA_MINALIGN)
243ba4dfef1SStephen Warren #define EQOS_RX_BUFFER_SIZE	(EQOS_DESCRIPTORS_RX * EQOS_MAX_PACKET_SIZE)
244ba4dfef1SStephen Warren 
245ba4dfef1SStephen Warren /*
246ba4dfef1SStephen Warren  * Warn if the cache-line size is larger than the descriptor size. In such
247ba4dfef1SStephen Warren  * cases the driver will likely fail because the CPU needs to flush the cache
248ba4dfef1SStephen Warren  * when requeuing RX buffers, therefore descriptors written by the hardware
249ba4dfef1SStephen Warren  * may be discarded. Architectures with full IO coherence, such as x86, do not
250ba4dfef1SStephen Warren  * experience this issue, and hence are excluded from this condition.
251ba4dfef1SStephen Warren  *
252ba4dfef1SStephen Warren  * This can be fixed by defining CONFIG_SYS_NONCACHED_MEMORY which will cause
253ba4dfef1SStephen Warren  * the driver to allocate descriptors from a pool of non-cached memory.
254ba4dfef1SStephen Warren  */
255ba4dfef1SStephen Warren #if EQOS_DESCRIPTOR_SIZE < ARCH_DMA_MINALIGN
256ba4dfef1SStephen Warren #if !defined(CONFIG_SYS_NONCACHED_MEMORY) && \
257ba4dfef1SStephen Warren 	!defined(CONFIG_SYS_DCACHE_OFF) && !defined(CONFIG_X86)
258ba4dfef1SStephen Warren #warning Cache line size is larger than descriptor size
259ba4dfef1SStephen Warren #endif
260ba4dfef1SStephen Warren #endif
261ba4dfef1SStephen Warren 
262ba4dfef1SStephen Warren struct eqos_desc {
263ba4dfef1SStephen Warren 	u32 des0;
264ba4dfef1SStephen Warren 	u32 des1;
265ba4dfef1SStephen Warren 	u32 des2;
266ba4dfef1SStephen Warren 	u32 des3;
267ba4dfef1SStephen Warren };
268ba4dfef1SStephen Warren 
269ba4dfef1SStephen Warren #define EQOS_DESC3_OWN		BIT(31)
270ba4dfef1SStephen Warren #define EQOS_DESC3_FD		BIT(29)
271ba4dfef1SStephen Warren #define EQOS_DESC3_LD		BIT(28)
272ba4dfef1SStephen Warren #define EQOS_DESC3_BUF1V	BIT(24)
273ba4dfef1SStephen Warren 
274ba4dfef1SStephen Warren /*
275ba4dfef1SStephen Warren  * TX and RX descriptors are 16 bytes. This causes problems with the cache
276ba4dfef1SStephen Warren  * maintenance on CPUs where the cache-line size exceeds the size of these
277ba4dfef1SStephen Warren  * descriptors. What will happen is that when the driver receives a packet
278ba4dfef1SStephen Warren  * it will be immediately requeued for the hardware to reuse. The CPU will
279ba4dfef1SStephen Warren  * therefore need to flush the cache-line containing the descriptor, which
280ba4dfef1SStephen Warren  * will cause all other descriptors in the same cache-line to be flushed
281ba4dfef1SStephen Warren  * along with it. If one of those descriptors had been written to by the
282ba4dfef1SStephen Warren  * device those changes (and the associated packet) will be lost.
283ba4dfef1SStephen Warren  *
284ba4dfef1SStephen Warren  * To work around this, we make use of non-cached memory if available. If
285ba4dfef1SStephen Warren  * descriptors are mapped uncached there's no need to manually flush them
286ba4dfef1SStephen Warren  * or invalidate them.
287ba4dfef1SStephen Warren  *
288ba4dfef1SStephen Warren  * Note that this only applies to descriptors. The packet data buffers do
289ba4dfef1SStephen Warren  * not have the same constraints since they are 1536 bytes large, so they
290ba4dfef1SStephen Warren  * are unlikely to share cache-lines.
291ba4dfef1SStephen Warren  */
eqos_alloc_descs(unsigned int num)292ba4dfef1SStephen Warren static void *eqos_alloc_descs(unsigned int num)
293ba4dfef1SStephen Warren {
294ba4dfef1SStephen Warren #ifdef CONFIG_SYS_NONCACHED_MEMORY
295ba4dfef1SStephen Warren 	return (void *)noncached_alloc(EQOS_DESCRIPTORS_SIZE,
296ba4dfef1SStephen Warren 				      EQOS_DESCRIPTOR_ALIGN);
297ba4dfef1SStephen Warren #else
298ba4dfef1SStephen Warren 	return memalign(EQOS_DESCRIPTOR_ALIGN, EQOS_DESCRIPTORS_SIZE);
299ba4dfef1SStephen Warren #endif
300ba4dfef1SStephen Warren }
301ba4dfef1SStephen Warren 
eqos_free_descs(void * descs)302ba4dfef1SStephen Warren static void eqos_free_descs(void *descs)
303ba4dfef1SStephen Warren {
304ba4dfef1SStephen Warren #ifdef CONFIG_SYS_NONCACHED_MEMORY
305ba4dfef1SStephen Warren 	/* FIXME: noncached_alloc() has no opposite */
306ba4dfef1SStephen Warren #else
307ba4dfef1SStephen Warren 	free(descs);
308ba4dfef1SStephen Warren #endif
309ba4dfef1SStephen Warren }
310ba4dfef1SStephen Warren 
3110fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_inval_desc_tegra186(void * desc)3127a4c4eddSChristophe Roullier static void eqos_inval_desc_tegra186(void *desc)
313ba4dfef1SStephen Warren {
314ba4dfef1SStephen Warren #ifndef CONFIG_SYS_NONCACHED_MEMORY
315ba4dfef1SStephen Warren 	unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1);
316ba4dfef1SStephen Warren 	unsigned long end = ALIGN(start + EQOS_DESCRIPTOR_SIZE,
317ba4dfef1SStephen Warren 				  ARCH_DMA_MINALIGN);
318ba4dfef1SStephen Warren 
319ba4dfef1SStephen Warren 	invalidate_dcache_range(start, end);
320ba4dfef1SStephen Warren #endif
321ba4dfef1SStephen Warren }
3220fe08d1bSDavid Wu #endif
323ba4dfef1SStephen Warren 
eqos_inval_desc_generic(void * desc)324a7b3400fSFugang Duan static void eqos_inval_desc_generic(void *desc)
3257a4c4eddSChristophe Roullier {
3267a4c4eddSChristophe Roullier #ifndef CONFIG_SYS_NONCACHED_MEMORY
3277a4c4eddSChristophe Roullier 	unsigned long start = rounddown((unsigned long)desc, ARCH_DMA_MINALIGN);
3287a4c4eddSChristophe Roullier 	unsigned long end = roundup((unsigned long)desc + EQOS_DESCRIPTOR_SIZE,
3297a4c4eddSChristophe Roullier 				    ARCH_DMA_MINALIGN);
3307a4c4eddSChristophe Roullier 
3317a4c4eddSChristophe Roullier 	invalidate_dcache_range(start, end);
3327a4c4eddSChristophe Roullier #endif
3337a4c4eddSChristophe Roullier }
3347a4c4eddSChristophe Roullier 
3350fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_flush_desc_tegra186(void * desc)3367a4c4eddSChristophe Roullier static void eqos_flush_desc_tegra186(void *desc)
337ba4dfef1SStephen Warren {
338ba4dfef1SStephen Warren #ifndef CONFIG_SYS_NONCACHED_MEMORY
339ba4dfef1SStephen Warren 	flush_cache((unsigned long)desc, EQOS_DESCRIPTOR_SIZE);
340ba4dfef1SStephen Warren #endif
341ba4dfef1SStephen Warren }
3420fe08d1bSDavid Wu #endif
343ba4dfef1SStephen Warren 
eqos_flush_desc_generic(void * desc)344a7b3400fSFugang Duan static void eqos_flush_desc_generic(void *desc)
3457a4c4eddSChristophe Roullier {
3467a4c4eddSChristophe Roullier #ifndef CONFIG_SYS_NONCACHED_MEMORY
3477a4c4eddSChristophe Roullier 	unsigned long start = rounddown((unsigned long)desc, ARCH_DMA_MINALIGN);
3487a4c4eddSChristophe Roullier 	unsigned long end = roundup((unsigned long)desc + EQOS_DESCRIPTOR_SIZE,
3497a4c4eddSChristophe Roullier 				    ARCH_DMA_MINALIGN);
3507a4c4eddSChristophe Roullier 
3517a4c4eddSChristophe Roullier 	flush_dcache_range(start, end);
3527a4c4eddSChristophe Roullier #endif
3537a4c4eddSChristophe Roullier }
3547a4c4eddSChristophe Roullier 
3550fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_inval_buffer_tegra186(void * buf,size_t size)3567a4c4eddSChristophe Roullier static void eqos_inval_buffer_tegra186(void *buf, size_t size)
357ba4dfef1SStephen Warren {
358ba4dfef1SStephen Warren 	unsigned long start = (unsigned long)buf & ~(ARCH_DMA_MINALIGN - 1);
359ba4dfef1SStephen Warren 	unsigned long end = ALIGN(start + size, ARCH_DMA_MINALIGN);
360ba4dfef1SStephen Warren 
361ba4dfef1SStephen Warren 	invalidate_dcache_range(start, end);
362ba4dfef1SStephen Warren }
3630fe08d1bSDavid Wu #endif
364ba4dfef1SStephen Warren 
eqos_inval_buffer_generic(void * buf,size_t size)365a7b3400fSFugang Duan static void eqos_inval_buffer_generic(void *buf, size_t size)
3667a4c4eddSChristophe Roullier {
3677a4c4eddSChristophe Roullier 	unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN);
3687a4c4eddSChristophe Roullier 	unsigned long end = roundup((unsigned long)buf + size,
3697a4c4eddSChristophe Roullier 				    ARCH_DMA_MINALIGN);
3707a4c4eddSChristophe Roullier 
3717a4c4eddSChristophe Roullier 	invalidate_dcache_range(start, end);
3727a4c4eddSChristophe Roullier }
3737a4c4eddSChristophe Roullier 
3740fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_flush_buffer_tegra186(void * buf,size_t size)3757a4c4eddSChristophe Roullier static void eqos_flush_buffer_tegra186(void *buf, size_t size)
376ba4dfef1SStephen Warren {
377ba4dfef1SStephen Warren 	flush_cache((unsigned long)buf, size);
378ba4dfef1SStephen Warren }
3790fe08d1bSDavid Wu #endif
380ba4dfef1SStephen Warren 
eqos_flush_buffer_generic(void * buf,size_t size)381a7b3400fSFugang Duan static void eqos_flush_buffer_generic(void *buf, size_t size)
3827a4c4eddSChristophe Roullier {
3837a4c4eddSChristophe Roullier 	unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN);
3847a4c4eddSChristophe Roullier 	unsigned long end = roundup((unsigned long)buf + size,
3857a4c4eddSChristophe Roullier 				    ARCH_DMA_MINALIGN);
3867a4c4eddSChristophe Roullier 
3877a4c4eddSChristophe Roullier 	flush_dcache_range(start, end);
3887a4c4eddSChristophe Roullier }
3897a4c4eddSChristophe Roullier 
eqos_mdio_wait_idle(struct eqos_priv * eqos)390ba4dfef1SStephen Warren static int eqos_mdio_wait_idle(struct eqos_priv *eqos)
391ba4dfef1SStephen Warren {
392b491b498SJon Lin 	return wait_for_bit_le32(&eqos->mac_regs->mdio_address,
393b491b498SJon Lin 				 EQOS_MAC_MDIO_ADDRESS_GB, false,
394b491b498SJon Lin 				 1000000, true);
395ba4dfef1SStephen Warren }
396ba4dfef1SStephen Warren 
eqos_mdio_read(struct mii_dev * bus,int mdio_addr,int mdio_devad,int mdio_reg)397ba4dfef1SStephen Warren static int eqos_mdio_read(struct mii_dev *bus, int mdio_addr, int mdio_devad,
398ba4dfef1SStephen Warren 			  int mdio_reg)
399ba4dfef1SStephen Warren {
400ba4dfef1SStephen Warren 	struct eqos_priv *eqos = bus->priv;
401ba4dfef1SStephen Warren 	u32 val;
402ba4dfef1SStephen Warren 	int ret;
403ba4dfef1SStephen Warren 
404ba4dfef1SStephen Warren 	debug("%s(dev=%p, addr=%x, reg=%d):\n", __func__, eqos->dev, mdio_addr,
405ba4dfef1SStephen Warren 	      mdio_reg);
406ba4dfef1SStephen Warren 
407ba4dfef1SStephen Warren 	ret = eqos_mdio_wait_idle(eqos);
408ba4dfef1SStephen Warren 	if (ret) {
40990aa625cSMasahiro Yamada 		pr_err("MDIO not idle at entry");
410ba4dfef1SStephen Warren 		return ret;
411ba4dfef1SStephen Warren 	}
412ba4dfef1SStephen Warren 
413ba4dfef1SStephen Warren 	val = readl(&eqos->mac_regs->mdio_address);
414ba4dfef1SStephen Warren 	val &= EQOS_MAC_MDIO_ADDRESS_SKAP |
415ba4dfef1SStephen Warren 		EQOS_MAC_MDIO_ADDRESS_C45E;
416ba4dfef1SStephen Warren 	val |= (mdio_addr << EQOS_MAC_MDIO_ADDRESS_PA_SHIFT) |
417ba4dfef1SStephen Warren 		(mdio_reg << EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT) |
4187a4c4eddSChristophe Roullier 		(eqos->config->config_mac_mdio <<
419ba4dfef1SStephen Warren 		 EQOS_MAC_MDIO_ADDRESS_CR_SHIFT) |
420ba4dfef1SStephen Warren 		(EQOS_MAC_MDIO_ADDRESS_GOC_READ <<
421ba4dfef1SStephen Warren 		 EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT) |
422ba4dfef1SStephen Warren 		EQOS_MAC_MDIO_ADDRESS_GB;
423ba4dfef1SStephen Warren 	writel(val, &eqos->mac_regs->mdio_address);
424ba4dfef1SStephen Warren 
4257a4c4eddSChristophe Roullier 	udelay(eqos->config->mdio_wait);
426ba4dfef1SStephen Warren 
427ba4dfef1SStephen Warren 	ret = eqos_mdio_wait_idle(eqos);
428ba4dfef1SStephen Warren 	if (ret) {
42990aa625cSMasahiro Yamada 		pr_err("MDIO read didn't complete");
430ba4dfef1SStephen Warren 		return ret;
431ba4dfef1SStephen Warren 	}
432ba4dfef1SStephen Warren 
433ba4dfef1SStephen Warren 	val = readl(&eqos->mac_regs->mdio_data);
434ba4dfef1SStephen Warren 	val &= EQOS_MAC_MDIO_DATA_GD_MASK;
435ba4dfef1SStephen Warren 
436ba4dfef1SStephen Warren 	debug("%s: val=%x\n", __func__, val);
437ba4dfef1SStephen Warren 
438ba4dfef1SStephen Warren 	return val;
439ba4dfef1SStephen Warren }
440ba4dfef1SStephen Warren 
eqos_mdio_write(struct mii_dev * bus,int mdio_addr,int mdio_devad,int mdio_reg,u16 mdio_val)441ba4dfef1SStephen Warren static int eqos_mdio_write(struct mii_dev *bus, int mdio_addr, int mdio_devad,
442ba4dfef1SStephen Warren 			   int mdio_reg, u16 mdio_val)
443ba4dfef1SStephen Warren {
444ba4dfef1SStephen Warren 	struct eqos_priv *eqos = bus->priv;
445ba4dfef1SStephen Warren 	u32 val;
446ba4dfef1SStephen Warren 	int ret;
447ba4dfef1SStephen Warren 
448ba4dfef1SStephen Warren 	debug("%s(dev=%p, addr=%x, reg=%d, val=%x):\n", __func__, eqos->dev,
449ba4dfef1SStephen Warren 	      mdio_addr, mdio_reg, mdio_val);
450ba4dfef1SStephen Warren 
451ba4dfef1SStephen Warren 	ret = eqos_mdio_wait_idle(eqos);
452ba4dfef1SStephen Warren 	if (ret) {
45390aa625cSMasahiro Yamada 		pr_err("MDIO not idle at entry");
454ba4dfef1SStephen Warren 		return ret;
455ba4dfef1SStephen Warren 	}
456ba4dfef1SStephen Warren 
457ba4dfef1SStephen Warren 	writel(mdio_val, &eqos->mac_regs->mdio_data);
458ba4dfef1SStephen Warren 
459ba4dfef1SStephen Warren 	val = readl(&eqos->mac_regs->mdio_address);
460ba4dfef1SStephen Warren 	val &= EQOS_MAC_MDIO_ADDRESS_SKAP |
461ba4dfef1SStephen Warren 		EQOS_MAC_MDIO_ADDRESS_C45E;
462ba4dfef1SStephen Warren 	val |= (mdio_addr << EQOS_MAC_MDIO_ADDRESS_PA_SHIFT) |
463ba4dfef1SStephen Warren 		(mdio_reg << EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT) |
4647a4c4eddSChristophe Roullier 		(eqos->config->config_mac_mdio <<
465ba4dfef1SStephen Warren 		 EQOS_MAC_MDIO_ADDRESS_CR_SHIFT) |
466ba4dfef1SStephen Warren 		(EQOS_MAC_MDIO_ADDRESS_GOC_WRITE <<
467ba4dfef1SStephen Warren 		 EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT) |
468ba4dfef1SStephen Warren 		EQOS_MAC_MDIO_ADDRESS_GB;
469ba4dfef1SStephen Warren 	writel(val, &eqos->mac_regs->mdio_address);
470ba4dfef1SStephen Warren 
4717a4c4eddSChristophe Roullier 	udelay(eqos->config->mdio_wait);
472ba4dfef1SStephen Warren 
473ba4dfef1SStephen Warren 	ret = eqos_mdio_wait_idle(eqos);
474ba4dfef1SStephen Warren 	if (ret) {
47590aa625cSMasahiro Yamada 		pr_err("MDIO read didn't complete");
476ba4dfef1SStephen Warren 		return ret;
477ba4dfef1SStephen Warren 	}
478ba4dfef1SStephen Warren 
479ba4dfef1SStephen Warren 	return 0;
480ba4dfef1SStephen Warren }
481ba4dfef1SStephen Warren 
4820fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_start_clks_tegra186(struct udevice * dev)483ba4dfef1SStephen Warren static int eqos_start_clks_tegra186(struct udevice *dev)
484ba4dfef1SStephen Warren {
485a7b3400fSFugang Duan #ifdef CONFIG_CLK
486ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
487ba4dfef1SStephen Warren 	int ret;
488ba4dfef1SStephen Warren 
489ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
490ba4dfef1SStephen Warren 
491ba4dfef1SStephen Warren 	ret = clk_enable(&eqos->clk_slave_bus);
492ba4dfef1SStephen Warren 	if (ret < 0) {
49390aa625cSMasahiro Yamada 		pr_err("clk_enable(clk_slave_bus) failed: %d", ret);
494ba4dfef1SStephen Warren 		goto err;
495ba4dfef1SStephen Warren 	}
496ba4dfef1SStephen Warren 
497ba4dfef1SStephen Warren 	ret = clk_enable(&eqos->clk_master_bus);
498ba4dfef1SStephen Warren 	if (ret < 0) {
49990aa625cSMasahiro Yamada 		pr_err("clk_enable(clk_master_bus) failed: %d", ret);
500ba4dfef1SStephen Warren 		goto err_disable_clk_slave_bus;
501ba4dfef1SStephen Warren 	}
502ba4dfef1SStephen Warren 
503ba4dfef1SStephen Warren 	ret = clk_enable(&eqos->clk_rx);
504ba4dfef1SStephen Warren 	if (ret < 0) {
50590aa625cSMasahiro Yamada 		pr_err("clk_enable(clk_rx) failed: %d", ret);
506ba4dfef1SStephen Warren 		goto err_disable_clk_master_bus;
507ba4dfef1SStephen Warren 	}
508ba4dfef1SStephen Warren 
509ba4dfef1SStephen Warren 	ret = clk_enable(&eqos->clk_ptp_ref);
510ba4dfef1SStephen Warren 	if (ret < 0) {
51190aa625cSMasahiro Yamada 		pr_err("clk_enable(clk_ptp_ref) failed: %d", ret);
512ba4dfef1SStephen Warren 		goto err_disable_clk_rx;
513ba4dfef1SStephen Warren 	}
514ba4dfef1SStephen Warren 
515ba4dfef1SStephen Warren 	ret = clk_set_rate(&eqos->clk_ptp_ref, 125 * 1000 * 1000);
516ba4dfef1SStephen Warren 	if (ret < 0) {
51790aa625cSMasahiro Yamada 		pr_err("clk_set_rate(clk_ptp_ref) failed: %d", ret);
518ba4dfef1SStephen Warren 		goto err_disable_clk_ptp_ref;
519ba4dfef1SStephen Warren 	}
520ba4dfef1SStephen Warren 
521ba4dfef1SStephen Warren 	ret = clk_enable(&eqos->clk_tx);
522ba4dfef1SStephen Warren 	if (ret < 0) {
52390aa625cSMasahiro Yamada 		pr_err("clk_enable(clk_tx) failed: %d", ret);
524ba4dfef1SStephen Warren 		goto err_disable_clk_ptp_ref;
525ba4dfef1SStephen Warren 	}
526a7b3400fSFugang Duan #endif
527ba4dfef1SStephen Warren 
528ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
529ba4dfef1SStephen Warren 	return 0;
530ba4dfef1SStephen Warren 
531a7b3400fSFugang Duan #ifdef CONFIG_CLK
532ba4dfef1SStephen Warren err_disable_clk_ptp_ref:
533ba4dfef1SStephen Warren 	clk_disable(&eqos->clk_ptp_ref);
534ba4dfef1SStephen Warren err_disable_clk_rx:
535ba4dfef1SStephen Warren 	clk_disable(&eqos->clk_rx);
536ba4dfef1SStephen Warren err_disable_clk_master_bus:
537ba4dfef1SStephen Warren 	clk_disable(&eqos->clk_master_bus);
538ba4dfef1SStephen Warren err_disable_clk_slave_bus:
539ba4dfef1SStephen Warren 	clk_disable(&eqos->clk_slave_bus);
540ba4dfef1SStephen Warren err:
541ba4dfef1SStephen Warren 	debug("%s: FAILED: %d\n", __func__, ret);
542ba4dfef1SStephen Warren 	return ret;
543a7b3400fSFugang Duan #endif
544ba4dfef1SStephen Warren }
545ba4dfef1SStephen Warren 
eqos_start_clks_stm32(struct udevice * dev)5467a4c4eddSChristophe Roullier static int eqos_start_clks_stm32(struct udevice *dev)
5477a4c4eddSChristophe Roullier {
548a7b3400fSFugang Duan #ifdef CONFIG_CLK
5497a4c4eddSChristophe Roullier 	struct eqos_priv *eqos = dev_get_priv(dev);
5507a4c4eddSChristophe Roullier 	int ret;
5517a4c4eddSChristophe Roullier 
5527a4c4eddSChristophe Roullier 	debug("%s(dev=%p):\n", __func__, dev);
5537a4c4eddSChristophe Roullier 
5547a4c4eddSChristophe Roullier 	ret = clk_enable(&eqos->clk_master_bus);
5557a4c4eddSChristophe Roullier 	if (ret < 0) {
5567a4c4eddSChristophe Roullier 		pr_err("clk_enable(clk_master_bus) failed: %d", ret);
5577a4c4eddSChristophe Roullier 		goto err;
5587a4c4eddSChristophe Roullier 	}
5597a4c4eddSChristophe Roullier 
560b29cefabSDavid Wu 	if (clk_valid(&eqos->clk_rx)) {
5617a4c4eddSChristophe Roullier 		ret = clk_enable(&eqos->clk_rx);
5627a4c4eddSChristophe Roullier 		if (ret < 0) {
5637a4c4eddSChristophe Roullier 			pr_err("clk_enable(clk_rx) failed: %d", ret);
5647a4c4eddSChristophe Roullier 			goto err_disable_clk_master_bus;
5657a4c4eddSChristophe Roullier 		}
566b29cefabSDavid Wu 	}
5677a4c4eddSChristophe Roullier 
568b29cefabSDavid Wu 	if (clk_valid(&eqos->clk_tx)) {
5697a4c4eddSChristophe Roullier 		ret = clk_enable(&eqos->clk_tx);
5707a4c4eddSChristophe Roullier 		if (ret < 0) {
5717a4c4eddSChristophe Roullier 			pr_err("clk_enable(clk_tx) failed: %d", ret);
5727a4c4eddSChristophe Roullier 			goto err_disable_clk_rx;
5737a4c4eddSChristophe Roullier 		}
574b29cefabSDavid Wu 	}
5757a4c4eddSChristophe Roullier 
5767a4c4eddSChristophe Roullier 	if (clk_valid(&eqos->clk_ck)) {
5777a4c4eddSChristophe Roullier 		ret = clk_enable(&eqos->clk_ck);
5787a4c4eddSChristophe Roullier 		if (ret < 0) {
5797a4c4eddSChristophe Roullier 			pr_err("clk_enable(clk_ck) failed: %d", ret);
5807a4c4eddSChristophe Roullier 			goto err_disable_clk_tx;
5817a4c4eddSChristophe Roullier 		}
5827a4c4eddSChristophe Roullier 	}
583a7b3400fSFugang Duan #endif
5847a4c4eddSChristophe Roullier 
5857a4c4eddSChristophe Roullier 	debug("%s: OK\n", __func__);
5867a4c4eddSChristophe Roullier 	return 0;
5877a4c4eddSChristophe Roullier 
588a7b3400fSFugang Duan #ifdef CONFIG_CLK
5897a4c4eddSChristophe Roullier err_disable_clk_tx:
590b29cefabSDavid Wu 	if (clk_valid(&eqos->clk_tx))
5917a4c4eddSChristophe Roullier 		clk_disable(&eqos->clk_tx);
5927a4c4eddSChristophe Roullier err_disable_clk_rx:
593b29cefabSDavid Wu 	if (clk_valid(&eqos->clk_rx))
5947a4c4eddSChristophe Roullier 		clk_disable(&eqos->clk_rx);
5957a4c4eddSChristophe Roullier err_disable_clk_master_bus:
5967a4c4eddSChristophe Roullier 	clk_disable(&eqos->clk_master_bus);
5977a4c4eddSChristophe Roullier err:
5987a4c4eddSChristophe Roullier 	debug("%s: FAILED: %d\n", __func__, ret);
5997a4c4eddSChristophe Roullier 	return ret;
600a7b3400fSFugang Duan #endif
601a7b3400fSFugang Duan }
602a7b3400fSFugang Duan 
eqos_start_clks_imx(struct udevice * dev)603a7b3400fSFugang Duan static int eqos_start_clks_imx(struct udevice *dev)
604a7b3400fSFugang Duan {
605a7b3400fSFugang Duan 	return 0;
6067a4c4eddSChristophe Roullier }
6077a4c4eddSChristophe Roullier 
eqos_stop_clks_tegra186(struct udevice * dev)6088aaada72SPatrick Delaunay static void eqos_stop_clks_tegra186(struct udevice *dev)
609ba4dfef1SStephen Warren {
610a7b3400fSFugang Duan #ifdef CONFIG_CLK
611ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
612ba4dfef1SStephen Warren 
613ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
614ba4dfef1SStephen Warren 
615ba4dfef1SStephen Warren 	clk_disable(&eqos->clk_tx);
616ba4dfef1SStephen Warren 	clk_disable(&eqos->clk_ptp_ref);
617ba4dfef1SStephen Warren 	clk_disable(&eqos->clk_rx);
618ba4dfef1SStephen Warren 	clk_disable(&eqos->clk_master_bus);
619ba4dfef1SStephen Warren 	clk_disable(&eqos->clk_slave_bus);
620a7b3400fSFugang Duan #endif
621ba4dfef1SStephen Warren 
622ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
623ba4dfef1SStephen Warren }
624ba4dfef1SStephen Warren 
eqos_stop_clks_stm32(struct udevice * dev)6258aaada72SPatrick Delaunay static void eqos_stop_clks_stm32(struct udevice *dev)
6267a4c4eddSChristophe Roullier {
627a7b3400fSFugang Duan #ifdef CONFIG_CLK
6287a4c4eddSChristophe Roullier 	struct eqos_priv *eqos = dev_get_priv(dev);
6297a4c4eddSChristophe Roullier 
6307a4c4eddSChristophe Roullier 	debug("%s(dev=%p):\n", __func__, dev);
6317a4c4eddSChristophe Roullier 
632b29cefabSDavid Wu 	if (clk_valid(&eqos->clk_tx))
6337a4c4eddSChristophe Roullier 		clk_disable(&eqos->clk_tx);
634b29cefabSDavid Wu 	if (clk_valid(&eqos->clk_rx))
6357a4c4eddSChristophe Roullier 		clk_disable(&eqos->clk_rx);
6367a4c4eddSChristophe Roullier 	clk_disable(&eqos->clk_master_bus);
6377a4c4eddSChristophe Roullier 	if (clk_valid(&eqos->clk_ck))
6387a4c4eddSChristophe Roullier 		clk_disable(&eqos->clk_ck);
639a7b3400fSFugang Duan #endif
6407a4c4eddSChristophe Roullier 
6417a4c4eddSChristophe Roullier 	debug("%s: OK\n", __func__);
6427a4c4eddSChristophe Roullier }
6437a4c4eddSChristophe Roullier 
eqos_stop_clks_imx(struct udevice * dev)644a7b3400fSFugang Duan static void eqos_stop_clks_imx(struct udevice *dev)
645a7b3400fSFugang Duan {
646a7b3400fSFugang Duan 	/* empty */
647a7b3400fSFugang Duan }
648a7b3400fSFugang Duan 
eqos_start_resets_tegra186(struct udevice * dev)649ba4dfef1SStephen Warren static int eqos_start_resets_tegra186(struct udevice *dev)
650ba4dfef1SStephen Warren {
651ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
652ba4dfef1SStephen Warren 	int ret;
653ba4dfef1SStephen Warren 
654ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
655ba4dfef1SStephen Warren 
656ba4dfef1SStephen Warren 	ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
657ba4dfef1SStephen Warren 	if (ret < 0) {
65890aa625cSMasahiro Yamada 		pr_err("dm_gpio_set_value(phy_reset, assert) failed: %d", ret);
659ba4dfef1SStephen Warren 		return ret;
660ba4dfef1SStephen Warren 	}
661ba4dfef1SStephen Warren 
662ba4dfef1SStephen Warren 	udelay(2);
663ba4dfef1SStephen Warren 
664ba4dfef1SStephen Warren 	ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
665ba4dfef1SStephen Warren 	if (ret < 0) {
66690aa625cSMasahiro Yamada 		pr_err("dm_gpio_set_value(phy_reset, deassert) failed: %d", ret);
667ba4dfef1SStephen Warren 		return ret;
668ba4dfef1SStephen Warren 	}
669ba4dfef1SStephen Warren 
670ba4dfef1SStephen Warren 	ret = reset_assert(&eqos->reset_ctl);
671ba4dfef1SStephen Warren 	if (ret < 0) {
67290aa625cSMasahiro Yamada 		pr_err("reset_assert() failed: %d", ret);
673ba4dfef1SStephen Warren 		return ret;
674ba4dfef1SStephen Warren 	}
675ba4dfef1SStephen Warren 
676ba4dfef1SStephen Warren 	udelay(2);
677ba4dfef1SStephen Warren 
678ba4dfef1SStephen Warren 	ret = reset_deassert(&eqos->reset_ctl);
679ba4dfef1SStephen Warren 	if (ret < 0) {
68090aa625cSMasahiro Yamada 		pr_err("reset_deassert() failed: %d", ret);
681ba4dfef1SStephen Warren 		return ret;
682ba4dfef1SStephen Warren 	}
683ba4dfef1SStephen Warren 
684ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
685ba4dfef1SStephen Warren 	return 0;
686ba4dfef1SStephen Warren }
6870fe08d1bSDavid Wu #endif
688ba4dfef1SStephen Warren 
eqos_start_resets_stm32(struct udevice * dev)6897a4c4eddSChristophe Roullier static int eqos_start_resets_stm32(struct udevice *dev)
6907a4c4eddSChristophe Roullier {
6915bd3c538SChristophe Roullier 	struct eqos_priv *eqos = dev_get_priv(dev);
6925bd3c538SChristophe Roullier 	int ret;
6935bd3c538SChristophe Roullier 
6945bd3c538SChristophe Roullier 	debug("%s(dev=%p):\n", __func__, dev);
6955bd3c538SChristophe Roullier 	if (dm_gpio_is_valid(&eqos->phy_reset_gpio)) {
69613105a0bSDavid Wu 		ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
69713105a0bSDavid Wu 		if (ret < 0) {
69813105a0bSDavid Wu 			pr_err("dm_gpio_set_value(phy_reset, deassert) failed: %d",
69913105a0bSDavid Wu 			       ret);
70013105a0bSDavid Wu 			return ret;
70113105a0bSDavid Wu 		}
70213105a0bSDavid Wu 
70313105a0bSDavid Wu 		udelay(eqos->reset_delays[0]);
70413105a0bSDavid Wu 
7055bd3c538SChristophe Roullier 		ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
7065bd3c538SChristophe Roullier 		if (ret < 0) {
7075bd3c538SChristophe Roullier 			pr_err("dm_gpio_set_value(phy_reset, assert) failed: %d",
7085bd3c538SChristophe Roullier 			       ret);
7095bd3c538SChristophe Roullier 			return ret;
7105bd3c538SChristophe Roullier 		}
7115bd3c538SChristophe Roullier 
71213105a0bSDavid Wu 		udelay(eqos->reset_delays[1]);
7135bd3c538SChristophe Roullier 
7145bd3c538SChristophe Roullier 		ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
7155bd3c538SChristophe Roullier 		if (ret < 0) {
7165bd3c538SChristophe Roullier 			pr_err("dm_gpio_set_value(phy_reset, deassert) failed: %d",
7175bd3c538SChristophe Roullier 			       ret);
7185bd3c538SChristophe Roullier 			return ret;
7195bd3c538SChristophe Roullier 		}
72013105a0bSDavid Wu 
72113105a0bSDavid Wu 		udelay(eqos->reset_delays[2]);
7225bd3c538SChristophe Roullier 	}
7235bd3c538SChristophe Roullier 	debug("%s: OK\n", __func__);
7245bd3c538SChristophe Roullier 
7257a4c4eddSChristophe Roullier 	return 0;
7267a4c4eddSChristophe Roullier }
7277a4c4eddSChristophe Roullier 
7280fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_start_resets_imx(struct udevice * dev)729a7b3400fSFugang Duan static int eqos_start_resets_imx(struct udevice *dev)
730a7b3400fSFugang Duan {
731a7b3400fSFugang Duan 	return 0;
732a7b3400fSFugang Duan }
733a7b3400fSFugang Duan 
eqos_stop_resets_tegra186(struct udevice * dev)734ba4dfef1SStephen Warren static int eqos_stop_resets_tegra186(struct udevice *dev)
735ba4dfef1SStephen Warren {
736ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
737ba4dfef1SStephen Warren 
738ba4dfef1SStephen Warren 	reset_assert(&eqos->reset_ctl);
739ba4dfef1SStephen Warren 	dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
740ba4dfef1SStephen Warren 
741ba4dfef1SStephen Warren 	return 0;
742ba4dfef1SStephen Warren }
7430fe08d1bSDavid Wu #endif
744ba4dfef1SStephen Warren 
eqos_stop_resets_stm32(struct udevice * dev)7457a4c4eddSChristophe Roullier static int eqos_stop_resets_stm32(struct udevice *dev)
7467a4c4eddSChristophe Roullier {
7475bd3c538SChristophe Roullier 	struct eqos_priv *eqos = dev_get_priv(dev);
7485bd3c538SChristophe Roullier 	int ret;
7495bd3c538SChristophe Roullier 
7505bd3c538SChristophe Roullier 	if (dm_gpio_is_valid(&eqos->phy_reset_gpio)) {
7515bd3c538SChristophe Roullier 		ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
7525bd3c538SChristophe Roullier 		if (ret < 0) {
7535bd3c538SChristophe Roullier 			pr_err("dm_gpio_set_value(phy_reset, assert) failed: %d",
7545bd3c538SChristophe Roullier 			       ret);
7555bd3c538SChristophe Roullier 			return ret;
7565bd3c538SChristophe Roullier 		}
7575bd3c538SChristophe Roullier 	}
7585bd3c538SChristophe Roullier 
7597a4c4eddSChristophe Roullier 	return 0;
7607a4c4eddSChristophe Roullier }
7617a4c4eddSChristophe Roullier 
7620fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_stop_resets_imx(struct udevice * dev)763a7b3400fSFugang Duan static int eqos_stop_resets_imx(struct udevice *dev)
764a7b3400fSFugang Duan {
765a7b3400fSFugang Duan 	return 0;
766a7b3400fSFugang Duan }
767a7b3400fSFugang Duan 
eqos_calibrate_pads_tegra186(struct udevice * dev)768ba4dfef1SStephen Warren static int eqos_calibrate_pads_tegra186(struct udevice *dev)
769ba4dfef1SStephen Warren {
770ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
771ba4dfef1SStephen Warren 	int ret;
772ba4dfef1SStephen Warren 
773ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
774ba4dfef1SStephen Warren 
775ba4dfef1SStephen Warren 	setbits_le32(&eqos->tegra186_regs->sdmemcomppadctrl,
776ba4dfef1SStephen Warren 		     EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD);
777ba4dfef1SStephen Warren 
778ba4dfef1SStephen Warren 	udelay(1);
779ba4dfef1SStephen Warren 
780ba4dfef1SStephen Warren 	setbits_le32(&eqos->tegra186_regs->auto_cal_config,
781ba4dfef1SStephen Warren 		     EQOS_AUTO_CAL_CONFIG_START | EQOS_AUTO_CAL_CONFIG_ENABLE);
782ba4dfef1SStephen Warren 
783b491b498SJon Lin 	ret = wait_for_bit_le32(&eqos->tegra186_regs->auto_cal_status,
784ba4dfef1SStephen Warren 				EQOS_AUTO_CAL_STATUS_ACTIVE, true, 10, false);
785ba4dfef1SStephen Warren 	if (ret) {
78690aa625cSMasahiro Yamada 		pr_err("calibrate didn't start");
787ba4dfef1SStephen Warren 		goto failed;
788ba4dfef1SStephen Warren 	}
789ba4dfef1SStephen Warren 
790b491b498SJon Lin 	ret = wait_for_bit_le32(&eqos->tegra186_regs->auto_cal_status,
791ba4dfef1SStephen Warren 				EQOS_AUTO_CAL_STATUS_ACTIVE, false, 10, false);
792ba4dfef1SStephen Warren 	if (ret) {
79390aa625cSMasahiro Yamada 		pr_err("calibrate didn't finish");
794ba4dfef1SStephen Warren 		goto failed;
795ba4dfef1SStephen Warren 	}
796ba4dfef1SStephen Warren 
797ba4dfef1SStephen Warren 	ret = 0;
798ba4dfef1SStephen Warren 
799ba4dfef1SStephen Warren failed:
800ba4dfef1SStephen Warren 	clrbits_le32(&eqos->tegra186_regs->sdmemcomppadctrl,
801ba4dfef1SStephen Warren 		     EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD);
802ba4dfef1SStephen Warren 
803ba4dfef1SStephen Warren 	debug("%s: returns %d\n", __func__, ret);
804ba4dfef1SStephen Warren 
805ba4dfef1SStephen Warren 	return ret;
806ba4dfef1SStephen Warren }
807ba4dfef1SStephen Warren 
eqos_disable_calibration_tegra186(struct udevice * dev)808ba4dfef1SStephen Warren static int eqos_disable_calibration_tegra186(struct udevice *dev)
809ba4dfef1SStephen Warren {
810ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
811ba4dfef1SStephen Warren 
812ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
813ba4dfef1SStephen Warren 
814ba4dfef1SStephen Warren 	clrbits_le32(&eqos->tegra186_regs->auto_cal_config,
815ba4dfef1SStephen Warren 		     EQOS_AUTO_CAL_CONFIG_ENABLE);
816ba4dfef1SStephen Warren 
817ba4dfef1SStephen Warren 	return 0;
818ba4dfef1SStephen Warren }
819ba4dfef1SStephen Warren 
eqos_get_tick_clk_rate_tegra186(struct udevice * dev)820ba4dfef1SStephen Warren static ulong eqos_get_tick_clk_rate_tegra186(struct udevice *dev)
821ba4dfef1SStephen Warren {
822a7b3400fSFugang Duan #ifdef CONFIG_CLK
823ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
824ba4dfef1SStephen Warren 
825ba4dfef1SStephen Warren 	return clk_get_rate(&eqos->clk_slave_bus);
826a7b3400fSFugang Duan #else
827a7b3400fSFugang Duan 	return 0;
828a7b3400fSFugang Duan #endif
829ba4dfef1SStephen Warren }
8300fe08d1bSDavid Wu #endif
831ba4dfef1SStephen Warren 
eqos_get_tick_clk_rate_stm32(struct udevice * dev)8327a4c4eddSChristophe Roullier static ulong eqos_get_tick_clk_rate_stm32(struct udevice *dev)
8337a4c4eddSChristophe Roullier {
834a7b3400fSFugang Duan #ifdef CONFIG_CLK
8357a4c4eddSChristophe Roullier 	struct eqos_priv *eqos = dev_get_priv(dev);
8367a4c4eddSChristophe Roullier 
837*745dad46SDavid Wu 	if (eqos->clk_master_bus.id)
8387a4c4eddSChristophe Roullier 		return clk_get_rate(&eqos->clk_master_bus);
839*745dad46SDavid Wu 	else
840*745dad46SDavid Wu 		return 0;
841a7b3400fSFugang Duan #else
842a7b3400fSFugang Duan 	return 0;
843a7b3400fSFugang Duan #endif
844a7b3400fSFugang Duan }
845a7b3400fSFugang Duan 
8460fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
imx_get_eqos_csr_clk(void)847ad018a0cSFugang Duan __weak u32 imx_get_eqos_csr_clk(void)
848ad018a0cSFugang Duan {
849ad018a0cSFugang Duan 	return 100 * 1000000;
850ad018a0cSFugang Duan }
imx_eqos_txclk_set_rate(unsigned long rate)851ad018a0cSFugang Duan __weak int imx_eqos_txclk_set_rate(unsigned long rate)
852ad018a0cSFugang Duan {
853ad018a0cSFugang Duan 	return 0;
854ad018a0cSFugang Duan }
855ad018a0cSFugang Duan 
eqos_get_tick_clk_rate_imx(struct udevice * dev)856a7b3400fSFugang Duan static ulong eqos_get_tick_clk_rate_imx(struct udevice *dev)
857a7b3400fSFugang Duan {
858ad018a0cSFugang Duan 	return imx_get_eqos_csr_clk();
8597a4c4eddSChristophe Roullier }
8600fe08d1bSDavid Wu #endif
8617a4c4eddSChristophe Roullier 
eqos_calibrate_pads_stm32(struct udevice * dev)8627a4c4eddSChristophe Roullier static int eqos_calibrate_pads_stm32(struct udevice *dev)
8637a4c4eddSChristophe Roullier {
8647a4c4eddSChristophe Roullier 	return 0;
8657a4c4eddSChristophe Roullier }
8667a4c4eddSChristophe Roullier 
8670fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_calibrate_pads_imx(struct udevice * dev)868a7b3400fSFugang Duan static int eqos_calibrate_pads_imx(struct udevice *dev)
869a7b3400fSFugang Duan {
870a7b3400fSFugang Duan 	return 0;
871a7b3400fSFugang Duan }
8720fe08d1bSDavid Wu #endif
873a7b3400fSFugang Duan 
eqos_disable_calibration_stm32(struct udevice * dev)8747a4c4eddSChristophe Roullier static int eqos_disable_calibration_stm32(struct udevice *dev)
8757a4c4eddSChristophe Roullier {
8767a4c4eddSChristophe Roullier 	return 0;
8777a4c4eddSChristophe Roullier }
8787a4c4eddSChristophe Roullier 
8790fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_disable_calibration_imx(struct udevice * dev)880a7b3400fSFugang Duan static int eqos_disable_calibration_imx(struct udevice *dev)
881a7b3400fSFugang Duan {
882a7b3400fSFugang Duan 	return 0;
883a7b3400fSFugang Duan }
8840fe08d1bSDavid Wu #endif
885a7b3400fSFugang Duan 
eqos_set_full_duplex(struct udevice * dev)886ba4dfef1SStephen Warren static int eqos_set_full_duplex(struct udevice *dev)
887ba4dfef1SStephen Warren {
888ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
889ba4dfef1SStephen Warren 
890ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
891ba4dfef1SStephen Warren 
892ba4dfef1SStephen Warren 	setbits_le32(&eqos->mac_regs->configuration, EQOS_MAC_CONFIGURATION_DM);
893ba4dfef1SStephen Warren 
894ba4dfef1SStephen Warren 	return 0;
895ba4dfef1SStephen Warren }
896ba4dfef1SStephen Warren 
eqos_set_half_duplex(struct udevice * dev)897ba4dfef1SStephen Warren static int eqos_set_half_duplex(struct udevice *dev)
898ba4dfef1SStephen Warren {
899ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
900ba4dfef1SStephen Warren 
901ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
902ba4dfef1SStephen Warren 
903ba4dfef1SStephen Warren 	clrbits_le32(&eqos->mac_regs->configuration, EQOS_MAC_CONFIGURATION_DM);
904ba4dfef1SStephen Warren 
905ba4dfef1SStephen Warren 	/* WAR: Flush TX queue when switching to half-duplex */
906ba4dfef1SStephen Warren 	setbits_le32(&eqos->mtl_regs->txq0_operation_mode,
907ba4dfef1SStephen Warren 		     EQOS_MTL_TXQ0_OPERATION_MODE_FTQ);
908ba4dfef1SStephen Warren 
909ba4dfef1SStephen Warren 	return 0;
910ba4dfef1SStephen Warren }
911ba4dfef1SStephen Warren 
eqos_set_gmii_speed(struct udevice * dev)912ba4dfef1SStephen Warren static int eqos_set_gmii_speed(struct udevice *dev)
913ba4dfef1SStephen Warren {
914ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
915ba4dfef1SStephen Warren 
916ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
917ba4dfef1SStephen Warren 
918ba4dfef1SStephen Warren 	clrbits_le32(&eqos->mac_regs->configuration,
919ba4dfef1SStephen Warren 		     EQOS_MAC_CONFIGURATION_PS | EQOS_MAC_CONFIGURATION_FES);
920ba4dfef1SStephen Warren 
921ba4dfef1SStephen Warren 	return 0;
922ba4dfef1SStephen Warren }
923ba4dfef1SStephen Warren 
eqos_set_mii_speed_100(struct udevice * dev)924ba4dfef1SStephen Warren static int eqos_set_mii_speed_100(struct udevice *dev)
925ba4dfef1SStephen Warren {
926ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
927ba4dfef1SStephen Warren 
928ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
929ba4dfef1SStephen Warren 
930ba4dfef1SStephen Warren 	setbits_le32(&eqos->mac_regs->configuration,
931ba4dfef1SStephen Warren 		     EQOS_MAC_CONFIGURATION_PS | EQOS_MAC_CONFIGURATION_FES);
932ba4dfef1SStephen Warren 
933ba4dfef1SStephen Warren 	return 0;
934ba4dfef1SStephen Warren }
935ba4dfef1SStephen Warren 
eqos_set_mii_speed_10(struct udevice * dev)936ba4dfef1SStephen Warren static int eqos_set_mii_speed_10(struct udevice *dev)
937ba4dfef1SStephen Warren {
938ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
939ba4dfef1SStephen Warren 
940ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
941ba4dfef1SStephen Warren 
942ba4dfef1SStephen Warren 	clrsetbits_le32(&eqos->mac_regs->configuration,
943ba4dfef1SStephen Warren 			EQOS_MAC_CONFIGURATION_FES, EQOS_MAC_CONFIGURATION_PS);
944ba4dfef1SStephen Warren 
945ba4dfef1SStephen Warren 	return 0;
946ba4dfef1SStephen Warren }
947ba4dfef1SStephen Warren 
9480fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_set_tx_clk_speed_tegra186(struct udevice * dev)949ba4dfef1SStephen Warren static int eqos_set_tx_clk_speed_tegra186(struct udevice *dev)
950ba4dfef1SStephen Warren {
951a7b3400fSFugang Duan #ifdef CONFIG_CLK
952ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
953ba4dfef1SStephen Warren 	ulong rate;
954ba4dfef1SStephen Warren 	int ret;
955ba4dfef1SStephen Warren 
956ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
957ba4dfef1SStephen Warren 
958ba4dfef1SStephen Warren 	switch (eqos->phy->speed) {
959ba4dfef1SStephen Warren 	case SPEED_1000:
960ba4dfef1SStephen Warren 		rate = 125 * 1000 * 1000;
961ba4dfef1SStephen Warren 		break;
962ba4dfef1SStephen Warren 	case SPEED_100:
963ba4dfef1SStephen Warren 		rate = 25 * 1000 * 1000;
964ba4dfef1SStephen Warren 		break;
965ba4dfef1SStephen Warren 	case SPEED_10:
966ba4dfef1SStephen Warren 		rate = 2.5 * 1000 * 1000;
967ba4dfef1SStephen Warren 		break;
968ba4dfef1SStephen Warren 	default:
96990aa625cSMasahiro Yamada 		pr_err("invalid speed %d", eqos->phy->speed);
970ba4dfef1SStephen Warren 		return -EINVAL;
971ba4dfef1SStephen Warren 	}
972ba4dfef1SStephen Warren 
973ba4dfef1SStephen Warren 	ret = clk_set_rate(&eqos->clk_tx, rate);
974ba4dfef1SStephen Warren 	if (ret < 0) {
97590aa625cSMasahiro Yamada 		pr_err("clk_set_rate(tx_clk, %lu) failed: %d", rate, ret);
976ba4dfef1SStephen Warren 		return ret;
977ba4dfef1SStephen Warren 	}
978a7b3400fSFugang Duan #endif
979ba4dfef1SStephen Warren 
980ba4dfef1SStephen Warren 	return 0;
981ba4dfef1SStephen Warren }
9820fe08d1bSDavid Wu #endif
983ba4dfef1SStephen Warren 
eqos_set_tx_clk_speed_stm32(struct udevice * dev)9847a4c4eddSChristophe Roullier static int eqos_set_tx_clk_speed_stm32(struct udevice *dev)
9857a4c4eddSChristophe Roullier {
9867a4c4eddSChristophe Roullier 	return 0;
9877a4c4eddSChristophe Roullier }
9887a4c4eddSChristophe Roullier 
9890fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_set_tx_clk_speed_imx(struct udevice * dev)990a7b3400fSFugang Duan static int eqos_set_tx_clk_speed_imx(struct udevice *dev)
991a7b3400fSFugang Duan {
992ad018a0cSFugang Duan 	struct eqos_priv *eqos = dev_get_priv(dev);
993ad018a0cSFugang Duan 	ulong rate;
994ad018a0cSFugang Duan 	int ret;
995ad018a0cSFugang Duan 
996ad018a0cSFugang Duan 	debug("%s(dev=%p):\n", __func__, dev);
997ad018a0cSFugang Duan 
998ad018a0cSFugang Duan 	switch (eqos->phy->speed) {
999ad018a0cSFugang Duan 	case SPEED_1000:
1000ad018a0cSFugang Duan 		rate = 125 * 1000 * 1000;
1001ad018a0cSFugang Duan 		break;
1002ad018a0cSFugang Duan 	case SPEED_100:
1003ad018a0cSFugang Duan 		rate = 25 * 1000 * 1000;
1004ad018a0cSFugang Duan 		break;
1005ad018a0cSFugang Duan 	case SPEED_10:
1006ad018a0cSFugang Duan 		rate = 2.5 * 1000 * 1000;
1007ad018a0cSFugang Duan 		break;
1008ad018a0cSFugang Duan 	default:
1009ad018a0cSFugang Duan 		pr_err("invalid speed %d", eqos->phy->speed);
1010ad018a0cSFugang Duan 		return -EINVAL;
1011ad018a0cSFugang Duan 	}
1012ad018a0cSFugang Duan 
1013ad018a0cSFugang Duan 	ret = imx_eqos_txclk_set_rate(rate);
1014ad018a0cSFugang Duan 	if (ret < 0) {
1015ad018a0cSFugang Duan 		pr_err("imx (tx_clk, %lu) failed: %d", rate, ret);
1016ad018a0cSFugang Duan 		return ret;
1017ad018a0cSFugang Duan 	}
1018ad018a0cSFugang Duan 
1019a7b3400fSFugang Duan 	return 0;
1020a7b3400fSFugang Duan }
10210fe08d1bSDavid Wu #endif
1022a7b3400fSFugang Duan 
eqos_adjust_link(struct udevice * dev)1023ba4dfef1SStephen Warren static int eqos_adjust_link(struct udevice *dev)
1024ba4dfef1SStephen Warren {
1025ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1026ba4dfef1SStephen Warren 	int ret;
1027ba4dfef1SStephen Warren 	bool en_calibration;
1028ba4dfef1SStephen Warren 
1029ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
1030ba4dfef1SStephen Warren 
1031ba4dfef1SStephen Warren 	if (eqos->phy->duplex)
1032ba4dfef1SStephen Warren 		ret = eqos_set_full_duplex(dev);
1033ba4dfef1SStephen Warren 	else
1034ba4dfef1SStephen Warren 		ret = eqos_set_half_duplex(dev);
1035ba4dfef1SStephen Warren 	if (ret < 0) {
103690aa625cSMasahiro Yamada 		pr_err("eqos_set_*_duplex() failed: %d", ret);
1037ba4dfef1SStephen Warren 		return ret;
1038ba4dfef1SStephen Warren 	}
1039ba4dfef1SStephen Warren 
1040ba4dfef1SStephen Warren 	switch (eqos->phy->speed) {
1041ba4dfef1SStephen Warren 	case SPEED_1000:
1042ba4dfef1SStephen Warren 		en_calibration = true;
1043ba4dfef1SStephen Warren 		ret = eqos_set_gmii_speed(dev);
1044ba4dfef1SStephen Warren 		break;
1045ba4dfef1SStephen Warren 	case SPEED_100:
1046ba4dfef1SStephen Warren 		en_calibration = true;
1047ba4dfef1SStephen Warren 		ret = eqos_set_mii_speed_100(dev);
1048ba4dfef1SStephen Warren 		break;
1049ba4dfef1SStephen Warren 	case SPEED_10:
1050ba4dfef1SStephen Warren 		en_calibration = false;
1051ba4dfef1SStephen Warren 		ret = eqos_set_mii_speed_10(dev);
1052ba4dfef1SStephen Warren 		break;
1053ba4dfef1SStephen Warren 	default:
105490aa625cSMasahiro Yamada 		pr_err("invalid speed %d", eqos->phy->speed);
1055ba4dfef1SStephen Warren 		return -EINVAL;
1056ba4dfef1SStephen Warren 	}
1057ba4dfef1SStephen Warren 	if (ret < 0) {
105890aa625cSMasahiro Yamada 		pr_err("eqos_set_*mii_speed*() failed: %d", ret);
1059ba4dfef1SStephen Warren 		return ret;
1060ba4dfef1SStephen Warren 	}
1061ba4dfef1SStephen Warren 
1062ba4dfef1SStephen Warren 	if (en_calibration) {
10637a4c4eddSChristophe Roullier 		ret = eqos->config->ops->eqos_calibrate_pads(dev);
1064ba4dfef1SStephen Warren 		if (ret < 0) {
10657a4c4eddSChristophe Roullier 			pr_err("eqos_calibrate_pads() failed: %d",
10667a4c4eddSChristophe Roullier 			       ret);
1067ba4dfef1SStephen Warren 			return ret;
1068ba4dfef1SStephen Warren 		}
1069ba4dfef1SStephen Warren 	} else {
10707a4c4eddSChristophe Roullier 		ret = eqos->config->ops->eqos_disable_calibration(dev);
1071ba4dfef1SStephen Warren 		if (ret < 0) {
10727a4c4eddSChristophe Roullier 			pr_err("eqos_disable_calibration() failed: %d",
1073ba4dfef1SStephen Warren 			       ret);
1074ba4dfef1SStephen Warren 			return ret;
1075ba4dfef1SStephen Warren 		}
1076ba4dfef1SStephen Warren 	}
10777a4c4eddSChristophe Roullier 	ret = eqos->config->ops->eqos_set_tx_clk_speed(dev);
1078ba4dfef1SStephen Warren 	if (ret < 0) {
10797a4c4eddSChristophe Roullier 		pr_err("eqos_set_tx_clk_speed() failed: %d", ret);
1080ba4dfef1SStephen Warren 		return ret;
1081ba4dfef1SStephen Warren 	}
1082ba4dfef1SStephen Warren 
1083ba4dfef1SStephen Warren 	return 0;
1084ba4dfef1SStephen Warren }
1085ba4dfef1SStephen Warren 
eqos_write_hwaddr(struct udevice * dev)108623ca6f74SDavid Wu int eqos_write_hwaddr(struct udevice *dev)
1087ba4dfef1SStephen Warren {
1088ba4dfef1SStephen Warren 	struct eth_pdata *plat = dev_get_platdata(dev);
1089ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1090ba4dfef1SStephen Warren 	uint32_t val;
1091ba4dfef1SStephen Warren 
1092ba4dfef1SStephen Warren 	/*
1093ba4dfef1SStephen Warren 	 * This function may be called before start() or after stop(). At that
1094ba4dfef1SStephen Warren 	 * time, on at least some configurations of the EQoS HW, all clocks to
1095ba4dfef1SStephen Warren 	 * the EQoS HW block will be stopped, and a reset signal applied. If
1096ba4dfef1SStephen Warren 	 * any register access is attempted in this state, bus timeouts or CPU
1097ba4dfef1SStephen Warren 	 * hangs may occur. This check prevents that.
1098ba4dfef1SStephen Warren 	 *
1099ba4dfef1SStephen Warren 	 * A simple solution to this problem would be to not implement
1100ba4dfef1SStephen Warren 	 * write_hwaddr(), since start() always writes the MAC address into HW
1101ba4dfef1SStephen Warren 	 * anyway. However, it is desirable to implement write_hwaddr() to
1102ba4dfef1SStephen Warren 	 * support the case of SW that runs subsequent to U-Boot which expects
1103ba4dfef1SStephen Warren 	 * the MAC address to already be programmed into the EQoS registers,
1104ba4dfef1SStephen Warren 	 * which must happen irrespective of whether the U-Boot user (or
1105ba4dfef1SStephen Warren 	 * scripts) actually made use of the EQoS device, and hence
1106ba4dfef1SStephen Warren 	 * irrespective of whether start() was ever called.
1107ba4dfef1SStephen Warren 	 *
1108ba4dfef1SStephen Warren 	 * Note that this requirement by subsequent SW is not valid for
1109ba4dfef1SStephen Warren 	 * Tegra186, and is likely not valid for any non-PCI instantiation of
1110ba4dfef1SStephen Warren 	 * the EQoS HW block. This function is implemented solely as
1111ba4dfef1SStephen Warren 	 * future-proofing with the expectation the driver will eventually be
1112ba4dfef1SStephen Warren 	 * ported to some system where the expectation above is true.
1113ba4dfef1SStephen Warren 	 */
1114ba4dfef1SStephen Warren 	if (!eqos->config->reg_access_always_ok && !eqos->reg_access_ok)
1115ba4dfef1SStephen Warren 		return 0;
1116ba4dfef1SStephen Warren 
1117ba4dfef1SStephen Warren 	/* Update the MAC address */
1118ba4dfef1SStephen Warren 	val = (plat->enetaddr[5] << 8) |
1119ba4dfef1SStephen Warren 		(plat->enetaddr[4]);
1120ba4dfef1SStephen Warren 	writel(val, &eqos->mac_regs->address0_high);
1121ba4dfef1SStephen Warren 	val = (plat->enetaddr[3] << 24) |
1122ba4dfef1SStephen Warren 		(plat->enetaddr[2] << 16) |
1123ba4dfef1SStephen Warren 		(plat->enetaddr[1] << 8) |
1124ba4dfef1SStephen Warren 		(plat->enetaddr[0]);
1125ba4dfef1SStephen Warren 	writel(val, &eqos->mac_regs->address0_low);
1126ba4dfef1SStephen Warren 
1127ba4dfef1SStephen Warren 	return 0;
1128ba4dfef1SStephen Warren }
1129ba4dfef1SStephen Warren 
11300fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_read_rom_hwaddr(struct udevice * dev)11314d0fb6f0SYe Li static int eqos_read_rom_hwaddr(struct udevice *dev)
11324d0fb6f0SYe Li {
11334d0fb6f0SYe Li 	struct eth_pdata *pdata = dev_get_platdata(dev);
11344d0fb6f0SYe Li 
11354d0fb6f0SYe Li #ifdef CONFIG_ARCH_IMX8M
11364d0fb6f0SYe Li 	imx_get_mac_from_fuse(dev->req_seq, pdata->enetaddr);
11374d0fb6f0SYe Li #endif
11384d0fb6f0SYe Li 	return !is_valid_ethaddr(pdata->enetaddr);
11394d0fb6f0SYe Li }
11400fe08d1bSDavid Wu #endif
11414d0fb6f0SYe Li 
eqos_init(struct udevice * dev)114223ca6f74SDavid Wu int eqos_init(struct udevice *dev)
1143ba4dfef1SStephen Warren {
1144ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1145c93fd900SDavid Wu 	int ret = 0, limit = 10;
1146ba4dfef1SStephen Warren 	ulong rate;
11475bcea7aaSDavid Wu 	u32 val;
1148ba4dfef1SStephen Warren 
1149ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
1150ba4dfef1SStephen Warren 
1151e2d58431SDavid Wu 	if (eqos->config->ops->eqos_start_clks) {
11527a4c4eddSChristophe Roullier 		ret = eqos->config->ops->eqos_start_clks(dev);
1153ba4dfef1SStephen Warren 		if (ret < 0) {
11547a4c4eddSChristophe Roullier 			pr_err("eqos_start_clks() failed: %d", ret);
1155ba4dfef1SStephen Warren 			goto err;
1156ba4dfef1SStephen Warren 		}
1157e2d58431SDavid Wu 	}
1158ba4dfef1SStephen Warren 
1159c93fd900SDavid Wu 	if (!eqos->mii_reseted) {
11607a4c4eddSChristophe Roullier 		ret = eqos->config->ops->eqos_start_resets(dev);
1161ba4dfef1SStephen Warren 		if (ret < 0) {
11627a4c4eddSChristophe Roullier 			pr_err("eqos_start_resets() failed: %d", ret);
1163ba4dfef1SStephen Warren 			goto err_stop_clks;
1164ba4dfef1SStephen Warren 		}
1165ba4dfef1SStephen Warren 
1166c93fd900SDavid Wu 		eqos->mii_reseted = true;
1167ba4dfef1SStephen Warren 		udelay(10);
1168c93fd900SDavid Wu 	}
1169ba4dfef1SStephen Warren 
1170ba4dfef1SStephen Warren 	eqos->reg_access_ok = true;
1171ba4dfef1SStephen Warren 
1172a494aeaaSDavid Wu 	/* DMA SW reset */
1173a494aeaaSDavid Wu 	val = readl(&eqos->dma_regs->mode);
1174a494aeaaSDavid Wu 	val |= EQOS_DMA_MODE_SWR;
1175a494aeaaSDavid Wu 	writel(val, &eqos->dma_regs->mode);
1176a494aeaaSDavid Wu 	while (limit--) {
1177a494aeaaSDavid Wu 		if (!(readl(&eqos->dma_regs->mode) & EQOS_DMA_MODE_SWR))
1178a494aeaaSDavid Wu 			break;
1179a494aeaaSDavid Wu 		mdelay(10);
1180a494aeaaSDavid Wu 	}
1181a494aeaaSDavid Wu 
1182a494aeaaSDavid Wu 	if (limit < 0) {
118390aa625cSMasahiro Yamada 		pr_err("EQOS_DMA_MODE_SWR stuck");
1184a2724531SDavid Wu 		ret = -EAGAIN;
1185ba4dfef1SStephen Warren 		goto err_stop_resets;
1186ba4dfef1SStephen Warren 	}
1187ba4dfef1SStephen Warren 
11887a4c4eddSChristophe Roullier 	ret = eqos->config->ops->eqos_calibrate_pads(dev);
1189ba4dfef1SStephen Warren 	if (ret < 0) {
11907a4c4eddSChristophe Roullier 		pr_err("eqos_calibrate_pads() failed: %d", ret);
1191ba4dfef1SStephen Warren 		goto err_stop_resets;
1192ba4dfef1SStephen Warren 	}
11937a4c4eddSChristophe Roullier 	rate = eqos->config->ops->eqos_get_tick_clk_rate(dev);
1194ba4dfef1SStephen Warren 
1195ba4dfef1SStephen Warren 	val = (rate / 1000000) - 1;
1196ba4dfef1SStephen Warren 	writel(val, &eqos->mac_regs->us_tic_counter);
1197ba4dfef1SStephen Warren 
11987a4c4eddSChristophe Roullier 	/*
11997a4c4eddSChristophe Roullier 	 * if PHY was already connected and configured,
12007a4c4eddSChristophe Roullier 	 * don't need to reconnect/reconfigure again
12017a4c4eddSChristophe Roullier 	 */
12027a4c4eddSChristophe Roullier 	if (!eqos->phy) {
12038e3eceb0SYe Li 		int addr = -1;
12048e3eceb0SYe Li #ifdef CONFIG_DM_ETH_PHY
12058e3eceb0SYe Li 		addr = eth_phy_get_addr(dev);
12068e3eceb0SYe Li #endif
12078e3eceb0SYe Li #ifdef DWC_NET_PHYADDR
12088e3eceb0SYe Li 		addr = DWC_NET_PHYADDR;
12098e3eceb0SYe Li #endif
12108e3eceb0SYe Li 		eqos->phy = phy_connect(eqos->mii, addr, dev,
1211bbbbc81cSDavid Wu 		 eqos->config->ops->eqos_get_interface(dev));
1212ba4dfef1SStephen Warren 		if (!eqos->phy) {
121390aa625cSMasahiro Yamada 			pr_err("phy_connect() failed");
1214a2724531SDavid Wu 			ret = -ENODEV;
1215ba4dfef1SStephen Warren 			goto err_stop_resets;
1216ba4dfef1SStephen Warren 		}
121783d31c08SPatrick Delaunay 
121883d31c08SPatrick Delaunay 		if (eqos->max_speed) {
121983d31c08SPatrick Delaunay 			ret = phy_set_supported(eqos->phy, eqos->max_speed);
122083d31c08SPatrick Delaunay 			if (ret) {
122183d31c08SPatrick Delaunay 				pr_err("phy_set_supported() failed: %d", ret);
122283d31c08SPatrick Delaunay 				goto err_shutdown_phy;
122383d31c08SPatrick Delaunay 			}
122483d31c08SPatrick Delaunay 		}
122583d31c08SPatrick Delaunay 
1226ba4dfef1SStephen Warren 		ret = phy_config(eqos->phy);
1227ba4dfef1SStephen Warren 		if (ret < 0) {
122890aa625cSMasahiro Yamada 			pr_err("phy_config() failed: %d", ret);
1229ba4dfef1SStephen Warren 			goto err_shutdown_phy;
1230ba4dfef1SStephen Warren 		}
12317a4c4eddSChristophe Roullier 	}
12327a4c4eddSChristophe Roullier 
1233ba4dfef1SStephen Warren 	ret = phy_startup(eqos->phy);
1234ba4dfef1SStephen Warren 	if (ret < 0) {
123590aa625cSMasahiro Yamada 		pr_err("phy_startup() failed: %d", ret);
1236ba4dfef1SStephen Warren 		goto err_shutdown_phy;
1237ba4dfef1SStephen Warren 	}
1238ba4dfef1SStephen Warren 
1239ba4dfef1SStephen Warren 	if (!eqos->phy->link) {
124090aa625cSMasahiro Yamada 		pr_err("No link");
1241a2724531SDavid Wu 		ret = -EINVAL;
1242ba4dfef1SStephen Warren 		goto err_shutdown_phy;
1243ba4dfef1SStephen Warren 	}
1244ba4dfef1SStephen Warren 
1245ba4dfef1SStephen Warren 	ret = eqos_adjust_link(dev);
1246ba4dfef1SStephen Warren 	if (ret < 0) {
124790aa625cSMasahiro Yamada 		pr_err("eqos_adjust_link() failed: %d", ret);
1248ba4dfef1SStephen Warren 		goto err_shutdown_phy;
1249ba4dfef1SStephen Warren 	}
1250ba4dfef1SStephen Warren 
12515bcea7aaSDavid Wu 	debug("%s: OK\n", __func__);
12525bcea7aaSDavid Wu 	return 0;
12535bcea7aaSDavid Wu 
12545bcea7aaSDavid Wu err_shutdown_phy:
12555bcea7aaSDavid Wu 	phy_shutdown(eqos->phy);
12565bcea7aaSDavid Wu err_stop_resets:
12575bcea7aaSDavid Wu 	eqos->config->ops->eqos_stop_resets(dev);
1258c93fd900SDavid Wu 	eqos->mii_reseted = false;
12595bcea7aaSDavid Wu err_stop_clks:
1260e2d58431SDavid Wu 	if (eqos->config->ops->eqos_stop_clks)
12615bcea7aaSDavid Wu 		eqos->config->ops->eqos_stop_clks(dev);
12625bcea7aaSDavid Wu err:
12635bcea7aaSDavid Wu 	pr_err("FAILED: %d", ret);
12645bcea7aaSDavid Wu 	return ret;
12655bcea7aaSDavid Wu }
12665bcea7aaSDavid Wu 
eqos_enable(struct udevice * dev)126723ca6f74SDavid Wu void eqos_enable(struct udevice *dev)
12685bcea7aaSDavid Wu {
12695bcea7aaSDavid Wu 	struct eqos_priv *eqos = dev_get_priv(dev);
12705bcea7aaSDavid Wu 	u32 val, tx_fifo_sz, rx_fifo_sz, tqs, rqs, pbl;
12715bcea7aaSDavid Wu 	ulong last_rx_desc;
12725bcea7aaSDavid Wu 	int i;
12735bcea7aaSDavid Wu 
12745bcea7aaSDavid Wu 	eqos->tx_desc_idx = 0;
12755bcea7aaSDavid Wu 	eqos->rx_desc_idx = 0;
12765bcea7aaSDavid Wu 
1277ba4dfef1SStephen Warren 	/* Configure MTL */
1278a7b3400fSFugang Duan 	writel(0x60, &eqos->mtl_regs->txq0_quantum_weight - 0x100);
1279ba4dfef1SStephen Warren 
1280ba4dfef1SStephen Warren 	/* Enable Store and Forward mode for TX */
1281ba4dfef1SStephen Warren 	/* Program Tx operating mode */
1282ba4dfef1SStephen Warren 	setbits_le32(&eqos->mtl_regs->txq0_operation_mode,
1283ba4dfef1SStephen Warren 		     EQOS_MTL_TXQ0_OPERATION_MODE_TSF |
1284ba4dfef1SStephen Warren 		     (EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_ENABLED <<
1285ba4dfef1SStephen Warren 		      EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_SHIFT));
1286ba4dfef1SStephen Warren 
1287ba4dfef1SStephen Warren 	/* Transmit Queue weight */
1288ba4dfef1SStephen Warren 	writel(0x10, &eqos->mtl_regs->txq0_quantum_weight);
1289ba4dfef1SStephen Warren 
1290ba4dfef1SStephen Warren 	/* Enable Store and Forward mode for RX, since no jumbo frame */
1291ba4dfef1SStephen Warren 	setbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
1292a7b3400fSFugang Duan 		     EQOS_MTL_RXQ0_OPERATION_MODE_RSF |
1293a7b3400fSFugang Duan 		     EQOS_MTL_RXQ0_OPERATION_MODE_FEP |
1294a7b3400fSFugang Duan 		     EQOS_MTL_RXQ0_OPERATION_MODE_FUP);
1295ba4dfef1SStephen Warren 
1296ba4dfef1SStephen Warren 	/* Transmit/Receive queue fifo size; use all RAM for 1 queue */
1297ba4dfef1SStephen Warren 	val = readl(&eqos->mac_regs->hw_feature1);
1298ba4dfef1SStephen Warren 	tx_fifo_sz = (val >> EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_SHIFT) &
1299ba4dfef1SStephen Warren 		EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_MASK;
1300ba4dfef1SStephen Warren 	rx_fifo_sz = (val >> EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_SHIFT) &
1301ba4dfef1SStephen Warren 		EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_MASK;
1302ba4dfef1SStephen Warren 
1303ba4dfef1SStephen Warren 	/*
1304ba4dfef1SStephen Warren 	 * r/tx_fifo_sz is encoded as log2(n / 128). Undo that by shifting.
1305ba4dfef1SStephen Warren 	 * r/tqs is encoded as (n / 256) - 1.
1306ba4dfef1SStephen Warren 	 */
1307ba4dfef1SStephen Warren 	tqs = (128 << tx_fifo_sz) / 256 - 1;
1308ba4dfef1SStephen Warren 	rqs = (128 << rx_fifo_sz) / 256 - 1;
1309ba4dfef1SStephen Warren 
1310ba4dfef1SStephen Warren 	clrsetbits_le32(&eqos->mtl_regs->txq0_operation_mode,
1311ba4dfef1SStephen Warren 			EQOS_MTL_TXQ0_OPERATION_MODE_TQS_MASK <<
1312ba4dfef1SStephen Warren 			EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT,
1313ba4dfef1SStephen Warren 			tqs << EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT);
1314ba4dfef1SStephen Warren 	clrsetbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
1315ba4dfef1SStephen Warren 			EQOS_MTL_RXQ0_OPERATION_MODE_RQS_MASK <<
1316ba4dfef1SStephen Warren 			EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT,
1317ba4dfef1SStephen Warren 			rqs << EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT);
1318ba4dfef1SStephen Warren 
1319ba4dfef1SStephen Warren 	/* Flow control used only if each channel gets 4KB or more FIFO */
1320ba4dfef1SStephen Warren 	if (rqs >= ((4096 / 256) - 1)) {
1321ba4dfef1SStephen Warren 		u32 rfd, rfa;
1322ba4dfef1SStephen Warren 
1323ba4dfef1SStephen Warren 		setbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
1324ba4dfef1SStephen Warren 			     EQOS_MTL_RXQ0_OPERATION_MODE_EHFC);
1325ba4dfef1SStephen Warren 
1326ba4dfef1SStephen Warren 		/*
1327ba4dfef1SStephen Warren 		 * Set Threshold for Activating Flow Contol space for min 2
1328ba4dfef1SStephen Warren 		 * frames ie, (1500 * 1) = 1500 bytes.
1329ba4dfef1SStephen Warren 		 *
1330ba4dfef1SStephen Warren 		 * Set Threshold for Deactivating Flow Contol for space of
1331ba4dfef1SStephen Warren 		 * min 1 frame (frame size 1500bytes) in receive fifo
1332ba4dfef1SStephen Warren 		 */
1333ba4dfef1SStephen Warren 		if (rqs == ((4096 / 256) - 1)) {
1334ba4dfef1SStephen Warren 			/*
1335ba4dfef1SStephen Warren 			 * This violates the above formula because of FIFO size
1336ba4dfef1SStephen Warren 			 * limit therefore overflow may occur inspite of this.
1337ba4dfef1SStephen Warren 			 */
1338ba4dfef1SStephen Warren 			rfd = 0x3;	/* Full-3K */
1339ba4dfef1SStephen Warren 			rfa = 0x1;	/* Full-1.5K */
1340ba4dfef1SStephen Warren 		} else if (rqs == ((8192 / 256) - 1)) {
1341ba4dfef1SStephen Warren 			rfd = 0x6;	/* Full-4K */
1342ba4dfef1SStephen Warren 			rfa = 0xa;	/* Full-6K */
1343ba4dfef1SStephen Warren 		} else if (rqs == ((16384 / 256) - 1)) {
1344ba4dfef1SStephen Warren 			rfd = 0x6;	/* Full-4K */
1345ba4dfef1SStephen Warren 			rfa = 0x12;	/* Full-10K */
1346ba4dfef1SStephen Warren 		} else {
1347ba4dfef1SStephen Warren 			rfd = 0x6;	/* Full-4K */
1348ba4dfef1SStephen Warren 			rfa = 0x1E;	/* Full-16K */
1349ba4dfef1SStephen Warren 		}
1350ba4dfef1SStephen Warren 
1351ba4dfef1SStephen Warren 		clrsetbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
1352ba4dfef1SStephen Warren 				(EQOS_MTL_RXQ0_OPERATION_MODE_RFD_MASK <<
1353ba4dfef1SStephen Warren 				 EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT) |
1354ba4dfef1SStephen Warren 				(EQOS_MTL_RXQ0_OPERATION_MODE_RFA_MASK <<
1355ba4dfef1SStephen Warren 				 EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT),
1356ba4dfef1SStephen Warren 				(rfd <<
1357ba4dfef1SStephen Warren 				 EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT) |
1358ba4dfef1SStephen Warren 				(rfa <<
1359ba4dfef1SStephen Warren 				 EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT));
1360ba4dfef1SStephen Warren 	}
1361ba4dfef1SStephen Warren 
1362ba4dfef1SStephen Warren 	/* Configure MAC */
1363ba4dfef1SStephen Warren 
1364ba4dfef1SStephen Warren 	clrsetbits_le32(&eqos->mac_regs->rxq_ctrl0,
1365ba4dfef1SStephen Warren 			EQOS_MAC_RXQ_CTRL0_RXQ0EN_MASK <<
1366ba4dfef1SStephen Warren 			EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT,
13677a4c4eddSChristophe Roullier 			eqos->config->config_mac <<
1368ba4dfef1SStephen Warren 			EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT);
1369ba4dfef1SStephen Warren 
1370a7b3400fSFugang Duan 	clrsetbits_le32(&eqos->mac_regs->rxq_ctrl0,
1371a7b3400fSFugang Duan 			EQOS_MAC_RXQ_CTRL0_RXQ0EN_MASK <<
1372a7b3400fSFugang Duan 			EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT,
1373a7b3400fSFugang Duan 			0x2 <<
1374a7b3400fSFugang Duan 			EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT);
1375a7b3400fSFugang Duan 
1376a7b3400fSFugang Duan 	/* Multicast and Broadcast Queue Enable */
1377a7b3400fSFugang Duan 	setbits_le32(&eqos->mac_regs->unused_0a4,
1378a7b3400fSFugang Duan 		     0x00100000);
1379a7b3400fSFugang Duan 	/* enable promise mode */
1380a7b3400fSFugang Duan 	setbits_le32(&eqos->mac_regs->unused_004[1],
1381a7b3400fSFugang Duan 		     0x1);
1382a7b3400fSFugang Duan 
1383ba4dfef1SStephen Warren 	/* Set TX flow control parameters */
1384ba4dfef1SStephen Warren 	/* Set Pause Time */
1385ba4dfef1SStephen Warren 	setbits_le32(&eqos->mac_regs->q0_tx_flow_ctrl,
1386ba4dfef1SStephen Warren 		     0xffff << EQOS_MAC_Q0_TX_FLOW_CTRL_PT_SHIFT);
1387ba4dfef1SStephen Warren 	/* Assign priority for TX flow control */
1388ba4dfef1SStephen Warren 	clrbits_le32(&eqos->mac_regs->txq_prty_map0,
1389ba4dfef1SStephen Warren 		     EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_MASK <<
1390ba4dfef1SStephen Warren 		     EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_SHIFT);
1391ba4dfef1SStephen Warren 	/* Assign priority for RX flow control */
1392ba4dfef1SStephen Warren 	clrbits_le32(&eqos->mac_regs->rxq_ctrl2,
1393ba4dfef1SStephen Warren 		     EQOS_MAC_RXQ_CTRL2_PSRQ0_MASK <<
1394ba4dfef1SStephen Warren 		     EQOS_MAC_RXQ_CTRL2_PSRQ0_SHIFT);
1395ba4dfef1SStephen Warren 	/* Enable flow control */
1396ba4dfef1SStephen Warren 	setbits_le32(&eqos->mac_regs->q0_tx_flow_ctrl,
1397ba4dfef1SStephen Warren 		     EQOS_MAC_Q0_TX_FLOW_CTRL_TFE);
1398ba4dfef1SStephen Warren 	setbits_le32(&eqos->mac_regs->rx_flow_ctrl,
1399ba4dfef1SStephen Warren 		     EQOS_MAC_RX_FLOW_CTRL_RFE);
1400ba4dfef1SStephen Warren 
1401ba4dfef1SStephen Warren 	clrsetbits_le32(&eqos->mac_regs->configuration,
1402ba4dfef1SStephen Warren 			EQOS_MAC_CONFIGURATION_GPSLCE |
1403ba4dfef1SStephen Warren 			EQOS_MAC_CONFIGURATION_WD |
1404ba4dfef1SStephen Warren 			EQOS_MAC_CONFIGURATION_JD |
1405ba4dfef1SStephen Warren 			EQOS_MAC_CONFIGURATION_JE,
1406ba4dfef1SStephen Warren 			EQOS_MAC_CONFIGURATION_CST |
1407ba4dfef1SStephen Warren 			EQOS_MAC_CONFIGURATION_ACS);
1408ba4dfef1SStephen Warren 
1409ba4dfef1SStephen Warren 	eqos_write_hwaddr(dev);
1410ba4dfef1SStephen Warren 
1411ba4dfef1SStephen Warren 	/* Configure DMA */
1412ba4dfef1SStephen Warren 
1413ba4dfef1SStephen Warren 	/* Enable OSP mode */
1414ba4dfef1SStephen Warren 	setbits_le32(&eqos->dma_regs->ch0_tx_control,
1415ba4dfef1SStephen Warren 		     EQOS_DMA_CH0_TX_CONTROL_OSP);
1416ba4dfef1SStephen Warren 
1417ba4dfef1SStephen Warren 	/* RX buffer size. Must be a multiple of bus width */
1418ba4dfef1SStephen Warren 	clrsetbits_le32(&eqos->dma_regs->ch0_rx_control,
1419ba4dfef1SStephen Warren 			EQOS_DMA_CH0_RX_CONTROL_RBSZ_MASK <<
1420ba4dfef1SStephen Warren 			EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT,
1421ba4dfef1SStephen Warren 			EQOS_MAX_PACKET_SIZE <<
1422ba4dfef1SStephen Warren 			EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT);
1423ba4dfef1SStephen Warren 
1424ba4dfef1SStephen Warren 	setbits_le32(&eqos->dma_regs->ch0_control,
1425ba4dfef1SStephen Warren 		     EQOS_DMA_CH0_CONTROL_PBLX8);
1426ba4dfef1SStephen Warren 
1427ba4dfef1SStephen Warren 	/*
1428ba4dfef1SStephen Warren 	 * Burst length must be < 1/2 FIFO size.
1429ba4dfef1SStephen Warren 	 * FIFO size in tqs is encoded as (n / 256) - 1.
1430ba4dfef1SStephen Warren 	 * Each burst is n * 8 (PBLX8) * 16 (AXI width) == 128 bytes.
1431ba4dfef1SStephen Warren 	 * Half of n * 256 is n * 128, so pbl == tqs, modulo the -1.
1432ba4dfef1SStephen Warren 	 */
1433ba4dfef1SStephen Warren 	pbl = tqs + 1;
1434ba4dfef1SStephen Warren 	if (pbl > 32)
1435ba4dfef1SStephen Warren 		pbl = 32;
1436ba4dfef1SStephen Warren 	clrsetbits_le32(&eqos->dma_regs->ch0_tx_control,
1437ba4dfef1SStephen Warren 			EQOS_DMA_CH0_TX_CONTROL_TXPBL_MASK <<
1438ba4dfef1SStephen Warren 			EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT,
1439ba4dfef1SStephen Warren 			pbl << EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT);
1440ba4dfef1SStephen Warren 
1441ba4dfef1SStephen Warren 	clrsetbits_le32(&eqos->dma_regs->ch0_rx_control,
1442ba4dfef1SStephen Warren 			EQOS_DMA_CH0_RX_CONTROL_RXPBL_MASK <<
1443ba4dfef1SStephen Warren 			EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT,
1444ba4dfef1SStephen Warren 			8 << EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT);
1445ba4dfef1SStephen Warren 
1446ba4dfef1SStephen Warren 	/* DMA performance configuration */
1447ba4dfef1SStephen Warren 	val = (2 << EQOS_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT) |
1448ba4dfef1SStephen Warren 		EQOS_DMA_SYSBUS_MODE_EAME | EQOS_DMA_SYSBUS_MODE_BLEN16 |
1449ba4dfef1SStephen Warren 		EQOS_DMA_SYSBUS_MODE_BLEN8 | EQOS_DMA_SYSBUS_MODE_BLEN4;
1450ba4dfef1SStephen Warren 	writel(val, &eqos->dma_regs->sysbus_mode);
1451ba4dfef1SStephen Warren 
1452ba4dfef1SStephen Warren 	/* Set up descriptors */
1453ba4dfef1SStephen Warren 
1454ba4dfef1SStephen Warren 	memset(eqos->descs, 0, EQOS_DESCRIPTORS_SIZE);
1455ba4dfef1SStephen Warren 	for (i = 0; i < EQOS_DESCRIPTORS_RX; i++) {
1456ba4dfef1SStephen Warren 		struct eqos_desc *rx_desc = &(eqos->rx_descs[i]);
1457ba4dfef1SStephen Warren 		rx_desc->des0 = (u32)(ulong)(eqos->rx_dma_buf +
1458ba4dfef1SStephen Warren 					     (i * EQOS_MAX_PACKET_SIZE));
14596143c348SMarek Vasut 		rx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_BUF1V;
1460a7b3400fSFugang Duan 		mb();
14616399c699SMarek Vasut 		eqos->config->ops->eqos_flush_desc(rx_desc);
1462a7b3400fSFugang Duan 		eqos->config->ops->eqos_inval_buffer(eqos->rx_dma_buf +
1463a7b3400fSFugang Duan 						(i * EQOS_MAX_PACKET_SIZE),
1464a7b3400fSFugang Duan 						EQOS_MAX_PACKET_SIZE);
1465ba4dfef1SStephen Warren 	}
1466ba4dfef1SStephen Warren 
1467ba4dfef1SStephen Warren 	writel(0, &eqos->dma_regs->ch0_txdesc_list_haddress);
1468ba4dfef1SStephen Warren 	writel((ulong)eqos->tx_descs, &eqos->dma_regs->ch0_txdesc_list_address);
1469ba4dfef1SStephen Warren 	writel(EQOS_DESCRIPTORS_TX - 1,
1470ba4dfef1SStephen Warren 	       &eqos->dma_regs->ch0_txdesc_ring_length);
1471ba4dfef1SStephen Warren 
1472ba4dfef1SStephen Warren 	writel(0, &eqos->dma_regs->ch0_rxdesc_list_haddress);
1473ba4dfef1SStephen Warren 	writel((ulong)eqos->rx_descs, &eqos->dma_regs->ch0_rxdesc_list_address);
1474ba4dfef1SStephen Warren 	writel(EQOS_DESCRIPTORS_RX - 1,
1475ba4dfef1SStephen Warren 	       &eqos->dma_regs->ch0_rxdesc_ring_length);
1476ba4dfef1SStephen Warren 
1477ba4dfef1SStephen Warren 	/* Enable everything */
1478ba4dfef1SStephen Warren 	setbits_le32(&eqos->dma_regs->ch0_tx_control,
1479ba4dfef1SStephen Warren 		     EQOS_DMA_CH0_TX_CONTROL_ST);
1480ba4dfef1SStephen Warren 	setbits_le32(&eqos->dma_regs->ch0_rx_control,
1481ba4dfef1SStephen Warren 		     EQOS_DMA_CH0_RX_CONTROL_SR);
1482a7b3400fSFugang Duan 	setbits_le32(&eqos->mac_regs->configuration,
1483a7b3400fSFugang Duan 		     EQOS_MAC_CONFIGURATION_TE | EQOS_MAC_CONFIGURATION_RE);
1484ba4dfef1SStephen Warren 
1485ba4dfef1SStephen Warren 	/* TX tail pointer not written until we need to TX a packet */
1486ba4dfef1SStephen Warren 	/*
1487ba4dfef1SStephen Warren 	 * Point RX tail pointer at last descriptor. Ideally, we'd point at the
1488ba4dfef1SStephen Warren 	 * first descriptor, implying all descriptors were available. However,
1489ba4dfef1SStephen Warren 	 * that's not distinguishable from none of the descriptors being
1490ba4dfef1SStephen Warren 	 * available.
1491ba4dfef1SStephen Warren 	 */
1492ba4dfef1SStephen Warren 	last_rx_desc = (ulong)&(eqos->rx_descs[(EQOS_DESCRIPTORS_RX - 1)]);
1493ba4dfef1SStephen Warren 	writel(last_rx_desc, &eqos->dma_regs->ch0_rxdesc_tail_pointer);
1494ba4dfef1SStephen Warren 
1495ba4dfef1SStephen Warren 	eqos->started = true;
14965bcea7aaSDavid Wu }
1497ba4dfef1SStephen Warren 
eqos_start(struct udevice * dev)14980fe08d1bSDavid Wu static int __maybe_unused eqos_start(struct udevice *dev)
14995bcea7aaSDavid Wu {
15005bcea7aaSDavid Wu 	int ret;
1501ba4dfef1SStephen Warren 
15025bcea7aaSDavid Wu 	ret = eqos_init(dev);
15035bcea7aaSDavid Wu 	if (ret)
1504ba4dfef1SStephen Warren 		return ret;
15055bcea7aaSDavid Wu 
15065bcea7aaSDavid Wu 	eqos_enable(dev);
15075bcea7aaSDavid Wu 
15085bcea7aaSDavid Wu 	return 0;
1509ba4dfef1SStephen Warren }
1510ba4dfef1SStephen Warren 
eqos_stop(struct udevice * dev)151123ca6f74SDavid Wu void eqos_stop(struct udevice *dev)
1512ba4dfef1SStephen Warren {
1513ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1514ba4dfef1SStephen Warren 	int i;
1515ba4dfef1SStephen Warren 
1516ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
1517ba4dfef1SStephen Warren 
1518ba4dfef1SStephen Warren 	if (!eqos->started)
1519ba4dfef1SStephen Warren 		return;
1520ba4dfef1SStephen Warren 	eqos->started = false;
1521ba4dfef1SStephen Warren 	eqos->reg_access_ok = false;
1522ba4dfef1SStephen Warren 
1523ba4dfef1SStephen Warren 	/* Disable TX DMA */
1524ba4dfef1SStephen Warren 	clrbits_le32(&eqos->dma_regs->ch0_tx_control,
1525ba4dfef1SStephen Warren 		     EQOS_DMA_CH0_TX_CONTROL_ST);
1526ba4dfef1SStephen Warren 
1527ba4dfef1SStephen Warren 	/* Wait for TX all packets to drain out of MTL */
1528ba4dfef1SStephen Warren 	for (i = 0; i < 1000000; i++) {
1529ba4dfef1SStephen Warren 		u32 val = readl(&eqos->mtl_regs->txq0_debug);
1530ba4dfef1SStephen Warren 		u32 trcsts = (val >> EQOS_MTL_TXQ0_DEBUG_TRCSTS_SHIFT) &
1531ba4dfef1SStephen Warren 			EQOS_MTL_TXQ0_DEBUG_TRCSTS_MASK;
1532ba4dfef1SStephen Warren 		u32 txqsts = val & EQOS_MTL_TXQ0_DEBUG_TXQSTS;
1533ba4dfef1SStephen Warren 		if ((trcsts != 1) && (!txqsts))
1534ba4dfef1SStephen Warren 			break;
1535ba4dfef1SStephen Warren 	}
1536ba4dfef1SStephen Warren 
1537ba4dfef1SStephen Warren 	/* Turn off MAC TX and RX */
1538ba4dfef1SStephen Warren 	clrbits_le32(&eqos->mac_regs->configuration,
1539ba4dfef1SStephen Warren 		     EQOS_MAC_CONFIGURATION_TE | EQOS_MAC_CONFIGURATION_RE);
1540ba4dfef1SStephen Warren 
1541ba4dfef1SStephen Warren 	/* Wait for all RX packets to drain out of MTL */
1542ba4dfef1SStephen Warren 	for (i = 0; i < 1000000; i++) {
1543ba4dfef1SStephen Warren 		u32 val = readl(&eqos->mtl_regs->rxq0_debug);
1544ba4dfef1SStephen Warren 		u32 prxq = (val >> EQOS_MTL_RXQ0_DEBUG_PRXQ_SHIFT) &
1545ba4dfef1SStephen Warren 			EQOS_MTL_RXQ0_DEBUG_PRXQ_MASK;
1546ba4dfef1SStephen Warren 		u32 rxqsts = (val >> EQOS_MTL_RXQ0_DEBUG_RXQSTS_SHIFT) &
1547ba4dfef1SStephen Warren 			EQOS_MTL_RXQ0_DEBUG_RXQSTS_MASK;
1548ba4dfef1SStephen Warren 		if ((!prxq) && (!rxqsts))
1549ba4dfef1SStephen Warren 			break;
1550ba4dfef1SStephen Warren 	}
1551ba4dfef1SStephen Warren 
1552ba4dfef1SStephen Warren 	/* Turn off RX DMA */
1553ba4dfef1SStephen Warren 	clrbits_le32(&eqos->dma_regs->ch0_rx_control,
1554ba4dfef1SStephen Warren 		     EQOS_DMA_CH0_RX_CONTROL_SR);
1555ba4dfef1SStephen Warren 
1556ba4dfef1SStephen Warren 	if (eqos->phy) {
1557ba4dfef1SStephen Warren 		phy_shutdown(eqos->phy);
1558ba4dfef1SStephen Warren 	}
1559e2d58431SDavid Wu 	if (eqos->config->ops->eqos_stop_clks)
15607a4c4eddSChristophe Roullier 		eqos->config->ops->eqos_stop_clks(dev);
1561ba4dfef1SStephen Warren 
1562ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
1563ba4dfef1SStephen Warren }
1564ba4dfef1SStephen Warren 
eqos_send(struct udevice * dev,void * packet,int length)156523ca6f74SDavid Wu int eqos_send(struct udevice *dev, void *packet, int length)
1566ba4dfef1SStephen Warren {
1567ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1568ba4dfef1SStephen Warren 	struct eqos_desc *tx_desc;
1569ba4dfef1SStephen Warren 	int i;
1570ba4dfef1SStephen Warren 
1571ba4dfef1SStephen Warren 	debug("%s(dev=%p, packet=%p, length=%d):\n", __func__, dev, packet,
1572ba4dfef1SStephen Warren 	      length);
1573ba4dfef1SStephen Warren 
1574ba4dfef1SStephen Warren 	memcpy(eqos->tx_dma_buf, packet, length);
15757a4c4eddSChristophe Roullier 	eqos->config->ops->eqos_flush_buffer(eqos->tx_dma_buf, length);
1576ba4dfef1SStephen Warren 
1577ba4dfef1SStephen Warren 	tx_desc = &(eqos->tx_descs[eqos->tx_desc_idx]);
1578ba4dfef1SStephen Warren 	eqos->tx_desc_idx++;
1579ba4dfef1SStephen Warren 	eqos->tx_desc_idx %= EQOS_DESCRIPTORS_TX;
1580ba4dfef1SStephen Warren 
1581ba4dfef1SStephen Warren 	tx_desc->des0 = (ulong)eqos->tx_dma_buf;
1582ba4dfef1SStephen Warren 	tx_desc->des1 = 0;
1583ba4dfef1SStephen Warren 	tx_desc->des2 = length;
1584ba4dfef1SStephen Warren 	/*
1585ba4dfef1SStephen Warren 	 * Make sure that if HW sees the _OWN write below, it will see all the
1586ba4dfef1SStephen Warren 	 * writes to the rest of the descriptor too.
1587ba4dfef1SStephen Warren 	 */
1588ba4dfef1SStephen Warren 	mb();
1589ba4dfef1SStephen Warren 	tx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_FD | EQOS_DESC3_LD | length;
15907a4c4eddSChristophe Roullier 	eqos->config->ops->eqos_flush_desc(tx_desc);
1591ba4dfef1SStephen Warren 
1592364f8fdcSMarek Vasut 	writel((ulong)(&(eqos->tx_descs[eqos->tx_desc_idx])),
1593364f8fdcSMarek Vasut 		&eqos->dma_regs->ch0_txdesc_tail_pointer);
1594ba4dfef1SStephen Warren 
1595ba4dfef1SStephen Warren 	for (i = 0; i < 1000000; i++) {
15967a4c4eddSChristophe Roullier 		eqos->config->ops->eqos_inval_desc(tx_desc);
1597ba4dfef1SStephen Warren 		if (!(readl(&tx_desc->des3) & EQOS_DESC3_OWN))
1598ba4dfef1SStephen Warren 			return 0;
1599ba4dfef1SStephen Warren 		udelay(1);
1600ba4dfef1SStephen Warren 	}
1601ba4dfef1SStephen Warren 
1602ba4dfef1SStephen Warren 	debug("%s: TX timeout\n", __func__);
1603ba4dfef1SStephen Warren 
1604ba4dfef1SStephen Warren 	return -ETIMEDOUT;
1605ba4dfef1SStephen Warren }
1606ba4dfef1SStephen Warren 
eqos_recv(struct udevice * dev,int flags,uchar ** packetp)160723ca6f74SDavid Wu int eqos_recv(struct udevice *dev, int flags, uchar **packetp)
1608ba4dfef1SStephen Warren {
1609ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1610ba4dfef1SStephen Warren 	struct eqos_desc *rx_desc;
1611ba4dfef1SStephen Warren 	int length;
1612ba4dfef1SStephen Warren 
1613ba4dfef1SStephen Warren 	debug("%s(dev=%p, flags=%x):\n", __func__, dev, flags);
1614ba4dfef1SStephen Warren 
1615ba4dfef1SStephen Warren 	rx_desc = &(eqos->rx_descs[eqos->rx_desc_idx]);
1616865fce80SMarek Vasut 	eqos->config->ops->eqos_inval_desc(rx_desc);
1617ba4dfef1SStephen Warren 	if (rx_desc->des3 & EQOS_DESC3_OWN) {
1618ba4dfef1SStephen Warren 		debug("%s: RX packet not available\n", __func__);
1619ba4dfef1SStephen Warren 		return -EAGAIN;
1620ba4dfef1SStephen Warren 	}
1621ba4dfef1SStephen Warren 
1622ba4dfef1SStephen Warren 	*packetp = eqos->rx_dma_buf +
1623ba4dfef1SStephen Warren 		(eqos->rx_desc_idx * EQOS_MAX_PACKET_SIZE);
1624ba4dfef1SStephen Warren 	length = rx_desc->des3 & 0x7fff;
1625ba4dfef1SStephen Warren 	debug("%s: *packetp=%p, length=%d\n", __func__, *packetp, length);
1626ba4dfef1SStephen Warren 
16277a4c4eddSChristophe Roullier 	eqos->config->ops->eqos_inval_buffer(*packetp, length);
1628ba4dfef1SStephen Warren 
1629ba4dfef1SStephen Warren 	return length;
1630ba4dfef1SStephen Warren }
1631ba4dfef1SStephen Warren 
eqos_free_pkt(struct udevice * dev,uchar * packet,int length)163223ca6f74SDavid Wu int eqos_free_pkt(struct udevice *dev, uchar *packet, int length)
1633ba4dfef1SStephen Warren {
1634ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1635ba4dfef1SStephen Warren 	uchar *packet_expected;
1636ba4dfef1SStephen Warren 	struct eqos_desc *rx_desc;
1637ba4dfef1SStephen Warren 
1638ba4dfef1SStephen Warren 	debug("%s(packet=%p, length=%d)\n", __func__, packet, length);
1639ba4dfef1SStephen Warren 
1640ba4dfef1SStephen Warren 	packet_expected = eqos->rx_dma_buf +
1641ba4dfef1SStephen Warren 		(eqos->rx_desc_idx * EQOS_MAX_PACKET_SIZE);
1642ba4dfef1SStephen Warren 	if (packet != packet_expected) {
1643ba4dfef1SStephen Warren 		debug("%s: Unexpected packet (expected %p)\n", __func__,
1644ba4dfef1SStephen Warren 		      packet_expected);
1645ba4dfef1SStephen Warren 		return -EINVAL;
1646ba4dfef1SStephen Warren 	}
1647ba4dfef1SStephen Warren 
1648a7b3400fSFugang Duan 	eqos->config->ops->eqos_inval_buffer(packet, length);
1649a7b3400fSFugang Duan 
1650ba4dfef1SStephen Warren 	rx_desc = &(eqos->rx_descs[eqos->rx_desc_idx]);
1651076e66fbSMarek Vasut 
165207314278SMarek Vasut 	rx_desc->des0 = 0;
165307314278SMarek Vasut 	mb();
165407314278SMarek Vasut 	eqos->config->ops->eqos_flush_desc(rx_desc);
1655076e66fbSMarek Vasut 	eqos->config->ops->eqos_inval_buffer(packet, length);
1656ba4dfef1SStephen Warren 	rx_desc->des0 = (u32)(ulong)packet;
1657ba4dfef1SStephen Warren 	rx_desc->des1 = 0;
1658ba4dfef1SStephen Warren 	rx_desc->des2 = 0;
1659ba4dfef1SStephen Warren 	/*
1660ba4dfef1SStephen Warren 	 * Make sure that if HW sees the _OWN write below, it will see all the
1661ba4dfef1SStephen Warren 	 * writes to the rest of the descriptor too.
1662ba4dfef1SStephen Warren 	 */
1663ba4dfef1SStephen Warren 	mb();
16646143c348SMarek Vasut 	rx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_BUF1V;
16657a4c4eddSChristophe Roullier 	eqos->config->ops->eqos_flush_desc(rx_desc);
1666ba4dfef1SStephen Warren 
1667ba4dfef1SStephen Warren 	writel((ulong)rx_desc, &eqos->dma_regs->ch0_rxdesc_tail_pointer);
1668ba4dfef1SStephen Warren 
1669ba4dfef1SStephen Warren 	eqos->rx_desc_idx++;
1670ba4dfef1SStephen Warren 	eqos->rx_desc_idx %= EQOS_DESCRIPTORS_RX;
1671ba4dfef1SStephen Warren 
1672ba4dfef1SStephen Warren 	return 0;
1673ba4dfef1SStephen Warren }
1674ba4dfef1SStephen Warren 
eqos_probe_resources_core(struct udevice * dev)1675ba4dfef1SStephen Warren static int eqos_probe_resources_core(struct udevice *dev)
1676ba4dfef1SStephen Warren {
1677ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1678ba4dfef1SStephen Warren 	int ret;
1679ba4dfef1SStephen Warren 
1680ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
1681ba4dfef1SStephen Warren 
1682ba4dfef1SStephen Warren 	eqos->descs = eqos_alloc_descs(EQOS_DESCRIPTORS_TX +
1683ba4dfef1SStephen Warren 				       EQOS_DESCRIPTORS_RX);
1684ba4dfef1SStephen Warren 	if (!eqos->descs) {
1685ba4dfef1SStephen Warren 		debug("%s: eqos_alloc_descs() failed\n", __func__);
1686ba4dfef1SStephen Warren 		ret = -ENOMEM;
1687ba4dfef1SStephen Warren 		goto err;
1688ba4dfef1SStephen Warren 	}
1689ba4dfef1SStephen Warren 	eqos->tx_descs = (struct eqos_desc *)eqos->descs;
1690ba4dfef1SStephen Warren 	eqos->rx_descs = (eqos->tx_descs + EQOS_DESCRIPTORS_TX);
1691ba4dfef1SStephen Warren 	debug("%s: tx_descs=%p, rx_descs=%p\n", __func__, eqos->tx_descs,
1692ba4dfef1SStephen Warren 	      eqos->rx_descs);
1693ba4dfef1SStephen Warren 
1694ba4dfef1SStephen Warren 	eqos->tx_dma_buf = memalign(EQOS_BUFFER_ALIGN, EQOS_MAX_PACKET_SIZE);
1695ba4dfef1SStephen Warren 	if (!eqos->tx_dma_buf) {
1696ba4dfef1SStephen Warren 		debug("%s: memalign(tx_dma_buf) failed\n", __func__);
1697ba4dfef1SStephen Warren 		ret = -ENOMEM;
1698ba4dfef1SStephen Warren 		goto err_free_descs;
1699ba4dfef1SStephen Warren 	}
17007a4c4eddSChristophe Roullier 	debug("%s: tx_dma_buf=%p\n", __func__, eqos->tx_dma_buf);
1701ba4dfef1SStephen Warren 
1702ba4dfef1SStephen Warren 	eqos->rx_dma_buf = memalign(EQOS_BUFFER_ALIGN, EQOS_RX_BUFFER_SIZE);
1703ba4dfef1SStephen Warren 	if (!eqos->rx_dma_buf) {
1704ba4dfef1SStephen Warren 		debug("%s: memalign(rx_dma_buf) failed\n", __func__);
1705ba4dfef1SStephen Warren 		ret = -ENOMEM;
1706ba4dfef1SStephen Warren 		goto err_free_tx_dma_buf;
1707ba4dfef1SStephen Warren 	}
17087a4c4eddSChristophe Roullier 	debug("%s: rx_dma_buf=%p\n", __func__, eqos->rx_dma_buf);
1709ba4dfef1SStephen Warren 
1710ba4dfef1SStephen Warren 	eqos->rx_pkt = malloc(EQOS_MAX_PACKET_SIZE);
1711ba4dfef1SStephen Warren 	if (!eqos->rx_pkt) {
1712ba4dfef1SStephen Warren 		debug("%s: malloc(rx_pkt) failed\n", __func__);
1713ba4dfef1SStephen Warren 		ret = -ENOMEM;
1714ba4dfef1SStephen Warren 		goto err_free_rx_dma_buf;
1715ba4dfef1SStephen Warren 	}
1716ba4dfef1SStephen Warren 	debug("%s: rx_pkt=%p\n", __func__, eqos->rx_pkt);
1717ba4dfef1SStephen Warren 
1718076e66fbSMarek Vasut 	eqos->config->ops->eqos_inval_buffer(eqos->rx_dma_buf,
1719076e66fbSMarek Vasut 			EQOS_MAX_PACKET_SIZE * EQOS_DESCRIPTORS_RX);
1720076e66fbSMarek Vasut 
1721ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
1722ba4dfef1SStephen Warren 	return 0;
1723ba4dfef1SStephen Warren 
1724ba4dfef1SStephen Warren err_free_rx_dma_buf:
1725ba4dfef1SStephen Warren 	free(eqos->rx_dma_buf);
1726ba4dfef1SStephen Warren err_free_tx_dma_buf:
1727ba4dfef1SStephen Warren 	free(eqos->tx_dma_buf);
1728ba4dfef1SStephen Warren err_free_descs:
1729ba4dfef1SStephen Warren 	eqos_free_descs(eqos->descs);
1730ba4dfef1SStephen Warren err:
1731ba4dfef1SStephen Warren 
1732ba4dfef1SStephen Warren 	debug("%s: returns %d\n", __func__, ret);
1733ba4dfef1SStephen Warren 	return ret;
1734ba4dfef1SStephen Warren }
1735ba4dfef1SStephen Warren 
eqos_remove_resources_core(struct udevice * dev)1736ba4dfef1SStephen Warren static int eqos_remove_resources_core(struct udevice *dev)
1737ba4dfef1SStephen Warren {
1738ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1739ba4dfef1SStephen Warren 
1740ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
1741ba4dfef1SStephen Warren 
1742ba4dfef1SStephen Warren 	free(eqos->rx_pkt);
1743ba4dfef1SStephen Warren 	free(eqos->rx_dma_buf);
1744ba4dfef1SStephen Warren 	free(eqos->tx_dma_buf);
1745ba4dfef1SStephen Warren 	eqos_free_descs(eqos->descs);
1746ba4dfef1SStephen Warren 
1747ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
1748ba4dfef1SStephen Warren 	return 0;
1749ba4dfef1SStephen Warren }
1750ba4dfef1SStephen Warren 
17510fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_probe_resources_tegra186(struct udevice * dev)1752ba4dfef1SStephen Warren static int eqos_probe_resources_tegra186(struct udevice *dev)
1753ba4dfef1SStephen Warren {
1754ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1755ba4dfef1SStephen Warren 	int ret;
1756ba4dfef1SStephen Warren 
1757ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
1758ba4dfef1SStephen Warren 
1759ba4dfef1SStephen Warren 	ret = reset_get_by_name(dev, "eqos", &eqos->reset_ctl);
1760ba4dfef1SStephen Warren 	if (ret) {
176190aa625cSMasahiro Yamada 		pr_err("reset_get_by_name(rst) failed: %d", ret);
1762ba4dfef1SStephen Warren 		return ret;
1763ba4dfef1SStephen Warren 	}
1764ba4dfef1SStephen Warren 
1765ba4dfef1SStephen Warren 	ret = gpio_request_by_name(dev, "phy-reset-gpios", 0,
1766ba4dfef1SStephen Warren 				   &eqos->phy_reset_gpio,
1767ba4dfef1SStephen Warren 				   GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
1768ba4dfef1SStephen Warren 	if (ret) {
176990aa625cSMasahiro Yamada 		pr_err("gpio_request_by_name(phy reset) failed: %d", ret);
1770ba4dfef1SStephen Warren 		goto err_free_reset_eqos;
1771ba4dfef1SStephen Warren 	}
1772ba4dfef1SStephen Warren 
1773ba4dfef1SStephen Warren 	ret = clk_get_by_name(dev, "slave_bus", &eqos->clk_slave_bus);
1774ba4dfef1SStephen Warren 	if (ret) {
177590aa625cSMasahiro Yamada 		pr_err("clk_get_by_name(slave_bus) failed: %d", ret);
1776ba4dfef1SStephen Warren 		goto err_free_gpio_phy_reset;
1777ba4dfef1SStephen Warren 	}
1778ba4dfef1SStephen Warren 
1779ba4dfef1SStephen Warren 	ret = clk_get_by_name(dev, "master_bus", &eqos->clk_master_bus);
1780ba4dfef1SStephen Warren 	if (ret) {
178190aa625cSMasahiro Yamada 		pr_err("clk_get_by_name(master_bus) failed: %d", ret);
1782ba4dfef1SStephen Warren 		goto err_free_clk_slave_bus;
1783ba4dfef1SStephen Warren 	}
1784ba4dfef1SStephen Warren 
1785ba4dfef1SStephen Warren 	ret = clk_get_by_name(dev, "rx", &eqos->clk_rx);
1786ba4dfef1SStephen Warren 	if (ret) {
178790aa625cSMasahiro Yamada 		pr_err("clk_get_by_name(rx) failed: %d", ret);
1788ba4dfef1SStephen Warren 		goto err_free_clk_master_bus;
1789ba4dfef1SStephen Warren 	}
1790ba4dfef1SStephen Warren 
1791ba4dfef1SStephen Warren 	ret = clk_get_by_name(dev, "ptp_ref", &eqos->clk_ptp_ref);
1792ba4dfef1SStephen Warren 	if (ret) {
179390aa625cSMasahiro Yamada 		pr_err("clk_get_by_name(ptp_ref) failed: %d", ret);
1794ba4dfef1SStephen Warren 		goto err_free_clk_rx;
1795ba4dfef1SStephen Warren 		return ret;
1796ba4dfef1SStephen Warren 	}
1797ba4dfef1SStephen Warren 
1798ba4dfef1SStephen Warren 	ret = clk_get_by_name(dev, "tx", &eqos->clk_tx);
1799ba4dfef1SStephen Warren 	if (ret) {
180090aa625cSMasahiro Yamada 		pr_err("clk_get_by_name(tx) failed: %d", ret);
1801ba4dfef1SStephen Warren 		goto err_free_clk_ptp_ref;
1802ba4dfef1SStephen Warren 	}
1803ba4dfef1SStephen Warren 
1804ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
1805ba4dfef1SStephen Warren 	return 0;
1806ba4dfef1SStephen Warren 
1807ba4dfef1SStephen Warren err_free_clk_ptp_ref:
1808ba4dfef1SStephen Warren 	clk_free(&eqos->clk_ptp_ref);
1809ba4dfef1SStephen Warren err_free_clk_rx:
1810ba4dfef1SStephen Warren 	clk_free(&eqos->clk_rx);
1811ba4dfef1SStephen Warren err_free_clk_master_bus:
1812ba4dfef1SStephen Warren 	clk_free(&eqos->clk_master_bus);
1813ba4dfef1SStephen Warren err_free_clk_slave_bus:
1814ba4dfef1SStephen Warren 	clk_free(&eqos->clk_slave_bus);
1815ba4dfef1SStephen Warren err_free_gpio_phy_reset:
1816ba4dfef1SStephen Warren 	dm_gpio_free(dev, &eqos->phy_reset_gpio);
1817ba4dfef1SStephen Warren err_free_reset_eqos:
1818ba4dfef1SStephen Warren 	reset_free(&eqos->reset_ctl);
1819ba4dfef1SStephen Warren 
1820ba4dfef1SStephen Warren 	debug("%s: returns %d\n", __func__, ret);
1821ba4dfef1SStephen Warren 	return ret;
1822ba4dfef1SStephen Warren }
18230fe08d1bSDavid Wu #endif
1824ba4dfef1SStephen Warren 
18257a4c4eddSChristophe Roullier /* board-specific Ethernet Interface initializations. */
board_interface_eth_init(struct udevice * dev,phy_interface_t interface_type)18261e8d5d80SPatrick Delaunay __weak int board_interface_eth_init(struct udevice *dev,
18271e8d5d80SPatrick Delaunay 				    phy_interface_t interface_type)
18287a4c4eddSChristophe Roullier {
18297a4c4eddSChristophe Roullier 	return 0;
18307a4c4eddSChristophe Roullier }
18317a4c4eddSChristophe Roullier 
eqos_probe_resources_stm32(struct udevice * dev)18327a4c4eddSChristophe Roullier static int eqos_probe_resources_stm32(struct udevice *dev)
18337a4c4eddSChristophe Roullier {
18347a4c4eddSChristophe Roullier 	struct eqos_priv *eqos = dev_get_priv(dev);
18357a4c4eddSChristophe Roullier 	int ret;
18367a4c4eddSChristophe Roullier 	phy_interface_t interface;
18375bd3c538SChristophe Roullier 	struct ofnode_phandle_args phandle_args;
18387a4c4eddSChristophe Roullier 
18397a4c4eddSChristophe Roullier 	debug("%s(dev=%p):\n", __func__, dev);
18407a4c4eddSChristophe Roullier 
1841bbbbc81cSDavid Wu 	interface = eqos->config->ops->eqos_get_interface(dev);
18427a4c4eddSChristophe Roullier 
18437a4c4eddSChristophe Roullier 	if (interface == PHY_INTERFACE_MODE_NONE) {
18447a4c4eddSChristophe Roullier 		pr_err("Invalid PHY interface\n");
18457a4c4eddSChristophe Roullier 		return -EINVAL;
18467a4c4eddSChristophe Roullier 	}
18477a4c4eddSChristophe Roullier 
18481e8d5d80SPatrick Delaunay 	ret = board_interface_eth_init(dev, interface);
18497a4c4eddSChristophe Roullier 	if (ret)
18507a4c4eddSChristophe Roullier 		return -EINVAL;
18517a4c4eddSChristophe Roullier 
185283d31c08SPatrick Delaunay 	eqos->max_speed = dev_read_u32_default(dev, "max-speed", 0);
185383d31c08SPatrick Delaunay 
18547a4c4eddSChristophe Roullier 	ret = clk_get_by_name(dev, "stmmaceth", &eqos->clk_master_bus);
1855*745dad46SDavid Wu 	if (ret)
1856*745dad46SDavid Wu 		pr_err("clk_get_by_name(master_bus) failed: %d\n", ret);
18577a4c4eddSChristophe Roullier 
18587a4c4eddSChristophe Roullier 	ret = clk_get_by_name(dev, "mac-clk-rx", &eqos->clk_rx);
1859b29cefabSDavid Wu 	if (ret)
1860b29cefabSDavid Wu 		pr_warn("clk_get_by_name(rx) failed: %d", ret);
18617a4c4eddSChristophe Roullier 
18627a4c4eddSChristophe Roullier 	ret = clk_get_by_name(dev, "mac-clk-tx", &eqos->clk_tx);
1863b29cefabSDavid Wu 	if (ret)
1864b29cefabSDavid Wu 		pr_warn("clk_get_by_name(tx) failed: %d", ret);
18657a4c4eddSChristophe Roullier 
18667a4c4eddSChristophe Roullier 	/*  Get ETH_CLK clocks (optional) */
18677a4c4eddSChristophe Roullier 	ret = clk_get_by_name(dev, "eth-ck", &eqos->clk_ck);
18687a4c4eddSChristophe Roullier 	if (ret)
18697a4c4eddSChristophe Roullier 		pr_warn("No phy clock provided %d", ret);
18707a4c4eddSChristophe Roullier 
187183d31c08SPatrick Delaunay 	eqos->phyaddr = -1;
18725bd3c538SChristophe Roullier 	ret = dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
18735bd3c538SChristophe Roullier 					 &phandle_args);
18745bd3c538SChristophe Roullier 	if (!ret) {
18755bd3c538SChristophe Roullier 		/* search "reset-gpios" in phy node */
18765bd3c538SChristophe Roullier 		ret = gpio_request_by_name_nodev(phandle_args.node,
18775bd3c538SChristophe Roullier 						 "reset-gpios", 0,
18785bd3c538SChristophe Roullier 						 &eqos->phy_reset_gpio,
18795bd3c538SChristophe Roullier 						 GPIOD_IS_OUT |
18805bd3c538SChristophe Roullier 						 GPIOD_IS_OUT_ACTIVE);
18815bd3c538SChristophe Roullier 		if (ret)
18825bd3c538SChristophe Roullier 			pr_warn("gpio_request_by_name(phy reset) not provided %d",
18835bd3c538SChristophe Roullier 				ret);
188413105a0bSDavid Wu 		else
188513105a0bSDavid Wu 			eqos->reset_delays[1] = 2;
188683d31c08SPatrick Delaunay 
188783d31c08SPatrick Delaunay 		eqos->phyaddr = ofnode_read_u32_default(phandle_args.node,
188883d31c08SPatrick Delaunay 							"reg", -1);
18895bd3c538SChristophe Roullier 	}
18905bd3c538SChristophe Roullier 
189113105a0bSDavid Wu 	if (!dm_gpio_is_valid(&eqos->phy_reset_gpio)) {
189213105a0bSDavid Wu 		int reset_flags = GPIOD_IS_OUT;
189313105a0bSDavid Wu 
189413105a0bSDavid Wu 		if (dev_read_bool(dev, "snps,reset-active-low"))
189513105a0bSDavid Wu 			reset_flags |= GPIOD_ACTIVE_LOW;
189613105a0bSDavid Wu 
189713105a0bSDavid Wu 		ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
189813105a0bSDavid Wu 					   &eqos->phy_reset_gpio, reset_flags);
189913105a0bSDavid Wu 		if (ret == 0)
190013105a0bSDavid Wu 			ret = dev_read_u32_array(dev, "snps,reset-delays-us",
190113105a0bSDavid Wu 						 eqos->reset_delays, 3);
190213105a0bSDavid Wu 		else
190313105a0bSDavid Wu 			pr_warn("gpio_request_by_name(snps,reset-gpio) failed: %d",
190413105a0bSDavid Wu 				ret);
190513105a0bSDavid Wu 	}
190613105a0bSDavid Wu 
19077a4c4eddSChristophe Roullier 	debug("%s: OK\n", __func__);
19087a4c4eddSChristophe Roullier 	return 0;
19097a4c4eddSChristophe Roullier }
19107a4c4eddSChristophe Roullier 
eqos_get_interface_stm32(struct udevice * dev)19117a4c4eddSChristophe Roullier static phy_interface_t eqos_get_interface_stm32(struct udevice *dev)
19127a4c4eddSChristophe Roullier {
19137a4c4eddSChristophe Roullier 	const char *phy_mode;
19147a4c4eddSChristophe Roullier 	phy_interface_t interface = PHY_INTERFACE_MODE_NONE;
19157a4c4eddSChristophe Roullier 
19167a4c4eddSChristophe Roullier 	debug("%s(dev=%p):\n", __func__, dev);
19177a4c4eddSChristophe Roullier 
1918dcf8de12SDavid Wu 	phy_mode = dev_read_string(dev, "phy-mode");
19197a4c4eddSChristophe Roullier 	if (phy_mode)
19207a4c4eddSChristophe Roullier 		interface = phy_get_interface_by_name(phy_mode);
19217a4c4eddSChristophe Roullier 
19227a4c4eddSChristophe Roullier 	return interface;
19237a4c4eddSChristophe Roullier }
19247a4c4eddSChristophe Roullier 
19250fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_get_interface_tegra186(struct udevice * dev)19267a4c4eddSChristophe Roullier static phy_interface_t eqos_get_interface_tegra186(struct udevice *dev)
19277a4c4eddSChristophe Roullier {
19287a4c4eddSChristophe Roullier 	return PHY_INTERFACE_MODE_MII;
19297a4c4eddSChristophe Roullier }
19307a4c4eddSChristophe Roullier 
eqos_probe_resources_imx(struct udevice * dev)1931a7b3400fSFugang Duan static int eqos_probe_resources_imx(struct udevice *dev)
1932a7b3400fSFugang Duan {
1933a7b3400fSFugang Duan 	struct eqos_priv *eqos = dev_get_priv(dev);
1934a7b3400fSFugang Duan 	phy_interface_t interface;
1935a7b3400fSFugang Duan 
1936a7b3400fSFugang Duan 	debug("%s(dev=%p):\n", __func__, dev);
1937a7b3400fSFugang Duan 
1938bbbbc81cSDavid Wu 	interface = eqos->config->ops->eqos_get_interface(dev);
1939a7b3400fSFugang Duan 
1940a7b3400fSFugang Duan 	if (interface == PHY_INTERFACE_MODE_NONE) {
1941a7b3400fSFugang Duan 		pr_err("Invalid PHY interface\n");
1942a7b3400fSFugang Duan 		return -EINVAL;
1943a7b3400fSFugang Duan 	}
1944a7b3400fSFugang Duan 
1945a7b3400fSFugang Duan 	debug("%s: OK\n", __func__);
1946a7b3400fSFugang Duan 	return 0;
1947a7b3400fSFugang Duan }
1948a7b3400fSFugang Duan 
eqos_get_interface_imx(struct udevice * dev)1949a7b3400fSFugang Duan static phy_interface_t eqos_get_interface_imx(struct udevice *dev)
1950a7b3400fSFugang Duan {
1951ad018a0cSFugang Duan 	const char *phy_mode;
1952ad018a0cSFugang Duan 	phy_interface_t interface = PHY_INTERFACE_MODE_NONE;
1953ad018a0cSFugang Duan 
1954ad018a0cSFugang Duan 	debug("%s(dev=%p):\n", __func__, dev);
1955ad018a0cSFugang Duan 
1956ad018a0cSFugang Duan 	phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1957ad018a0cSFugang Duan 			       NULL);
1958ad018a0cSFugang Duan 	if (phy_mode)
1959ad018a0cSFugang Duan 		interface = phy_get_interface_by_name(phy_mode);
1960ad018a0cSFugang Duan 
1961ad018a0cSFugang Duan 	return interface;
1962a7b3400fSFugang Duan }
1963a7b3400fSFugang Duan 
eqos_remove_resources_tegra186(struct udevice * dev)1964ba4dfef1SStephen Warren static int eqos_remove_resources_tegra186(struct udevice *dev)
1965ba4dfef1SStephen Warren {
1966ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
1967ba4dfef1SStephen Warren 
1968ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
1969ba4dfef1SStephen Warren 
1970a7b3400fSFugang Duan #ifdef CONFIG_CLK
1971ba4dfef1SStephen Warren 	clk_free(&eqos->clk_tx);
1972ba4dfef1SStephen Warren 	clk_free(&eqos->clk_ptp_ref);
1973ba4dfef1SStephen Warren 	clk_free(&eqos->clk_rx);
1974ba4dfef1SStephen Warren 	clk_free(&eqos->clk_slave_bus);
1975ba4dfef1SStephen Warren 	clk_free(&eqos->clk_master_bus);
1976a7b3400fSFugang Duan #endif
1977ba4dfef1SStephen Warren 	dm_gpio_free(dev, &eqos->phy_reset_gpio);
1978ba4dfef1SStephen Warren 	reset_free(&eqos->reset_ctl);
1979ba4dfef1SStephen Warren 
1980ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
1981ba4dfef1SStephen Warren 	return 0;
1982ba4dfef1SStephen Warren }
19830fe08d1bSDavid Wu #endif
1984ba4dfef1SStephen Warren 
eqos_remove_resources_stm32(struct udevice * dev)19857a4c4eddSChristophe Roullier static int eqos_remove_resources_stm32(struct udevice *dev)
19867a4c4eddSChristophe Roullier {
1987a7b3400fSFugang Duan #ifdef CONFIG_CLK
19887a4c4eddSChristophe Roullier 	struct eqos_priv *eqos = dev_get_priv(dev);
19897a4c4eddSChristophe Roullier 
19907a4c4eddSChristophe Roullier 	debug("%s(dev=%p):\n", __func__, dev);
19917a4c4eddSChristophe Roullier 
1992b29cefabSDavid Wu 	if (clk_valid(&eqos->clk_tx))
19937a4c4eddSChristophe Roullier 		clk_free(&eqos->clk_tx);
1994b29cefabSDavid Wu 	if (clk_valid(&eqos->clk_rx))
19957a4c4eddSChristophe Roullier 		clk_free(&eqos->clk_rx);
19967a4c4eddSChristophe Roullier 	clk_free(&eqos->clk_master_bus);
19977a4c4eddSChristophe Roullier 	if (clk_valid(&eqos->clk_ck))
19987a4c4eddSChristophe Roullier 		clk_free(&eqos->clk_ck);
1999a7b3400fSFugang Duan #endif
20007a4c4eddSChristophe Roullier 
20015bd3c538SChristophe Roullier 	if (dm_gpio_is_valid(&eqos->phy_reset_gpio))
20025bd3c538SChristophe Roullier 		dm_gpio_free(dev, &eqos->phy_reset_gpio);
20035bd3c538SChristophe Roullier 
20047a4c4eddSChristophe Roullier 	debug("%s: OK\n", __func__);
20057a4c4eddSChristophe Roullier 	return 0;
20067a4c4eddSChristophe Roullier }
20077a4c4eddSChristophe Roullier 
20080fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
eqos_remove_resources_imx(struct udevice * dev)2009a7b3400fSFugang Duan static int eqos_remove_resources_imx(struct udevice *dev)
2010a7b3400fSFugang Duan {
2011a7b3400fSFugang Duan 	return 0;
2012a7b3400fSFugang Duan }
20130fe08d1bSDavid Wu #endif
2014a7b3400fSFugang Duan 
eqos_probe(struct udevice * dev)201523ca6f74SDavid Wu int eqos_probe(struct udevice *dev)
2016ba4dfef1SStephen Warren {
2017ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
2018ba4dfef1SStephen Warren 	int ret;
2019ba4dfef1SStephen Warren 
2020ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
2021ba4dfef1SStephen Warren 
2022ba4dfef1SStephen Warren 	eqos->dev = dev;
2023ba4dfef1SStephen Warren 	eqos->config = (void *)dev_get_driver_data(dev);
2024ba4dfef1SStephen Warren 
2025dcf8de12SDavid Wu 	eqos->regs = dev_read_addr(dev);
2026ba4dfef1SStephen Warren 	if (eqos->regs == FDT_ADDR_T_NONE) {
2027dcf8de12SDavid Wu 		pr_err("dev_read_addr() failed");
2028ba4dfef1SStephen Warren 		return -ENODEV;
2029ba4dfef1SStephen Warren 	}
2030ba4dfef1SStephen Warren 	eqos->mac_regs = (void *)(eqos->regs + EQOS_MAC_REGS_BASE);
2031ba4dfef1SStephen Warren 	eqos->mtl_regs = (void *)(eqos->regs + EQOS_MTL_REGS_BASE);
2032ba4dfef1SStephen Warren 	eqos->dma_regs = (void *)(eqos->regs + EQOS_DMA_REGS_BASE);
2033ba4dfef1SStephen Warren 	eqos->tegra186_regs = (void *)(eqos->regs + EQOS_TEGRA186_REGS_BASE);
2034ba4dfef1SStephen Warren 
2035ba4dfef1SStephen Warren 	ret = eqos_probe_resources_core(dev);
2036ba4dfef1SStephen Warren 	if (ret < 0) {
203790aa625cSMasahiro Yamada 		pr_err("eqos_probe_resources_core() failed: %d", ret);
2038ba4dfef1SStephen Warren 		return ret;
2039ba4dfef1SStephen Warren 	}
2040ba4dfef1SStephen Warren 
20417a4c4eddSChristophe Roullier 	ret = eqos->config->ops->eqos_probe_resources(dev);
2042ba4dfef1SStephen Warren 	if (ret < 0) {
20437a4c4eddSChristophe Roullier 		pr_err("eqos_probe_resources() failed: %d", ret);
2044ba4dfef1SStephen Warren 		goto err_remove_resources_core;
2045ba4dfef1SStephen Warren 	}
2046ba4dfef1SStephen Warren 
20478e3eceb0SYe Li #ifdef CONFIG_DM_ETH_PHY
20488e3eceb0SYe Li 	eqos->mii = eth_phy_get_mdio_bus(dev);
20498e3eceb0SYe Li #endif
20508e3eceb0SYe Li 	if (!eqos->mii) {
2051ba4dfef1SStephen Warren 		eqos->mii = mdio_alloc();
2052ba4dfef1SStephen Warren 		if (!eqos->mii) {
205390aa625cSMasahiro Yamada 			pr_err("mdio_alloc() failed");
20547a4c4eddSChristophe Roullier 			ret = -ENOMEM;
2055ba4dfef1SStephen Warren 			goto err_remove_resources_tegra;
2056ba4dfef1SStephen Warren 		}
2057ba4dfef1SStephen Warren 		eqos->mii->read = eqos_mdio_read;
2058ba4dfef1SStephen Warren 		eqos->mii->write = eqos_mdio_write;
2059ba4dfef1SStephen Warren 		eqos->mii->priv = eqos;
2060ba4dfef1SStephen Warren 		strcpy(eqos->mii->name, dev->name);
2061ba4dfef1SStephen Warren 
2062ba4dfef1SStephen Warren 		ret = mdio_register(eqos->mii);
2063ba4dfef1SStephen Warren 		if (ret < 0) {
206490aa625cSMasahiro Yamada 			pr_err("mdio_register() failed: %d", ret);
2065ba4dfef1SStephen Warren 			goto err_free_mdio;
2066ba4dfef1SStephen Warren 		}
20678e3eceb0SYe Li 	}
20688e3eceb0SYe Li 
20698e3eceb0SYe Li #ifdef CONFIG_DM_ETH_PHY
20708e3eceb0SYe Li 	eth_phy_set_mdio_bus(dev, eqos->mii);
20718e3eceb0SYe Li #endif
2072ba4dfef1SStephen Warren 
2073ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
2074ba4dfef1SStephen Warren 	return 0;
2075ba4dfef1SStephen Warren 
2076ba4dfef1SStephen Warren err_free_mdio:
2077ba4dfef1SStephen Warren 	mdio_free(eqos->mii);
2078ba4dfef1SStephen Warren err_remove_resources_tegra:
20797a4c4eddSChristophe Roullier 	eqos->config->ops->eqos_remove_resources(dev);
2080ba4dfef1SStephen Warren err_remove_resources_core:
2081ba4dfef1SStephen Warren 	eqos_remove_resources_core(dev);
2082ba4dfef1SStephen Warren 
2083ba4dfef1SStephen Warren 	debug("%s: returns %d\n", __func__, ret);
2084ba4dfef1SStephen Warren 	return ret;
2085ba4dfef1SStephen Warren }
2086ba4dfef1SStephen Warren 
eqos_remove(struct udevice * dev)20870fe08d1bSDavid Wu static int __maybe_unused eqos_remove(struct udevice *dev)
2088ba4dfef1SStephen Warren {
2089ba4dfef1SStephen Warren 	struct eqos_priv *eqos = dev_get_priv(dev);
2090ba4dfef1SStephen Warren 
2091ba4dfef1SStephen Warren 	debug("%s(dev=%p):\n", __func__, dev);
2092ba4dfef1SStephen Warren 
2093ba4dfef1SStephen Warren 	mdio_unregister(eqos->mii);
2094ba4dfef1SStephen Warren 	mdio_free(eqos->mii);
20957a4c4eddSChristophe Roullier 	eqos->config->ops->eqos_remove_resources(dev);
20967a4c4eddSChristophe Roullier 
2097ba4dfef1SStephen Warren 	eqos_probe_resources_core(dev);
2098ba4dfef1SStephen Warren 
2099ba4dfef1SStephen Warren 	debug("%s: OK\n", __func__);
2100ba4dfef1SStephen Warren 	return 0;
2101ba4dfef1SStephen Warren }
2102ba4dfef1SStephen Warren 
21030fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
2104ba4dfef1SStephen Warren static const struct eth_ops eqos_ops = {
2105ba4dfef1SStephen Warren 	.start = eqos_start,
2106ba4dfef1SStephen Warren 	.stop = eqos_stop,
2107ba4dfef1SStephen Warren 	.send = eqos_send,
2108ba4dfef1SStephen Warren 	.recv = eqos_recv,
2109ba4dfef1SStephen Warren 	.free_pkt = eqos_free_pkt,
2110ba4dfef1SStephen Warren 	.write_hwaddr = eqos_write_hwaddr,
21114d0fb6f0SYe Li 	.read_rom_hwaddr	= eqos_read_rom_hwaddr,
2112ba4dfef1SStephen Warren };
2113ba4dfef1SStephen Warren 
21147a4c4eddSChristophe Roullier static struct eqos_ops eqos_tegra186_ops = {
21157a4c4eddSChristophe Roullier 	.eqos_inval_desc = eqos_inval_desc_tegra186,
21167a4c4eddSChristophe Roullier 	.eqos_flush_desc = eqos_flush_desc_tegra186,
21177a4c4eddSChristophe Roullier 	.eqos_inval_buffer = eqos_inval_buffer_tegra186,
21187a4c4eddSChristophe Roullier 	.eqos_flush_buffer = eqos_flush_buffer_tegra186,
21197a4c4eddSChristophe Roullier 	.eqos_probe_resources = eqos_probe_resources_tegra186,
21207a4c4eddSChristophe Roullier 	.eqos_remove_resources = eqos_remove_resources_tegra186,
21217a4c4eddSChristophe Roullier 	.eqos_stop_resets = eqos_stop_resets_tegra186,
21227a4c4eddSChristophe Roullier 	.eqos_start_resets = eqos_start_resets_tegra186,
21237a4c4eddSChristophe Roullier 	.eqos_stop_clks = eqos_stop_clks_tegra186,
21247a4c4eddSChristophe Roullier 	.eqos_start_clks = eqos_start_clks_tegra186,
21257a4c4eddSChristophe Roullier 	.eqos_calibrate_pads = eqos_calibrate_pads_tegra186,
21267a4c4eddSChristophe Roullier 	.eqos_disable_calibration = eqos_disable_calibration_tegra186,
21277a4c4eddSChristophe Roullier 	.eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_tegra186,
2128bbbbc81cSDavid Wu 	.eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_tegra186,
2129bbbbc81cSDavid Wu 	.eqos_get_interface = eqos_get_interface_tegra186
21307a4c4eddSChristophe Roullier };
21317a4c4eddSChristophe Roullier 
2132ba4dfef1SStephen Warren static const struct eqos_config eqos_tegra186_config = {
2133ba4dfef1SStephen Warren 	.reg_access_always_ok = false,
21347a4c4eddSChristophe Roullier 	.mdio_wait = 10,
21357a4c4eddSChristophe Roullier 	.swr_wait = 10,
21367a4c4eddSChristophe Roullier 	.config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
21377a4c4eddSChristophe Roullier 	.config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_20_35,
21387a4c4eddSChristophe Roullier 	.ops = &eqos_tegra186_ops
21397a4c4eddSChristophe Roullier };
21407a4c4eddSChristophe Roullier 
21417a4c4eddSChristophe Roullier static struct eqos_ops eqos_stm32_ops = {
2142a7b3400fSFugang Duan 	.eqos_inval_desc = eqos_inval_desc_generic,
2143a7b3400fSFugang Duan 	.eqos_flush_desc = eqos_flush_desc_generic,
2144a7b3400fSFugang Duan 	.eqos_inval_buffer = eqos_inval_buffer_generic,
2145a7b3400fSFugang Duan 	.eqos_flush_buffer = eqos_flush_buffer_generic,
21467a4c4eddSChristophe Roullier 	.eqos_probe_resources = eqos_probe_resources_stm32,
21477a4c4eddSChristophe Roullier 	.eqos_remove_resources = eqos_remove_resources_stm32,
21487a4c4eddSChristophe Roullier 	.eqos_stop_resets = eqos_stop_resets_stm32,
21497a4c4eddSChristophe Roullier 	.eqos_start_resets = eqos_start_resets_stm32,
21507a4c4eddSChristophe Roullier 	.eqos_stop_clks = eqos_stop_clks_stm32,
21517a4c4eddSChristophe Roullier 	.eqos_start_clks = eqos_start_clks_stm32,
21527a4c4eddSChristophe Roullier 	.eqos_calibrate_pads = eqos_calibrate_pads_stm32,
21537a4c4eddSChristophe Roullier 	.eqos_disable_calibration = eqos_disable_calibration_stm32,
21547a4c4eddSChristophe Roullier 	.eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_stm32,
2155bbbbc81cSDavid Wu 	.eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_stm32,
2156bbbbc81cSDavid Wu 	.eqos_get_interface = eqos_get_interface_stm32
21577a4c4eddSChristophe Roullier };
21587a4c4eddSChristophe Roullier 
21597a4c4eddSChristophe Roullier static const struct eqos_config eqos_stm32_config = {
21607a4c4eddSChristophe Roullier 	.reg_access_always_ok = false,
21617a4c4eddSChristophe Roullier 	.mdio_wait = 10000,
21627a4c4eddSChristophe Roullier 	.swr_wait = 50,
21637a4c4eddSChristophe Roullier 	.config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_AV,
21647a4c4eddSChristophe Roullier 	.config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_250_300,
21657a4c4eddSChristophe Roullier 	.ops = &eqos_stm32_ops
2166ba4dfef1SStephen Warren };
2167ba4dfef1SStephen Warren 
2168a7b3400fSFugang Duan static struct eqos_ops eqos_imx_ops = {
2169a7b3400fSFugang Duan 	.eqos_inval_desc = eqos_inval_desc_generic,
2170a7b3400fSFugang Duan 	.eqos_flush_desc = eqos_flush_desc_generic,
2171a7b3400fSFugang Duan 	.eqos_inval_buffer = eqos_inval_buffer_generic,
2172a7b3400fSFugang Duan 	.eqos_flush_buffer = eqos_flush_buffer_generic,
2173a7b3400fSFugang Duan 	.eqos_probe_resources = eqos_probe_resources_imx,
2174a7b3400fSFugang Duan 	.eqos_remove_resources = eqos_remove_resources_imx,
2175a7b3400fSFugang Duan 	.eqos_stop_resets = eqos_stop_resets_imx,
2176a7b3400fSFugang Duan 	.eqos_start_resets = eqos_start_resets_imx,
2177a7b3400fSFugang Duan 	.eqos_stop_clks = eqos_stop_clks_imx,
2178a7b3400fSFugang Duan 	.eqos_start_clks = eqos_start_clks_imx,
2179a7b3400fSFugang Duan 	.eqos_calibrate_pads = eqos_calibrate_pads_imx,
2180a7b3400fSFugang Duan 	.eqos_disable_calibration = eqos_disable_calibration_imx,
2181a7b3400fSFugang Duan 	.eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_imx,
2182bbbbc81cSDavid Wu 	.eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_imx,
2183bbbbc81cSDavid Wu 	.eqos_get_interface = eqos_get_interface_imx
2184a7b3400fSFugang Duan };
2185a7b3400fSFugang Duan 
2186a7b3400fSFugang Duan struct eqos_config eqos_imx_config = {
2187a7b3400fSFugang Duan 	.reg_access_always_ok = false,
2188a7b3400fSFugang Duan 	.mdio_wait = 10000,
2189a7b3400fSFugang Duan 	.swr_wait = 50,
2190a7b3400fSFugang Duan 	.config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
2191a7b3400fSFugang Duan 	.config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_250_300,
2192a7b3400fSFugang Duan 	.ops = &eqos_imx_ops
2193a7b3400fSFugang Duan };
21940fe08d1bSDavid Wu #endif
2195a7b3400fSFugang Duan 
2196fc99c7abSDavid Wu struct eqos_ops eqos_rockchip_ops = {
2197fc99c7abSDavid Wu 	.eqos_inval_desc = eqos_inval_desc_generic,
2198fc99c7abSDavid Wu 	.eqos_flush_desc = eqos_flush_desc_generic,
2199fc99c7abSDavid Wu 	.eqos_inval_buffer = eqos_inval_buffer_generic,
2200fc99c7abSDavid Wu 	.eqos_flush_buffer = eqos_flush_buffer_generic,
2201fc99c7abSDavid Wu 	.eqos_probe_resources = eqos_probe_resources_stm32,
2202fc99c7abSDavid Wu 	.eqos_remove_resources = eqos_remove_resources_stm32,
2203fc99c7abSDavid Wu 	.eqos_stop_resets = eqos_stop_resets_stm32,
2204fc99c7abSDavid Wu 	.eqos_start_resets = eqos_start_resets_stm32,
2205fc99c7abSDavid Wu 	.eqos_calibrate_pads = eqos_calibrate_pads_stm32,
2206fc99c7abSDavid Wu 	.eqos_disable_calibration = eqos_disable_calibration_stm32,
2207fc99c7abSDavid Wu 	.eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_stm32,
2208fc99c7abSDavid Wu 	.eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_stm32,
2209fc99c7abSDavid Wu 	.eqos_get_interface = eqos_get_interface_stm32
2210fc99c7abSDavid Wu };
2211fc99c7abSDavid Wu 
22120fe08d1bSDavid Wu #ifdef CONFIG_QOS_FULL
2213ba4dfef1SStephen Warren static const struct udevice_id eqos_ids[] = {
2214ba4dfef1SStephen Warren 	{
2215ba4dfef1SStephen Warren 		.compatible = "nvidia,tegra186-eqos",
2216ba4dfef1SStephen Warren 		.data = (ulong)&eqos_tegra186_config
2217ba4dfef1SStephen Warren 	},
22187a4c4eddSChristophe Roullier 	{
22197a4c4eddSChristophe Roullier 		.compatible = "snps,dwmac-4.20a",
22207a4c4eddSChristophe Roullier 		.data = (ulong)&eqos_stm32_config
22217a4c4eddSChristophe Roullier 	},
2222a7b3400fSFugang Duan 	{
2223a7b3400fSFugang Duan 		.compatible = "fsl,imx-eqos",
2224a7b3400fSFugang Duan 		.data = (ulong)&eqos_imx_config
2225a7b3400fSFugang Duan 	},
22267a4c4eddSChristophe Roullier 
2227ba4dfef1SStephen Warren 	{ }
2228ba4dfef1SStephen Warren };
2229ba4dfef1SStephen Warren 
2230ba4dfef1SStephen Warren U_BOOT_DRIVER(eth_eqos) = {
2231ba4dfef1SStephen Warren 	.name = "eth_eqos",
2232ba4dfef1SStephen Warren 	.id = UCLASS_ETH,
2233a7b3400fSFugang Duan 	.of_match = of_match_ptr(eqos_ids),
2234ba4dfef1SStephen Warren 	.probe = eqos_probe,
2235ba4dfef1SStephen Warren 	.remove = eqos_remove,
2236ba4dfef1SStephen Warren 	.ops = &eqos_ops,
2237ba4dfef1SStephen Warren 	.priv_auto_alloc_size = sizeof(struct eqos_priv),
2238ba4dfef1SStephen Warren 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
2239ba4dfef1SStephen Warren };
22400fe08d1bSDavid Wu #endif
2241