1 /* 2 * SPI flash internal definitions 3 * 4 * Copyright (C) 2008 Atmel Corporation 5 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc. 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 #ifndef _SF_INTERNAL_H_ 11 #define _SF_INTERNAL_H_ 12 13 #include <linux/types.h> 14 #include <linux/compiler.h> 15 16 /* Dual SPI flash memories - see SPI_COMM_DUAL_... */ 17 enum spi_dual_flash { 18 SF_SINGLE_FLASH = 0, 19 SF_DUAL_STACKED_FLASH = BIT(0), 20 SF_DUAL_PARALLEL_FLASH = BIT(1), 21 }; 22 23 enum spi_nor_option_flags { 24 SNOR_F_SST_WR = BIT(0), 25 SNOR_F_USE_FSR = BIT(1), 26 SNOR_F_USE_UPAGE = BIT(3), 27 }; 28 29 #define SPI_FLASH_3B_ADDR_LEN 3 30 #define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN) 31 #define SPI_FLASH_16MB_BOUN 0x1000000 32 33 /* CFI Manufacture ID's */ 34 #define SPI_FLASH_CFI_MFR_SPANSION 0x01 35 #define SPI_FLASH_CFI_MFR_STMICRO 0x20 36 #define SPI_FLASH_CFI_MFR_MICRON 0x2C 37 #define SPI_FLASH_CFI_MFR_MACRONIX 0xc2 38 #define SPI_FLASH_CFI_MFR_SST 0xbf 39 #define SPI_FLASH_CFI_MFR_WINBOND 0xef 40 #define SPI_FLASH_CFI_MFR_ATMEL 0x1f 41 #define SPI_FLASH_CIF_MFR_GIGADEVICE 0xc8 42 43 /* Erase commands */ 44 #define CMD_ERASE_4K 0x20 45 #define CMD_ERASE_CHIP 0xc7 46 #define CMD_ERASE_64K 0xd8 47 48 /* Write commands */ 49 #define CMD_WRITE_STATUS 0x01 50 #define CMD_PAGE_PROGRAM 0x02 51 #define CMD_WRITE_DISABLE 0x04 52 #define CMD_WRITE_ENABLE 0x06 53 #define CMD_QUAD_PAGE_PROGRAM 0x32 54 55 /* Read commands */ 56 #define CMD_READ_ARRAY_SLOW 0x03 57 #define CMD_READ_ARRAY_FAST 0x0b 58 #define CMD_READ_DUAL_OUTPUT_FAST 0x3b 59 #define CMD_READ_DUAL_IO_FAST 0xbb 60 #define CMD_READ_QUAD_OUTPUT_FAST 0x6b 61 #define CMD_READ_QUAD_IO_FAST 0xeb 62 #define CMD_READ_ID 0x9f 63 #define CMD_READ_STATUS 0x05 64 #define CMD_READ_STATUS1 0x35 65 #define CMD_READ_CONFIG 0x35 66 #define CMD_FLAG_STATUS 0x70 67 68 /* Bank addr access commands */ 69 #ifdef CONFIG_SPI_FLASH_BAR 70 # define CMD_BANKADDR_BRWR 0x17 71 # define CMD_BANKADDR_BRRD 0x16 72 # define CMD_EXTNADDR_WREAR 0xC5 73 # define CMD_EXTNADDR_RDEAR 0xC8 74 #endif 75 76 /* Common status */ 77 #define STATUS_WIP BIT(0) 78 #define STATUS_QEB_WINSPAN BIT(1) 79 #define STATUS_QEB_MXIC BIT(6) 80 #define STATUS_PEC BIT(7) 81 #define SR_BP0 BIT(2) /* Block protect 0 */ 82 #define SR_BP1 BIT(3) /* Block protect 1 */ 83 #define SR_BP2 BIT(4) /* Block protect 2 */ 84 85 /* Flash timeout values */ 86 #define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ) 87 #define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ) 88 #define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ) 89 90 /* SST specific */ 91 #ifdef CONFIG_SPI_FLASH_SST 92 #define SST26_CMD_READ_BPR 0x72 93 #define SST26_CMD_WRITE_BPR 0x42 94 95 #define SST26_BPR_8K_NUM 4 96 #define SST26_MAX_BPR_REG_LEN (18 + 1) 97 #define SST26_BOUND_REG_SIZE ((32 + SST26_BPR_8K_NUM * 8) * SZ_1K) 98 99 enum lock_ctl { 100 SST26_CTL_LOCK, 101 SST26_CTL_UNLOCK, 102 SST26_CTL_CHECK 103 }; 104 105 # define CMD_SST_BP 0x02 /* Byte Program */ 106 # define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */ 107 108 int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len, 109 const void *buf); 110 int sst_write_bp(struct spi_flash *flash, u32 offset, size_t len, 111 const void *buf); 112 #endif 113 114 #define JEDEC_MFR(info) ((info)->id[0]) 115 #define JEDEC_ID(info) (((info)->id[1]) << 8 | ((info)->id[2])) 116 #define JEDEC_EXT(info) (((info)->id[3]) << 8 | ((info)->id[4])) 117 #define SPI_FLASH_MAX_ID_LEN 6 118 119 struct spi_flash_info { 120 /* Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO]) */ 121 const char *name; 122 123 /* 124 * This array stores the ID bytes. 125 * The first three bytes are the JEDIC ID. 126 * JEDEC ID zero means "no ID" (mostly older chips). 127 */ 128 u8 id[SPI_FLASH_MAX_ID_LEN]; 129 u8 id_len; 130 131 /* 132 * The size listed here is what works with SPINOR_OP_SE, which isn't 133 * necessarily called a "sector" by the vendor. 134 */ 135 u32 sector_size; 136 u32 n_sectors; 137 138 u16 page_size; 139 140 u16 flags; 141 #define SECT_4K BIT(0) /* CMD_ERASE_4K works uniformly */ 142 #define E_FSR BIT(1) /* use flag status register for */ 143 #define SST_WR BIT(2) /* use SST byte/word programming */ 144 #define WR_QPP BIT(3) /* use Quad Page Program */ 145 #define RD_QUAD BIT(4) /* use Quad Read */ 146 #define RD_DUAL BIT(5) /* use Dual Read */ 147 #define RD_QUADIO BIT(6) /* use Quad IO Read */ 148 #define RD_DUALIO BIT(7) /* use Dual IO Read */ 149 #define RD_FULL (RD_QUAD | RD_DUAL | RD_QUADIO | RD_DUALIO) 150 }; 151 152 extern const struct spi_flash_info spi_flash_ids[]; 153 154 /* Send a single-byte command to the device and read the response */ 155 int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len); 156 157 /* 158 * Send a multi-byte command to the device and read the response. Used 159 * for flash array reads, etc. 160 */ 161 int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd, 162 size_t cmd_len, void *data, size_t data_len); 163 164 /* 165 * Send a multi-byte command to the device followed by (optional) 166 * data. Used for programming the flash array, etc. 167 */ 168 int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len, 169 const void *data, size_t data_len); 170 171 172 /* Flash erase(sectors) operation, support all possible erase commands */ 173 int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len); 174 175 /* Get software write-protect value (BP bits) */ 176 int spi_flash_cmd_get_sw_write_prot(struct spi_flash *flash); 177 178 /* Lock stmicro spi flash region */ 179 int stm_lock(struct spi_flash *flash, u32 ofs, size_t len); 180 181 /* Unlock stmicro spi flash region */ 182 int stm_unlock(struct spi_flash *flash, u32 ofs, size_t len); 183 184 /* Check if a stmicro spi flash region is completely locked */ 185 int stm_is_locked(struct spi_flash *flash, u32 ofs, size_t len); 186 187 /* Enable writing on the SPI flash */ 188 static inline int spi_flash_cmd_write_enable(struct spi_flash *flash) 189 { 190 return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0); 191 } 192 193 /* Disable writing on the SPI flash */ 194 static inline int spi_flash_cmd_write_disable(struct spi_flash *flash) 195 { 196 return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0); 197 } 198 199 /* 200 * Used for spi_flash write operation 201 * - SPI claim 202 * - spi_flash_cmd_write_enable 203 * - spi_flash_cmd_write 204 * - spi_flash_wait_till_ready 205 * - SPI release 206 */ 207 int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd, 208 size_t cmd_len, const void *buf, size_t buf_len); 209 210 /* 211 * Flash write operation, support all possible write commands. 212 * Write the requested data out breaking it up into multiple write 213 * commands as needed per the write size. 214 */ 215 int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset, 216 size_t len, const void *buf); 217 218 /* 219 * Same as spi_flash_cmd_read() except it also claims/releases the SPI 220 * bus. Used as common part of the ->read() operation. 221 */ 222 int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd, 223 size_t cmd_len, void *data, size_t data_len); 224 225 /* Flash read operation, support all possible read commands */ 226 int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset, 227 size_t len, void *data); 228 229 #ifdef CONFIG_SPI_FLASH_MTD 230 int spi_flash_mtd_register(struct spi_flash *flash); 231 void spi_flash_mtd_unregister(void); 232 #endif 233 234 /** 235 * spi_flash_scan - scan the SPI FLASH 236 * @flash: the spi flash structure 237 * 238 * The drivers can use this fuction to scan the SPI FLASH. 239 * In the scanning, it will try to get all the necessary information to 240 * fill the spi_flash{}. 241 * 242 * Return: 0 for success, others for failure. 243 */ 244 int spi_flash_scan(struct spi_flash *flash); 245 246 #endif /* _SF_INTERNAL_H_ */ 247