1898e76c9SJagannadha Sutradharudu Teki /* 2898e76c9SJagannadha Sutradharudu Teki * SPI flash internal definitions 3898e76c9SJagannadha Sutradharudu Teki * 4898e76c9SJagannadha Sutradharudu Teki * Copyright (C) 2008 Atmel Corporation 5898e76c9SJagannadha Sutradharudu Teki * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc. 6898e76c9SJagannadha Sutradharudu Teki * 70c88a84aSJagannadha Sutradharudu Teki * SPDX-License-Identifier: GPL-2.0+ 8898e76c9SJagannadha Sutradharudu Teki */ 9898e76c9SJagannadha Sutradharudu Teki 10469146c0SJagannadha Sutradharudu Teki #ifndef _SF_INTERNAL_H_ 11469146c0SJagannadha Sutradharudu Teki #define _SF_INTERNAL_H_ 12898e76c9SJagannadha Sutradharudu Teki 13ff0960f9SSimon Glass #include <linux/types.h> 14ff0960f9SSimon Glass #include <linux/compiler.h> 15ff0960f9SSimon Glass 16ff0960f9SSimon Glass /* Dual SPI flash memories - see SPI_COMM_DUAL_... */ 17ff0960f9SSimon Glass enum spi_dual_flash { 18ff0960f9SSimon Glass SF_SINGLE_FLASH = 0, 19ff0960f9SSimon Glass SF_DUAL_STACKED_FLASH = 1 << 0, 20ff0960f9SSimon Glass SF_DUAL_PARALLEL_FLASH = 1 << 1, 21ff0960f9SSimon Glass }; 22ff0960f9SSimon Glass 23ff0960f9SSimon Glass /* Enum list - Full read commands */ 24ff0960f9SSimon Glass enum spi_read_cmds { 25ff0960f9SSimon Glass ARRAY_SLOW = 1 << 0, 266dd6e90eSJagannadha Sutradharudu Teki ARRAY_FAST = 1 << 1, 276dd6e90eSJagannadha Sutradharudu Teki DUAL_OUTPUT_FAST = 1 << 2, 286dd6e90eSJagannadha Sutradharudu Teki DUAL_IO_FAST = 1 << 3, 296dd6e90eSJagannadha Sutradharudu Teki QUAD_OUTPUT_FAST = 1 << 4, 306dd6e90eSJagannadha Sutradharudu Teki QUAD_IO_FAST = 1 << 5, 31ff0960f9SSimon Glass }; 32ff0960f9SSimon Glass 336dd6e90eSJagannadha Sutradharudu Teki /* Normal - Extended - Full command set */ 346dd6e90eSJagannadha Sutradharudu Teki #define RD_NORM (ARRAY_SLOW | ARRAY_FAST) 356dd6e90eSJagannadha Sutradharudu Teki #define RD_EXTN (RD_NORM | DUAL_OUTPUT_FAST | DUAL_IO_FAST) 36ff0960f9SSimon Glass #define RD_FULL (RD_EXTN | QUAD_OUTPUT_FAST | QUAD_IO_FAST) 37ff0960f9SSimon Glass 38ff0960f9SSimon Glass /* sf param flags */ 39ff0960f9SSimon Glass enum { 40ff0960f9SSimon Glass SECT_4K = 1 << 0, 41ff0960f9SSimon Glass SECT_32K = 1 << 1, 42ff0960f9SSimon Glass E_FSR = 1 << 2, 43ff0960f9SSimon Glass WR_QPP = 1 << 3, 44*b648742aSSimon Glass SST_WP = 1 << 4, 45ff0960f9SSimon Glass }; 46ff0960f9SSimon Glass 47ff063ed4SJagannadha Sutradharudu Teki #define SPI_FLASH_3B_ADDR_LEN 3 48ff063ed4SJagannadha Sutradharudu Teki #define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN) 49898e76c9SJagannadha Sutradharudu Teki #define SPI_FLASH_16MB_BOUN 0x1000000 50898e76c9SJagannadha Sutradharudu Teki 51d08a1bafSJagannadha Sutradharudu Teki /* CFI Manufacture ID's */ 52d08a1bafSJagannadha Sutradharudu Teki #define SPI_FLASH_CFI_MFR_SPANSION 0x01 53d08a1bafSJagannadha Sutradharudu Teki #define SPI_FLASH_CFI_MFR_STMICRO 0x20 5406795122SJagannadha Sutradharudu Teki #define SPI_FLASH_CFI_MFR_MACRONIX 0xc2 55d08a1bafSJagannadha Sutradharudu Teki #define SPI_FLASH_CFI_MFR_WINBOND 0xef 56d08a1bafSJagannadha Sutradharudu Teki 57898e76c9SJagannadha Sutradharudu Teki /* Erase commands */ 58898e76c9SJagannadha Sutradharudu Teki #define CMD_ERASE_4K 0x20 59898e76c9SJagannadha Sutradharudu Teki #define CMD_ERASE_32K 0x52 60898e76c9SJagannadha Sutradharudu Teki #define CMD_ERASE_CHIP 0xc7 61898e76c9SJagannadha Sutradharudu Teki #define CMD_ERASE_64K 0xd8 62898e76c9SJagannadha Sutradharudu Teki 63898e76c9SJagannadha Sutradharudu Teki /* Write commands */ 64898e76c9SJagannadha Sutradharudu Teki #define CMD_WRITE_STATUS 0x01 65898e76c9SJagannadha Sutradharudu Teki #define CMD_PAGE_PROGRAM 0x02 66898e76c9SJagannadha Sutradharudu Teki #define CMD_WRITE_DISABLE 0x04 67898e76c9SJagannadha Sutradharudu Teki #define CMD_READ_STATUS 0x05 683163aaa6SJagannadha Sutradharudu Teki #define CMD_QUAD_PAGE_PROGRAM 0x32 69ffdb20beSMike Frysinger #define CMD_READ_STATUS1 0x35 70898e76c9SJagannadha Sutradharudu Teki #define CMD_WRITE_ENABLE 0x06 71898e76c9SJagannadha Sutradharudu Teki #define CMD_READ_CONFIG 0x35 72898e76c9SJagannadha Sutradharudu Teki #define CMD_FLAG_STATUS 0x70 73898e76c9SJagannadha Sutradharudu Teki 74898e76c9SJagannadha Sutradharudu Teki /* Read commands */ 75898e76c9SJagannadha Sutradharudu Teki #define CMD_READ_ARRAY_SLOW 0x03 76898e76c9SJagannadha Sutradharudu Teki #define CMD_READ_ARRAY_FAST 0x0b 774e09cc1eSJagannadha Sutradharudu Teki #define CMD_READ_DUAL_OUTPUT_FAST 0x3b 784e09cc1eSJagannadha Sutradharudu Teki #define CMD_READ_DUAL_IO_FAST 0xbb 793163aaa6SJagannadha Sutradharudu Teki #define CMD_READ_QUAD_OUTPUT_FAST 0x6b 80c4ba0d82SJagannadha Sutradharudu Teki #define CMD_READ_QUAD_IO_FAST 0xeb 81898e76c9SJagannadha Sutradharudu Teki #define CMD_READ_ID 0x9f 82898e76c9SJagannadha Sutradharudu Teki 83898e76c9SJagannadha Sutradharudu Teki /* Bank addr access commands */ 84898e76c9SJagannadha Sutradharudu Teki #ifdef CONFIG_SPI_FLASH_BAR 85898e76c9SJagannadha Sutradharudu Teki # define CMD_BANKADDR_BRWR 0x17 86898e76c9SJagannadha Sutradharudu Teki # define CMD_BANKADDR_BRRD 0x16 87898e76c9SJagannadha Sutradharudu Teki # define CMD_EXTNADDR_WREAR 0xC5 88898e76c9SJagannadha Sutradharudu Teki # define CMD_EXTNADDR_RDEAR 0xC8 89898e76c9SJagannadha Sutradharudu Teki #endif 90898e76c9SJagannadha Sutradharudu Teki 91898e76c9SJagannadha Sutradharudu Teki /* Common status */ 922ba863faSJagannadha Sutradharudu Teki #define STATUS_WIP (1 << 0) 93d08a1bafSJagannadha Sutradharudu Teki #define STATUS_QEB_WINSPAN (1 << 1) 9406795122SJagannadha Sutradharudu Teki #define STATUS_QEB_MXIC (1 << 6) 952ba863faSJagannadha Sutradharudu Teki #define STATUS_PEC (1 << 7) 96898e76c9SJagannadha Sutradharudu Teki 97562f8df1SHeiko Schocher #ifdef CONFIG_SYS_SPI_ST_ENABLE_WP_PIN 98562f8df1SHeiko Schocher #define STATUS_SRWD (1 << 7) /* SR write protect */ 99562f8df1SHeiko Schocher #endif 100562f8df1SHeiko Schocher 101898e76c9SJagannadha Sutradharudu Teki /* Flash timeout values */ 102898e76c9SJagannadha Sutradharudu Teki #define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ) 103898e76c9SJagannadha Sutradharudu Teki #define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ) 104898e76c9SJagannadha Sutradharudu Teki #define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ) 105898e76c9SJagannadha Sutradharudu Teki 106898e76c9SJagannadha Sutradharudu Teki /* SST specific */ 107898e76c9SJagannadha Sutradharudu Teki #ifdef CONFIG_SPI_FLASH_SST 108898e76c9SJagannadha Sutradharudu Teki # define CMD_SST_BP 0x02 /* Byte Program */ 109898e76c9SJagannadha Sutradharudu Teki # define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */ 110898e76c9SJagannadha Sutradharudu Teki 111898e76c9SJagannadha Sutradharudu Teki int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len, 112898e76c9SJagannadha Sutradharudu Teki const void *buf); 113898e76c9SJagannadha Sutradharudu Teki #endif 114898e76c9SJagannadha Sutradharudu Teki 115ff0960f9SSimon Glass /** 116ff0960f9SSimon Glass * struct spi_flash_params - SPI/QSPI flash device params structure 117ff0960f9SSimon Glass * 118ff0960f9SSimon Glass * @name: Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO]) 119ff0960f9SSimon Glass * @jedec: Device jedec ID (0x[1byte_manuf_id][2byte_dev_id]) 120ff0960f9SSimon Glass * @ext_jedec: Device ext_jedec ID 121ff0960f9SSimon Glass * @sector_size: Sector size of this device 122ff0960f9SSimon Glass * @nr_sectors: No.of sectors on this device 123ff0960f9SSimon Glass * @e_rd_cmd: Enum list for read commands 124ff0960f9SSimon Glass * @flags: Important param, for flash specific behaviour 125ff0960f9SSimon Glass */ 126ff0960f9SSimon Glass struct spi_flash_params { 127ff0960f9SSimon Glass const char *name; 128ff0960f9SSimon Glass u32 jedec; 129ff0960f9SSimon Glass u16 ext_jedec; 130ff0960f9SSimon Glass u32 sector_size; 131ff0960f9SSimon Glass u32 nr_sectors; 132ff0960f9SSimon Glass u8 e_rd_cmd; 133ff0960f9SSimon Glass u16 flags; 134ff0960f9SSimon Glass }; 135ff0960f9SSimon Glass 136ff0960f9SSimon Glass extern const struct spi_flash_params spi_flash_params_table[]; 137ff0960f9SSimon Glass 138898e76c9SJagannadha Sutradharudu Teki /* Send a single-byte command to the device and read the response */ 139898e76c9SJagannadha Sutradharudu Teki int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len); 140898e76c9SJagannadha Sutradharudu Teki 141898e76c9SJagannadha Sutradharudu Teki /* 142898e76c9SJagannadha Sutradharudu Teki * Send a multi-byte command to the device and read the response. Used 143898e76c9SJagannadha Sutradharudu Teki * for flash array reads, etc. 144898e76c9SJagannadha Sutradharudu Teki */ 145898e76c9SJagannadha Sutradharudu Teki int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd, 146898e76c9SJagannadha Sutradharudu Teki size_t cmd_len, void *data, size_t data_len); 147898e76c9SJagannadha Sutradharudu Teki 148898e76c9SJagannadha Sutradharudu Teki /* 149898e76c9SJagannadha Sutradharudu Teki * Send a multi-byte command to the device followed by (optional) 150898e76c9SJagannadha Sutradharudu Teki * data. Used for programming the flash array, etc. 151898e76c9SJagannadha Sutradharudu Teki */ 152898e76c9SJagannadha Sutradharudu Teki int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len, 153898e76c9SJagannadha Sutradharudu Teki const void *data, size_t data_len); 154898e76c9SJagannadha Sutradharudu Teki 155898e76c9SJagannadha Sutradharudu Teki 156898e76c9SJagannadha Sutradharudu Teki /* Flash erase(sectors) operation, support all possible erase commands */ 157898e76c9SJagannadha Sutradharudu Teki int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len); 158898e76c9SJagannadha Sutradharudu Teki 1599f4322fdSJagannadha Sutradharudu Teki /* Read the status register */ 1609f4322fdSJagannadha Sutradharudu Teki int spi_flash_cmd_read_status(struct spi_flash *flash, u8 *rs); 1619f4322fdSJagannadha Sutradharudu Teki 162898e76c9SJagannadha Sutradharudu Teki /* Program the status register */ 1632ba863faSJagannadha Sutradharudu Teki int spi_flash_cmd_write_status(struct spi_flash *flash, u8 ws); 164898e76c9SJagannadha Sutradharudu Teki 1659f4322fdSJagannadha Sutradharudu Teki /* Read the config register */ 1669f4322fdSJagannadha Sutradharudu Teki int spi_flash_cmd_read_config(struct spi_flash *flash, u8 *rc); 16706795122SJagannadha Sutradharudu Teki 1689f4322fdSJagannadha Sutradharudu Teki /* Program the config register */ 1699f4322fdSJagannadha Sutradharudu Teki int spi_flash_cmd_write_config(struct spi_flash *flash, u8 wc); 170898e76c9SJagannadha Sutradharudu Teki 171898e76c9SJagannadha Sutradharudu Teki /* Enable writing on the SPI flash */ 172898e76c9SJagannadha Sutradharudu Teki static inline int spi_flash_cmd_write_enable(struct spi_flash *flash) 173898e76c9SJagannadha Sutradharudu Teki { 174898e76c9SJagannadha Sutradharudu Teki return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0); 175898e76c9SJagannadha Sutradharudu Teki } 176898e76c9SJagannadha Sutradharudu Teki 177898e76c9SJagannadha Sutradharudu Teki /* Disable writing on the SPI flash */ 178898e76c9SJagannadha Sutradharudu Teki static inline int spi_flash_cmd_write_disable(struct spi_flash *flash) 179898e76c9SJagannadha Sutradharudu Teki { 180898e76c9SJagannadha Sutradharudu Teki return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0); 181898e76c9SJagannadha Sutradharudu Teki } 182898e76c9SJagannadha Sutradharudu Teki 183898e76c9SJagannadha Sutradharudu Teki /* 184898e76c9SJagannadha Sutradharudu Teki * Send the read status command to the device and wait for the wip 185898e76c9SJagannadha Sutradharudu Teki * (write-in-progress) bit to clear itself. 186898e76c9SJagannadha Sutradharudu Teki */ 187898e76c9SJagannadha Sutradharudu Teki int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout); 188898e76c9SJagannadha Sutradharudu Teki 189898e76c9SJagannadha Sutradharudu Teki /* 190898e76c9SJagannadha Sutradharudu Teki * Used for spi_flash write operation 191898e76c9SJagannadha Sutradharudu Teki * - SPI claim 192898e76c9SJagannadha Sutradharudu Teki * - spi_flash_cmd_write_enable 193898e76c9SJagannadha Sutradharudu Teki * - spi_flash_cmd_write 194898e76c9SJagannadha Sutradharudu Teki * - spi_flash_cmd_wait_ready 195898e76c9SJagannadha Sutradharudu Teki * - SPI release 196898e76c9SJagannadha Sutradharudu Teki */ 197898e76c9SJagannadha Sutradharudu Teki int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd, 198898e76c9SJagannadha Sutradharudu Teki size_t cmd_len, const void *buf, size_t buf_len); 199898e76c9SJagannadha Sutradharudu Teki 200898e76c9SJagannadha Sutradharudu Teki /* 201898e76c9SJagannadha Sutradharudu Teki * Flash write operation, support all possible write commands. 202898e76c9SJagannadha Sutradharudu Teki * Write the requested data out breaking it up into multiple write 203898e76c9SJagannadha Sutradharudu Teki * commands as needed per the write size. 204898e76c9SJagannadha Sutradharudu Teki */ 205898e76c9SJagannadha Sutradharudu Teki int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset, 206898e76c9SJagannadha Sutradharudu Teki size_t len, const void *buf); 207898e76c9SJagannadha Sutradharudu Teki 208898e76c9SJagannadha Sutradharudu Teki /* 209898e76c9SJagannadha Sutradharudu Teki * Same as spi_flash_cmd_read() except it also claims/releases the SPI 210898e76c9SJagannadha Sutradharudu Teki * bus. Used as common part of the ->read() operation. 211898e76c9SJagannadha Sutradharudu Teki */ 212898e76c9SJagannadha Sutradharudu Teki int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd, 213898e76c9SJagannadha Sutradharudu Teki size_t cmd_len, void *data, size_t data_len); 214898e76c9SJagannadha Sutradharudu Teki 215898e76c9SJagannadha Sutradharudu Teki /* Flash read operation, support all possible read commands */ 216898e76c9SJagannadha Sutradharudu Teki int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset, 217898e76c9SJagannadha Sutradharudu Teki size_t len, void *data); 218898e76c9SJagannadha Sutradharudu Teki 219469146c0SJagannadha Sutradharudu Teki #endif /* _SF_INTERNAL_H_ */ 220