xref: /rk3399_rockchip-uboot/drivers/mtd/spi/sf_internal.h (revision b4c3e780d1342cf575b29006bd4aab2d364e8362)
1898e76c9SJagannadha Sutradharudu Teki /*
2898e76c9SJagannadha Sutradharudu Teki  * SPI flash internal definitions
3898e76c9SJagannadha Sutradharudu Teki  *
4898e76c9SJagannadha Sutradharudu Teki  * Copyright (C) 2008 Atmel Corporation
5898e76c9SJagannadha Sutradharudu Teki  * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
6898e76c9SJagannadha Sutradharudu Teki  *
70c88a84aSJagannadha Sutradharudu Teki  * SPDX-License-Identifier:	GPL-2.0+
8898e76c9SJagannadha Sutradharudu Teki  */
9898e76c9SJagannadha Sutradharudu Teki 
10469146c0SJagannadha Sutradharudu Teki #ifndef _SF_INTERNAL_H_
11469146c0SJagannadha Sutradharudu Teki #define _SF_INTERNAL_H_
12898e76c9SJagannadha Sutradharudu Teki 
13ff0960f9SSimon Glass #include <linux/types.h>
14ff0960f9SSimon Glass #include <linux/compiler.h>
15ff0960f9SSimon Glass 
16f2313133SVignesh R #define SPI_NOR_MAX_ID_LEN	6
17f2313133SVignesh R #define SPI_NOR_MAX_ADDR_WIDTH	4
18ff0960f9SSimon Glass 
19f2313133SVignesh R struct flash_info {
20da748245SVignesh R #if !CONFIG_IS_ENABLED(SPI_FLASH_TINY)
21f2313133SVignesh R 	char		*name;
22da748245SVignesh R #endif
23f790ca7cSJagan Teki 
24f790ca7cSJagan Teki 	/*
25f790ca7cSJagan Teki 	 * This array stores the ID bytes.
26f790ca7cSJagan Teki 	 * The first three bytes are the JEDIC ID.
27f790ca7cSJagan Teki 	 * JEDEC ID zero means "no ID" (mostly older chips).
28f790ca7cSJagan Teki 	 */
29f2313133SVignesh R 	u8		id[SPI_NOR_MAX_ID_LEN];
30f790ca7cSJagan Teki 	u8		id_len;
31f790ca7cSJagan Teki 
32f2313133SVignesh R 	/* The size listed here is what works with SPINOR_OP_SE, which isn't
33f3bf2e5aSJagan Teki 	 * necessarily called a "sector" by the vendor.
34f3bf2e5aSJagan Teki 	 */
35f2313133SVignesh R 	unsigned int	sector_size;
36f2313133SVignesh R 	u16		n_sectors;
373632c8e5SJagan Teki 
38f790ca7cSJagan Teki 	u16		page_size;
39f2313133SVignesh R 	u16		addr_width;
40f790ca7cSJagan Teki 
41305d7e6eSVignesh Raghavendra 	u32		flags;
42f2313133SVignesh R #define SECT_4K			BIT(0)	/* SPINOR_OP_BE_4K works uniformly */
43f2313133SVignesh R #define SPI_NOR_NO_ERASE	BIT(1)	/* No erase command needed */
44f2313133SVignesh R #define SST_WRITE		BIT(2)	/* use SST byte programming */
45f2313133SVignesh R #define SPI_NOR_NO_FR		BIT(3)	/* Can't do fastread */
46f2313133SVignesh R #define SECT_4K_PMC		BIT(4)	/* SPINOR_OP_BE_4K_PMC works uniformly */
47f2313133SVignesh R #define SPI_NOR_DUAL_READ	BIT(5)	/* Flash supports Dual Read */
48f2313133SVignesh R #define SPI_NOR_QUAD_READ	BIT(6)	/* Flash supports Quad Read */
49f2313133SVignesh R #define USE_FSR			BIT(7)	/* use flag status register */
50f2313133SVignesh R #define SPI_NOR_HAS_LOCK	BIT(8)	/* Flash supports lock/unlock via SR */
51f2313133SVignesh R #define SPI_NOR_HAS_TB		BIT(9)	/*
52f2313133SVignesh R 					 * Flash SR has Top/Bottom (TB) protect
53f2313133SVignesh R 					 * bit. Must be used with
54f2313133SVignesh R 					 * SPI_NOR_HAS_LOCK.
55f2313133SVignesh R 					 */
56f2313133SVignesh R #define	SPI_S3AN		BIT(10)	/*
57f2313133SVignesh R 					 * Xilinx Spartan 3AN In-System Flash
58f2313133SVignesh R 					 * (MFR cannot be used for probing
59f2313133SVignesh R 					 * because it has the same value as
60f2313133SVignesh R 					 * ATMEL flashes)
61f2313133SVignesh R 					 */
62f2313133SVignesh R #define SPI_NOR_4B_OPCODES	BIT(11)	/*
63f2313133SVignesh R 					 * Use dedicated 4byte address op codes
64f2313133SVignesh R 					 * to support memory size above 128Mib.
65f2313133SVignesh R 					 */
66f2313133SVignesh R #define NO_CHIP_ERASE		BIT(12) /* Chip does not support chip erase */
67f2313133SVignesh R #define SPI_NOR_SKIP_SFDP	BIT(13)	/* Skip parsing of SFDP tables */
68f2313133SVignesh R #define USE_CLSR		BIT(14)	/* use CLSR command */
694b522e90SEugeniy Paltsev #define SPI_NOR_HAS_SST26LOCK	BIT(15)	/* Flash supports lock/unlock via BPR */
70305d7e6eSVignesh Raghavendra #define SPI_NOR_OCTAL_READ      BIT(16) /* Flash supports Octal Read */
71*b4c3e780SJon Lin #define SPI_NOR_OCTAL_DTR_READ BIT(17) /* Flash supports Octal DTR Read */
72ff0960f9SSimon Glass };
73ff0960f9SSimon Glass 
74f2313133SVignesh R extern const struct flash_info spi_nor_ids[];
75f2313133SVignesh R 
76f2313133SVignesh R #define JEDEC_MFR(info)	((info)->id[0])
77f2313133SVignesh R #define JEDEC_ID(info)		(((info)->id[1]) << 8 | ((info)->id[2]))
78ff0960f9SSimon Glass 
79b6e92505SSimon Glass /* Get software write-protect value (BP bits) */
80b6e92505SSimon Glass int spi_flash_cmd_get_sw_write_prot(struct spi_flash *flash);
81b6e92505SSimon Glass 
82898e76c9SJagannadha Sutradharudu Teki 
839fe6d871SDaniel Schwierzeck #ifdef CONFIG_SPI_FLASH_MTD
849fe6d871SDaniel Schwierzeck int spi_flash_mtd_register(struct spi_flash *flash);
859fe6d871SDaniel Schwierzeck void spi_flash_mtd_unregister(void);
869fe6d871SDaniel Schwierzeck #endif
87469146c0SJagannadha Sutradharudu Teki #endif /* _SF_INTERNAL_H_ */
88