1cfcc706cSMiquel Raynal /*
2cfcc706cSMiquel Raynal * Copyright (C) 2017 Socionext Inc.
3cfcc706cSMiquel Raynal * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4cfcc706cSMiquel Raynal *
5cfcc706cSMiquel Raynal * SPDX-License-Identifier: GPL-2.0+
6cfcc706cSMiquel Raynal */
7cfcc706cSMiquel Raynal
8cfcc706cSMiquel Raynal #include <clk.h>
9cfcc706cSMiquel Raynal #include <dm.h>
10cfcc706cSMiquel Raynal #include <linux/io.h>
11cfcc706cSMiquel Raynal #include <linux/ioport.h>
12cfcc706cSMiquel Raynal #include <linux/printk.h>
13cfcc706cSMiquel Raynal
14cfcc706cSMiquel Raynal #include "denali.h"
15cfcc706cSMiquel Raynal
16cfcc706cSMiquel Raynal struct denali_dt_data {
17cfcc706cSMiquel Raynal unsigned int revision;
18cfcc706cSMiquel Raynal unsigned int caps;
19cfcc706cSMiquel Raynal const struct nand_ecc_caps *ecc_caps;
20cfcc706cSMiquel Raynal };
21cfcc706cSMiquel Raynal
22cfcc706cSMiquel Raynal NAND_ECC_CAPS_SINGLE(denali_socfpga_ecc_caps, denali_calc_ecc_bytes,
23cfcc706cSMiquel Raynal 512, 8, 15);
24cfcc706cSMiquel Raynal static const struct denali_dt_data denali_socfpga_data = {
25cfcc706cSMiquel Raynal .caps = DENALI_CAP_HW_ECC_FIXUP,
26cfcc706cSMiquel Raynal .ecc_caps = &denali_socfpga_ecc_caps,
27cfcc706cSMiquel Raynal };
28cfcc706cSMiquel Raynal
29cfcc706cSMiquel Raynal NAND_ECC_CAPS_SINGLE(denali_uniphier_v5a_ecc_caps, denali_calc_ecc_bytes,
30cfcc706cSMiquel Raynal 1024, 8, 16, 24);
31cfcc706cSMiquel Raynal static const struct denali_dt_data denali_uniphier_v5a_data = {
32cfcc706cSMiquel Raynal .caps = DENALI_CAP_HW_ECC_FIXUP |
33cfcc706cSMiquel Raynal DENALI_CAP_DMA_64BIT,
34cfcc706cSMiquel Raynal .ecc_caps = &denali_uniphier_v5a_ecc_caps,
35cfcc706cSMiquel Raynal };
36cfcc706cSMiquel Raynal
37cfcc706cSMiquel Raynal NAND_ECC_CAPS_SINGLE(denali_uniphier_v5b_ecc_caps, denali_calc_ecc_bytes,
38cfcc706cSMiquel Raynal 1024, 8, 16);
39cfcc706cSMiquel Raynal static const struct denali_dt_data denali_uniphier_v5b_data = {
40cfcc706cSMiquel Raynal .revision = 0x0501,
41cfcc706cSMiquel Raynal .caps = DENALI_CAP_HW_ECC_FIXUP |
42cfcc706cSMiquel Raynal DENALI_CAP_DMA_64BIT,
43cfcc706cSMiquel Raynal .ecc_caps = &denali_uniphier_v5b_ecc_caps,
44cfcc706cSMiquel Raynal };
45cfcc706cSMiquel Raynal
46cfcc706cSMiquel Raynal static const struct udevice_id denali_nand_dt_ids[] = {
47cfcc706cSMiquel Raynal {
48cfcc706cSMiquel Raynal .compatible = "altr,socfpga-denali-nand",
49cfcc706cSMiquel Raynal .data = (unsigned long)&denali_socfpga_data,
50cfcc706cSMiquel Raynal },
51cfcc706cSMiquel Raynal {
52cfcc706cSMiquel Raynal .compatible = "socionext,uniphier-denali-nand-v5a",
53cfcc706cSMiquel Raynal .data = (unsigned long)&denali_uniphier_v5a_data,
54cfcc706cSMiquel Raynal },
55cfcc706cSMiquel Raynal {
56cfcc706cSMiquel Raynal .compatible = "socionext,uniphier-denali-nand-v5b",
57cfcc706cSMiquel Raynal .data = (unsigned long)&denali_uniphier_v5b_data,
58cfcc706cSMiquel Raynal },
59cfcc706cSMiquel Raynal { /* sentinel */ }
60cfcc706cSMiquel Raynal };
61cfcc706cSMiquel Raynal
denali_dt_probe(struct udevice * dev)62cfcc706cSMiquel Raynal static int denali_dt_probe(struct udevice *dev)
63cfcc706cSMiquel Raynal {
64cfcc706cSMiquel Raynal struct denali_nand_info *denali = dev_get_priv(dev);
65cfcc706cSMiquel Raynal const struct denali_dt_data *data;
66577a294eSMasahiro Yamada struct clk clk, clk_x, clk_ecc;
67cfcc706cSMiquel Raynal struct resource res;
68cfcc706cSMiquel Raynal int ret;
69cfcc706cSMiquel Raynal
70cfcc706cSMiquel Raynal data = (void *)dev_get_driver_data(dev);
71cfcc706cSMiquel Raynal if (data) {
72cfcc706cSMiquel Raynal denali->revision = data->revision;
73cfcc706cSMiquel Raynal denali->caps = data->caps;
74cfcc706cSMiquel Raynal denali->ecc_caps = data->ecc_caps;
75cfcc706cSMiquel Raynal }
76cfcc706cSMiquel Raynal
77cfcc706cSMiquel Raynal denali->dev = dev;
78cfcc706cSMiquel Raynal
79cfcc706cSMiquel Raynal ret = dev_read_resource_byname(dev, "denali_reg", &res);
80cfcc706cSMiquel Raynal if (ret)
81cfcc706cSMiquel Raynal return ret;
82cfcc706cSMiquel Raynal
83cfcc706cSMiquel Raynal denali->reg = devm_ioremap(dev, res.start, resource_size(&res));
84cfcc706cSMiquel Raynal
85cfcc706cSMiquel Raynal ret = dev_read_resource_byname(dev, "nand_data", &res);
86cfcc706cSMiquel Raynal if (ret)
87cfcc706cSMiquel Raynal return ret;
88cfcc706cSMiquel Raynal
89cfcc706cSMiquel Raynal denali->host = devm_ioremap(dev, res.start, resource_size(&res));
90cfcc706cSMiquel Raynal
91577a294eSMasahiro Yamada ret = clk_get_by_name(dev, "nand", &clk);
92577a294eSMasahiro Yamada if (ret)
93cfcc706cSMiquel Raynal ret = clk_get_by_index(dev, 0, &clk);
94cfcc706cSMiquel Raynal if (ret)
95cfcc706cSMiquel Raynal return ret;
96cfcc706cSMiquel Raynal
97577a294eSMasahiro Yamada ret = clk_get_by_name(dev, "nand_x", &clk_x);
98577a294eSMasahiro Yamada if (ret)
99577a294eSMasahiro Yamada clk_x.dev = NULL;
100577a294eSMasahiro Yamada
101577a294eSMasahiro Yamada ret = clk_get_by_name(dev, "ecc", &clk_ecc);
102577a294eSMasahiro Yamada if (ret)
103577a294eSMasahiro Yamada clk_ecc.dev = NULL;
104577a294eSMasahiro Yamada
105cfcc706cSMiquel Raynal ret = clk_enable(&clk);
106cfcc706cSMiquel Raynal if (ret)
107cfcc706cSMiquel Raynal return ret;
108cfcc706cSMiquel Raynal
109577a294eSMasahiro Yamada if (clk_x.dev) {
110577a294eSMasahiro Yamada ret = clk_enable(&clk_x);
111577a294eSMasahiro Yamada if (ret)
112577a294eSMasahiro Yamada return ret;
113577a294eSMasahiro Yamada }
114577a294eSMasahiro Yamada
115577a294eSMasahiro Yamada if (clk_ecc.dev) {
116577a294eSMasahiro Yamada ret = clk_enable(&clk_ecc);
117577a294eSMasahiro Yamada if (ret)
118577a294eSMasahiro Yamada return ret;
119577a294eSMasahiro Yamada }
120577a294eSMasahiro Yamada
121577a294eSMasahiro Yamada if (clk_x.dev) {
1223d00936cSMasahiro Yamada denali->clk_rate = clk_get_rate(&clk);
123577a294eSMasahiro Yamada denali->clk_x_rate = clk_get_rate(&clk_x);
124577a294eSMasahiro Yamada } else {
125577a294eSMasahiro Yamada /*
126577a294eSMasahiro Yamada * Hardcode the clock rates for the backward compatibility.
127577a294eSMasahiro Yamada * This works for both SOCFPGA and UniPhier.
128577a294eSMasahiro Yamada */
129577a294eSMasahiro Yamada dev_notice(dev,
130577a294eSMasahiro Yamada "necessary clock is missing. default clock rates are used.\n");
1313d00936cSMasahiro Yamada denali->clk_rate = 50000000;
132577a294eSMasahiro Yamada denali->clk_x_rate = 200000000;
133577a294eSMasahiro Yamada }
134cfcc706cSMiquel Raynal
135*f6b2aa45SSimon Goldschmidt ret = reset_get_bulk(dev, &denali->resets);
136*f6b2aa45SSimon Goldschmidt if (ret)
137*f6b2aa45SSimon Goldschmidt dev_warn(dev, "Can't get reset: %d\n", ret);
138*f6b2aa45SSimon Goldschmidt else
139*f6b2aa45SSimon Goldschmidt reset_deassert_bulk(&denali->resets);
140*f6b2aa45SSimon Goldschmidt
141cfcc706cSMiquel Raynal return denali_init(denali);
142cfcc706cSMiquel Raynal }
143cfcc706cSMiquel Raynal
denali_dt_remove(struct udevice * dev)144*f6b2aa45SSimon Goldschmidt static int denali_dt_remove(struct udevice *dev)
145*f6b2aa45SSimon Goldschmidt {
146*f6b2aa45SSimon Goldschmidt struct denali_nand_info *denali = dev_get_priv(dev);
147*f6b2aa45SSimon Goldschmidt
148*f6b2aa45SSimon Goldschmidt return reset_release_bulk(&denali->resets);
149*f6b2aa45SSimon Goldschmidt }
150*f6b2aa45SSimon Goldschmidt
151cfcc706cSMiquel Raynal U_BOOT_DRIVER(denali_nand_dt) = {
152cfcc706cSMiquel Raynal .name = "denali-nand-dt",
153cfcc706cSMiquel Raynal .id = UCLASS_MISC,
154cfcc706cSMiquel Raynal .of_match = denali_nand_dt_ids,
155cfcc706cSMiquel Raynal .probe = denali_dt_probe,
156cfcc706cSMiquel Raynal .priv_auto_alloc_size = sizeof(struct denali_nand_info),
157*f6b2aa45SSimon Goldschmidt .remove = denali_dt_remove,
158*f6b2aa45SSimon Goldschmidt .flags = DM_FLAG_OS_PREPARE,
159cfcc706cSMiquel Raynal };
160cfcc706cSMiquel Raynal
board_nand_init(void)161cfcc706cSMiquel Raynal void board_nand_init(void)
162cfcc706cSMiquel Raynal {
163cfcc706cSMiquel Raynal struct udevice *dev;
164cfcc706cSMiquel Raynal int ret;
165cfcc706cSMiquel Raynal
166cfcc706cSMiquel Raynal ret = uclass_get_device_by_driver(UCLASS_MISC,
167cfcc706cSMiquel Raynal DM_GET_DRIVER(denali_nand_dt),
168cfcc706cSMiquel Raynal &dev);
169cfcc706cSMiquel Raynal if (ret && ret != -ENODEV)
170cfcc706cSMiquel Raynal pr_err("Failed to initialize Denali NAND controller. (error %d)\n",
171cfcc706cSMiquel Raynal ret);
172cfcc706cSMiquel Raynal }
173