1af62a557SLei Wen /* 2af62a557SLei Wen * Copyright 2011, Marvell Semiconductor Inc. 3af62a557SLei Wen * Lei Wen <leiwen@marvell.com> 4af62a557SLei Wen * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6af62a557SLei Wen * 7af62a557SLei Wen * Back ported to the 8xx platform (from the 8260 platform) by 8af62a557SLei Wen * Murray.Jensen@cmst.csiro.au, 27-Jan-01. 9af62a557SLei Wen */ 10af62a557SLei Wen 11af62a557SLei Wen #include <common.h> 122a809093SSimon Glass #include <errno.h> 13af62a557SLei Wen #include <malloc.h> 14af62a557SLei Wen #include <mmc.h> 15af62a557SLei Wen #include <sdhci.h> 16af62a557SLei Wen 17492d3223SStefan Roese #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER) 18492d3223SStefan Roese void *aligned_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER; 19492d3223SStefan Roese #else 20af62a557SLei Wen void *aligned_buffer; 21492d3223SStefan Roese #endif 22af62a557SLei Wen 23af62a557SLei Wen static void sdhci_reset(struct sdhci_host *host, u8 mask) 24af62a557SLei Wen { 25af62a557SLei Wen unsigned long timeout; 26af62a557SLei Wen 27af62a557SLei Wen /* Wait max 100 ms */ 28af62a557SLei Wen timeout = 100; 29af62a557SLei Wen sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET); 30af62a557SLei Wen while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) { 31af62a557SLei Wen if (timeout == 0) { 3230e6d979SDarwin Rambo printf("%s: Reset 0x%x never completed.\n", 3330e6d979SDarwin Rambo __func__, (int)mask); 34af62a557SLei Wen return; 35af62a557SLei Wen } 36af62a557SLei Wen timeout--; 37af62a557SLei Wen udelay(1000); 38af62a557SLei Wen } 39af62a557SLei Wen } 40af62a557SLei Wen 41af62a557SLei Wen static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd) 42af62a557SLei Wen { 43af62a557SLei Wen int i; 44af62a557SLei Wen if (cmd->resp_type & MMC_RSP_136) { 45af62a557SLei Wen /* CRC is stripped so we need to do some shifting. */ 46af62a557SLei Wen for (i = 0; i < 4; i++) { 47af62a557SLei Wen cmd->response[i] = sdhci_readl(host, 48af62a557SLei Wen SDHCI_RESPONSE + (3-i)*4) << 8; 49af62a557SLei Wen if (i != 3) 50af62a557SLei Wen cmd->response[i] |= sdhci_readb(host, 51af62a557SLei Wen SDHCI_RESPONSE + (3-i)*4-1); 52af62a557SLei Wen } 53af62a557SLei Wen } else { 54af62a557SLei Wen cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE); 55af62a557SLei Wen } 56af62a557SLei Wen } 57af62a557SLei Wen 58af62a557SLei Wen static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data) 59af62a557SLei Wen { 60af62a557SLei Wen int i; 61af62a557SLei Wen char *offs; 62af62a557SLei Wen for (i = 0; i < data->blocksize; i += 4) { 63af62a557SLei Wen offs = data->dest + i; 64af62a557SLei Wen if (data->flags == MMC_DATA_READ) 65af62a557SLei Wen *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER); 66af62a557SLei Wen else 67af62a557SLei Wen sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER); 68af62a557SLei Wen } 69af62a557SLei Wen } 70af62a557SLei Wen 71af62a557SLei Wen static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data, 72af62a557SLei Wen unsigned int start_addr) 73af62a557SLei Wen { 74a004abdeSLei Wen unsigned int stat, rdy, mask, timeout, block = 0; 757dde50d7SAlex Deymo bool transfer_done = false; 7645a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 77804c7f42SJaehoon Chung unsigned char ctrl; 782c011847SJuhyun \(Justin\) Oh ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); 79804c7f42SJaehoon Chung ctrl &= ~SDHCI_CTRL_DMA_MASK; 802c011847SJuhyun \(Justin\) Oh sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); 81804c7f42SJaehoon Chung #endif 82af62a557SLei Wen 835d48e422SJaehoon Chung timeout = 1000000; 84af62a557SLei Wen rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL; 85af62a557SLei Wen mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE; 86af62a557SLei Wen do { 87af62a557SLei Wen stat = sdhci_readl(host, SDHCI_INT_STATUS); 88af62a557SLei Wen if (stat & SDHCI_INT_ERROR) { 8930e6d979SDarwin Rambo printf("%s: Error detected in status(0x%X)!\n", 9030e6d979SDarwin Rambo __func__, stat); 912cb5d67cSJaehoon Chung return -EIO; 92af62a557SLei Wen } 937dde50d7SAlex Deymo if (!transfer_done && (stat & rdy)) { 94af62a557SLei Wen if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask)) 95af62a557SLei Wen continue; 96af62a557SLei Wen sdhci_writel(host, rdy, SDHCI_INT_STATUS); 97af62a557SLei Wen sdhci_transfer_pio(host, data); 98af62a557SLei Wen data->dest += data->blocksize; 997dde50d7SAlex Deymo if (++block >= data->blocks) { 1007dde50d7SAlex Deymo /* Keep looping until the SDHCI_INT_DATA_END is 1017dde50d7SAlex Deymo * cleared, even if we finished sending all the 1027dde50d7SAlex Deymo * blocks. 1037dde50d7SAlex Deymo */ 1047dde50d7SAlex Deymo transfer_done = true; 1057dde50d7SAlex Deymo continue; 1067dde50d7SAlex Deymo } 107af62a557SLei Wen } 10845a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 1097dde50d7SAlex Deymo if (!transfer_done && (stat & SDHCI_INT_DMA_END)) { 110af62a557SLei Wen sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS); 1113e81c772SLei Wen start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1); 112af62a557SLei Wen start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE; 113af62a557SLei Wen sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS); 114af62a557SLei Wen } 115af62a557SLei Wen #endif 116a004abdeSLei Wen if (timeout-- > 0) 117a004abdeSLei Wen udelay(10); 118a004abdeSLei Wen else { 11930e6d979SDarwin Rambo printf("%s: Transfer data timeout\n", __func__); 1202cb5d67cSJaehoon Chung return -ETIMEDOUT; 121a004abdeSLei Wen } 122af62a557SLei Wen } while (!(stat & SDHCI_INT_DATA_END)); 123af62a557SLei Wen return 0; 124af62a557SLei Wen } 125af62a557SLei Wen 12656b34bc6SPrzemyslaw Marczak /* 12756b34bc6SPrzemyslaw Marczak * No command will be sent by driver if card is busy, so driver must wait 12856b34bc6SPrzemyslaw Marczak * for card ready state. 12956b34bc6SPrzemyslaw Marczak * Every time when card is busy after timeout then (last) timeout value will be 13056b34bc6SPrzemyslaw Marczak * increased twice but only if it doesn't exceed global defined maximum. 13165a25b20SMasahiro Yamada * Each function call will use last timeout value. 13256b34bc6SPrzemyslaw Marczak */ 13365a25b20SMasahiro Yamada #define SDHCI_CMD_MAX_TIMEOUT 3200 134d8ce77b2SMasahiro Yamada #define SDHCI_CMD_DEFAULT_TIMEOUT 100 135d90bb439SSteve Rae #define SDHCI_READ_STATUS_TIMEOUT 1000 13656b34bc6SPrzemyslaw Marczak 137e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 138ef1e4edaSSimon Glass static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd, 139ef1e4edaSSimon Glass struct mmc_data *data) 140ef1e4edaSSimon Glass { 141ef1e4edaSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 142ef1e4edaSSimon Glass 143ef1e4edaSSimon Glass #else 1446588c78bSJeroen Hofstee static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd, 145af62a557SLei Wen struct mmc_data *data) 146af62a557SLei Wen { 147ef1e4edaSSimon Glass #endif 14893bfd616SPantelis Antoniou struct sdhci_host *host = mmc->priv; 149af62a557SLei Wen unsigned int stat = 0; 150af62a557SLei Wen int ret = 0; 151af62a557SLei Wen int trans_bytes = 0, is_aligned = 1; 152af62a557SLei Wen u32 mask, flags, mode; 15356b34bc6SPrzemyslaw Marczak unsigned int time = 0, start_addr = 0; 15419d2e342SSimon Glass int mmc_dev = mmc_get_blk_desc(mmc)->devnum; 15529905a45SStefan Roese unsigned start = get_timer(0); 156af62a557SLei Wen 15756b34bc6SPrzemyslaw Marczak /* Timeout unit - ms */ 158d8ce77b2SMasahiro Yamada static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT; 159af62a557SLei Wen 160af62a557SLei Wen sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); 161af62a557SLei Wen mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT; 162af62a557SLei Wen 163af62a557SLei Wen /* We shouldn't wait for data inihibit for stop commands, even 164af62a557SLei Wen though they might use busy signaling */ 165af62a557SLei Wen if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 166af62a557SLei Wen mask &= ~SDHCI_DATA_INHIBIT; 167af62a557SLei Wen 168af62a557SLei Wen while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) { 16956b34bc6SPrzemyslaw Marczak if (time >= cmd_timeout) { 17030e6d979SDarwin Rambo printf("%s: MMC: %d busy ", __func__, mmc_dev); 17165a25b20SMasahiro Yamada if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) { 17256b34bc6SPrzemyslaw Marczak cmd_timeout += cmd_timeout; 17356b34bc6SPrzemyslaw Marczak printf("timeout increasing to: %u ms.\n", 17456b34bc6SPrzemyslaw Marczak cmd_timeout); 17556b34bc6SPrzemyslaw Marczak } else { 17656b34bc6SPrzemyslaw Marczak puts("timeout.\n"); 177915ffa52SJaehoon Chung return -ECOMM; 178af62a557SLei Wen } 17956b34bc6SPrzemyslaw Marczak } 18056b34bc6SPrzemyslaw Marczak time++; 181af62a557SLei Wen udelay(1000); 182af62a557SLei Wen } 183af62a557SLei Wen 184af62a557SLei Wen mask = SDHCI_INT_RESPONSE; 185af62a557SLei Wen if (!(cmd->resp_type & MMC_RSP_PRESENT)) 186af62a557SLei Wen flags = SDHCI_CMD_RESP_NONE; 187af62a557SLei Wen else if (cmd->resp_type & MMC_RSP_136) 188af62a557SLei Wen flags = SDHCI_CMD_RESP_LONG; 189af62a557SLei Wen else if (cmd->resp_type & MMC_RSP_BUSY) { 190af62a557SLei Wen flags = SDHCI_CMD_RESP_SHORT_BUSY; 19117ea3c86SJaehoon Chung if (data) 192af62a557SLei Wen mask |= SDHCI_INT_DATA_END; 193af62a557SLei Wen } else 194af62a557SLei Wen flags = SDHCI_CMD_RESP_SHORT; 195af62a557SLei Wen 196af62a557SLei Wen if (cmd->resp_type & MMC_RSP_CRC) 197af62a557SLei Wen flags |= SDHCI_CMD_CRC; 198af62a557SLei Wen if (cmd->resp_type & MMC_RSP_OPCODE) 199af62a557SLei Wen flags |= SDHCI_CMD_INDEX; 200af62a557SLei Wen if (data) 201af62a557SLei Wen flags |= SDHCI_CMD_DATA; 202af62a557SLei Wen 203af62a557SLei Wen /* Set Transfer mode regarding to data flag */ 204af62a557SLei Wen if (data != 0) { 205af62a557SLei Wen sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); 206af62a557SLei Wen mode = SDHCI_TRNS_BLK_CNT_EN; 207af62a557SLei Wen trans_bytes = data->blocks * data->blocksize; 208af62a557SLei Wen if (data->blocks > 1) 209af62a557SLei Wen mode |= SDHCI_TRNS_MULTI; 210af62a557SLei Wen 211af62a557SLei Wen if (data->flags == MMC_DATA_READ) 212af62a557SLei Wen mode |= SDHCI_TRNS_READ; 213af62a557SLei Wen 21445a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 215af62a557SLei Wen if (data->flags == MMC_DATA_READ) 2163c1fcb77SRob Herring start_addr = (unsigned long)data->dest; 217af62a557SLei Wen else 2183c1fcb77SRob Herring start_addr = (unsigned long)data->src; 219af62a557SLei Wen if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && 220af62a557SLei Wen (start_addr & 0x7) != 0x0) { 221af62a557SLei Wen is_aligned = 0; 2223c1fcb77SRob Herring start_addr = (unsigned long)aligned_buffer; 223af62a557SLei Wen if (data->flags != MMC_DATA_READ) 224af62a557SLei Wen memcpy(aligned_buffer, data->src, trans_bytes); 225af62a557SLei Wen } 226af62a557SLei Wen 227492d3223SStefan Roese #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER) 228492d3223SStefan Roese /* 229492d3223SStefan Roese * Always use this bounce-buffer when 230492d3223SStefan Roese * CONFIG_FIXED_SDHCI_ALIGNED_BUFFER is defined 231492d3223SStefan Roese */ 232492d3223SStefan Roese is_aligned = 0; 233492d3223SStefan Roese start_addr = (unsigned long)aligned_buffer; 234492d3223SStefan Roese if (data->flags != MMC_DATA_READ) 235492d3223SStefan Roese memcpy(aligned_buffer, data->src, trans_bytes); 236492d3223SStefan Roese #endif 237492d3223SStefan Roese 238af62a557SLei Wen sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS); 239af62a557SLei Wen mode |= SDHCI_TRNS_DMA; 240af62a557SLei Wen #endif 241af62a557SLei Wen sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, 242af62a557SLei Wen data->blocksize), 243af62a557SLei Wen SDHCI_BLOCK_SIZE); 244af62a557SLei Wen sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT); 245af62a557SLei Wen sdhci_writew(host, mode, SDHCI_TRANSFER_MODE); 2465e1c23cdSKevin Liu } else if (cmd->resp_type & MMC_RSP_BUSY) { 2475e1c23cdSKevin Liu sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); 248af62a557SLei Wen } 249af62a557SLei Wen 250af62a557SLei Wen sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT); 25145a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 252fa7720b2SKevin Liu if (data != 0) { 253be256cbfSJaehoon Chung trans_bytes = ALIGN(trans_bytes, CONFIG_SYS_CACHELINE_SIZE); 2542c2ec4c9SLei Wen flush_cache(start_addr, trans_bytes); 255fa7720b2SKevin Liu } 256af62a557SLei Wen #endif 257af62a557SLei Wen sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND); 25829905a45SStefan Roese start = get_timer(0); 259af62a557SLei Wen do { 260af62a557SLei Wen stat = sdhci_readl(host, SDHCI_INT_STATUS); 261af62a557SLei Wen if (stat & SDHCI_INT_ERROR) 262af62a557SLei Wen break; 263af62a557SLei Wen 264d90bb439SSteve Rae if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) { 265bae4a1fdSMasahiro Yamada if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) { 2663a638320SJaehoon Chung return 0; 267bae4a1fdSMasahiro Yamada } else { 268bae4a1fdSMasahiro Yamada printf("%s: Timeout for status update!\n", 269bae4a1fdSMasahiro Yamada __func__); 270915ffa52SJaehoon Chung return -ETIMEDOUT; 2713a638320SJaehoon Chung } 2723a638320SJaehoon Chung } 273bae4a1fdSMasahiro Yamada } while ((stat & mask) != mask); 2743a638320SJaehoon Chung 275af62a557SLei Wen if ((stat & (SDHCI_INT_ERROR | mask)) == mask) { 276af62a557SLei Wen sdhci_cmd_done(host, cmd); 277af62a557SLei Wen sdhci_writel(host, mask, SDHCI_INT_STATUS); 278af62a557SLei Wen } else 279af62a557SLei Wen ret = -1; 280af62a557SLei Wen 281af62a557SLei Wen if (!ret && data) 282af62a557SLei Wen ret = sdhci_transfer_data(host, data, start_addr); 283af62a557SLei Wen 28413243f2eSTushar Behera if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD) 28513243f2eSTushar Behera udelay(1000); 28613243f2eSTushar Behera 287af62a557SLei Wen stat = sdhci_readl(host, SDHCI_INT_STATUS); 288af62a557SLei Wen sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); 289af62a557SLei Wen if (!ret) { 290af62a557SLei Wen if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && 291af62a557SLei Wen !is_aligned && (data->flags == MMC_DATA_READ)) 292af62a557SLei Wen memcpy(data->dest, aligned_buffer, trans_bytes); 293af62a557SLei Wen return 0; 294af62a557SLei Wen } 295af62a557SLei Wen 296af62a557SLei Wen sdhci_reset(host, SDHCI_RESET_CMD); 297af62a557SLei Wen sdhci_reset(host, SDHCI_RESET_DATA); 298af62a557SLei Wen if (stat & SDHCI_INT_TIMEOUT) 299915ffa52SJaehoon Chung return -ETIMEDOUT; 300af62a557SLei Wen else 301915ffa52SJaehoon Chung return -ECOMM; 302af62a557SLei Wen } 303af62a557SLei Wen 304*a15c58b2SZiyuan Xu int sdhci_set_clock(struct sdhci_host *host, unsigned int clock) 305af62a557SLei Wen { 306899fb9e3SStefan Roese unsigned int div, clk = 0, timeout; 307af62a557SLei Wen 30879667b7bSWenyou Yang /* Wait max 20 ms */ 30979667b7bSWenyou Yang timeout = 200; 31079667b7bSWenyou Yang while (sdhci_readl(host, SDHCI_PRESENT_STATE) & 31179667b7bSWenyou Yang (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) { 31279667b7bSWenyou Yang if (timeout == 0) { 31379667b7bSWenyou Yang printf("%s: Timeout to wait cmd & data inhibit\n", 31479667b7bSWenyou Yang __func__); 3152cb5d67cSJaehoon Chung return -EBUSY; 31679667b7bSWenyou Yang } 31779667b7bSWenyou Yang 31879667b7bSWenyou Yang timeout--; 31979667b7bSWenyou Yang udelay(100); 32079667b7bSWenyou Yang } 321899fb9e3SStefan Roese sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL); 322af62a557SLei Wen 323af62a557SLei Wen if (clock == 0) 324af62a557SLei Wen return 0; 325113e5dfcSJaehoon Chung if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { 3266dffdbc3SWenyou Yang /* 3276dffdbc3SWenyou Yang * Check if the Host Controller supports Programmable Clock 3286dffdbc3SWenyou Yang * Mode. 3296dffdbc3SWenyou Yang */ 3306dffdbc3SWenyou Yang if (host->clk_mul) { 3316dffdbc3SWenyou Yang for (div = 1; div <= 1024; div++) { 3320e0dcc19SWenyou Yang if ((host->max_clk / div) <= clock) 3336dffdbc3SWenyou Yang break; 3346dffdbc3SWenyou Yang } 3356dffdbc3SWenyou Yang 3366dffdbc3SWenyou Yang /* 3376dffdbc3SWenyou Yang * Set Programmable Clock Mode in the Clock 3386dffdbc3SWenyou Yang * Control register. 3396dffdbc3SWenyou Yang */ 3406dffdbc3SWenyou Yang clk = SDHCI_PROG_CLOCK_MODE; 3416dffdbc3SWenyou Yang div--; 3426dffdbc3SWenyou Yang } else { 343af62a557SLei Wen /* Version 3.00 divisors must be a multiple of 2. */ 3446d0e34bfSStefan Herbrechtsmeier if (host->max_clk <= clock) { 345af62a557SLei Wen div = 1; 3466dffdbc3SWenyou Yang } else { 3476dffdbc3SWenyou Yang for (div = 2; 3486dffdbc3SWenyou Yang div < SDHCI_MAX_DIV_SPEC_300; 3496dffdbc3SWenyou Yang div += 2) { 3506d0e34bfSStefan Herbrechtsmeier if ((host->max_clk / div) <= clock) 351af62a557SLei Wen break; 352af62a557SLei Wen } 353af62a557SLei Wen } 3546dffdbc3SWenyou Yang div >>= 1; 3556dffdbc3SWenyou Yang } 356af62a557SLei Wen } else { 357af62a557SLei Wen /* Version 2.00 divisors must be a power of 2. */ 358af62a557SLei Wen for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) { 3596d0e34bfSStefan Herbrechtsmeier if ((host->max_clk / div) <= clock) 360af62a557SLei Wen break; 361af62a557SLei Wen } 362af62a557SLei Wen div >>= 1; 3636dffdbc3SWenyou Yang } 3645de82122SZiyuan Xu if (host->ops && host->ops->set_clock_ext) 3655de82122SZiyuan Xu host->ops->set_clock_ext(host, div); 366b09ed6e4SJaehoon Chung 3676dffdbc3SWenyou Yang clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT; 368af62a557SLei Wen clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN) 369af62a557SLei Wen << SDHCI_DIVIDER_HI_SHIFT; 370af62a557SLei Wen clk |= SDHCI_CLOCK_INT_EN; 371af62a557SLei Wen sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); 372af62a557SLei Wen 373af62a557SLei Wen /* Wait max 20 ms */ 374af62a557SLei Wen timeout = 20; 375af62a557SLei Wen while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL)) 376af62a557SLei Wen & SDHCI_CLOCK_INT_STABLE)) { 377af62a557SLei Wen if (timeout == 0) { 37830e6d979SDarwin Rambo printf("%s: Internal clock never stabilised.\n", 37930e6d979SDarwin Rambo __func__); 3802cb5d67cSJaehoon Chung return -EBUSY; 381af62a557SLei Wen } 382af62a557SLei Wen timeout--; 383af62a557SLei Wen udelay(1000); 384af62a557SLei Wen } 385af62a557SLei Wen clk |= SDHCI_CLOCK_CARD_EN; 386af62a557SLei Wen sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); 38731044c33SZiyuan Xu 38831044c33SZiyuan Xu host->clock = clock; 389af62a557SLei Wen return 0; 390af62a557SLei Wen } 391af62a557SLei Wen 392af62a557SLei Wen static void sdhci_set_power(struct sdhci_host *host, unsigned short power) 393af62a557SLei Wen { 394af62a557SLei Wen u8 pwr = 0; 395af62a557SLei Wen 396af62a557SLei Wen if (power != (unsigned short)-1) { 397af62a557SLei Wen switch (1 << power) { 398af62a557SLei Wen case MMC_VDD_165_195: 399af62a557SLei Wen pwr = SDHCI_POWER_180; 400af62a557SLei Wen break; 401af62a557SLei Wen case MMC_VDD_29_30: 402af62a557SLei Wen case MMC_VDD_30_31: 403af62a557SLei Wen pwr = SDHCI_POWER_300; 404af62a557SLei Wen break; 405af62a557SLei Wen case MMC_VDD_32_33: 406af62a557SLei Wen case MMC_VDD_33_34: 407af62a557SLei Wen pwr = SDHCI_POWER_330; 408af62a557SLei Wen break; 409af62a557SLei Wen } 410af62a557SLei Wen } 411af62a557SLei Wen 412af62a557SLei Wen if (pwr == 0) { 413af62a557SLei Wen sdhci_writeb(host, 0, SDHCI_POWER_CONTROL); 414af62a557SLei Wen return; 415af62a557SLei Wen } 416af62a557SLei Wen 417af62a557SLei Wen pwr |= SDHCI_POWER_ON; 418af62a557SLei Wen 419af62a557SLei Wen sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL); 420af62a557SLei Wen } 421af62a557SLei Wen 42276194d8cSZiyuan Xu static void sdhci_set_uhs_signaling(struct sdhci_host *host) 42376194d8cSZiyuan Xu { 42476194d8cSZiyuan Xu u16 ctrl_2; 42576194d8cSZiyuan Xu u32 timing = host->mmc->timing; 42676194d8cSZiyuan Xu 42776194d8cSZiyuan Xu ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2); 42876194d8cSZiyuan Xu /* Select Bus Speed Mode for host */ 42976194d8cSZiyuan Xu ctrl_2 &= ~SDHCI_CTRL_UHS_MASK; 43076194d8cSZiyuan Xu 43176194d8cSZiyuan Xu if ((timing != MMC_TIMING_LEGACY) && 43276194d8cSZiyuan Xu (timing != MMC_TIMING_MMC_HS) && 43376194d8cSZiyuan Xu (timing != MMC_TIMING_SD_HS)) 43476194d8cSZiyuan Xu ctrl_2 |= SDHCI_CTRL_VDD_180; 43576194d8cSZiyuan Xu 43676194d8cSZiyuan Xu if ((timing == MMC_TIMING_MMC_HS200) || 43776194d8cSZiyuan Xu (timing == MMC_TIMING_UHS_SDR104)) 43876194d8cSZiyuan Xu ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_DRV_TYPE_A; 43976194d8cSZiyuan Xu else if (timing == MMC_TIMING_UHS_SDR12) 44076194d8cSZiyuan Xu ctrl_2 |= SDHCI_CTRL_UHS_SDR12; 44176194d8cSZiyuan Xu else if (timing == MMC_TIMING_UHS_SDR25) 44276194d8cSZiyuan Xu ctrl_2 |= SDHCI_CTRL_UHS_SDR25; 44376194d8cSZiyuan Xu else if (timing == MMC_TIMING_UHS_SDR50) 44476194d8cSZiyuan Xu ctrl_2 |= SDHCI_CTRL_UHS_SDR50; 44576194d8cSZiyuan Xu else if ((timing == MMC_TIMING_UHS_DDR50) || 44676194d8cSZiyuan Xu (timing == MMC_TIMING_MMC_DDR52)) 44776194d8cSZiyuan Xu ctrl_2 |= SDHCI_CTRL_UHS_DDR50; 44876194d8cSZiyuan Xu else if (timing == MMC_TIMING_MMC_HS400 || 44976194d8cSZiyuan Xu timing == MMC_TIMING_MMC_HS400ES) 45076194d8cSZiyuan Xu ctrl_2 |= SDHCI_CTRL_HS400 | SDHCI_CTRL_DRV_TYPE_A; 45176194d8cSZiyuan Xu 45276194d8cSZiyuan Xu sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2); 45376194d8cSZiyuan Xu } 45476194d8cSZiyuan Xu 455e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 456bdd003c0SZiyuan Xu static bool sdhci_card_busy(struct udevice *dev) 457bdd003c0SZiyuan Xu { 458bdd003c0SZiyuan Xu struct mmc *mmc = mmc_get_mmc_dev(dev); 459bdd003c0SZiyuan Xu #else 460bdd003c0SZiyuan Xu static bool sdhci_card_busy(struct mmc *mmc) 461bdd003c0SZiyuan Xu { 462bdd003c0SZiyuan Xu #endif 463bdd003c0SZiyuan Xu struct sdhci_host *host = mmc->priv; 464bdd003c0SZiyuan Xu u32 present_state; 465bdd003c0SZiyuan Xu 466bdd003c0SZiyuan Xu /* Check whether DAT[0] is 0 */ 467bdd003c0SZiyuan Xu present_state = sdhci_readl(host, SDHCI_PRESENT_STATE); 468bdd003c0SZiyuan Xu 469bdd003c0SZiyuan Xu return !(present_state & SDHCI_DATA_0_LVL); 470bdd003c0SZiyuan Xu } 471bdd003c0SZiyuan Xu 472bdd003c0SZiyuan Xu #ifdef CONFIG_DM_MMC 473ef1e4edaSSimon Glass static int sdhci_set_ios(struct udevice *dev) 474ef1e4edaSSimon Glass { 475ef1e4edaSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 476ef1e4edaSSimon Glass #else 47707b0b9c0SJaehoon Chung static int sdhci_set_ios(struct mmc *mmc) 478af62a557SLei Wen { 479ef1e4edaSSimon Glass #endif 480af62a557SLei Wen u32 ctrl; 48193bfd616SPantelis Antoniou struct sdhci_host *host = mmc->priv; 482af62a557SLei Wen 483bf9c4d14SMasahiro Yamada if (host->ops && host->ops->set_control_reg) 48462226b68SJaehoon Chung host->ops->set_control_reg(host); 485236bfecfSJaehoon Chung 486*a15c58b2SZiyuan Xu if (mmc->clock != host->clock) { 487*a15c58b2SZiyuan Xu if (host->ops && host->ops->set_clock) 488*a15c58b2SZiyuan Xu host->ops->set_clock(host, mmc->clock); 489*a15c58b2SZiyuan Xu else 490*a15c58b2SZiyuan Xu sdhci_set_clock(host, mmc->clock); 491*a15c58b2SZiyuan Xu } 492af62a557SLei Wen 493af62a557SLei Wen /* Set bus width */ 494af62a557SLei Wen ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); 495af62a557SLei Wen if (mmc->bus_width == 8) { 496af62a557SLei Wen ctrl &= ~SDHCI_CTRL_4BITBUS; 497113e5dfcSJaehoon Chung if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || 498113e5dfcSJaehoon Chung (host->quirks & SDHCI_QUIRK_USE_WIDE8)) 499af62a557SLei Wen ctrl |= SDHCI_CTRL_8BITBUS; 500af62a557SLei Wen } else { 501f88a429fSMatt Reimer if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || 502f88a429fSMatt Reimer (host->quirks & SDHCI_QUIRK_USE_WIDE8)) 503af62a557SLei Wen ctrl &= ~SDHCI_CTRL_8BITBUS; 504af62a557SLei Wen if (mmc->bus_width == 4) 505af62a557SLei Wen ctrl |= SDHCI_CTRL_4BITBUS; 506af62a557SLei Wen else 507af62a557SLei Wen ctrl &= ~SDHCI_CTRL_4BITBUS; 508af62a557SLei Wen } 509af62a557SLei Wen 5109f83e5c6SZiyuan Xu if (!(mmc->timing == MMC_TIMING_LEGACY) && 5119f83e5c6SZiyuan Xu !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) 512af62a557SLei Wen ctrl |= SDHCI_CTRL_HISPD; 513af62a557SLei Wen else 514af62a557SLei Wen ctrl &= ~SDHCI_CTRL_HISPD; 515af62a557SLei Wen 516af62a557SLei Wen sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); 51707b0b9c0SJaehoon Chung 51876194d8cSZiyuan Xu if ((mmc->timing != MMC_TIMING_LEGACY) && 51976194d8cSZiyuan Xu (mmc->timing != MMC_TIMING_MMC_HS) && 52076194d8cSZiyuan Xu (mmc->timing != MMC_TIMING_SD_HS)) 52176194d8cSZiyuan Xu sdhci_set_power(host, MMC_VDD_165_195_SHIFT); 52276194d8cSZiyuan Xu 52376194d8cSZiyuan Xu sdhci_set_uhs_signaling(host); 52476194d8cSZiyuan Xu 525210841c6SStefan Roese /* If available, call the driver specific "post" set_ios() function */ 526210841c6SStefan Roese if (host->ops && host->ops->set_ios_post) 527210841c6SStefan Roese host->ops->set_ios_post(host); 528210841c6SStefan Roese 529ef1e4edaSSimon Glass return 0; 530af62a557SLei Wen } 531af62a557SLei Wen 5326588c78bSJeroen Hofstee static int sdhci_init(struct mmc *mmc) 533af62a557SLei Wen { 53493bfd616SPantelis Antoniou struct sdhci_host *host = mmc->priv; 535af62a557SLei Wen 5368d549b61SMasahiro Yamada sdhci_reset(host, SDHCI_RESET_ALL); 5378d549b61SMasahiro Yamada 538af62a557SLei Wen if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) { 539af62a557SLei Wen aligned_buffer = memalign(8, 512*1024); 540af62a557SLei Wen if (!aligned_buffer) { 54130e6d979SDarwin Rambo printf("%s: Aligned buffer alloc failed!!!\n", 54230e6d979SDarwin Rambo __func__); 5432cb5d67cSJaehoon Chung return -ENOMEM; 544af62a557SLei Wen } 545af62a557SLei Wen } 546af62a557SLei Wen 54793bfd616SPantelis Antoniou sdhci_set_power(host, fls(mmc->cfg->voltages) - 1); 548470dcc75SJoe Hershberger 549bf9c4d14SMasahiro Yamada if (host->ops && host->ops->get_cd) 5505e96217fSJaehoon Chung host->ops->get_cd(host); 551470dcc75SJoe Hershberger 552ce0c1bc1SŁukasz Majewski /* Enable only interrupts served by the SD controller */ 55330e6d979SDarwin Rambo sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK, 55430e6d979SDarwin Rambo SDHCI_INT_ENABLE); 555ce0c1bc1SŁukasz Majewski /* Mask all sdhci interrupt sources */ 556ce0c1bc1SŁukasz Majewski sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE); 557af62a557SLei Wen 558af62a557SLei Wen return 0; 559af62a557SLei Wen } 560af62a557SLei Wen 561e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 562ef1e4edaSSimon Glass int sdhci_probe(struct udevice *dev) 563ef1e4edaSSimon Glass { 564ef1e4edaSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 565ab769f22SPantelis Antoniou 566ef1e4edaSSimon Glass return sdhci_init(mmc); 567ef1e4edaSSimon Glass } 568ef1e4edaSSimon Glass 569ef1e4edaSSimon Glass const struct dm_mmc_ops sdhci_ops = { 570bdd003c0SZiyuan Xu .card_busy = sdhci_card_busy, 571ef1e4edaSSimon Glass .send_cmd = sdhci_send_command, 572ef1e4edaSSimon Glass .set_ios = sdhci_set_ios, 573ef1e4edaSSimon Glass }; 574ef1e4edaSSimon Glass #else 575ab769f22SPantelis Antoniou static const struct mmc_ops sdhci_ops = { 576bdd003c0SZiyuan Xu .card_busy = sdhci_card_busy, 577ab769f22SPantelis Antoniou .send_cmd = sdhci_send_command, 578ab769f22SPantelis Antoniou .set_ios = sdhci_set_ios, 579ab769f22SPantelis Antoniou .init = sdhci_init, 580ab769f22SPantelis Antoniou }; 581ef1e4edaSSimon Glass #endif 582ab769f22SPantelis Antoniou 58314bed52dSJaehoon Chung int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host, 5846d0e34bfSStefan Herbrechtsmeier u32 f_max, u32 f_min) 5852a809093SSimon Glass { 5866dffdbc3SWenyou Yang u32 caps, caps_1; 58714bed52dSJaehoon Chung 58814bed52dSJaehoon Chung caps = sdhci_readl(host, SDHCI_CAPABILITIES); 58915bd0995SMasahiro Yamada 59045a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 59115bd0995SMasahiro Yamada if (!(caps & SDHCI_CAN_DO_SDMA)) { 59215bd0995SMasahiro Yamada printf("%s: Your controller doesn't support SDMA!!\n", 59315bd0995SMasahiro Yamada __func__); 59415bd0995SMasahiro Yamada return -EINVAL; 59515bd0995SMasahiro Yamada } 59615bd0995SMasahiro Yamada #endif 597895549a2SJaehoon Chung if (host->quirks & SDHCI_QUIRK_REG32_RW) 598895549a2SJaehoon Chung host->version = 599895549a2SJaehoon Chung sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16; 600895549a2SJaehoon Chung else 60114bed52dSJaehoon Chung host->version = sdhci_readw(host, SDHCI_HOST_VERSION); 60214bed52dSJaehoon Chung 60314bed52dSJaehoon Chung cfg->name = host->name; 604e7881d85SSimon Glass #ifndef CONFIG_DM_MMC 6052a809093SSimon Glass cfg->ops = &sdhci_ops; 6062a809093SSimon Glass #endif 6070e0dcc19SWenyou Yang 6080e0dcc19SWenyou Yang /* Check whether the clock multiplier is supported or not */ 6090e0dcc19SWenyou Yang if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { 6100e0dcc19SWenyou Yang caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1); 6110e0dcc19SWenyou Yang host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >> 6120e0dcc19SWenyou Yang SDHCI_CLOCK_MUL_SHIFT; 6130e0dcc19SWenyou Yang } 6140e0dcc19SWenyou Yang 6156d0e34bfSStefan Herbrechtsmeier if (host->max_clk == 0) { 61614bed52dSJaehoon Chung if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) 6176d0e34bfSStefan Herbrechtsmeier host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >> 6182a809093SSimon Glass SDHCI_CLOCK_BASE_SHIFT; 6192a809093SSimon Glass else 6206d0e34bfSStefan Herbrechtsmeier host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >> 6212a809093SSimon Glass SDHCI_CLOCK_BASE_SHIFT; 6226d0e34bfSStefan Herbrechtsmeier host->max_clk *= 1000000; 6230e0dcc19SWenyou Yang if (host->clk_mul) 6240e0dcc19SWenyou Yang host->max_clk *= host->clk_mul; 6252a809093SSimon Glass } 6266d0e34bfSStefan Herbrechtsmeier if (host->max_clk == 0) { 6276c67954cSMasahiro Yamada printf("%s: Hardware doesn't specify base clock frequency\n", 6286c67954cSMasahiro Yamada __func__); 6292a809093SSimon Glass return -EINVAL; 6306c67954cSMasahiro Yamada } 6316d0e34bfSStefan Herbrechtsmeier if (f_max && (f_max < host->max_clk)) 6326d0e34bfSStefan Herbrechtsmeier cfg->f_max = f_max; 6336d0e34bfSStefan Herbrechtsmeier else 6346d0e34bfSStefan Herbrechtsmeier cfg->f_max = host->max_clk; 6356d0e34bfSStefan Herbrechtsmeier if (f_min) 6366d0e34bfSStefan Herbrechtsmeier cfg->f_min = f_min; 6372a809093SSimon Glass else { 63814bed52dSJaehoon Chung if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) 6392a809093SSimon Glass cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300; 6402a809093SSimon Glass else 6412a809093SSimon Glass cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200; 6422a809093SSimon Glass } 6432a809093SSimon Glass cfg->voltages = 0; 6442a809093SSimon Glass if (caps & SDHCI_CAN_VDD_330) 6452a809093SSimon Glass cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34; 6462a809093SSimon Glass if (caps & SDHCI_CAN_VDD_300) 6472a809093SSimon Glass cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31; 6482a809093SSimon Glass if (caps & SDHCI_CAN_VDD_180) 6492a809093SSimon Glass cfg->voltages |= MMC_VDD_165_195; 6502a809093SSimon Glass 6513137e645SMasahiro Yamada if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE) 6523137e645SMasahiro Yamada cfg->voltages |= host->voltages; 6533137e645SMasahiro Yamada 6542a809093SSimon Glass cfg->host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT; 6553fd0a9baSJaehoon Chung 6563fd0a9baSJaehoon Chung /* Since Host Controller Version3.0 */ 65714bed52dSJaehoon Chung if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { 658ecd7b246SJaehoon Chung if (!(caps & SDHCI_CAN_DO_8BIT)) 659ecd7b246SJaehoon Chung cfg->host_caps &= ~MMC_MODE_8BIT; 6602a809093SSimon Glass } 6612a809093SSimon Glass 66214bed52dSJaehoon Chung if (host->host_caps) 66314bed52dSJaehoon Chung cfg->host_caps |= host->host_caps; 6642a809093SSimon Glass 6652a809093SSimon Glass cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 6662a809093SSimon Glass 6672a809093SSimon Glass return 0; 6682a809093SSimon Glass } 6692a809093SSimon Glass 670ef1e4edaSSimon Glass #ifdef CONFIG_BLK 671ef1e4edaSSimon Glass int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg) 672ef1e4edaSSimon Glass { 673ef1e4edaSSimon Glass return mmc_bind(dev, mmc, cfg); 674ef1e4edaSSimon Glass } 675ef1e4edaSSimon Glass #else 6766d0e34bfSStefan Herbrechtsmeier int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min) 677af62a557SLei Wen { 6786c67954cSMasahiro Yamada int ret; 6796c67954cSMasahiro Yamada 6806d0e34bfSStefan Herbrechtsmeier ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min); 6816c67954cSMasahiro Yamada if (ret) 6826c67954cSMasahiro Yamada return ret; 683236bfecfSJaehoon Chung 68493bfd616SPantelis Antoniou host->mmc = mmc_create(&host->cfg, host); 68593bfd616SPantelis Antoniou if (host->mmc == NULL) { 68693bfd616SPantelis Antoniou printf("%s: mmc create fail!\n", __func__); 6872cb5d67cSJaehoon Chung return -ENOMEM; 68893bfd616SPantelis Antoniou } 689af62a557SLei Wen 690af62a557SLei Wen return 0; 691af62a557SLei Wen } 692ef1e4edaSSimon Glass #endif 693