1af62a557SLei Wen /* 2af62a557SLei Wen * Copyright 2011, Marvell Semiconductor Inc. 3af62a557SLei Wen * Lei Wen <leiwen@marvell.com> 4af62a557SLei Wen * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6af62a557SLei Wen * 7af62a557SLei Wen * Back ported to the 8xx platform (from the 8260 platform) by 8af62a557SLei Wen * Murray.Jensen@cmst.csiro.au, 27-Jan-01. 9af62a557SLei Wen */ 10af62a557SLei Wen 11af62a557SLei Wen #include <common.h> 122a809093SSimon Glass #include <errno.h> 13af62a557SLei Wen #include <malloc.h> 14af62a557SLei Wen #include <mmc.h> 15af62a557SLei Wen #include <sdhci.h> 16af62a557SLei Wen 17492d3223SStefan Roese #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER) 18492d3223SStefan Roese void *aligned_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER; 19492d3223SStefan Roese #else 20af62a557SLei Wen void *aligned_buffer; 21492d3223SStefan Roese #endif 22af62a557SLei Wen 23af62a557SLei Wen static void sdhci_reset(struct sdhci_host *host, u8 mask) 24af62a557SLei Wen { 25af62a557SLei Wen unsigned long timeout; 26af62a557SLei Wen 27af62a557SLei Wen /* Wait max 100 ms */ 28af62a557SLei Wen timeout = 100; 29af62a557SLei Wen sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET); 30af62a557SLei Wen while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) { 31af62a557SLei Wen if (timeout == 0) { 3230e6d979SDarwin Rambo printf("%s: Reset 0x%x never completed.\n", 3330e6d979SDarwin Rambo __func__, (int)mask); 34af62a557SLei Wen return; 35af62a557SLei Wen } 36af62a557SLei Wen timeout--; 37af62a557SLei Wen udelay(1000); 38af62a557SLei Wen } 39af62a557SLei Wen } 40af62a557SLei Wen 41af62a557SLei Wen static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd) 42af62a557SLei Wen { 43af62a557SLei Wen int i; 44af62a557SLei Wen if (cmd->resp_type & MMC_RSP_136) { 45af62a557SLei Wen /* CRC is stripped so we need to do some shifting. */ 46af62a557SLei Wen for (i = 0; i < 4; i++) { 47af62a557SLei Wen cmd->response[i] = sdhci_readl(host, 48af62a557SLei Wen SDHCI_RESPONSE + (3-i)*4) << 8; 49af62a557SLei Wen if (i != 3) 50af62a557SLei Wen cmd->response[i] |= sdhci_readb(host, 51af62a557SLei Wen SDHCI_RESPONSE + (3-i)*4-1); 52af62a557SLei Wen } 53af62a557SLei Wen } else { 54af62a557SLei Wen cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE); 55af62a557SLei Wen } 56af62a557SLei Wen } 57af62a557SLei Wen 58af62a557SLei Wen static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data) 59af62a557SLei Wen { 60af62a557SLei Wen int i; 61af62a557SLei Wen char *offs; 62af62a557SLei Wen for (i = 0; i < data->blocksize; i += 4) { 63af62a557SLei Wen offs = data->dest + i; 64af62a557SLei Wen if (data->flags == MMC_DATA_READ) 65af62a557SLei Wen *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER); 66af62a557SLei Wen else 67af62a557SLei Wen sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER); 68af62a557SLei Wen } 69af62a557SLei Wen } 70af62a557SLei Wen 71af62a557SLei Wen static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data, 72af62a557SLei Wen unsigned int start_addr) 73af62a557SLei Wen { 74a004abdeSLei Wen unsigned int stat, rdy, mask, timeout, block = 0; 7545a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 76804c7f42SJaehoon Chung unsigned char ctrl; 772c011847SJuhyun \(Justin\) Oh ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); 78804c7f42SJaehoon Chung ctrl &= ~SDHCI_CTRL_DMA_MASK; 792c011847SJuhyun \(Justin\) Oh sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); 80804c7f42SJaehoon Chung #endif 81af62a557SLei Wen 825d48e422SJaehoon Chung timeout = 1000000; 83af62a557SLei Wen rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL; 84af62a557SLei Wen mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE; 85af62a557SLei Wen do { 86af62a557SLei Wen stat = sdhci_readl(host, SDHCI_INT_STATUS); 87af62a557SLei Wen if (stat & SDHCI_INT_ERROR) { 8830e6d979SDarwin Rambo printf("%s: Error detected in status(0x%X)!\n", 8930e6d979SDarwin Rambo __func__, stat); 902cb5d67cSJaehoon Chung return -EIO; 91af62a557SLei Wen } 92af62a557SLei Wen if (stat & rdy) { 93af62a557SLei Wen if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask)) 94af62a557SLei Wen continue; 95af62a557SLei Wen sdhci_writel(host, rdy, SDHCI_INT_STATUS); 96af62a557SLei Wen sdhci_transfer_pio(host, data); 97af62a557SLei Wen data->dest += data->blocksize; 98af62a557SLei Wen if (++block >= data->blocks) 99af62a557SLei Wen break; 100af62a557SLei Wen } 10145a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 102af62a557SLei Wen if (stat & SDHCI_INT_DMA_END) { 103af62a557SLei Wen sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS); 1043e81c772SLei Wen start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1); 105af62a557SLei Wen start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE; 106af62a557SLei Wen sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS); 107af62a557SLei Wen } 108af62a557SLei Wen #endif 109a004abdeSLei Wen if (timeout-- > 0) 110a004abdeSLei Wen udelay(10); 111a004abdeSLei Wen else { 11230e6d979SDarwin Rambo printf("%s: Transfer data timeout\n", __func__); 1132cb5d67cSJaehoon Chung return -ETIMEDOUT; 114a004abdeSLei Wen } 115af62a557SLei Wen } while (!(stat & SDHCI_INT_DATA_END)); 116af62a557SLei Wen return 0; 117af62a557SLei Wen } 118af62a557SLei Wen 11956b34bc6SPrzemyslaw Marczak /* 12056b34bc6SPrzemyslaw Marczak * No command will be sent by driver if card is busy, so driver must wait 12156b34bc6SPrzemyslaw Marczak * for card ready state. 12256b34bc6SPrzemyslaw Marczak * Every time when card is busy after timeout then (last) timeout value will be 12356b34bc6SPrzemyslaw Marczak * increased twice but only if it doesn't exceed global defined maximum. 12465a25b20SMasahiro Yamada * Each function call will use last timeout value. 12556b34bc6SPrzemyslaw Marczak */ 12665a25b20SMasahiro Yamada #define SDHCI_CMD_MAX_TIMEOUT 3200 127d8ce77b2SMasahiro Yamada #define SDHCI_CMD_DEFAULT_TIMEOUT 100 128d90bb439SSteve Rae #define SDHCI_READ_STATUS_TIMEOUT 1000 12956b34bc6SPrzemyslaw Marczak 130ef1e4edaSSimon Glass #ifdef CONFIG_DM_MMC_OPS 131ef1e4edaSSimon Glass static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd, 132ef1e4edaSSimon Glass struct mmc_data *data) 133ef1e4edaSSimon Glass { 134ef1e4edaSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 135ef1e4edaSSimon Glass 136ef1e4edaSSimon Glass #else 1376588c78bSJeroen Hofstee static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd, 138af62a557SLei Wen struct mmc_data *data) 139af62a557SLei Wen { 140ef1e4edaSSimon Glass #endif 14193bfd616SPantelis Antoniou struct sdhci_host *host = mmc->priv; 142af62a557SLei Wen unsigned int stat = 0; 143af62a557SLei Wen int ret = 0; 144af62a557SLei Wen int trans_bytes = 0, is_aligned = 1; 145af62a557SLei Wen u32 mask, flags, mode; 14656b34bc6SPrzemyslaw Marczak unsigned int time = 0, start_addr = 0; 14719d2e342SSimon Glass int mmc_dev = mmc_get_blk_desc(mmc)->devnum; 14829905a45SStefan Roese unsigned start = get_timer(0); 149af62a557SLei Wen 15056b34bc6SPrzemyslaw Marczak /* Timeout unit - ms */ 151d8ce77b2SMasahiro Yamada static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT; 152af62a557SLei Wen 153af62a557SLei Wen sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); 154af62a557SLei Wen mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT; 155af62a557SLei Wen 156af62a557SLei Wen /* We shouldn't wait for data inihibit for stop commands, even 157af62a557SLei Wen though they might use busy signaling */ 158af62a557SLei Wen if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 159af62a557SLei Wen mask &= ~SDHCI_DATA_INHIBIT; 160af62a557SLei Wen 161af62a557SLei Wen while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) { 16256b34bc6SPrzemyslaw Marczak if (time >= cmd_timeout) { 16330e6d979SDarwin Rambo printf("%s: MMC: %d busy ", __func__, mmc_dev); 16465a25b20SMasahiro Yamada if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) { 16556b34bc6SPrzemyslaw Marczak cmd_timeout += cmd_timeout; 16656b34bc6SPrzemyslaw Marczak printf("timeout increasing to: %u ms.\n", 16756b34bc6SPrzemyslaw Marczak cmd_timeout); 16856b34bc6SPrzemyslaw Marczak } else { 16956b34bc6SPrzemyslaw Marczak puts("timeout.\n"); 170915ffa52SJaehoon Chung return -ECOMM; 171af62a557SLei Wen } 17256b34bc6SPrzemyslaw Marczak } 17356b34bc6SPrzemyslaw Marczak time++; 174af62a557SLei Wen udelay(1000); 175af62a557SLei Wen } 176af62a557SLei Wen 177af62a557SLei Wen mask = SDHCI_INT_RESPONSE; 178af62a557SLei Wen if (!(cmd->resp_type & MMC_RSP_PRESENT)) 179af62a557SLei Wen flags = SDHCI_CMD_RESP_NONE; 180af62a557SLei Wen else if (cmd->resp_type & MMC_RSP_136) 181af62a557SLei Wen flags = SDHCI_CMD_RESP_LONG; 182af62a557SLei Wen else if (cmd->resp_type & MMC_RSP_BUSY) { 183af62a557SLei Wen flags = SDHCI_CMD_RESP_SHORT_BUSY; 18417ea3c86SJaehoon Chung if (data) 185af62a557SLei Wen mask |= SDHCI_INT_DATA_END; 186af62a557SLei Wen } else 187af62a557SLei Wen flags = SDHCI_CMD_RESP_SHORT; 188af62a557SLei Wen 189af62a557SLei Wen if (cmd->resp_type & MMC_RSP_CRC) 190af62a557SLei Wen flags |= SDHCI_CMD_CRC; 191af62a557SLei Wen if (cmd->resp_type & MMC_RSP_OPCODE) 192af62a557SLei Wen flags |= SDHCI_CMD_INDEX; 193af62a557SLei Wen if (data) 194af62a557SLei Wen flags |= SDHCI_CMD_DATA; 195af62a557SLei Wen 196af62a557SLei Wen /* Set Transfer mode regarding to data flag */ 197af62a557SLei Wen if (data != 0) { 198af62a557SLei Wen sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); 199af62a557SLei Wen mode = SDHCI_TRNS_BLK_CNT_EN; 200af62a557SLei Wen trans_bytes = data->blocks * data->blocksize; 201af62a557SLei Wen if (data->blocks > 1) 202af62a557SLei Wen mode |= SDHCI_TRNS_MULTI; 203af62a557SLei Wen 204af62a557SLei Wen if (data->flags == MMC_DATA_READ) 205af62a557SLei Wen mode |= SDHCI_TRNS_READ; 206af62a557SLei Wen 20745a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 208af62a557SLei Wen if (data->flags == MMC_DATA_READ) 2093c1fcb77SRob Herring start_addr = (unsigned long)data->dest; 210af62a557SLei Wen else 2113c1fcb77SRob Herring start_addr = (unsigned long)data->src; 212af62a557SLei Wen if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && 213af62a557SLei Wen (start_addr & 0x7) != 0x0) { 214af62a557SLei Wen is_aligned = 0; 2153c1fcb77SRob Herring start_addr = (unsigned long)aligned_buffer; 216af62a557SLei Wen if (data->flags != MMC_DATA_READ) 217af62a557SLei Wen memcpy(aligned_buffer, data->src, trans_bytes); 218af62a557SLei Wen } 219af62a557SLei Wen 220492d3223SStefan Roese #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER) 221492d3223SStefan Roese /* 222492d3223SStefan Roese * Always use this bounce-buffer when 223492d3223SStefan Roese * CONFIG_FIXED_SDHCI_ALIGNED_BUFFER is defined 224492d3223SStefan Roese */ 225492d3223SStefan Roese is_aligned = 0; 226492d3223SStefan Roese start_addr = (unsigned long)aligned_buffer; 227492d3223SStefan Roese if (data->flags != MMC_DATA_READ) 228492d3223SStefan Roese memcpy(aligned_buffer, data->src, trans_bytes); 229492d3223SStefan Roese #endif 230492d3223SStefan Roese 231af62a557SLei Wen sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS); 232af62a557SLei Wen mode |= SDHCI_TRNS_DMA; 233af62a557SLei Wen #endif 234af62a557SLei Wen sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, 235af62a557SLei Wen data->blocksize), 236af62a557SLei Wen SDHCI_BLOCK_SIZE); 237af62a557SLei Wen sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT); 238af62a557SLei Wen sdhci_writew(host, mode, SDHCI_TRANSFER_MODE); 2395e1c23cdSKevin Liu } else if (cmd->resp_type & MMC_RSP_BUSY) { 2405e1c23cdSKevin Liu sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); 241af62a557SLei Wen } 242af62a557SLei Wen 243af62a557SLei Wen sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT); 24445a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 245be256cbfSJaehoon Chung trans_bytes = ALIGN(trans_bytes, CONFIG_SYS_CACHELINE_SIZE); 2462c2ec4c9SLei Wen flush_cache(start_addr, trans_bytes); 247af62a557SLei Wen #endif 248af62a557SLei Wen sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND); 24929905a45SStefan Roese start = get_timer(0); 250af62a557SLei Wen do { 251af62a557SLei Wen stat = sdhci_readl(host, SDHCI_INT_STATUS); 252af62a557SLei Wen if (stat & SDHCI_INT_ERROR) 253af62a557SLei Wen break; 254af62a557SLei Wen 255d90bb439SSteve Rae if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) { 256bae4a1fdSMasahiro Yamada if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) { 2573a638320SJaehoon Chung return 0; 258bae4a1fdSMasahiro Yamada } else { 259bae4a1fdSMasahiro Yamada printf("%s: Timeout for status update!\n", 260bae4a1fdSMasahiro Yamada __func__); 261915ffa52SJaehoon Chung return -ETIMEDOUT; 2623a638320SJaehoon Chung } 2633a638320SJaehoon Chung } 264bae4a1fdSMasahiro Yamada } while ((stat & mask) != mask); 2653a638320SJaehoon Chung 266af62a557SLei Wen if ((stat & (SDHCI_INT_ERROR | mask)) == mask) { 267af62a557SLei Wen sdhci_cmd_done(host, cmd); 268af62a557SLei Wen sdhci_writel(host, mask, SDHCI_INT_STATUS); 269af62a557SLei Wen } else 270af62a557SLei Wen ret = -1; 271af62a557SLei Wen 272af62a557SLei Wen if (!ret && data) 273af62a557SLei Wen ret = sdhci_transfer_data(host, data, start_addr); 274af62a557SLei Wen 27513243f2eSTushar Behera if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD) 27613243f2eSTushar Behera udelay(1000); 27713243f2eSTushar Behera 278af62a557SLei Wen stat = sdhci_readl(host, SDHCI_INT_STATUS); 279af62a557SLei Wen sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); 280af62a557SLei Wen if (!ret) { 281af62a557SLei Wen if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && 282af62a557SLei Wen !is_aligned && (data->flags == MMC_DATA_READ)) 283af62a557SLei Wen memcpy(data->dest, aligned_buffer, trans_bytes); 284af62a557SLei Wen return 0; 285af62a557SLei Wen } 286af62a557SLei Wen 287af62a557SLei Wen sdhci_reset(host, SDHCI_RESET_CMD); 288af62a557SLei Wen sdhci_reset(host, SDHCI_RESET_DATA); 289af62a557SLei Wen if (stat & SDHCI_INT_TIMEOUT) 290915ffa52SJaehoon Chung return -ETIMEDOUT; 291af62a557SLei Wen else 292915ffa52SJaehoon Chung return -ECOMM; 293af62a557SLei Wen } 294af62a557SLei Wen 295af62a557SLei Wen static int sdhci_set_clock(struct mmc *mmc, unsigned int clock) 296af62a557SLei Wen { 29793bfd616SPantelis Antoniou struct sdhci_host *host = mmc->priv; 2986dffdbc3SWenyou Yang unsigned int div, clk = 0, timeout, reg; 299af62a557SLei Wen 30079667b7bSWenyou Yang /* Wait max 20 ms */ 30179667b7bSWenyou Yang timeout = 200; 30279667b7bSWenyou Yang while (sdhci_readl(host, SDHCI_PRESENT_STATE) & 30379667b7bSWenyou Yang (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) { 30479667b7bSWenyou Yang if (timeout == 0) { 30579667b7bSWenyou Yang printf("%s: Timeout to wait cmd & data inhibit\n", 30679667b7bSWenyou Yang __func__); 3072cb5d67cSJaehoon Chung return -EBUSY; 30879667b7bSWenyou Yang } 30979667b7bSWenyou Yang 31079667b7bSWenyou Yang timeout--; 31179667b7bSWenyou Yang udelay(100); 31279667b7bSWenyou Yang } 31379667b7bSWenyou Yang 31479667b7bSWenyou Yang reg = sdhci_readw(host, SDHCI_CLOCK_CONTROL); 3151d405e20SSiva Durga Prasad Paladugu reg &= ~(SDHCI_CLOCK_CARD_EN | SDHCI_CLOCK_INT_EN); 31679667b7bSWenyou Yang sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL); 317af62a557SLei Wen 318af62a557SLei Wen if (clock == 0) 319af62a557SLei Wen return 0; 320af62a557SLei Wen 321113e5dfcSJaehoon Chung if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { 3226dffdbc3SWenyou Yang /* 3236dffdbc3SWenyou Yang * Check if the Host Controller supports Programmable Clock 3246dffdbc3SWenyou Yang * Mode. 3256dffdbc3SWenyou Yang */ 3266dffdbc3SWenyou Yang if (host->clk_mul) { 3276dffdbc3SWenyou Yang for (div = 1; div <= 1024; div++) { 328*6d0e34bfSStefan Herbrechtsmeier if ((host->max_clk * host->clk_mul / div) 3296dffdbc3SWenyou Yang <= clock) 3306dffdbc3SWenyou Yang break; 3316dffdbc3SWenyou Yang } 3326dffdbc3SWenyou Yang 3336dffdbc3SWenyou Yang /* 3346dffdbc3SWenyou Yang * Set Programmable Clock Mode in the Clock 3356dffdbc3SWenyou Yang * Control register. 3366dffdbc3SWenyou Yang */ 3376dffdbc3SWenyou Yang clk = SDHCI_PROG_CLOCK_MODE; 3386dffdbc3SWenyou Yang div--; 3396dffdbc3SWenyou Yang } else { 340af62a557SLei Wen /* Version 3.00 divisors must be a multiple of 2. */ 341*6d0e34bfSStefan Herbrechtsmeier if (host->max_clk <= clock) { 342af62a557SLei Wen div = 1; 3436dffdbc3SWenyou Yang } else { 3446dffdbc3SWenyou Yang for (div = 2; 3456dffdbc3SWenyou Yang div < SDHCI_MAX_DIV_SPEC_300; 3466dffdbc3SWenyou Yang div += 2) { 347*6d0e34bfSStefan Herbrechtsmeier if ((host->max_clk / div) <= clock) 348af62a557SLei Wen break; 349af62a557SLei Wen } 350af62a557SLei Wen } 3516dffdbc3SWenyou Yang div >>= 1; 3526dffdbc3SWenyou Yang } 353af62a557SLei Wen } else { 354af62a557SLei Wen /* Version 2.00 divisors must be a power of 2. */ 355af62a557SLei Wen for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) { 356*6d0e34bfSStefan Herbrechtsmeier if ((host->max_clk / div) <= clock) 357af62a557SLei Wen break; 358af62a557SLei Wen } 359af62a557SLei Wen div >>= 1; 3606dffdbc3SWenyou Yang } 361af62a557SLei Wen 362bf9c4d14SMasahiro Yamada if (host->ops && host->ops->set_clock) 36362226b68SJaehoon Chung host->ops->set_clock(host, div); 364b09ed6e4SJaehoon Chung 3656dffdbc3SWenyou Yang clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT; 366af62a557SLei Wen clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN) 367af62a557SLei Wen << SDHCI_DIVIDER_HI_SHIFT; 368af62a557SLei Wen clk |= SDHCI_CLOCK_INT_EN; 369af62a557SLei Wen sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); 370af62a557SLei Wen 371af62a557SLei Wen /* Wait max 20 ms */ 372af62a557SLei Wen timeout = 20; 373af62a557SLei Wen while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL)) 374af62a557SLei Wen & SDHCI_CLOCK_INT_STABLE)) { 375af62a557SLei Wen if (timeout == 0) { 37630e6d979SDarwin Rambo printf("%s: Internal clock never stabilised.\n", 37730e6d979SDarwin Rambo __func__); 3782cb5d67cSJaehoon Chung return -EBUSY; 379af62a557SLei Wen } 380af62a557SLei Wen timeout--; 381af62a557SLei Wen udelay(1000); 382af62a557SLei Wen } 383af62a557SLei Wen 384af62a557SLei Wen clk |= SDHCI_CLOCK_CARD_EN; 385af62a557SLei Wen sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); 386af62a557SLei Wen return 0; 387af62a557SLei Wen } 388af62a557SLei Wen 389af62a557SLei Wen static void sdhci_set_power(struct sdhci_host *host, unsigned short power) 390af62a557SLei Wen { 391af62a557SLei Wen u8 pwr = 0; 392af62a557SLei Wen 393af62a557SLei Wen if (power != (unsigned short)-1) { 394af62a557SLei Wen switch (1 << power) { 395af62a557SLei Wen case MMC_VDD_165_195: 396af62a557SLei Wen pwr = SDHCI_POWER_180; 397af62a557SLei Wen break; 398af62a557SLei Wen case MMC_VDD_29_30: 399af62a557SLei Wen case MMC_VDD_30_31: 400af62a557SLei Wen pwr = SDHCI_POWER_300; 401af62a557SLei Wen break; 402af62a557SLei Wen case MMC_VDD_32_33: 403af62a557SLei Wen case MMC_VDD_33_34: 404af62a557SLei Wen pwr = SDHCI_POWER_330; 405af62a557SLei Wen break; 406af62a557SLei Wen } 407af62a557SLei Wen } 408af62a557SLei Wen 409af62a557SLei Wen if (pwr == 0) { 410af62a557SLei Wen sdhci_writeb(host, 0, SDHCI_POWER_CONTROL); 411af62a557SLei Wen return; 412af62a557SLei Wen } 413af62a557SLei Wen 414af62a557SLei Wen pwr |= SDHCI_POWER_ON; 415af62a557SLei Wen 416af62a557SLei Wen sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL); 417af62a557SLei Wen } 418af62a557SLei Wen 419ef1e4edaSSimon Glass #ifdef CONFIG_DM_MMC_OPS 420ef1e4edaSSimon Glass static int sdhci_set_ios(struct udevice *dev) 421ef1e4edaSSimon Glass { 422ef1e4edaSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 423ef1e4edaSSimon Glass #else 42407b0b9c0SJaehoon Chung static int sdhci_set_ios(struct mmc *mmc) 425af62a557SLei Wen { 426ef1e4edaSSimon Glass #endif 427af62a557SLei Wen u32 ctrl; 42893bfd616SPantelis Antoniou struct sdhci_host *host = mmc->priv; 429af62a557SLei Wen 430bf9c4d14SMasahiro Yamada if (host->ops && host->ops->set_control_reg) 43162226b68SJaehoon Chung host->ops->set_control_reg(host); 432236bfecfSJaehoon Chung 433af62a557SLei Wen if (mmc->clock != host->clock) 434af62a557SLei Wen sdhci_set_clock(mmc, mmc->clock); 435af62a557SLei Wen 436af62a557SLei Wen /* Set bus width */ 437af62a557SLei Wen ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); 438af62a557SLei Wen if (mmc->bus_width == 8) { 439af62a557SLei Wen ctrl &= ~SDHCI_CTRL_4BITBUS; 440113e5dfcSJaehoon Chung if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || 441113e5dfcSJaehoon Chung (host->quirks & SDHCI_QUIRK_USE_WIDE8)) 442af62a557SLei Wen ctrl |= SDHCI_CTRL_8BITBUS; 443af62a557SLei Wen } else { 444f88a429fSMatt Reimer if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || 445f88a429fSMatt Reimer (host->quirks & SDHCI_QUIRK_USE_WIDE8)) 446af62a557SLei Wen ctrl &= ~SDHCI_CTRL_8BITBUS; 447af62a557SLei Wen if (mmc->bus_width == 4) 448af62a557SLei Wen ctrl |= SDHCI_CTRL_4BITBUS; 449af62a557SLei Wen else 450af62a557SLei Wen ctrl &= ~SDHCI_CTRL_4BITBUS; 451af62a557SLei Wen } 452af62a557SLei Wen 453af62a557SLei Wen if (mmc->clock > 26000000) 454af62a557SLei Wen ctrl |= SDHCI_CTRL_HISPD; 455af62a557SLei Wen else 456af62a557SLei Wen ctrl &= ~SDHCI_CTRL_HISPD; 457af62a557SLei Wen 458236bfecfSJaehoon Chung if (host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) 459236bfecfSJaehoon Chung ctrl &= ~SDHCI_CTRL_HISPD; 460236bfecfSJaehoon Chung 461af62a557SLei Wen sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); 46207b0b9c0SJaehoon Chung 463ef1e4edaSSimon Glass return 0; 464af62a557SLei Wen } 465af62a557SLei Wen 4666588c78bSJeroen Hofstee static int sdhci_init(struct mmc *mmc) 467af62a557SLei Wen { 46893bfd616SPantelis Antoniou struct sdhci_host *host = mmc->priv; 469af62a557SLei Wen 4708d549b61SMasahiro Yamada sdhci_reset(host, SDHCI_RESET_ALL); 4718d549b61SMasahiro Yamada 472af62a557SLei Wen if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) { 473af62a557SLei Wen aligned_buffer = memalign(8, 512*1024); 474af62a557SLei Wen if (!aligned_buffer) { 47530e6d979SDarwin Rambo printf("%s: Aligned buffer alloc failed!!!\n", 47630e6d979SDarwin Rambo __func__); 4772cb5d67cSJaehoon Chung return -ENOMEM; 478af62a557SLei Wen } 479af62a557SLei Wen } 480af62a557SLei Wen 48193bfd616SPantelis Antoniou sdhci_set_power(host, fls(mmc->cfg->voltages) - 1); 482470dcc75SJoe Hershberger 483bf9c4d14SMasahiro Yamada if (host->ops && host->ops->get_cd) 4845e96217fSJaehoon Chung host->ops->get_cd(host); 485470dcc75SJoe Hershberger 486ce0c1bc1SŁukasz Majewski /* Enable only interrupts served by the SD controller */ 48730e6d979SDarwin Rambo sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK, 48830e6d979SDarwin Rambo SDHCI_INT_ENABLE); 489ce0c1bc1SŁukasz Majewski /* Mask all sdhci interrupt sources */ 490ce0c1bc1SŁukasz Majewski sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE); 491af62a557SLei Wen 492af62a557SLei Wen return 0; 493af62a557SLei Wen } 494af62a557SLei Wen 495ef1e4edaSSimon Glass #ifdef CONFIG_DM_MMC_OPS 496ef1e4edaSSimon Glass int sdhci_probe(struct udevice *dev) 497ef1e4edaSSimon Glass { 498ef1e4edaSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 499ab769f22SPantelis Antoniou 500ef1e4edaSSimon Glass return sdhci_init(mmc); 501ef1e4edaSSimon Glass } 502ef1e4edaSSimon Glass 503ef1e4edaSSimon Glass const struct dm_mmc_ops sdhci_ops = { 504ef1e4edaSSimon Glass .send_cmd = sdhci_send_command, 505ef1e4edaSSimon Glass .set_ios = sdhci_set_ios, 506ef1e4edaSSimon Glass }; 507ef1e4edaSSimon Glass #else 508ab769f22SPantelis Antoniou static const struct mmc_ops sdhci_ops = { 509ab769f22SPantelis Antoniou .send_cmd = sdhci_send_command, 510ab769f22SPantelis Antoniou .set_ios = sdhci_set_ios, 511ab769f22SPantelis Antoniou .init = sdhci_init, 512ab769f22SPantelis Antoniou }; 513ef1e4edaSSimon Glass #endif 514ab769f22SPantelis Antoniou 51514bed52dSJaehoon Chung int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host, 516*6d0e34bfSStefan Herbrechtsmeier u32 f_max, u32 f_min) 5172a809093SSimon Glass { 5186dffdbc3SWenyou Yang u32 caps, caps_1; 51914bed52dSJaehoon Chung 52014bed52dSJaehoon Chung caps = sdhci_readl(host, SDHCI_CAPABILITIES); 52115bd0995SMasahiro Yamada 52245a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA 52315bd0995SMasahiro Yamada if (!(caps & SDHCI_CAN_DO_SDMA)) { 52415bd0995SMasahiro Yamada printf("%s: Your controller doesn't support SDMA!!\n", 52515bd0995SMasahiro Yamada __func__); 52615bd0995SMasahiro Yamada return -EINVAL; 52715bd0995SMasahiro Yamada } 52815bd0995SMasahiro Yamada #endif 529895549a2SJaehoon Chung if (host->quirks & SDHCI_QUIRK_REG32_RW) 530895549a2SJaehoon Chung host->version = 531895549a2SJaehoon Chung sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16; 532895549a2SJaehoon Chung else 53314bed52dSJaehoon Chung host->version = sdhci_readw(host, SDHCI_HOST_VERSION); 53414bed52dSJaehoon Chung 53514bed52dSJaehoon Chung cfg->name = host->name; 5362a809093SSimon Glass #ifndef CONFIG_DM_MMC_OPS 5372a809093SSimon Glass cfg->ops = &sdhci_ops; 5382a809093SSimon Glass #endif 539*6d0e34bfSStefan Herbrechtsmeier if (host->max_clk == 0) { 54014bed52dSJaehoon Chung if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) 541*6d0e34bfSStefan Herbrechtsmeier host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >> 5422a809093SSimon Glass SDHCI_CLOCK_BASE_SHIFT; 5432a809093SSimon Glass else 544*6d0e34bfSStefan Herbrechtsmeier host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >> 5452a809093SSimon Glass SDHCI_CLOCK_BASE_SHIFT; 546*6d0e34bfSStefan Herbrechtsmeier host->max_clk *= 1000000; 5472a809093SSimon Glass } 548*6d0e34bfSStefan Herbrechtsmeier if (host->max_clk == 0) { 5496c67954cSMasahiro Yamada printf("%s: Hardware doesn't specify base clock frequency\n", 5506c67954cSMasahiro Yamada __func__); 5512a809093SSimon Glass return -EINVAL; 5526c67954cSMasahiro Yamada } 553*6d0e34bfSStefan Herbrechtsmeier if (f_max && (f_max < host->max_clk)) 554*6d0e34bfSStefan Herbrechtsmeier cfg->f_max = f_max; 555*6d0e34bfSStefan Herbrechtsmeier else 556*6d0e34bfSStefan Herbrechtsmeier cfg->f_max = host->max_clk; 557*6d0e34bfSStefan Herbrechtsmeier if (f_min) 558*6d0e34bfSStefan Herbrechtsmeier cfg->f_min = f_min; 5592a809093SSimon Glass else { 56014bed52dSJaehoon Chung if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) 5612a809093SSimon Glass cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300; 5622a809093SSimon Glass else 5632a809093SSimon Glass cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200; 5642a809093SSimon Glass } 5652a809093SSimon Glass cfg->voltages = 0; 5662a809093SSimon Glass if (caps & SDHCI_CAN_VDD_330) 5672a809093SSimon Glass cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34; 5682a809093SSimon Glass if (caps & SDHCI_CAN_VDD_300) 5692a809093SSimon Glass cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31; 5702a809093SSimon Glass if (caps & SDHCI_CAN_VDD_180) 5712a809093SSimon Glass cfg->voltages |= MMC_VDD_165_195; 5722a809093SSimon Glass 5733137e645SMasahiro Yamada if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE) 5743137e645SMasahiro Yamada cfg->voltages |= host->voltages; 5753137e645SMasahiro Yamada 5762a809093SSimon Glass cfg->host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT; 5773fd0a9baSJaehoon Chung 5783fd0a9baSJaehoon Chung /* Since Host Controller Version3.0 */ 57914bed52dSJaehoon Chung if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { 580ecd7b246SJaehoon Chung if (!(caps & SDHCI_CAN_DO_8BIT)) 581ecd7b246SJaehoon Chung cfg->host_caps &= ~MMC_MODE_8BIT; 5823fd0a9baSJaehoon Chung 5833fd0a9baSJaehoon Chung /* Find out whether clock multiplier is supported */ 5843fd0a9baSJaehoon Chung caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1); 5853fd0a9baSJaehoon Chung host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >> 5863fd0a9baSJaehoon Chung SDHCI_CLOCK_MUL_SHIFT; 5872a809093SSimon Glass } 5882a809093SSimon Glass 58914bed52dSJaehoon Chung if (host->host_caps) 59014bed52dSJaehoon Chung cfg->host_caps |= host->host_caps; 5912a809093SSimon Glass 5922a809093SSimon Glass cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 5932a809093SSimon Glass 5942a809093SSimon Glass return 0; 5952a809093SSimon Glass } 5962a809093SSimon Glass 597ef1e4edaSSimon Glass #ifdef CONFIG_BLK 598ef1e4edaSSimon Glass int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg) 599ef1e4edaSSimon Glass { 600ef1e4edaSSimon Glass return mmc_bind(dev, mmc, cfg); 601ef1e4edaSSimon Glass } 602ef1e4edaSSimon Glass #else 603*6d0e34bfSStefan Herbrechtsmeier int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min) 604af62a557SLei Wen { 6056c67954cSMasahiro Yamada int ret; 6066c67954cSMasahiro Yamada 607*6d0e34bfSStefan Herbrechtsmeier ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min); 6086c67954cSMasahiro Yamada if (ret) 6096c67954cSMasahiro Yamada return ret; 610236bfecfSJaehoon Chung 61193bfd616SPantelis Antoniou host->mmc = mmc_create(&host->cfg, host); 61293bfd616SPantelis Antoniou if (host->mmc == NULL) { 61393bfd616SPantelis Antoniou printf("%s: mmc create fail!\n", __func__); 6142cb5d67cSJaehoon Chung return -ENOMEM; 61593bfd616SPantelis Antoniou } 616af62a557SLei Wen 617af62a557SLei Wen return 0; 618af62a557SLei Wen } 619ef1e4edaSSimon Glass #endif 620