xref: /rk3399_rockchip-uboot/drivers/mmc/sdhci.c (revision 31044c33dec7dea9ce253cf7d4f080fd17b8e596)
1af62a557SLei Wen /*
2af62a557SLei Wen  * Copyright 2011, Marvell Semiconductor Inc.
3af62a557SLei Wen  * Lei Wen <leiwen@marvell.com>
4af62a557SLei Wen  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6af62a557SLei Wen  *
7af62a557SLei Wen  * Back ported to the 8xx platform (from the 8260 platform) by
8af62a557SLei Wen  * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
9af62a557SLei Wen  */
10af62a557SLei Wen 
11af62a557SLei Wen #include <common.h>
122a809093SSimon Glass #include <errno.h>
13af62a557SLei Wen #include <malloc.h>
14af62a557SLei Wen #include <mmc.h>
15af62a557SLei Wen #include <sdhci.h>
16af62a557SLei Wen 
17492d3223SStefan Roese #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
18492d3223SStefan Roese void *aligned_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
19492d3223SStefan Roese #else
20af62a557SLei Wen void *aligned_buffer;
21492d3223SStefan Roese #endif
22af62a557SLei Wen 
23af62a557SLei Wen static void sdhci_reset(struct sdhci_host *host, u8 mask)
24af62a557SLei Wen {
25af62a557SLei Wen 	unsigned long timeout;
26af62a557SLei Wen 
27af62a557SLei Wen 	/* Wait max 100 ms */
28af62a557SLei Wen 	timeout = 100;
29af62a557SLei Wen 	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
30af62a557SLei Wen 	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
31af62a557SLei Wen 		if (timeout == 0) {
3230e6d979SDarwin Rambo 			printf("%s: Reset 0x%x never completed.\n",
3330e6d979SDarwin Rambo 			       __func__, (int)mask);
34af62a557SLei Wen 			return;
35af62a557SLei Wen 		}
36af62a557SLei Wen 		timeout--;
37af62a557SLei Wen 		udelay(1000);
38af62a557SLei Wen 	}
39af62a557SLei Wen }
40af62a557SLei Wen 
41af62a557SLei Wen static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
42af62a557SLei Wen {
43af62a557SLei Wen 	int i;
44af62a557SLei Wen 	if (cmd->resp_type & MMC_RSP_136) {
45af62a557SLei Wen 		/* CRC is stripped so we need to do some shifting. */
46af62a557SLei Wen 		for (i = 0; i < 4; i++) {
47af62a557SLei Wen 			cmd->response[i] = sdhci_readl(host,
48af62a557SLei Wen 					SDHCI_RESPONSE + (3-i)*4) << 8;
49af62a557SLei Wen 			if (i != 3)
50af62a557SLei Wen 				cmd->response[i] |= sdhci_readb(host,
51af62a557SLei Wen 						SDHCI_RESPONSE + (3-i)*4-1);
52af62a557SLei Wen 		}
53af62a557SLei Wen 	} else {
54af62a557SLei Wen 		cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
55af62a557SLei Wen 	}
56af62a557SLei Wen }
57af62a557SLei Wen 
58af62a557SLei Wen static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
59af62a557SLei Wen {
60af62a557SLei Wen 	int i;
61af62a557SLei Wen 	char *offs;
62af62a557SLei Wen 	for (i = 0; i < data->blocksize; i += 4) {
63af62a557SLei Wen 		offs = data->dest + i;
64af62a557SLei Wen 		if (data->flags == MMC_DATA_READ)
65af62a557SLei Wen 			*(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
66af62a557SLei Wen 		else
67af62a557SLei Wen 			sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
68af62a557SLei Wen 	}
69af62a557SLei Wen }
70af62a557SLei Wen 
71af62a557SLei Wen static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data,
72af62a557SLei Wen 				unsigned int start_addr)
73af62a557SLei Wen {
74a004abdeSLei Wen 	unsigned int stat, rdy, mask, timeout, block = 0;
757dde50d7SAlex Deymo 	bool transfer_done = false;
7645a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA
77804c7f42SJaehoon Chung 	unsigned char ctrl;
782c011847SJuhyun \(Justin\) Oh 	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
79804c7f42SJaehoon Chung 	ctrl &= ~SDHCI_CTRL_DMA_MASK;
802c011847SJuhyun \(Justin\) Oh 	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
81804c7f42SJaehoon Chung #endif
82af62a557SLei Wen 
835d48e422SJaehoon Chung 	timeout = 1000000;
84af62a557SLei Wen 	rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
85af62a557SLei Wen 	mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
86af62a557SLei Wen 	do {
87af62a557SLei Wen 		stat = sdhci_readl(host, SDHCI_INT_STATUS);
88af62a557SLei Wen 		if (stat & SDHCI_INT_ERROR) {
8930e6d979SDarwin Rambo 			printf("%s: Error detected in status(0x%X)!\n",
9030e6d979SDarwin Rambo 			       __func__, stat);
912cb5d67cSJaehoon Chung 			return -EIO;
92af62a557SLei Wen 		}
937dde50d7SAlex Deymo 		if (!transfer_done && (stat & rdy)) {
94af62a557SLei Wen 			if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
95af62a557SLei Wen 				continue;
96af62a557SLei Wen 			sdhci_writel(host, rdy, SDHCI_INT_STATUS);
97af62a557SLei Wen 			sdhci_transfer_pio(host, data);
98af62a557SLei Wen 			data->dest += data->blocksize;
997dde50d7SAlex Deymo 			if (++block >= data->blocks) {
1007dde50d7SAlex Deymo 				/* Keep looping until the SDHCI_INT_DATA_END is
1017dde50d7SAlex Deymo 				 * cleared, even if we finished sending all the
1027dde50d7SAlex Deymo 				 * blocks.
1037dde50d7SAlex Deymo 				 */
1047dde50d7SAlex Deymo 				transfer_done = true;
1057dde50d7SAlex Deymo 				continue;
1067dde50d7SAlex Deymo 			}
107af62a557SLei Wen 		}
10845a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA
1097dde50d7SAlex Deymo 		if (!transfer_done && (stat & SDHCI_INT_DMA_END)) {
110af62a557SLei Wen 			sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
1113e81c772SLei Wen 			start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
112af62a557SLei Wen 			start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
113af62a557SLei Wen 			sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
114af62a557SLei Wen 		}
115af62a557SLei Wen #endif
116a004abdeSLei Wen 		if (timeout-- > 0)
117a004abdeSLei Wen 			udelay(10);
118a004abdeSLei Wen 		else {
11930e6d979SDarwin Rambo 			printf("%s: Transfer data timeout\n", __func__);
1202cb5d67cSJaehoon Chung 			return -ETIMEDOUT;
121a004abdeSLei Wen 		}
122af62a557SLei Wen 	} while (!(stat & SDHCI_INT_DATA_END));
123af62a557SLei Wen 	return 0;
124af62a557SLei Wen }
125af62a557SLei Wen 
12656b34bc6SPrzemyslaw Marczak /*
12756b34bc6SPrzemyslaw Marczak  * No command will be sent by driver if card is busy, so driver must wait
12856b34bc6SPrzemyslaw Marczak  * for card ready state.
12956b34bc6SPrzemyslaw Marczak  * Every time when card is busy after timeout then (last) timeout value will be
13056b34bc6SPrzemyslaw Marczak  * increased twice but only if it doesn't exceed global defined maximum.
13165a25b20SMasahiro Yamada  * Each function call will use last timeout value.
13256b34bc6SPrzemyslaw Marczak  */
13365a25b20SMasahiro Yamada #define SDHCI_CMD_MAX_TIMEOUT			3200
134d8ce77b2SMasahiro Yamada #define SDHCI_CMD_DEFAULT_TIMEOUT		100
135d90bb439SSteve Rae #define SDHCI_READ_STATUS_TIMEOUT		1000
13656b34bc6SPrzemyslaw Marczak 
137e7881d85SSimon Glass #ifdef CONFIG_DM_MMC
138ef1e4edaSSimon Glass static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
139ef1e4edaSSimon Glass 			      struct mmc_data *data)
140ef1e4edaSSimon Glass {
141ef1e4edaSSimon Glass 	struct mmc *mmc = mmc_get_mmc_dev(dev);
142ef1e4edaSSimon Glass 
143ef1e4edaSSimon Glass #else
1446588c78bSJeroen Hofstee static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
145af62a557SLei Wen 			      struct mmc_data *data)
146af62a557SLei Wen {
147ef1e4edaSSimon Glass #endif
14893bfd616SPantelis Antoniou 	struct sdhci_host *host = mmc->priv;
149af62a557SLei Wen 	unsigned int stat = 0;
150af62a557SLei Wen 	int ret = 0;
151af62a557SLei Wen 	int trans_bytes = 0, is_aligned = 1;
152af62a557SLei Wen 	u32 mask, flags, mode;
15356b34bc6SPrzemyslaw Marczak 	unsigned int time = 0, start_addr = 0;
15419d2e342SSimon Glass 	int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
15529905a45SStefan Roese 	unsigned start = get_timer(0);
156af62a557SLei Wen 
15756b34bc6SPrzemyslaw Marczak 	/* Timeout unit - ms */
158d8ce77b2SMasahiro Yamada 	static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
159af62a557SLei Wen 
160af62a557SLei Wen 	sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
161af62a557SLei Wen 	mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
162af62a557SLei Wen 
163af62a557SLei Wen 	/* We shouldn't wait for data inihibit for stop commands, even
164af62a557SLei Wen 	   though they might use busy signaling */
165af62a557SLei Wen 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
166af62a557SLei Wen 		mask &= ~SDHCI_DATA_INHIBIT;
167af62a557SLei Wen 
168af62a557SLei Wen 	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
16956b34bc6SPrzemyslaw Marczak 		if (time >= cmd_timeout) {
17030e6d979SDarwin Rambo 			printf("%s: MMC: %d busy ", __func__, mmc_dev);
17165a25b20SMasahiro Yamada 			if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) {
17256b34bc6SPrzemyslaw Marczak 				cmd_timeout += cmd_timeout;
17356b34bc6SPrzemyslaw Marczak 				printf("timeout increasing to: %u ms.\n",
17456b34bc6SPrzemyslaw Marczak 				       cmd_timeout);
17556b34bc6SPrzemyslaw Marczak 			} else {
17656b34bc6SPrzemyslaw Marczak 				puts("timeout.\n");
177915ffa52SJaehoon Chung 				return -ECOMM;
178af62a557SLei Wen 			}
17956b34bc6SPrzemyslaw Marczak 		}
18056b34bc6SPrzemyslaw Marczak 		time++;
181af62a557SLei Wen 		udelay(1000);
182af62a557SLei Wen 	}
183af62a557SLei Wen 
184af62a557SLei Wen 	mask = SDHCI_INT_RESPONSE;
185af62a557SLei Wen 	if (!(cmd->resp_type & MMC_RSP_PRESENT))
186af62a557SLei Wen 		flags = SDHCI_CMD_RESP_NONE;
187af62a557SLei Wen 	else if (cmd->resp_type & MMC_RSP_136)
188af62a557SLei Wen 		flags = SDHCI_CMD_RESP_LONG;
189af62a557SLei Wen 	else if (cmd->resp_type & MMC_RSP_BUSY) {
190af62a557SLei Wen 		flags = SDHCI_CMD_RESP_SHORT_BUSY;
19117ea3c86SJaehoon Chung 		if (data)
192af62a557SLei Wen 			mask |= SDHCI_INT_DATA_END;
193af62a557SLei Wen 	} else
194af62a557SLei Wen 		flags = SDHCI_CMD_RESP_SHORT;
195af62a557SLei Wen 
196af62a557SLei Wen 	if (cmd->resp_type & MMC_RSP_CRC)
197af62a557SLei Wen 		flags |= SDHCI_CMD_CRC;
198af62a557SLei Wen 	if (cmd->resp_type & MMC_RSP_OPCODE)
199af62a557SLei Wen 		flags |= SDHCI_CMD_INDEX;
200af62a557SLei Wen 	if (data)
201af62a557SLei Wen 		flags |= SDHCI_CMD_DATA;
202af62a557SLei Wen 
203af62a557SLei Wen 	/* Set Transfer mode regarding to data flag */
204af62a557SLei Wen 	if (data != 0) {
205af62a557SLei Wen 		sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
206af62a557SLei Wen 		mode = SDHCI_TRNS_BLK_CNT_EN;
207af62a557SLei Wen 		trans_bytes = data->blocks * data->blocksize;
208af62a557SLei Wen 		if (data->blocks > 1)
209af62a557SLei Wen 			mode |= SDHCI_TRNS_MULTI;
210af62a557SLei Wen 
211af62a557SLei Wen 		if (data->flags == MMC_DATA_READ)
212af62a557SLei Wen 			mode |= SDHCI_TRNS_READ;
213af62a557SLei Wen 
21445a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA
215af62a557SLei Wen 		if (data->flags == MMC_DATA_READ)
2163c1fcb77SRob Herring 			start_addr = (unsigned long)data->dest;
217af62a557SLei Wen 		else
2183c1fcb77SRob Herring 			start_addr = (unsigned long)data->src;
219af62a557SLei Wen 		if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
220af62a557SLei Wen 				(start_addr & 0x7) != 0x0) {
221af62a557SLei Wen 			is_aligned = 0;
2223c1fcb77SRob Herring 			start_addr = (unsigned long)aligned_buffer;
223af62a557SLei Wen 			if (data->flags != MMC_DATA_READ)
224af62a557SLei Wen 				memcpy(aligned_buffer, data->src, trans_bytes);
225af62a557SLei Wen 		}
226af62a557SLei Wen 
227492d3223SStefan Roese #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
228492d3223SStefan Roese 		/*
229492d3223SStefan Roese 		 * Always use this bounce-buffer when
230492d3223SStefan Roese 		 * CONFIG_FIXED_SDHCI_ALIGNED_BUFFER is defined
231492d3223SStefan Roese 		 */
232492d3223SStefan Roese 		is_aligned = 0;
233492d3223SStefan Roese 		start_addr = (unsigned long)aligned_buffer;
234492d3223SStefan Roese 		if (data->flags != MMC_DATA_READ)
235492d3223SStefan Roese 			memcpy(aligned_buffer, data->src, trans_bytes);
236492d3223SStefan Roese #endif
237492d3223SStefan Roese 
238af62a557SLei Wen 		sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
239af62a557SLei Wen 		mode |= SDHCI_TRNS_DMA;
240af62a557SLei Wen #endif
241af62a557SLei Wen 		sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
242af62a557SLei Wen 				data->blocksize),
243af62a557SLei Wen 				SDHCI_BLOCK_SIZE);
244af62a557SLei Wen 		sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
245af62a557SLei Wen 		sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
2465e1c23cdSKevin Liu 	} else if (cmd->resp_type & MMC_RSP_BUSY) {
2475e1c23cdSKevin Liu 		sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
248af62a557SLei Wen 	}
249af62a557SLei Wen 
250af62a557SLei Wen 	sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
25145a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA
252fa7720b2SKevin Liu 	if (data != 0) {
253be256cbfSJaehoon Chung 		trans_bytes = ALIGN(trans_bytes, CONFIG_SYS_CACHELINE_SIZE);
2542c2ec4c9SLei Wen 		flush_cache(start_addr, trans_bytes);
255fa7720b2SKevin Liu 	}
256af62a557SLei Wen #endif
257af62a557SLei Wen 	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
25829905a45SStefan Roese 	start = get_timer(0);
259af62a557SLei Wen 	do {
260af62a557SLei Wen 		stat = sdhci_readl(host, SDHCI_INT_STATUS);
261af62a557SLei Wen 		if (stat & SDHCI_INT_ERROR)
262af62a557SLei Wen 			break;
263af62a557SLei Wen 
264d90bb439SSteve Rae 		if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
265bae4a1fdSMasahiro Yamada 			if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) {
2663a638320SJaehoon Chung 				return 0;
267bae4a1fdSMasahiro Yamada 			} else {
268bae4a1fdSMasahiro Yamada 				printf("%s: Timeout for status update!\n",
269bae4a1fdSMasahiro Yamada 				       __func__);
270915ffa52SJaehoon Chung 				return -ETIMEDOUT;
2713a638320SJaehoon Chung 			}
2723a638320SJaehoon Chung 		}
273bae4a1fdSMasahiro Yamada 	} while ((stat & mask) != mask);
2743a638320SJaehoon Chung 
275af62a557SLei Wen 	if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
276af62a557SLei Wen 		sdhci_cmd_done(host, cmd);
277af62a557SLei Wen 		sdhci_writel(host, mask, SDHCI_INT_STATUS);
278af62a557SLei Wen 	} else
279af62a557SLei Wen 		ret = -1;
280af62a557SLei Wen 
281af62a557SLei Wen 	if (!ret && data)
282af62a557SLei Wen 		ret = sdhci_transfer_data(host, data, start_addr);
283af62a557SLei Wen 
28413243f2eSTushar Behera 	if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
28513243f2eSTushar Behera 		udelay(1000);
28613243f2eSTushar Behera 
287af62a557SLei Wen 	stat = sdhci_readl(host, SDHCI_INT_STATUS);
288af62a557SLei Wen 	sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
289af62a557SLei Wen 	if (!ret) {
290af62a557SLei Wen 		if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
291af62a557SLei Wen 				!is_aligned && (data->flags == MMC_DATA_READ))
292af62a557SLei Wen 			memcpy(data->dest, aligned_buffer, trans_bytes);
293af62a557SLei Wen 		return 0;
294af62a557SLei Wen 	}
295af62a557SLei Wen 
296af62a557SLei Wen 	sdhci_reset(host, SDHCI_RESET_CMD);
297af62a557SLei Wen 	sdhci_reset(host, SDHCI_RESET_DATA);
298af62a557SLei Wen 	if (stat & SDHCI_INT_TIMEOUT)
299915ffa52SJaehoon Chung 		return -ETIMEDOUT;
300af62a557SLei Wen 	else
301915ffa52SJaehoon Chung 		return -ECOMM;
302af62a557SLei Wen }
303af62a557SLei Wen 
304af62a557SLei Wen static int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
305af62a557SLei Wen {
30693bfd616SPantelis Antoniou 	struct sdhci_host *host = mmc->priv;
307899fb9e3SStefan Roese 	unsigned int div, clk = 0, timeout;
308af62a557SLei Wen 
30979667b7bSWenyou Yang 	/* Wait max 20 ms */
31079667b7bSWenyou Yang 	timeout = 200;
31179667b7bSWenyou Yang 	while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
31279667b7bSWenyou Yang 			   (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
31379667b7bSWenyou Yang 		if (timeout == 0) {
31479667b7bSWenyou Yang 			printf("%s: Timeout to wait cmd & data inhibit\n",
31579667b7bSWenyou Yang 			       __func__);
3162cb5d67cSJaehoon Chung 			return -EBUSY;
31779667b7bSWenyou Yang 		}
31879667b7bSWenyou Yang 
31979667b7bSWenyou Yang 		timeout--;
32079667b7bSWenyou Yang 		udelay(100);
32179667b7bSWenyou Yang 	}
32279667b7bSWenyou Yang 
323899fb9e3SStefan Roese 	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
324af62a557SLei Wen 
325af62a557SLei Wen 	if (clock == 0)
326af62a557SLei Wen 		return 0;
327af62a557SLei Wen 
328113e5dfcSJaehoon Chung 	if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
3296dffdbc3SWenyou Yang 		/*
3306dffdbc3SWenyou Yang 		 * Check if the Host Controller supports Programmable Clock
3316dffdbc3SWenyou Yang 		 * Mode.
3326dffdbc3SWenyou Yang 		 */
3336dffdbc3SWenyou Yang 		if (host->clk_mul) {
3346dffdbc3SWenyou Yang 			for (div = 1; div <= 1024; div++) {
3350e0dcc19SWenyou Yang 				if ((host->max_clk / div) <= clock)
3366dffdbc3SWenyou Yang 					break;
3376dffdbc3SWenyou Yang 			}
3386dffdbc3SWenyou Yang 
3396dffdbc3SWenyou Yang 			/*
3406dffdbc3SWenyou Yang 			 * Set Programmable Clock Mode in the Clock
3416dffdbc3SWenyou Yang 			 * Control register.
3426dffdbc3SWenyou Yang 			 */
3436dffdbc3SWenyou Yang 			clk = SDHCI_PROG_CLOCK_MODE;
3446dffdbc3SWenyou Yang 			div--;
3456dffdbc3SWenyou Yang 		} else {
346af62a557SLei Wen 			/* Version 3.00 divisors must be a multiple of 2. */
3476d0e34bfSStefan Herbrechtsmeier 			if (host->max_clk <= clock) {
348af62a557SLei Wen 				div = 1;
3496dffdbc3SWenyou Yang 			} else {
3506dffdbc3SWenyou Yang 				for (div = 2;
3516dffdbc3SWenyou Yang 				     div < SDHCI_MAX_DIV_SPEC_300;
3526dffdbc3SWenyou Yang 				     div += 2) {
3536d0e34bfSStefan Herbrechtsmeier 					if ((host->max_clk / div) <= clock)
354af62a557SLei Wen 						break;
355af62a557SLei Wen 				}
356af62a557SLei Wen 			}
3576dffdbc3SWenyou Yang 			div >>= 1;
3586dffdbc3SWenyou Yang 		}
359af62a557SLei Wen 	} else {
360af62a557SLei Wen 		/* Version 2.00 divisors must be a power of 2. */
361af62a557SLei Wen 		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
3626d0e34bfSStefan Herbrechtsmeier 			if ((host->max_clk / div) <= clock)
363af62a557SLei Wen 				break;
364af62a557SLei Wen 		}
365af62a557SLei Wen 		div >>= 1;
3666dffdbc3SWenyou Yang 	}
367af62a557SLei Wen 
368bf9c4d14SMasahiro Yamada 	if (host->ops && host->ops->set_clock)
36962226b68SJaehoon Chung 		host->ops->set_clock(host, div);
370b09ed6e4SJaehoon Chung 
3716dffdbc3SWenyou Yang 	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
372af62a557SLei Wen 	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
373af62a557SLei Wen 		<< SDHCI_DIVIDER_HI_SHIFT;
374af62a557SLei Wen 	clk |= SDHCI_CLOCK_INT_EN;
375af62a557SLei Wen 	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
376af62a557SLei Wen 
377af62a557SLei Wen 	/* Wait max 20 ms */
378af62a557SLei Wen 	timeout = 20;
379af62a557SLei Wen 	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
380af62a557SLei Wen 		& SDHCI_CLOCK_INT_STABLE)) {
381af62a557SLei Wen 		if (timeout == 0) {
38230e6d979SDarwin Rambo 			printf("%s: Internal clock never stabilised.\n",
38330e6d979SDarwin Rambo 			       __func__);
3842cb5d67cSJaehoon Chung 			return -EBUSY;
385af62a557SLei Wen 		}
386af62a557SLei Wen 		timeout--;
387af62a557SLei Wen 		udelay(1000);
388af62a557SLei Wen 	}
389af62a557SLei Wen 
390af62a557SLei Wen 	clk |= SDHCI_CLOCK_CARD_EN;
391af62a557SLei Wen 	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
392*31044c33SZiyuan Xu 
393*31044c33SZiyuan Xu 	host->clock = clock;
394*31044c33SZiyuan Xu 
395af62a557SLei Wen 	return 0;
396af62a557SLei Wen }
397af62a557SLei Wen 
398af62a557SLei Wen static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
399af62a557SLei Wen {
400af62a557SLei Wen 	u8 pwr = 0;
401af62a557SLei Wen 
402af62a557SLei Wen 	if (power != (unsigned short)-1) {
403af62a557SLei Wen 		switch (1 << power) {
404af62a557SLei Wen 		case MMC_VDD_165_195:
405af62a557SLei Wen 			pwr = SDHCI_POWER_180;
406af62a557SLei Wen 			break;
407af62a557SLei Wen 		case MMC_VDD_29_30:
408af62a557SLei Wen 		case MMC_VDD_30_31:
409af62a557SLei Wen 			pwr = SDHCI_POWER_300;
410af62a557SLei Wen 			break;
411af62a557SLei Wen 		case MMC_VDD_32_33:
412af62a557SLei Wen 		case MMC_VDD_33_34:
413af62a557SLei Wen 			pwr = SDHCI_POWER_330;
414af62a557SLei Wen 			break;
415af62a557SLei Wen 		}
416af62a557SLei Wen 	}
417af62a557SLei Wen 
418af62a557SLei Wen 	if (pwr == 0) {
419af62a557SLei Wen 		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
420af62a557SLei Wen 		return;
421af62a557SLei Wen 	}
422af62a557SLei Wen 
423af62a557SLei Wen 	pwr |= SDHCI_POWER_ON;
424af62a557SLei Wen 
425af62a557SLei Wen 	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
426af62a557SLei Wen }
427af62a557SLei Wen 
428e7881d85SSimon Glass #ifdef CONFIG_DM_MMC
429bdd003c0SZiyuan Xu static bool sdhci_card_busy(struct udevice *dev)
430bdd003c0SZiyuan Xu {
431bdd003c0SZiyuan Xu 	struct mmc *mmc = mmc_get_mmc_dev(dev);
432bdd003c0SZiyuan Xu #else
433bdd003c0SZiyuan Xu static bool sdhci_card_busy(struct mmc *mmc)
434bdd003c0SZiyuan Xu {
435bdd003c0SZiyuan Xu #endif
436bdd003c0SZiyuan Xu 	struct sdhci_host *host = mmc->priv;
437bdd003c0SZiyuan Xu 	u32 present_state;
438bdd003c0SZiyuan Xu 
439bdd003c0SZiyuan Xu 	/* Check whether DAT[0] is 0 */
440bdd003c0SZiyuan Xu 	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
441bdd003c0SZiyuan Xu 
442bdd003c0SZiyuan Xu 	return !(present_state & SDHCI_DATA_0_LVL);
443bdd003c0SZiyuan Xu }
444bdd003c0SZiyuan Xu 
445bdd003c0SZiyuan Xu #ifdef CONFIG_DM_MMC
446ef1e4edaSSimon Glass static int sdhci_set_ios(struct udevice *dev)
447ef1e4edaSSimon Glass {
448ef1e4edaSSimon Glass 	struct mmc *mmc = mmc_get_mmc_dev(dev);
449ef1e4edaSSimon Glass #else
45007b0b9c0SJaehoon Chung static int sdhci_set_ios(struct mmc *mmc)
451af62a557SLei Wen {
452ef1e4edaSSimon Glass #endif
453af62a557SLei Wen 	u32 ctrl;
45493bfd616SPantelis Antoniou 	struct sdhci_host *host = mmc->priv;
455af62a557SLei Wen 
456bf9c4d14SMasahiro Yamada 	if (host->ops && host->ops->set_control_reg)
45762226b68SJaehoon Chung 		host->ops->set_control_reg(host);
458236bfecfSJaehoon Chung 
459af62a557SLei Wen 	if (mmc->clock != host->clock)
460af62a557SLei Wen 		sdhci_set_clock(mmc, mmc->clock);
461af62a557SLei Wen 
462af62a557SLei Wen 	/* Set bus width */
463af62a557SLei Wen 	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
464af62a557SLei Wen 	if (mmc->bus_width == 8) {
465af62a557SLei Wen 		ctrl &= ~SDHCI_CTRL_4BITBUS;
466113e5dfcSJaehoon Chung 		if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
467113e5dfcSJaehoon Chung 				(host->quirks & SDHCI_QUIRK_USE_WIDE8))
468af62a557SLei Wen 			ctrl |= SDHCI_CTRL_8BITBUS;
469af62a557SLei Wen 	} else {
470f88a429fSMatt Reimer 		if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
471f88a429fSMatt Reimer 				(host->quirks & SDHCI_QUIRK_USE_WIDE8))
472af62a557SLei Wen 			ctrl &= ~SDHCI_CTRL_8BITBUS;
473af62a557SLei Wen 		if (mmc->bus_width == 4)
474af62a557SLei Wen 			ctrl |= SDHCI_CTRL_4BITBUS;
475af62a557SLei Wen 		else
476af62a557SLei Wen 			ctrl &= ~SDHCI_CTRL_4BITBUS;
477af62a557SLei Wen 	}
478af62a557SLei Wen 
4799f83e5c6SZiyuan Xu 	if (!(mmc->timing == MMC_TIMING_LEGACY) &&
4809f83e5c6SZiyuan Xu 	    !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
481af62a557SLei Wen 		ctrl |= SDHCI_CTRL_HISPD;
482af62a557SLei Wen 	else
483af62a557SLei Wen 		ctrl &= ~SDHCI_CTRL_HISPD;
484af62a557SLei Wen 
485af62a557SLei Wen 	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
48607b0b9c0SJaehoon Chung 
487210841c6SStefan Roese 	/* If available, call the driver specific "post" set_ios() function */
488210841c6SStefan Roese 	if (host->ops && host->ops->set_ios_post)
489210841c6SStefan Roese 		host->ops->set_ios_post(host);
490210841c6SStefan Roese 
491ef1e4edaSSimon Glass 	return 0;
492af62a557SLei Wen }
493af62a557SLei Wen 
4946588c78bSJeroen Hofstee static int sdhci_init(struct mmc *mmc)
495af62a557SLei Wen {
49693bfd616SPantelis Antoniou 	struct sdhci_host *host = mmc->priv;
497af62a557SLei Wen 
4988d549b61SMasahiro Yamada 	sdhci_reset(host, SDHCI_RESET_ALL);
4998d549b61SMasahiro Yamada 
500af62a557SLei Wen 	if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) {
501af62a557SLei Wen 		aligned_buffer = memalign(8, 512*1024);
502af62a557SLei Wen 		if (!aligned_buffer) {
50330e6d979SDarwin Rambo 			printf("%s: Aligned buffer alloc failed!!!\n",
50430e6d979SDarwin Rambo 			       __func__);
5052cb5d67cSJaehoon Chung 			return -ENOMEM;
506af62a557SLei Wen 		}
507af62a557SLei Wen 	}
508af62a557SLei Wen 
50993bfd616SPantelis Antoniou 	sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
510470dcc75SJoe Hershberger 
511bf9c4d14SMasahiro Yamada 	if (host->ops && host->ops->get_cd)
5125e96217fSJaehoon Chung 		host->ops->get_cd(host);
513470dcc75SJoe Hershberger 
514ce0c1bc1SŁukasz Majewski 	/* Enable only interrupts served by the SD controller */
51530e6d979SDarwin Rambo 	sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
51630e6d979SDarwin Rambo 		     SDHCI_INT_ENABLE);
517ce0c1bc1SŁukasz Majewski 	/* Mask all sdhci interrupt sources */
518ce0c1bc1SŁukasz Majewski 	sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
519af62a557SLei Wen 
520af62a557SLei Wen 	return 0;
521af62a557SLei Wen }
522af62a557SLei Wen 
523e7881d85SSimon Glass #ifdef CONFIG_DM_MMC
524ef1e4edaSSimon Glass int sdhci_probe(struct udevice *dev)
525ef1e4edaSSimon Glass {
526ef1e4edaSSimon Glass 	struct mmc *mmc = mmc_get_mmc_dev(dev);
527ab769f22SPantelis Antoniou 
528ef1e4edaSSimon Glass 	return sdhci_init(mmc);
529ef1e4edaSSimon Glass }
530ef1e4edaSSimon Glass 
531ef1e4edaSSimon Glass const struct dm_mmc_ops sdhci_ops = {
532bdd003c0SZiyuan Xu 	.card_busy	= sdhci_card_busy,
533ef1e4edaSSimon Glass 	.send_cmd	= sdhci_send_command,
534ef1e4edaSSimon Glass 	.set_ios	= sdhci_set_ios,
535ef1e4edaSSimon Glass };
536ef1e4edaSSimon Glass #else
537ab769f22SPantelis Antoniou static const struct mmc_ops sdhci_ops = {
538bdd003c0SZiyuan Xu 	.card_busy	= sdhci_card_busy,
539ab769f22SPantelis Antoniou 	.send_cmd	= sdhci_send_command,
540ab769f22SPantelis Antoniou 	.set_ios	= sdhci_set_ios,
541ab769f22SPantelis Antoniou 	.init		= sdhci_init,
542ab769f22SPantelis Antoniou };
543ef1e4edaSSimon Glass #endif
544ab769f22SPantelis Antoniou 
54514bed52dSJaehoon Chung int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
5466d0e34bfSStefan Herbrechtsmeier 		u32 f_max, u32 f_min)
5472a809093SSimon Glass {
5486dffdbc3SWenyou Yang 	u32 caps, caps_1;
54914bed52dSJaehoon Chung 
55014bed52dSJaehoon Chung 	caps = sdhci_readl(host, SDHCI_CAPABILITIES);
55115bd0995SMasahiro Yamada 
55245a68fe2SMasahiro Yamada #ifdef CONFIG_MMC_SDHCI_SDMA
55315bd0995SMasahiro Yamada 	if (!(caps & SDHCI_CAN_DO_SDMA)) {
55415bd0995SMasahiro Yamada 		printf("%s: Your controller doesn't support SDMA!!\n",
55515bd0995SMasahiro Yamada 		       __func__);
55615bd0995SMasahiro Yamada 		return -EINVAL;
55715bd0995SMasahiro Yamada 	}
55815bd0995SMasahiro Yamada #endif
559895549a2SJaehoon Chung 	if (host->quirks & SDHCI_QUIRK_REG32_RW)
560895549a2SJaehoon Chung 		host->version =
561895549a2SJaehoon Chung 			sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16;
562895549a2SJaehoon Chung 	else
56314bed52dSJaehoon Chung 		host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
56414bed52dSJaehoon Chung 
56514bed52dSJaehoon Chung 	cfg->name = host->name;
566e7881d85SSimon Glass #ifndef CONFIG_DM_MMC
5672a809093SSimon Glass 	cfg->ops = &sdhci_ops;
5682a809093SSimon Glass #endif
5690e0dcc19SWenyou Yang 
5700e0dcc19SWenyou Yang 	/* Check whether the clock multiplier is supported or not */
5710e0dcc19SWenyou Yang 	if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
5720e0dcc19SWenyou Yang 		caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
5730e0dcc19SWenyou Yang 		host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >>
5740e0dcc19SWenyou Yang 				SDHCI_CLOCK_MUL_SHIFT;
5750e0dcc19SWenyou Yang 	}
5760e0dcc19SWenyou Yang 
5776d0e34bfSStefan Herbrechtsmeier 	if (host->max_clk == 0) {
57814bed52dSJaehoon Chung 		if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
5796d0e34bfSStefan Herbrechtsmeier 			host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
5802a809093SSimon Glass 				SDHCI_CLOCK_BASE_SHIFT;
5812a809093SSimon Glass 		else
5826d0e34bfSStefan Herbrechtsmeier 			host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >>
5832a809093SSimon Glass 				SDHCI_CLOCK_BASE_SHIFT;
5846d0e34bfSStefan Herbrechtsmeier 		host->max_clk *= 1000000;
5850e0dcc19SWenyou Yang 		if (host->clk_mul)
5860e0dcc19SWenyou Yang 			host->max_clk *= host->clk_mul;
5872a809093SSimon Glass 	}
5886d0e34bfSStefan Herbrechtsmeier 	if (host->max_clk == 0) {
5896c67954cSMasahiro Yamada 		printf("%s: Hardware doesn't specify base clock frequency\n",
5906c67954cSMasahiro Yamada 		       __func__);
5912a809093SSimon Glass 		return -EINVAL;
5926c67954cSMasahiro Yamada 	}
5936d0e34bfSStefan Herbrechtsmeier 	if (f_max && (f_max < host->max_clk))
5946d0e34bfSStefan Herbrechtsmeier 		cfg->f_max = f_max;
5956d0e34bfSStefan Herbrechtsmeier 	else
5966d0e34bfSStefan Herbrechtsmeier 		cfg->f_max = host->max_clk;
5976d0e34bfSStefan Herbrechtsmeier 	if (f_min)
5986d0e34bfSStefan Herbrechtsmeier 		cfg->f_min = f_min;
5992a809093SSimon Glass 	else {
60014bed52dSJaehoon Chung 		if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
6012a809093SSimon Glass 			cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
6022a809093SSimon Glass 		else
6032a809093SSimon Glass 			cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
6042a809093SSimon Glass 	}
6052a809093SSimon Glass 	cfg->voltages = 0;
6062a809093SSimon Glass 	if (caps & SDHCI_CAN_VDD_330)
6072a809093SSimon Glass 		cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
6082a809093SSimon Glass 	if (caps & SDHCI_CAN_VDD_300)
6092a809093SSimon Glass 		cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
6102a809093SSimon Glass 	if (caps & SDHCI_CAN_VDD_180)
6112a809093SSimon Glass 		cfg->voltages |= MMC_VDD_165_195;
6122a809093SSimon Glass 
6133137e645SMasahiro Yamada 	if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
6143137e645SMasahiro Yamada 		cfg->voltages |= host->voltages;
6153137e645SMasahiro Yamada 
6162a809093SSimon Glass 	cfg->host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT;
6173fd0a9baSJaehoon Chung 
6183fd0a9baSJaehoon Chung 	/* Since Host Controller Version3.0 */
61914bed52dSJaehoon Chung 	if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
620ecd7b246SJaehoon Chung 		if (!(caps & SDHCI_CAN_DO_8BIT))
621ecd7b246SJaehoon Chung 			cfg->host_caps &= ~MMC_MODE_8BIT;
6222a809093SSimon Glass 	}
6232a809093SSimon Glass 
62414bed52dSJaehoon Chung 	if (host->host_caps)
62514bed52dSJaehoon Chung 		cfg->host_caps |= host->host_caps;
6262a809093SSimon Glass 
6272a809093SSimon Glass 	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
6282a809093SSimon Glass 
6292a809093SSimon Glass 	return 0;
6302a809093SSimon Glass }
6312a809093SSimon Glass 
632ef1e4edaSSimon Glass #ifdef CONFIG_BLK
633ef1e4edaSSimon Glass int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
634ef1e4edaSSimon Glass {
635ef1e4edaSSimon Glass 	return mmc_bind(dev, mmc, cfg);
636ef1e4edaSSimon Glass }
637ef1e4edaSSimon Glass #else
6386d0e34bfSStefan Herbrechtsmeier int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min)
639af62a557SLei Wen {
6406c67954cSMasahiro Yamada 	int ret;
6416c67954cSMasahiro Yamada 
6426d0e34bfSStefan Herbrechtsmeier 	ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min);
6436c67954cSMasahiro Yamada 	if (ret)
6446c67954cSMasahiro Yamada 		return ret;
645236bfecfSJaehoon Chung 
64693bfd616SPantelis Antoniou 	host->mmc = mmc_create(&host->cfg, host);
64793bfd616SPantelis Antoniou 	if (host->mmc == NULL) {
64893bfd616SPantelis Antoniou 		printf("%s: mmc create fail!\n", __func__);
6492cb5d67cSJaehoon Chung 		return -ENOMEM;
65093bfd616SPantelis Antoniou 	}
651af62a557SLei Wen 
652af62a557SLei Wen 	return 0;
653af62a557SLei Wen }
654ef1e4edaSSimon Glass #endif
655