1757bff49SJaehoon Chung /* 2757bff49SJaehoon Chung * (C) Copyright 2012 SAMSUNG Electronics 3757bff49SJaehoon Chung * Jaehoon Chung <jh80.chung@samsung.com> 4757bff49SJaehoon Chung * Rajeshawari Shinde <rajeshwari.s@samsung.com> 5757bff49SJaehoon Chung * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 7757bff49SJaehoon Chung */ 8757bff49SJaehoon Chung 92a7a210eSAlexey Brodkin #include <bouncebuf.h> 10757bff49SJaehoon Chung #include <common.h> 111c87ffe8SSimon Glass #include <errno.h> 12757bff49SJaehoon Chung #include <malloc.h> 13cf92e05cSSimon Glass #include <memalign.h> 14757bff49SJaehoon Chung #include <mmc.h> 15757bff49SJaehoon Chung #include <dwmmc.h> 16757bff49SJaehoon Chung 17757bff49SJaehoon Chung #define PAGE_SIZE 4096 18757bff49SJaehoon Chung 19757bff49SJaehoon Chung static int dwmci_wait_reset(struct dwmci_host *host, u32 value) 20757bff49SJaehoon Chung { 21757bff49SJaehoon Chung unsigned long timeout = 1000; 22757bff49SJaehoon Chung u32 ctrl; 23757bff49SJaehoon Chung 24757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTRL, value); 25757bff49SJaehoon Chung 26757bff49SJaehoon Chung while (timeout--) { 27757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_CTRL); 28757bff49SJaehoon Chung if (!(ctrl & DWMCI_RESET_ALL)) 29757bff49SJaehoon Chung return 1; 30757bff49SJaehoon Chung } 31757bff49SJaehoon Chung return 0; 32757bff49SJaehoon Chung } 33757bff49SJaehoon Chung 34757bff49SJaehoon Chung static void dwmci_set_idma_desc(struct dwmci_idmac *idmac, 35757bff49SJaehoon Chung u32 desc0, u32 desc1, u32 desc2) 36757bff49SJaehoon Chung { 37757bff49SJaehoon Chung struct dwmci_idmac *desc = idmac; 38757bff49SJaehoon Chung 39757bff49SJaehoon Chung desc->flags = desc0; 40757bff49SJaehoon Chung desc->cnt = desc1; 41757bff49SJaehoon Chung desc->addr = desc2; 4241f7be3cSPrabhakar Kushwaha desc->next_addr = (ulong)desc + sizeof(struct dwmci_idmac); 43757bff49SJaehoon Chung } 44757bff49SJaehoon Chung 45757bff49SJaehoon Chung static void dwmci_prepare_data(struct dwmci_host *host, 462a7a210eSAlexey Brodkin struct mmc_data *data, 472a7a210eSAlexey Brodkin struct dwmci_idmac *cur_idmac, 482a7a210eSAlexey Brodkin void *bounce_buffer) 49757bff49SJaehoon Chung { 50757bff49SJaehoon Chung unsigned long ctrl; 51757bff49SJaehoon Chung unsigned int i = 0, flags, cnt, blk_cnt; 522a7a210eSAlexey Brodkin ulong data_start, data_end; 53757bff49SJaehoon Chung 54757bff49SJaehoon Chung 55757bff49SJaehoon Chung blk_cnt = data->blocks; 56757bff49SJaehoon Chung 57757bff49SJaehoon Chung dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET); 58757bff49SJaehoon Chung 59757bff49SJaehoon Chung data_start = (ulong)cur_idmac; 6041f7be3cSPrabhakar Kushwaha dwmci_writel(host, DWMCI_DBADDR, (ulong)cur_idmac); 61757bff49SJaehoon Chung 62757bff49SJaehoon Chung do { 63757bff49SJaehoon Chung flags = DWMCI_IDMAC_OWN | DWMCI_IDMAC_CH ; 64757bff49SJaehoon Chung flags |= (i == 0) ? DWMCI_IDMAC_FS : 0; 65757bff49SJaehoon Chung if (blk_cnt <= 8) { 66757bff49SJaehoon Chung flags |= DWMCI_IDMAC_LD; 67757bff49SJaehoon Chung cnt = data->blocksize * blk_cnt; 68757bff49SJaehoon Chung } else 69757bff49SJaehoon Chung cnt = data->blocksize * 8; 70757bff49SJaehoon Chung 71757bff49SJaehoon Chung dwmci_set_idma_desc(cur_idmac, flags, cnt, 7241f7be3cSPrabhakar Kushwaha (ulong)bounce_buffer + (i * PAGE_SIZE)); 73757bff49SJaehoon Chung 7421bd5761SMischa Jonker if (blk_cnt <= 8) 75757bff49SJaehoon Chung break; 76757bff49SJaehoon Chung blk_cnt -= 8; 77757bff49SJaehoon Chung cur_idmac++; 78757bff49SJaehoon Chung i++; 79757bff49SJaehoon Chung } while(1); 80757bff49SJaehoon Chung 81757bff49SJaehoon Chung data_end = (ulong)cur_idmac; 82757bff49SJaehoon Chung flush_dcache_range(data_start, data_end + ARCH_DMA_MINALIGN); 83757bff49SJaehoon Chung 84757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_CTRL); 85757bff49SJaehoon Chung ctrl |= DWMCI_IDMAC_EN | DWMCI_DMA_EN; 86757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTRL, ctrl); 87757bff49SJaehoon Chung 88757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_BMOD); 89757bff49SJaehoon Chung ctrl |= DWMCI_BMOD_IDMAC_FB | DWMCI_BMOD_IDMAC_EN; 90757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BMOD, ctrl); 91757bff49SJaehoon Chung 92757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize); 93757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BYTCNT, data->blocksize * data->blocks); 94757bff49SJaehoon Chung } 95757bff49SJaehoon Chung 96a65f51b9Shuang lin static int dwmci_data_transfer(struct dwmci_host *host, struct mmc_data *data) 97f382eb83Shuang lin { 98f382eb83Shuang lin int ret = 0; 99a65f51b9Shuang lin u32 timeout = 240000; 100a65f51b9Shuang lin u32 mask, size, i, len = 0; 101a65f51b9Shuang lin u32 *buf = NULL; 102f382eb83Shuang lin ulong start = get_timer(0); 103a65f51b9Shuang lin u32 fifo_depth = (((host->fifoth_val & RX_WMARK_MASK) >> 104a65f51b9Shuang lin RX_WMARK_SHIFT) + 1) * 2; 105a65f51b9Shuang lin 106a65f51b9Shuang lin size = data->blocksize * data->blocks / 4; 107a65f51b9Shuang lin if (data->flags == MMC_DATA_READ) 108a65f51b9Shuang lin buf = (unsigned int *)data->dest; 109a65f51b9Shuang lin else 110a65f51b9Shuang lin buf = (unsigned int *)data->src; 111f382eb83Shuang lin 112f382eb83Shuang lin for (;;) { 113f382eb83Shuang lin mask = dwmci_readl(host, DWMCI_RINTSTS); 114f382eb83Shuang lin /* Error during data transfer. */ 115f382eb83Shuang lin if (mask & (DWMCI_DATA_ERR | DWMCI_DATA_TOUT)) { 116f382eb83Shuang lin debug("%s: DATA ERROR!\n", __func__); 117f382eb83Shuang lin ret = -EINVAL; 118f382eb83Shuang lin break; 119f382eb83Shuang lin } 120f382eb83Shuang lin 121a65f51b9Shuang lin if (host->fifo_mode && size) { 122720724d0SXu Ziyuan len = 0; 1232b429033SJacob Chen if (data->flags == MMC_DATA_READ && 1242b429033SJacob Chen (mask & DWMCI_INTMSK_RXDR)) { 1252b429033SJacob Chen while (size) { 126a65f51b9Shuang lin len = dwmci_readl(host, DWMCI_STATUS); 127a65f51b9Shuang lin len = (len >> DWMCI_FIFO_SHIFT) & 128a65f51b9Shuang lin DWMCI_FIFO_MASK; 1292990e07aSXu Ziyuan len = min(size, len); 130a65f51b9Shuang lin for (i = 0; i < len; i++) 131a65f51b9Shuang lin *buf++ = 132a65f51b9Shuang lin dwmci_readl(host, DWMCI_DATA); 1332b429033SJacob Chen size = size > len ? (size - len) : 0; 1342b429033SJacob Chen } 135a65f51b9Shuang lin dwmci_writel(host, DWMCI_RINTSTS, 136a65f51b9Shuang lin DWMCI_INTMSK_RXDR); 1372b429033SJacob Chen } else if (data->flags == MMC_DATA_WRITE && 1382b429033SJacob Chen (mask & DWMCI_INTMSK_TXDR)) { 1392b429033SJacob Chen while (size) { 140a65f51b9Shuang lin len = dwmci_readl(host, DWMCI_STATUS); 141a65f51b9Shuang lin len = fifo_depth - ((len >> 142a65f51b9Shuang lin DWMCI_FIFO_SHIFT) & 143a65f51b9Shuang lin DWMCI_FIFO_MASK); 1442990e07aSXu Ziyuan len = min(size, len); 145a65f51b9Shuang lin for (i = 0; i < len; i++) 146a65f51b9Shuang lin dwmci_writel(host, DWMCI_DATA, 147a65f51b9Shuang lin *buf++); 1482b429033SJacob Chen size = size > len ? (size - len) : 0; 1492b429033SJacob Chen } 150a65f51b9Shuang lin dwmci_writel(host, DWMCI_RINTSTS, 151a65f51b9Shuang lin DWMCI_INTMSK_TXDR); 152a65f51b9Shuang lin } 153a65f51b9Shuang lin } 154a65f51b9Shuang lin 155f382eb83Shuang lin /* Data arrived correctly. */ 156f382eb83Shuang lin if (mask & DWMCI_INTMSK_DTO) { 157f382eb83Shuang lin ret = 0; 158f382eb83Shuang lin break; 159f382eb83Shuang lin } 160f382eb83Shuang lin 161f382eb83Shuang lin /* Check for timeout. */ 162f382eb83Shuang lin if (get_timer(start) > timeout) { 163f382eb83Shuang lin debug("%s: Timeout waiting for data!\n", 164f382eb83Shuang lin __func__); 165915ffa52SJaehoon Chung ret = -ETIMEDOUT; 166f382eb83Shuang lin break; 167f382eb83Shuang lin } 168f382eb83Shuang lin } 169f382eb83Shuang lin 170f382eb83Shuang lin dwmci_writel(host, DWMCI_RINTSTS, mask); 171f382eb83Shuang lin 172f382eb83Shuang lin return ret; 173f382eb83Shuang lin } 174f382eb83Shuang lin 175757bff49SJaehoon Chung static int dwmci_set_transfer_mode(struct dwmci_host *host, 176757bff49SJaehoon Chung struct mmc_data *data) 177757bff49SJaehoon Chung { 178757bff49SJaehoon Chung unsigned long mode; 179757bff49SJaehoon Chung 180757bff49SJaehoon Chung mode = DWMCI_CMD_DATA_EXP; 181757bff49SJaehoon Chung if (data->flags & MMC_DATA_WRITE) 182757bff49SJaehoon Chung mode |= DWMCI_CMD_RW; 183757bff49SJaehoon Chung 184757bff49SJaehoon Chung return mode; 185757bff49SJaehoon Chung } 186757bff49SJaehoon Chung 187e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 1885628347fSJaehoon Chung static int dwmci_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, 189691272feSSimon Glass struct mmc_data *data) 190691272feSSimon Glass { 191691272feSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 192691272feSSimon Glass #else 193757bff49SJaehoon Chung static int dwmci_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, 194757bff49SJaehoon Chung struct mmc_data *data) 195757bff49SJaehoon Chung { 196691272feSSimon Glass #endif 19793bfd616SPantelis Antoniou struct dwmci_host *host = mmc->priv; 1982136d226SMischa Jonker ALLOC_CACHE_ALIGN_BUFFER(struct dwmci_idmac, cur_idmac, 19921bd5761SMischa Jonker data ? DIV_ROUND_UP(data->blocks, 8) : 0); 2009042d974SMarek Vasut int ret = 0, flags = 0, i; 20102ebd42cSXu Ziyuan unsigned int timeout = 500; 2029b5b8b6eSAlexander Graf u32 retry = 100000; 203757bff49SJaehoon Chung u32 mask, ctrl; 2049c50e35fSAmar ulong start = get_timer(0); 2052a7a210eSAlexey Brodkin struct bounce_buffer bbstate; 206757bff49SJaehoon Chung 207757bff49SJaehoon Chung while (dwmci_readl(host, DWMCI_STATUS) & DWMCI_BUSY) { 2089c50e35fSAmar if (get_timer(start) > timeout) { 2091c87ffe8SSimon Glass debug("%s: Timeout on data busy\n", __func__); 210915ffa52SJaehoon Chung return -ETIMEDOUT; 211757bff49SJaehoon Chung } 212757bff49SJaehoon Chung } 213757bff49SJaehoon Chung 214757bff49SJaehoon Chung dwmci_writel(host, DWMCI_RINTSTS, DWMCI_INTMSK_ALL); 215757bff49SJaehoon Chung 2162a7a210eSAlexey Brodkin if (data) { 217a65f51b9Shuang lin if (host->fifo_mode) { 218a65f51b9Shuang lin dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize); 219a65f51b9Shuang lin dwmci_writel(host, DWMCI_BYTCNT, 220a65f51b9Shuang lin data->blocksize * data->blocks); 221a65f51b9Shuang lin dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET); 222a65f51b9Shuang lin } else { 2232a7a210eSAlexey Brodkin if (data->flags == MMC_DATA_READ) { 2242a7a210eSAlexey Brodkin bounce_buffer_start(&bbstate, (void*)data->dest, 2252a7a210eSAlexey Brodkin data->blocksize * 2262a7a210eSAlexey Brodkin data->blocks, GEN_BB_WRITE); 2272a7a210eSAlexey Brodkin } else { 2282a7a210eSAlexey Brodkin bounce_buffer_start(&bbstate, (void*)data->src, 2292a7a210eSAlexey Brodkin data->blocksize * 2302a7a210eSAlexey Brodkin data->blocks, GEN_BB_READ); 2312a7a210eSAlexey Brodkin } 2322a7a210eSAlexey Brodkin dwmci_prepare_data(host, data, cur_idmac, 2332a7a210eSAlexey Brodkin bbstate.bounce_buffer); 2342a7a210eSAlexey Brodkin } 235a65f51b9Shuang lin } 236757bff49SJaehoon Chung 237757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMDARG, cmd->cmdarg); 238757bff49SJaehoon Chung 239757bff49SJaehoon Chung if (data) 240757bff49SJaehoon Chung flags = dwmci_set_transfer_mode(host, data); 241757bff49SJaehoon Chung 242757bff49SJaehoon Chung if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY)) 243757bff49SJaehoon Chung return -1; 244757bff49SJaehoon Chung 245757bff49SJaehoon Chung if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 246757bff49SJaehoon Chung flags |= DWMCI_CMD_ABORT_STOP; 247757bff49SJaehoon Chung else 248757bff49SJaehoon Chung flags |= DWMCI_CMD_PRV_DAT_WAIT; 249757bff49SJaehoon Chung 250757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_PRESENT) { 251757bff49SJaehoon Chung flags |= DWMCI_CMD_RESP_EXP; 252757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_136) 253757bff49SJaehoon Chung flags |= DWMCI_CMD_RESP_LENGTH; 254757bff49SJaehoon Chung } 255757bff49SJaehoon Chung 256757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_CRC) 257757bff49SJaehoon Chung flags |= DWMCI_CMD_CHECK_CRC; 258757bff49SJaehoon Chung 259757bff49SJaehoon Chung flags |= (cmd->cmdidx | DWMCI_CMD_START | DWMCI_CMD_USE_HOLD_REG); 260757bff49SJaehoon Chung 261757bff49SJaehoon Chung debug("Sending CMD%d\n",cmd->cmdidx); 262757bff49SJaehoon Chung 263757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMD, flags); 264757bff49SJaehoon Chung 265757bff49SJaehoon Chung for (i = 0; i < retry; i++) { 266757bff49SJaehoon Chung mask = dwmci_readl(host, DWMCI_RINTSTS); 267757bff49SJaehoon Chung if (mask & DWMCI_INTMSK_CDONE) { 268757bff49SJaehoon Chung if (!data) 269757bff49SJaehoon Chung dwmci_writel(host, DWMCI_RINTSTS, mask); 270757bff49SJaehoon Chung break; 271757bff49SJaehoon Chung } 272757bff49SJaehoon Chung } 273757bff49SJaehoon Chung 274f33c9305SPavel Machek if (i == retry) { 2751c87ffe8SSimon Glass debug("%s: Timeout.\n", __func__); 276915ffa52SJaehoon Chung return -ETIMEDOUT; 277f33c9305SPavel Machek } 278757bff49SJaehoon Chung 279757bff49SJaehoon Chung if (mask & DWMCI_INTMSK_RTO) { 280f33c9305SPavel Machek /* 281f33c9305SPavel Machek * Timeout here is not necessarily fatal. (e)MMC cards 282f33c9305SPavel Machek * will splat here when they receive CMD55 as they do 283f33c9305SPavel Machek * not support this command and that is exactly the way 284f33c9305SPavel Machek * to tell them apart from SD cards. Thus, this output 285f33c9305SPavel Machek * below shall be debug(). eMMC cards also do not favor 286f33c9305SPavel Machek * CMD8, please keep that in mind. 287f33c9305SPavel Machek */ 288f33c9305SPavel Machek debug("%s: Response Timeout.\n", __func__); 289915ffa52SJaehoon Chung return -ETIMEDOUT; 290757bff49SJaehoon Chung } else if (mask & DWMCI_INTMSK_RE) { 2911c87ffe8SSimon Glass debug("%s: Response Error.\n", __func__); 2921c87ffe8SSimon Glass return -EIO; 293757bff49SJaehoon Chung } 294757bff49SJaehoon Chung 295757bff49SJaehoon Chung 296757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_PRESENT) { 297757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_136) { 298757bff49SJaehoon Chung cmd->response[0] = dwmci_readl(host, DWMCI_RESP3); 299757bff49SJaehoon Chung cmd->response[1] = dwmci_readl(host, DWMCI_RESP2); 300757bff49SJaehoon Chung cmd->response[2] = dwmci_readl(host, DWMCI_RESP1); 301757bff49SJaehoon Chung cmd->response[3] = dwmci_readl(host, DWMCI_RESP0); 302757bff49SJaehoon Chung } else { 303757bff49SJaehoon Chung cmd->response[0] = dwmci_readl(host, DWMCI_RESP0); 304757bff49SJaehoon Chung } 305757bff49SJaehoon Chung } 306757bff49SJaehoon Chung 307757bff49SJaehoon Chung if (data) { 308a65f51b9Shuang lin ret = dwmci_data_transfer(host, data); 309757bff49SJaehoon Chung 310a65f51b9Shuang lin /* only dma mode need it */ 311a65f51b9Shuang lin if (!host->fifo_mode) { 312757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_CTRL); 313757bff49SJaehoon Chung ctrl &= ~(DWMCI_DMA_EN); 314757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTRL, ctrl); 3152a7a210eSAlexey Brodkin bounce_buffer_stop(&bbstate); 316757bff49SJaehoon Chung } 317a65f51b9Shuang lin } 318757bff49SJaehoon Chung 319757bff49SJaehoon Chung udelay(100); 320757bff49SJaehoon Chung 3219042d974SMarek Vasut return ret; 322757bff49SJaehoon Chung } 323757bff49SJaehoon Chung 324757bff49SJaehoon Chung static int dwmci_setup_bus(struct dwmci_host *host, u32 freq) 325757bff49SJaehoon Chung { 326757bff49SJaehoon Chung u32 div, status; 327757bff49SJaehoon Chung int timeout = 10000; 328757bff49SJaehoon Chung unsigned long sclk; 329757bff49SJaehoon Chung 3309c50e35fSAmar if ((freq == host->clock) || (freq == 0)) 331757bff49SJaehoon Chung return 0; 332757bff49SJaehoon Chung /* 333f33c9305SPavel Machek * If host->get_mmc_clk isn't defined, 334757bff49SJaehoon Chung * then assume that host->bus_hz is source clock value. 335f33c9305SPavel Machek * host->bus_hz should be set by user. 336757bff49SJaehoon Chung */ 337b44fe83aSJaehoon Chung if (host->get_mmc_clk) 338e3563f2eSSimon Glass sclk = host->get_mmc_clk(host, freq); 339757bff49SJaehoon Chung else if (host->bus_hz) 340757bff49SJaehoon Chung sclk = host->bus_hz; 341757bff49SJaehoon Chung else { 3421c87ffe8SSimon Glass debug("%s: Didn't get source clock value.\n", __func__); 343757bff49SJaehoon Chung return -EINVAL; 344757bff49SJaehoon Chung } 345757bff49SJaehoon Chung 3466ace153dSChin Liang See if (sclk == freq) 3476ace153dSChin Liang See div = 0; /* bypass mode */ 3486ace153dSChin Liang See else 349757bff49SJaehoon Chung div = DIV_ROUND_UP(sclk, 2 * freq); 350757bff49SJaehoon Chung 351757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKENA, 0); 352757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKSRC, 0); 353757bff49SJaehoon Chung 354757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKDIV, div); 355757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | 356757bff49SJaehoon Chung DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); 357757bff49SJaehoon Chung 358757bff49SJaehoon Chung do { 359757bff49SJaehoon Chung status = dwmci_readl(host, DWMCI_CMD); 360757bff49SJaehoon Chung if (timeout-- < 0) { 3611c87ffe8SSimon Glass debug("%s: Timeout!\n", __func__); 362757bff49SJaehoon Chung return -ETIMEDOUT; 363757bff49SJaehoon Chung } 364757bff49SJaehoon Chung } while (status & DWMCI_CMD_START); 365757bff49SJaehoon Chung 366757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKENA, DWMCI_CLKEN_ENABLE | 367757bff49SJaehoon Chung DWMCI_CLKEN_LOW_PWR); 368757bff49SJaehoon Chung 369757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | 370757bff49SJaehoon Chung DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); 371757bff49SJaehoon Chung 372757bff49SJaehoon Chung timeout = 10000; 373757bff49SJaehoon Chung do { 374757bff49SJaehoon Chung status = dwmci_readl(host, DWMCI_CMD); 375757bff49SJaehoon Chung if (timeout-- < 0) { 3761c87ffe8SSimon Glass debug("%s: Timeout!\n", __func__); 377757bff49SJaehoon Chung return -ETIMEDOUT; 378757bff49SJaehoon Chung } 379757bff49SJaehoon Chung } while (status & DWMCI_CMD_START); 380757bff49SJaehoon Chung 381757bff49SJaehoon Chung host->clock = freq; 382757bff49SJaehoon Chung 383757bff49SJaehoon Chung return 0; 384757bff49SJaehoon Chung } 385757bff49SJaehoon Chung 386e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 387ba0e56e1SZiyuan Xu static bool dwmci_card_busy(struct udevice *dev) 388ba0e56e1SZiyuan Xu { 389ba0e56e1SZiyuan Xu struct mmc *mmc = mmc_get_mmc_dev(dev); 390ba0e56e1SZiyuan Xu #else 391ba0e56e1SZiyuan Xu static bool dwmci_card_busy(struct mmc *mmc) 392ba0e56e1SZiyuan Xu { 393ba0e56e1SZiyuan Xu #endif 394ba0e56e1SZiyuan Xu u32 status; 395ba0e56e1SZiyuan Xu struct dwmci_host *host = (struct dwmci_host *)mmc->priv; 396ba0e56e1SZiyuan Xu 397ba0e56e1SZiyuan Xu /* 398ba0e56e1SZiyuan Xu * Check the busy bit which is low when DAT[3:0] 399ba0e56e1SZiyuan Xu * (the data lines) are 0000 400ba0e56e1SZiyuan Xu */ 401ba0e56e1SZiyuan Xu status = dwmci_readl(host, DWMCI_STATUS); 402ba0e56e1SZiyuan Xu 403ba0e56e1SZiyuan Xu return !!(status & DWMCI_BUSY); 404ba0e56e1SZiyuan Xu } 405ba0e56e1SZiyuan Xu 406ba0e56e1SZiyuan Xu #ifdef CONFIG_DM_MMC 4075628347fSJaehoon Chung static int dwmci_set_ios(struct udevice *dev) 408691272feSSimon Glass { 409691272feSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 410691272feSSimon Glass #else 41107b0b9c0SJaehoon Chung static int dwmci_set_ios(struct mmc *mmc) 412757bff49SJaehoon Chung { 413691272feSSimon Glass #endif 414045bdcd0SJaehoon Chung struct dwmci_host *host = (struct dwmci_host *)mmc->priv; 415045bdcd0SJaehoon Chung u32 ctype, regs; 416757bff49SJaehoon Chung 417757bff49SJaehoon Chung debug("Buswidth = %d, clock: %d\n", mmc->bus_width, mmc->clock); 418757bff49SJaehoon Chung 419757bff49SJaehoon Chung dwmci_setup_bus(host, mmc->clock); 420757bff49SJaehoon Chung switch (mmc->bus_width) { 421757bff49SJaehoon Chung case 8: 422757bff49SJaehoon Chung ctype = DWMCI_CTYPE_8BIT; 423757bff49SJaehoon Chung break; 424757bff49SJaehoon Chung case 4: 425757bff49SJaehoon Chung ctype = DWMCI_CTYPE_4BIT; 426757bff49SJaehoon Chung break; 427757bff49SJaehoon Chung default: 428757bff49SJaehoon Chung ctype = DWMCI_CTYPE_1BIT; 429757bff49SJaehoon Chung break; 430757bff49SJaehoon Chung } 431757bff49SJaehoon Chung 432757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTYPE, ctype); 433757bff49SJaehoon Chung 434045bdcd0SJaehoon Chung regs = dwmci_readl(host, DWMCI_UHS_REG); 435*caa21a21SZiyuan Xu if (mmc_card_ddr(mmc)) 436045bdcd0SJaehoon Chung regs |= DWMCI_DDR_MODE; 437045bdcd0SJaehoon Chung else 438afc9e2b5SJaehoon Chung regs &= ~DWMCI_DDR_MODE; 439045bdcd0SJaehoon Chung 440045bdcd0SJaehoon Chung dwmci_writel(host, DWMCI_UHS_REG, regs); 441045bdcd0SJaehoon Chung 442757bff49SJaehoon Chung if (host->clksel) 443757bff49SJaehoon Chung host->clksel(host); 44407b0b9c0SJaehoon Chung 445691272feSSimon Glass return 0; 446757bff49SJaehoon Chung } 447757bff49SJaehoon Chung 448757bff49SJaehoon Chung static int dwmci_init(struct mmc *mmc) 449757bff49SJaehoon Chung { 45093bfd616SPantelis Antoniou struct dwmci_host *host = mmc->priv; 451757bff49SJaehoon Chung 45218ab6755SJaehoon Chung if (host->board_init) 45318ab6755SJaehoon Chung host->board_init(host); 4546f0b7caaSRajeshwari Shinde 455757bff49SJaehoon Chung dwmci_writel(host, DWMCI_PWREN, 1); 456757bff49SJaehoon Chung 457757bff49SJaehoon Chung if (!dwmci_wait_reset(host, DWMCI_RESET_ALL)) { 4581c87ffe8SSimon Glass debug("%s[%d] Fail-reset!!\n", __func__, __LINE__); 4591c87ffe8SSimon Glass return -EIO; 460757bff49SJaehoon Chung } 461757bff49SJaehoon Chung 4629c50e35fSAmar /* Enumerate at 400KHz */ 46393bfd616SPantelis Antoniou dwmci_setup_bus(host, mmc->cfg->f_min); 4649c50e35fSAmar 465757bff49SJaehoon Chung dwmci_writel(host, DWMCI_RINTSTS, 0xFFFFFFFF); 466757bff49SJaehoon Chung dwmci_writel(host, DWMCI_INTMASK, 0); 467757bff49SJaehoon Chung 468757bff49SJaehoon Chung dwmci_writel(host, DWMCI_TMOUT, 0xFFFFFFFF); 469757bff49SJaehoon Chung 470757bff49SJaehoon Chung dwmci_writel(host, DWMCI_IDINTEN, 0); 471757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BMOD, 1); 472757bff49SJaehoon Chung 473760177dfSSimon Glass if (!host->fifoth_val) { 474760177dfSSimon Glass uint32_t fifo_size; 475760177dfSSimon Glass 476760177dfSSimon Glass fifo_size = dwmci_readl(host, DWMCI_FIFOTH); 477760177dfSSimon Glass fifo_size = ((fifo_size & RX_WMARK_MASK) >> RX_WMARK_SHIFT) + 1; 478760177dfSSimon Glass host->fifoth_val = MSIZE(0x2) | RX_WMARK(fifo_size / 2 - 1) | 479760177dfSSimon Glass TX_WMARK(fifo_size / 2); 4809108b315SAlexey Brodkin } 481760177dfSSimon Glass dwmci_writel(host, DWMCI_FIFOTH, host->fifoth_val); 482757bff49SJaehoon Chung 483757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKENA, 0); 484757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKSRC, 0); 485757bff49SJaehoon Chung 486757bff49SJaehoon Chung return 0; 487757bff49SJaehoon Chung } 488757bff49SJaehoon Chung 489e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 490691272feSSimon Glass int dwmci_probe(struct udevice *dev) 491691272feSSimon Glass { 492691272feSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 493691272feSSimon Glass 494691272feSSimon Glass return dwmci_init(mmc); 495691272feSSimon Glass } 496691272feSSimon Glass 497691272feSSimon Glass const struct dm_mmc_ops dm_dwmci_ops = { 498ba0e56e1SZiyuan Xu .card_busy = dwmci_card_busy, 499691272feSSimon Glass .send_cmd = dwmci_send_cmd, 500691272feSSimon Glass .set_ios = dwmci_set_ios, 501691272feSSimon Glass }; 502691272feSSimon Glass 503691272feSSimon Glass #else 504ab769f22SPantelis Antoniou static const struct mmc_ops dwmci_ops = { 505ba0e56e1SZiyuan Xu .card_busy = dwmci_card_busy, 506ab769f22SPantelis Antoniou .send_cmd = dwmci_send_cmd, 507ab769f22SPantelis Antoniou .set_ios = dwmci_set_ios, 508ab769f22SPantelis Antoniou .init = dwmci_init, 509ab769f22SPantelis Antoniou }; 510691272feSSimon Glass #endif 511ab769f22SPantelis Antoniou 512e5113c33SJaehoon Chung void dwmci_setup_cfg(struct mmc_config *cfg, struct dwmci_host *host, 513e5113c33SJaehoon Chung u32 max_clk, u32 min_clk) 5145e6ff810SSimon Glass { 515e5113c33SJaehoon Chung cfg->name = host->name; 516e7881d85SSimon Glass #ifndef CONFIG_DM_MMC 5175e6ff810SSimon Glass cfg->ops = &dwmci_ops; 518691272feSSimon Glass #endif 5195e6ff810SSimon Glass cfg->f_min = min_clk; 5205e6ff810SSimon Glass cfg->f_max = max_clk; 5215e6ff810SSimon Glass 5225e6ff810SSimon Glass cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; 5235e6ff810SSimon Glass 524e5113c33SJaehoon Chung cfg->host_caps = host->caps; 5255e6ff810SSimon Glass 526e5113c33SJaehoon Chung if (host->buswidth == 8) { 5275e6ff810SSimon Glass cfg->host_caps |= MMC_MODE_8BIT; 5285e6ff810SSimon Glass cfg->host_caps &= ~MMC_MODE_4BIT; 5295e6ff810SSimon Glass } else { 5305e6ff810SSimon Glass cfg->host_caps |= MMC_MODE_4BIT; 5315e6ff810SSimon Glass cfg->host_caps &= ~MMC_MODE_8BIT; 5325e6ff810SSimon Glass } 5335e6ff810SSimon Glass cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz; 5345e6ff810SSimon Glass 5355e6ff810SSimon Glass cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 5365e6ff810SSimon Glass } 5375e6ff810SSimon Glass 5385e6ff810SSimon Glass #ifdef CONFIG_BLK 5395e6ff810SSimon Glass int dwmci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg) 5405e6ff810SSimon Glass { 5415e6ff810SSimon Glass return mmc_bind(dev, mmc, cfg); 5425e6ff810SSimon Glass } 5435e6ff810SSimon Glass #else 544757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk) 545757bff49SJaehoon Chung { 546e5113c33SJaehoon Chung dwmci_setup_cfg(&host->cfg, host, max_clk, min_clk); 547757bff49SJaehoon Chung 54893bfd616SPantelis Antoniou host->mmc = mmc_create(&host->cfg, host); 54993bfd616SPantelis Antoniou if (host->mmc == NULL) 55093bfd616SPantelis Antoniou return -1; 55193bfd616SPantelis Antoniou 55293bfd616SPantelis Antoniou return 0; 553757bff49SJaehoon Chung } 5545e6ff810SSimon Glass #endif 555