xref: /rk3399_rockchip-uboot/drivers/mmc/dw_mmc.c (revision c1cfa99b4e425fdc084ebd7ddc28312a7d478cd3)
1757bff49SJaehoon Chung /*
2757bff49SJaehoon Chung  * (C) Copyright 2012 SAMSUNG Electronics
3757bff49SJaehoon Chung  * Jaehoon Chung <jh80.chung@samsung.com>
4757bff49SJaehoon Chung  * Rajeshawari Shinde <rajeshwari.s@samsung.com>
5757bff49SJaehoon Chung  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7757bff49SJaehoon Chung  */
8757bff49SJaehoon Chung 
92a7a210eSAlexey Brodkin #include <bouncebuf.h>
10757bff49SJaehoon Chung #include <common.h>
111c87ffe8SSimon Glass #include <errno.h>
12757bff49SJaehoon Chung #include <malloc.h>
13cf92e05cSSimon Glass #include <memalign.h>
14757bff49SJaehoon Chung #include <mmc.h>
15757bff49SJaehoon Chung #include <dwmmc.h>
16757bff49SJaehoon Chung 
17757bff49SJaehoon Chung #define PAGE_SIZE 4096
18757bff49SJaehoon Chung 
19757bff49SJaehoon Chung static int dwmci_wait_reset(struct dwmci_host *host, u32 value)
20757bff49SJaehoon Chung {
21757bff49SJaehoon Chung 	unsigned long timeout = 1000;
22757bff49SJaehoon Chung 	u32 ctrl;
23757bff49SJaehoon Chung 
24757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CTRL, value);
25757bff49SJaehoon Chung 
26757bff49SJaehoon Chung 	while (timeout--) {
27757bff49SJaehoon Chung 		ctrl = dwmci_readl(host, DWMCI_CTRL);
28757bff49SJaehoon Chung 		if (!(ctrl & DWMCI_RESET_ALL))
29757bff49SJaehoon Chung 			return 1;
30757bff49SJaehoon Chung 	}
31757bff49SJaehoon Chung 	return 0;
32757bff49SJaehoon Chung }
33757bff49SJaehoon Chung 
34757bff49SJaehoon Chung static void dwmci_set_idma_desc(struct dwmci_idmac *idmac,
35757bff49SJaehoon Chung 		u32 desc0, u32 desc1, u32 desc2)
36757bff49SJaehoon Chung {
37757bff49SJaehoon Chung 	struct dwmci_idmac *desc = idmac;
38757bff49SJaehoon Chung 
39757bff49SJaehoon Chung 	desc->flags = desc0;
40757bff49SJaehoon Chung 	desc->cnt = desc1;
41757bff49SJaehoon Chung 	desc->addr = desc2;
4241f7be3cSPrabhakar Kushwaha 	desc->next_addr = (ulong)desc + sizeof(struct dwmci_idmac);
43757bff49SJaehoon Chung }
44757bff49SJaehoon Chung 
45757bff49SJaehoon Chung static void dwmci_prepare_data(struct dwmci_host *host,
462a7a210eSAlexey Brodkin 			       struct mmc_data *data,
472a7a210eSAlexey Brodkin 			       struct dwmci_idmac *cur_idmac,
482a7a210eSAlexey Brodkin 			       void *bounce_buffer)
49757bff49SJaehoon Chung {
50757bff49SJaehoon Chung 	unsigned long ctrl;
51757bff49SJaehoon Chung 	unsigned int i = 0, flags, cnt, blk_cnt;
522a7a210eSAlexey Brodkin 	ulong data_start, data_end;
53757bff49SJaehoon Chung 
54757bff49SJaehoon Chung 
55757bff49SJaehoon Chung 	blk_cnt = data->blocks;
56757bff49SJaehoon Chung 
57757bff49SJaehoon Chung 	dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET);
58757bff49SJaehoon Chung 
59757bff49SJaehoon Chung 	data_start = (ulong)cur_idmac;
6041f7be3cSPrabhakar Kushwaha 	dwmci_writel(host, DWMCI_DBADDR, (ulong)cur_idmac);
61757bff49SJaehoon Chung 
62757bff49SJaehoon Chung 	do {
63757bff49SJaehoon Chung 		flags = DWMCI_IDMAC_OWN | DWMCI_IDMAC_CH ;
64757bff49SJaehoon Chung 		flags |= (i == 0) ? DWMCI_IDMAC_FS : 0;
65757bff49SJaehoon Chung 		if (blk_cnt <= 8) {
66757bff49SJaehoon Chung 			flags |= DWMCI_IDMAC_LD;
67757bff49SJaehoon Chung 			cnt = data->blocksize * blk_cnt;
68757bff49SJaehoon Chung 		} else
69757bff49SJaehoon Chung 			cnt = data->blocksize * 8;
70757bff49SJaehoon Chung 
71757bff49SJaehoon Chung 		dwmci_set_idma_desc(cur_idmac, flags, cnt,
7241f7be3cSPrabhakar Kushwaha 				    (ulong)bounce_buffer + (i * PAGE_SIZE));
73757bff49SJaehoon Chung 
7421bd5761SMischa Jonker 		if (blk_cnt <= 8)
75757bff49SJaehoon Chung 			break;
76757bff49SJaehoon Chung 		blk_cnt -= 8;
77757bff49SJaehoon Chung 		cur_idmac++;
78757bff49SJaehoon Chung 		i++;
79757bff49SJaehoon Chung 	} while(1);
80757bff49SJaehoon Chung 
81757bff49SJaehoon Chung 	data_end = (ulong)cur_idmac;
82757bff49SJaehoon Chung 	flush_dcache_range(data_start, data_end + ARCH_DMA_MINALIGN);
83757bff49SJaehoon Chung 
84757bff49SJaehoon Chung 	ctrl = dwmci_readl(host, DWMCI_CTRL);
85757bff49SJaehoon Chung 	ctrl |= DWMCI_IDMAC_EN | DWMCI_DMA_EN;
86757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CTRL, ctrl);
87757bff49SJaehoon Chung 
88757bff49SJaehoon Chung 	ctrl = dwmci_readl(host, DWMCI_BMOD);
89757bff49SJaehoon Chung 	ctrl |= DWMCI_BMOD_IDMAC_FB | DWMCI_BMOD_IDMAC_EN;
90757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BMOD, ctrl);
91757bff49SJaehoon Chung 
92757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize);
93757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BYTCNT, data->blocksize * data->blocks);
94757bff49SJaehoon Chung }
95757bff49SJaehoon Chung 
96a65f51b9Shuang lin static int dwmci_data_transfer(struct dwmci_host *host, struct mmc_data *data)
97f382eb83Shuang lin {
98f382eb83Shuang lin 	int ret = 0;
99a65f51b9Shuang lin 	u32 timeout = 240000;
1000d797f18SZiyuan Xu 	u32 status, ctrl, mask, size, i, len = 0;
101a65f51b9Shuang lin 	u32 *buf = NULL;
102f382eb83Shuang lin 	ulong start = get_timer(0);
103a65f51b9Shuang lin 	u32 fifo_depth = (((host->fifoth_val & RX_WMARK_MASK) >>
104a65f51b9Shuang lin 			    RX_WMARK_SHIFT) + 1) * 2;
105a65f51b9Shuang lin 
106a65f51b9Shuang lin 	size = data->blocksize * data->blocks / 4;
107a65f51b9Shuang lin 	if (data->flags == MMC_DATA_READ)
108a65f51b9Shuang lin 		buf = (unsigned int *)data->dest;
109a65f51b9Shuang lin 	else
110a65f51b9Shuang lin 		buf = (unsigned int *)data->src;
111f382eb83Shuang lin 
112f382eb83Shuang lin 	for (;;) {
113f382eb83Shuang lin 		mask = dwmci_readl(host, DWMCI_RINTSTS);
114f382eb83Shuang lin 		/* Error during data transfer. */
115f382eb83Shuang lin 		if (mask & (DWMCI_DATA_ERR | DWMCI_DATA_TOUT)) {
116f382eb83Shuang lin 			debug("%s: DATA ERROR!\n", __func__);
1170d797f18SZiyuan Xu 
1180d797f18SZiyuan Xu 			dwmci_wait_reset(host, DWMCI_RESET_ALL);
1190d797f18SZiyuan Xu 			dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT |
1200d797f18SZiyuan Xu 				     DWMCI_CMD_UPD_CLK | DWMCI_CMD_START);
1210d797f18SZiyuan Xu 
1220d797f18SZiyuan Xu 			do {
1230d797f18SZiyuan Xu 				status = dwmci_readl(host, DWMCI_CMD);
1240d797f18SZiyuan Xu 				if (timeout-- < 0)
1250d797f18SZiyuan Xu 					ret = -ETIMEDOUT;
1260d797f18SZiyuan Xu 			} while (status & DWMCI_CMD_START);
1270d797f18SZiyuan Xu 
1280d797f18SZiyuan Xu 			if (!host->fifo_mode) {
1290d797f18SZiyuan Xu 				ctrl = dwmci_readl(host, DWMCI_BMOD);
1300d797f18SZiyuan Xu 				ctrl |= DWMCI_BMOD_IDMAC_RESET;
1310d797f18SZiyuan Xu 				dwmci_writel(host, DWMCI_BMOD, ctrl);
1320d797f18SZiyuan Xu 			}
1330d797f18SZiyuan Xu 
134f382eb83Shuang lin 			ret = -EINVAL;
135f382eb83Shuang lin 			break;
136f382eb83Shuang lin 		}
137f382eb83Shuang lin 
138a65f51b9Shuang lin 		if (host->fifo_mode && size) {
139720724d0SXu Ziyuan 			len = 0;
1402b429033SJacob Chen 			if (data->flags == MMC_DATA_READ &&
1412b429033SJacob Chen 			    (mask & DWMCI_INTMSK_RXDR)) {
1422b429033SJacob Chen 				while (size) {
143a65f51b9Shuang lin 					len = dwmci_readl(host, DWMCI_STATUS);
144a65f51b9Shuang lin 					len = (len >> DWMCI_FIFO_SHIFT) &
145a65f51b9Shuang lin 						    DWMCI_FIFO_MASK;
1462990e07aSXu Ziyuan 					len = min(size, len);
147a65f51b9Shuang lin 					for (i = 0; i < len; i++)
148a65f51b9Shuang lin 						*buf++ =
149a65f51b9Shuang lin 						dwmci_readl(host, DWMCI_DATA);
1502b429033SJacob Chen 					size = size > len ? (size - len) : 0;
1512b429033SJacob Chen 				}
152a65f51b9Shuang lin 				dwmci_writel(host, DWMCI_RINTSTS,
153a65f51b9Shuang lin 					     DWMCI_INTMSK_RXDR);
1542b429033SJacob Chen 			} else if (data->flags == MMC_DATA_WRITE &&
1552b429033SJacob Chen 				   (mask & DWMCI_INTMSK_TXDR)) {
1562b429033SJacob Chen 				while (size) {
157a65f51b9Shuang lin 					len = dwmci_readl(host, DWMCI_STATUS);
158a65f51b9Shuang lin 					len = fifo_depth - ((len >>
159a65f51b9Shuang lin 						   DWMCI_FIFO_SHIFT) &
160a65f51b9Shuang lin 						   DWMCI_FIFO_MASK);
1612990e07aSXu Ziyuan 					len = min(size, len);
162a65f51b9Shuang lin 					for (i = 0; i < len; i++)
163a65f51b9Shuang lin 						dwmci_writel(host, DWMCI_DATA,
164a65f51b9Shuang lin 							     *buf++);
1652b429033SJacob Chen 					size = size > len ? (size - len) : 0;
1662b429033SJacob Chen 				}
167a65f51b9Shuang lin 				dwmci_writel(host, DWMCI_RINTSTS,
168a65f51b9Shuang lin 					     DWMCI_INTMSK_TXDR);
169a65f51b9Shuang lin 			}
170a65f51b9Shuang lin 		}
171a65f51b9Shuang lin 
172f382eb83Shuang lin 		/* Data arrived correctly. */
173f382eb83Shuang lin 		if (mask & DWMCI_INTMSK_DTO) {
174f382eb83Shuang lin 			ret = 0;
175f382eb83Shuang lin 			break;
176f382eb83Shuang lin 		}
177f382eb83Shuang lin 
178f382eb83Shuang lin 		/* Check for timeout. */
179f382eb83Shuang lin 		if (get_timer(start) > timeout) {
180f382eb83Shuang lin 			debug("%s: Timeout waiting for data!\n",
181f382eb83Shuang lin 			      __func__);
182915ffa52SJaehoon Chung 			ret = -ETIMEDOUT;
183f382eb83Shuang lin 			break;
184f382eb83Shuang lin 		}
185f382eb83Shuang lin 	}
186f382eb83Shuang lin 
187f382eb83Shuang lin 	dwmci_writel(host, DWMCI_RINTSTS, mask);
188f382eb83Shuang lin 
189f382eb83Shuang lin 	return ret;
190f382eb83Shuang lin }
191f382eb83Shuang lin 
192757bff49SJaehoon Chung static int dwmci_set_transfer_mode(struct dwmci_host *host,
193757bff49SJaehoon Chung 		struct mmc_data *data)
194757bff49SJaehoon Chung {
195757bff49SJaehoon Chung 	unsigned long mode;
196757bff49SJaehoon Chung 
197757bff49SJaehoon Chung 	mode = DWMCI_CMD_DATA_EXP;
198757bff49SJaehoon Chung 	if (data->flags & MMC_DATA_WRITE)
199757bff49SJaehoon Chung 		mode |= DWMCI_CMD_RW;
200757bff49SJaehoon Chung 
201757bff49SJaehoon Chung 	return mode;
202757bff49SJaehoon Chung }
203757bff49SJaehoon Chung 
204e7881d85SSimon Glass #ifdef CONFIG_DM_MMC
2055628347fSJaehoon Chung static int dwmci_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
206691272feSSimon Glass 		   struct mmc_data *data)
207691272feSSimon Glass {
208691272feSSimon Glass 	struct mmc *mmc = mmc_get_mmc_dev(dev);
209691272feSSimon Glass #else
210757bff49SJaehoon Chung static int dwmci_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
211757bff49SJaehoon Chung 		struct mmc_data *data)
212757bff49SJaehoon Chung {
213691272feSSimon Glass #endif
21493bfd616SPantelis Antoniou 	struct dwmci_host *host = mmc->priv;
2152136d226SMischa Jonker 	ALLOC_CACHE_ALIGN_BUFFER(struct dwmci_idmac, cur_idmac,
21621bd5761SMischa Jonker 				 data ? DIV_ROUND_UP(data->blocks, 8) : 0);
2179042d974SMarek Vasut 	int ret = 0, flags = 0, i;
21802ebd42cSXu Ziyuan 	unsigned int timeout = 500;
2199b5b8b6eSAlexander Graf 	u32 retry = 100000;
220757bff49SJaehoon Chung 	u32 mask, ctrl;
2219c50e35fSAmar 	ulong start = get_timer(0);
2222a7a210eSAlexey Brodkin 	struct bounce_buffer bbstate;
223757bff49SJaehoon Chung 
224757bff49SJaehoon Chung 	while (dwmci_readl(host, DWMCI_STATUS) & DWMCI_BUSY) {
2259c50e35fSAmar 		if (get_timer(start) > timeout) {
2261c87ffe8SSimon Glass 			debug("%s: Timeout on data busy\n", __func__);
227915ffa52SJaehoon Chung 			return -ETIMEDOUT;
228757bff49SJaehoon Chung 		}
229757bff49SJaehoon Chung 	}
230757bff49SJaehoon Chung 
231757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_RINTSTS, DWMCI_INTMSK_ALL);
232757bff49SJaehoon Chung 
2332a7a210eSAlexey Brodkin 	if (data) {
234a65f51b9Shuang lin 		if (host->fifo_mode) {
235a65f51b9Shuang lin 			dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize);
236a65f51b9Shuang lin 			dwmci_writel(host, DWMCI_BYTCNT,
237a65f51b9Shuang lin 				     data->blocksize * data->blocks);
238a65f51b9Shuang lin 			dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET);
239a65f51b9Shuang lin 		} else {
2402a7a210eSAlexey Brodkin 			if (data->flags == MMC_DATA_READ) {
2412a7a210eSAlexey Brodkin 				bounce_buffer_start(&bbstate, (void*)data->dest,
2422a7a210eSAlexey Brodkin 						data->blocksize *
2432a7a210eSAlexey Brodkin 						data->blocks, GEN_BB_WRITE);
2442a7a210eSAlexey Brodkin 			} else {
2452a7a210eSAlexey Brodkin 				bounce_buffer_start(&bbstate, (void*)data->src,
2462a7a210eSAlexey Brodkin 						data->blocksize *
2472a7a210eSAlexey Brodkin 						data->blocks, GEN_BB_READ);
2482a7a210eSAlexey Brodkin 			}
2492a7a210eSAlexey Brodkin 			dwmci_prepare_data(host, data, cur_idmac,
2502a7a210eSAlexey Brodkin 					   bbstate.bounce_buffer);
2512a7a210eSAlexey Brodkin 		}
252a65f51b9Shuang lin 	}
253757bff49SJaehoon Chung 
254757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMDARG, cmd->cmdarg);
255757bff49SJaehoon Chung 
256757bff49SJaehoon Chung 	if (data)
257757bff49SJaehoon Chung 		flags = dwmci_set_transfer_mode(host, data);
258757bff49SJaehoon Chung 
259757bff49SJaehoon Chung 	if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY))
260757bff49SJaehoon Chung 		return -1;
261757bff49SJaehoon Chung 
262757bff49SJaehoon Chung 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
263757bff49SJaehoon Chung 		flags |= DWMCI_CMD_ABORT_STOP;
264757bff49SJaehoon Chung 	else
265757bff49SJaehoon Chung 		flags |= DWMCI_CMD_PRV_DAT_WAIT;
266757bff49SJaehoon Chung 
267757bff49SJaehoon Chung 	if (cmd->resp_type & MMC_RSP_PRESENT) {
268757bff49SJaehoon Chung 		flags |= DWMCI_CMD_RESP_EXP;
269757bff49SJaehoon Chung 		if (cmd->resp_type & MMC_RSP_136)
270757bff49SJaehoon Chung 			flags |= DWMCI_CMD_RESP_LENGTH;
271757bff49SJaehoon Chung 	}
272757bff49SJaehoon Chung 
273757bff49SJaehoon Chung 	if (cmd->resp_type & MMC_RSP_CRC)
274757bff49SJaehoon Chung 		flags |= DWMCI_CMD_CHECK_CRC;
275757bff49SJaehoon Chung 
276757bff49SJaehoon Chung 	flags |= (cmd->cmdidx | DWMCI_CMD_START | DWMCI_CMD_USE_HOLD_REG);
277757bff49SJaehoon Chung 
278757bff49SJaehoon Chung 	debug("Sending CMD%d\n",cmd->cmdidx);
279757bff49SJaehoon Chung 
280757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMD, flags);
281757bff49SJaehoon Chung 
282757bff49SJaehoon Chung 	for (i = 0; i < retry; i++) {
283757bff49SJaehoon Chung 		mask = dwmci_readl(host, DWMCI_RINTSTS);
284757bff49SJaehoon Chung 		if (mask & DWMCI_INTMSK_CDONE) {
285757bff49SJaehoon Chung 			if (!data)
286757bff49SJaehoon Chung 				dwmci_writel(host, DWMCI_RINTSTS, mask);
287757bff49SJaehoon Chung 			break;
288757bff49SJaehoon Chung 		}
289757bff49SJaehoon Chung 	}
290757bff49SJaehoon Chung 
291f33c9305SPavel Machek 	if (i == retry) {
2921c87ffe8SSimon Glass 		debug("%s: Timeout.\n", __func__);
293915ffa52SJaehoon Chung 		return -ETIMEDOUT;
294f33c9305SPavel Machek 	}
295757bff49SJaehoon Chung 
296757bff49SJaehoon Chung 	if (mask & DWMCI_INTMSK_RTO) {
297f33c9305SPavel Machek 		/*
298f33c9305SPavel Machek 		 * Timeout here is not necessarily fatal. (e)MMC cards
299f33c9305SPavel Machek 		 * will splat here when they receive CMD55 as they do
300f33c9305SPavel Machek 		 * not support this command and that is exactly the way
301f33c9305SPavel Machek 		 * to tell them apart from SD cards. Thus, this output
302f33c9305SPavel Machek 		 * below shall be debug(). eMMC cards also do not favor
303f33c9305SPavel Machek 		 * CMD8, please keep that in mind.
304f33c9305SPavel Machek 		 */
305f33c9305SPavel Machek 		debug("%s: Response Timeout.\n", __func__);
306915ffa52SJaehoon Chung 		return -ETIMEDOUT;
307757bff49SJaehoon Chung 	} else if (mask & DWMCI_INTMSK_RE) {
3081c87ffe8SSimon Glass 		debug("%s: Response Error.\n", __func__);
3091c87ffe8SSimon Glass 		return -EIO;
310757bff49SJaehoon Chung 	}
311757bff49SJaehoon Chung 
312757bff49SJaehoon Chung 
313757bff49SJaehoon Chung 	if (cmd->resp_type & MMC_RSP_PRESENT) {
314757bff49SJaehoon Chung 		if (cmd->resp_type & MMC_RSP_136) {
315757bff49SJaehoon Chung 			cmd->response[0] = dwmci_readl(host, DWMCI_RESP3);
316757bff49SJaehoon Chung 			cmd->response[1] = dwmci_readl(host, DWMCI_RESP2);
317757bff49SJaehoon Chung 			cmd->response[2] = dwmci_readl(host, DWMCI_RESP1);
318757bff49SJaehoon Chung 			cmd->response[3] = dwmci_readl(host, DWMCI_RESP0);
319757bff49SJaehoon Chung 		} else {
320757bff49SJaehoon Chung 			cmd->response[0] = dwmci_readl(host, DWMCI_RESP0);
321757bff49SJaehoon Chung 		}
322757bff49SJaehoon Chung 	}
323757bff49SJaehoon Chung 
324757bff49SJaehoon Chung 	if (data) {
325a65f51b9Shuang lin 		ret = dwmci_data_transfer(host, data);
326757bff49SJaehoon Chung 
327a65f51b9Shuang lin 		/* only dma mode need it */
328a65f51b9Shuang lin 		if (!host->fifo_mode) {
329757bff49SJaehoon Chung 			ctrl = dwmci_readl(host, DWMCI_CTRL);
330757bff49SJaehoon Chung 			ctrl &= ~(DWMCI_DMA_EN);
331757bff49SJaehoon Chung 			dwmci_writel(host, DWMCI_CTRL, ctrl);
3322a7a210eSAlexey Brodkin 			bounce_buffer_stop(&bbstate);
333757bff49SJaehoon Chung 		}
334a65f51b9Shuang lin 	}
335757bff49SJaehoon Chung 
336757bff49SJaehoon Chung 	udelay(100);
337757bff49SJaehoon Chung 
3389042d974SMarek Vasut 	return ret;
339757bff49SJaehoon Chung }
340757bff49SJaehoon Chung 
341757bff49SJaehoon Chung static int dwmci_setup_bus(struct dwmci_host *host, u32 freq)
342757bff49SJaehoon Chung {
343757bff49SJaehoon Chung 	u32 div, status;
344757bff49SJaehoon Chung 	int timeout = 10000;
345757bff49SJaehoon Chung 	unsigned long sclk;
346757bff49SJaehoon Chung 
34724527ef9SZiyuan Xu 	if (freq == 0)
348757bff49SJaehoon Chung 		return 0;
349757bff49SJaehoon Chung 	/*
350f33c9305SPavel Machek 	 * If host->get_mmc_clk isn't defined,
351757bff49SJaehoon Chung 	 * then assume that host->bus_hz is source clock value.
352f33c9305SPavel Machek 	 * host->bus_hz should be set by user.
353757bff49SJaehoon Chung 	 */
354b44fe83aSJaehoon Chung 	if (host->get_mmc_clk)
355e3563f2eSSimon Glass 		sclk = host->get_mmc_clk(host, freq);
356757bff49SJaehoon Chung 	else if (host->bus_hz)
357757bff49SJaehoon Chung 		sclk = host->bus_hz;
358757bff49SJaehoon Chung 	else {
3591c87ffe8SSimon Glass 		debug("%s: Didn't get source clock value.\n", __func__);
360757bff49SJaehoon Chung 		return -EINVAL;
361757bff49SJaehoon Chung 	}
362757bff49SJaehoon Chung 
3636ace153dSChin Liang See 	if (sclk == freq)
3646ace153dSChin Liang See 		div = 0;	/* bypass mode */
3656ace153dSChin Liang See 	else
366757bff49SJaehoon Chung 		div = DIV_ROUND_UP(sclk, 2 * freq);
367757bff49SJaehoon Chung 
368757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKENA, 0);
369757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKSRC, 0);
370757bff49SJaehoon Chung 
371757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKDIV, div);
372757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT |
373757bff49SJaehoon Chung 			DWMCI_CMD_UPD_CLK | DWMCI_CMD_START);
374757bff49SJaehoon Chung 
375757bff49SJaehoon Chung 	do {
376757bff49SJaehoon Chung 		status = dwmci_readl(host, DWMCI_CMD);
377757bff49SJaehoon Chung 		if (timeout-- < 0) {
3781c87ffe8SSimon Glass 			debug("%s: Timeout!\n", __func__);
379757bff49SJaehoon Chung 			return -ETIMEDOUT;
380757bff49SJaehoon Chung 		}
381757bff49SJaehoon Chung 	} while (status & DWMCI_CMD_START);
382757bff49SJaehoon Chung 
383757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKENA, DWMCI_CLKEN_ENABLE |
384757bff49SJaehoon Chung 			DWMCI_CLKEN_LOW_PWR);
385757bff49SJaehoon Chung 
386757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT |
387757bff49SJaehoon Chung 			DWMCI_CMD_UPD_CLK | DWMCI_CMD_START);
388757bff49SJaehoon Chung 
389757bff49SJaehoon Chung 	timeout = 10000;
390757bff49SJaehoon Chung 	do {
391757bff49SJaehoon Chung 		status = dwmci_readl(host, DWMCI_CMD);
392757bff49SJaehoon Chung 		if (timeout-- < 0) {
3931c87ffe8SSimon Glass 			debug("%s: Timeout!\n", __func__);
394757bff49SJaehoon Chung 			return -ETIMEDOUT;
395757bff49SJaehoon Chung 		}
396757bff49SJaehoon Chung 	} while (status & DWMCI_CMD_START);
397757bff49SJaehoon Chung 
398757bff49SJaehoon Chung 	host->clock = freq;
399757bff49SJaehoon Chung 
400757bff49SJaehoon Chung 	return 0;
401757bff49SJaehoon Chung }
402757bff49SJaehoon Chung 
403e7881d85SSimon Glass #ifdef CONFIG_DM_MMC
404ba0e56e1SZiyuan Xu static bool dwmci_card_busy(struct udevice *dev)
405ba0e56e1SZiyuan Xu {
406ba0e56e1SZiyuan Xu 	struct mmc *mmc = mmc_get_mmc_dev(dev);
407ba0e56e1SZiyuan Xu #else
408ba0e56e1SZiyuan Xu static bool dwmci_card_busy(struct mmc *mmc)
409ba0e56e1SZiyuan Xu {
410ba0e56e1SZiyuan Xu #endif
411ba0e56e1SZiyuan Xu 	u32 status;
412ba0e56e1SZiyuan Xu 	struct dwmci_host *host = (struct dwmci_host *)mmc->priv;
413ba0e56e1SZiyuan Xu 
414ba0e56e1SZiyuan Xu 	/*
415ba0e56e1SZiyuan Xu 	 * Check the busy bit which is low when DAT[3:0]
416ba0e56e1SZiyuan Xu 	 * (the data lines) are 0000
417ba0e56e1SZiyuan Xu 	 */
418ba0e56e1SZiyuan Xu 	status = dwmci_readl(host, DWMCI_STATUS);
419ba0e56e1SZiyuan Xu 
420ba0e56e1SZiyuan Xu 	return !!(status & DWMCI_BUSY);
421ba0e56e1SZiyuan Xu }
422ba0e56e1SZiyuan Xu 
423ba0e56e1SZiyuan Xu #ifdef CONFIG_DM_MMC
4248c921dceSZiyuan Xu static int dwmci_execute_tuning(struct udevice *dev, u32 opcode)
4258c921dceSZiyuan Xu {
4268c921dceSZiyuan Xu 	struct mmc *mmc = mmc_get_mmc_dev(dev);
4278c921dceSZiyuan Xu #else
4288c921dceSZiyuan Xu static int dwmci_execute_tuning(struct mmc *mmc, u32 opcode)
4298c921dceSZiyuan Xu {
4308c921dceSZiyuan Xu #endif
4318c921dceSZiyuan Xu 	struct dwmci_host *host = (struct dwmci_host *)mmc->priv;
4328c921dceSZiyuan Xu 
4338c921dceSZiyuan Xu 	if (!host->execute_tuning)
4348c921dceSZiyuan Xu 		return -EIO;
4358c921dceSZiyuan Xu 
4368c921dceSZiyuan Xu 	return host->execute_tuning(host, opcode);
4378c921dceSZiyuan Xu }
4388c921dceSZiyuan Xu 
4398c921dceSZiyuan Xu #ifdef CONFIG_DM_MMC
4405628347fSJaehoon Chung static int dwmci_set_ios(struct udevice *dev)
441691272feSSimon Glass {
442691272feSSimon Glass 	struct mmc *mmc = mmc_get_mmc_dev(dev);
443691272feSSimon Glass #else
44407b0b9c0SJaehoon Chung static int dwmci_set_ios(struct mmc *mmc)
445757bff49SJaehoon Chung {
446691272feSSimon Glass #endif
447045bdcd0SJaehoon Chung 	struct dwmci_host *host = (struct dwmci_host *)mmc->priv;
448045bdcd0SJaehoon Chung 	u32 ctype, regs;
449757bff49SJaehoon Chung 
450757bff49SJaehoon Chung 	debug("Buswidth = %d, clock: %d\n", mmc->bus_width, mmc->clock);
451757bff49SJaehoon Chung 
452757bff49SJaehoon Chung 	dwmci_setup_bus(host, mmc->clock);
453757bff49SJaehoon Chung 	switch (mmc->bus_width) {
454757bff49SJaehoon Chung 	case 8:
455757bff49SJaehoon Chung 		ctype = DWMCI_CTYPE_8BIT;
456757bff49SJaehoon Chung 		break;
457757bff49SJaehoon Chung 	case 4:
458757bff49SJaehoon Chung 		ctype = DWMCI_CTYPE_4BIT;
459757bff49SJaehoon Chung 		break;
460757bff49SJaehoon Chung 	default:
461757bff49SJaehoon Chung 		ctype = DWMCI_CTYPE_1BIT;
462757bff49SJaehoon Chung 		break;
463757bff49SJaehoon Chung 	}
464757bff49SJaehoon Chung 
465757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CTYPE, ctype);
466757bff49SJaehoon Chung 
467045bdcd0SJaehoon Chung 	regs = dwmci_readl(host, DWMCI_UHS_REG);
468caa21a21SZiyuan Xu 	if (mmc_card_ddr(mmc))
469045bdcd0SJaehoon Chung 		regs |= DWMCI_DDR_MODE;
470045bdcd0SJaehoon Chung 	else
471afc9e2b5SJaehoon Chung 		regs &= ~DWMCI_DDR_MODE;
472045bdcd0SJaehoon Chung 
473045bdcd0SJaehoon Chung 	dwmci_writel(host, DWMCI_UHS_REG, regs);
474045bdcd0SJaehoon Chung 
475757bff49SJaehoon Chung 	if (host->clksel)
476757bff49SJaehoon Chung 		host->clksel(host);
47707b0b9c0SJaehoon Chung 
478691272feSSimon Glass 	return 0;
479757bff49SJaehoon Chung }
480757bff49SJaehoon Chung 
481757bff49SJaehoon Chung static int dwmci_init(struct mmc *mmc)
482757bff49SJaehoon Chung {
48393bfd616SPantelis Antoniou 	struct dwmci_host *host = mmc->priv;
484757bff49SJaehoon Chung 
48518ab6755SJaehoon Chung 	if (host->board_init)
48618ab6755SJaehoon Chung 		host->board_init(host);
4876f0b7caaSRajeshwari Shinde 
488757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_PWREN, 1);
489757bff49SJaehoon Chung 
490757bff49SJaehoon Chung 	if (!dwmci_wait_reset(host, DWMCI_RESET_ALL)) {
4911c87ffe8SSimon Glass 		debug("%s[%d] Fail-reset!!\n", __func__, __LINE__);
4921c87ffe8SSimon Glass 		return -EIO;
493757bff49SJaehoon Chung 	}
494757bff49SJaehoon Chung 
4959c50e35fSAmar 	/* Enumerate at 400KHz */
49693bfd616SPantelis Antoniou 	dwmci_setup_bus(host, mmc->cfg->f_min);
4979c50e35fSAmar 
498757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_RINTSTS, 0xFFFFFFFF);
499757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_INTMASK, 0);
500757bff49SJaehoon Chung 
501757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_TMOUT, 0xFFFFFFFF);
502757bff49SJaehoon Chung 
503757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_IDINTEN, 0);
504757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BMOD, 1);
505757bff49SJaehoon Chung 
506760177dfSSimon Glass 	if (!host->fifoth_val) {
507760177dfSSimon Glass 		uint32_t fifo_size;
508760177dfSSimon Glass 
509760177dfSSimon Glass 		fifo_size = dwmci_readl(host, DWMCI_FIFOTH);
510760177dfSSimon Glass 		fifo_size = ((fifo_size & RX_WMARK_MASK) >> RX_WMARK_SHIFT) + 1;
511760177dfSSimon Glass 		host->fifoth_val = MSIZE(0x2) | RX_WMARK(fifo_size / 2 - 1) |
512760177dfSSimon Glass 				TX_WMARK(fifo_size / 2);
5139108b315SAlexey Brodkin 	}
514760177dfSSimon Glass 	dwmci_writel(host, DWMCI_FIFOTH, host->fifoth_val);
515757bff49SJaehoon Chung 
516757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKENA, 0);
517757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKSRC, 0);
518757bff49SJaehoon Chung 
519757bff49SJaehoon Chung 	return 0;
520757bff49SJaehoon Chung }
521757bff49SJaehoon Chung 
522e7881d85SSimon Glass #ifdef CONFIG_DM_MMC
523691272feSSimon Glass int dwmci_probe(struct udevice *dev)
524691272feSSimon Glass {
525691272feSSimon Glass 	struct mmc *mmc = mmc_get_mmc_dev(dev);
526691272feSSimon Glass 
527691272feSSimon Glass 	return dwmci_init(mmc);
528691272feSSimon Glass }
529691272feSSimon Glass 
530691272feSSimon Glass const struct dm_mmc_ops dm_dwmci_ops = {
531ba0e56e1SZiyuan Xu 	.card_busy	= dwmci_card_busy,
532691272feSSimon Glass 	.send_cmd	= dwmci_send_cmd,
533691272feSSimon Glass 	.set_ios	= dwmci_set_ios,
5348c921dceSZiyuan Xu 	.execute_tuning	= dwmci_execute_tuning,
535691272feSSimon Glass };
536691272feSSimon Glass 
537691272feSSimon Glass #else
538ab769f22SPantelis Antoniou static const struct mmc_ops dwmci_ops = {
539ba0e56e1SZiyuan Xu 	.card_busy	= dwmci_card_busy,
540ab769f22SPantelis Antoniou 	.send_cmd	= dwmci_send_cmd,
541ab769f22SPantelis Antoniou 	.set_ios	= dwmci_set_ios,
542ab769f22SPantelis Antoniou 	.init		= dwmci_init,
5438c921dceSZiyuan Xu 	.execute_tuning	= dwmci_execute_tuning,
544ab769f22SPantelis Antoniou };
545691272feSSimon Glass #endif
546ab769f22SPantelis Antoniou 
547e5113c33SJaehoon Chung void dwmci_setup_cfg(struct mmc_config *cfg, struct dwmci_host *host,
548e5113c33SJaehoon Chung 		u32 max_clk, u32 min_clk)
5495e6ff810SSimon Glass {
550e5113c33SJaehoon Chung 	cfg->name = host->name;
551e7881d85SSimon Glass #ifndef CONFIG_DM_MMC
5525e6ff810SSimon Glass 	cfg->ops = &dwmci_ops;
553691272feSSimon Glass #endif
5545e6ff810SSimon Glass 	cfg->f_min = min_clk;
5555e6ff810SSimon Glass 	cfg->f_max = max_clk;
5565e6ff810SSimon Glass 
5575e6ff810SSimon Glass 	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
5585e6ff810SSimon Glass 
559e5113c33SJaehoon Chung 	cfg->host_caps = host->caps;
5605e6ff810SSimon Glass 
561e5113c33SJaehoon Chung 	if (host->buswidth == 8) {
562*c1cfa99bSZiyuan Xu 		cfg->host_caps |= MMC_MODE_8BIT | MMC_MODE_4BIT;
5635e6ff810SSimon Glass 	} else {
5645e6ff810SSimon Glass 		cfg->host_caps |= MMC_MODE_4BIT;
5655e6ff810SSimon Glass 		cfg->host_caps &= ~MMC_MODE_8BIT;
5665e6ff810SSimon Glass 	}
5675e6ff810SSimon Glass 	cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz;
5685e6ff810SSimon Glass 
5695e6ff810SSimon Glass 	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
5705e6ff810SSimon Glass }
5715e6ff810SSimon Glass 
5725e6ff810SSimon Glass #ifdef CONFIG_BLK
5735e6ff810SSimon Glass int dwmci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
5745e6ff810SSimon Glass {
5755e6ff810SSimon Glass 	return mmc_bind(dev, mmc, cfg);
5765e6ff810SSimon Glass }
5775e6ff810SSimon Glass #else
578757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk)
579757bff49SJaehoon Chung {
580e5113c33SJaehoon Chung 	dwmci_setup_cfg(&host->cfg, host, max_clk, min_clk);
581757bff49SJaehoon Chung 
58293bfd616SPantelis Antoniou 	host->mmc = mmc_create(&host->cfg, host);
58393bfd616SPantelis Antoniou 	if (host->mmc == NULL)
58493bfd616SPantelis Antoniou 		return -1;
58593bfd616SPantelis Antoniou 
58693bfd616SPantelis Antoniou 	return 0;
587757bff49SJaehoon Chung }
5885e6ff810SSimon Glass #endif
589