xref: /rk3399_rockchip-uboot/drivers/mmc/dw_mmc.c (revision 9b5b8b6ee19de9b6c1a701e8e6faa16ffe951a58)
1757bff49SJaehoon Chung /*
2757bff49SJaehoon Chung  * (C) Copyright 2012 SAMSUNG Electronics
3757bff49SJaehoon Chung  * Jaehoon Chung <jh80.chung@samsung.com>
4757bff49SJaehoon Chung  * Rajeshawari Shinde <rajeshwari.s@samsung.com>
5757bff49SJaehoon Chung  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7757bff49SJaehoon Chung  */
8757bff49SJaehoon Chung 
92a7a210eSAlexey Brodkin #include <bouncebuf.h>
10757bff49SJaehoon Chung #include <common.h>
111c87ffe8SSimon Glass #include <errno.h>
12757bff49SJaehoon Chung #include <malloc.h>
13cf92e05cSSimon Glass #include <memalign.h>
14757bff49SJaehoon Chung #include <mmc.h>
15757bff49SJaehoon Chung #include <dwmmc.h>
16757bff49SJaehoon Chung #include <asm-generic/errno.h>
17757bff49SJaehoon Chung 
18757bff49SJaehoon Chung #define PAGE_SIZE 4096
19757bff49SJaehoon Chung 
20757bff49SJaehoon Chung static int dwmci_wait_reset(struct dwmci_host *host, u32 value)
21757bff49SJaehoon Chung {
22757bff49SJaehoon Chung 	unsigned long timeout = 1000;
23757bff49SJaehoon Chung 	u32 ctrl;
24757bff49SJaehoon Chung 
25757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CTRL, value);
26757bff49SJaehoon Chung 
27757bff49SJaehoon Chung 	while (timeout--) {
28757bff49SJaehoon Chung 		ctrl = dwmci_readl(host, DWMCI_CTRL);
29757bff49SJaehoon Chung 		if (!(ctrl & DWMCI_RESET_ALL))
30757bff49SJaehoon Chung 			return 1;
31757bff49SJaehoon Chung 	}
32757bff49SJaehoon Chung 	return 0;
33757bff49SJaehoon Chung }
34757bff49SJaehoon Chung 
35757bff49SJaehoon Chung static void dwmci_set_idma_desc(struct dwmci_idmac *idmac,
36757bff49SJaehoon Chung 		u32 desc0, u32 desc1, u32 desc2)
37757bff49SJaehoon Chung {
38757bff49SJaehoon Chung 	struct dwmci_idmac *desc = idmac;
39757bff49SJaehoon Chung 
40757bff49SJaehoon Chung 	desc->flags = desc0;
41757bff49SJaehoon Chung 	desc->cnt = desc1;
42757bff49SJaehoon Chung 	desc->addr = desc2;
4341f7be3cSPrabhakar Kushwaha 	desc->next_addr = (ulong)desc + sizeof(struct dwmci_idmac);
44757bff49SJaehoon Chung }
45757bff49SJaehoon Chung 
46757bff49SJaehoon Chung static void dwmci_prepare_data(struct dwmci_host *host,
472a7a210eSAlexey Brodkin 			       struct mmc_data *data,
482a7a210eSAlexey Brodkin 			       struct dwmci_idmac *cur_idmac,
492a7a210eSAlexey Brodkin 			       void *bounce_buffer)
50757bff49SJaehoon Chung {
51757bff49SJaehoon Chung 	unsigned long ctrl;
52757bff49SJaehoon Chung 	unsigned int i = 0, flags, cnt, blk_cnt;
532a7a210eSAlexey Brodkin 	ulong data_start, data_end;
54757bff49SJaehoon Chung 
55757bff49SJaehoon Chung 
56757bff49SJaehoon Chung 	blk_cnt = data->blocks;
57757bff49SJaehoon Chung 
58757bff49SJaehoon Chung 	dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET);
59757bff49SJaehoon Chung 
60757bff49SJaehoon Chung 	data_start = (ulong)cur_idmac;
6141f7be3cSPrabhakar Kushwaha 	dwmci_writel(host, DWMCI_DBADDR, (ulong)cur_idmac);
62757bff49SJaehoon Chung 
63757bff49SJaehoon Chung 	do {
64757bff49SJaehoon Chung 		flags = DWMCI_IDMAC_OWN | DWMCI_IDMAC_CH ;
65757bff49SJaehoon Chung 		flags |= (i == 0) ? DWMCI_IDMAC_FS : 0;
66757bff49SJaehoon Chung 		if (blk_cnt <= 8) {
67757bff49SJaehoon Chung 			flags |= DWMCI_IDMAC_LD;
68757bff49SJaehoon Chung 			cnt = data->blocksize * blk_cnt;
69757bff49SJaehoon Chung 		} else
70757bff49SJaehoon Chung 			cnt = data->blocksize * 8;
71757bff49SJaehoon Chung 
72757bff49SJaehoon Chung 		dwmci_set_idma_desc(cur_idmac, flags, cnt,
7341f7be3cSPrabhakar Kushwaha 				    (ulong)bounce_buffer + (i * PAGE_SIZE));
74757bff49SJaehoon Chung 
7521bd5761SMischa Jonker 		if (blk_cnt <= 8)
76757bff49SJaehoon Chung 			break;
77757bff49SJaehoon Chung 		blk_cnt -= 8;
78757bff49SJaehoon Chung 		cur_idmac++;
79757bff49SJaehoon Chung 		i++;
80757bff49SJaehoon Chung 	} while(1);
81757bff49SJaehoon Chung 
82757bff49SJaehoon Chung 	data_end = (ulong)cur_idmac;
83757bff49SJaehoon Chung 	flush_dcache_range(data_start, data_end + ARCH_DMA_MINALIGN);
84757bff49SJaehoon Chung 
85757bff49SJaehoon Chung 	ctrl = dwmci_readl(host, DWMCI_CTRL);
86757bff49SJaehoon Chung 	ctrl |= DWMCI_IDMAC_EN | DWMCI_DMA_EN;
87757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CTRL, ctrl);
88757bff49SJaehoon Chung 
89757bff49SJaehoon Chung 	ctrl = dwmci_readl(host, DWMCI_BMOD);
90757bff49SJaehoon Chung 	ctrl |= DWMCI_BMOD_IDMAC_FB | DWMCI_BMOD_IDMAC_EN;
91757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BMOD, ctrl);
92757bff49SJaehoon Chung 
93757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize);
94757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BYTCNT, data->blocksize * data->blocks);
95757bff49SJaehoon Chung }
96757bff49SJaehoon Chung 
97a65f51b9Shuang lin static int dwmci_data_transfer(struct dwmci_host *host, struct mmc_data *data)
98f382eb83Shuang lin {
99f382eb83Shuang lin 	int ret = 0;
100a65f51b9Shuang lin 	u32 timeout = 240000;
101a65f51b9Shuang lin 	u32 mask, size, i, len = 0;
102a65f51b9Shuang lin 	u32 *buf = NULL;
103f382eb83Shuang lin 	ulong start = get_timer(0);
104a65f51b9Shuang lin 	u32 fifo_depth = (((host->fifoth_val & RX_WMARK_MASK) >>
105a65f51b9Shuang lin 			    RX_WMARK_SHIFT) + 1) * 2;
106a65f51b9Shuang lin 
107a65f51b9Shuang lin 	size = data->blocksize * data->blocks / 4;
108a65f51b9Shuang lin 	if (data->flags == MMC_DATA_READ)
109a65f51b9Shuang lin 		buf = (unsigned int *)data->dest;
110a65f51b9Shuang lin 	else
111a65f51b9Shuang lin 		buf = (unsigned int *)data->src;
112f382eb83Shuang lin 
113f382eb83Shuang lin 	for (;;) {
114f382eb83Shuang lin 		mask = dwmci_readl(host, DWMCI_RINTSTS);
115f382eb83Shuang lin 		/* Error during data transfer. */
116f382eb83Shuang lin 		if (mask & (DWMCI_DATA_ERR | DWMCI_DATA_TOUT)) {
117f382eb83Shuang lin 			debug("%s: DATA ERROR!\n", __func__);
118f382eb83Shuang lin 			ret = -EINVAL;
119f382eb83Shuang lin 			break;
120f382eb83Shuang lin 		}
121f382eb83Shuang lin 
122a65f51b9Shuang lin 		if (host->fifo_mode && size) {
123a65f51b9Shuang lin 			if (data->flags == MMC_DATA_READ) {
124a65f51b9Shuang lin 				if ((dwmci_readl(host, DWMCI_RINTSTS) &&
125a65f51b9Shuang lin 				     DWMCI_INTMSK_RXDR)) {
126a65f51b9Shuang lin 					len = dwmci_readl(host, DWMCI_STATUS);
127a65f51b9Shuang lin 					len = (len >> DWMCI_FIFO_SHIFT) &
128a65f51b9Shuang lin 						    DWMCI_FIFO_MASK;
129a65f51b9Shuang lin 					for (i = 0; i < len; i++)
130a65f51b9Shuang lin 						*buf++ =
131a65f51b9Shuang lin 						dwmci_readl(host, DWMCI_DATA);
132a65f51b9Shuang lin 					dwmci_writel(host, DWMCI_RINTSTS,
133a65f51b9Shuang lin 						     DWMCI_INTMSK_RXDR);
134a65f51b9Shuang lin 				}
135a65f51b9Shuang lin 			} else {
136a65f51b9Shuang lin 				if ((dwmci_readl(host, DWMCI_RINTSTS) &&
137a65f51b9Shuang lin 				     DWMCI_INTMSK_TXDR)) {
138a65f51b9Shuang lin 					len = dwmci_readl(host, DWMCI_STATUS);
139a65f51b9Shuang lin 					len = fifo_depth - ((len >>
140a65f51b9Shuang lin 						   DWMCI_FIFO_SHIFT) &
141a65f51b9Shuang lin 						   DWMCI_FIFO_MASK);
142a65f51b9Shuang lin 					for (i = 0; i < len; i++)
143a65f51b9Shuang lin 						dwmci_writel(host, DWMCI_DATA,
144a65f51b9Shuang lin 							     *buf++);
145a65f51b9Shuang lin 					dwmci_writel(host, DWMCI_RINTSTS,
146a65f51b9Shuang lin 						     DWMCI_INTMSK_TXDR);
147a65f51b9Shuang lin 				}
148a65f51b9Shuang lin 			}
149a65f51b9Shuang lin 			size = size > len ? (size - len) : 0;
150a65f51b9Shuang lin 		}
151a65f51b9Shuang lin 
152f382eb83Shuang lin 		/* Data arrived correctly. */
153f382eb83Shuang lin 		if (mask & DWMCI_INTMSK_DTO) {
154f382eb83Shuang lin 			ret = 0;
155f382eb83Shuang lin 			break;
156f382eb83Shuang lin 		}
157f382eb83Shuang lin 
158f382eb83Shuang lin 		/* Check for timeout. */
159f382eb83Shuang lin 		if (get_timer(start) > timeout) {
160f382eb83Shuang lin 			debug("%s: Timeout waiting for data!\n",
161f382eb83Shuang lin 			      __func__);
162f382eb83Shuang lin 			ret = TIMEOUT;
163f382eb83Shuang lin 			break;
164f382eb83Shuang lin 		}
165f382eb83Shuang lin 	}
166f382eb83Shuang lin 
167f382eb83Shuang lin 	dwmci_writel(host, DWMCI_RINTSTS, mask);
168f382eb83Shuang lin 
169f382eb83Shuang lin 	return ret;
170f382eb83Shuang lin }
171f382eb83Shuang lin 
172757bff49SJaehoon Chung static int dwmci_set_transfer_mode(struct dwmci_host *host,
173757bff49SJaehoon Chung 		struct mmc_data *data)
174757bff49SJaehoon Chung {
175757bff49SJaehoon Chung 	unsigned long mode;
176757bff49SJaehoon Chung 
177757bff49SJaehoon Chung 	mode = DWMCI_CMD_DATA_EXP;
178757bff49SJaehoon Chung 	if (data->flags & MMC_DATA_WRITE)
179757bff49SJaehoon Chung 		mode |= DWMCI_CMD_RW;
180757bff49SJaehoon Chung 
181757bff49SJaehoon Chung 	return mode;
182757bff49SJaehoon Chung }
183757bff49SJaehoon Chung 
184757bff49SJaehoon Chung static int dwmci_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
185757bff49SJaehoon Chung 		struct mmc_data *data)
186757bff49SJaehoon Chung {
18793bfd616SPantelis Antoniou 	struct dwmci_host *host = mmc->priv;
1882136d226SMischa Jonker 	ALLOC_CACHE_ALIGN_BUFFER(struct dwmci_idmac, cur_idmac,
18921bd5761SMischa Jonker 				 data ? DIV_ROUND_UP(data->blocks, 8) : 0);
1909042d974SMarek Vasut 	int ret = 0, flags = 0, i;
191757bff49SJaehoon Chung 	unsigned int timeout = 100000;
192*9b5b8b6eSAlexander Graf 	u32 retry = 100000;
193757bff49SJaehoon Chung 	u32 mask, ctrl;
1949c50e35fSAmar 	ulong start = get_timer(0);
1952a7a210eSAlexey Brodkin 	struct bounce_buffer bbstate;
196757bff49SJaehoon Chung 
197757bff49SJaehoon Chung 	while (dwmci_readl(host, DWMCI_STATUS) & DWMCI_BUSY) {
1989c50e35fSAmar 		if (get_timer(start) > timeout) {
1991c87ffe8SSimon Glass 			debug("%s: Timeout on data busy\n", __func__);
200757bff49SJaehoon Chung 			return TIMEOUT;
201757bff49SJaehoon Chung 		}
202757bff49SJaehoon Chung 	}
203757bff49SJaehoon Chung 
204757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_RINTSTS, DWMCI_INTMSK_ALL);
205757bff49SJaehoon Chung 
2062a7a210eSAlexey Brodkin 	if (data) {
207a65f51b9Shuang lin 		if (host->fifo_mode) {
208a65f51b9Shuang lin 			dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize);
209a65f51b9Shuang lin 			dwmci_writel(host, DWMCI_BYTCNT,
210a65f51b9Shuang lin 				     data->blocksize * data->blocks);
211a65f51b9Shuang lin 			dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET);
212a65f51b9Shuang lin 		} else {
2132a7a210eSAlexey Brodkin 			if (data->flags == MMC_DATA_READ) {
2142a7a210eSAlexey Brodkin 				bounce_buffer_start(&bbstate, (void*)data->dest,
2152a7a210eSAlexey Brodkin 						data->blocksize *
2162a7a210eSAlexey Brodkin 						data->blocks, GEN_BB_WRITE);
2172a7a210eSAlexey Brodkin 			} else {
2182a7a210eSAlexey Brodkin 				bounce_buffer_start(&bbstate, (void*)data->src,
2192a7a210eSAlexey Brodkin 						data->blocksize *
2202a7a210eSAlexey Brodkin 						data->blocks, GEN_BB_READ);
2212a7a210eSAlexey Brodkin 			}
2222a7a210eSAlexey Brodkin 			dwmci_prepare_data(host, data, cur_idmac,
2232a7a210eSAlexey Brodkin 					   bbstate.bounce_buffer);
2242a7a210eSAlexey Brodkin 		}
225a65f51b9Shuang lin 	}
226757bff49SJaehoon Chung 
227757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMDARG, cmd->cmdarg);
228757bff49SJaehoon Chung 
229757bff49SJaehoon Chung 	if (data)
230757bff49SJaehoon Chung 		flags = dwmci_set_transfer_mode(host, data);
231757bff49SJaehoon Chung 
232757bff49SJaehoon Chung 	if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY))
233757bff49SJaehoon Chung 		return -1;
234757bff49SJaehoon Chung 
235757bff49SJaehoon Chung 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
236757bff49SJaehoon Chung 		flags |= DWMCI_CMD_ABORT_STOP;
237757bff49SJaehoon Chung 	else
238757bff49SJaehoon Chung 		flags |= DWMCI_CMD_PRV_DAT_WAIT;
239757bff49SJaehoon Chung 
240757bff49SJaehoon Chung 	if (cmd->resp_type & MMC_RSP_PRESENT) {
241757bff49SJaehoon Chung 		flags |= DWMCI_CMD_RESP_EXP;
242757bff49SJaehoon Chung 		if (cmd->resp_type & MMC_RSP_136)
243757bff49SJaehoon Chung 			flags |= DWMCI_CMD_RESP_LENGTH;
244757bff49SJaehoon Chung 	}
245757bff49SJaehoon Chung 
246757bff49SJaehoon Chung 	if (cmd->resp_type & MMC_RSP_CRC)
247757bff49SJaehoon Chung 		flags |= DWMCI_CMD_CHECK_CRC;
248757bff49SJaehoon Chung 
249757bff49SJaehoon Chung 	flags |= (cmd->cmdidx | DWMCI_CMD_START | DWMCI_CMD_USE_HOLD_REG);
250757bff49SJaehoon Chung 
251757bff49SJaehoon Chung 	debug("Sending CMD%d\n",cmd->cmdidx);
252757bff49SJaehoon Chung 
253757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMD, flags);
254757bff49SJaehoon Chung 
255757bff49SJaehoon Chung 	for (i = 0; i < retry; i++) {
256757bff49SJaehoon Chung 		mask = dwmci_readl(host, DWMCI_RINTSTS);
257757bff49SJaehoon Chung 		if (mask & DWMCI_INTMSK_CDONE) {
258757bff49SJaehoon Chung 			if (!data)
259757bff49SJaehoon Chung 				dwmci_writel(host, DWMCI_RINTSTS, mask);
260757bff49SJaehoon Chung 			break;
261757bff49SJaehoon Chung 		}
262757bff49SJaehoon Chung 	}
263757bff49SJaehoon Chung 
264f33c9305SPavel Machek 	if (i == retry) {
2651c87ffe8SSimon Glass 		debug("%s: Timeout.\n", __func__);
266757bff49SJaehoon Chung 		return TIMEOUT;
267f33c9305SPavel Machek 	}
268757bff49SJaehoon Chung 
269757bff49SJaehoon Chung 	if (mask & DWMCI_INTMSK_RTO) {
270f33c9305SPavel Machek 		/*
271f33c9305SPavel Machek 		 * Timeout here is not necessarily fatal. (e)MMC cards
272f33c9305SPavel Machek 		 * will splat here when they receive CMD55 as they do
273f33c9305SPavel Machek 		 * not support this command and that is exactly the way
274f33c9305SPavel Machek 		 * to tell them apart from SD cards. Thus, this output
275f33c9305SPavel Machek 		 * below shall be debug(). eMMC cards also do not favor
276f33c9305SPavel Machek 		 * CMD8, please keep that in mind.
277f33c9305SPavel Machek 		 */
278f33c9305SPavel Machek 		debug("%s: Response Timeout.\n", __func__);
279757bff49SJaehoon Chung 		return TIMEOUT;
280757bff49SJaehoon Chung 	} else if (mask & DWMCI_INTMSK_RE) {
2811c87ffe8SSimon Glass 		debug("%s: Response Error.\n", __func__);
2821c87ffe8SSimon Glass 		return -EIO;
283757bff49SJaehoon Chung 	}
284757bff49SJaehoon Chung 
285757bff49SJaehoon Chung 
286757bff49SJaehoon Chung 	if (cmd->resp_type & MMC_RSP_PRESENT) {
287757bff49SJaehoon Chung 		if (cmd->resp_type & MMC_RSP_136) {
288757bff49SJaehoon Chung 			cmd->response[0] = dwmci_readl(host, DWMCI_RESP3);
289757bff49SJaehoon Chung 			cmd->response[1] = dwmci_readl(host, DWMCI_RESP2);
290757bff49SJaehoon Chung 			cmd->response[2] = dwmci_readl(host, DWMCI_RESP1);
291757bff49SJaehoon Chung 			cmd->response[3] = dwmci_readl(host, DWMCI_RESP0);
292757bff49SJaehoon Chung 		} else {
293757bff49SJaehoon Chung 			cmd->response[0] = dwmci_readl(host, DWMCI_RESP0);
294757bff49SJaehoon Chung 		}
295757bff49SJaehoon Chung 	}
296757bff49SJaehoon Chung 
297757bff49SJaehoon Chung 	if (data) {
298a65f51b9Shuang lin 		ret = dwmci_data_transfer(host, data);
299757bff49SJaehoon Chung 
300a65f51b9Shuang lin 		/* only dma mode need it */
301a65f51b9Shuang lin 		if (!host->fifo_mode) {
302757bff49SJaehoon Chung 			ctrl = dwmci_readl(host, DWMCI_CTRL);
303757bff49SJaehoon Chung 			ctrl &= ~(DWMCI_DMA_EN);
304757bff49SJaehoon Chung 			dwmci_writel(host, DWMCI_CTRL, ctrl);
3052a7a210eSAlexey Brodkin 			bounce_buffer_stop(&bbstate);
306757bff49SJaehoon Chung 		}
307a65f51b9Shuang lin 	}
308757bff49SJaehoon Chung 
309757bff49SJaehoon Chung 	udelay(100);
310757bff49SJaehoon Chung 
3119042d974SMarek Vasut 	return ret;
312757bff49SJaehoon Chung }
313757bff49SJaehoon Chung 
314757bff49SJaehoon Chung static int dwmci_setup_bus(struct dwmci_host *host, u32 freq)
315757bff49SJaehoon Chung {
316757bff49SJaehoon Chung 	u32 div, status;
317757bff49SJaehoon Chung 	int timeout = 10000;
318757bff49SJaehoon Chung 	unsigned long sclk;
319757bff49SJaehoon Chung 
3209c50e35fSAmar 	if ((freq == host->clock) || (freq == 0))
321757bff49SJaehoon Chung 		return 0;
322757bff49SJaehoon Chung 	/*
323f33c9305SPavel Machek 	 * If host->get_mmc_clk isn't defined,
324757bff49SJaehoon Chung 	 * then assume that host->bus_hz is source clock value.
325f33c9305SPavel Machek 	 * host->bus_hz should be set by user.
326757bff49SJaehoon Chung 	 */
327b44fe83aSJaehoon Chung 	if (host->get_mmc_clk)
328e3563f2eSSimon Glass 		sclk = host->get_mmc_clk(host, freq);
329757bff49SJaehoon Chung 	else if (host->bus_hz)
330757bff49SJaehoon Chung 		sclk = host->bus_hz;
331757bff49SJaehoon Chung 	else {
3321c87ffe8SSimon Glass 		debug("%s: Didn't get source clock value.\n", __func__);
333757bff49SJaehoon Chung 		return -EINVAL;
334757bff49SJaehoon Chung 	}
335757bff49SJaehoon Chung 
3366ace153dSChin Liang See 	if (sclk == freq)
3376ace153dSChin Liang See 		div = 0;	/* bypass mode */
3386ace153dSChin Liang See 	else
339757bff49SJaehoon Chung 		div = DIV_ROUND_UP(sclk, 2 * freq);
340757bff49SJaehoon Chung 
341757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKENA, 0);
342757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKSRC, 0);
343757bff49SJaehoon Chung 
344757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKDIV, div);
345757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT |
346757bff49SJaehoon Chung 			DWMCI_CMD_UPD_CLK | DWMCI_CMD_START);
347757bff49SJaehoon Chung 
348757bff49SJaehoon Chung 	do {
349757bff49SJaehoon Chung 		status = dwmci_readl(host, DWMCI_CMD);
350757bff49SJaehoon Chung 		if (timeout-- < 0) {
3511c87ffe8SSimon Glass 			debug("%s: Timeout!\n", __func__);
352757bff49SJaehoon Chung 			return -ETIMEDOUT;
353757bff49SJaehoon Chung 		}
354757bff49SJaehoon Chung 	} while (status & DWMCI_CMD_START);
355757bff49SJaehoon Chung 
356757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKENA, DWMCI_CLKEN_ENABLE |
357757bff49SJaehoon Chung 			DWMCI_CLKEN_LOW_PWR);
358757bff49SJaehoon Chung 
359757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT |
360757bff49SJaehoon Chung 			DWMCI_CMD_UPD_CLK | DWMCI_CMD_START);
361757bff49SJaehoon Chung 
362757bff49SJaehoon Chung 	timeout = 10000;
363757bff49SJaehoon Chung 	do {
364757bff49SJaehoon Chung 		status = dwmci_readl(host, DWMCI_CMD);
365757bff49SJaehoon Chung 		if (timeout-- < 0) {
3661c87ffe8SSimon Glass 			debug("%s: Timeout!\n", __func__);
367757bff49SJaehoon Chung 			return -ETIMEDOUT;
368757bff49SJaehoon Chung 		}
369757bff49SJaehoon Chung 	} while (status & DWMCI_CMD_START);
370757bff49SJaehoon Chung 
371757bff49SJaehoon Chung 	host->clock = freq;
372757bff49SJaehoon Chung 
373757bff49SJaehoon Chung 	return 0;
374757bff49SJaehoon Chung }
375757bff49SJaehoon Chung 
376757bff49SJaehoon Chung static void dwmci_set_ios(struct mmc *mmc)
377757bff49SJaehoon Chung {
378045bdcd0SJaehoon Chung 	struct dwmci_host *host = (struct dwmci_host *)mmc->priv;
379045bdcd0SJaehoon Chung 	u32 ctype, regs;
380757bff49SJaehoon Chung 
381757bff49SJaehoon Chung 	debug("Buswidth = %d, clock: %d\n", mmc->bus_width, mmc->clock);
382757bff49SJaehoon Chung 
383757bff49SJaehoon Chung 	dwmci_setup_bus(host, mmc->clock);
384757bff49SJaehoon Chung 	switch (mmc->bus_width) {
385757bff49SJaehoon Chung 	case 8:
386757bff49SJaehoon Chung 		ctype = DWMCI_CTYPE_8BIT;
387757bff49SJaehoon Chung 		break;
388757bff49SJaehoon Chung 	case 4:
389757bff49SJaehoon Chung 		ctype = DWMCI_CTYPE_4BIT;
390757bff49SJaehoon Chung 		break;
391757bff49SJaehoon Chung 	default:
392757bff49SJaehoon Chung 		ctype = DWMCI_CTYPE_1BIT;
393757bff49SJaehoon Chung 		break;
394757bff49SJaehoon Chung 	}
395757bff49SJaehoon Chung 
396757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CTYPE, ctype);
397757bff49SJaehoon Chung 
398045bdcd0SJaehoon Chung 	regs = dwmci_readl(host, DWMCI_UHS_REG);
3992b8a9692SAndrew Gabbasov 	if (mmc->ddr_mode)
400045bdcd0SJaehoon Chung 		regs |= DWMCI_DDR_MODE;
401045bdcd0SJaehoon Chung 	else
402afc9e2b5SJaehoon Chung 		regs &= ~DWMCI_DDR_MODE;
403045bdcd0SJaehoon Chung 
404045bdcd0SJaehoon Chung 	dwmci_writel(host, DWMCI_UHS_REG, regs);
405045bdcd0SJaehoon Chung 
406757bff49SJaehoon Chung 	if (host->clksel)
407757bff49SJaehoon Chung 		host->clksel(host);
408757bff49SJaehoon Chung }
409757bff49SJaehoon Chung 
410757bff49SJaehoon Chung static int dwmci_init(struct mmc *mmc)
411757bff49SJaehoon Chung {
41293bfd616SPantelis Antoniou 	struct dwmci_host *host = mmc->priv;
413757bff49SJaehoon Chung 
41418ab6755SJaehoon Chung 	if (host->board_init)
41518ab6755SJaehoon Chung 		host->board_init(host);
4166f0b7caaSRajeshwari Shinde 
417757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_PWREN, 1);
418757bff49SJaehoon Chung 
419757bff49SJaehoon Chung 	if (!dwmci_wait_reset(host, DWMCI_RESET_ALL)) {
4201c87ffe8SSimon Glass 		debug("%s[%d] Fail-reset!!\n", __func__, __LINE__);
4211c87ffe8SSimon Glass 		return -EIO;
422757bff49SJaehoon Chung 	}
423757bff49SJaehoon Chung 
4249c50e35fSAmar 	/* Enumerate at 400KHz */
42593bfd616SPantelis Antoniou 	dwmci_setup_bus(host, mmc->cfg->f_min);
4269c50e35fSAmar 
427757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_RINTSTS, 0xFFFFFFFF);
428757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_INTMASK, 0);
429757bff49SJaehoon Chung 
430757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_TMOUT, 0xFFFFFFFF);
431757bff49SJaehoon Chung 
432757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_IDINTEN, 0);
433757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BMOD, 1);
434757bff49SJaehoon Chung 
435760177dfSSimon Glass 	if (!host->fifoth_val) {
436760177dfSSimon Glass 		uint32_t fifo_size;
437760177dfSSimon Glass 
438760177dfSSimon Glass 		fifo_size = dwmci_readl(host, DWMCI_FIFOTH);
439760177dfSSimon Glass 		fifo_size = ((fifo_size & RX_WMARK_MASK) >> RX_WMARK_SHIFT) + 1;
440760177dfSSimon Glass 		host->fifoth_val = MSIZE(0x2) | RX_WMARK(fifo_size / 2 - 1) |
441760177dfSSimon Glass 				TX_WMARK(fifo_size / 2);
4429108b315SAlexey Brodkin 	}
443760177dfSSimon Glass 	dwmci_writel(host, DWMCI_FIFOTH, host->fifoth_val);
444757bff49SJaehoon Chung 
445757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKENA, 0);
446757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKSRC, 0);
447757bff49SJaehoon Chung 
448757bff49SJaehoon Chung 	return 0;
449757bff49SJaehoon Chung }
450757bff49SJaehoon Chung 
451ab769f22SPantelis Antoniou static const struct mmc_ops dwmci_ops = {
452ab769f22SPantelis Antoniou 	.send_cmd	= dwmci_send_cmd,
453ab769f22SPantelis Antoniou 	.set_ios	= dwmci_set_ios,
454ab769f22SPantelis Antoniou 	.init		= dwmci_init,
455ab769f22SPantelis Antoniou };
456ab769f22SPantelis Antoniou 
457757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk)
458757bff49SJaehoon Chung {
45993bfd616SPantelis Antoniou 	host->cfg.name = host->name;
46093bfd616SPantelis Antoniou 	host->cfg.ops = &dwmci_ops;
46193bfd616SPantelis Antoniou 	host->cfg.f_min = min_clk;
46293bfd616SPantelis Antoniou 	host->cfg.f_max = max_clk;
463757bff49SJaehoon Chung 
46493bfd616SPantelis Antoniou 	host->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
465757bff49SJaehoon Chung 
46693bfd616SPantelis Antoniou 	host->cfg.host_caps = host->caps;
467757bff49SJaehoon Chung 
468757bff49SJaehoon Chung 	if (host->buswidth == 8) {
46993bfd616SPantelis Antoniou 		host->cfg.host_caps |= MMC_MODE_8BIT;
47093bfd616SPantelis Antoniou 		host->cfg.host_caps &= ~MMC_MODE_4BIT;
471757bff49SJaehoon Chung 	} else {
47293bfd616SPantelis Antoniou 		host->cfg.host_caps |= MMC_MODE_4BIT;
47393bfd616SPantelis Antoniou 		host->cfg.host_caps &= ~MMC_MODE_8BIT;
474757bff49SJaehoon Chung 	}
4755a20397bSRob Herring 	host->cfg.host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz;
476757bff49SJaehoon Chung 
47793bfd616SPantelis Antoniou 	host->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
478757bff49SJaehoon Chung 
47993bfd616SPantelis Antoniou 	host->mmc = mmc_create(&host->cfg, host);
48093bfd616SPantelis Antoniou 	if (host->mmc == NULL)
48193bfd616SPantelis Antoniou 		return -1;
48293bfd616SPantelis Antoniou 
48393bfd616SPantelis Antoniou 	return 0;
484757bff49SJaehoon Chung }
485