1757bff49SJaehoon Chung /* 2757bff49SJaehoon Chung * (C) Copyright 2012 SAMSUNG Electronics 3757bff49SJaehoon Chung * Jaehoon Chung <jh80.chung@samsung.com> 4757bff49SJaehoon Chung * Rajeshawari Shinde <rajeshwari.s@samsung.com> 5757bff49SJaehoon Chung * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 7757bff49SJaehoon Chung */ 8757bff49SJaehoon Chung 92a7a210eSAlexey Brodkin #include <bouncebuf.h> 10757bff49SJaehoon Chung #include <common.h> 111c87ffe8SSimon Glass #include <errno.h> 12757bff49SJaehoon Chung #include <malloc.h> 13cf92e05cSSimon Glass #include <memalign.h> 14757bff49SJaehoon Chung #include <mmc.h> 15757bff49SJaehoon Chung #include <dwmmc.h> 16757bff49SJaehoon Chung 17757bff49SJaehoon Chung #define PAGE_SIZE 4096 18757bff49SJaehoon Chung 19bda599f7SShawn Lin /* 20bda599f7SShawn Lin * Currently it supports read/write up to 8*8*4 Bytes per 21bda599f7SShawn Lin * stride as a burst mode. Please note that if you change 22bda599f7SShawn Lin * MAX_STRIDE, you should also update dwmci_memcpy_fromio 23bda599f7SShawn Lin * to augment the groups of {ldm, stm}. 24bda599f7SShawn Lin */ 25bda599f7SShawn Lin #define MAX_STRIDE 64 26bda599f7SShawn Lin #if CONFIG_ARM && CONFIG_CPU_V7 27bda599f7SShawn Lin void noinline dwmci_memcpy_fromio(void *buffer, void *fifo_addr) 28bda599f7SShawn Lin { 29bda599f7SShawn Lin __asm__ __volatile__ ( 30bda599f7SShawn Lin "push {r2, r3, r4, r5, r6, r7, r8, r9}\n" 31bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 32bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 33bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 34bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 35bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 36bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 37bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 38bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 39bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 40bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 41bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 42bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 43bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 44bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 45bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 46bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 47bda599f7SShawn Lin "pop {r2, r3, r4, r5, r6,r7,r8,r9}\n" 48bda599f7SShawn Lin :::"memory" 49bda599f7SShawn Lin ); 50bda599f7SShawn Lin } 51bda599f7SShawn Lin 52bda599f7SShawn Lin void noinline dwmci_memcpy_toio(void *buffer, void *fifo_addr) 53bda599f7SShawn Lin { 5412ee84b1SShawn Lin __asm__ __volatile__ ( 5512ee84b1SShawn Lin "push {r2, r3, r4, r5, r6, r7, r8, r9}\n" 5612ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 5712ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 5812ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 5912ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6012ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6112ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6212ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6312ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6412ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6512ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6612ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6712ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6812ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6912ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7012ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7112ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7212ee84b1SShawn Lin "pop {r2, r3, r4, r5, r6,r7,r8,r9}\n" 7312ee84b1SShawn Lin :::"memory" 7412ee84b1SShawn Lin ); 75bda599f7SShawn Lin } 76bda599f7SShawn Lin #else 77bda599f7SShawn Lin void dwmci_memcpy_fromio(void *buffer, void *fifo_addr) {}; 78bda599f7SShawn Lin void dwmci_memcpy_toio(void *buffer, void *fifo_addr) {}; 79bda599f7SShawn Lin #endif 80757bff49SJaehoon Chung static int dwmci_wait_reset(struct dwmci_host *host, u32 value) 81757bff49SJaehoon Chung { 82757bff49SJaehoon Chung unsigned long timeout = 1000; 83757bff49SJaehoon Chung u32 ctrl; 84757bff49SJaehoon Chung 85757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTRL, value); 86757bff49SJaehoon Chung 87757bff49SJaehoon Chung while (timeout--) { 88757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_CTRL); 89757bff49SJaehoon Chung if (!(ctrl & DWMCI_RESET_ALL)) 90757bff49SJaehoon Chung return 1; 91757bff49SJaehoon Chung } 92757bff49SJaehoon Chung return 0; 93757bff49SJaehoon Chung } 94757bff49SJaehoon Chung 95757bff49SJaehoon Chung static void dwmci_set_idma_desc(struct dwmci_idmac *idmac, 96757bff49SJaehoon Chung u32 desc0, u32 desc1, u32 desc2) 97757bff49SJaehoon Chung { 98757bff49SJaehoon Chung struct dwmci_idmac *desc = idmac; 99757bff49SJaehoon Chung 100757bff49SJaehoon Chung desc->flags = desc0; 101757bff49SJaehoon Chung desc->cnt = desc1; 102757bff49SJaehoon Chung desc->addr = desc2; 10341f7be3cSPrabhakar Kushwaha desc->next_addr = (ulong)desc + sizeof(struct dwmci_idmac); 104757bff49SJaehoon Chung } 105757bff49SJaehoon Chung 106757bff49SJaehoon Chung static void dwmci_prepare_data(struct dwmci_host *host, 1072a7a210eSAlexey Brodkin struct mmc_data *data, 1082a7a210eSAlexey Brodkin struct dwmci_idmac *cur_idmac, 1092a7a210eSAlexey Brodkin void *bounce_buffer) 110757bff49SJaehoon Chung { 111757bff49SJaehoon Chung unsigned long ctrl; 112757bff49SJaehoon Chung unsigned int i = 0, flags, cnt, blk_cnt; 1132a7a210eSAlexey Brodkin ulong data_start, data_end; 114757bff49SJaehoon Chung 115757bff49SJaehoon Chung 116757bff49SJaehoon Chung blk_cnt = data->blocks; 117757bff49SJaehoon Chung 118757bff49SJaehoon Chung dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET); 119757bff49SJaehoon Chung 120757bff49SJaehoon Chung data_start = (ulong)cur_idmac; 12141f7be3cSPrabhakar Kushwaha dwmci_writel(host, DWMCI_DBADDR, (ulong)cur_idmac); 122757bff49SJaehoon Chung 123757bff49SJaehoon Chung do { 124757bff49SJaehoon Chung flags = DWMCI_IDMAC_OWN | DWMCI_IDMAC_CH ; 125757bff49SJaehoon Chung flags |= (i == 0) ? DWMCI_IDMAC_FS : 0; 126757bff49SJaehoon Chung if (blk_cnt <= 8) { 127757bff49SJaehoon Chung flags |= DWMCI_IDMAC_LD; 128757bff49SJaehoon Chung cnt = data->blocksize * blk_cnt; 129757bff49SJaehoon Chung } else 130757bff49SJaehoon Chung cnt = data->blocksize * 8; 131757bff49SJaehoon Chung 132757bff49SJaehoon Chung dwmci_set_idma_desc(cur_idmac, flags, cnt, 13341f7be3cSPrabhakar Kushwaha (ulong)bounce_buffer + (i * PAGE_SIZE)); 134757bff49SJaehoon Chung 13521bd5761SMischa Jonker if (blk_cnt <= 8) 136757bff49SJaehoon Chung break; 137757bff49SJaehoon Chung blk_cnt -= 8; 138757bff49SJaehoon Chung cur_idmac++; 139757bff49SJaehoon Chung i++; 140757bff49SJaehoon Chung } while(1); 141757bff49SJaehoon Chung 142757bff49SJaehoon Chung data_end = (ulong)cur_idmac; 143757bff49SJaehoon Chung flush_dcache_range(data_start, data_end + ARCH_DMA_MINALIGN); 144757bff49SJaehoon Chung 145757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_CTRL); 146757bff49SJaehoon Chung ctrl |= DWMCI_IDMAC_EN | DWMCI_DMA_EN; 147757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTRL, ctrl); 148757bff49SJaehoon Chung 149757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_BMOD); 150757bff49SJaehoon Chung ctrl |= DWMCI_BMOD_IDMAC_FB | DWMCI_BMOD_IDMAC_EN; 151757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BMOD, ctrl); 152757bff49SJaehoon Chung 153757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize); 154757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BYTCNT, data->blocksize * data->blocks); 155757bff49SJaehoon Chung } 156757bff49SJaehoon Chung 157a65f51b9Shuang lin static int dwmci_data_transfer(struct dwmci_host *host, struct mmc_data *data) 158f382eb83Shuang lin { 159f382eb83Shuang lin int ret = 0; 160a65f51b9Shuang lin u32 timeout = 240000; 1610d797f18SZiyuan Xu u32 status, ctrl, mask, size, i, len = 0; 162a65f51b9Shuang lin u32 *buf = NULL; 163f382eb83Shuang lin ulong start = get_timer(0); 164a65f51b9Shuang lin u32 fifo_depth = (((host->fifoth_val & RX_WMARK_MASK) >> 165a65f51b9Shuang lin RX_WMARK_SHIFT) + 1) * 2; 166bda599f7SShawn Lin bool stride; 167a65f51b9Shuang lin 168a65f51b9Shuang lin size = data->blocksize * data->blocks / 4; 169bda599f7SShawn Lin /* Still use legacy PIO mode if size < 512(128 * 4) Bytes */ 170bda599f7SShawn Lin stride = host->stride_pio && size > 128; 171a65f51b9Shuang lin if (data->flags == MMC_DATA_READ) 172a65f51b9Shuang lin buf = (unsigned int *)data->dest; 173a65f51b9Shuang lin else 174a65f51b9Shuang lin buf = (unsigned int *)data->src; 175f382eb83Shuang lin 176f382eb83Shuang lin for (;;) { 177f382eb83Shuang lin mask = dwmci_readl(host, DWMCI_RINTSTS); 178f382eb83Shuang lin /* Error during data transfer. */ 179f382eb83Shuang lin if (mask & (DWMCI_DATA_ERR | DWMCI_DATA_TOUT)) { 180f382eb83Shuang lin debug("%s: DATA ERROR!\n", __func__); 1810d797f18SZiyuan Xu 1820d797f18SZiyuan Xu dwmci_wait_reset(host, DWMCI_RESET_ALL); 1830d797f18SZiyuan Xu dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | 1840d797f18SZiyuan Xu DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); 1850d797f18SZiyuan Xu 1860d797f18SZiyuan Xu do { 1870d797f18SZiyuan Xu status = dwmci_readl(host, DWMCI_CMD); 1880d797f18SZiyuan Xu if (timeout-- < 0) 1890d797f18SZiyuan Xu ret = -ETIMEDOUT; 1900d797f18SZiyuan Xu } while (status & DWMCI_CMD_START); 1910d797f18SZiyuan Xu 1920d797f18SZiyuan Xu if (!host->fifo_mode) { 1930d797f18SZiyuan Xu ctrl = dwmci_readl(host, DWMCI_BMOD); 1940d797f18SZiyuan Xu ctrl |= DWMCI_BMOD_IDMAC_RESET; 1950d797f18SZiyuan Xu dwmci_writel(host, DWMCI_BMOD, ctrl); 1960d797f18SZiyuan Xu } 1970d797f18SZiyuan Xu 198f382eb83Shuang lin ret = -EINVAL; 199f382eb83Shuang lin break; 200f382eb83Shuang lin } 201f382eb83Shuang lin 202a65f51b9Shuang lin if (host->fifo_mode && size) { 203720724d0SXu Ziyuan len = 0; 2042b429033SJacob Chen if (data->flags == MMC_DATA_READ && 2052b429033SJacob Chen (mask & DWMCI_INTMSK_RXDR)) { 2062b429033SJacob Chen while (size) { 207a65f51b9Shuang lin len = dwmci_readl(host, DWMCI_STATUS); 208a65f51b9Shuang lin len = (len >> DWMCI_FIFO_SHIFT) & 209a65f51b9Shuang lin DWMCI_FIFO_MASK; 2102990e07aSXu Ziyuan len = min(size, len); 211bda599f7SShawn Lin if (!stride) { 212bda599f7SShawn Lin /* Legacy pio mode */ 213a65f51b9Shuang lin for (i = 0; i < len; i++) 214bda599f7SShawn Lin *buf++ = dwmci_readl(host, DWMCI_DATA); 215bda599f7SShawn Lin goto read_again; 216bda599f7SShawn Lin } 217bda599f7SShawn Lin 218bda599f7SShawn Lin /* dwmci_memcpy_fromio now bursts 256 Bytes once */ 219bda599f7SShawn Lin if (len < MAX_STRIDE) 220bda599f7SShawn Lin continue; 221bda599f7SShawn Lin 222bda599f7SShawn Lin for (i = 0; i < len / MAX_STRIDE; i++) { 223bda599f7SShawn Lin dwmci_memcpy_fromio(buf, host->ioaddr + DWMCI_DATA); 224bda599f7SShawn Lin buf += MAX_STRIDE; 225bda599f7SShawn Lin } 226bda599f7SShawn Lin 227bda599f7SShawn Lin len = i * MAX_STRIDE; 228bda599f7SShawn Lin read_again: 2292b429033SJacob Chen size = size > len ? (size - len) : 0; 2302b429033SJacob Chen } 231a65f51b9Shuang lin dwmci_writel(host, DWMCI_RINTSTS, 232a65f51b9Shuang lin DWMCI_INTMSK_RXDR); 2332b429033SJacob Chen } else if (data->flags == MMC_DATA_WRITE && 2342b429033SJacob Chen (mask & DWMCI_INTMSK_TXDR)) { 2352b429033SJacob Chen while (size) { 236a65f51b9Shuang lin len = dwmci_readl(host, DWMCI_STATUS); 237a65f51b9Shuang lin len = fifo_depth - ((len >> 238a65f51b9Shuang lin DWMCI_FIFO_SHIFT) & 239a65f51b9Shuang lin DWMCI_FIFO_MASK); 2402990e07aSXu Ziyuan len = min(size, len); 241bda599f7SShawn Lin if (!stride) { 242a65f51b9Shuang lin for (i = 0; i < len; i++) 243a65f51b9Shuang lin dwmci_writel(host, DWMCI_DATA, 244a65f51b9Shuang lin *buf++); 245bda599f7SShawn Lin goto write_again; 246bda599f7SShawn Lin } 247bda599f7SShawn Lin /* dwmci_memcpy_toio now bursts 256 Bytes once */ 248bda599f7SShawn Lin if (len < MAX_STRIDE) 249bda599f7SShawn Lin continue; 250bda599f7SShawn Lin 251bda599f7SShawn Lin for (i = 0; i < len / MAX_STRIDE; i++) { 252bda599f7SShawn Lin dwmci_memcpy_toio(buf, host->ioaddr + DWMCI_DATA); 253bda599f7SShawn Lin buf += MAX_STRIDE; 254bda599f7SShawn Lin } 255bda599f7SShawn Lin 256bda599f7SShawn Lin len = i * MAX_STRIDE; 257bda599f7SShawn Lin write_again: 2582b429033SJacob Chen size = size > len ? (size - len) : 0; 2592b429033SJacob Chen } 260a65f51b9Shuang lin dwmci_writel(host, DWMCI_RINTSTS, 261a65f51b9Shuang lin DWMCI_INTMSK_TXDR); 262a65f51b9Shuang lin } 263a65f51b9Shuang lin } 264a65f51b9Shuang lin 265f382eb83Shuang lin /* Data arrived correctly. */ 266f382eb83Shuang lin if (mask & DWMCI_INTMSK_DTO) { 267f382eb83Shuang lin ret = 0; 268f382eb83Shuang lin break; 269f382eb83Shuang lin } 270f382eb83Shuang lin 271f382eb83Shuang lin /* Check for timeout. */ 272f382eb83Shuang lin if (get_timer(start) > timeout) { 273f382eb83Shuang lin debug("%s: Timeout waiting for data!\n", 274f382eb83Shuang lin __func__); 275915ffa52SJaehoon Chung ret = -ETIMEDOUT; 276f382eb83Shuang lin break; 277f382eb83Shuang lin } 278f382eb83Shuang lin } 279f382eb83Shuang lin 280f382eb83Shuang lin dwmci_writel(host, DWMCI_RINTSTS, mask); 281f382eb83Shuang lin 282f382eb83Shuang lin return ret; 283f382eb83Shuang lin } 284f382eb83Shuang lin 285757bff49SJaehoon Chung static int dwmci_set_transfer_mode(struct dwmci_host *host, 286757bff49SJaehoon Chung struct mmc_data *data) 287757bff49SJaehoon Chung { 288757bff49SJaehoon Chung unsigned long mode; 289757bff49SJaehoon Chung 290757bff49SJaehoon Chung mode = DWMCI_CMD_DATA_EXP; 291757bff49SJaehoon Chung if (data->flags & MMC_DATA_WRITE) 292757bff49SJaehoon Chung mode |= DWMCI_CMD_RW; 293757bff49SJaehoon Chung 294757bff49SJaehoon Chung return mode; 295757bff49SJaehoon Chung } 296757bff49SJaehoon Chung 297e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 2985628347fSJaehoon Chung static int dwmci_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, 299691272feSSimon Glass struct mmc_data *data) 300691272feSSimon Glass { 301691272feSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 302691272feSSimon Glass #else 303757bff49SJaehoon Chung static int dwmci_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, 304757bff49SJaehoon Chung struct mmc_data *data) 305757bff49SJaehoon Chung { 306691272feSSimon Glass #endif 30793bfd616SPantelis Antoniou struct dwmci_host *host = mmc->priv; 3082136d226SMischa Jonker ALLOC_CACHE_ALIGN_BUFFER(struct dwmci_idmac, cur_idmac, 30921bd5761SMischa Jonker data ? DIV_ROUND_UP(data->blocks, 8) : 0); 3109042d974SMarek Vasut int ret = 0, flags = 0, i; 31102ebd42cSXu Ziyuan unsigned int timeout = 500; 3129b5b8b6eSAlexander Graf u32 retry = 100000; 313757bff49SJaehoon Chung u32 mask, ctrl; 3149c50e35fSAmar ulong start = get_timer(0); 3152a7a210eSAlexey Brodkin struct bounce_buffer bbstate; 316757bff49SJaehoon Chung 317757bff49SJaehoon Chung while (dwmci_readl(host, DWMCI_STATUS) & DWMCI_BUSY) { 3189c50e35fSAmar if (get_timer(start) > timeout) { 3191c87ffe8SSimon Glass debug("%s: Timeout on data busy\n", __func__); 320915ffa52SJaehoon Chung return -ETIMEDOUT; 321757bff49SJaehoon Chung } 322757bff49SJaehoon Chung } 323757bff49SJaehoon Chung 324757bff49SJaehoon Chung dwmci_writel(host, DWMCI_RINTSTS, DWMCI_INTMSK_ALL); 325757bff49SJaehoon Chung 3262a7a210eSAlexey Brodkin if (data) { 327a65f51b9Shuang lin if (host->fifo_mode) { 328a65f51b9Shuang lin dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize); 329a65f51b9Shuang lin dwmci_writel(host, DWMCI_BYTCNT, 330a65f51b9Shuang lin data->blocksize * data->blocks); 331a65f51b9Shuang lin dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET); 332a65f51b9Shuang lin } else { 3332a7a210eSAlexey Brodkin if (data->flags == MMC_DATA_READ) { 3342a7a210eSAlexey Brodkin bounce_buffer_start(&bbstate, (void*)data->dest, 3352a7a210eSAlexey Brodkin data->blocksize * 3362a7a210eSAlexey Brodkin data->blocks, GEN_BB_WRITE); 3372a7a210eSAlexey Brodkin } else { 3382a7a210eSAlexey Brodkin bounce_buffer_start(&bbstate, (void*)data->src, 3392a7a210eSAlexey Brodkin data->blocksize * 3402a7a210eSAlexey Brodkin data->blocks, GEN_BB_READ); 3412a7a210eSAlexey Brodkin } 3422a7a210eSAlexey Brodkin dwmci_prepare_data(host, data, cur_idmac, 3432a7a210eSAlexey Brodkin bbstate.bounce_buffer); 3442a7a210eSAlexey Brodkin } 345a65f51b9Shuang lin } 346757bff49SJaehoon Chung 347757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMDARG, cmd->cmdarg); 348757bff49SJaehoon Chung 349757bff49SJaehoon Chung if (data) 350757bff49SJaehoon Chung flags = dwmci_set_transfer_mode(host, data); 351757bff49SJaehoon Chung 352757bff49SJaehoon Chung if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY)) 353757bff49SJaehoon Chung return -1; 354757bff49SJaehoon Chung 355757bff49SJaehoon Chung if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 356757bff49SJaehoon Chung flags |= DWMCI_CMD_ABORT_STOP; 357757bff49SJaehoon Chung else 358757bff49SJaehoon Chung flags |= DWMCI_CMD_PRV_DAT_WAIT; 359757bff49SJaehoon Chung 360757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_PRESENT) { 361757bff49SJaehoon Chung flags |= DWMCI_CMD_RESP_EXP; 362757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_136) 363757bff49SJaehoon Chung flags |= DWMCI_CMD_RESP_LENGTH; 364757bff49SJaehoon Chung } 365757bff49SJaehoon Chung 366757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_CRC) 367757bff49SJaehoon Chung flags |= DWMCI_CMD_CHECK_CRC; 368757bff49SJaehoon Chung 369757bff49SJaehoon Chung flags |= (cmd->cmdidx | DWMCI_CMD_START | DWMCI_CMD_USE_HOLD_REG); 370757bff49SJaehoon Chung 371757bff49SJaehoon Chung debug("Sending CMD%d\n",cmd->cmdidx); 372757bff49SJaehoon Chung 373757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMD, flags); 374757bff49SJaehoon Chung 375757bff49SJaehoon Chung for (i = 0; i < retry; i++) { 376757bff49SJaehoon Chung mask = dwmci_readl(host, DWMCI_RINTSTS); 377757bff49SJaehoon Chung if (mask & DWMCI_INTMSK_CDONE) { 378757bff49SJaehoon Chung if (!data) 379757bff49SJaehoon Chung dwmci_writel(host, DWMCI_RINTSTS, mask); 380757bff49SJaehoon Chung break; 381757bff49SJaehoon Chung } 382757bff49SJaehoon Chung } 383757bff49SJaehoon Chung 384f33c9305SPavel Machek if (i == retry) { 3851c87ffe8SSimon Glass debug("%s: Timeout.\n", __func__); 386915ffa52SJaehoon Chung return -ETIMEDOUT; 387f33c9305SPavel Machek } 388757bff49SJaehoon Chung 389757bff49SJaehoon Chung if (mask & DWMCI_INTMSK_RTO) { 390f33c9305SPavel Machek /* 391f33c9305SPavel Machek * Timeout here is not necessarily fatal. (e)MMC cards 392f33c9305SPavel Machek * will splat here when they receive CMD55 as they do 393f33c9305SPavel Machek * not support this command and that is exactly the way 394f33c9305SPavel Machek * to tell them apart from SD cards. Thus, this output 395f33c9305SPavel Machek * below shall be debug(). eMMC cards also do not favor 396f33c9305SPavel Machek * CMD8, please keep that in mind. 397f33c9305SPavel Machek */ 398f33c9305SPavel Machek debug("%s: Response Timeout.\n", __func__); 399915ffa52SJaehoon Chung return -ETIMEDOUT; 400757bff49SJaehoon Chung } else if (mask & DWMCI_INTMSK_RE) { 4011c87ffe8SSimon Glass debug("%s: Response Error.\n", __func__); 4021c87ffe8SSimon Glass return -EIO; 403757bff49SJaehoon Chung } 404757bff49SJaehoon Chung 405757bff49SJaehoon Chung 406757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_PRESENT) { 407757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_136) { 408757bff49SJaehoon Chung cmd->response[0] = dwmci_readl(host, DWMCI_RESP3); 409757bff49SJaehoon Chung cmd->response[1] = dwmci_readl(host, DWMCI_RESP2); 410757bff49SJaehoon Chung cmd->response[2] = dwmci_readl(host, DWMCI_RESP1); 411757bff49SJaehoon Chung cmd->response[3] = dwmci_readl(host, DWMCI_RESP0); 412757bff49SJaehoon Chung } else { 413757bff49SJaehoon Chung cmd->response[0] = dwmci_readl(host, DWMCI_RESP0); 414757bff49SJaehoon Chung } 415757bff49SJaehoon Chung } 416757bff49SJaehoon Chung 417757bff49SJaehoon Chung if (data) { 418a65f51b9Shuang lin ret = dwmci_data_transfer(host, data); 419757bff49SJaehoon Chung 420a65f51b9Shuang lin /* only dma mode need it */ 421a65f51b9Shuang lin if (!host->fifo_mode) { 422757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_CTRL); 423757bff49SJaehoon Chung ctrl &= ~(DWMCI_DMA_EN); 424757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTRL, ctrl); 4252a7a210eSAlexey Brodkin bounce_buffer_stop(&bbstate); 426757bff49SJaehoon Chung } 427a65f51b9Shuang lin } 428757bff49SJaehoon Chung 429757bff49SJaehoon Chung udelay(100); 430757bff49SJaehoon Chung 4319042d974SMarek Vasut return ret; 432757bff49SJaehoon Chung } 433757bff49SJaehoon Chung 434757bff49SJaehoon Chung static int dwmci_setup_bus(struct dwmci_host *host, u32 freq) 435757bff49SJaehoon Chung { 436757bff49SJaehoon Chung u32 div, status; 437757bff49SJaehoon Chung int timeout = 10000; 438757bff49SJaehoon Chung unsigned long sclk; 439757bff49SJaehoon Chung 44024527ef9SZiyuan Xu if (freq == 0) 441757bff49SJaehoon Chung return 0; 442757bff49SJaehoon Chung /* 443f33c9305SPavel Machek * If host->get_mmc_clk isn't defined, 444757bff49SJaehoon Chung * then assume that host->bus_hz is source clock value. 445f33c9305SPavel Machek * host->bus_hz should be set by user. 446757bff49SJaehoon Chung */ 447b44fe83aSJaehoon Chung if (host->get_mmc_clk) 448e3563f2eSSimon Glass sclk = host->get_mmc_clk(host, freq); 449757bff49SJaehoon Chung else if (host->bus_hz) 450757bff49SJaehoon Chung sclk = host->bus_hz; 451757bff49SJaehoon Chung else { 4521c87ffe8SSimon Glass debug("%s: Didn't get source clock value.\n", __func__); 453757bff49SJaehoon Chung return -EINVAL; 454757bff49SJaehoon Chung } 455757bff49SJaehoon Chung 4566ace153dSChin Liang See if (sclk == freq) 4576ace153dSChin Liang See div = 0; /* bypass mode */ 4586ace153dSChin Liang See else 459757bff49SJaehoon Chung div = DIV_ROUND_UP(sclk, 2 * freq); 460757bff49SJaehoon Chung 461757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKENA, 0); 462757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKSRC, 0); 463757bff49SJaehoon Chung 464757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKDIV, div); 465757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | 466757bff49SJaehoon Chung DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); 467757bff49SJaehoon Chung 468757bff49SJaehoon Chung do { 469757bff49SJaehoon Chung status = dwmci_readl(host, DWMCI_CMD); 470757bff49SJaehoon Chung if (timeout-- < 0) { 4711c87ffe8SSimon Glass debug("%s: Timeout!\n", __func__); 472757bff49SJaehoon Chung return -ETIMEDOUT; 473757bff49SJaehoon Chung } 474757bff49SJaehoon Chung } while (status & DWMCI_CMD_START); 475757bff49SJaehoon Chung 476757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKENA, DWMCI_CLKEN_ENABLE | 477757bff49SJaehoon Chung DWMCI_CLKEN_LOW_PWR); 478757bff49SJaehoon Chung 479757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | 480757bff49SJaehoon Chung DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); 481757bff49SJaehoon Chung 482757bff49SJaehoon Chung timeout = 10000; 483757bff49SJaehoon Chung do { 484757bff49SJaehoon Chung status = dwmci_readl(host, DWMCI_CMD); 485757bff49SJaehoon Chung if (timeout-- < 0) { 4861c87ffe8SSimon Glass debug("%s: Timeout!\n", __func__); 487757bff49SJaehoon Chung return -ETIMEDOUT; 488757bff49SJaehoon Chung } 489757bff49SJaehoon Chung } while (status & DWMCI_CMD_START); 490757bff49SJaehoon Chung 491757bff49SJaehoon Chung host->clock = freq; 492757bff49SJaehoon Chung 493757bff49SJaehoon Chung return 0; 494757bff49SJaehoon Chung } 495757bff49SJaehoon Chung 496e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 497ba0e56e1SZiyuan Xu static bool dwmci_card_busy(struct udevice *dev) 498ba0e56e1SZiyuan Xu { 499ba0e56e1SZiyuan Xu struct mmc *mmc = mmc_get_mmc_dev(dev); 500ba0e56e1SZiyuan Xu #else 501ba0e56e1SZiyuan Xu static bool dwmci_card_busy(struct mmc *mmc) 502ba0e56e1SZiyuan Xu { 503ba0e56e1SZiyuan Xu #endif 504ba0e56e1SZiyuan Xu u32 status; 505ba0e56e1SZiyuan Xu struct dwmci_host *host = (struct dwmci_host *)mmc->priv; 506ba0e56e1SZiyuan Xu 507ba0e56e1SZiyuan Xu /* 508ba0e56e1SZiyuan Xu * Check the busy bit which is low when DAT[3:0] 509ba0e56e1SZiyuan Xu * (the data lines) are 0000 510ba0e56e1SZiyuan Xu */ 511ba0e56e1SZiyuan Xu status = dwmci_readl(host, DWMCI_STATUS); 512ba0e56e1SZiyuan Xu 513ba0e56e1SZiyuan Xu return !!(status & DWMCI_BUSY); 514ba0e56e1SZiyuan Xu } 515ba0e56e1SZiyuan Xu 516ba0e56e1SZiyuan Xu #ifdef CONFIG_DM_MMC 5178c921dceSZiyuan Xu static int dwmci_execute_tuning(struct udevice *dev, u32 opcode) 5188c921dceSZiyuan Xu { 5198c921dceSZiyuan Xu struct mmc *mmc = mmc_get_mmc_dev(dev); 5208c921dceSZiyuan Xu #else 5218c921dceSZiyuan Xu static int dwmci_execute_tuning(struct mmc *mmc, u32 opcode) 5228c921dceSZiyuan Xu { 5238c921dceSZiyuan Xu #endif 5248c921dceSZiyuan Xu struct dwmci_host *host = (struct dwmci_host *)mmc->priv; 5258c921dceSZiyuan Xu 5268c921dceSZiyuan Xu if (!host->execute_tuning) 5278c921dceSZiyuan Xu return -EIO; 5288c921dceSZiyuan Xu 5298c921dceSZiyuan Xu return host->execute_tuning(host, opcode); 5308c921dceSZiyuan Xu } 5318c921dceSZiyuan Xu 5328c921dceSZiyuan Xu #ifdef CONFIG_DM_MMC 5335628347fSJaehoon Chung static int dwmci_set_ios(struct udevice *dev) 534691272feSSimon Glass { 535691272feSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 536691272feSSimon Glass #else 53707b0b9c0SJaehoon Chung static int dwmci_set_ios(struct mmc *mmc) 538757bff49SJaehoon Chung { 539691272feSSimon Glass #endif 540045bdcd0SJaehoon Chung struct dwmci_host *host = (struct dwmci_host *)mmc->priv; 541045bdcd0SJaehoon Chung u32 ctype, regs; 542757bff49SJaehoon Chung 543757bff49SJaehoon Chung debug("Buswidth = %d, clock: %d\n", mmc->bus_width, mmc->clock); 544757bff49SJaehoon Chung 545757bff49SJaehoon Chung dwmci_setup_bus(host, mmc->clock); 546757bff49SJaehoon Chung switch (mmc->bus_width) { 547757bff49SJaehoon Chung case 8: 548757bff49SJaehoon Chung ctype = DWMCI_CTYPE_8BIT; 549757bff49SJaehoon Chung break; 550757bff49SJaehoon Chung case 4: 551757bff49SJaehoon Chung ctype = DWMCI_CTYPE_4BIT; 552757bff49SJaehoon Chung break; 553757bff49SJaehoon Chung default: 554757bff49SJaehoon Chung ctype = DWMCI_CTYPE_1BIT; 555757bff49SJaehoon Chung break; 556757bff49SJaehoon Chung } 557757bff49SJaehoon Chung 558757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTYPE, ctype); 559757bff49SJaehoon Chung 560045bdcd0SJaehoon Chung regs = dwmci_readl(host, DWMCI_UHS_REG); 561caa21a21SZiyuan Xu if (mmc_card_ddr(mmc)) 562045bdcd0SJaehoon Chung regs |= DWMCI_DDR_MODE; 563045bdcd0SJaehoon Chung else 564afc9e2b5SJaehoon Chung regs &= ~DWMCI_DDR_MODE; 565045bdcd0SJaehoon Chung 566045bdcd0SJaehoon Chung dwmci_writel(host, DWMCI_UHS_REG, regs); 567045bdcd0SJaehoon Chung 568757bff49SJaehoon Chung if (host->clksel) 569757bff49SJaehoon Chung host->clksel(host); 57007b0b9c0SJaehoon Chung 571691272feSSimon Glass return 0; 572757bff49SJaehoon Chung } 573757bff49SJaehoon Chung 574757bff49SJaehoon Chung static int dwmci_init(struct mmc *mmc) 575757bff49SJaehoon Chung { 57693bfd616SPantelis Antoniou struct dwmci_host *host = mmc->priv; 577*39abf9c1SPaweł Jarosz uint32_t use_dma; 578757bff49SJaehoon Chung 57918ab6755SJaehoon Chung if (host->board_init) 58018ab6755SJaehoon Chung host->board_init(host); 5816f0b7caaSRajeshwari Shinde 582757bff49SJaehoon Chung dwmci_writel(host, DWMCI_PWREN, 1); 583757bff49SJaehoon Chung 584757bff49SJaehoon Chung if (!dwmci_wait_reset(host, DWMCI_RESET_ALL)) { 5851c87ffe8SSimon Glass debug("%s[%d] Fail-reset!!\n", __func__, __LINE__); 5861c87ffe8SSimon Glass return -EIO; 587757bff49SJaehoon Chung } 588757bff49SJaehoon Chung 589*39abf9c1SPaweł Jarosz use_dma = SDMMC_GET_TRANS_MODE(dwmci_readl(host, DWMCI_HCON)); 590*39abf9c1SPaweł Jarosz if (use_dma == DMA_INTERFACE_IDMA) { 591*39abf9c1SPaweł Jarosz host->fifo_mode = 0; 592*39abf9c1SPaweł Jarosz } else { 593*39abf9c1SPaweł Jarosz host->fifo_mode = 1; 594*39abf9c1SPaweł Jarosz } 595*39abf9c1SPaweł Jarosz 5969c50e35fSAmar /* Enumerate at 400KHz */ 59793bfd616SPantelis Antoniou dwmci_setup_bus(host, mmc->cfg->f_min); 5989c50e35fSAmar 599757bff49SJaehoon Chung dwmci_writel(host, DWMCI_RINTSTS, 0xFFFFFFFF); 600757bff49SJaehoon Chung dwmci_writel(host, DWMCI_INTMASK, 0); 601757bff49SJaehoon Chung 602757bff49SJaehoon Chung dwmci_writel(host, DWMCI_TMOUT, 0xFFFFFFFF); 603757bff49SJaehoon Chung 604757bff49SJaehoon Chung dwmci_writel(host, DWMCI_IDINTEN, 0); 605757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BMOD, 1); 606757bff49SJaehoon Chung 607760177dfSSimon Glass if (!host->fifoth_val) { 608760177dfSSimon Glass uint32_t fifo_size; 609760177dfSSimon Glass 610760177dfSSimon Glass fifo_size = dwmci_readl(host, DWMCI_FIFOTH); 611760177dfSSimon Glass fifo_size = ((fifo_size & RX_WMARK_MASK) >> RX_WMARK_SHIFT) + 1; 612760177dfSSimon Glass host->fifoth_val = MSIZE(0x2) | RX_WMARK(fifo_size / 2 - 1) | 613760177dfSSimon Glass TX_WMARK(fifo_size / 2); 6149108b315SAlexey Brodkin } 615760177dfSSimon Glass dwmci_writel(host, DWMCI_FIFOTH, host->fifoth_val); 616757bff49SJaehoon Chung 617757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKENA, 0); 618757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKSRC, 0); 619757bff49SJaehoon Chung 620757bff49SJaehoon Chung return 0; 621757bff49SJaehoon Chung } 622757bff49SJaehoon Chung 623e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 624691272feSSimon Glass int dwmci_probe(struct udevice *dev) 625691272feSSimon Glass { 626691272feSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 627691272feSSimon Glass 628691272feSSimon Glass return dwmci_init(mmc); 629691272feSSimon Glass } 630691272feSSimon Glass 631691272feSSimon Glass const struct dm_mmc_ops dm_dwmci_ops = { 632ba0e56e1SZiyuan Xu .card_busy = dwmci_card_busy, 633691272feSSimon Glass .send_cmd = dwmci_send_cmd, 634691272feSSimon Glass .set_ios = dwmci_set_ios, 6358c921dceSZiyuan Xu .execute_tuning = dwmci_execute_tuning, 636691272feSSimon Glass }; 637691272feSSimon Glass 638691272feSSimon Glass #else 639ab769f22SPantelis Antoniou static const struct mmc_ops dwmci_ops = { 640ba0e56e1SZiyuan Xu .card_busy = dwmci_card_busy, 641ab769f22SPantelis Antoniou .send_cmd = dwmci_send_cmd, 642ab769f22SPantelis Antoniou .set_ios = dwmci_set_ios, 643ab769f22SPantelis Antoniou .init = dwmci_init, 6448c921dceSZiyuan Xu .execute_tuning = dwmci_execute_tuning, 645ab769f22SPantelis Antoniou }; 646691272feSSimon Glass #endif 647ab769f22SPantelis Antoniou 648e5113c33SJaehoon Chung void dwmci_setup_cfg(struct mmc_config *cfg, struct dwmci_host *host, 649e5113c33SJaehoon Chung u32 max_clk, u32 min_clk) 6505e6ff810SSimon Glass { 651e5113c33SJaehoon Chung cfg->name = host->name; 652e7881d85SSimon Glass #ifndef CONFIG_DM_MMC 6535e6ff810SSimon Glass cfg->ops = &dwmci_ops; 654691272feSSimon Glass #endif 6555e6ff810SSimon Glass cfg->f_min = min_clk; 6565e6ff810SSimon Glass cfg->f_max = max_clk; 6575e6ff810SSimon Glass 6585e6ff810SSimon Glass cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; 6595e6ff810SSimon Glass 660e5113c33SJaehoon Chung cfg->host_caps = host->caps; 6615e6ff810SSimon Glass 662e5113c33SJaehoon Chung if (host->buswidth == 8) { 663c1cfa99bSZiyuan Xu cfg->host_caps |= MMC_MODE_8BIT | MMC_MODE_4BIT; 6645e6ff810SSimon Glass } else { 6655e6ff810SSimon Glass cfg->host_caps |= MMC_MODE_4BIT; 6665e6ff810SSimon Glass cfg->host_caps &= ~MMC_MODE_8BIT; 6675e6ff810SSimon Glass } 6685e6ff810SSimon Glass cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz; 6695e6ff810SSimon Glass 6705e6ff810SSimon Glass cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 6715e6ff810SSimon Glass } 6725e6ff810SSimon Glass 6735e6ff810SSimon Glass #ifdef CONFIG_BLK 6745e6ff810SSimon Glass int dwmci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg) 6755e6ff810SSimon Glass { 6765e6ff810SSimon Glass return mmc_bind(dev, mmc, cfg); 6775e6ff810SSimon Glass } 6785e6ff810SSimon Glass #else 679757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk) 680757bff49SJaehoon Chung { 681e5113c33SJaehoon Chung dwmci_setup_cfg(&host->cfg, host, max_clk, min_clk); 682757bff49SJaehoon Chung 68393bfd616SPantelis Antoniou host->mmc = mmc_create(&host->cfg, host); 68493bfd616SPantelis Antoniou if (host->mmc == NULL) 68593bfd616SPantelis Antoniou return -1; 68693bfd616SPantelis Antoniou 68793bfd616SPantelis Antoniou return 0; 688757bff49SJaehoon Chung } 6895e6ff810SSimon Glass #endif 690