1757bff49SJaehoon Chung /* 2757bff49SJaehoon Chung * (C) Copyright 2012 SAMSUNG Electronics 3757bff49SJaehoon Chung * Jaehoon Chung <jh80.chung@samsung.com> 4757bff49SJaehoon Chung * Rajeshawari Shinde <rajeshwari.s@samsung.com> 5757bff49SJaehoon Chung * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 7757bff49SJaehoon Chung */ 8757bff49SJaehoon Chung 92a7a210eSAlexey Brodkin #include <bouncebuf.h> 10757bff49SJaehoon Chung #include <common.h> 111c87ffe8SSimon Glass #include <errno.h> 12757bff49SJaehoon Chung #include <malloc.h> 13cf92e05cSSimon Glass #include <memalign.h> 14757bff49SJaehoon Chung #include <mmc.h> 15757bff49SJaehoon Chung #include <dwmmc.h> 165743ef64SJason Zhu #ifdef CONFIG_DM_GPIO 175743ef64SJason Zhu #include <asm/gpio.h> 185743ef64SJason Zhu #include <asm-generic/gpio.h> 195743ef64SJason Zhu #endif 20757bff49SJaehoon Chung 21757bff49SJaehoon Chung #define PAGE_SIZE 4096 22757bff49SJaehoon Chung 23bda599f7SShawn Lin /* 24bda599f7SShawn Lin * Currently it supports read/write up to 8*8*4 Bytes per 25bda599f7SShawn Lin * stride as a burst mode. Please note that if you change 26bda599f7SShawn Lin * MAX_STRIDE, you should also update dwmci_memcpy_fromio 27bda599f7SShawn Lin * to augment the groups of {ldm, stm}. 28bda599f7SShawn Lin */ 29bda599f7SShawn Lin #define MAX_STRIDE 64 30bda599f7SShawn Lin #if CONFIG_ARM && CONFIG_CPU_V7 31bda599f7SShawn Lin void noinline dwmci_memcpy_fromio(void *buffer, void *fifo_addr) 32bda599f7SShawn Lin { 33bda599f7SShawn Lin __asm__ __volatile__ ( 34bda599f7SShawn Lin "push {r2, r3, r4, r5, r6, r7, r8, r9}\n" 35bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 36bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 37bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 38bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 39bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 40bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 41bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 42bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 43bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 44bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 45bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 46bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 47bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 48bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 49bda599f7SShawn Lin "ldm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 50bda599f7SShawn Lin "stm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 51bda599f7SShawn Lin "pop {r2, r3, r4, r5, r6,r7,r8,r9}\n" 52bda599f7SShawn Lin :::"memory" 53bda599f7SShawn Lin ); 54bda599f7SShawn Lin } 55bda599f7SShawn Lin 56bda599f7SShawn Lin void noinline dwmci_memcpy_toio(void *buffer, void *fifo_addr) 57bda599f7SShawn Lin { 5812ee84b1SShawn Lin __asm__ __volatile__ ( 5912ee84b1SShawn Lin "push {r2, r3, r4, r5, r6, r7, r8, r9}\n" 6012ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6112ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6212ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6312ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6412ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6512ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6612ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6712ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6812ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 6912ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7012ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7112ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7212ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7312ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7412ee84b1SShawn Lin "ldm r0!, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7512ee84b1SShawn Lin "stm r1, {r2,r3,r4,r5,r6,r7,r8,r9}\n" 7612ee84b1SShawn Lin "pop {r2, r3, r4, r5, r6,r7,r8,r9}\n" 7712ee84b1SShawn Lin :::"memory" 7812ee84b1SShawn Lin ); 79bda599f7SShawn Lin } 80bda599f7SShawn Lin #else 81bda599f7SShawn Lin void dwmci_memcpy_fromio(void *buffer, void *fifo_addr) {}; 82bda599f7SShawn Lin void dwmci_memcpy_toio(void *buffer, void *fifo_addr) {}; 83bda599f7SShawn Lin #endif 84757bff49SJaehoon Chung static int dwmci_wait_reset(struct dwmci_host *host, u32 value) 85757bff49SJaehoon Chung { 86757bff49SJaehoon Chung unsigned long timeout = 1000; 87757bff49SJaehoon Chung u32 ctrl; 88757bff49SJaehoon Chung 89757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTRL, value); 90757bff49SJaehoon Chung 91757bff49SJaehoon Chung while (timeout--) { 92757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_CTRL); 93757bff49SJaehoon Chung if (!(ctrl & DWMCI_RESET_ALL)) 94757bff49SJaehoon Chung return 1; 95757bff49SJaehoon Chung } 96757bff49SJaehoon Chung return 0; 97757bff49SJaehoon Chung } 98757bff49SJaehoon Chung 99757bff49SJaehoon Chung static void dwmci_set_idma_desc(struct dwmci_idmac *idmac, 100757bff49SJaehoon Chung u32 desc0, u32 desc1, u32 desc2) 101757bff49SJaehoon Chung { 102757bff49SJaehoon Chung struct dwmci_idmac *desc = idmac; 103757bff49SJaehoon Chung 104757bff49SJaehoon Chung desc->flags = desc0; 105757bff49SJaehoon Chung desc->cnt = desc1; 106757bff49SJaehoon Chung desc->addr = desc2; 10741f7be3cSPrabhakar Kushwaha desc->next_addr = (ulong)desc + sizeof(struct dwmci_idmac); 108757bff49SJaehoon Chung } 109757bff49SJaehoon Chung 110757bff49SJaehoon Chung static void dwmci_prepare_data(struct dwmci_host *host, 1112a7a210eSAlexey Brodkin struct mmc_data *data, 1122a7a210eSAlexey Brodkin struct dwmci_idmac *cur_idmac, 1132a7a210eSAlexey Brodkin void *bounce_buffer) 114757bff49SJaehoon Chung { 115757bff49SJaehoon Chung unsigned long ctrl; 116757bff49SJaehoon Chung unsigned int i = 0, flags, cnt, blk_cnt; 1172a7a210eSAlexey Brodkin ulong data_start, data_end; 118757bff49SJaehoon Chung 119757bff49SJaehoon Chung 120757bff49SJaehoon Chung blk_cnt = data->blocks; 121757bff49SJaehoon Chung 122757bff49SJaehoon Chung dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET); 123757bff49SJaehoon Chung 124757bff49SJaehoon Chung data_start = (ulong)cur_idmac; 12541f7be3cSPrabhakar Kushwaha dwmci_writel(host, DWMCI_DBADDR, (ulong)cur_idmac); 126757bff49SJaehoon Chung 127757bff49SJaehoon Chung do { 128757bff49SJaehoon Chung flags = DWMCI_IDMAC_OWN | DWMCI_IDMAC_CH ; 129757bff49SJaehoon Chung flags |= (i == 0) ? DWMCI_IDMAC_FS : 0; 130757bff49SJaehoon Chung if (blk_cnt <= 8) { 131757bff49SJaehoon Chung flags |= DWMCI_IDMAC_LD; 132757bff49SJaehoon Chung cnt = data->blocksize * blk_cnt; 133757bff49SJaehoon Chung } else 134757bff49SJaehoon Chung cnt = data->blocksize * 8; 135757bff49SJaehoon Chung 136757bff49SJaehoon Chung dwmci_set_idma_desc(cur_idmac, flags, cnt, 13741f7be3cSPrabhakar Kushwaha (ulong)bounce_buffer + (i * PAGE_SIZE)); 138757bff49SJaehoon Chung 13921bd5761SMischa Jonker if (blk_cnt <= 8) 140757bff49SJaehoon Chung break; 141757bff49SJaehoon Chung blk_cnt -= 8; 142757bff49SJaehoon Chung cur_idmac++; 143757bff49SJaehoon Chung i++; 144757bff49SJaehoon Chung } while(1); 145757bff49SJaehoon Chung 146757bff49SJaehoon Chung data_end = (ulong)cur_idmac; 147757bff49SJaehoon Chung flush_dcache_range(data_start, data_end + ARCH_DMA_MINALIGN); 148757bff49SJaehoon Chung 149757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_CTRL); 150757bff49SJaehoon Chung ctrl |= DWMCI_IDMAC_EN | DWMCI_DMA_EN; 151757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTRL, ctrl); 152757bff49SJaehoon Chung 153757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_BMOD); 154757bff49SJaehoon Chung ctrl |= DWMCI_BMOD_IDMAC_FB | DWMCI_BMOD_IDMAC_EN; 155757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BMOD, ctrl); 156757bff49SJaehoon Chung 157757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize); 158757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BYTCNT, data->blocksize * data->blocks); 159757bff49SJaehoon Chung } 160757bff49SJaehoon Chung 161a65f51b9Shuang lin static int dwmci_data_transfer(struct dwmci_host *host, struct mmc_data *data) 162f382eb83Shuang lin { 163f382eb83Shuang lin int ret = 0; 164f7c0370cSJason Zhu int reset_timeout = 100; 165a65f51b9Shuang lin u32 timeout = 240000; 1660d797f18SZiyuan Xu u32 status, ctrl, mask, size, i, len = 0; 167a65f51b9Shuang lin u32 *buf = NULL; 168f382eb83Shuang lin ulong start = get_timer(0); 169a65f51b9Shuang lin u32 fifo_depth = (((host->fifoth_val & RX_WMARK_MASK) >> 170a65f51b9Shuang lin RX_WMARK_SHIFT) + 1) * 2; 171bda599f7SShawn Lin bool stride; 172a65f51b9Shuang lin 173a65f51b9Shuang lin size = data->blocksize * data->blocks / 4; 174bda599f7SShawn Lin /* Still use legacy PIO mode if size < 512(128 * 4) Bytes */ 175bda599f7SShawn Lin stride = host->stride_pio && size > 128; 176a65f51b9Shuang lin if (data->flags == MMC_DATA_READ) 177a65f51b9Shuang lin buf = (unsigned int *)data->dest; 178a65f51b9Shuang lin else 179a65f51b9Shuang lin buf = (unsigned int *)data->src; 180f382eb83Shuang lin 181f382eb83Shuang lin for (;;) { 182f382eb83Shuang lin mask = dwmci_readl(host, DWMCI_RINTSTS); 183f382eb83Shuang lin /* Error during data transfer. */ 184f382eb83Shuang lin if (mask & (DWMCI_DATA_ERR | DWMCI_DATA_TOUT)) { 185f382eb83Shuang lin debug("%s: DATA ERROR!\n", __func__); 1860d797f18SZiyuan Xu 1870d797f18SZiyuan Xu dwmci_wait_reset(host, DWMCI_RESET_ALL); 1880d797f18SZiyuan Xu dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | 1890d797f18SZiyuan Xu DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); 1900d797f18SZiyuan Xu 1910d797f18SZiyuan Xu do { 1920d797f18SZiyuan Xu status = dwmci_readl(host, DWMCI_CMD); 193f7c0370cSJason Zhu if (reset_timeout-- < 0) 194f7c0370cSJason Zhu break; 195f7c0370cSJason Zhu udelay(100); 1960d797f18SZiyuan Xu } while (status & DWMCI_CMD_START); 1970d797f18SZiyuan Xu 1980d797f18SZiyuan Xu if (!host->fifo_mode) { 1990d797f18SZiyuan Xu ctrl = dwmci_readl(host, DWMCI_BMOD); 2000d797f18SZiyuan Xu ctrl |= DWMCI_BMOD_IDMAC_RESET; 2010d797f18SZiyuan Xu dwmci_writel(host, DWMCI_BMOD, ctrl); 2020d797f18SZiyuan Xu } 2030d797f18SZiyuan Xu 204f382eb83Shuang lin ret = -EINVAL; 205f382eb83Shuang lin break; 206f382eb83Shuang lin } 207f382eb83Shuang lin 208a65f51b9Shuang lin if (host->fifo_mode && size) { 209720724d0SXu Ziyuan len = 0; 2102b429033SJacob Chen if (data->flags == MMC_DATA_READ && 2112b429033SJacob Chen (mask & DWMCI_INTMSK_RXDR)) { 2122b429033SJacob Chen while (size) { 213a65f51b9Shuang lin len = dwmci_readl(host, DWMCI_STATUS); 214a65f51b9Shuang lin len = (len >> DWMCI_FIFO_SHIFT) & 215a65f51b9Shuang lin DWMCI_FIFO_MASK; 2162990e07aSXu Ziyuan len = min(size, len); 217bda599f7SShawn Lin if (!stride) { 218bda599f7SShawn Lin /* Legacy pio mode */ 219a65f51b9Shuang lin for (i = 0; i < len; i++) 220bda599f7SShawn Lin *buf++ = dwmci_readl(host, DWMCI_DATA); 221bda599f7SShawn Lin goto read_again; 222bda599f7SShawn Lin } 223bda599f7SShawn Lin 224bda599f7SShawn Lin /* dwmci_memcpy_fromio now bursts 256 Bytes once */ 225bda599f7SShawn Lin if (len < MAX_STRIDE) 226bda599f7SShawn Lin continue; 227bda599f7SShawn Lin 228bda599f7SShawn Lin for (i = 0; i < len / MAX_STRIDE; i++) { 229bda599f7SShawn Lin dwmci_memcpy_fromio(buf, host->ioaddr + DWMCI_DATA); 230bda599f7SShawn Lin buf += MAX_STRIDE; 231bda599f7SShawn Lin } 232bda599f7SShawn Lin 233bda599f7SShawn Lin len = i * MAX_STRIDE; 234bda599f7SShawn Lin read_again: 2352b429033SJacob Chen size = size > len ? (size - len) : 0; 2362b429033SJacob Chen } 237a65f51b9Shuang lin dwmci_writel(host, DWMCI_RINTSTS, 238a65f51b9Shuang lin DWMCI_INTMSK_RXDR); 2392b429033SJacob Chen } else if (data->flags == MMC_DATA_WRITE && 2402b429033SJacob Chen (mask & DWMCI_INTMSK_TXDR)) { 2412b429033SJacob Chen while (size) { 242a65f51b9Shuang lin len = dwmci_readl(host, DWMCI_STATUS); 243a65f51b9Shuang lin len = fifo_depth - ((len >> 244a65f51b9Shuang lin DWMCI_FIFO_SHIFT) & 245a65f51b9Shuang lin DWMCI_FIFO_MASK); 2462990e07aSXu Ziyuan len = min(size, len); 247bda599f7SShawn Lin if (!stride) { 248a65f51b9Shuang lin for (i = 0; i < len; i++) 249a65f51b9Shuang lin dwmci_writel(host, DWMCI_DATA, 250a65f51b9Shuang lin *buf++); 251bda599f7SShawn Lin goto write_again; 252bda599f7SShawn Lin } 253bda599f7SShawn Lin /* dwmci_memcpy_toio now bursts 256 Bytes once */ 254bda599f7SShawn Lin if (len < MAX_STRIDE) 255bda599f7SShawn Lin continue; 256bda599f7SShawn Lin 257bda599f7SShawn Lin for (i = 0; i < len / MAX_STRIDE; i++) { 258bda599f7SShawn Lin dwmci_memcpy_toio(buf, host->ioaddr + DWMCI_DATA); 259bda599f7SShawn Lin buf += MAX_STRIDE; 260bda599f7SShawn Lin } 261bda599f7SShawn Lin 262bda599f7SShawn Lin len = i * MAX_STRIDE; 263bda599f7SShawn Lin write_again: 2642b429033SJacob Chen size = size > len ? (size - len) : 0; 2652b429033SJacob Chen } 266a65f51b9Shuang lin dwmci_writel(host, DWMCI_RINTSTS, 267a65f51b9Shuang lin DWMCI_INTMSK_TXDR); 268a65f51b9Shuang lin } 269a65f51b9Shuang lin } 270a65f51b9Shuang lin 271f382eb83Shuang lin /* Data arrived correctly. */ 272f382eb83Shuang lin if (mask & DWMCI_INTMSK_DTO) { 273f382eb83Shuang lin ret = 0; 274f382eb83Shuang lin break; 275f382eb83Shuang lin } 276f382eb83Shuang lin 277f382eb83Shuang lin /* Check for timeout. */ 278f382eb83Shuang lin if (get_timer(start) > timeout) { 279f382eb83Shuang lin debug("%s: Timeout waiting for data!\n", 280f382eb83Shuang lin __func__); 281915ffa52SJaehoon Chung ret = -ETIMEDOUT; 282f382eb83Shuang lin break; 283f382eb83Shuang lin } 284f382eb83Shuang lin } 285f382eb83Shuang lin 286f382eb83Shuang lin dwmci_writel(host, DWMCI_RINTSTS, mask); 287f382eb83Shuang lin 288f382eb83Shuang lin return ret; 289f382eb83Shuang lin } 290f382eb83Shuang lin 291757bff49SJaehoon Chung static int dwmci_set_transfer_mode(struct dwmci_host *host, 292757bff49SJaehoon Chung struct mmc_data *data) 293757bff49SJaehoon Chung { 294757bff49SJaehoon Chung unsigned long mode; 295757bff49SJaehoon Chung 296757bff49SJaehoon Chung mode = DWMCI_CMD_DATA_EXP; 297757bff49SJaehoon Chung if (data->flags & MMC_DATA_WRITE) 298757bff49SJaehoon Chung mode |= DWMCI_CMD_RW; 299757bff49SJaehoon Chung 300757bff49SJaehoon Chung return mode; 301757bff49SJaehoon Chung } 302757bff49SJaehoon Chung 303e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 3045628347fSJaehoon Chung static int dwmci_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, 305691272feSSimon Glass struct mmc_data *data) 306691272feSSimon Glass { 307691272feSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 308691272feSSimon Glass #else 309757bff49SJaehoon Chung static int dwmci_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, 310757bff49SJaehoon Chung struct mmc_data *data) 311757bff49SJaehoon Chung { 312691272feSSimon Glass #endif 31393bfd616SPantelis Antoniou struct dwmci_host *host = mmc->priv; 3142136d226SMischa Jonker ALLOC_CACHE_ALIGN_BUFFER(struct dwmci_idmac, cur_idmac, 31521bd5761SMischa Jonker data ? DIV_ROUND_UP(data->blocks, 8) : 0); 3169042d974SMarek Vasut int ret = 0, flags = 0, i; 31702ebd42cSXu Ziyuan unsigned int timeout = 500; 3189b5b8b6eSAlexander Graf u32 retry = 100000; 319757bff49SJaehoon Chung u32 mask, ctrl; 3209c50e35fSAmar ulong start = get_timer(0); 3212a7a210eSAlexey Brodkin struct bounce_buffer bbstate; 322757bff49SJaehoon Chung 323757bff49SJaehoon Chung while (dwmci_readl(host, DWMCI_STATUS) & DWMCI_BUSY) { 3249c50e35fSAmar if (get_timer(start) > timeout) { 3251c87ffe8SSimon Glass debug("%s: Timeout on data busy\n", __func__); 326915ffa52SJaehoon Chung return -ETIMEDOUT; 327757bff49SJaehoon Chung } 328757bff49SJaehoon Chung } 329757bff49SJaehoon Chung 330757bff49SJaehoon Chung dwmci_writel(host, DWMCI_RINTSTS, DWMCI_INTMSK_ALL); 331757bff49SJaehoon Chung 3322a7a210eSAlexey Brodkin if (data) { 333a65f51b9Shuang lin if (host->fifo_mode) { 334a65f51b9Shuang lin dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize); 335a65f51b9Shuang lin dwmci_writel(host, DWMCI_BYTCNT, 336a65f51b9Shuang lin data->blocksize * data->blocks); 337a65f51b9Shuang lin dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET); 338a65f51b9Shuang lin } else { 3392a7a210eSAlexey Brodkin if (data->flags == MMC_DATA_READ) { 3402a7a210eSAlexey Brodkin bounce_buffer_start(&bbstate, (void*)data->dest, 3412a7a210eSAlexey Brodkin data->blocksize * 3422a7a210eSAlexey Brodkin data->blocks, GEN_BB_WRITE); 3432a7a210eSAlexey Brodkin } else { 3442a7a210eSAlexey Brodkin bounce_buffer_start(&bbstate, (void*)data->src, 3452a7a210eSAlexey Brodkin data->blocksize * 3462a7a210eSAlexey Brodkin data->blocks, GEN_BB_READ); 3472a7a210eSAlexey Brodkin } 3482a7a210eSAlexey Brodkin dwmci_prepare_data(host, data, cur_idmac, 3492a7a210eSAlexey Brodkin bbstate.bounce_buffer); 3502a7a210eSAlexey Brodkin } 351a65f51b9Shuang lin } 352757bff49SJaehoon Chung 353757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMDARG, cmd->cmdarg); 354757bff49SJaehoon Chung 355757bff49SJaehoon Chung if (data) 356757bff49SJaehoon Chung flags = dwmci_set_transfer_mode(host, data); 357757bff49SJaehoon Chung 358757bff49SJaehoon Chung if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY)) 359757bff49SJaehoon Chung return -1; 360757bff49SJaehoon Chung 361757bff49SJaehoon Chung if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 362757bff49SJaehoon Chung flags |= DWMCI_CMD_ABORT_STOP; 363757bff49SJaehoon Chung else 364757bff49SJaehoon Chung flags |= DWMCI_CMD_PRV_DAT_WAIT; 365757bff49SJaehoon Chung 366757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_PRESENT) { 367757bff49SJaehoon Chung flags |= DWMCI_CMD_RESP_EXP; 368757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_136) 369757bff49SJaehoon Chung flags |= DWMCI_CMD_RESP_LENGTH; 370757bff49SJaehoon Chung } 371757bff49SJaehoon Chung 372757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_CRC) 373757bff49SJaehoon Chung flags |= DWMCI_CMD_CHECK_CRC; 374757bff49SJaehoon Chung 375757bff49SJaehoon Chung flags |= (cmd->cmdidx | DWMCI_CMD_START | DWMCI_CMD_USE_HOLD_REG); 376757bff49SJaehoon Chung 377757bff49SJaehoon Chung debug("Sending CMD%d\n",cmd->cmdidx); 378757bff49SJaehoon Chung 379757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMD, flags); 380757bff49SJaehoon Chung 381757bff49SJaehoon Chung for (i = 0; i < retry; i++) { 382757bff49SJaehoon Chung mask = dwmci_readl(host, DWMCI_RINTSTS); 383757bff49SJaehoon Chung if (mask & DWMCI_INTMSK_CDONE) { 384757bff49SJaehoon Chung if (!data) 385757bff49SJaehoon Chung dwmci_writel(host, DWMCI_RINTSTS, mask); 386757bff49SJaehoon Chung break; 387757bff49SJaehoon Chung } 388757bff49SJaehoon Chung } 389757bff49SJaehoon Chung 390f33c9305SPavel Machek if (i == retry) { 3911c87ffe8SSimon Glass debug("%s: Timeout.\n", __func__); 392915ffa52SJaehoon Chung return -ETIMEDOUT; 393f33c9305SPavel Machek } 394757bff49SJaehoon Chung 395757bff49SJaehoon Chung if (mask & DWMCI_INTMSK_RTO) { 396f33c9305SPavel Machek /* 397f33c9305SPavel Machek * Timeout here is not necessarily fatal. (e)MMC cards 398f33c9305SPavel Machek * will splat here when they receive CMD55 as they do 399f33c9305SPavel Machek * not support this command and that is exactly the way 400f33c9305SPavel Machek * to tell them apart from SD cards. Thus, this output 401f33c9305SPavel Machek * below shall be debug(). eMMC cards also do not favor 402f33c9305SPavel Machek * CMD8, please keep that in mind. 403f33c9305SPavel Machek */ 404f33c9305SPavel Machek debug("%s: Response Timeout.\n", __func__); 405915ffa52SJaehoon Chung return -ETIMEDOUT; 406757bff49SJaehoon Chung } else if (mask & DWMCI_INTMSK_RE) { 4071c87ffe8SSimon Glass debug("%s: Response Error.\n", __func__); 4081c87ffe8SSimon Glass return -EIO; 409757bff49SJaehoon Chung } 410757bff49SJaehoon Chung 411757bff49SJaehoon Chung 412757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_PRESENT) { 413757bff49SJaehoon Chung if (cmd->resp_type & MMC_RSP_136) { 414757bff49SJaehoon Chung cmd->response[0] = dwmci_readl(host, DWMCI_RESP3); 415757bff49SJaehoon Chung cmd->response[1] = dwmci_readl(host, DWMCI_RESP2); 416757bff49SJaehoon Chung cmd->response[2] = dwmci_readl(host, DWMCI_RESP1); 417757bff49SJaehoon Chung cmd->response[3] = dwmci_readl(host, DWMCI_RESP0); 418757bff49SJaehoon Chung } else { 419757bff49SJaehoon Chung cmd->response[0] = dwmci_readl(host, DWMCI_RESP0); 420757bff49SJaehoon Chung } 421757bff49SJaehoon Chung } 422757bff49SJaehoon Chung 423757bff49SJaehoon Chung if (data) { 424a65f51b9Shuang lin ret = dwmci_data_transfer(host, data); 425757bff49SJaehoon Chung 426a65f51b9Shuang lin /* only dma mode need it */ 427a65f51b9Shuang lin if (!host->fifo_mode) { 428757bff49SJaehoon Chung ctrl = dwmci_readl(host, DWMCI_CTRL); 429757bff49SJaehoon Chung ctrl &= ~(DWMCI_DMA_EN); 430757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTRL, ctrl); 4312a7a210eSAlexey Brodkin bounce_buffer_stop(&bbstate); 432757bff49SJaehoon Chung } 433a65f51b9Shuang lin } 434757bff49SJaehoon Chung 435757bff49SJaehoon Chung udelay(100); 436757bff49SJaehoon Chung 4379042d974SMarek Vasut return ret; 438757bff49SJaehoon Chung } 439757bff49SJaehoon Chung 440757bff49SJaehoon Chung static int dwmci_setup_bus(struct dwmci_host *host, u32 freq) 441757bff49SJaehoon Chung { 442757bff49SJaehoon Chung u32 div, status; 443757bff49SJaehoon Chung int timeout = 10000; 444757bff49SJaehoon Chung unsigned long sclk; 445757bff49SJaehoon Chung 44624527ef9SZiyuan Xu if (freq == 0) 447757bff49SJaehoon Chung return 0; 448757bff49SJaehoon Chung /* 449f33c9305SPavel Machek * If host->get_mmc_clk isn't defined, 450757bff49SJaehoon Chung * then assume that host->bus_hz is source clock value. 451f33c9305SPavel Machek * host->bus_hz should be set by user. 452757bff49SJaehoon Chung */ 453b44fe83aSJaehoon Chung if (host->get_mmc_clk) 454e3563f2eSSimon Glass sclk = host->get_mmc_clk(host, freq); 455757bff49SJaehoon Chung else if (host->bus_hz) 456757bff49SJaehoon Chung sclk = host->bus_hz; 457757bff49SJaehoon Chung else { 4581c87ffe8SSimon Glass debug("%s: Didn't get source clock value.\n", __func__); 459757bff49SJaehoon Chung return -EINVAL; 460757bff49SJaehoon Chung } 461757bff49SJaehoon Chung 4626ace153dSChin Liang See if (sclk == freq) 4636ace153dSChin Liang See div = 0; /* bypass mode */ 4646ace153dSChin Liang See else 465757bff49SJaehoon Chung div = DIV_ROUND_UP(sclk, 2 * freq); 466757bff49SJaehoon Chung 467757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKENA, 0); 468757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKSRC, 0); 469757bff49SJaehoon Chung 470757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKDIV, div); 471757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | 472757bff49SJaehoon Chung DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); 473757bff49SJaehoon Chung 474757bff49SJaehoon Chung do { 475757bff49SJaehoon Chung status = dwmci_readl(host, DWMCI_CMD); 476757bff49SJaehoon Chung if (timeout-- < 0) { 4771c87ffe8SSimon Glass debug("%s: Timeout!\n", __func__); 478757bff49SJaehoon Chung return -ETIMEDOUT; 479757bff49SJaehoon Chung } 480757bff49SJaehoon Chung } while (status & DWMCI_CMD_START); 481757bff49SJaehoon Chung 482757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKENA, DWMCI_CLKEN_ENABLE | 483757bff49SJaehoon Chung DWMCI_CLKEN_LOW_PWR); 484757bff49SJaehoon Chung 485757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | 486757bff49SJaehoon Chung DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); 487757bff49SJaehoon Chung 488757bff49SJaehoon Chung timeout = 10000; 489757bff49SJaehoon Chung do { 490757bff49SJaehoon Chung status = dwmci_readl(host, DWMCI_CMD); 491757bff49SJaehoon Chung if (timeout-- < 0) { 4921c87ffe8SSimon Glass debug("%s: Timeout!\n", __func__); 493757bff49SJaehoon Chung return -ETIMEDOUT; 494757bff49SJaehoon Chung } 495757bff49SJaehoon Chung } while (status & DWMCI_CMD_START); 496757bff49SJaehoon Chung 497757bff49SJaehoon Chung host->clock = freq; 498757bff49SJaehoon Chung 499757bff49SJaehoon Chung return 0; 500757bff49SJaehoon Chung } 501757bff49SJaehoon Chung 502e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 503ba0e56e1SZiyuan Xu static bool dwmci_card_busy(struct udevice *dev) 504ba0e56e1SZiyuan Xu { 505ba0e56e1SZiyuan Xu struct mmc *mmc = mmc_get_mmc_dev(dev); 506ba0e56e1SZiyuan Xu #else 507ba0e56e1SZiyuan Xu static bool dwmci_card_busy(struct mmc *mmc) 508ba0e56e1SZiyuan Xu { 509ba0e56e1SZiyuan Xu #endif 510ba0e56e1SZiyuan Xu u32 status; 511ba0e56e1SZiyuan Xu struct dwmci_host *host = (struct dwmci_host *)mmc->priv; 512ba0e56e1SZiyuan Xu 513ba0e56e1SZiyuan Xu /* 514ba0e56e1SZiyuan Xu * Check the busy bit which is low when DAT[3:0] 515ba0e56e1SZiyuan Xu * (the data lines) are 0000 516ba0e56e1SZiyuan Xu */ 517ba0e56e1SZiyuan Xu status = dwmci_readl(host, DWMCI_STATUS); 518ba0e56e1SZiyuan Xu 519ba0e56e1SZiyuan Xu return !!(status & DWMCI_BUSY); 520ba0e56e1SZiyuan Xu } 521ba0e56e1SZiyuan Xu 522ba0e56e1SZiyuan Xu #ifdef CONFIG_DM_MMC 5238c921dceSZiyuan Xu static int dwmci_execute_tuning(struct udevice *dev, u32 opcode) 5248c921dceSZiyuan Xu { 5258c921dceSZiyuan Xu struct mmc *mmc = mmc_get_mmc_dev(dev); 5268c921dceSZiyuan Xu #else 5278c921dceSZiyuan Xu static int dwmci_execute_tuning(struct mmc *mmc, u32 opcode) 5288c921dceSZiyuan Xu { 5298c921dceSZiyuan Xu #endif 5308c921dceSZiyuan Xu struct dwmci_host *host = (struct dwmci_host *)mmc->priv; 5318c921dceSZiyuan Xu 5328c921dceSZiyuan Xu if (!host->execute_tuning) 5338c921dceSZiyuan Xu return -EIO; 5348c921dceSZiyuan Xu 5358c921dceSZiyuan Xu return host->execute_tuning(host, opcode); 5368c921dceSZiyuan Xu } 5378c921dceSZiyuan Xu 5388c921dceSZiyuan Xu #ifdef CONFIG_DM_MMC 5395628347fSJaehoon Chung static int dwmci_set_ios(struct udevice *dev) 540691272feSSimon Glass { 541691272feSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 542691272feSSimon Glass #else 54307b0b9c0SJaehoon Chung static int dwmci_set_ios(struct mmc *mmc) 544757bff49SJaehoon Chung { 545691272feSSimon Glass #endif 546045bdcd0SJaehoon Chung struct dwmci_host *host = (struct dwmci_host *)mmc->priv; 547045bdcd0SJaehoon Chung u32 ctype, regs; 548757bff49SJaehoon Chung 549757bff49SJaehoon Chung debug("Buswidth = %d, clock: %d\n", mmc->bus_width, mmc->clock); 550757bff49SJaehoon Chung 551757bff49SJaehoon Chung dwmci_setup_bus(host, mmc->clock); 552757bff49SJaehoon Chung switch (mmc->bus_width) { 553757bff49SJaehoon Chung case 8: 554757bff49SJaehoon Chung ctype = DWMCI_CTYPE_8BIT; 555757bff49SJaehoon Chung break; 556757bff49SJaehoon Chung case 4: 557757bff49SJaehoon Chung ctype = DWMCI_CTYPE_4BIT; 558757bff49SJaehoon Chung break; 559757bff49SJaehoon Chung default: 560757bff49SJaehoon Chung ctype = DWMCI_CTYPE_1BIT; 561757bff49SJaehoon Chung break; 562757bff49SJaehoon Chung } 563757bff49SJaehoon Chung 564757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CTYPE, ctype); 565757bff49SJaehoon Chung 566045bdcd0SJaehoon Chung regs = dwmci_readl(host, DWMCI_UHS_REG); 567caa21a21SZiyuan Xu if (mmc_card_ddr(mmc)) 568045bdcd0SJaehoon Chung regs |= DWMCI_DDR_MODE; 569045bdcd0SJaehoon Chung else 570afc9e2b5SJaehoon Chung regs &= ~DWMCI_DDR_MODE; 571045bdcd0SJaehoon Chung 572045bdcd0SJaehoon Chung dwmci_writel(host, DWMCI_UHS_REG, regs); 573045bdcd0SJaehoon Chung 574757bff49SJaehoon Chung if (host->clksel) 575757bff49SJaehoon Chung host->clksel(host); 57607b0b9c0SJaehoon Chung 577691272feSSimon Glass return 0; 578757bff49SJaehoon Chung } 579757bff49SJaehoon Chung 580757bff49SJaehoon Chung static int dwmci_init(struct mmc *mmc) 581757bff49SJaehoon Chung { 58293bfd616SPantelis Antoniou struct dwmci_host *host = mmc->priv; 58339abf9c1SPaweł Jarosz uint32_t use_dma; 584*33e40bacSJason Zhu uint32_t verid; 585757bff49SJaehoon Chung 58618ab6755SJaehoon Chung if (host->board_init) 58718ab6755SJaehoon Chung host->board_init(host); 588204f7c39SJason Zhu #ifdef CONFIG_ARCH_ROCKCHIP 589204f7c39SJason Zhu if (host->dev_index == 0) 590757bff49SJaehoon Chung dwmci_writel(host, DWMCI_PWREN, 1); 591204f7c39SJason Zhu else if (host->dev_index == 1) 592204f7c39SJason Zhu dwmci_writel(host, DWMCI_PWREN, 0); 593204f7c39SJason Zhu else 594204f7c39SJason Zhu dwmci_writel(host, DWMCI_PWREN, 1); 595204f7c39SJason Zhu #else 596204f7c39SJason Zhu dwmci_writel(host, DWMCI_PWREN, 1); 597204f7c39SJason Zhu #endif 598757bff49SJaehoon Chung 599*33e40bacSJason Zhu verid = dwmci_readl(host, DWMCI_VERID) & 0x0000ffff; 600*33e40bacSJason Zhu if (verid >= DW_MMC_240A) 601*33e40bacSJason Zhu dwmci_writel(host, DWMCI_CARDTHRCTL, DWMCI_CDTHRCTRL_CONFIG); 602*33e40bacSJason Zhu 603757bff49SJaehoon Chung if (!dwmci_wait_reset(host, DWMCI_RESET_ALL)) { 6041c87ffe8SSimon Glass debug("%s[%d] Fail-reset!!\n", __func__, __LINE__); 6051c87ffe8SSimon Glass return -EIO; 606757bff49SJaehoon Chung } 607757bff49SJaehoon Chung 60839abf9c1SPaweł Jarosz use_dma = SDMMC_GET_TRANS_MODE(dwmci_readl(host, DWMCI_HCON)); 60939abf9c1SPaweł Jarosz if (use_dma == DMA_INTERFACE_IDMA) { 61039abf9c1SPaweł Jarosz host->fifo_mode = 0; 61139abf9c1SPaweł Jarosz } else { 61239abf9c1SPaweł Jarosz host->fifo_mode = 1; 61339abf9c1SPaweł Jarosz } 61439abf9c1SPaweł Jarosz 6159c50e35fSAmar /* Enumerate at 400KHz */ 61693bfd616SPantelis Antoniou dwmci_setup_bus(host, mmc->cfg->f_min); 6179c50e35fSAmar 618757bff49SJaehoon Chung dwmci_writel(host, DWMCI_RINTSTS, 0xFFFFFFFF); 619757bff49SJaehoon Chung dwmci_writel(host, DWMCI_INTMASK, 0); 620757bff49SJaehoon Chung 621757bff49SJaehoon Chung dwmci_writel(host, DWMCI_TMOUT, 0xFFFFFFFF); 622757bff49SJaehoon Chung 623757bff49SJaehoon Chung dwmci_writel(host, DWMCI_IDINTEN, 0); 624757bff49SJaehoon Chung dwmci_writel(host, DWMCI_BMOD, 1); 625757bff49SJaehoon Chung 626760177dfSSimon Glass if (!host->fifoth_val) { 627760177dfSSimon Glass uint32_t fifo_size; 628760177dfSSimon Glass 629760177dfSSimon Glass fifo_size = dwmci_readl(host, DWMCI_FIFOTH); 630760177dfSSimon Glass fifo_size = ((fifo_size & RX_WMARK_MASK) >> RX_WMARK_SHIFT) + 1; 6315ef89808SJason Zhu host->fifoth_val = MSIZE(DWMCI_MSIZE) | 6325ef89808SJason Zhu RX_WMARK(fifo_size / 2 - 1) | 633760177dfSSimon Glass TX_WMARK(fifo_size / 2); 6349108b315SAlexey Brodkin } 635760177dfSSimon Glass dwmci_writel(host, DWMCI_FIFOTH, host->fifoth_val); 636757bff49SJaehoon Chung 637757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKENA, 0); 638757bff49SJaehoon Chung dwmci_writel(host, DWMCI_CLKSRC, 0); 639757bff49SJaehoon Chung 640757bff49SJaehoon Chung return 0; 641757bff49SJaehoon Chung } 642757bff49SJaehoon Chung 6435743ef64SJason Zhu static int dwmci_get_cd(struct udevice *dev) 6445743ef64SJason Zhu { 6455743ef64SJason Zhu int ret = -1; 6465743ef64SJason Zhu #ifndef CONFIG_SPL_BUILD 6475743ef64SJason Zhu #ifdef CONFIG_DM_GPIO 6485743ef64SJason Zhu struct gpio_desc detect; 6495743ef64SJason Zhu 6505743ef64SJason Zhu ret = gpio_request_by_name(dev, "cd-gpios", 0, &detect, GPIOD_IS_IN); 6515743ef64SJason Zhu if (ret) { 6525743ef64SJason Zhu return ret; 6535743ef64SJason Zhu } 6545743ef64SJason Zhu 6555743ef64SJason Zhu ret = !dm_gpio_get_value(&detect); 6565743ef64SJason Zhu #endif 6575743ef64SJason Zhu #endif 6585743ef64SJason Zhu return ret; 6595743ef64SJason Zhu } 6605743ef64SJason Zhu 661e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 662691272feSSimon Glass int dwmci_probe(struct udevice *dev) 663691272feSSimon Glass { 664691272feSSimon Glass struct mmc *mmc = mmc_get_mmc_dev(dev); 665691272feSSimon Glass 666691272feSSimon Glass return dwmci_init(mmc); 667691272feSSimon Glass } 668691272feSSimon Glass 669691272feSSimon Glass const struct dm_mmc_ops dm_dwmci_ops = { 670ba0e56e1SZiyuan Xu .card_busy = dwmci_card_busy, 671691272feSSimon Glass .send_cmd = dwmci_send_cmd, 672691272feSSimon Glass .set_ios = dwmci_set_ios, 6735743ef64SJason Zhu .get_cd = dwmci_get_cd, 6748c921dceSZiyuan Xu .execute_tuning = dwmci_execute_tuning, 675691272feSSimon Glass }; 676691272feSSimon Glass 677691272feSSimon Glass #else 678ab769f22SPantelis Antoniou static const struct mmc_ops dwmci_ops = { 679ba0e56e1SZiyuan Xu .card_busy = dwmci_card_busy, 680ab769f22SPantelis Antoniou .send_cmd = dwmci_send_cmd, 681ab769f22SPantelis Antoniou .set_ios = dwmci_set_ios, 6825743ef64SJason Zhu .get_cd = dwmci_get_cd, 683ab769f22SPantelis Antoniou .init = dwmci_init, 6848c921dceSZiyuan Xu .execute_tuning = dwmci_execute_tuning, 685ab769f22SPantelis Antoniou }; 686691272feSSimon Glass #endif 687ab769f22SPantelis Antoniou 688e5113c33SJaehoon Chung void dwmci_setup_cfg(struct mmc_config *cfg, struct dwmci_host *host, 689e5113c33SJaehoon Chung u32 max_clk, u32 min_clk) 6905e6ff810SSimon Glass { 691e5113c33SJaehoon Chung cfg->name = host->name; 692e7881d85SSimon Glass #ifndef CONFIG_DM_MMC 6935e6ff810SSimon Glass cfg->ops = &dwmci_ops; 694691272feSSimon Glass #endif 6955e6ff810SSimon Glass cfg->f_min = min_clk; 6965e6ff810SSimon Glass cfg->f_max = max_clk; 6975e6ff810SSimon Glass 6985e6ff810SSimon Glass cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; 6995e6ff810SSimon Glass 700e5113c33SJaehoon Chung cfg->host_caps = host->caps; 7015e6ff810SSimon Glass 702e5113c33SJaehoon Chung if (host->buswidth == 8) { 703c1cfa99bSZiyuan Xu cfg->host_caps |= MMC_MODE_8BIT | MMC_MODE_4BIT; 7045e6ff810SSimon Glass } else { 7055e6ff810SSimon Glass cfg->host_caps |= MMC_MODE_4BIT; 7065e6ff810SSimon Glass cfg->host_caps &= ~MMC_MODE_8BIT; 7075e6ff810SSimon Glass } 7085e6ff810SSimon Glass cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz; 7095e6ff810SSimon Glass 7105e6ff810SSimon Glass cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 7115e6ff810SSimon Glass } 7125e6ff810SSimon Glass 7135e6ff810SSimon Glass #ifdef CONFIG_BLK 7145e6ff810SSimon Glass int dwmci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg) 7155e6ff810SSimon Glass { 7165e6ff810SSimon Glass return mmc_bind(dev, mmc, cfg); 7175e6ff810SSimon Glass } 7185e6ff810SSimon Glass #else 719757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk) 720757bff49SJaehoon Chung { 721e5113c33SJaehoon Chung dwmci_setup_cfg(&host->cfg, host, max_clk, min_clk); 722757bff49SJaehoon Chung 72393bfd616SPantelis Antoniou host->mmc = mmc_create(&host->cfg, host); 72493bfd616SPantelis Antoniou if (host->mmc == NULL) 72593bfd616SPantelis Antoniou return -1; 72693bfd616SPantelis Antoniou 72793bfd616SPantelis Antoniou return 0; 728757bff49SJaehoon Chung } 7295e6ff810SSimon Glass #endif 730