xref: /rk3399_rockchip-uboot/drivers/mmc/dw_mmc.c (revision 02ebd42cf19e523593d8e4e8f3d02083299fcdbb)
1757bff49SJaehoon Chung /*
2757bff49SJaehoon Chung  * (C) Copyright 2012 SAMSUNG Electronics
3757bff49SJaehoon Chung  * Jaehoon Chung <jh80.chung@samsung.com>
4757bff49SJaehoon Chung  * Rajeshawari Shinde <rajeshwari.s@samsung.com>
5757bff49SJaehoon Chung  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7757bff49SJaehoon Chung  */
8757bff49SJaehoon Chung 
92a7a210eSAlexey Brodkin #include <bouncebuf.h>
10757bff49SJaehoon Chung #include <common.h>
111c87ffe8SSimon Glass #include <errno.h>
12757bff49SJaehoon Chung #include <malloc.h>
13cf92e05cSSimon Glass #include <memalign.h>
14757bff49SJaehoon Chung #include <mmc.h>
15757bff49SJaehoon Chung #include <dwmmc.h>
16757bff49SJaehoon Chung #include <asm-generic/errno.h>
17757bff49SJaehoon Chung 
18757bff49SJaehoon Chung #define PAGE_SIZE 4096
19757bff49SJaehoon Chung 
20757bff49SJaehoon Chung static int dwmci_wait_reset(struct dwmci_host *host, u32 value)
21757bff49SJaehoon Chung {
22757bff49SJaehoon Chung 	unsigned long timeout = 1000;
23757bff49SJaehoon Chung 	u32 ctrl;
24757bff49SJaehoon Chung 
25757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CTRL, value);
26757bff49SJaehoon Chung 
27757bff49SJaehoon Chung 	while (timeout--) {
28757bff49SJaehoon Chung 		ctrl = dwmci_readl(host, DWMCI_CTRL);
29757bff49SJaehoon Chung 		if (!(ctrl & DWMCI_RESET_ALL))
30757bff49SJaehoon Chung 			return 1;
31757bff49SJaehoon Chung 	}
32757bff49SJaehoon Chung 	return 0;
33757bff49SJaehoon Chung }
34757bff49SJaehoon Chung 
35757bff49SJaehoon Chung static void dwmci_set_idma_desc(struct dwmci_idmac *idmac,
36757bff49SJaehoon Chung 		u32 desc0, u32 desc1, u32 desc2)
37757bff49SJaehoon Chung {
38757bff49SJaehoon Chung 	struct dwmci_idmac *desc = idmac;
39757bff49SJaehoon Chung 
40757bff49SJaehoon Chung 	desc->flags = desc0;
41757bff49SJaehoon Chung 	desc->cnt = desc1;
42757bff49SJaehoon Chung 	desc->addr = desc2;
4341f7be3cSPrabhakar Kushwaha 	desc->next_addr = (ulong)desc + sizeof(struct dwmci_idmac);
44757bff49SJaehoon Chung }
45757bff49SJaehoon Chung 
46757bff49SJaehoon Chung static void dwmci_prepare_data(struct dwmci_host *host,
472a7a210eSAlexey Brodkin 			       struct mmc_data *data,
482a7a210eSAlexey Brodkin 			       struct dwmci_idmac *cur_idmac,
492a7a210eSAlexey Brodkin 			       void *bounce_buffer)
50757bff49SJaehoon Chung {
51757bff49SJaehoon Chung 	unsigned long ctrl;
52757bff49SJaehoon Chung 	unsigned int i = 0, flags, cnt, blk_cnt;
532a7a210eSAlexey Brodkin 	ulong data_start, data_end;
54757bff49SJaehoon Chung 
55757bff49SJaehoon Chung 
56757bff49SJaehoon Chung 	blk_cnt = data->blocks;
57757bff49SJaehoon Chung 
58757bff49SJaehoon Chung 	dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET);
59757bff49SJaehoon Chung 
60757bff49SJaehoon Chung 	data_start = (ulong)cur_idmac;
6141f7be3cSPrabhakar Kushwaha 	dwmci_writel(host, DWMCI_DBADDR, (ulong)cur_idmac);
62757bff49SJaehoon Chung 
63757bff49SJaehoon Chung 	do {
64757bff49SJaehoon Chung 		flags = DWMCI_IDMAC_OWN | DWMCI_IDMAC_CH ;
65757bff49SJaehoon Chung 		flags |= (i == 0) ? DWMCI_IDMAC_FS : 0;
66757bff49SJaehoon Chung 		if (blk_cnt <= 8) {
67757bff49SJaehoon Chung 			flags |= DWMCI_IDMAC_LD;
68757bff49SJaehoon Chung 			cnt = data->blocksize * blk_cnt;
69757bff49SJaehoon Chung 		} else
70757bff49SJaehoon Chung 			cnt = data->blocksize * 8;
71757bff49SJaehoon Chung 
72757bff49SJaehoon Chung 		dwmci_set_idma_desc(cur_idmac, flags, cnt,
7341f7be3cSPrabhakar Kushwaha 				    (ulong)bounce_buffer + (i * PAGE_SIZE));
74757bff49SJaehoon Chung 
7521bd5761SMischa Jonker 		if (blk_cnt <= 8)
76757bff49SJaehoon Chung 			break;
77757bff49SJaehoon Chung 		blk_cnt -= 8;
78757bff49SJaehoon Chung 		cur_idmac++;
79757bff49SJaehoon Chung 		i++;
80757bff49SJaehoon Chung 	} while(1);
81757bff49SJaehoon Chung 
82757bff49SJaehoon Chung 	data_end = (ulong)cur_idmac;
83757bff49SJaehoon Chung 	flush_dcache_range(data_start, data_end + ARCH_DMA_MINALIGN);
84757bff49SJaehoon Chung 
85757bff49SJaehoon Chung 	ctrl = dwmci_readl(host, DWMCI_CTRL);
86757bff49SJaehoon Chung 	ctrl |= DWMCI_IDMAC_EN | DWMCI_DMA_EN;
87757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CTRL, ctrl);
88757bff49SJaehoon Chung 
89757bff49SJaehoon Chung 	ctrl = dwmci_readl(host, DWMCI_BMOD);
90757bff49SJaehoon Chung 	ctrl |= DWMCI_BMOD_IDMAC_FB | DWMCI_BMOD_IDMAC_EN;
91757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BMOD, ctrl);
92757bff49SJaehoon Chung 
93757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize);
94757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BYTCNT, data->blocksize * data->blocks);
95757bff49SJaehoon Chung }
96757bff49SJaehoon Chung 
97a65f51b9Shuang lin static int dwmci_data_transfer(struct dwmci_host *host, struct mmc_data *data)
98f382eb83Shuang lin {
99f382eb83Shuang lin 	int ret = 0;
100a65f51b9Shuang lin 	u32 timeout = 240000;
101a65f51b9Shuang lin 	u32 mask, size, i, len = 0;
102a65f51b9Shuang lin 	u32 *buf = NULL;
103f382eb83Shuang lin 	ulong start = get_timer(0);
104a65f51b9Shuang lin 	u32 fifo_depth = (((host->fifoth_val & RX_WMARK_MASK) >>
105a65f51b9Shuang lin 			    RX_WMARK_SHIFT) + 1) * 2;
106a65f51b9Shuang lin 
107a65f51b9Shuang lin 	size = data->blocksize * data->blocks / 4;
108a65f51b9Shuang lin 	if (data->flags == MMC_DATA_READ)
109a65f51b9Shuang lin 		buf = (unsigned int *)data->dest;
110a65f51b9Shuang lin 	else
111a65f51b9Shuang lin 		buf = (unsigned int *)data->src;
112f382eb83Shuang lin 
113f382eb83Shuang lin 	for (;;) {
114f382eb83Shuang lin 		mask = dwmci_readl(host, DWMCI_RINTSTS);
115f382eb83Shuang lin 		/* Error during data transfer. */
116f382eb83Shuang lin 		if (mask & (DWMCI_DATA_ERR | DWMCI_DATA_TOUT)) {
117f382eb83Shuang lin 			debug("%s: DATA ERROR!\n", __func__);
118f382eb83Shuang lin 			ret = -EINVAL;
119f382eb83Shuang lin 			break;
120f382eb83Shuang lin 		}
121f382eb83Shuang lin 
122a65f51b9Shuang lin 		if (host->fifo_mode && size) {
123a65f51b9Shuang lin 			if (data->flags == MMC_DATA_READ) {
124ca2ec9adSJaehoon Chung 				if ((dwmci_readl(host, DWMCI_RINTSTS) &
125a65f51b9Shuang lin 				     DWMCI_INTMSK_RXDR)) {
126a65f51b9Shuang lin 					len = dwmci_readl(host, DWMCI_STATUS);
127a65f51b9Shuang lin 					len = (len >> DWMCI_FIFO_SHIFT) &
128a65f51b9Shuang lin 						    DWMCI_FIFO_MASK;
129a65f51b9Shuang lin 					for (i = 0; i < len; i++)
130a65f51b9Shuang lin 						*buf++ =
131a65f51b9Shuang lin 						dwmci_readl(host, DWMCI_DATA);
132a65f51b9Shuang lin 					dwmci_writel(host, DWMCI_RINTSTS,
133a65f51b9Shuang lin 						     DWMCI_INTMSK_RXDR);
134a65f51b9Shuang lin 				}
135a65f51b9Shuang lin 			} else {
136ca2ec9adSJaehoon Chung 				if ((dwmci_readl(host, DWMCI_RINTSTS) &
137a65f51b9Shuang lin 				     DWMCI_INTMSK_TXDR)) {
138a65f51b9Shuang lin 					len = dwmci_readl(host, DWMCI_STATUS);
139a65f51b9Shuang lin 					len = fifo_depth - ((len >>
140a65f51b9Shuang lin 						   DWMCI_FIFO_SHIFT) &
141a65f51b9Shuang lin 						   DWMCI_FIFO_MASK);
142a65f51b9Shuang lin 					for (i = 0; i < len; i++)
143a65f51b9Shuang lin 						dwmci_writel(host, DWMCI_DATA,
144a65f51b9Shuang lin 							     *buf++);
145a65f51b9Shuang lin 					dwmci_writel(host, DWMCI_RINTSTS,
146a65f51b9Shuang lin 						     DWMCI_INTMSK_TXDR);
147a65f51b9Shuang lin 				}
148a65f51b9Shuang lin 			}
149a65f51b9Shuang lin 			size = size > len ? (size - len) : 0;
150a65f51b9Shuang lin 		}
151a65f51b9Shuang lin 
152f382eb83Shuang lin 		/* Data arrived correctly. */
153f382eb83Shuang lin 		if (mask & DWMCI_INTMSK_DTO) {
154f382eb83Shuang lin 			ret = 0;
155f382eb83Shuang lin 			break;
156f382eb83Shuang lin 		}
157f382eb83Shuang lin 
158f382eb83Shuang lin 		/* Check for timeout. */
159f382eb83Shuang lin 		if (get_timer(start) > timeout) {
160f382eb83Shuang lin 			debug("%s: Timeout waiting for data!\n",
161f382eb83Shuang lin 			      __func__);
162f382eb83Shuang lin 			ret = TIMEOUT;
163f382eb83Shuang lin 			break;
164f382eb83Shuang lin 		}
165f382eb83Shuang lin 	}
166f382eb83Shuang lin 
167f382eb83Shuang lin 	dwmci_writel(host, DWMCI_RINTSTS, mask);
168f382eb83Shuang lin 
169f382eb83Shuang lin 	return ret;
170f382eb83Shuang lin }
171f382eb83Shuang lin 
172757bff49SJaehoon Chung static int dwmci_set_transfer_mode(struct dwmci_host *host,
173757bff49SJaehoon Chung 		struct mmc_data *data)
174757bff49SJaehoon Chung {
175757bff49SJaehoon Chung 	unsigned long mode;
176757bff49SJaehoon Chung 
177757bff49SJaehoon Chung 	mode = DWMCI_CMD_DATA_EXP;
178757bff49SJaehoon Chung 	if (data->flags & MMC_DATA_WRITE)
179757bff49SJaehoon Chung 		mode |= DWMCI_CMD_RW;
180757bff49SJaehoon Chung 
181757bff49SJaehoon Chung 	return mode;
182757bff49SJaehoon Chung }
183757bff49SJaehoon Chung 
184691272feSSimon Glass #ifdef CONFIG_DM_MMC_OPS
1855628347fSJaehoon Chung static int dwmci_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
186691272feSSimon Glass 		   struct mmc_data *data)
187691272feSSimon Glass {
188691272feSSimon Glass 	struct mmc *mmc = mmc_get_mmc_dev(dev);
189691272feSSimon Glass #else
190757bff49SJaehoon Chung static int dwmci_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
191757bff49SJaehoon Chung 		struct mmc_data *data)
192757bff49SJaehoon Chung {
193691272feSSimon Glass #endif
19493bfd616SPantelis Antoniou 	struct dwmci_host *host = mmc->priv;
1952136d226SMischa Jonker 	ALLOC_CACHE_ALIGN_BUFFER(struct dwmci_idmac, cur_idmac,
19621bd5761SMischa Jonker 				 data ? DIV_ROUND_UP(data->blocks, 8) : 0);
1979042d974SMarek Vasut 	int ret = 0, flags = 0, i;
198*02ebd42cSXu Ziyuan 	unsigned int timeout = 500;
1999b5b8b6eSAlexander Graf 	u32 retry = 100000;
200757bff49SJaehoon Chung 	u32 mask, ctrl;
2019c50e35fSAmar 	ulong start = get_timer(0);
2022a7a210eSAlexey Brodkin 	struct bounce_buffer bbstate;
203757bff49SJaehoon Chung 
204757bff49SJaehoon Chung 	while (dwmci_readl(host, DWMCI_STATUS) & DWMCI_BUSY) {
2059c50e35fSAmar 		if (get_timer(start) > timeout) {
2061c87ffe8SSimon Glass 			debug("%s: Timeout on data busy\n", __func__);
207757bff49SJaehoon Chung 			return TIMEOUT;
208757bff49SJaehoon Chung 		}
209757bff49SJaehoon Chung 	}
210757bff49SJaehoon Chung 
211757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_RINTSTS, DWMCI_INTMSK_ALL);
212757bff49SJaehoon Chung 
2132a7a210eSAlexey Brodkin 	if (data) {
214a65f51b9Shuang lin 		if (host->fifo_mode) {
215a65f51b9Shuang lin 			dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize);
216a65f51b9Shuang lin 			dwmci_writel(host, DWMCI_BYTCNT,
217a65f51b9Shuang lin 				     data->blocksize * data->blocks);
218a65f51b9Shuang lin 			dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET);
219a65f51b9Shuang lin 		} else {
2202a7a210eSAlexey Brodkin 			if (data->flags == MMC_DATA_READ) {
2212a7a210eSAlexey Brodkin 				bounce_buffer_start(&bbstate, (void*)data->dest,
2222a7a210eSAlexey Brodkin 						data->blocksize *
2232a7a210eSAlexey Brodkin 						data->blocks, GEN_BB_WRITE);
2242a7a210eSAlexey Brodkin 			} else {
2252a7a210eSAlexey Brodkin 				bounce_buffer_start(&bbstate, (void*)data->src,
2262a7a210eSAlexey Brodkin 						data->blocksize *
2272a7a210eSAlexey Brodkin 						data->blocks, GEN_BB_READ);
2282a7a210eSAlexey Brodkin 			}
2292a7a210eSAlexey Brodkin 			dwmci_prepare_data(host, data, cur_idmac,
2302a7a210eSAlexey Brodkin 					   bbstate.bounce_buffer);
2312a7a210eSAlexey Brodkin 		}
232a65f51b9Shuang lin 	}
233757bff49SJaehoon Chung 
234757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMDARG, cmd->cmdarg);
235757bff49SJaehoon Chung 
236757bff49SJaehoon Chung 	if (data)
237757bff49SJaehoon Chung 		flags = dwmci_set_transfer_mode(host, data);
238757bff49SJaehoon Chung 
239757bff49SJaehoon Chung 	if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY))
240757bff49SJaehoon Chung 		return -1;
241757bff49SJaehoon Chung 
242757bff49SJaehoon Chung 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
243757bff49SJaehoon Chung 		flags |= DWMCI_CMD_ABORT_STOP;
244757bff49SJaehoon Chung 	else
245757bff49SJaehoon Chung 		flags |= DWMCI_CMD_PRV_DAT_WAIT;
246757bff49SJaehoon Chung 
247757bff49SJaehoon Chung 	if (cmd->resp_type & MMC_RSP_PRESENT) {
248757bff49SJaehoon Chung 		flags |= DWMCI_CMD_RESP_EXP;
249757bff49SJaehoon Chung 		if (cmd->resp_type & MMC_RSP_136)
250757bff49SJaehoon Chung 			flags |= DWMCI_CMD_RESP_LENGTH;
251757bff49SJaehoon Chung 	}
252757bff49SJaehoon Chung 
253757bff49SJaehoon Chung 	if (cmd->resp_type & MMC_RSP_CRC)
254757bff49SJaehoon Chung 		flags |= DWMCI_CMD_CHECK_CRC;
255757bff49SJaehoon Chung 
256757bff49SJaehoon Chung 	flags |= (cmd->cmdidx | DWMCI_CMD_START | DWMCI_CMD_USE_HOLD_REG);
257757bff49SJaehoon Chung 
258757bff49SJaehoon Chung 	debug("Sending CMD%d\n",cmd->cmdidx);
259757bff49SJaehoon Chung 
260757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMD, flags);
261757bff49SJaehoon Chung 
262757bff49SJaehoon Chung 	for (i = 0; i < retry; i++) {
263757bff49SJaehoon Chung 		mask = dwmci_readl(host, DWMCI_RINTSTS);
264757bff49SJaehoon Chung 		if (mask & DWMCI_INTMSK_CDONE) {
265757bff49SJaehoon Chung 			if (!data)
266757bff49SJaehoon Chung 				dwmci_writel(host, DWMCI_RINTSTS, mask);
267757bff49SJaehoon Chung 			break;
268757bff49SJaehoon Chung 		}
269757bff49SJaehoon Chung 	}
270757bff49SJaehoon Chung 
271f33c9305SPavel Machek 	if (i == retry) {
2721c87ffe8SSimon Glass 		debug("%s: Timeout.\n", __func__);
273757bff49SJaehoon Chung 		return TIMEOUT;
274f33c9305SPavel Machek 	}
275757bff49SJaehoon Chung 
276757bff49SJaehoon Chung 	if (mask & DWMCI_INTMSK_RTO) {
277f33c9305SPavel Machek 		/*
278f33c9305SPavel Machek 		 * Timeout here is not necessarily fatal. (e)MMC cards
279f33c9305SPavel Machek 		 * will splat here when they receive CMD55 as they do
280f33c9305SPavel Machek 		 * not support this command and that is exactly the way
281f33c9305SPavel Machek 		 * to tell them apart from SD cards. Thus, this output
282f33c9305SPavel Machek 		 * below shall be debug(). eMMC cards also do not favor
283f33c9305SPavel Machek 		 * CMD8, please keep that in mind.
284f33c9305SPavel Machek 		 */
285f33c9305SPavel Machek 		debug("%s: Response Timeout.\n", __func__);
286757bff49SJaehoon Chung 		return TIMEOUT;
287757bff49SJaehoon Chung 	} else if (mask & DWMCI_INTMSK_RE) {
2881c87ffe8SSimon Glass 		debug("%s: Response Error.\n", __func__);
2891c87ffe8SSimon Glass 		return -EIO;
290757bff49SJaehoon Chung 	}
291757bff49SJaehoon Chung 
292757bff49SJaehoon Chung 
293757bff49SJaehoon Chung 	if (cmd->resp_type & MMC_RSP_PRESENT) {
294757bff49SJaehoon Chung 		if (cmd->resp_type & MMC_RSP_136) {
295757bff49SJaehoon Chung 			cmd->response[0] = dwmci_readl(host, DWMCI_RESP3);
296757bff49SJaehoon Chung 			cmd->response[1] = dwmci_readl(host, DWMCI_RESP2);
297757bff49SJaehoon Chung 			cmd->response[2] = dwmci_readl(host, DWMCI_RESP1);
298757bff49SJaehoon Chung 			cmd->response[3] = dwmci_readl(host, DWMCI_RESP0);
299757bff49SJaehoon Chung 		} else {
300757bff49SJaehoon Chung 			cmd->response[0] = dwmci_readl(host, DWMCI_RESP0);
301757bff49SJaehoon Chung 		}
302757bff49SJaehoon Chung 	}
303757bff49SJaehoon Chung 
304757bff49SJaehoon Chung 	if (data) {
305a65f51b9Shuang lin 		ret = dwmci_data_transfer(host, data);
306757bff49SJaehoon Chung 
307a65f51b9Shuang lin 		/* only dma mode need it */
308a65f51b9Shuang lin 		if (!host->fifo_mode) {
309757bff49SJaehoon Chung 			ctrl = dwmci_readl(host, DWMCI_CTRL);
310757bff49SJaehoon Chung 			ctrl &= ~(DWMCI_DMA_EN);
311757bff49SJaehoon Chung 			dwmci_writel(host, DWMCI_CTRL, ctrl);
3122a7a210eSAlexey Brodkin 			bounce_buffer_stop(&bbstate);
313757bff49SJaehoon Chung 		}
314a65f51b9Shuang lin 	}
315757bff49SJaehoon Chung 
316757bff49SJaehoon Chung 	udelay(100);
317757bff49SJaehoon Chung 
3189042d974SMarek Vasut 	return ret;
319757bff49SJaehoon Chung }
320757bff49SJaehoon Chung 
321757bff49SJaehoon Chung static int dwmci_setup_bus(struct dwmci_host *host, u32 freq)
322757bff49SJaehoon Chung {
323757bff49SJaehoon Chung 	u32 div, status;
324757bff49SJaehoon Chung 	int timeout = 10000;
325757bff49SJaehoon Chung 	unsigned long sclk;
326757bff49SJaehoon Chung 
3279c50e35fSAmar 	if ((freq == host->clock) || (freq == 0))
328757bff49SJaehoon Chung 		return 0;
329757bff49SJaehoon Chung 	/*
330f33c9305SPavel Machek 	 * If host->get_mmc_clk isn't defined,
331757bff49SJaehoon Chung 	 * then assume that host->bus_hz is source clock value.
332f33c9305SPavel Machek 	 * host->bus_hz should be set by user.
333757bff49SJaehoon Chung 	 */
334b44fe83aSJaehoon Chung 	if (host->get_mmc_clk)
335e3563f2eSSimon Glass 		sclk = host->get_mmc_clk(host, freq);
336757bff49SJaehoon Chung 	else if (host->bus_hz)
337757bff49SJaehoon Chung 		sclk = host->bus_hz;
338757bff49SJaehoon Chung 	else {
3391c87ffe8SSimon Glass 		debug("%s: Didn't get source clock value.\n", __func__);
340757bff49SJaehoon Chung 		return -EINVAL;
341757bff49SJaehoon Chung 	}
342757bff49SJaehoon Chung 
3436ace153dSChin Liang See 	if (sclk == freq)
3446ace153dSChin Liang See 		div = 0;	/* bypass mode */
3456ace153dSChin Liang See 	else
346757bff49SJaehoon Chung 		div = DIV_ROUND_UP(sclk, 2 * freq);
347757bff49SJaehoon Chung 
348757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKENA, 0);
349757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKSRC, 0);
350757bff49SJaehoon Chung 
351757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKDIV, div);
352757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT |
353757bff49SJaehoon Chung 			DWMCI_CMD_UPD_CLK | DWMCI_CMD_START);
354757bff49SJaehoon Chung 
355757bff49SJaehoon Chung 	do {
356757bff49SJaehoon Chung 		status = dwmci_readl(host, DWMCI_CMD);
357757bff49SJaehoon Chung 		if (timeout-- < 0) {
3581c87ffe8SSimon Glass 			debug("%s: Timeout!\n", __func__);
359757bff49SJaehoon Chung 			return -ETIMEDOUT;
360757bff49SJaehoon Chung 		}
361757bff49SJaehoon Chung 	} while (status & DWMCI_CMD_START);
362757bff49SJaehoon Chung 
363757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKENA, DWMCI_CLKEN_ENABLE |
364757bff49SJaehoon Chung 			DWMCI_CLKEN_LOW_PWR);
365757bff49SJaehoon Chung 
366757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT |
367757bff49SJaehoon Chung 			DWMCI_CMD_UPD_CLK | DWMCI_CMD_START);
368757bff49SJaehoon Chung 
369757bff49SJaehoon Chung 	timeout = 10000;
370757bff49SJaehoon Chung 	do {
371757bff49SJaehoon Chung 		status = dwmci_readl(host, DWMCI_CMD);
372757bff49SJaehoon Chung 		if (timeout-- < 0) {
3731c87ffe8SSimon Glass 			debug("%s: Timeout!\n", __func__);
374757bff49SJaehoon Chung 			return -ETIMEDOUT;
375757bff49SJaehoon Chung 		}
376757bff49SJaehoon Chung 	} while (status & DWMCI_CMD_START);
377757bff49SJaehoon Chung 
378757bff49SJaehoon Chung 	host->clock = freq;
379757bff49SJaehoon Chung 
380757bff49SJaehoon Chung 	return 0;
381757bff49SJaehoon Chung }
382757bff49SJaehoon Chung 
383691272feSSimon Glass #ifdef CONFIG_DM_MMC_OPS
3845628347fSJaehoon Chung static int dwmci_set_ios(struct udevice *dev)
385691272feSSimon Glass {
386691272feSSimon Glass 	struct mmc *mmc = mmc_get_mmc_dev(dev);
387691272feSSimon Glass #else
388757bff49SJaehoon Chung static void dwmci_set_ios(struct mmc *mmc)
389757bff49SJaehoon Chung {
390691272feSSimon Glass #endif
391045bdcd0SJaehoon Chung 	struct dwmci_host *host = (struct dwmci_host *)mmc->priv;
392045bdcd0SJaehoon Chung 	u32 ctype, regs;
393757bff49SJaehoon Chung 
394757bff49SJaehoon Chung 	debug("Buswidth = %d, clock: %d\n", mmc->bus_width, mmc->clock);
395757bff49SJaehoon Chung 
396757bff49SJaehoon Chung 	dwmci_setup_bus(host, mmc->clock);
397757bff49SJaehoon Chung 	switch (mmc->bus_width) {
398757bff49SJaehoon Chung 	case 8:
399757bff49SJaehoon Chung 		ctype = DWMCI_CTYPE_8BIT;
400757bff49SJaehoon Chung 		break;
401757bff49SJaehoon Chung 	case 4:
402757bff49SJaehoon Chung 		ctype = DWMCI_CTYPE_4BIT;
403757bff49SJaehoon Chung 		break;
404757bff49SJaehoon Chung 	default:
405757bff49SJaehoon Chung 		ctype = DWMCI_CTYPE_1BIT;
406757bff49SJaehoon Chung 		break;
407757bff49SJaehoon Chung 	}
408757bff49SJaehoon Chung 
409757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CTYPE, ctype);
410757bff49SJaehoon Chung 
411045bdcd0SJaehoon Chung 	regs = dwmci_readl(host, DWMCI_UHS_REG);
4122b8a9692SAndrew Gabbasov 	if (mmc->ddr_mode)
413045bdcd0SJaehoon Chung 		regs |= DWMCI_DDR_MODE;
414045bdcd0SJaehoon Chung 	else
415afc9e2b5SJaehoon Chung 		regs &= ~DWMCI_DDR_MODE;
416045bdcd0SJaehoon Chung 
417045bdcd0SJaehoon Chung 	dwmci_writel(host, DWMCI_UHS_REG, regs);
418045bdcd0SJaehoon Chung 
419757bff49SJaehoon Chung 	if (host->clksel)
420757bff49SJaehoon Chung 		host->clksel(host);
421691272feSSimon Glass #ifdef CONFIG_DM_MMC_OPS
422691272feSSimon Glass 	return 0;
423691272feSSimon Glass #endif
424757bff49SJaehoon Chung }
425757bff49SJaehoon Chung 
426757bff49SJaehoon Chung static int dwmci_init(struct mmc *mmc)
427757bff49SJaehoon Chung {
42893bfd616SPantelis Antoniou 	struct dwmci_host *host = mmc->priv;
429757bff49SJaehoon Chung 
43018ab6755SJaehoon Chung 	if (host->board_init)
43118ab6755SJaehoon Chung 		host->board_init(host);
4326f0b7caaSRajeshwari Shinde 
433757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_PWREN, 1);
434757bff49SJaehoon Chung 
435757bff49SJaehoon Chung 	if (!dwmci_wait_reset(host, DWMCI_RESET_ALL)) {
4361c87ffe8SSimon Glass 		debug("%s[%d] Fail-reset!!\n", __func__, __LINE__);
4371c87ffe8SSimon Glass 		return -EIO;
438757bff49SJaehoon Chung 	}
439757bff49SJaehoon Chung 
4409c50e35fSAmar 	/* Enumerate at 400KHz */
44193bfd616SPantelis Antoniou 	dwmci_setup_bus(host, mmc->cfg->f_min);
4429c50e35fSAmar 
443757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_RINTSTS, 0xFFFFFFFF);
444757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_INTMASK, 0);
445757bff49SJaehoon Chung 
446757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_TMOUT, 0xFFFFFFFF);
447757bff49SJaehoon Chung 
448757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_IDINTEN, 0);
449757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_BMOD, 1);
450757bff49SJaehoon Chung 
451760177dfSSimon Glass 	if (!host->fifoth_val) {
452760177dfSSimon Glass 		uint32_t fifo_size;
453760177dfSSimon Glass 
454760177dfSSimon Glass 		fifo_size = dwmci_readl(host, DWMCI_FIFOTH);
455760177dfSSimon Glass 		fifo_size = ((fifo_size & RX_WMARK_MASK) >> RX_WMARK_SHIFT) + 1;
456760177dfSSimon Glass 		host->fifoth_val = MSIZE(0x2) | RX_WMARK(fifo_size / 2 - 1) |
457760177dfSSimon Glass 				TX_WMARK(fifo_size / 2);
4589108b315SAlexey Brodkin 	}
459760177dfSSimon Glass 	dwmci_writel(host, DWMCI_FIFOTH, host->fifoth_val);
460757bff49SJaehoon Chung 
461757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKENA, 0);
462757bff49SJaehoon Chung 	dwmci_writel(host, DWMCI_CLKSRC, 0);
463757bff49SJaehoon Chung 
464757bff49SJaehoon Chung 	return 0;
465757bff49SJaehoon Chung }
466757bff49SJaehoon Chung 
467691272feSSimon Glass #ifdef CONFIG_DM_MMC_OPS
468691272feSSimon Glass int dwmci_probe(struct udevice *dev)
469691272feSSimon Glass {
470691272feSSimon Glass 	struct mmc *mmc = mmc_get_mmc_dev(dev);
471691272feSSimon Glass 
472691272feSSimon Glass 	return dwmci_init(mmc);
473691272feSSimon Glass }
474691272feSSimon Glass 
475691272feSSimon Glass const struct dm_mmc_ops dm_dwmci_ops = {
476691272feSSimon Glass 	.send_cmd	= dwmci_send_cmd,
477691272feSSimon Glass 	.set_ios	= dwmci_set_ios,
478691272feSSimon Glass };
479691272feSSimon Glass 
480691272feSSimon Glass #else
481ab769f22SPantelis Antoniou static const struct mmc_ops dwmci_ops = {
482ab769f22SPantelis Antoniou 	.send_cmd	= dwmci_send_cmd,
483ab769f22SPantelis Antoniou 	.set_ios	= dwmci_set_ios,
484ab769f22SPantelis Antoniou 	.init		= dwmci_init,
485ab769f22SPantelis Antoniou };
486691272feSSimon Glass #endif
487ab769f22SPantelis Antoniou 
4885e6ff810SSimon Glass void dwmci_setup_cfg(struct mmc_config *cfg, const char *name, int buswidth,
4895e6ff810SSimon Glass 		     uint caps, u32 max_clk, u32 min_clk)
4905e6ff810SSimon Glass {
4915e6ff810SSimon Glass 	cfg->name = name;
492691272feSSimon Glass #ifndef CONFIG_DM_MMC_OPS
4935e6ff810SSimon Glass 	cfg->ops = &dwmci_ops;
494691272feSSimon Glass #endif
4955e6ff810SSimon Glass 	cfg->f_min = min_clk;
4965e6ff810SSimon Glass 	cfg->f_max = max_clk;
4975e6ff810SSimon Glass 
4985e6ff810SSimon Glass 	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
4995e6ff810SSimon Glass 
5005e6ff810SSimon Glass 	cfg->host_caps = caps;
5015e6ff810SSimon Glass 
5025e6ff810SSimon Glass 	if (buswidth == 8) {
5035e6ff810SSimon Glass 		cfg->host_caps |= MMC_MODE_8BIT;
5045e6ff810SSimon Glass 		cfg->host_caps &= ~MMC_MODE_4BIT;
5055e6ff810SSimon Glass 	} else {
5065e6ff810SSimon Glass 		cfg->host_caps |= MMC_MODE_4BIT;
5075e6ff810SSimon Glass 		cfg->host_caps &= ~MMC_MODE_8BIT;
5085e6ff810SSimon Glass 	}
5095e6ff810SSimon Glass 	cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz;
5105e6ff810SSimon Glass 
5115e6ff810SSimon Glass 	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
5125e6ff810SSimon Glass }
5135e6ff810SSimon Glass 
5145e6ff810SSimon Glass #ifdef CONFIG_BLK
5155e6ff810SSimon Glass int dwmci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
5165e6ff810SSimon Glass {
5175e6ff810SSimon Glass 	return mmc_bind(dev, mmc, cfg);
5185e6ff810SSimon Glass }
5195e6ff810SSimon Glass #else
520757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk)
521757bff49SJaehoon Chung {
5225e6ff810SSimon Glass 	dwmci_setup_cfg(&host->cfg, host->name, host->buswidth, host->caps,
5235e6ff810SSimon Glass 			max_clk, min_clk);
524757bff49SJaehoon Chung 
52593bfd616SPantelis Antoniou 	host->mmc = mmc_create(&host->cfg, host);
52693bfd616SPantelis Antoniou 	if (host->mmc == NULL)
52793bfd616SPantelis Antoniou 		return -1;
52893bfd616SPantelis Antoniou 
52993bfd616SPantelis Antoniou 	return 0;
530757bff49SJaehoon Chung }
5315e6ff810SSimon Glass #endif
532