1 /* 2 * (C) Copyright 2016 Rockchip Electronics Co., Ltd 3 * Author: Andy Yan <andy.yan@rock-chips.com> 4 * SPDX-License-Identifier: GPL-2.0 5 */ 6 7 #include <common.h> 8 #include <bitfield.h> 9 #include <clk-uclass.h> 10 #include <dm.h> 11 #include <errno.h> 12 #include <syscon.h> 13 #include <asm/io.h> 14 #include <asm/arch/clock.h> 15 #include <asm/arch/cru_rv1108.h> 16 #include <asm/arch/hardware.h> 17 #include <dm/lists.h> 18 #include <dt-bindings/clock/rv1108-cru.h> 19 20 DECLARE_GLOBAL_DATA_PTR; 21 22 enum { 23 VCO_MAX_HZ = 2400U * 1000000, 24 VCO_MIN_HZ = 600 * 1000000, 25 OUTPUT_MAX_HZ = 2400U * 1000000, 26 OUTPUT_MIN_HZ = 24 * 1000000, 27 }; 28 29 #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1)) 30 31 #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\ 32 .refdiv = _refdiv,\ 33 .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\ 34 .postdiv1 = _postdiv1, .postdiv2 = _postdiv2};\ 35 _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) *\ 36 OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz,\ 37 #hz "Hz cannot be hit with PLL "\ 38 "divisors on line " __stringify(__LINE__)); 39 40 static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 3, 1); 41 static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2, 1); 42 43 /* use integer mode */ 44 static inline int rv1108_pll_id(enum rk_clk_id clk_id) 45 { 46 int id = 0; 47 48 switch (clk_id) { 49 case CLK_ARM: 50 case CLK_DDR: 51 id = clk_id - 1; 52 break; 53 case CLK_GENERAL: 54 id = 2; 55 break; 56 default: 57 printf("invalid pll id:%d\n", clk_id); 58 id = -1; 59 break; 60 } 61 62 return id; 63 } 64 65 static int rkclk_set_pll(struct rv1108_cru *cru, enum rk_clk_id clk_id, 66 const struct pll_div *div) 67 { 68 int pll_id = rv1108_pll_id(clk_id); 69 struct rv1108_pll *pll = &cru->pll[pll_id]; 70 71 /* All PLLs have same VCO and output frequency range restrictions. */ 72 uint vco_hz = OSC_HZ / 1000 * div->fbdiv / div->refdiv * 1000; 73 uint output_hz = vco_hz / div->postdiv1 / div->postdiv2; 74 75 debug("PLL at %p: fb=%d, ref=%d, pst1=%d, pst2=%d, vco=%u Hz, output=%u Hz\n", 76 pll, div->fbdiv, div->refdiv, div->postdiv1, 77 div->postdiv2, vco_hz, output_hz); 78 assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ && 79 output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ); 80 81 /* 82 * When power on or changing PLL setting, 83 * we must force PLL into slow mode to ensure output stable clock. 84 */ 85 rk_clrsetreg(&pll->con3, WORK_MODE_MASK, 86 WORK_MODE_SLOW << WORK_MODE_SHIFT); 87 88 /* use integer mode */ 89 rk_setreg(&pll->con3, 1 << DSMPD_SHIFT); 90 /* Power down */ 91 rk_setreg(&pll->con3, 1 << GLOBAL_POWER_DOWN_SHIFT); 92 93 rk_clrsetreg(&pll->con0, FBDIV_MASK, div->fbdiv << FBDIV_SHIFT); 94 rk_clrsetreg(&pll->con1, POSTDIV1_MASK | POSTDIV2_MASK | REFDIV_MASK, 95 (div->postdiv1 << POSTDIV1_SHIFT | 96 div->postdiv2 << POSTDIV2_SHIFT | 97 div->refdiv << REFDIV_SHIFT)); 98 rk_clrsetreg(&pll->con2, FRACDIV_MASK, 99 (div->refdiv << REFDIV_SHIFT)); 100 101 /* Power Up */ 102 rk_clrreg(&pll->con3, 1 << GLOBAL_POWER_DOWN_SHIFT); 103 104 /* waiting for pll lock */ 105 while (readl(&pll->con2) & (1 << LOCK_STA_SHIFT)) 106 udelay(1); 107 108 /* 109 * set PLL into normal mode. 110 */ 111 rk_clrsetreg(&pll->con3, WORK_MODE_MASK, 112 WORK_MODE_NORMAL << WORK_MODE_SHIFT); 113 114 return 0; 115 } 116 117 static uint32_t rkclk_pll_get_rate(struct rv1108_cru *cru, 118 enum rk_clk_id clk_id) 119 { 120 uint32_t refdiv, fbdiv, postdiv1, postdiv2; 121 uint32_t con0, con1, con3; 122 int pll_id = rv1108_pll_id(clk_id); 123 struct rv1108_pll *pll = &cru->pll[pll_id]; 124 uint32_t freq; 125 126 con3 = readl(&pll->con3); 127 128 if (con3 & WORK_MODE_MASK) { 129 con0 = readl(&pll->con0); 130 con1 = readl(&pll->con1); 131 fbdiv = (con0 >> FBDIV_SHIFT) & FBDIV_MASK; 132 postdiv1 = (con1 & POSTDIV1_MASK) >> POSTDIV1_SHIFT; 133 postdiv2 = (con1 & POSTDIV2_MASK) >> POSTDIV2_SHIFT; 134 refdiv = (con1 >> REFDIV_SHIFT) & REFDIV_MASK; 135 freq = (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000; 136 } else { 137 freq = OSC_HZ; 138 } 139 140 return freq; 141 } 142 143 static int rv1108_mac_set_clk(struct rv1108_cru *cru, ulong rate) 144 { 145 uint32_t con = readl(&cru->clksel_con[24]); 146 ulong pll_rate; 147 uint8_t div; 148 149 if ((con >> MAC_PLL_SEL_SHIFT) & MAC_PLL_SEL_GPLL) 150 pll_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 151 else 152 pll_rate = rkclk_pll_get_rate(cru, CLK_ARM); 153 154 /*default set 50MHZ for gmac*/ 155 if (!rate) 156 rate = 50000000; 157 158 div = DIV_ROUND_UP(pll_rate, rate) - 1; 159 if (div <= 0x1f) 160 rk_clrsetreg(&cru->clksel_con[24], MAC_CLK_DIV_MASK, 161 div << MAC_CLK_DIV_SHIFT); 162 else 163 debug("Unsupported div for gmac:%d\n", div); 164 165 return DIV_TO_RATE(pll_rate, div); 166 } 167 168 static int rv1108_sfc_set_clk(struct rv1108_cru *cru, uint rate) 169 { 170 u32 con = readl(&cru->clksel_con[27]); 171 u32 pll_rate; 172 u32 div; 173 174 if ((con >> SFC_PLL_SEL_SHIFT) && SFC_PLL_SEL_GPLL) 175 pll_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 176 else 177 pll_rate = rkclk_pll_get_rate(cru, CLK_DDR); 178 179 div = DIV_ROUND_UP(pll_rate, rate) - 1; 180 if (div <= 0x3f) 181 rk_clrsetreg(&cru->clksel_con[27], SFC_CLK_DIV_MASK, 182 div << SFC_CLK_DIV_SHIFT); 183 else 184 debug("Unsupported sfc clk rate:%d\n", rate); 185 186 return DIV_TO_RATE(pll_rate, div); 187 } 188 189 static ulong rv1108_saradc_get_clk(struct rv1108_cru *cru) 190 { 191 u32 div, val; 192 193 val = readl(&cru->clksel_con[22]); 194 div = bitfield_extract(val, CLK_SARADC_DIV_CON_SHIFT, 195 CLK_SARADC_DIV_CON_WIDTH); 196 197 return DIV_TO_RATE(OSC_HZ, div); 198 } 199 200 static ulong rv1108_saradc_set_clk(struct rv1108_cru *cru, uint hz) 201 { 202 int src_clk_div; 203 204 src_clk_div = DIV_ROUND_UP(OSC_HZ, hz) - 1; 205 assert(src_clk_div < 128); 206 207 rk_clrsetreg(&cru->clksel_con[22], 208 CLK_SARADC_DIV_CON_MASK, 209 src_clk_div << CLK_SARADC_DIV_CON_SHIFT); 210 211 return rv1108_saradc_get_clk(cru); 212 } 213 214 static ulong rv1108_aclk_vio1_get_clk(struct rv1108_cru *cru) 215 { 216 u32 div, val; 217 218 val = readl(&cru->clksel_con[28]); 219 div = bitfield_extract(val, ACLK_VIO1_CLK_DIV_SHIFT, 220 CLK_VIO_DIV_CON_WIDTH); 221 222 return DIV_TO_RATE(GPLL_HZ, div); 223 } 224 225 static ulong rv1108_aclk_vio1_set_clk(struct rv1108_cru *cru, uint hz) 226 { 227 int src_clk_div; 228 229 src_clk_div = DIV_ROUND_UP(GPLL_HZ, hz) - 1; 230 assert(src_clk_div < 32); 231 232 rk_clrsetreg(&cru->clksel_con[28], 233 ACLK_VIO1_CLK_DIV_MASK | ACLK_VIO1_PLL_SEL_MASK, 234 (src_clk_div << ACLK_VIO1_CLK_DIV_SHIFT) | 235 (VIO_PLL_SEL_GPLL << ACLK_VIO1_PLL_SEL_SHIFT)); 236 237 return rv1108_aclk_vio1_get_clk(cru); 238 } 239 240 static ulong rv1108_aclk_vio0_get_clk(struct rv1108_cru *cru) 241 { 242 u32 div, val; 243 244 val = readl(&cru->clksel_con[28]); 245 div = bitfield_extract(val, ACLK_VIO0_CLK_DIV_SHIFT, 246 CLK_VIO_DIV_CON_WIDTH); 247 248 return DIV_TO_RATE(GPLL_HZ, div); 249 } 250 251 static ulong rv1108_aclk_vio0_set_clk(struct rv1108_cru *cru, uint hz) 252 { 253 int src_clk_div; 254 255 src_clk_div = DIV_ROUND_UP(GPLL_HZ, hz) - 1; 256 assert(src_clk_div < 32); 257 258 rk_clrsetreg(&cru->clksel_con[28], 259 ACLK_VIO0_CLK_DIV_MASK | ACLK_VIO0_PLL_SEL_MASK, 260 (src_clk_div << ACLK_VIO0_CLK_DIV_SHIFT) | 261 (VIO_PLL_SEL_GPLL << ACLK_VIO0_PLL_SEL_SHIFT)); 262 263 /*HCLK_VIO default div = 4*/ 264 rk_clrsetreg(&cru->clksel_con[29], 265 HCLK_VIO_CLK_DIV_MASK, 266 3 << HCLK_VIO_CLK_DIV_SHIFT); 267 /*PCLK_VIO default div = 4*/ 268 rk_clrsetreg(&cru->clksel_con[29], 269 PCLK_VIO_CLK_DIV_MASK, 270 3 << PCLK_VIO_CLK_DIV_SHIFT); 271 272 return rv1108_aclk_vio0_get_clk(cru); 273 } 274 275 static ulong rv1108_dclk_vop_get_clk(struct rv1108_cru *cru) 276 { 277 u32 div, val; 278 279 val = readl(&cru->clksel_con[32]); 280 div = bitfield_extract(val, DCLK_VOP_CLK_DIV_SHIFT, 281 DCLK_VOP_DIV_CON_WIDTH); 282 283 return DIV_TO_RATE(GPLL_HZ, div); 284 } 285 286 static ulong rv1108_dclk_vop_set_clk(struct rv1108_cru *cru, uint hz) 287 { 288 int src_clk_div; 289 290 src_clk_div = DIV_ROUND_UP(GPLL_HZ, hz) - 1; 291 assert(src_clk_div < 64); 292 293 rk_clrsetreg(&cru->clksel_con[32], 294 DCLK_VOP_CLK_DIV_MASK | DCLK_VOP_PLL_SEL_MASK | 295 DCLK_VOP_SEL_SHIFT, 296 (src_clk_div << DCLK_VOP_CLK_DIV_SHIFT) | 297 (DCLK_VOP_PLL_SEL_GPLL << DCLK_VOP_PLL_SEL_SHIFT) | 298 (DCLK_VOP_SEL_PLL << DCLK_VOP_SEL_SHIFT)); 299 300 return rv1108_dclk_vop_get_clk(cru); 301 } 302 303 static ulong rv1108_aclk_bus_get_clk(struct rv1108_cru *cru) 304 { 305 u32 div, val; 306 ulong parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 307 308 val = readl(&cru->clksel_con[2]); 309 div = bitfield_extract(val, ACLK_BUS_DIV_CON_SHIFT, 310 ACLK_BUS_DIV_CON_WIDTH); 311 312 return DIV_TO_RATE(parent_rate, div); 313 } 314 315 static ulong rv1108_aclk_bus_set_clk(struct rv1108_cru *cru, uint hz) 316 { 317 int src_clk_div; 318 ulong parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 319 320 src_clk_div = DIV_ROUND_UP(parent_rate, hz) - 1; 321 assert(src_clk_div < 32); 322 323 rk_clrsetreg(&cru->clksel_con[2], 324 ACLK_BUS_DIV_CON_MASK | ACLK_BUS_PLL_SEL_MASK, 325 (src_clk_div << ACLK_BUS_DIV_CON_SHIFT) | 326 (ACLK_BUS_PLL_SEL_GPLL << ACLK_BUS_PLL_SEL_SHIFT)); 327 328 return rv1108_aclk_bus_get_clk(cru); 329 } 330 331 static ulong rv1108_aclk_peri_get_clk(struct rv1108_cru *cru) 332 { 333 u32 div, val; 334 ulong parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 335 336 val = readl(&cru->clksel_con[23]); 337 div = bitfield_extract(val, ACLK_PERI_DIV_CON_SHIFT, 338 PERI_DIV_CON_WIDTH); 339 340 return DIV_TO_RATE(parent_rate, div); 341 } 342 343 static ulong rv1108_hclk_peri_get_clk(struct rv1108_cru *cru) 344 { 345 u32 div, val; 346 ulong parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 347 348 val = readl(&cru->clksel_con[23]); 349 div = bitfield_extract(val, HCLK_PERI_DIV_CON_SHIFT, 350 PERI_DIV_CON_WIDTH); 351 352 return DIV_TO_RATE(parent_rate, div); 353 } 354 355 static ulong rv1108_pclk_peri_get_clk(struct rv1108_cru *cru) 356 { 357 u32 div, val; 358 ulong parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 359 360 val = readl(&cru->clksel_con[23]); 361 div = bitfield_extract(val, PCLK_PERI_DIV_CON_SHIFT, 362 PERI_DIV_CON_WIDTH); 363 364 return DIV_TO_RATE(parent_rate, div); 365 } 366 367 static ulong rv1108_aclk_peri_set_clk(struct rv1108_cru *cru, uint hz) 368 { 369 int src_clk_div; 370 ulong parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 371 372 src_clk_div = DIV_ROUND_UP(parent_rate, hz) - 1; 373 assert(src_clk_div < 32); 374 375 rk_clrsetreg(&cru->clksel_con[23], 376 ACLK_PERI_DIV_CON_MASK | ACLK_PERI_PLL_SEL_MASK, 377 (src_clk_div << ACLK_PERI_DIV_CON_SHIFT) | 378 (ACLK_PERI_PLL_SEL_GPLL << ACLK_PERI_PLL_SEL_SHIFT)); 379 380 return rv1108_aclk_peri_get_clk(cru); 381 } 382 383 static ulong rv1108_hclk_peri_set_clk(struct rv1108_cru *cru, uint hz) 384 { 385 int src_clk_div; 386 ulong parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 387 388 src_clk_div = DIV_ROUND_UP(parent_rate, hz) - 1; 389 assert(src_clk_div < 32); 390 391 rk_clrsetreg(&cru->clksel_con[23], 392 HCLK_PERI_DIV_CON_MASK, 393 (src_clk_div << HCLK_PERI_DIV_CON_SHIFT)); 394 395 return rv1108_hclk_peri_get_clk(cru); 396 } 397 398 static ulong rv1108_pclk_peri_set_clk(struct rv1108_cru *cru, uint hz) 399 { 400 int src_clk_div; 401 ulong parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL); 402 403 src_clk_div = DIV_ROUND_UP(parent_rate, hz) - 1; 404 assert(src_clk_div < 32); 405 406 rk_clrsetreg(&cru->clksel_con[23], 407 PCLK_PERI_DIV_CON_MASK, 408 (src_clk_div << PCLK_PERI_DIV_CON_SHIFT)); 409 410 return rv1108_pclk_peri_get_clk(cru); 411 } 412 413 static ulong rv1108_clk_get_rate(struct clk *clk) 414 { 415 struct rv1108_clk_priv *priv = dev_get_priv(clk->dev); 416 417 switch (clk->id) { 418 case 0 ... 63: 419 return rkclk_pll_get_rate(priv->cru, clk->id); 420 case SCLK_SARADC: 421 return rv1108_saradc_get_clk(priv->cru); 422 case ACLK_VIO0: 423 return rv1108_aclk_vio0_get_clk(priv->cru); 424 case ACLK_VIO1: 425 return rv1108_aclk_vio1_get_clk(priv->cru); 426 case DCLK_VOP: 427 return rv1108_dclk_vop_get_clk(priv->cru); 428 case ACLK_PRE: 429 return rv1108_aclk_bus_get_clk(priv->cru); 430 case ACLK_PERI: 431 return rv1108_aclk_peri_get_clk(priv->cru); 432 case HCLK_PERI: 433 return rv1108_hclk_peri_get_clk(priv->cru); 434 case PCLK_PERI: 435 return rv1108_pclk_peri_get_clk(priv->cru); 436 default: 437 return -ENOENT; 438 } 439 } 440 441 static ulong rv1108_clk_set_rate(struct clk *clk, ulong rate) 442 { 443 struct rv1108_clk_priv *priv = dev_get_priv(clk->dev); 444 ulong new_rate; 445 446 switch (clk->id) { 447 case SCLK_MAC: 448 new_rate = rv1108_mac_set_clk(priv->cru, rate); 449 break; 450 case SCLK_SFC: 451 new_rate = rv1108_sfc_set_clk(priv->cru, rate); 452 break; 453 case SCLK_SARADC: 454 new_rate = rv1108_saradc_set_clk(priv->cru, rate); 455 break; 456 case ACLK_VIO0: 457 new_rate = rv1108_aclk_vio0_set_clk(priv->cru, rate); 458 break; 459 case ACLK_VIO1: 460 new_rate = rv1108_aclk_vio1_set_clk(priv->cru, rate); 461 break; 462 case DCLK_VOP: 463 new_rate = rv1108_dclk_vop_set_clk(priv->cru, rate); 464 break; 465 case ACLK_PRE: 466 new_rate = rv1108_aclk_bus_set_clk(priv->cru, rate); 467 break; 468 case ACLK_PERI: 469 new_rate = rv1108_aclk_peri_set_clk(priv->cru, rate); 470 break; 471 case HCLK_PERI: 472 new_rate = rv1108_hclk_peri_set_clk(priv->cru, rate); 473 break; 474 case PCLK_PERI: 475 new_rate = rv1108_pclk_peri_set_clk(priv->cru, rate); 476 break; 477 default: 478 return -ENOENT; 479 } 480 481 return new_rate; 482 } 483 484 static const struct clk_ops rv1108_clk_ops = { 485 .get_rate = rv1108_clk_get_rate, 486 .set_rate = rv1108_clk_set_rate, 487 }; 488 489 static void rkclk_init(struct rv1108_cru *cru) 490 { 491 unsigned int apll, dpll, gpll; 492 unsigned int aclk_bus, aclk_peri, hclk_peri, pclk_peri; 493 494 aclk_bus = rv1108_aclk_bus_set_clk(cru, ACLK_BUS_HZ / 2); 495 aclk_peri = rv1108_aclk_peri_set_clk(cru, ACLK_PERI_HZ / 2); 496 hclk_peri = rv1108_hclk_peri_set_clk(cru, HCLK_PERI_HZ / 2); 497 pclk_peri = rv1108_pclk_peri_set_clk(cru, PCLK_PERI_HZ / 2); 498 rv1108_aclk_vio0_set_clk(cru, 297000000); 499 rv1108_aclk_vio1_set_clk(cru, 297000000); 500 501 /* configure apll */ 502 rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg); 503 rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg); 504 aclk_bus = rv1108_aclk_bus_set_clk(cru, ACLK_BUS_HZ); 505 aclk_peri = rv1108_aclk_peri_set_clk(cru, ACLK_PERI_HZ); 506 hclk_peri = rv1108_hclk_peri_set_clk(cru, HCLK_PERI_HZ); 507 pclk_peri = rv1108_pclk_peri_set_clk(cru, PCLK_PERI_HZ); 508 509 apll = rkclk_pll_get_rate(cru, CLK_ARM); 510 dpll = rkclk_pll_get_rate(cru, CLK_DDR); 511 gpll = rkclk_pll_get_rate(cru, CLK_GENERAL); 512 513 rk_clrsetreg(&cru->clksel_con[0], CORE_CLK_DIV_MASK, 514 0 << MAC_CLK_DIV_SHIFT); 515 516 printf("APLL: %d DPLL:%d GPLL:%d\n", apll, dpll, gpll); 517 printf("ACLK_BUS: %d ACLK_PERI:%d HCLK_PERI:%d PCLK_PERI:%d\n", 518 aclk_bus, aclk_peri, hclk_peri, pclk_peri); 519 } 520 521 static int rv1108_clk_ofdata_to_platdata(struct udevice *dev) 522 { 523 struct rv1108_clk_priv *priv = dev_get_priv(dev); 524 525 priv->cru = dev_read_addr_ptr(dev); 526 527 return 0; 528 } 529 530 static int rv1108_clk_probe(struct udevice *dev) 531 { 532 struct rv1108_clk_priv *priv = dev_get_priv(dev); 533 534 rkclk_init(priv->cru); 535 536 return 0; 537 } 538 539 static int rv1108_clk_bind(struct udevice *dev) 540 { 541 int ret; 542 struct udevice *sys_child, *sf_child; 543 struct sysreset_reg *priv; 544 struct softreset_reg *sf_priv; 545 546 /* The reset driver does not have a device node, so bind it here */ 547 ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset", 548 &sys_child); 549 if (ret) { 550 debug("Warning: No sysreset driver: ret=%d\n", ret); 551 } else { 552 priv = malloc(sizeof(struct sysreset_reg)); 553 priv->glb_srst_fst_value = offsetof(struct rv1108_cru, 554 glb_srst_fst_val); 555 priv->glb_srst_snd_value = offsetof(struct rv1108_cru, 556 glb_srst_snd_val); 557 sys_child->priv = priv; 558 } 559 560 ret = device_bind_driver_to_node(dev, "rockchip_reset", "reset", 561 dev_ofnode(dev), &sf_child); 562 if (ret) { 563 debug("Warning: No rockchip reset driver: ret=%d\n", ret); 564 } else { 565 sf_priv = malloc(sizeof(struct softreset_reg)); 566 sf_priv->sf_reset_offset = offsetof(struct rv1108_cru, 567 softrst_con[0]); 568 sf_priv->sf_reset_num = 13; 569 sf_child->priv = sf_priv; 570 } 571 572 return 0; 573 } 574 575 static const struct udevice_id rv1108_clk_ids[] = { 576 { .compatible = "rockchip,rv1108-cru" }, 577 { } 578 }; 579 580 U_BOOT_DRIVER(clk_rv1108) = { 581 .name = "clk_rv1108", 582 .id = UCLASS_CLK, 583 .of_match = rv1108_clk_ids, 584 .priv_auto_alloc_size = sizeof(struct rv1108_clk_priv), 585 .ops = &rv1108_clk_ops, 586 .bind = rv1108_clk_bind, 587 .ofdata_to_platdata = rv1108_clk_ofdata_to_platdata, 588 .probe = rv1108_clk_probe, 589 }; 590