xref: /rk3399_rockchip-uboot/drivers/clk/clk_zynqmp.c (revision fe84c48eeb8e9cb0b8b80a4c0a53bb089adff9af)
1128ec1feSSiva Durga Prasad Paladugu /*
2128ec1feSSiva Durga Prasad Paladugu  * ZynqMP clock driver
3128ec1feSSiva Durga Prasad Paladugu  *
4128ec1feSSiva Durga Prasad Paladugu  * Copyright (C) 2016 Xilinx, Inc.
5128ec1feSSiva Durga Prasad Paladugu  *
6128ec1feSSiva Durga Prasad Paladugu  * SPDX-License-Identifier:     GPL-2.0+
7128ec1feSSiva Durga Prasad Paladugu  */
8128ec1feSSiva Durga Prasad Paladugu 
9128ec1feSSiva Durga Prasad Paladugu #include <common.h>
10128ec1feSSiva Durga Prasad Paladugu #include <linux/bitops.h>
11128ec1feSSiva Durga Prasad Paladugu #include <clk-uclass.h>
12128ec1feSSiva Durga Prasad Paladugu #include <clk.h>
13ad76f8ceSSiva Durga Prasad Paladugu #include <asm/arch/sys_proto.h>
149d922450SSimon Glass #include <dm.h>
15128ec1feSSiva Durga Prasad Paladugu 
16ad76f8ceSSiva Durga Prasad Paladugu DECLARE_GLOBAL_DATA_PTR;
17128ec1feSSiva Durga Prasad Paladugu 
18ad76f8ceSSiva Durga Prasad Paladugu static const resource_size_t zynqmp_crf_apb_clkc_base = 0xfd1a0020;
19ad76f8ceSSiva Durga Prasad Paladugu static const resource_size_t zynqmp_crl_apb_clkc_base = 0xff5e0020;
20128ec1feSSiva Durga Prasad Paladugu 
21ad76f8ceSSiva Durga Prasad Paladugu /* Full power domain clocks */
22ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_APLL_CTRL		(zynqmp_crf_apb_clkc_base + 0x00)
23ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DPLL_CTRL		(zynqmp_crf_apb_clkc_base + 0x0c)
24ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_VPLL_CTRL		(zynqmp_crf_apb_clkc_base + 0x18)
25ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_PLL_STATUS		(zynqmp_crf_apb_clkc_base + 0x24)
26ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_APLL_TO_LPD_CTRL	(zynqmp_crf_apb_clkc_base + 0x28)
27ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DPLL_TO_LPD_CTRL	(zynqmp_crf_apb_clkc_base + 0x2c)
28ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_VPLL_TO_LPD_CTRL	(zynqmp_crf_apb_clkc_base + 0x30)
29ad76f8ceSSiva Durga Prasad Paladugu /* Peripheral clocks */
30ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_ACPU_CTRL		(zynqmp_crf_apb_clkc_base + 0x40)
31ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DBG_TRACE_CTRL		(zynqmp_crf_apb_clkc_base + 0x44)
32ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DBG_FPD_CTRL		(zynqmp_crf_apb_clkc_base + 0x48)
33ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DP_VIDEO_REF_CTRL	(zynqmp_crf_apb_clkc_base + 0x50)
34ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DP_AUDIO_REF_CTRL	(zynqmp_crf_apb_clkc_base + 0x54)
35ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DP_STC_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x5c)
36ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DDR_CTRL		(zynqmp_crf_apb_clkc_base + 0x60)
37ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_GPU_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x64)
38ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_SATA_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x80)
39ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_PCIE_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x94)
40ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_GDMA_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x98)
41ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DPDMA_REF_CTRL		(zynqmp_crf_apb_clkc_base + 0x9c)
42ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_TOPSW_MAIN_CTRL		(zynqmp_crf_apb_clkc_base + 0xa0)
43ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_TOPSW_LSBUS_CTRL	(zynqmp_crf_apb_clkc_base + 0xa4)
44ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_GTGREF0_REF_CTRL	(zynqmp_crf_apb_clkc_base + 0xa8)
45ad76f8ceSSiva Durga Prasad Paladugu #define CRF_APB_DBG_TSTMP_CTRL		(zynqmp_crf_apb_clkc_base + 0xd8)
46ad76f8ceSSiva Durga Prasad Paladugu 
47ad76f8ceSSiva Durga Prasad Paladugu /* Low power domain clocks */
48ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_IOPLL_CTRL		(zynqmp_crl_apb_clkc_base + 0x00)
49ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_RPLL_CTRL		(zynqmp_crl_apb_clkc_base + 0x10)
50ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PLL_STATUS		(zynqmp_crl_apb_clkc_base + 0x20)
51ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_IOPLL_TO_FPD_CTRL	(zynqmp_crl_apb_clkc_base + 0x24)
52ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_RPLL_TO_FPD_CTRL	(zynqmp_crl_apb_clkc_base + 0x28)
53ad76f8ceSSiva Durga Prasad Paladugu /* Peripheral clocks */
54ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_USB3_DUAL_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0x2c)
55ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x30)
56ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x34)
57ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM2_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x38)
58ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM3_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x3c)
59ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_USB0_BUS_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0x40)
60ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_USB1_BUS_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0x44)
61ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_QSPI_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x48)
62ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_SDIO0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x4c)
63ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_SDIO1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x50)
64ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_UART0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x54)
65ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_UART1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x58)
66ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_SPI0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x5c)
67ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_SPI1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x60)
68ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_CAN0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x64)
69ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_CAN1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x68)
70ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_CPU_R5_CTRL		(zynqmp_crl_apb_clkc_base + 0x70)
71ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_IOU_SWITCH_CTRL		(zynqmp_crl_apb_clkc_base + 0x7c)
72ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_CSU_PLL_CTRL		(zynqmp_crl_apb_clkc_base + 0x80)
73ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PCAP_CTRL		(zynqmp_crl_apb_clkc_base + 0x84)
74ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_LPD_SWITCH_CTRL		(zynqmp_crl_apb_clkc_base + 0x88)
75ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_LPD_LSBUS_CTRL		(zynqmp_crl_apb_clkc_base + 0x8c)
76ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_DBG_LPD_CTRL		(zynqmp_crl_apb_clkc_base + 0x90)
77ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_NAND_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x94)
78ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_ADMA_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x98)
79ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xa0)
80ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xa4)
81ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL2_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xa8)
82ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL3_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xac)
83ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL0_THR_CNT		(zynqmp_crl_apb_clkc_base + 0xb4)
84ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL1_THR_CNT		(zynqmp_crl_apb_clkc_base + 0xbc)
85ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL2_THR_CNT		(zynqmp_crl_apb_clkc_base + 0xc4)
86ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_PL3_THR_CNT		(zynqmp_crl_apb_clkc_base + 0xdc)
87ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_GEM_TSU_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0xe0)
88ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_DLL_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xe4)
89ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_AMS_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0xe8)
90ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_I2C0_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x100)
91ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_I2C1_REF_CTRL		(zynqmp_crl_apb_clkc_base + 0x104)
92ad76f8ceSSiva Durga Prasad Paladugu #define CRL_APB_TIMESTAMP_REF_CTRL	(zynqmp_crl_apb_clkc_base + 0x108)
93ad76f8ceSSiva Durga Prasad Paladugu 
94ad76f8ceSSiva Durga Prasad Paladugu #define ZYNQ_CLK_MAXDIV		0x3f
95ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_DIV1_SHIFT	16
96ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_DIV1_MASK	(ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV1_SHIFT)
97ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_DIV0_SHIFT	8
98ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_DIV0_MASK	(ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV0_SHIFT)
99ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_SRCSEL_SHIFT	0
100ad76f8ceSSiva Durga Prasad Paladugu #define CLK_CTRL_SRCSEL_MASK	(0x3 << CLK_CTRL_SRCSEL_SHIFT)
101ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_FBDIV_MASK	0x7f00
102ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_FBDIV_SHIFT	8
103ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_RESET_MASK	1
104ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_RESET_SHIFT	0
105ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_BYPASS_MASK	0x8
106ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_BYPASS_SHFT	3
107ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_POST_SRC_SHFT	24
108ad76f8ceSSiva Durga Prasad Paladugu #define PLLCTRL_POST_SRC_MASK	(0x7 << PLLCTRL_POST_SRC_SHFT)
109ad76f8ceSSiva Durga Prasad Paladugu 
110ad76f8ceSSiva Durga Prasad Paladugu 
111ad76f8ceSSiva Durga Prasad Paladugu #define NUM_MIO_PINS	77
112ad76f8ceSSiva Durga Prasad Paladugu 
113ad76f8ceSSiva Durga Prasad Paladugu enum zynqmp_clk {
114ad76f8ceSSiva Durga Prasad Paladugu 	iopll, rpll,
115ad76f8ceSSiva Durga Prasad Paladugu 	apll, dpll, vpll,
116ad76f8ceSSiva Durga Prasad Paladugu 	iopll_to_fpd, rpll_to_fpd, apll_to_lpd, dpll_to_lpd, vpll_to_lpd,
117ad76f8ceSSiva Durga Prasad Paladugu 	acpu, acpu_half,
118ad76f8ceSSiva Durga Prasad Paladugu 	dbg_fpd, dbg_lpd, dbg_trace, dbg_tstmp,
119ad76f8ceSSiva Durga Prasad Paladugu 	dp_video_ref, dp_audio_ref,
120ad76f8ceSSiva Durga Prasad Paladugu 	dp_stc_ref, gdma_ref, dpdma_ref,
121ad76f8ceSSiva Durga Prasad Paladugu 	ddr_ref, sata_ref, pcie_ref,
122ad76f8ceSSiva Durga Prasad Paladugu 	gpu_ref, gpu_pp0_ref, gpu_pp1_ref,
123ad76f8ceSSiva Durga Prasad Paladugu 	topsw_main, topsw_lsbus,
124ad76f8ceSSiva Durga Prasad Paladugu 	gtgref0_ref,
125ad76f8ceSSiva Durga Prasad Paladugu 	lpd_switch, lpd_lsbus,
126ad76f8ceSSiva Durga Prasad Paladugu 	usb0_bus_ref, usb1_bus_ref, usb3_dual_ref, usb0, usb1,
127ad76f8ceSSiva Durga Prasad Paladugu 	cpu_r5, cpu_r5_core,
128ad76f8ceSSiva Durga Prasad Paladugu 	csu_spb, csu_pll, pcap,
129ad76f8ceSSiva Durga Prasad Paladugu 	iou_switch,
130ad76f8ceSSiva Durga Prasad Paladugu 	gem_tsu_ref, gem_tsu,
131ad76f8ceSSiva Durga Prasad Paladugu 	gem0_ref, gem1_ref, gem2_ref, gem3_ref,
132ad76f8ceSSiva Durga Prasad Paladugu 	gem0_rx, gem1_rx, gem2_rx, gem3_rx,
133ad76f8ceSSiva Durga Prasad Paladugu 	qspi_ref,
134ad76f8ceSSiva Durga Prasad Paladugu 	sdio0_ref, sdio1_ref,
135ad76f8ceSSiva Durga Prasad Paladugu 	uart0_ref, uart1_ref,
136ad76f8ceSSiva Durga Prasad Paladugu 	spi0_ref, spi1_ref,
137ad76f8ceSSiva Durga Prasad Paladugu 	nand_ref,
138ad76f8ceSSiva Durga Prasad Paladugu 	i2c0_ref, i2c1_ref, can0_ref, can1_ref, can0, can1,
139ad76f8ceSSiva Durga Prasad Paladugu 	dll_ref,
140ad76f8ceSSiva Durga Prasad Paladugu 	adma_ref,
141ad76f8ceSSiva Durga Prasad Paladugu 	timestamp_ref,
142ad76f8ceSSiva Durga Prasad Paladugu 	ams_ref,
143ad76f8ceSSiva Durga Prasad Paladugu 	pl0, pl1, pl2, pl3,
144ad76f8ceSSiva Durga Prasad Paladugu 	wdt,
145ad76f8ceSSiva Durga Prasad Paladugu 	clk_max,
146ad76f8ceSSiva Durga Prasad Paladugu };
147ad76f8ceSSiva Durga Prasad Paladugu 
148ad76f8ceSSiva Durga Prasad Paladugu static const char * const clk_names[clk_max] = {
149ad76f8ceSSiva Durga Prasad Paladugu 	"iopll", "rpll", "apll", "dpll",
150ad76f8ceSSiva Durga Prasad Paladugu 	"vpll", "iopll_to_fpd", "rpll_to_fpd",
151ad76f8ceSSiva Durga Prasad Paladugu 	"apll_to_lpd", "dpll_to_lpd", "vpll_to_lpd",
152ad76f8ceSSiva Durga Prasad Paladugu 	"acpu", "acpu_half", "dbf_fpd", "dbf_lpd",
153ad76f8ceSSiva Durga Prasad Paladugu 	"dbg_trace", "dbg_tstmp", "dp_video_ref",
154ad76f8ceSSiva Durga Prasad Paladugu 	"dp_audio_ref", "dp_stc_ref", "gdma_ref",
155ad76f8ceSSiva Durga Prasad Paladugu 	"dpdma_ref", "ddr_ref", "sata_ref", "pcie_ref",
156ad76f8ceSSiva Durga Prasad Paladugu 	"gpu_ref", "gpu_pp0_ref", "gpu_pp1_ref",
157ad76f8ceSSiva Durga Prasad Paladugu 	"topsw_main", "topsw_lsbus", "gtgref0_ref",
158ad76f8ceSSiva Durga Prasad Paladugu 	"lpd_switch", "lpd_lsbus", "usb0_bus_ref",
159ad76f8ceSSiva Durga Prasad Paladugu 	"usb1_bus_ref", "usb3_dual_ref", "usb0",
160ad76f8ceSSiva Durga Prasad Paladugu 	"usb1", "cpu_r5", "cpu_r5_core", "csu_spb",
161ad76f8ceSSiva Durga Prasad Paladugu 	"csu_pll", "pcap", "iou_switch", "gem_tsu_ref",
162ad76f8ceSSiva Durga Prasad Paladugu 	"gem_tsu", "gem0_ref", "gem1_ref", "gem2_ref",
163ad76f8ceSSiva Durga Prasad Paladugu 	"gem3_ref", "gem0_tx", "gem1_tx", "gem2_tx",
164ad76f8ceSSiva Durga Prasad Paladugu 	"gem3_tx", "qspi_ref", "sdio0_ref", "sdio1_ref",
165ad76f8ceSSiva Durga Prasad Paladugu 	"uart0_ref", "uart1_ref", "spi0_ref",
166ad76f8ceSSiva Durga Prasad Paladugu 	"spi1_ref", "nand_ref", "i2c0_ref", "i2c1_ref",
167ad76f8ceSSiva Durga Prasad Paladugu 	"can0_ref", "can1_ref", "can0", "can1",
168ad76f8ceSSiva Durga Prasad Paladugu 	"dll_ref", "adma_ref", "timestamp_ref",
169ad76f8ceSSiva Durga Prasad Paladugu 	"ams_ref", "pl0", "pl1", "pl2", "pl3", "wdt"
170ad76f8ceSSiva Durga Prasad Paladugu };
171ad76f8ceSSiva Durga Prasad Paladugu 
172ad76f8ceSSiva Durga Prasad Paladugu struct zynqmp_clk_priv {
173ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long ps_clk_freq;
174ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long video_clk;
175ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long pss_alt_ref_clk;
176ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long gt_crx_ref_clk;
177ad76f8ceSSiva Durga Prasad Paladugu 	unsigned long aux_ref_clk;
178ad76f8ceSSiva Durga Prasad Paladugu };
179ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_register(enum zynqmp_clk id)180ad76f8ceSSiva Durga Prasad Paladugu static u32 zynqmp_clk_get_register(enum zynqmp_clk id)
181128ec1feSSiva Durga Prasad Paladugu {
182ad76f8ceSSiva Durga Prasad Paladugu 	switch (id) {
183ad76f8ceSSiva Durga Prasad Paladugu 	case iopll:
184ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_IOPLL_CTRL;
185ad76f8ceSSiva Durga Prasad Paladugu 	case rpll:
186ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_RPLL_CTRL;
187ad76f8ceSSiva Durga Prasad Paladugu 	case apll:
188ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_APLL_CTRL;
189ad76f8ceSSiva Durga Prasad Paladugu 	case dpll:
190ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_DPLL_CTRL;
191ad76f8ceSSiva Durga Prasad Paladugu 	case vpll:
192ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_VPLL_CTRL;
193ad76f8ceSSiva Durga Prasad Paladugu 	case acpu:
194ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_ACPU_CTRL;
195ad76f8ceSSiva Durga Prasad Paladugu 	case ddr_ref:
196ad76f8ceSSiva Durga Prasad Paladugu 		return CRF_APB_DDR_CTRL;
197ad76f8ceSSiva Durga Prasad Paladugu 	case qspi_ref:
198ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_QSPI_REF_CTRL;
199ad76f8ceSSiva Durga Prasad Paladugu 	case gem0_ref:
200ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_GEM0_REF_CTRL;
201ad76f8ceSSiva Durga Prasad Paladugu 	case gem1_ref:
202ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_GEM1_REF_CTRL;
203ad76f8ceSSiva Durga Prasad Paladugu 	case gem2_ref:
204ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_GEM2_REF_CTRL;
205ad76f8ceSSiva Durga Prasad Paladugu 	case gem3_ref:
206ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_GEM3_REF_CTRL;
207ad76f8ceSSiva Durga Prasad Paladugu 	case uart0_ref:
208ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_UART0_REF_CTRL;
209ad76f8ceSSiva Durga Prasad Paladugu 	case uart1_ref:
210ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_UART1_REF_CTRL;
211ad76f8ceSSiva Durga Prasad Paladugu 	case sdio0_ref:
212ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_SDIO0_REF_CTRL;
213ad76f8ceSSiva Durga Prasad Paladugu 	case sdio1_ref:
214ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_SDIO1_REF_CTRL;
215ad76f8ceSSiva Durga Prasad Paladugu 	case spi0_ref:
216ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_SPI0_REF_CTRL;
217ad76f8ceSSiva Durga Prasad Paladugu 	case spi1_ref:
218ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_SPI1_REF_CTRL;
219ad76f8ceSSiva Durga Prasad Paladugu 	case nand_ref:
220ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_NAND_REF_CTRL;
221ad76f8ceSSiva Durga Prasad Paladugu 	case i2c0_ref:
222ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_I2C0_REF_CTRL;
223ad76f8ceSSiva Durga Prasad Paladugu 	case i2c1_ref:
224ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_I2C1_REF_CTRL;
225ad76f8ceSSiva Durga Prasad Paladugu 	case can0_ref:
226ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_CAN0_REF_CTRL;
227ad76f8ceSSiva Durga Prasad Paladugu 	case can1_ref:
228ad76f8ceSSiva Durga Prasad Paladugu 		return CRL_APB_CAN1_REF_CTRL;
229ad76f8ceSSiva Durga Prasad Paladugu 	default:
230ad76f8ceSSiva Durga Prasad Paladugu 		debug("Invalid clk id%d\n", id);
231ad76f8ceSSiva Durga Prasad Paladugu 	}
232128ec1feSSiva Durga Prasad Paladugu 	return 0;
233128ec1feSSiva Durga Prasad Paladugu }
234128ec1feSSiva Durga Prasad Paladugu 
zynqmp_clk_get_cpu_pll(u32 clk_ctrl)235ad76f8ceSSiva Durga Prasad Paladugu static enum zynqmp_clk zynqmp_clk_get_cpu_pll(u32 clk_ctrl)
236128ec1feSSiva Durga Prasad Paladugu {
237ad76f8ceSSiva Durga Prasad Paladugu 	u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
238ad76f8ceSSiva Durga Prasad Paladugu 		      CLK_CTRL_SRCSEL_SHIFT;
239ad76f8ceSSiva Durga Prasad Paladugu 
240ad76f8ceSSiva Durga Prasad Paladugu 	switch (srcsel) {
241ad76f8ceSSiva Durga Prasad Paladugu 	case 2:
242ad76f8ceSSiva Durga Prasad Paladugu 		return dpll;
243ad76f8ceSSiva Durga Prasad Paladugu 	case 3:
244ad76f8ceSSiva Durga Prasad Paladugu 		return vpll;
245ad76f8ceSSiva Durga Prasad Paladugu 	case 0 ... 1:
246ad76f8ceSSiva Durga Prasad Paladugu 	default:
247ad76f8ceSSiva Durga Prasad Paladugu 		return apll;
248ad76f8ceSSiva Durga Prasad Paladugu 	}
249ad76f8ceSSiva Durga Prasad Paladugu }
250ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_ddr_pll(u32 clk_ctrl)251ad76f8ceSSiva Durga Prasad Paladugu static enum zynqmp_clk zynqmp_clk_get_ddr_pll(u32 clk_ctrl)
252ad76f8ceSSiva Durga Prasad Paladugu {
253ad76f8ceSSiva Durga Prasad Paladugu 	u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
254ad76f8ceSSiva Durga Prasad Paladugu 		      CLK_CTRL_SRCSEL_SHIFT;
255ad76f8ceSSiva Durga Prasad Paladugu 
256ad76f8ceSSiva Durga Prasad Paladugu 	switch (srcsel) {
257ad76f8ceSSiva Durga Prasad Paladugu 	case 1:
258ad76f8ceSSiva Durga Prasad Paladugu 		return vpll;
259ad76f8ceSSiva Durga Prasad Paladugu 	case 0:
260ad76f8ceSSiva Durga Prasad Paladugu 	default:
261ad76f8ceSSiva Durga Prasad Paladugu 		return dpll;
262ad76f8ceSSiva Durga Prasad Paladugu 	}
263ad76f8ceSSiva Durga Prasad Paladugu }
264ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_peripheral_pll(u32 clk_ctrl)265ad76f8ceSSiva Durga Prasad Paladugu static enum zynqmp_clk zynqmp_clk_get_peripheral_pll(u32 clk_ctrl)
266ad76f8ceSSiva Durga Prasad Paladugu {
267ad76f8ceSSiva Durga Prasad Paladugu 	u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
268ad76f8ceSSiva Durga Prasad Paladugu 		      CLK_CTRL_SRCSEL_SHIFT;
269ad76f8ceSSiva Durga Prasad Paladugu 
270ad76f8ceSSiva Durga Prasad Paladugu 	switch (srcsel) {
271ad76f8ceSSiva Durga Prasad Paladugu 	case 2:
272ad76f8ceSSiva Durga Prasad Paladugu 		return rpll;
273ad76f8ceSSiva Durga Prasad Paladugu 	case 3:
274ad76f8ceSSiva Durga Prasad Paladugu 		return dpll;
275ad76f8ceSSiva Durga Prasad Paladugu 	case 0 ... 1:
276ad76f8ceSSiva Durga Prasad Paladugu 	default:
277ad76f8ceSSiva Durga Prasad Paladugu 		return iopll;
278ad76f8ceSSiva Durga Prasad Paladugu 	}
279ad76f8ceSSiva Durga Prasad Paladugu }
280ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_pll_src(ulong clk_ctrl,struct zynqmp_clk_priv * priv,bool is_pre_src)281ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_pll_src(ulong clk_ctrl,
282ad76f8ceSSiva Durga Prasad Paladugu 				    struct zynqmp_clk_priv *priv,
283ad76f8ceSSiva Durga Prasad Paladugu 				    bool is_pre_src)
284ad76f8ceSSiva Durga Prasad Paladugu {
285ad76f8ceSSiva Durga Prasad Paladugu 	u32 src_sel;
286ad76f8ceSSiva Durga Prasad Paladugu 
287ad76f8ceSSiva Durga Prasad Paladugu 	if (is_pre_src)
288ad76f8ceSSiva Durga Prasad Paladugu 		src_sel = (clk_ctrl & PLLCTRL_POST_SRC_MASK) >>
289ad76f8ceSSiva Durga Prasad Paladugu 			   PLLCTRL_POST_SRC_SHFT;
290ad76f8ceSSiva Durga Prasad Paladugu 	else
291ad76f8ceSSiva Durga Prasad Paladugu 		src_sel = (clk_ctrl & PLLCTRL_POST_SRC_MASK) >>
292ad76f8ceSSiva Durga Prasad Paladugu 			   PLLCTRL_POST_SRC_SHFT;
293ad76f8ceSSiva Durga Prasad Paladugu 
294ad76f8ceSSiva Durga Prasad Paladugu 	switch (src_sel) {
295ad76f8ceSSiva Durga Prasad Paladugu 	case 4:
296ad76f8ceSSiva Durga Prasad Paladugu 		return priv->video_clk;
297ad76f8ceSSiva Durga Prasad Paladugu 	case 5:
298ad76f8ceSSiva Durga Prasad Paladugu 		return priv->pss_alt_ref_clk;
299ad76f8ceSSiva Durga Prasad Paladugu 	case 6:
300ad76f8ceSSiva Durga Prasad Paladugu 		return priv->aux_ref_clk;
301ad76f8ceSSiva Durga Prasad Paladugu 	case 7:
302ad76f8ceSSiva Durga Prasad Paladugu 		return priv->gt_crx_ref_clk;
303ad76f8ceSSiva Durga Prasad Paladugu 	case 0 ... 3:
304ad76f8ceSSiva Durga Prasad Paladugu 	default:
305ad76f8ceSSiva Durga Prasad Paladugu 	return priv->ps_clk_freq;
306ad76f8ceSSiva Durga Prasad Paladugu 	}
307ad76f8ceSSiva Durga Prasad Paladugu }
308ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_pll_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id)309ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_pll_rate(struct zynqmp_clk_priv *priv,
310ad76f8ceSSiva Durga Prasad Paladugu 				     enum zynqmp_clk id)
311ad76f8ceSSiva Durga Prasad Paladugu {
312ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, reset, mul;
313ad76f8ceSSiva Durga Prasad Paladugu 	ulong freq;
314ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
315ad76f8ceSSiva Durga Prasad Paladugu 
316ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
317*154799acSSiva Durga Prasad Paladugu 	if (ret) {
318*154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
319*154799acSSiva Durga Prasad Paladugu 		return -EIO;
320*154799acSSiva Durga Prasad Paladugu 	}
321ad76f8ceSSiva Durga Prasad Paladugu 
322ad76f8ceSSiva Durga Prasad Paladugu 	if (clk_ctrl & PLLCTRL_BYPASS_MASK)
323ad76f8ceSSiva Durga Prasad Paladugu 		freq = zynqmp_clk_get_pll_src(clk_ctrl, priv, 0);
324ad76f8ceSSiva Durga Prasad Paladugu 	else
325ad76f8ceSSiva Durga Prasad Paladugu 		freq = zynqmp_clk_get_pll_src(clk_ctrl, priv, 1);
326ad76f8ceSSiva Durga Prasad Paladugu 
327ad76f8ceSSiva Durga Prasad Paladugu 	reset = (clk_ctrl & PLLCTRL_RESET_MASK) >> PLLCTRL_RESET_SHIFT;
328ad76f8ceSSiva Durga Prasad Paladugu 	if (reset && !(clk_ctrl & PLLCTRL_BYPASS_MASK))
329ad76f8ceSSiva Durga Prasad Paladugu 		return 0;
330ad76f8ceSSiva Durga Prasad Paladugu 
331ad76f8ceSSiva Durga Prasad Paladugu 	mul = (clk_ctrl & PLLCTRL_FBDIV_MASK) >> PLLCTRL_FBDIV_SHIFT;
332ad76f8ceSSiva Durga Prasad Paladugu 
333ad76f8ceSSiva Durga Prasad Paladugu 	freq *= mul;
334ad76f8ceSSiva Durga Prasad Paladugu 
335ad76f8ceSSiva Durga Prasad Paladugu 	if (clk_ctrl & (1 << 16))
336ad76f8ceSSiva Durga Prasad Paladugu 		freq /= 2;
337ad76f8ceSSiva Durga Prasad Paladugu 
338ad76f8ceSSiva Durga Prasad Paladugu 	return freq;
339ad76f8ceSSiva Durga Prasad Paladugu }
340ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_cpu_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id)341ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_cpu_rate(struct zynqmp_clk_priv *priv,
342ad76f8ceSSiva Durga Prasad Paladugu 				     enum zynqmp_clk id)
343ad76f8ceSSiva Durga Prasad Paladugu {
344ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, div;
345ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk pll;
346ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
347*154799acSSiva Durga Prasad Paladugu 	unsigned long pllrate;
348ad76f8ceSSiva Durga Prasad Paladugu 
349ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(CRF_APB_ACPU_CTRL, &clk_ctrl);
350*154799acSSiva Durga Prasad Paladugu 	if (ret) {
351*154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
352*154799acSSiva Durga Prasad Paladugu 		return -EIO;
353*154799acSSiva Durga Prasad Paladugu 	}
354ad76f8ceSSiva Durga Prasad Paladugu 
355ad76f8ceSSiva Durga Prasad Paladugu 	div = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
356ad76f8ceSSiva Durga Prasad Paladugu 
357ad76f8ceSSiva Durga Prasad Paladugu 	pll = zynqmp_clk_get_cpu_pll(clk_ctrl);
358*154799acSSiva Durga Prasad Paladugu 	pllrate = zynqmp_clk_get_pll_rate(priv, pll);
359*154799acSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(pllrate))
360*154799acSSiva Durga Prasad Paladugu 		return pllrate;
361ad76f8ceSSiva Durga Prasad Paladugu 
362*154799acSSiva Durga Prasad Paladugu 	return DIV_ROUND_CLOSEST(pllrate, div);
363ad76f8ceSSiva Durga Prasad Paladugu }
364ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_ddr_rate(struct zynqmp_clk_priv * priv)365ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_ddr_rate(struct zynqmp_clk_priv *priv)
366ad76f8ceSSiva Durga Prasad Paladugu {
367ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, div;
368ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk pll;
369ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
370*154799acSSiva Durga Prasad Paladugu 	ulong pllrate;
371ad76f8ceSSiva Durga Prasad Paladugu 
372ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(CRF_APB_DDR_CTRL, &clk_ctrl);
373*154799acSSiva Durga Prasad Paladugu 	if (ret) {
374*154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
375*154799acSSiva Durga Prasad Paladugu 		return -EIO;
376*154799acSSiva Durga Prasad Paladugu 	}
377ad76f8ceSSiva Durga Prasad Paladugu 
378ad76f8ceSSiva Durga Prasad Paladugu 	div = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
379ad76f8ceSSiva Durga Prasad Paladugu 
380ad76f8ceSSiva Durga Prasad Paladugu 	pll = zynqmp_clk_get_ddr_pll(clk_ctrl);
381*154799acSSiva Durga Prasad Paladugu 	pllrate = zynqmp_clk_get_pll_rate(priv, pll);
382*154799acSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(pllrate))
383*154799acSSiva Durga Prasad Paladugu 		return pllrate;
384ad76f8ceSSiva Durga Prasad Paladugu 
385*154799acSSiva Durga Prasad Paladugu 	return DIV_ROUND_CLOSEST(pllrate, div);
386ad76f8ceSSiva Durga Prasad Paladugu }
387ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_peripheral_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id,bool two_divs)388ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_peripheral_rate(struct zynqmp_clk_priv *priv,
389ad76f8ceSSiva Durga Prasad Paladugu 					  enum zynqmp_clk id, bool two_divs)
390ad76f8ceSSiva Durga Prasad Paladugu {
391ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk pll;
392ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, div0;
393ad76f8ceSSiva Durga Prasad Paladugu 	u32 div1 = 1;
394ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
395*154799acSSiva Durga Prasad Paladugu 	ulong pllrate;
396ad76f8ceSSiva Durga Prasad Paladugu 
397ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
398*154799acSSiva Durga Prasad Paladugu 	if (ret) {
399*154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
400*154799acSSiva Durga Prasad Paladugu 		return -EIO;
401*154799acSSiva Durga Prasad Paladugu 	}
402ad76f8ceSSiva Durga Prasad Paladugu 
403ad76f8ceSSiva Durga Prasad Paladugu 	div0 = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
404ad76f8ceSSiva Durga Prasad Paladugu 	if (!div0)
405ad76f8ceSSiva Durga Prasad Paladugu 		div0 = 1;
406ad76f8ceSSiva Durga Prasad Paladugu 
407ad76f8ceSSiva Durga Prasad Paladugu 	if (two_divs) {
408ad76f8ceSSiva Durga Prasad Paladugu 		div1 = (clk_ctrl & CLK_CTRL_DIV1_MASK) >> CLK_CTRL_DIV1_SHIFT;
409ad76f8ceSSiva Durga Prasad Paladugu 		if (!div1)
410ad76f8ceSSiva Durga Prasad Paladugu 			div1 = 1;
411ad76f8ceSSiva Durga Prasad Paladugu 	}
412ad76f8ceSSiva Durga Prasad Paladugu 
413ad76f8ceSSiva Durga Prasad Paladugu 	pll = zynqmp_clk_get_peripheral_pll(clk_ctrl);
414*154799acSSiva Durga Prasad Paladugu 	pllrate = zynqmp_clk_get_pll_rate(priv, pll);
415*154799acSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(pllrate))
416*154799acSSiva Durga Prasad Paladugu 		return pllrate;
417ad76f8ceSSiva Durga Prasad Paladugu 
418ad76f8ceSSiva Durga Prasad Paladugu 	return
419ad76f8ceSSiva Durga Prasad Paladugu 		DIV_ROUND_CLOSEST(
420*154799acSSiva Durga Prasad Paladugu 			DIV_ROUND_CLOSEST(pllrate, div0), div1);
421ad76f8ceSSiva Durga Prasad Paladugu }
422ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_calc_peripheral_two_divs(ulong rate,ulong pll_rate,u32 * div0,u32 * div1)423ad76f8ceSSiva Durga Prasad Paladugu static unsigned long zynqmp_clk_calc_peripheral_two_divs(ulong rate,
424ad76f8ceSSiva Durga Prasad Paladugu 						       ulong pll_rate,
425ad76f8ceSSiva Durga Prasad Paladugu 						       u32 *div0, u32 *div1)
426ad76f8ceSSiva Durga Prasad Paladugu {
427ad76f8ceSSiva Durga Prasad Paladugu 	long new_err, best_err = (long)(~0UL >> 1);
428ad76f8ceSSiva Durga Prasad Paladugu 	ulong new_rate, best_rate = 0;
429ad76f8ceSSiva Durga Prasad Paladugu 	u32 d0, d1;
430ad76f8ceSSiva Durga Prasad Paladugu 
431ad76f8ceSSiva Durga Prasad Paladugu 	for (d0 = 1; d0 <= ZYNQ_CLK_MAXDIV; d0++) {
432ad76f8ceSSiva Durga Prasad Paladugu 		for (d1 = 1; d1 <= ZYNQ_CLK_MAXDIV >> 1; d1++) {
433ad76f8ceSSiva Durga Prasad Paladugu 			new_rate = DIV_ROUND_CLOSEST(
434ad76f8ceSSiva Durga Prasad Paladugu 					DIV_ROUND_CLOSEST(pll_rate, d0), d1);
435ad76f8ceSSiva Durga Prasad Paladugu 			new_err = abs(new_rate - rate);
436ad76f8ceSSiva Durga Prasad Paladugu 
437ad76f8ceSSiva Durga Prasad Paladugu 			if (new_err < best_err) {
438ad76f8ceSSiva Durga Prasad Paladugu 				*div0 = d0;
439ad76f8ceSSiva Durga Prasad Paladugu 				*div1 = d1;
440ad76f8ceSSiva Durga Prasad Paladugu 				best_err = new_err;
441ad76f8ceSSiva Durga Prasad Paladugu 				best_rate = new_rate;
442ad76f8ceSSiva Durga Prasad Paladugu 			}
443ad76f8ceSSiva Durga Prasad Paladugu 		}
444ad76f8ceSSiva Durga Prasad Paladugu 	}
445ad76f8ceSSiva Durga Prasad Paladugu 
446ad76f8ceSSiva Durga Prasad Paladugu 	return best_rate;
447ad76f8ceSSiva Durga Prasad Paladugu }
448ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_set_peripheral_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id,ulong rate,bool two_divs)449ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_set_peripheral_rate(struct zynqmp_clk_priv *priv,
450ad76f8ceSSiva Durga Prasad Paladugu 					  enum zynqmp_clk id, ulong rate,
451ad76f8ceSSiva Durga Prasad Paladugu 					  bool two_divs)
452ad76f8ceSSiva Durga Prasad Paladugu {
453ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk pll;
454ad76f8ceSSiva Durga Prasad Paladugu 	u32 clk_ctrl, div0 = 0, div1 = 0;
455ad76f8ceSSiva Durga Prasad Paladugu 	ulong pll_rate, new_rate;
456ad76f8ceSSiva Durga Prasad Paladugu 	u32 reg;
457ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
458ad76f8ceSSiva Durga Prasad Paladugu 	u32 mask;
459ad76f8ceSSiva Durga Prasad Paladugu 
460ad76f8ceSSiva Durga Prasad Paladugu 	reg = zynqmp_clk_get_register(id);
461ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_read(reg, &clk_ctrl);
462*154799acSSiva Durga Prasad Paladugu 	if (ret) {
463*154799acSSiva Durga Prasad Paladugu 		printf("%s mio read fail\n", __func__);
464*154799acSSiva Durga Prasad Paladugu 		return -EIO;
465*154799acSSiva Durga Prasad Paladugu 	}
466ad76f8ceSSiva Durga Prasad Paladugu 
467ad76f8ceSSiva Durga Prasad Paladugu 	pll = zynqmp_clk_get_peripheral_pll(clk_ctrl);
468ad76f8ceSSiva Durga Prasad Paladugu 	pll_rate = zynqmp_clk_get_pll_rate(priv, pll);
469*154799acSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(pll_rate))
470*154799acSSiva Durga Prasad Paladugu 		return pll_rate;
471*154799acSSiva Durga Prasad Paladugu 
472ad76f8ceSSiva Durga Prasad Paladugu 	clk_ctrl &= ~CLK_CTRL_DIV0_MASK;
473ad76f8ceSSiva Durga Prasad Paladugu 	if (two_divs) {
474ad76f8ceSSiva Durga Prasad Paladugu 		clk_ctrl &= ~CLK_CTRL_DIV1_MASK;
475ad76f8ceSSiva Durga Prasad Paladugu 		new_rate = zynqmp_clk_calc_peripheral_two_divs(rate, pll_rate,
476ad76f8ceSSiva Durga Prasad Paladugu 				&div0, &div1);
477ad76f8ceSSiva Durga Prasad Paladugu 		clk_ctrl |= div1 << CLK_CTRL_DIV1_SHIFT;
478ad76f8ceSSiva Durga Prasad Paladugu 	} else {
479ad76f8ceSSiva Durga Prasad Paladugu 		div0 = DIV_ROUND_CLOSEST(pll_rate, rate);
480ad76f8ceSSiva Durga Prasad Paladugu 		if (div0 > ZYNQ_CLK_MAXDIV)
481ad76f8ceSSiva Durga Prasad Paladugu 			div0 = ZYNQ_CLK_MAXDIV;
482ad76f8ceSSiva Durga Prasad Paladugu 		new_rate = DIV_ROUND_CLOSEST(rate, div0);
483ad76f8ceSSiva Durga Prasad Paladugu 	}
484ad76f8ceSSiva Durga Prasad Paladugu 	clk_ctrl |= div0 << CLK_CTRL_DIV0_SHIFT;
485ad76f8ceSSiva Durga Prasad Paladugu 
486ad76f8ceSSiva Durga Prasad Paladugu 	mask = (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV0_SHIFT) |
487ad76f8ceSSiva Durga Prasad Paladugu 	       (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV1_SHIFT);
488ad76f8ceSSiva Durga Prasad Paladugu 
489ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_mmio_write(reg, mask, clk_ctrl);
490*154799acSSiva Durga Prasad Paladugu 	if (ret) {
491*154799acSSiva Durga Prasad Paladugu 		printf("%s mio write fail\n", __func__);
492*154799acSSiva Durga Prasad Paladugu 		return -EIO;
493*154799acSSiva Durga Prasad Paladugu 	}
494ad76f8ceSSiva Durga Prasad Paladugu 
495ad76f8ceSSiva Durga Prasad Paladugu 	return new_rate;
496ad76f8ceSSiva Durga Prasad Paladugu }
497ad76f8ceSSiva Durga Prasad Paladugu 
zynqmp_clk_get_rate(struct clk * clk)498ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_get_rate(struct clk *clk)
499ad76f8ceSSiva Durga Prasad Paladugu {
500ad76f8ceSSiva Durga Prasad Paladugu 	struct zynqmp_clk_priv *priv = dev_get_priv(clk->dev);
501ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk id = clk->id;
502ad76f8ceSSiva Durga Prasad Paladugu 	bool two_divs = false;
503128ec1feSSiva Durga Prasad Paladugu 
504128ec1feSSiva Durga Prasad Paladugu 	switch (id) {
505ad76f8ceSSiva Durga Prasad Paladugu 	case iopll ... vpll:
506ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_get_pll_rate(priv, id);
507ad76f8ceSSiva Durga Prasad Paladugu 	case acpu:
508ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_get_cpu_rate(priv, id);
509ad76f8ceSSiva Durga Prasad Paladugu 	case ddr_ref:
510ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_get_ddr_rate(priv);
511ad76f8ceSSiva Durga Prasad Paladugu 	case gem0_ref ... gem3_ref:
512ad76f8ceSSiva Durga Prasad Paladugu 	case qspi_ref ... can1_ref:
513ad76f8ceSSiva Durga Prasad Paladugu 		two_divs = true;
514ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_get_peripheral_rate(priv, id, two_divs);
515128ec1feSSiva Durga Prasad Paladugu 	default:
516ad76f8ceSSiva Durga Prasad Paladugu 		return -ENXIO;
517ad76f8ceSSiva Durga Prasad Paladugu 	}
518128ec1feSSiva Durga Prasad Paladugu }
519128ec1feSSiva Durga Prasad Paladugu 
zynqmp_clk_set_rate(struct clk * clk,ulong rate)520ad76f8ceSSiva Durga Prasad Paladugu static ulong zynqmp_clk_set_rate(struct clk *clk, ulong rate)
521128ec1feSSiva Durga Prasad Paladugu {
522ad76f8ceSSiva Durga Prasad Paladugu 	struct zynqmp_clk_priv *priv = dev_get_priv(clk->dev);
523ad76f8ceSSiva Durga Prasad Paladugu 	enum zynqmp_clk id = clk->id;
524ad76f8ceSSiva Durga Prasad Paladugu 	bool two_divs = true;
525128ec1feSSiva Durga Prasad Paladugu 
526ad76f8ceSSiva Durga Prasad Paladugu 	switch (id) {
527ad76f8ceSSiva Durga Prasad Paladugu 	case gem0_ref ... gem3_ref:
528ad76f8ceSSiva Durga Prasad Paladugu 	case qspi_ref ... can1_ref:
529ad76f8ceSSiva Durga Prasad Paladugu 		return zynqmp_clk_set_peripheral_rate(priv, id,
530ad76f8ceSSiva Durga Prasad Paladugu 						      rate, two_divs);
531128ec1feSSiva Durga Prasad Paladugu 	default:
532ad76f8ceSSiva Durga Prasad Paladugu 		return -ENXIO;
533ad76f8ceSSiva Durga Prasad Paladugu 	}
534128ec1feSSiva Durga Prasad Paladugu }
535128ec1feSSiva Durga Prasad Paladugu 
soc_clk_dump(void)536ad76f8ceSSiva Durga Prasad Paladugu int soc_clk_dump(void)
537128ec1feSSiva Durga Prasad Paladugu {
538ad76f8ceSSiva Durga Prasad Paladugu 	struct udevice *dev;
539ad76f8ceSSiva Durga Prasad Paladugu 	int i, ret;
540128ec1feSSiva Durga Prasad Paladugu 
541ad76f8ceSSiva Durga Prasad Paladugu 	ret = uclass_get_device_by_driver(UCLASS_CLK,
542ad76f8ceSSiva Durga Prasad Paladugu 		DM_GET_DRIVER(zynqmp_clk), &dev);
543ad76f8ceSSiva Durga Prasad Paladugu 	if (ret)
544ad76f8ceSSiva Durga Prasad Paladugu 		return ret;
545ad76f8ceSSiva Durga Prasad Paladugu 
546ad76f8ceSSiva Durga Prasad Paladugu 	printf("clk\t\tfrequency\n");
547ad76f8ceSSiva Durga Prasad Paladugu 	for (i = 0; i < clk_max; i++) {
548ad76f8ceSSiva Durga Prasad Paladugu 		const char *name = clk_names[i];
549ad76f8ceSSiva Durga Prasad Paladugu 		if (name) {
550ad76f8ceSSiva Durga Prasad Paladugu 			struct clk clk;
551ad76f8ceSSiva Durga Prasad Paladugu 			unsigned long rate;
552ad76f8ceSSiva Durga Prasad Paladugu 
553ad76f8ceSSiva Durga Prasad Paladugu 			clk.id = i;
554ad76f8ceSSiva Durga Prasad Paladugu 			ret = clk_request(dev, &clk);
555ad76f8ceSSiva Durga Prasad Paladugu 			if (ret < 0)
556ad76f8ceSSiva Durga Prasad Paladugu 				return ret;
557ad76f8ceSSiva Durga Prasad Paladugu 
558ad76f8ceSSiva Durga Prasad Paladugu 			rate = clk_get_rate(&clk);
559ad76f8ceSSiva Durga Prasad Paladugu 
560ad76f8ceSSiva Durga Prasad Paladugu 			clk_free(&clk);
561ad76f8ceSSiva Durga Prasad Paladugu 
562ad76f8ceSSiva Durga Prasad Paladugu 			if ((rate == (unsigned long)-ENOSYS) ||
563*154799acSSiva Durga Prasad Paladugu 			    (rate == (unsigned long)-ENXIO) ||
564*154799acSSiva Durga Prasad Paladugu 			    (rate == (unsigned long)-EIO))
565ad76f8ceSSiva Durga Prasad Paladugu 				printf("%10s%20s\n", name, "unknown");
566ad76f8ceSSiva Durga Prasad Paladugu 			else
567ad76f8ceSSiva Durga Prasad Paladugu 				printf("%10s%20lu\n", name, rate);
568128ec1feSSiva Durga Prasad Paladugu 		}
569128ec1feSSiva Durga Prasad Paladugu 	}
570128ec1feSSiva Durga Prasad Paladugu 
571128ec1feSSiva Durga Prasad Paladugu 	return 0;
572128ec1feSSiva Durga Prasad Paladugu }
573128ec1feSSiva Durga Prasad Paladugu 
zynqmp_get_freq_by_name(char * name,struct udevice * dev,ulong * freq)574ad76f8ceSSiva Durga Prasad Paladugu static int zynqmp_get_freq_by_name(char *name, struct udevice *dev, ulong *freq)
575128ec1feSSiva Durga Prasad Paladugu {
576128ec1feSSiva Durga Prasad Paladugu 	struct clk clk;
577128ec1feSSiva Durga Prasad Paladugu 	int ret;
578128ec1feSSiva Durga Prasad Paladugu 
579ad76f8ceSSiva Durga Prasad Paladugu 	ret = clk_get_by_name(dev, name, &clk);
580128ec1feSSiva Durga Prasad Paladugu 	if (ret < 0) {
581ad76f8ceSSiva Durga Prasad Paladugu 		dev_err(dev, "failed to get %s\n", name);
582128ec1feSSiva Durga Prasad Paladugu 		return ret;
583128ec1feSSiva Durga Prasad Paladugu 	}
584128ec1feSSiva Durga Prasad Paladugu 
585ad76f8ceSSiva Durga Prasad Paladugu 	*freq = clk_get_rate(&clk);
586ad76f8ceSSiva Durga Prasad Paladugu 	if (IS_ERR_VALUE(*freq)) {
587ad76f8ceSSiva Durga Prasad Paladugu 		dev_err(dev, "failed to get rate %s\n", name);
588128ec1feSSiva Durga Prasad Paladugu 		return -EINVAL;
589128ec1feSSiva Durga Prasad Paladugu 	}
590128ec1feSSiva Durga Prasad Paladugu 
591128ec1feSSiva Durga Prasad Paladugu 	return 0;
592128ec1feSSiva Durga Prasad Paladugu }
zynqmp_clk_probe(struct udevice * dev)593ad76f8ceSSiva Durga Prasad Paladugu static int zynqmp_clk_probe(struct udevice *dev)
594ad76f8ceSSiva Durga Prasad Paladugu {
595ad76f8ceSSiva Durga Prasad Paladugu 	int ret;
596ad76f8ceSSiva Durga Prasad Paladugu 	struct zynqmp_clk_priv *priv = dev_get_priv(dev);
597ad76f8ceSSiva Durga Prasad Paladugu 
598ad76f8ceSSiva Durga Prasad Paladugu 	debug("%s\n", __func__);
599ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("pss_ref_clk", dev, &priv->ps_clk_freq);
600ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
601ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
602ad76f8ceSSiva Durga Prasad Paladugu 
603ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("video_clk", dev, &priv->video_clk);
604ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
605ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
606ad76f8ceSSiva Durga Prasad Paladugu 
607ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("pss_alt_ref_clk", dev,
608ad76f8ceSSiva Durga Prasad Paladugu 				      &priv->pss_alt_ref_clk);
609ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
610ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
611ad76f8ceSSiva Durga Prasad Paladugu 
612ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("aux_ref_clk", dev, &priv->aux_ref_clk);
613ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
614ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
615ad76f8ceSSiva Durga Prasad Paladugu 
616ad76f8ceSSiva Durga Prasad Paladugu 	ret = zynqmp_get_freq_by_name("gt_crx_ref_clk", dev,
617ad76f8ceSSiva Durga Prasad Paladugu 				      &priv->gt_crx_ref_clk);
618ad76f8ceSSiva Durga Prasad Paladugu 	if (ret < 0)
619ad76f8ceSSiva Durga Prasad Paladugu 		return -EINVAL;
620ad76f8ceSSiva Durga Prasad Paladugu 
621ad76f8ceSSiva Durga Prasad Paladugu 	return 0;
622ad76f8ceSSiva Durga Prasad Paladugu }
623128ec1feSSiva Durga Prasad Paladugu 
624128ec1feSSiva Durga Prasad Paladugu static struct clk_ops zynqmp_clk_ops = {
625128ec1feSSiva Durga Prasad Paladugu 	.set_rate = zynqmp_clk_set_rate,
626128ec1feSSiva Durga Prasad Paladugu 	.get_rate = zynqmp_clk_get_rate,
627128ec1feSSiva Durga Prasad Paladugu };
628128ec1feSSiva Durga Prasad Paladugu 
629128ec1feSSiva Durga Prasad Paladugu static const struct udevice_id zynqmp_clk_ids[] = {
630128ec1feSSiva Durga Prasad Paladugu 	{ .compatible = "xlnx,zynqmp-clkc" },
631128ec1feSSiva Durga Prasad Paladugu 	{ }
632128ec1feSSiva Durga Prasad Paladugu };
633128ec1feSSiva Durga Prasad Paladugu 
634128ec1feSSiva Durga Prasad Paladugu U_BOOT_DRIVER(zynqmp_clk) = {
635128ec1feSSiva Durga Prasad Paladugu 	.name = "zynqmp-clk",
636128ec1feSSiva Durga Prasad Paladugu 	.id = UCLASS_CLK,
637128ec1feSSiva Durga Prasad Paladugu 	.of_match = zynqmp_clk_ids,
638128ec1feSSiva Durga Prasad Paladugu 	.probe = zynqmp_clk_probe,
639128ec1feSSiva Durga Prasad Paladugu 	.ops = &zynqmp_clk_ops,
640ad76f8ceSSiva Durga Prasad Paladugu 	.priv_auto_alloc_size = sizeof(struct zynqmp_clk_priv),
641128ec1feSSiva Durga Prasad Paladugu };
642