1e66c49faSVikas Manocha /* 2e66c49faSVikas Manocha * (C) Copyright 2016 3e66c49faSVikas Manocha * Vikas Manocha, <vikas.manocha@st.com> 4e66c49faSVikas Manocha * 5e66c49faSVikas Manocha * SPDX-License-Identifier: GPL-2.0+ 6e66c49faSVikas Manocha */ 7e66c49faSVikas Manocha 8e66c49faSVikas Manocha #include <common.h> 92d9c33caSVikas Manocha #include <dm.h> 102d9c33caSVikas Manocha #include <ram.h> 11b9747696SVikas Manocha #include <spl.h> 12e66c49faSVikas Manocha #include <asm/io.h> 13e66c49faSVikas Manocha #include <asm/armv7m.h> 14e66c49faSVikas Manocha #include <asm/arch/stm32.h> 15e66c49faSVikas Manocha #include <asm/arch/gpio.h> 169d922450SSimon Glass #include <asm/arch/fmc.h> 17e66c49faSVikas Manocha #include <dm/platform_data/serial_stm32x7.h> 18e66c49faSVikas Manocha #include <asm/arch/stm32_periph.h> 19e66c49faSVikas Manocha #include <asm/arch/stm32_defs.h> 20b20b70fcSMichael Kurz #include <asm/arch/syscfg.h> 212f80a9f7SVikas Manocha #include <asm/gpio.h> 22e66c49faSVikas Manocha 23e66c49faSVikas Manocha DECLARE_GLOBAL_DATA_PTR; 24e66c49faSVikas Manocha 2557af3cc3SVikas Manocha int get_memory_base_size(fdt_addr_t *mr_base, fdt_addr_t *mr_size) 2657af3cc3SVikas Manocha { 2757af3cc3SVikas Manocha int mr_node; 2857af3cc3SVikas Manocha 2957af3cc3SVikas Manocha mr_node = fdt_path_offset(gd->fdt_blob, "/memory"); 3057af3cc3SVikas Manocha if (mr_node < 0) 3157af3cc3SVikas Manocha return mr_node; 3257af3cc3SVikas Manocha *mr_base = fdtdec_get_addr_size_auto_noparent(gd->fdt_blob, mr_node, 3357af3cc3SVikas Manocha "reg", 0, mr_size, false); 3457af3cc3SVikas Manocha debug("mr_base = %lx, mr_size= %lx\n", *mr_base, *mr_size); 3557af3cc3SVikas Manocha 3657af3cc3SVikas Manocha return 0; 3757af3cc3SVikas Manocha } 3825c1b135SToshifumi NISHINAGA int dram_init(void) 3925c1b135SToshifumi NISHINAGA { 4025c1b135SToshifumi NISHINAGA int rv; 4157af3cc3SVikas Manocha fdt_addr_t mr_base, mr_size; 4225c1b135SToshifumi NISHINAGA 43b9747696SVikas Manocha #ifndef CONFIG_SUPPORT_SPL 44b9747696SVikas Manocha struct udevice *dev; 452d9c33caSVikas Manocha rv = uclass_get_device(UCLASS_RAM, 0, &dev); 462d9c33caSVikas Manocha if (rv) { 472d9c33caSVikas Manocha debug("DRAM init failed: %d\n", rv); 482d9c33caSVikas Manocha return rv; 492d9c33caSVikas Manocha } 5057af3cc3SVikas Manocha 51b9747696SVikas Manocha #endif 5257af3cc3SVikas Manocha rv = get_memory_base_size(&mr_base, &mr_size); 5357af3cc3SVikas Manocha if (rv) 5457af3cc3SVikas Manocha return rv; 5557af3cc3SVikas Manocha gd->ram_size = mr_size; 5657af3cc3SVikas Manocha gd->ram_top = mr_base; 5757af3cc3SVikas Manocha 582d9c33caSVikas Manocha return rv; 592d9c33caSVikas Manocha } 6025c1b135SToshifumi NISHINAGA 6157af3cc3SVikas Manocha int dram_init_banksize(void) 6257af3cc3SVikas Manocha { 6357af3cc3SVikas Manocha fdt_addr_t mr_base, mr_size; 6457af3cc3SVikas Manocha get_memory_base_size(&mr_base, &mr_size); 6525c1b135SToshifumi NISHINAGA /* 6625c1b135SToshifumi NISHINAGA * Fill in global info with description of SRAM configuration 6725c1b135SToshifumi NISHINAGA */ 6857af3cc3SVikas Manocha gd->bd->bi_dram[0].start = mr_base; 6957af3cc3SVikas Manocha gd->bd->bi_dram[0].size = mr_size; 7025c1b135SToshifumi NISHINAGA 7157af3cc3SVikas Manocha return 0; 7225c1b135SToshifumi NISHINAGA } 7325c1b135SToshifumi NISHINAGA 74b20b70fcSMichael Kurz #ifdef CONFIG_ETH_DESIGNWARE 75b20b70fcSMichael Kurz static int stmmac_setup(void) 76b20b70fcSMichael Kurz { 77b20b70fcSMichael Kurz clock_setup(SYSCFG_CLOCK_CFG); 78b20b70fcSMichael Kurz /* Set >RMII mode */ 79b20b70fcSMichael Kurz STM32_SYSCFG->pmc |= SYSCFG_PMC_MII_RMII_SEL; 80b20b70fcSMichael Kurz clock_setup(STMMAC_CLOCK_CFG); 81b20b70fcSMichael Kurz 82b20b70fcSMichael Kurz return 0; 83b20b70fcSMichael Kurz } 84b20b70fcSMichael Kurz 85280057bdSVikas Manocha int board_early_init_f(void) 86d4363baaSMichael Kurz { 87280057bdSVikas Manocha stmmac_setup(); 88280057bdSVikas Manocha 89d4363baaSMichael Kurz return 0; 90d4363baaSMichael Kurz } 91d4363baaSMichael Kurz #endif 92d4363baaSMichael Kurz 93b9747696SVikas Manocha #ifdef CONFIG_SPL_BUILD 9455a3ef71SVikas Manocha #ifdef CONFIG_SPL_OS_BOOT 9555a3ef71SVikas Manocha int spl_start_uboot(void) 9655a3ef71SVikas Manocha { 9755a3ef71SVikas Manocha debug("SPL: booting kernel\n"); 9855a3ef71SVikas Manocha /* break into full u-boot on 'c' */ 9955a3ef71SVikas Manocha return serial_tstc() && serial_getc() == 'c'; 10055a3ef71SVikas Manocha } 10155a3ef71SVikas Manocha #endif 10255a3ef71SVikas Manocha 103b9747696SVikas Manocha int spl_dram_init(void) 104b9747696SVikas Manocha { 105b9747696SVikas Manocha struct udevice *dev; 106b9747696SVikas Manocha int rv; 107b9747696SVikas Manocha rv = uclass_get_device(UCLASS_RAM, 0, &dev); 108b9747696SVikas Manocha if (rv) 109b9747696SVikas Manocha debug("DRAM init failed: %d\n", rv); 110b9747696SVikas Manocha return rv; 111b9747696SVikas Manocha } 112b9747696SVikas Manocha void spl_board_init(void) 113b9747696SVikas Manocha { 114b9747696SVikas Manocha spl_dram_init(); 115b9747696SVikas Manocha preloader_console_init(); 116b9747696SVikas Manocha arch_cpu_init(); /* to configure mpu for sdram rw permissions */ 117b9747696SVikas Manocha } 118b9747696SVikas Manocha u32 spl_boot_device(void) 119b9747696SVikas Manocha { 120*1a73bd84SVikas Manocha return BOOT_DEVICE_XIP; 121b9747696SVikas Manocha } 122b9747696SVikas Manocha 123b9747696SVikas Manocha #endif 124e66c49faSVikas Manocha u32 get_board_rev(void) 125e66c49faSVikas Manocha { 126e66c49faSVikas Manocha return 0; 127e66c49faSVikas Manocha } 128e66c49faSVikas Manocha 1292f80a9f7SVikas Manocha int board_late_init(void) 1302f80a9f7SVikas Manocha { 1312f80a9f7SVikas Manocha struct gpio_desc gpio = {}; 1322f80a9f7SVikas Manocha int node; 1332f80a9f7SVikas Manocha 1342f80a9f7SVikas Manocha node = fdt_node_offset_by_compatible(gd->fdt_blob, 0, "st,led1"); 1352f80a9f7SVikas Manocha if (node < 0) 1362f80a9f7SVikas Manocha return -1; 1372f80a9f7SVikas Manocha 138150c5afeSSimon Glass gpio_request_by_name_nodev(offset_to_ofnode(node), "led-gpio", 0, &gpio, 1392f80a9f7SVikas Manocha GPIOD_IS_OUT); 1402f80a9f7SVikas Manocha 1412f80a9f7SVikas Manocha if (dm_gpio_is_valid(&gpio)) { 1422f80a9f7SVikas Manocha dm_gpio_set_value(&gpio, 0); 1432f80a9f7SVikas Manocha mdelay(10); 1442f80a9f7SVikas Manocha dm_gpio_set_value(&gpio, 1); 1452f80a9f7SVikas Manocha } 1462f80a9f7SVikas Manocha 1472f80a9f7SVikas Manocha /* read button 1*/ 1482f80a9f7SVikas Manocha node = fdt_node_offset_by_compatible(gd->fdt_blob, 0, "st,button1"); 1492f80a9f7SVikas Manocha if (node < 0) 1502f80a9f7SVikas Manocha return -1; 1512f80a9f7SVikas Manocha 152150c5afeSSimon Glass gpio_request_by_name_nodev(offset_to_ofnode(node), "button-gpio", 0, 153150c5afeSSimon Glass &gpio, GPIOD_IS_IN); 1542f80a9f7SVikas Manocha 1552f80a9f7SVikas Manocha if (dm_gpio_is_valid(&gpio)) { 1562f80a9f7SVikas Manocha if (dm_gpio_get_value(&gpio)) 1572f80a9f7SVikas Manocha puts("usr button is at HIGH LEVEL\n"); 1582f80a9f7SVikas Manocha else 1592f80a9f7SVikas Manocha puts("usr button is at LOW LEVEL\n"); 1602f80a9f7SVikas Manocha } 1612f80a9f7SVikas Manocha 1622f80a9f7SVikas Manocha return 0; 1632f80a9f7SVikas Manocha } 1642f80a9f7SVikas Manocha 165e66c49faSVikas Manocha int board_init(void) 166e66c49faSVikas Manocha { 16757af3cc3SVikas Manocha gd->bd->bi_boot_params = gd->bd->bi_dram[0].start + 0x100; 168e66c49faSVikas Manocha return 0; 169e66c49faSVikas Manocha } 170