xref: /rk3399_rockchip-uboot/board/siemens/corvus/board.c (revision b0ec94428e54da320f890e293bacdedd40ef45e0)
1b89ac72aSHeiko Schocher /*
2b89ac72aSHeiko Schocher  * Board functions for Siemens CORVUS (AT91SAM9G45) based board
3b89ac72aSHeiko Schocher  * (C) Copyright 2013 Siemens AG
4b89ac72aSHeiko Schocher  *
5b89ac72aSHeiko Schocher  * Based on:
6b89ac72aSHeiko Schocher  * U-Boot file: board/atmel/at91sam9m10g45ek/at91sam9m10g45ek.c
7b89ac72aSHeiko Schocher  * (C) Copyright 2007-2008
8b89ac72aSHeiko Schocher  * Stelian Pop <stelian@popies.net>
9b89ac72aSHeiko Schocher  * Lead Tech Design <www.leadtechdesign.com>
10b89ac72aSHeiko Schocher  *
11b89ac72aSHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
12b89ac72aSHeiko Schocher  */
13b89ac72aSHeiko Schocher 
14b89ac72aSHeiko Schocher #include <common.h>
15*289f979cSHeiko Schocher #include <dm.h>
16b89ac72aSHeiko Schocher #include <asm/io.h>
17b89ac72aSHeiko Schocher #include <asm/arch/at91sam9g45_matrix.h>
18b89ac72aSHeiko Schocher #include <asm/arch/at91sam9_smc.h>
19b89ac72aSHeiko Schocher #include <asm/arch/at91_common.h>
20b89ac72aSHeiko Schocher #include <asm/arch/at91_rstc.h>
21*289f979cSHeiko Schocher #include <asm/arch/atmel_serial.h>
22b89ac72aSHeiko Schocher #include <asm/arch/gpio.h>
23*289f979cSHeiko Schocher #include <asm/gpio.h>
24b89ac72aSHeiko Schocher #include <asm/arch/clk.h>
25b89ac72aSHeiko Schocher #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
26b89ac72aSHeiko Schocher #include <net.h>
27b89ac72aSHeiko Schocher #endif
28*289f979cSHeiko Schocher #ifndef CONFIG_DM_ETH
29b89ac72aSHeiko Schocher #include <netdev.h>
30*289f979cSHeiko Schocher #endif
31b89ac72aSHeiko Schocher #include <spi.h>
32b89ac72aSHeiko Schocher 
33e11793bcSHeiko Schocher #ifdef CONFIG_USB_GADGET_ATMEL_USBA
34e11793bcSHeiko Schocher #include <asm/arch/atmel_usba_udc.h>
35e11793bcSHeiko Schocher #endif
36e11793bcSHeiko Schocher 
37b89ac72aSHeiko Schocher DECLARE_GLOBAL_DATA_PTR;
38b89ac72aSHeiko Schocher 
corvus_request_gpio(void)39*289f979cSHeiko Schocher static void corvus_request_gpio(void)
40*289f979cSHeiko Schocher {
41*289f979cSHeiko Schocher 	gpio_request(CONFIG_SYS_NAND_ENABLE_PIN, "nand ena");
42*289f979cSHeiko Schocher 	gpio_request(CONFIG_SYS_NAND_READY_PIN, "nand rdy");
43*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PD7, "d0");
44*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PD8, "d1");
45*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PA12, "d2");
46*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PA13, "d3");
47*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PA15, "d4");
48*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PB7, "recovery button");
49*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PD1, "USB0");
50*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PD3, "USB1");
51*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PB18, "SPICS1");
52*289f979cSHeiko Schocher 	gpio_request(AT91_PIN_PB3, "SPICS0");
53*289f979cSHeiko Schocher 	gpio_request(CONFIG_RED_LED, "red led");
54*289f979cSHeiko Schocher 	gpio_request(CONFIG_GREEN_LED, "green led");
55*289f979cSHeiko Schocher }
56*289f979cSHeiko Schocher 
corvus_nand_hw_init(void)57b89ac72aSHeiko Schocher static void corvus_nand_hw_init(void)
58b89ac72aSHeiko Schocher {
59b89ac72aSHeiko Schocher 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
60b89ac72aSHeiko Schocher 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
61b89ac72aSHeiko Schocher 	unsigned long csa;
62b89ac72aSHeiko Schocher 
63b89ac72aSHeiko Schocher 	/* Enable CS3 */
64b89ac72aSHeiko Schocher 	csa = readl(&matrix->ebicsa);
65b89ac72aSHeiko Schocher 	csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
66b89ac72aSHeiko Schocher 	writel(csa, &matrix->ebicsa);
67b89ac72aSHeiko Schocher 
68b89ac72aSHeiko Schocher 	/* Configure SMC CS3 for NAND/SmartMedia */
69a5f8ccaeSHeiko Schocher 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
70a5f8ccaeSHeiko Schocher 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
71b89ac72aSHeiko Schocher 	       &smc->cs[3].setup);
72a5f8ccaeSHeiko Schocher 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(4) |
73a5f8ccaeSHeiko Schocher 	       AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(4),
74b89ac72aSHeiko Schocher 	       &smc->cs[3].pulse);
75a5f8ccaeSHeiko Schocher 	writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
76b89ac72aSHeiko Schocher 	       &smc->cs[3].cycle);
77b89ac72aSHeiko Schocher 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
78b89ac72aSHeiko Schocher 	       AT91_SMC_MODE_EXNW_DISABLE |
79b89ac72aSHeiko Schocher #ifdef CONFIG_SYS_NAND_DBW_16
80b89ac72aSHeiko Schocher 	       AT91_SMC_MODE_DBW_16 |
81b89ac72aSHeiko Schocher #else /* CONFIG_SYS_NAND_DBW_8 */
82b89ac72aSHeiko Schocher 	       AT91_SMC_MODE_DBW_8 |
83b89ac72aSHeiko Schocher #endif
84b89ac72aSHeiko Schocher 	       AT91_SMC_MODE_TDF_CYCLE(3),
85b89ac72aSHeiko Schocher 	       &smc->cs[3].mode);
86b89ac72aSHeiko Schocher 
875b15fd98SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_PIOC);
88a5f8ccaeSHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_PIOA);
89b89ac72aSHeiko Schocher 
90b89ac72aSHeiko Schocher 	/* Enable NandFlash */
91b89ac72aSHeiko Schocher 	at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
92a5f8ccaeSHeiko Schocher 	at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
93b89ac72aSHeiko Schocher }
945b15fd98SHeiko Schocher 
955b15fd98SHeiko Schocher #if defined(CONFIG_SPL_BUILD)
965b15fd98SHeiko Schocher #include <spl.h>
975b15fd98SHeiko Schocher #include <nand.h>
985b15fd98SHeiko Schocher 
spl_board_init(void)99fd45a0d1SHeiko Schocher void spl_board_init(void)
1005b15fd98SHeiko Schocher {
101*289f979cSHeiko Schocher 	corvus_request_gpio();
1025b15fd98SHeiko Schocher 	/*
1035b15fd98SHeiko Schocher 	 * For on the sam9m10g45ek board, the chip wm9711 stay in the test
1045b15fd98SHeiko Schocher 	 * mode, so it need do some action to exit mode.
1055b15fd98SHeiko Schocher 	 */
1065b15fd98SHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PD7, 0);
1075b15fd98SHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PD8, 0);
1085b15fd98SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTD, 7, 1);
1095b15fd98SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTD, 8, 1);
1105b15fd98SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 12, 1);
1115b15fd98SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 13, 1);
1125b15fd98SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
1135b15fd98SHeiko Schocher 
1145b15fd98SHeiko Schocher 	corvus_nand_hw_init();
1155b15fd98SHeiko Schocher 
1165b15fd98SHeiko Schocher 	/* Configure recovery button PINs */
1175b15fd98SHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PB7, 1);
1185b15fd98SHeiko Schocher 
1195b15fd98SHeiko Schocher 	/* check if button is pressed */
1205b15fd98SHeiko Schocher 	if (at91_get_gpio_value(AT91_PIN_PB7) == 0) {
1215b15fd98SHeiko Schocher 		u32 boot_device;
1225b15fd98SHeiko Schocher 
1235b15fd98SHeiko Schocher 		debug("Recovery button pressed\n");
1245b15fd98SHeiko Schocher 		boot_device = spl_boot_device();
1255b15fd98SHeiko Schocher 		switch (boot_device) {
1265b15fd98SHeiko Schocher #ifdef CONFIG_SPL_NAND_SUPPORT
1275b15fd98SHeiko Schocher 		case BOOT_DEVICE_NAND:
1285b15fd98SHeiko Schocher 			nand_init();
1295b15fd98SHeiko Schocher 			spl_nand_erase_one(0, 0);
1305b15fd98SHeiko Schocher 			break;
1315b15fd98SHeiko Schocher #endif
1325b15fd98SHeiko Schocher 		}
1335b15fd98SHeiko Schocher 	}
1345b15fd98SHeiko Schocher }
1355b15fd98SHeiko Schocher 
1365b15fd98SHeiko Schocher #include <asm/arch/atmel_mpddrc.h>
ddr2_conf(struct atmel_mpddrc_config * ddr2)1377e8702a0SWenyou Yang static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
1385b15fd98SHeiko Schocher {
1395b15fd98SHeiko Schocher 	ddr2->md = (ATMEL_MPDDRC_MD_DBW_16_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
1405b15fd98SHeiko Schocher 
1415b15fd98SHeiko Schocher 	ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
1425b15fd98SHeiko Schocher 		    ATMEL_MPDDRC_CR_NR_ROW_14 |
1435b15fd98SHeiko Schocher 		    ATMEL_MPDDRC_CR_DIC_DS |
1445b15fd98SHeiko Schocher 		    ATMEL_MPDDRC_CR_DQMS_SHARED |
1455b15fd98SHeiko Schocher 		    ATMEL_MPDDRC_CR_CAS_DDR_CAS3);
1465b15fd98SHeiko Schocher 	ddr2->rtr = 0x24b;
1475b15fd98SHeiko Schocher 
1485b15fd98SHeiko Schocher 	ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |/* 6*7.5 = 45 ns */
1495b15fd98SHeiko Schocher 		      2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |/* 2*7.5 = 15 ns */
1505b15fd98SHeiko Schocher 		      2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET | /* 2*7.5 = 15 ns */
1515b15fd98SHeiko Schocher 		      8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET | /* 8*7.5 = 75 ns */
1525b15fd98SHeiko Schocher 		      2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET | /* 2*7.5 = 15 ns */
1535b15fd98SHeiko Schocher 		      1 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET | /* 1*7.5= 7.5 ns*/
1545b15fd98SHeiko Schocher 		      1 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET | /* 1 clk cycle */
1555b15fd98SHeiko Schocher 		      2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET); /* 2 clk cycles */
1565b15fd98SHeiko Schocher 
1575b15fd98SHeiko Schocher 	ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET | /* 2*7.5 = 15 ns */
1585b15fd98SHeiko Schocher 		      200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
1595b15fd98SHeiko Schocher 		      16 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
1605b15fd98SHeiko Schocher 		      14 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
1615b15fd98SHeiko Schocher 
1625b15fd98SHeiko Schocher 	ddr2->tpr2 = (1 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
1635b15fd98SHeiko Schocher 		      0 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
1645b15fd98SHeiko Schocher 		      7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
1655b15fd98SHeiko Schocher 		      2 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
1665b15fd98SHeiko Schocher }
1675b15fd98SHeiko Schocher 
mem_init(void)1685b15fd98SHeiko Schocher void mem_init(void)
1695b15fd98SHeiko Schocher {
1707e8702a0SWenyou Yang 	struct atmel_mpddrc_config ddr2;
1715b15fd98SHeiko Schocher 
1725b15fd98SHeiko Schocher 	ddr2_conf(&ddr2);
1735b15fd98SHeiko Schocher 
17470341e2eSWenyou Yang 	at91_system_clk_enable(AT91_PMC_DDR);
1755b15fd98SHeiko Schocher 
1765b15fd98SHeiko Schocher 	/* DDRAM2 Controller initialize */
1770c01c3e8SErik van Luijk 	ddr2_init(ATMEL_BASE_DDRSDRC0, ATMEL_BASE_CS6, &ddr2);
1785b15fd98SHeiko Schocher }
179b89ac72aSHeiko Schocher #endif
180b89ac72aSHeiko Schocher 
181b89ac72aSHeiko Schocher #ifdef CONFIG_CMD_USB
taurus_usb_hw_init(void)182b89ac72aSHeiko Schocher static void taurus_usb_hw_init(void)
183b89ac72aSHeiko Schocher {
1845b15fd98SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_PIODE);
185b89ac72aSHeiko Schocher 
186b89ac72aSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PD1, 0);
187b89ac72aSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PD3, 0);
188b89ac72aSHeiko Schocher }
189b89ac72aSHeiko Schocher #endif
190b89ac72aSHeiko Schocher 
191b89ac72aSHeiko Schocher #ifdef CONFIG_MACB
corvus_macb_hw_init(void)192b89ac72aSHeiko Schocher static void corvus_macb_hw_init(void)
193b89ac72aSHeiko Schocher {
194b89ac72aSHeiko Schocher 	/* Enable clock */
1955b15fd98SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_EMAC);
196b89ac72aSHeiko Schocher 
197b89ac72aSHeiko Schocher 	/*
198b89ac72aSHeiko Schocher 	 * Disable pull-up on:
199b89ac72aSHeiko Schocher 	 *      RXDV (PA15) => PHY normal mode (not Test mode)
200b89ac72aSHeiko Schocher 	 *      ERX0 (PA12) => PHY ADDR0
201b89ac72aSHeiko Schocher 	 *      ERX1 (PA13) => PHY ADDR1 => PHYADDR = 0x0
202b89ac72aSHeiko Schocher 	 *
203b89ac72aSHeiko Schocher 	 * PHY has internal pull-down
204b89ac72aSHeiko Schocher 	 */
205b89ac72aSHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 0);
206b89ac72aSHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 12, 0);
207b89ac72aSHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 13, 0);
208b89ac72aSHeiko Schocher 
209b89ac72aSHeiko Schocher 	at91_phy_reset();
210b89ac72aSHeiko Schocher 
211b89ac72aSHeiko Schocher 	/* Re-enable pull-up */
212b89ac72aSHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
213b89ac72aSHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 12, 1);
214b89ac72aSHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 13, 1);
215b89ac72aSHeiko Schocher 
216b89ac72aSHeiko Schocher 	/* And the pins. */
217b89ac72aSHeiko Schocher 	at91_macb_hw_init();
218b89ac72aSHeiko Schocher }
219b89ac72aSHeiko Schocher #endif
220b89ac72aSHeiko Schocher 
board_early_init_f(void)221b89ac72aSHeiko Schocher int board_early_init_f(void)
222b89ac72aSHeiko Schocher {
223b89ac72aSHeiko Schocher 	at91_seriald_hw_init();
224*289f979cSHeiko Schocher 	corvus_request_gpio();
225b89ac72aSHeiko Schocher 	return 0;
226b89ac72aSHeiko Schocher }
227b89ac72aSHeiko Schocher 
228e11793bcSHeiko Schocher #ifdef CONFIG_USB_GADGET_ATMEL_USBA
229e11793bcSHeiko Schocher /* from ./arch/arm/mach-at91/armv7/sama5d3_devices.c */
at91_udp_hw_init(void)230e11793bcSHeiko Schocher void at91_udp_hw_init(void)
231e11793bcSHeiko Schocher {
232e11793bcSHeiko Schocher 	/* Enable UPLL clock */
2338d233521SWenyou Yang 	at91_upll_clk_enable();
23470341e2eSWenyou Yang 
235e11793bcSHeiko Schocher 	/* Enable UDPHS clock */
236e11793bcSHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_UDPHS);
237e11793bcSHeiko Schocher }
238e11793bcSHeiko Schocher #endif
239e11793bcSHeiko Schocher 
board_init(void)240b89ac72aSHeiko Schocher int board_init(void)
241b89ac72aSHeiko Schocher {
242b89ac72aSHeiko Schocher 	/* address of boot parameters */
243b89ac72aSHeiko Schocher 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
244b89ac72aSHeiko Schocher 
245*289f979cSHeiko Schocher 	/* we have to request the gpios again after relocation */
246*289f979cSHeiko Schocher 	corvus_request_gpio();
247b89ac72aSHeiko Schocher #ifdef CONFIG_CMD_NAND
248b89ac72aSHeiko Schocher 	corvus_nand_hw_init();
249b89ac72aSHeiko Schocher #endif
250b89ac72aSHeiko Schocher #ifdef CONFIG_ATMEL_SPI
251b89ac72aSHeiko Schocher 	at91_spi0_hw_init(1 << 4);
252b89ac72aSHeiko Schocher #endif
253b89ac72aSHeiko Schocher #ifdef CONFIG_MACB
254b89ac72aSHeiko Schocher 	corvus_macb_hw_init();
255b89ac72aSHeiko Schocher #endif
256b89ac72aSHeiko Schocher #ifdef CONFIG_CMD_USB
257b89ac72aSHeiko Schocher 	taurus_usb_hw_init();
258b89ac72aSHeiko Schocher #endif
259e11793bcSHeiko Schocher #ifdef CONFIG_USB_GADGET_ATMEL_USBA
260e11793bcSHeiko Schocher 	at91_udp_hw_init();
261e11793bcSHeiko Schocher 	usba_udc_probe(&pdata);
262e11793bcSHeiko Schocher #endif
263b89ac72aSHeiko Schocher 	return 0;
264b89ac72aSHeiko Schocher }
265b89ac72aSHeiko Schocher 
dram_init(void)266b89ac72aSHeiko Schocher int dram_init(void)
267b89ac72aSHeiko Schocher {
268b89ac72aSHeiko Schocher 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
269b89ac72aSHeiko Schocher 				    CONFIG_SYS_SDRAM_SIZE);
270b89ac72aSHeiko Schocher 	return 0;
271b89ac72aSHeiko Schocher }
272b89ac72aSHeiko Schocher 
273*289f979cSHeiko Schocher #ifndef CONFIG_DM_ETH
board_eth_init(bd_t * bis)274b89ac72aSHeiko Schocher int board_eth_init(bd_t *bis)
275b89ac72aSHeiko Schocher {
276b89ac72aSHeiko Schocher 	int rc = 0;
277b89ac72aSHeiko Schocher #ifdef CONFIG_MACB
278b89ac72aSHeiko Schocher 	rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x00);
279b89ac72aSHeiko Schocher #endif
280b89ac72aSHeiko Schocher 	return rc;
281b89ac72aSHeiko Schocher }
282*289f979cSHeiko Schocher #endif
283b89ac72aSHeiko Schocher 
284b89ac72aSHeiko Schocher /* SPI chip select control */
spi_cs_is_valid(unsigned int bus,unsigned int cs)285b89ac72aSHeiko Schocher int spi_cs_is_valid(unsigned int bus, unsigned int cs)
286b89ac72aSHeiko Schocher {
287b89ac72aSHeiko Schocher 	return bus == 0 && cs < 2;
288b89ac72aSHeiko Schocher }
289b89ac72aSHeiko Schocher 
spi_cs_activate(struct spi_slave * slave)290b89ac72aSHeiko Schocher void spi_cs_activate(struct spi_slave *slave)
291b89ac72aSHeiko Schocher {
292b89ac72aSHeiko Schocher 	switch (slave->cs) {
293b89ac72aSHeiko Schocher 	case 1:
294b89ac72aSHeiko Schocher 			at91_set_gpio_output(AT91_PIN_PB18, 0);
295b89ac72aSHeiko Schocher 			break;
296b89ac72aSHeiko Schocher 	case 0:
297b89ac72aSHeiko Schocher 	default:
298b89ac72aSHeiko Schocher 			at91_set_gpio_output(AT91_PIN_PB3, 0);
299b89ac72aSHeiko Schocher 			break;
300b89ac72aSHeiko Schocher 	}
301b89ac72aSHeiko Schocher }
302b89ac72aSHeiko Schocher 
spi_cs_deactivate(struct spi_slave * slave)303b89ac72aSHeiko Schocher void spi_cs_deactivate(struct spi_slave *slave)
304b89ac72aSHeiko Schocher {
305b89ac72aSHeiko Schocher 	switch (slave->cs) {
306b89ac72aSHeiko Schocher 	case 1:
307b89ac72aSHeiko Schocher 			at91_set_gpio_output(AT91_PIN_PB18, 1);
308b89ac72aSHeiko Schocher 			break;
309b89ac72aSHeiko Schocher 	case 0:
310b89ac72aSHeiko Schocher 	default:
311b89ac72aSHeiko Schocher 			at91_set_gpio_output(AT91_PIN_PB3, 1);
312b89ac72aSHeiko Schocher 			break;
313b89ac72aSHeiko Schocher 	}
314b89ac72aSHeiko Schocher }
315*289f979cSHeiko Schocher 
316*289f979cSHeiko Schocher static struct atmel_serial_platdata at91sam9260_serial_plat = {
317*289f979cSHeiko Schocher 	.base_addr = ATMEL_BASE_DBGU,
318*289f979cSHeiko Schocher };
319*289f979cSHeiko Schocher 
320*289f979cSHeiko Schocher U_BOOT_DEVICE(at91sam9260_serial) = {
321*289f979cSHeiko Schocher 	.name	= "serial_atmel",
322*289f979cSHeiko Schocher 	.platdata = &at91sam9260_serial_plat,
323*289f979cSHeiko Schocher };
324