xref: /rk3399_rockchip-uboot/board/sbc8548/sbc8548.c (revision 11d5a629f8a40f9d7cffc74e58f4e3ed258e56ab)
1 /*
2  * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
3  *
4  * Copyright 2007 Embedded Specialties, Inc.
5  *
6  * Copyright 2004, 2007 Freescale Semiconductor.
7  *
8  * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
9  *
10  * See file CREDITS for list of people who contributed to this
11  * project.
12  *
13  * This program is free software; you can redistribute it and/or
14  * modify it under the terms of the GNU General Public License as
15  * published by the Free Software Foundation; either version 2 of
16  * the License, or (at your option) any later version.
17  *
18  * This program is distributed in the hope that it will be useful,
19  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
21  * GNU General Public License for more details.
22  *
23  * You should have received a copy of the GNU General Public License
24  * along with this program; if not, write to the Free Software
25  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26  * MA 02111-1307 USA
27  */
28 
29 #include <common.h>
30 #include <pci.h>
31 #include <asm/processor.h>
32 #include <asm/immap_85xx.h>
33 #include <asm/fsl_pci.h>
34 #include <asm/fsl_ddr_sdram.h>
35 #include <spd_sdram.h>
36 #include <netdev.h>
37 #include <tsec.h>
38 #include <miiphy.h>
39 #include <libfdt.h>
40 #include <fdt_support.h>
41 
42 DECLARE_GLOBAL_DATA_PTR;
43 
44 void local_bus_init(void);
45 void sdram_init(void);
46 long int fixed_sdram (void);
47 
48 int board_early_init_f (void)
49 {
50 	return 0;
51 }
52 
53 int checkboard (void)
54 {
55 	volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
56 	volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
57 
58 	printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
59 			in_8(rev) >> 4);
60 
61 	/*
62 	 * Initialize local bus.
63 	 */
64 	local_bus_init ();
65 
66 	out_be32(&ecm->eedr, 0xffffffff);	/* clear ecm errors */
67 	out_be32(&ecm->eeer, 0xffffffff);	/* enable ecm errors */
68 	return 0;
69 }
70 
71 phys_size_t
72 initdram(int board_type)
73 {
74 	long dram_size = 0;
75 
76 	puts("Initializing\n");
77 
78 #if defined(CONFIG_DDR_DLL)
79 	{
80 		/*
81 		 * Work around to stabilize DDR DLL MSYNC_IN.
82 		 * Errata DDR9 seems to have been fixed.
83 		 * This is now the workaround for Errata DDR11:
84 		 *    Override DLL = 1, Course Adj = 1, Tap Select = 0
85 		 */
86 
87 		volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
88 
89 		out_be32(&gur->ddrdllcr, 0x81000000);
90 		asm("sync;isync;msync");
91 		udelay(200);
92 	}
93 #endif
94 
95 #if defined(CONFIG_SPD_EEPROM)
96 	dram_size = fsl_ddr_sdram();
97 	dram_size = setup_ddr_tlbs(dram_size / 0x100000);
98 	dram_size *= 0x100000;
99 #else
100 	dram_size = fixed_sdram ();
101 #endif
102 
103 	/*
104 	 * SDRAM Initialization
105 	 */
106 	sdram_init();
107 
108 	puts("    DDR: ");
109 	return dram_size;
110 }
111 
112 /*
113  * Initialize Local Bus
114  */
115 void
116 local_bus_init(void)
117 {
118 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
119 	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
120 
121 	uint clkdiv;
122 	uint lbc_hz;
123 	sys_info_t sysinfo;
124 
125 	get_sys_info(&sysinfo);
126 	clkdiv = (in_be32(&lbc->lcrr) & LCRR_CLKDIV) * 2;
127 	lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
128 
129 	out_be32(&gur->lbiuiplldcr1, 0x00078080);
130 	if (clkdiv == 16) {
131 		out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
132 	} else if (clkdiv == 8) {
133 		out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
134 	} else if (clkdiv == 4) {
135 		out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
136 	}
137 
138 	setbits_be32(&lbc->lcrr, 0x00030000);
139 
140 	asm("sync;isync;msync");
141 
142 	out_be32(&lbc->ltesr, 0xffffffff);	/* Clear LBC error IRQs */
143 	out_be32(&lbc->lteir, 0xffffffff);	/* Enable LBC error IRQs */
144 }
145 
146 /*
147  * Initialize SDRAM memory on the Local Bus.
148  */
149 void
150 sdram_init(void)
151 {
152 #if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
153 
154 	uint idx;
155 	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
156 	uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
157 	uint lsdmr_common;
158 
159 	puts("    SDRAM: ");
160 
161 	print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
162 
163 	/*
164 	 * Setup SDRAM Base and Option Registers
165 	 */
166 	out_be32(&lbc->or3, CONFIG_SYS_OR3_PRELIM);
167 	asm("msync");
168 
169 	out_be32(&lbc->br3, CONFIG_SYS_BR3_PRELIM);
170 	asm("msync");
171 
172 	out_be32(&lbc->or4, CONFIG_SYS_OR4_PRELIM);
173 	asm("msync");
174 
175 	out_be32(&lbc->br4, CONFIG_SYS_BR4_PRELIM);
176 	asm("msync");
177 
178 	out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
179 	asm("msync");
180 
181 
182 	out_be32(&lbc->lsrt,  CONFIG_SYS_LBC_LSRT);
183 	out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
184 	asm("msync");
185 
186 	/*
187 	 * MPC8548 uses "new" 15-16 style addressing.
188 	 */
189 	lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
190 	lsdmr_common |= LSDMR_BSMA1516;
191 
192 	/*
193 	 * Issue PRECHARGE ALL command.
194 	 */
195 	out_be32(&lbc->lsdmr, lsdmr_common | LSDMR_OP_PCHALL);
196 	asm("sync;msync");
197 	*sdram_addr = 0xff;
198 	ppcDcbf((unsigned long) sdram_addr);
199 	udelay(100);
200 
201 	/*
202 	 * Issue 8 AUTO REFRESH commands.
203 	 */
204 	for (idx = 0; idx < 8; idx++) {
205 		out_be32(&lbc->lsdmr, lsdmr_common | LSDMR_OP_ARFRSH);
206 		asm("sync;msync");
207 		*sdram_addr = 0xff;
208 		ppcDcbf((unsigned long) sdram_addr);
209 		udelay(100);
210 	}
211 
212 	/*
213 	 * Issue 8 MODE-set command.
214 	 */
215 	out_be32(&lbc->lsdmr, lsdmr_common | LSDMR_OP_MRW);
216 	asm("sync;msync");
217 	*sdram_addr = 0xff;
218 	ppcDcbf((unsigned long) sdram_addr);
219 	udelay(100);
220 
221 	/*
222 	 * Issue NORMAL OP command.
223 	 */
224 	out_be32(&lbc->lsdmr, lsdmr_common | LSDMR_OP_NORMAL);
225 	asm("sync;msync");
226 	*sdram_addr = 0xff;
227 	ppcDcbf((unsigned long) sdram_addr);
228 	udelay(200);    /* Overkill. Must wait > 200 bus cycles */
229 
230 #endif	/* enable SDRAM init */
231 }
232 
233 #if defined(CONFIG_SYS_DRAM_TEST)
234 int
235 testdram(void)
236 {
237 	uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
238 	uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
239 	uint *p;
240 
241 	printf("Testing DRAM from 0x%08x to 0x%08x\n",
242 	       CONFIG_SYS_MEMTEST_START,
243 	       CONFIG_SYS_MEMTEST_END);
244 
245 	printf("DRAM test phase 1:\n");
246 	for (p = pstart; p < pend; p++)
247 		*p = 0xaaaaaaaa;
248 
249 	for (p = pstart; p < pend; p++) {
250 		if (*p != 0xaaaaaaaa) {
251 			printf ("DRAM test fails at: %08x\n", (uint) p);
252 			return 1;
253 		}
254 	}
255 
256 	printf("DRAM test phase 2:\n");
257 	for (p = pstart; p < pend; p++)
258 		*p = 0x55555555;
259 
260 	for (p = pstart; p < pend; p++) {
261 		if (*p != 0x55555555) {
262 			printf ("DRAM test fails at: %08x\n", (uint) p);
263 			return 1;
264 		}
265 	}
266 
267 	printf("DRAM test passed.\n");
268 	return 0;
269 }
270 #endif
271 
272 #if !defined(CONFIG_SPD_EEPROM)
273 #define CONFIG_SYS_DDR_CONTROL 0xc300c000
274 /*************************************************************************
275  *  fixed_sdram init -- doesn't use serial presence detect.
276  *  assumes 256MB DDR2 SDRAM SODIMM, without ECC, running at DDR400 speed.
277  ************************************************************************/
278 long int fixed_sdram (void)
279 {
280 	volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
281 
282 	out_be32(&ddr->cs0_bnds, 0x0000007f);
283 	out_be32(&ddr->cs1_bnds, 0x008000ff);
284 	out_be32(&ddr->cs2_bnds, 0x00000000);
285 	out_be32(&ddr->cs3_bnds, 0x00000000);
286 	out_be32(&ddr->cs0_config, 0x80010101);
287 	out_be32(&ddr->cs1_config, 0x80010101);
288 	out_be32(&ddr->cs2_config, 0x00000000);
289 	out_be32(&ddr->cs3_config, 0x00000000);
290 	out_be32(&ddr->timing_cfg_3, 0x00000000);
291 	out_be32(&ddr->timing_cfg_0, 0x00220802);
292 	out_be32(&ddr->timing_cfg_1, 0x38377322);
293 	out_be32(&ddr->timing_cfg_2, 0x0fa044C7);
294 	out_be32(&ddr->sdram_cfg, 0x4300C000);
295 	out_be32(&ddr->sdram_cfg_2, 0x24401000);
296 	out_be32(&ddr->sdram_mode, 0x23C00542);
297 	out_be32(&ddr->sdram_mode_2, 0x00000000);
298 	out_be32(&ddr->sdram_interval, 0x05080100);
299 	out_be32(&ddr->sdram_md_cntl, 0x00000000);
300 	out_be32(&ddr->sdram_data_init, 0x00000000);
301 	out_be32(&ddr->sdram_clk_cntl, 0x03800000);
302 	asm("sync;isync;msync");
303 	udelay(500);
304 
305 	#if defined (CONFIG_DDR_ECC)
306 	  /* Enable ECC checking */
307 	  out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL | 0x20000000);
308 	#else
309 	  out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL);
310 	#endif
311 
312 	return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
313 }
314 #endif
315 
316 #ifdef CONFIG_PCI1
317 static struct pci_controller pci1_hose;
318 #endif	/* CONFIG_PCI1 */
319 
320 #ifdef CONFIG_PCIE1
321 static struct pci_controller pcie1_hose;
322 #endif	/* CONFIG_PCIE1 */
323 
324 int first_free_busno=0;
325 
326 void
327 pci_init_board(void)
328 {
329 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
330 
331 #ifdef CONFIG_PCI1
332 {
333 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
334 	struct pci_controller *hose = &pci1_hose;
335 	struct pci_region *r = hose->regions;
336 
337 	uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;	/* PORDEVSR[15] */
338 	uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;	/* PORDEVSR[14] */
339 	uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;	/* PORPLLSR[16] */
340 
341 	uint pci_speed = CONFIG_SYS_CLK_FREQ;	/* get_clock_freq() */
342 
343 	if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
344 		printf ("    PCI host: %d bit, %s MHz, %s, %s\n",
345 			(pci_32) ? 32 : 64,
346 			(pci_speed == 33000000) ? "33" :
347 			(pci_speed == 66000000) ? "66" : "unknown",
348 			pci_clk_sel ? "sync" : "async",
349 			pci_arb ? "arbiter" : "external-arbiter"
350 			);
351 
352 		/* outbound memory */
353 		pci_set_region(r++,
354 			       CONFIG_SYS_PCI1_MEM_BASE,
355 			       CONFIG_SYS_PCI1_MEM_PHYS,
356 			       CONFIG_SYS_PCI1_MEM_SIZE,
357 			       PCI_REGION_MEM);
358 
359 		/* outbound io */
360 		pci_set_region(r++,
361 			       CONFIG_SYS_PCI1_IO_BASE,
362 			       CONFIG_SYS_PCI1_IO_PHYS,
363 			       CONFIG_SYS_PCI1_IO_SIZE,
364 			       PCI_REGION_IO);
365 		hose->region_count = r - hose->regions;
366 
367 		hose->first_busno=first_free_busno;
368 
369 		fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
370 		first_free_busno=hose->last_busno+1;
371 		printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
372 #ifdef CONFIG_PCIX_CHECK
373 		if (!(gur->pordevsr & MPC85xx_PORDEVSR_PCI1)) {
374 			/* PCI-X init */
375 			if (CONFIG_SYS_CLK_FREQ < 66000000)
376 				printf("PCI-X will only work at 66 MHz\n");
377 
378 			reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
379 				| PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
380 			pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
381 		}
382 #endif
383 	} else {
384 		printf ("    PCI: disabled\n");
385 	}
386 }
387 #else
388 	gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
389 #endif
390 
391 	gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable PCI2 */
392 
393 #ifdef CONFIG_PCIE1
394 {
395 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
396 	struct pci_controller *hose = &pcie1_hose;
397 	struct pci_region *r = hose->regions;
398 
399 	int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
400 
401 	if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
402 		printf ("\n    PCIE at base address %x",
403 			(uint)pci);
404 
405 		if (pci->pme_msg_det) {
406 			pci->pme_msg_det = 0xffffffff;
407 			debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);
408 		}
409 		printf ("\n");
410 
411 		/* outbound memory */
412 		pci_set_region(r++,
413 			       CONFIG_SYS_PCIE1_MEM_BASE,
414 			       CONFIG_SYS_PCIE1_MEM_PHYS,
415 			       CONFIG_SYS_PCIE1_MEM_SIZE,
416 			       PCI_REGION_MEM);
417 
418 		/* outbound io */
419 		pci_set_region(r++,
420 			       CONFIG_SYS_PCIE1_IO_BASE,
421 			       CONFIG_SYS_PCIE1_IO_PHYS,
422 			       CONFIG_SYS_PCIE1_IO_SIZE,
423 			       PCI_REGION_IO);
424 
425 		hose->region_count = r - hose->regions;
426 
427 		hose->first_busno=first_free_busno;
428 
429 		fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
430 		printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno);
431 
432 		first_free_busno=hose->last_busno+1;
433 
434 	} else {
435 		printf ("    PCIE: disabled\n");
436 	}
437  }
438 #else
439 	gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
440 #endif
441 
442 }
443 
444 int board_eth_init(bd_t *bis)
445 {
446 	tsec_standard_init(bis);
447 	pci_eth_init(bis);
448 	return 0;	/* otherwise cpu_eth_init gets run */
449 }
450 
451 int last_stage_init(void)
452 {
453 	return 0;
454 }
455 
456 #if defined(CONFIG_OF_BOARD_SETUP)
457 void ft_board_setup(void *blob, bd_t *bd)
458 {
459 	ft_cpu_setup(blob, bd);
460 #ifdef CONFIG_PCI1
461 	ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
462 #endif
463 #ifdef CONFIG_PCIE1
464 	ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
465 #endif
466 }
467 #endif
468