1*11c45ebdSJoe Hamman /* 2*11c45ebdSJoe Hamman * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com> 3*11c45ebdSJoe Hamman * Copyright 2007 Embedded Specialties, Inc. 4*11c45ebdSJoe Hamman * 5*11c45ebdSJoe Hamman * Copyright 2004, 2007 Freescale Semiconductor. 6*11c45ebdSJoe Hamman * 7*11c45ebdSJoe Hamman * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com> 8*11c45ebdSJoe Hamman * 9*11c45ebdSJoe Hamman * See file CREDITS for list of people who contributed to this 10*11c45ebdSJoe Hamman * project. 11*11c45ebdSJoe Hamman * 12*11c45ebdSJoe Hamman * This program is free software; you can redistribute it and/or 13*11c45ebdSJoe Hamman * modify it under the terms of the GNU General Public License as 14*11c45ebdSJoe Hamman * published by the Free Software Foundation; either version 2 of 15*11c45ebdSJoe Hamman * the License, or (at your option) any later version. 16*11c45ebdSJoe Hamman * 17*11c45ebdSJoe Hamman * This program is distributed in the hope that it will be useful, 18*11c45ebdSJoe Hamman * but WITHOUT ANY WARRANTY; without even the implied warranty of 19*11c45ebdSJoe Hamman * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20*11c45ebdSJoe Hamman * GNU General Public License for more details. 21*11c45ebdSJoe Hamman * 22*11c45ebdSJoe Hamman * You should have received a copy of the GNU General Public License 23*11c45ebdSJoe Hamman * along with this program; if not, write to the Free Software 24*11c45ebdSJoe Hamman * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25*11c45ebdSJoe Hamman * MA 02111-1307 USA 26*11c45ebdSJoe Hamman */ 27*11c45ebdSJoe Hamman 28*11c45ebdSJoe Hamman #include <common.h> 29*11c45ebdSJoe Hamman #include <pci.h> 30*11c45ebdSJoe Hamman #include <asm/processor.h> 31*11c45ebdSJoe Hamman #include <asm/immap_85xx.h> 32*11c45ebdSJoe Hamman #include <asm/immap_fsl_pci.h> 33*11c45ebdSJoe Hamman #include <spd.h> 34*11c45ebdSJoe Hamman #include <miiphy.h> 35*11c45ebdSJoe Hamman #include <libfdt.h> 36*11c45ebdSJoe Hamman #include <fdt_support.h> 37*11c45ebdSJoe Hamman 38*11c45ebdSJoe Hamman #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 39*11c45ebdSJoe Hamman extern void ddr_enable_ecc(unsigned int dram_size); 40*11c45ebdSJoe Hamman #endif 41*11c45ebdSJoe Hamman 42*11c45ebdSJoe Hamman DECLARE_GLOBAL_DATA_PTR; 43*11c45ebdSJoe Hamman 44*11c45ebdSJoe Hamman extern long int spd_sdram(void); 45*11c45ebdSJoe Hamman 46*11c45ebdSJoe Hamman void local_bus_init(void); 47*11c45ebdSJoe Hamman void sdram_init(void); 48*11c45ebdSJoe Hamman long int fixed_sdram (void); 49*11c45ebdSJoe Hamman 50*11c45ebdSJoe Hamman int board_early_init_f (void) 51*11c45ebdSJoe Hamman { 52*11c45ebdSJoe Hamman return 0; 53*11c45ebdSJoe Hamman } 54*11c45ebdSJoe Hamman 55*11c45ebdSJoe Hamman int checkboard (void) 56*11c45ebdSJoe Hamman { 57*11c45ebdSJoe Hamman volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); 58*11c45ebdSJoe Hamman volatile ccsr_local_ecm_t *ecm = (void *)(CFG_MPC85xx_ECM_ADDR); 59*11c45ebdSJoe Hamman 60*11c45ebdSJoe Hamman printf ("Board: Wind River SBC8548 Rev. 0x%01x\n", 61*11c45ebdSJoe Hamman (volatile)(*(u_char *)CFG_BD_REV) >> 4); 62*11c45ebdSJoe Hamman 63*11c45ebdSJoe Hamman /* 64*11c45ebdSJoe Hamman * Initialize local bus. 65*11c45ebdSJoe Hamman */ 66*11c45ebdSJoe Hamman local_bus_init (); 67*11c45ebdSJoe Hamman 68*11c45ebdSJoe Hamman /* 69*11c45ebdSJoe Hamman * Fix CPU2 errata: A core hang possible while executing a 70*11c45ebdSJoe Hamman * msync instruction and a snoopable transaction from an I/O 71*11c45ebdSJoe Hamman * master tagged to make quick forward progress is present. 72*11c45ebdSJoe Hamman */ 73*11c45ebdSJoe Hamman ecm->eebpcr |= (1 << 16); 74*11c45ebdSJoe Hamman 75*11c45ebdSJoe Hamman /* 76*11c45ebdSJoe Hamman * Hack TSEC 3 and 4 IO voltages. 77*11c45ebdSJoe Hamman */ 78*11c45ebdSJoe Hamman gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */ 79*11c45ebdSJoe Hamman 80*11c45ebdSJoe Hamman ecm->eedr = 0xffffffff; /* clear ecm errors */ 81*11c45ebdSJoe Hamman ecm->eeer = 0xffffffff; /* enable ecm errors */ 82*11c45ebdSJoe Hamman return 0; 83*11c45ebdSJoe Hamman } 84*11c45ebdSJoe Hamman 85*11c45ebdSJoe Hamman long int 86*11c45ebdSJoe Hamman initdram(int board_type) 87*11c45ebdSJoe Hamman { 88*11c45ebdSJoe Hamman long dram_size = 0; 89*11c45ebdSJoe Hamman 90*11c45ebdSJoe Hamman puts("Initializing\n"); 91*11c45ebdSJoe Hamman 92*11c45ebdSJoe Hamman #if defined(CONFIG_DDR_DLL) 93*11c45ebdSJoe Hamman { 94*11c45ebdSJoe Hamman /* 95*11c45ebdSJoe Hamman * Work around to stabilize DDR DLL MSYNC_IN. 96*11c45ebdSJoe Hamman * Errata DDR9 seems to have been fixed. 97*11c45ebdSJoe Hamman * This is now the workaround for Errata DDR11: 98*11c45ebdSJoe Hamman * Override DLL = 1, Course Adj = 1, Tap Select = 0 99*11c45ebdSJoe Hamman */ 100*11c45ebdSJoe Hamman 101*11c45ebdSJoe Hamman volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); 102*11c45ebdSJoe Hamman 103*11c45ebdSJoe Hamman gur->ddrdllcr = 0x81000000; 104*11c45ebdSJoe Hamman asm("sync;isync;msync"); 105*11c45ebdSJoe Hamman udelay(200); 106*11c45ebdSJoe Hamman } 107*11c45ebdSJoe Hamman #endif 108*11c45ebdSJoe Hamman 109*11c45ebdSJoe Hamman #if defined(CONFIG_SPD_EEPROM) 110*11c45ebdSJoe Hamman dram_size = spd_sdram (); 111*11c45ebdSJoe Hamman #else 112*11c45ebdSJoe Hamman dram_size = fixed_sdram (); 113*11c45ebdSJoe Hamman #endif 114*11c45ebdSJoe Hamman 115*11c45ebdSJoe Hamman #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 116*11c45ebdSJoe Hamman /* 117*11c45ebdSJoe Hamman * Initialize and enable DDR ECC. 118*11c45ebdSJoe Hamman */ 119*11c45ebdSJoe Hamman ddr_enable_ecc(dram_size); 120*11c45ebdSJoe Hamman #endif 121*11c45ebdSJoe Hamman /* 122*11c45ebdSJoe Hamman * SDRAM Initialization 123*11c45ebdSJoe Hamman */ 124*11c45ebdSJoe Hamman sdram_init(); 125*11c45ebdSJoe Hamman 126*11c45ebdSJoe Hamman puts(" DDR: "); 127*11c45ebdSJoe Hamman return dram_size; 128*11c45ebdSJoe Hamman } 129*11c45ebdSJoe Hamman 130*11c45ebdSJoe Hamman /* 131*11c45ebdSJoe Hamman * Initialize Local Bus 132*11c45ebdSJoe Hamman */ 133*11c45ebdSJoe Hamman void 134*11c45ebdSJoe Hamman local_bus_init(void) 135*11c45ebdSJoe Hamman { 136*11c45ebdSJoe Hamman volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); 137*11c45ebdSJoe Hamman volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); 138*11c45ebdSJoe Hamman 139*11c45ebdSJoe Hamman uint clkdiv; 140*11c45ebdSJoe Hamman uint lbc_hz; 141*11c45ebdSJoe Hamman sys_info_t sysinfo; 142*11c45ebdSJoe Hamman 143*11c45ebdSJoe Hamman get_sys_info(&sysinfo); 144*11c45ebdSJoe Hamman clkdiv = (lbc->lcrr & 0x0f) * 2; 145*11c45ebdSJoe Hamman lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv; 146*11c45ebdSJoe Hamman 147*11c45ebdSJoe Hamman gur->lbiuiplldcr1 = 0x00078080; 148*11c45ebdSJoe Hamman if (clkdiv == 16) { 149*11c45ebdSJoe Hamman gur->lbiuiplldcr0 = 0x7c0f1bf0; 150*11c45ebdSJoe Hamman } else if (clkdiv == 8) { 151*11c45ebdSJoe Hamman gur->lbiuiplldcr0 = 0x6c0f1bf0; 152*11c45ebdSJoe Hamman } else if (clkdiv == 4) { 153*11c45ebdSJoe Hamman gur->lbiuiplldcr0 = 0x5c0f1bf0; 154*11c45ebdSJoe Hamman } 155*11c45ebdSJoe Hamman 156*11c45ebdSJoe Hamman lbc->lcrr |= 0x00030000; 157*11c45ebdSJoe Hamman 158*11c45ebdSJoe Hamman asm("sync;isync;msync"); 159*11c45ebdSJoe Hamman 160*11c45ebdSJoe Hamman lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */ 161*11c45ebdSJoe Hamman lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */ 162*11c45ebdSJoe Hamman } 163*11c45ebdSJoe Hamman 164*11c45ebdSJoe Hamman /* 165*11c45ebdSJoe Hamman * Initialize SDRAM memory on the Local Bus. 166*11c45ebdSJoe Hamman */ 167*11c45ebdSJoe Hamman void 168*11c45ebdSJoe Hamman sdram_init(void) 169*11c45ebdSJoe Hamman { 170*11c45ebdSJoe Hamman #if defined(CFG_OR3_PRELIM) && defined(CFG_BR3_PRELIM) 171*11c45ebdSJoe Hamman 172*11c45ebdSJoe Hamman uint idx; 173*11c45ebdSJoe Hamman volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); 174*11c45ebdSJoe Hamman uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE; 175*11c45ebdSJoe Hamman uint lsdmr_common; 176*11c45ebdSJoe Hamman 177*11c45ebdSJoe Hamman puts(" SDRAM: "); 178*11c45ebdSJoe Hamman 179*11c45ebdSJoe Hamman print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n"); 180*11c45ebdSJoe Hamman 181*11c45ebdSJoe Hamman /* 182*11c45ebdSJoe Hamman * Setup SDRAM Base and Option Registers 183*11c45ebdSJoe Hamman */ 184*11c45ebdSJoe Hamman lbc->or3 = CFG_OR3_PRELIM; 185*11c45ebdSJoe Hamman asm("msync"); 186*11c45ebdSJoe Hamman 187*11c45ebdSJoe Hamman lbc->br3 = CFG_BR3_PRELIM; 188*11c45ebdSJoe Hamman asm("msync"); 189*11c45ebdSJoe Hamman 190*11c45ebdSJoe Hamman lbc->lbcr = CFG_LBC_LBCR; 191*11c45ebdSJoe Hamman asm("msync"); 192*11c45ebdSJoe Hamman 193*11c45ebdSJoe Hamman 194*11c45ebdSJoe Hamman lbc->lsrt = CFG_LBC_LSRT; 195*11c45ebdSJoe Hamman lbc->mrtpr = CFG_LBC_MRTPR; 196*11c45ebdSJoe Hamman asm("msync"); 197*11c45ebdSJoe Hamman 198*11c45ebdSJoe Hamman /* 199*11c45ebdSJoe Hamman * MPC8548 uses "new" 15-16 style addressing. 200*11c45ebdSJoe Hamman */ 201*11c45ebdSJoe Hamman lsdmr_common = CFG_LBC_LSDMR_COMMON; 202*11c45ebdSJoe Hamman lsdmr_common |= CFG_LBC_LSDMR_BSMA1516; 203*11c45ebdSJoe Hamman 204*11c45ebdSJoe Hamman /* 205*11c45ebdSJoe Hamman * Issue PRECHARGE ALL command. 206*11c45ebdSJoe Hamman */ 207*11c45ebdSJoe Hamman lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL; 208*11c45ebdSJoe Hamman asm("sync;msync"); 209*11c45ebdSJoe Hamman *sdram_addr = 0xff; 210*11c45ebdSJoe Hamman ppcDcbf((unsigned long) sdram_addr); 211*11c45ebdSJoe Hamman udelay(100); 212*11c45ebdSJoe Hamman 213*11c45ebdSJoe Hamman /* 214*11c45ebdSJoe Hamman * Issue 8 AUTO REFRESH commands. 215*11c45ebdSJoe Hamman */ 216*11c45ebdSJoe Hamman for (idx = 0; idx < 8; idx++) { 217*11c45ebdSJoe Hamman lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH; 218*11c45ebdSJoe Hamman asm("sync;msync"); 219*11c45ebdSJoe Hamman *sdram_addr = 0xff; 220*11c45ebdSJoe Hamman ppcDcbf((unsigned long) sdram_addr); 221*11c45ebdSJoe Hamman udelay(100); 222*11c45ebdSJoe Hamman } 223*11c45ebdSJoe Hamman 224*11c45ebdSJoe Hamman /* 225*11c45ebdSJoe Hamman * Issue 8 MODE-set command. 226*11c45ebdSJoe Hamman */ 227*11c45ebdSJoe Hamman lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW; 228*11c45ebdSJoe Hamman asm("sync;msync"); 229*11c45ebdSJoe Hamman *sdram_addr = 0xff; 230*11c45ebdSJoe Hamman ppcDcbf((unsigned long) sdram_addr); 231*11c45ebdSJoe Hamman udelay(100); 232*11c45ebdSJoe Hamman 233*11c45ebdSJoe Hamman /* 234*11c45ebdSJoe Hamman * Issue NORMAL OP command. 235*11c45ebdSJoe Hamman */ 236*11c45ebdSJoe Hamman lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL; 237*11c45ebdSJoe Hamman asm("sync;msync"); 238*11c45ebdSJoe Hamman *sdram_addr = 0xff; 239*11c45ebdSJoe Hamman ppcDcbf((unsigned long) sdram_addr); 240*11c45ebdSJoe Hamman udelay(200); /* Overkill. Must wait > 200 bus cycles */ 241*11c45ebdSJoe Hamman 242*11c45ebdSJoe Hamman #endif /* enable SDRAM init */ 243*11c45ebdSJoe Hamman } 244*11c45ebdSJoe Hamman 245*11c45ebdSJoe Hamman #if defined(CFG_DRAM_TEST) 246*11c45ebdSJoe Hamman int 247*11c45ebdSJoe Hamman testdram(void) 248*11c45ebdSJoe Hamman { 249*11c45ebdSJoe Hamman uint *pstart = (uint *) CFG_MEMTEST_START; 250*11c45ebdSJoe Hamman uint *pend = (uint *) CFG_MEMTEST_END; 251*11c45ebdSJoe Hamman uint *p; 252*11c45ebdSJoe Hamman 253*11c45ebdSJoe Hamman printf("Testing DRAM from 0x%08x to 0x%08x\n", 254*11c45ebdSJoe Hamman CFG_MEMTEST_START, 255*11c45ebdSJoe Hamman CFG_MEMTEST_END); 256*11c45ebdSJoe Hamman 257*11c45ebdSJoe Hamman printf("DRAM test phase 1:\n"); 258*11c45ebdSJoe Hamman for (p = pstart; p < pend; p++) 259*11c45ebdSJoe Hamman *p = 0xaaaaaaaa; 260*11c45ebdSJoe Hamman 261*11c45ebdSJoe Hamman for (p = pstart; p < pend; p++) { 262*11c45ebdSJoe Hamman if (*p != 0xaaaaaaaa) { 263*11c45ebdSJoe Hamman printf ("DRAM test fails at: %08x\n", (uint) p); 264*11c45ebdSJoe Hamman return 1; 265*11c45ebdSJoe Hamman } 266*11c45ebdSJoe Hamman } 267*11c45ebdSJoe Hamman 268*11c45ebdSJoe Hamman printf("DRAM test phase 2:\n"); 269*11c45ebdSJoe Hamman for (p = pstart; p < pend; p++) 270*11c45ebdSJoe Hamman *p = 0x55555555; 271*11c45ebdSJoe Hamman 272*11c45ebdSJoe Hamman for (p = pstart; p < pend; p++) { 273*11c45ebdSJoe Hamman if (*p != 0x55555555) { 274*11c45ebdSJoe Hamman printf ("DRAM test fails at: %08x\n", (uint) p); 275*11c45ebdSJoe Hamman return 1; 276*11c45ebdSJoe Hamman } 277*11c45ebdSJoe Hamman } 278*11c45ebdSJoe Hamman 279*11c45ebdSJoe Hamman printf("DRAM test passed.\n"); 280*11c45ebdSJoe Hamman return 0; 281*11c45ebdSJoe Hamman } 282*11c45ebdSJoe Hamman #endif 283*11c45ebdSJoe Hamman 284*11c45ebdSJoe Hamman #if !defined(CONFIG_SPD_EEPROM) 285*11c45ebdSJoe Hamman /************************************************************************* 286*11c45ebdSJoe Hamman * fixed_sdram init -- doesn't use serial presence detect. 287*11c45ebdSJoe Hamman * assumes 256MB DDR2 SDRAM SODIMM, without ECC, running at DDR400 speed. 288*11c45ebdSJoe Hamman ************************************************************************/ 289*11c45ebdSJoe Hamman long int fixed_sdram (void) 290*11c45ebdSJoe Hamman { 291*11c45ebdSJoe Hamman #define CFG_DDR_CONTROL 0xc300c000 292*11c45ebdSJoe Hamman 293*11c45ebdSJoe Hamman volatile ccsr_ddr_t *ddr = (void *)(CFG_MPC85xx_DDR_ADDR); 294*11c45ebdSJoe Hamman 295*11c45ebdSJoe Hamman ddr->cs0_bnds = 0x0000007f; 296*11c45ebdSJoe Hamman ddr->cs1_bnds = 0x008000ff; 297*11c45ebdSJoe Hamman ddr->cs2_bnds = 0x00000000; 298*11c45ebdSJoe Hamman ddr->cs3_bnds = 0x00000000; 299*11c45ebdSJoe Hamman ddr->cs0_config = 0x80010101; 300*11c45ebdSJoe Hamman ddr->cs1_config = 0x80010101; 301*11c45ebdSJoe Hamman ddr->cs2_config = 0x00000000; 302*11c45ebdSJoe Hamman ddr->cs3_config = 0x00000000; 303*11c45ebdSJoe Hamman ddr->ext_refrec = 0x00000000; 304*11c45ebdSJoe Hamman ddr->timing_cfg_0 = 0x00220802; 305*11c45ebdSJoe Hamman ddr->timing_cfg_1 = 0x38377322; 306*11c45ebdSJoe Hamman ddr->timing_cfg_2 = 0x0fa044C7; 307*11c45ebdSJoe Hamman ddr->sdram_cfg = 0x4300C000; 308*11c45ebdSJoe Hamman ddr->sdram_cfg_2 = 0x24401000; 309*11c45ebdSJoe Hamman ddr->sdram_mode = 0x23C00542; 310*11c45ebdSJoe Hamman ddr->sdram_mode_2 = 0x00000000; 311*11c45ebdSJoe Hamman ddr->sdram_interval = 0x05080100; 312*11c45ebdSJoe Hamman ddr->sdram_md_cntl = 0x00000000; 313*11c45ebdSJoe Hamman ddr->sdram_data_init = 0x00000000; 314*11c45ebdSJoe Hamman ddr->sdram_clk_cntl = 0x03800000; 315*11c45ebdSJoe Hamman asm("sync;isync;msync"); 316*11c45ebdSJoe Hamman udelay(500); 317*11c45ebdSJoe Hamman 318*11c45ebdSJoe Hamman #if defined (CONFIG_DDR_ECC) 319*11c45ebdSJoe Hamman /* Enable ECC checking */ 320*11c45ebdSJoe Hamman ddr->sdram_cfg = (CFG_DDR_CONTROL | 0x20000000); 321*11c45ebdSJoe Hamman #else 322*11c45ebdSJoe Hamman ddr->sdram_cfg = CFG_DDR_CONTROL; 323*11c45ebdSJoe Hamman #endif 324*11c45ebdSJoe Hamman 325*11c45ebdSJoe Hamman return CFG_SDRAM_SIZE * 1024 * 1024; 326*11c45ebdSJoe Hamman } 327*11c45ebdSJoe Hamman #endif 328*11c45ebdSJoe Hamman 329*11c45ebdSJoe Hamman #if defined(CONFIG_PCI) || defined(CONFIG_PCI1) 330*11c45ebdSJoe Hamman /* For some reason the Tundra PCI bridge shows up on itself as a 331*11c45ebdSJoe Hamman * different device. Work around that by refusing to configure it. 332*11c45ebdSJoe Hamman */ 333*11c45ebdSJoe Hamman void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { } 334*11c45ebdSJoe Hamman 335*11c45ebdSJoe Hamman static struct pci_config_table pci_sbc8548_config_table[] = { 336*11c45ebdSJoe Hamman {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}}, 337*11c45ebdSJoe Hamman {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}}, 338*11c45ebdSJoe Hamman {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1, 339*11c45ebdSJoe Hamman mpc85xx_config_via_usbide, {0,0,0}}, 340*11c45ebdSJoe Hamman {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2, 341*11c45ebdSJoe Hamman mpc85xx_config_via_usb, {0,0,0}}, 342*11c45ebdSJoe Hamman {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3, 343*11c45ebdSJoe Hamman mpc85xx_config_via_usb2, {0,0,0}}, 344*11c45ebdSJoe Hamman {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5, 345*11c45ebdSJoe Hamman mpc85xx_config_via_power, {0,0,0}}, 346*11c45ebdSJoe Hamman {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6, 347*11c45ebdSJoe Hamman mpc85xx_config_via_ac97, {0,0,0}}, 348*11c45ebdSJoe Hamman {}, 349*11c45ebdSJoe Hamman }; 350*11c45ebdSJoe Hamman 351*11c45ebdSJoe Hamman static struct pci_controller pci1_hose = { 352*11c45ebdSJoe Hamman config_table: pci_sbc8548_config_table}; 353*11c45ebdSJoe Hamman #endif /* CONFIG_PCI */ 354*11c45ebdSJoe Hamman 355*11c45ebdSJoe Hamman #ifdef CONFIG_PCI2 356*11c45ebdSJoe Hamman static struct pci_controller pci2_hose; 357*11c45ebdSJoe Hamman #endif /* CONFIG_PCI2 */ 358*11c45ebdSJoe Hamman 359*11c45ebdSJoe Hamman #ifdef CONFIG_PCIE1 360*11c45ebdSJoe Hamman static struct pci_controller pcie1_hose; 361*11c45ebdSJoe Hamman #endif /* CONFIG_PCIE1 */ 362*11c45ebdSJoe Hamman 363*11c45ebdSJoe Hamman int first_free_busno=0; 364*11c45ebdSJoe Hamman 365*11c45ebdSJoe Hamman void 366*11c45ebdSJoe Hamman pci_init_board(void) 367*11c45ebdSJoe Hamman { 368*11c45ebdSJoe Hamman volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); 369*11c45ebdSJoe Hamman 370*11c45ebdSJoe Hamman #ifdef CONFIG_PCI1 371*11c45ebdSJoe Hamman { 372*11c45ebdSJoe Hamman volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR; 373*11c45ebdSJoe Hamman extern void fsl_pci_init(struct pci_controller *hose); 374*11c45ebdSJoe Hamman struct pci_controller *hose = &pci1_hose; 375*11c45ebdSJoe Hamman struct pci_config_table *table; 376*11c45ebdSJoe Hamman 377*11c45ebdSJoe Hamman uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */ 378*11c45ebdSJoe Hamman uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */ 379*11c45ebdSJoe Hamman uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */ 380*11c45ebdSJoe Hamman 381*11c45ebdSJoe Hamman uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6); 382*11c45ebdSJoe Hamman 383*11c45ebdSJoe Hamman uint pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */ 384*11c45ebdSJoe Hamman 385*11c45ebdSJoe Hamman if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) { 386*11c45ebdSJoe Hamman printf (" PCI: %d bit, %s MHz, %s, %s, %s\n", 387*11c45ebdSJoe Hamman (pci_32) ? 32 : 64, 388*11c45ebdSJoe Hamman (pci_speed == 33333000) ? "33" : 389*11c45ebdSJoe Hamman (pci_speed == 66666000) ? "66" : "unknown", 390*11c45ebdSJoe Hamman pci_clk_sel ? "sync" : "async", 391*11c45ebdSJoe Hamman pci_agent ? "agent" : "host", 392*11c45ebdSJoe Hamman pci_arb ? "arbiter" : "external-arbiter" 393*11c45ebdSJoe Hamman ); 394*11c45ebdSJoe Hamman 395*11c45ebdSJoe Hamman 396*11c45ebdSJoe Hamman /* inbound */ 397*11c45ebdSJoe Hamman pci_set_region(hose->regions + 0, 398*11c45ebdSJoe Hamman CFG_PCI_MEMORY_BUS, 399*11c45ebdSJoe Hamman CFG_PCI_MEMORY_PHYS, 400*11c45ebdSJoe Hamman CFG_PCI_MEMORY_SIZE, 401*11c45ebdSJoe Hamman PCI_REGION_MEM | PCI_REGION_MEMORY); 402*11c45ebdSJoe Hamman 403*11c45ebdSJoe Hamman 404*11c45ebdSJoe Hamman /* outbound memory */ 405*11c45ebdSJoe Hamman pci_set_region(hose->regions + 1, 406*11c45ebdSJoe Hamman CFG_PCI1_MEM_BASE, 407*11c45ebdSJoe Hamman CFG_PCI1_MEM_PHYS, 408*11c45ebdSJoe Hamman CFG_PCI1_MEM_SIZE, 409*11c45ebdSJoe Hamman PCI_REGION_MEM); 410*11c45ebdSJoe Hamman 411*11c45ebdSJoe Hamman /* outbound io */ 412*11c45ebdSJoe Hamman pci_set_region(hose->regions + 2, 413*11c45ebdSJoe Hamman CFG_PCI1_IO_BASE, 414*11c45ebdSJoe Hamman CFG_PCI1_IO_PHYS, 415*11c45ebdSJoe Hamman CFG_PCI1_IO_SIZE, 416*11c45ebdSJoe Hamman PCI_REGION_IO); 417*11c45ebdSJoe Hamman hose->region_count = 3; 418*11c45ebdSJoe Hamman 419*11c45ebdSJoe Hamman /* relocate config table pointers */ 420*11c45ebdSJoe Hamman hose->config_table = \ 421*11c45ebdSJoe Hamman (struct pci_config_table *)((uint)hose->config_table + gd->reloc_off); 422*11c45ebdSJoe Hamman for (table = hose->config_table; table && table->vendor; table++) 423*11c45ebdSJoe Hamman table->config_device += gd->reloc_off; 424*11c45ebdSJoe Hamman 425*11c45ebdSJoe Hamman hose->first_busno=first_free_busno; 426*11c45ebdSJoe Hamman pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); 427*11c45ebdSJoe Hamman 428*11c45ebdSJoe Hamman fsl_pci_init(hose); 429*11c45ebdSJoe Hamman first_free_busno=hose->last_busno+1; 430*11c45ebdSJoe Hamman printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno); 431*11c45ebdSJoe Hamman #ifdef CONFIG_PCIX_CHECK 432*11c45ebdSJoe Hamman if (!(gur->pordevsr & PORDEVSR_PCI)) { 433*11c45ebdSJoe Hamman /* PCI-X init */ 434*11c45ebdSJoe Hamman if (CONFIG_SYS_CLK_FREQ < 66000000) 435*11c45ebdSJoe Hamman printf("PCI-X will only work at 66 MHz\n"); 436*11c45ebdSJoe Hamman 437*11c45ebdSJoe Hamman reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ 438*11c45ebdSJoe Hamman | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E; 439*11c45ebdSJoe Hamman pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16); 440*11c45ebdSJoe Hamman } 441*11c45ebdSJoe Hamman #endif 442*11c45ebdSJoe Hamman } else { 443*11c45ebdSJoe Hamman printf (" PCI: disabled\n"); 444*11c45ebdSJoe Hamman } 445*11c45ebdSJoe Hamman } 446*11c45ebdSJoe Hamman #else 447*11c45ebdSJoe Hamman gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */ 448*11c45ebdSJoe Hamman #endif 449*11c45ebdSJoe Hamman 450*11c45ebdSJoe Hamman #ifdef CONFIG_PCI2 451*11c45ebdSJoe Hamman { 452*11c45ebdSJoe Hamman uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */ 453*11c45ebdSJoe Hamman uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */ 454*11c45ebdSJoe Hamman if (pci_dual) { 455*11c45ebdSJoe Hamman printf (" PCI2: 32 bit, 66 MHz, %s\n", 456*11c45ebdSJoe Hamman pci2_clk_sel ? "sync" : "async"); 457*11c45ebdSJoe Hamman } else { 458*11c45ebdSJoe Hamman printf (" PCI2: disabled\n"); 459*11c45ebdSJoe Hamman } 460*11c45ebdSJoe Hamman } 461*11c45ebdSJoe Hamman #else 462*11c45ebdSJoe Hamman gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable */ 463*11c45ebdSJoe Hamman #endif /* CONFIG_PCI2 */ 464*11c45ebdSJoe Hamman 465*11c45ebdSJoe Hamman #ifdef CONFIG_PCIE1 466*11c45ebdSJoe Hamman { 467*11c45ebdSJoe Hamman volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR; 468*11c45ebdSJoe Hamman extern void fsl_pci_init(struct pci_controller *hose); 469*11c45ebdSJoe Hamman struct pci_controller *hose = &pcie1_hose; 470*11c45ebdSJoe Hamman int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3); 471*11c45ebdSJoe Hamman 472*11c45ebdSJoe Hamman int pcie_configured = io_sel >= 1; 473*11c45ebdSJoe Hamman 474*11c45ebdSJoe Hamman if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){ 475*11c45ebdSJoe Hamman printf ("\n PCIE connected to slot as %s (base address %x)", 476*11c45ebdSJoe Hamman pcie_ep ? "End Point" : "Root Complex", 477*11c45ebdSJoe Hamman (uint)pci); 478*11c45ebdSJoe Hamman 479*11c45ebdSJoe Hamman if (pci->pme_msg_det) { 480*11c45ebdSJoe Hamman pci->pme_msg_det = 0xffffffff; 481*11c45ebdSJoe Hamman debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det); 482*11c45ebdSJoe Hamman } 483*11c45ebdSJoe Hamman printf ("\n"); 484*11c45ebdSJoe Hamman 485*11c45ebdSJoe Hamman /* inbound */ 486*11c45ebdSJoe Hamman pci_set_region(hose->regions + 0, 487*11c45ebdSJoe Hamman CFG_PCI_MEMORY_BUS, 488*11c45ebdSJoe Hamman CFG_PCI_MEMORY_PHYS, 489*11c45ebdSJoe Hamman CFG_PCI_MEMORY_SIZE, 490*11c45ebdSJoe Hamman PCI_REGION_MEM | PCI_REGION_MEMORY); 491*11c45ebdSJoe Hamman 492*11c45ebdSJoe Hamman /* outbound memory */ 493*11c45ebdSJoe Hamman pci_set_region(hose->regions + 1, 494*11c45ebdSJoe Hamman CFG_PCIE1_MEM_BASE, 495*11c45ebdSJoe Hamman CFG_PCIE1_MEM_PHYS, 496*11c45ebdSJoe Hamman CFG_PCIE1_MEM_SIZE, 497*11c45ebdSJoe Hamman PCI_REGION_MEM); 498*11c45ebdSJoe Hamman 499*11c45ebdSJoe Hamman /* outbound io */ 500*11c45ebdSJoe Hamman pci_set_region(hose->regions + 2, 501*11c45ebdSJoe Hamman CFG_PCIE1_IO_BASE, 502*11c45ebdSJoe Hamman CFG_PCIE1_IO_PHYS, 503*11c45ebdSJoe Hamman CFG_PCIE1_IO_SIZE, 504*11c45ebdSJoe Hamman PCI_REGION_IO); 505*11c45ebdSJoe Hamman 506*11c45ebdSJoe Hamman hose->region_count = 3; 507*11c45ebdSJoe Hamman 508*11c45ebdSJoe Hamman hose->first_busno=first_free_busno; 509*11c45ebdSJoe Hamman pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); 510*11c45ebdSJoe Hamman 511*11c45ebdSJoe Hamman fsl_pci_init(hose); 512*11c45ebdSJoe Hamman printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno); 513*11c45ebdSJoe Hamman 514*11c45ebdSJoe Hamman first_free_busno=hose->last_busno+1; 515*11c45ebdSJoe Hamman 516*11c45ebdSJoe Hamman } else { 517*11c45ebdSJoe Hamman printf (" PCIE: disabled\n"); 518*11c45ebdSJoe Hamman } 519*11c45ebdSJoe Hamman } 520*11c45ebdSJoe Hamman #else 521*11c45ebdSJoe Hamman gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */ 522*11c45ebdSJoe Hamman #endif 523*11c45ebdSJoe Hamman 524*11c45ebdSJoe Hamman } 525*11c45ebdSJoe Hamman 526*11c45ebdSJoe Hamman int last_stage_init(void) 527*11c45ebdSJoe Hamman { 528*11c45ebdSJoe Hamman return 0; 529*11c45ebdSJoe Hamman } 530*11c45ebdSJoe Hamman 531*11c45ebdSJoe Hamman #if defined(CONFIG_OF_BOARD_SETUP) 532*11c45ebdSJoe Hamman void 533*11c45ebdSJoe Hamman ft_pci_setup(void *blob, bd_t *bd) 534*11c45ebdSJoe Hamman { 535*11c45ebdSJoe Hamman int node, tmp[2]; 536*11c45ebdSJoe Hamman const char *path; 537*11c45ebdSJoe Hamman 538*11c45ebdSJoe Hamman node = fdt_path_offset(blob, "/aliases"); 539*11c45ebdSJoe Hamman tmp[0] = 0; 540*11c45ebdSJoe Hamman if (node >= 0) { 541*11c45ebdSJoe Hamman #ifdef CONFIG_PCI1 542*11c45ebdSJoe Hamman path = fdt_getprop(blob, node, "pci0", NULL); 543*11c45ebdSJoe Hamman if (path) { 544*11c45ebdSJoe Hamman tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno; 545*11c45ebdSJoe Hamman do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1); 546*11c45ebdSJoe Hamman } 547*11c45ebdSJoe Hamman #endif 548*11c45ebdSJoe Hamman #ifdef CONFIG_PCIE1 549*11c45ebdSJoe Hamman path = fdt_getprop(blob, node, "pci1", NULL); 550*11c45ebdSJoe Hamman if (path) { 551*11c45ebdSJoe Hamman tmp[1] = pcie1_hose.last_busno - pcie1_hose.first_busno; 552*11c45ebdSJoe Hamman do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1); 553*11c45ebdSJoe Hamman } 554*11c45ebdSJoe Hamman #endif 555*11c45ebdSJoe Hamman } 556*11c45ebdSJoe Hamman } 557*11c45ebdSJoe Hamman #endif 558*11c45ebdSJoe Hamman 559*11c45ebdSJoe Hamman #if defined(CONFIG_OF_BOARD_SETUP) 560*11c45ebdSJoe Hamman void 561*11c45ebdSJoe Hamman ft_board_setup(void *blob, bd_t *bd) 562*11c45ebdSJoe Hamman { 563*11c45ebdSJoe Hamman ft_cpu_setup(blob, bd); 564*11c45ebdSJoe Hamman #ifdef CONFIG_PCI 565*11c45ebdSJoe Hamman ft_pci_setup(blob, bd); 566*11c45ebdSJoe Hamman #endif 567*11c45ebdSJoe Hamman } 568*11c45ebdSJoe Hamman #endif 569*11c45ebdSJoe Hamman 570