xref: /rk3399_rockchip-uboot/board/sbc8548/sbc8548.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
111c45ebdSJoe Hamman /*
2bd42bbb8SPaul Gortmaker  * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
3bd42bbb8SPaul Gortmaker  *
411c45ebdSJoe Hamman  * Copyright 2007 Embedded Specialties, Inc.
511c45ebdSJoe Hamman  *
611c45ebdSJoe Hamman  * Copyright 2004, 2007 Freescale Semiconductor.
711c45ebdSJoe Hamman  *
811c45ebdSJoe Hamman  * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
911c45ebdSJoe Hamman  *
101a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
1111c45ebdSJoe Hamman  */
1211c45ebdSJoe Hamman 
1311c45ebdSJoe Hamman #include <common.h>
1411c45ebdSJoe Hamman #include <pci.h>
1511c45ebdSJoe Hamman #include <asm/processor.h>
1611c45ebdSJoe Hamman #include <asm/immap_85xx.h>
17c8514622SKumar Gala #include <asm/fsl_pci.h>
185614e71bSYork Sun #include <fsl_ddr_sdram.h>
195d27e02cSKumar Gala #include <asm/fsl_serdes.h>
20a30a549aSJon Loeliger #include <spd_sdram.h>
2194ca0914SPaul Gortmaker #include <netdev.h>
2294ca0914SPaul Gortmaker #include <tsec.h>
2311c45ebdSJoe Hamman #include <miiphy.h>
24*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
2511c45ebdSJoe Hamman #include <fdt_support.h>
2611c45ebdSJoe Hamman 
2711c45ebdSJoe Hamman DECLARE_GLOBAL_DATA_PTR;
2811c45ebdSJoe Hamman 
2911c45ebdSJoe Hamman void local_bus_init(void);
3011c45ebdSJoe Hamman 
board_early_init_f(void)3111c45ebdSJoe Hamman int board_early_init_f (void)
3211c45ebdSJoe Hamman {
3311c45ebdSJoe Hamman 	return 0;
3411c45ebdSJoe Hamman }
3511c45ebdSJoe Hamman 
checkboard(void)3611c45ebdSJoe Hamman int checkboard (void)
3711c45ebdSJoe Hamman {
386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
4011c45ebdSJoe Hamman 
4111c45ebdSJoe Hamman 	printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
420c7e4d45SPaul Gortmaker 			in_8(rev) >> 4);
4311c45ebdSJoe Hamman 
4411c45ebdSJoe Hamman 	/*
4511c45ebdSJoe Hamman 	 * Initialize local bus.
4611c45ebdSJoe Hamman 	 */
4711c45ebdSJoe Hamman 	local_bus_init ();
4811c45ebdSJoe Hamman 
490c7e4d45SPaul Gortmaker 	out_be32(&ecm->eedr, 0xffffffff);	/* clear ecm errors */
500c7e4d45SPaul Gortmaker 	out_be32(&ecm->eeer, 0xffffffff);	/* enable ecm errors */
5111c45ebdSJoe Hamman 	return 0;
5211c45ebdSJoe Hamman }
5311c45ebdSJoe Hamman 
5411c45ebdSJoe Hamman /*
5511c45ebdSJoe Hamman  * Initialize Local Bus
5611c45ebdSJoe Hamman  */
5711c45ebdSJoe Hamman void
local_bus_init(void)5811c45ebdSJoe Hamman local_bus_init(void)
5911c45ebdSJoe Hamman {
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
61f51cdaf1SBecky Bruce 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
6211c45ebdSJoe Hamman 
63e2b363ffSPaul Gortmaker 	uint clkdiv, lbc_mhz, lcrr = CONFIG_SYS_LBC_LCRR;
6411c45ebdSJoe Hamman 	sys_info_t sysinfo;
6511c45ebdSJoe Hamman 
6611c45ebdSJoe Hamman 	get_sys_info(&sysinfo);
67e2b363ffSPaul Gortmaker 
68997399faSPrabhakar Kushwaha 	lbc_mhz = sysinfo.freq_localbus / 1000000;
69997399faSPrabhakar Kushwaha 	clkdiv = sysinfo.freq_systembus / sysinfo.freq_localbus;
70e2b363ffSPaul Gortmaker 
71e2b363ffSPaul Gortmaker 	debug("LCRR=0x%x, CD=%d, MHz=%d\n", lcrr, clkdiv, lbc_mhz);
7211c45ebdSJoe Hamman 
730c7e4d45SPaul Gortmaker 	out_be32(&gur->lbiuiplldcr1, 0x00078080);
7411c45ebdSJoe Hamman 	if (clkdiv == 16) {
750c7e4d45SPaul Gortmaker 		out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
7611c45ebdSJoe Hamman 	} else if (clkdiv == 8) {
770c7e4d45SPaul Gortmaker 		out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
7811c45ebdSJoe Hamman 	} else if (clkdiv == 4) {
790c7e4d45SPaul Gortmaker 		out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
8011c45ebdSJoe Hamman 	}
8111c45ebdSJoe Hamman 
82e2b363ffSPaul Gortmaker 	/*
83e2b363ffSPaul Gortmaker 	 * Local Bus Clock > 83.3 MHz. According to timing
84e2b363ffSPaul Gortmaker 	 * specifications set LCRR[EADC] to 2 delay cycles.
85e2b363ffSPaul Gortmaker 	 */
86e2b363ffSPaul Gortmaker 	if (lbc_mhz > 83) {
87e2b363ffSPaul Gortmaker 		lcrr &= ~LCRR_EADC;
88e2b363ffSPaul Gortmaker 		lcrr |= LCRR_EADC_2;
89e2b363ffSPaul Gortmaker 	}
9011c45ebdSJoe Hamman 
91e2b363ffSPaul Gortmaker 	/*
92e2b363ffSPaul Gortmaker 	 * According to MPC8548ERMAD Rev. 1.3, 13.3.1.16, 13-30
93e2b363ffSPaul Gortmaker 	 * disable PLL bypass for Local Bus Clock > 83 MHz.
94e2b363ffSPaul Gortmaker 	 */
95e2b363ffSPaul Gortmaker 	if (lbc_mhz >= 66)
96e2b363ffSPaul Gortmaker 		lcrr &= (~LCRR_DBYP);	/* DLL Enabled */
97e2b363ffSPaul Gortmaker 
98e2b363ffSPaul Gortmaker 	else
99e2b363ffSPaul Gortmaker 		lcrr |= LCRR_DBYP;	/* DLL Bypass */
100e2b363ffSPaul Gortmaker 
101e2b363ffSPaul Gortmaker 	out_be32(&lbc->lcrr, lcrr);
10211c45ebdSJoe Hamman 	asm("sync;isync;msync");
10311c45ebdSJoe Hamman 
104e2b363ffSPaul Gortmaker 	 /*
105e2b363ffSPaul Gortmaker 	 * According to MPC8548ERMAD Rev.1.3 read back LCRR
106e2b363ffSPaul Gortmaker 	 * and terminate with isync
107e2b363ffSPaul Gortmaker 	 */
108e2b363ffSPaul Gortmaker 	lcrr = in_be32(&lbc->lcrr);
109e2b363ffSPaul Gortmaker 	asm ("isync;");
110e2b363ffSPaul Gortmaker 
111e2b363ffSPaul Gortmaker 	/* let DLL stabilize */
112e2b363ffSPaul Gortmaker 	udelay(500);
113e2b363ffSPaul Gortmaker 
1140c7e4d45SPaul Gortmaker 	out_be32(&lbc->ltesr, 0xffffffff);	/* Clear LBC error IRQs */
1150c7e4d45SPaul Gortmaker 	out_be32(&lbc->lteir, 0xffffffff);	/* Enable LBC error IRQs */
11611c45ebdSJoe Hamman }
11711c45ebdSJoe Hamman 
11811c45ebdSJoe Hamman /*
11911c45ebdSJoe Hamman  * Initialize SDRAM memory on the Local Bus.
12011c45ebdSJoe Hamman  */
lbc_sdram_init(void)12170961ba4SBecky Bruce void lbc_sdram_init(void)
12211c45ebdSJoe Hamman {
12311d5a629SPaul Gortmaker #if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
12411c45ebdSJoe Hamman 
12511c45ebdSJoe Hamman 	uint idx;
1265f4c6f0dSPaul Gortmaker 	const unsigned long size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
127f51cdaf1SBecky Bruce 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
1295f4c6f0dSPaul Gortmaker 	uint *sdram_addr2 = (uint *)(CONFIG_SYS_LBC_SDRAM_BASE + size/2);
13011c45ebdSJoe Hamman 
13111c45ebdSJoe Hamman 	puts("    SDRAM: ");
13211c45ebdSJoe Hamman 
1335f4c6f0dSPaul Gortmaker 	print_size(size, "\n");
13411c45ebdSJoe Hamman 
13511c45ebdSJoe Hamman 	/*
13611c45ebdSJoe Hamman 	 * Setup SDRAM Base and Option Registers
13711c45ebdSJoe Hamman 	 */
138f51cdaf1SBecky Bruce 	set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
139f51cdaf1SBecky Bruce 	set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
140f51cdaf1SBecky Bruce 	set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
141f51cdaf1SBecky Bruce 	set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
14211d5a629SPaul Gortmaker 
1430c7e4d45SPaul Gortmaker 	out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
14411c45ebdSJoe Hamman 	asm("msync");
14511c45ebdSJoe Hamman 
1460c7e4d45SPaul Gortmaker 	out_be32(&lbc->lsrt,  CONFIG_SYS_LBC_LSRT);
1470c7e4d45SPaul Gortmaker 	out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
14811c45ebdSJoe Hamman 	asm("msync");
14911c45ebdSJoe Hamman 
15011c45ebdSJoe Hamman 	/*
15111c45ebdSJoe Hamman 	 * Issue PRECHARGE ALL command.
15211c45ebdSJoe Hamman 	 */
1535f4c6f0dSPaul Gortmaker 	out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_PCHALL);
15411c45ebdSJoe Hamman 	asm("sync;msync");
15511c45ebdSJoe Hamman 	*sdram_addr = 0xff;
15611c45ebdSJoe Hamman 	ppcDcbf((unsigned long) sdram_addr);
1575f4c6f0dSPaul Gortmaker 	*sdram_addr2 = 0xff;
1585f4c6f0dSPaul Gortmaker 	ppcDcbf((unsigned long) sdram_addr2);
15911c45ebdSJoe Hamman 	udelay(100);
16011c45ebdSJoe Hamman 
16111c45ebdSJoe Hamman 	/*
16211c45ebdSJoe Hamman 	 * Issue 8 AUTO REFRESH commands.
16311c45ebdSJoe Hamman 	 */
16411c45ebdSJoe Hamman 	for (idx = 0; idx < 8; idx++) {
1655f4c6f0dSPaul Gortmaker 		out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_ARFRSH);
16611c45ebdSJoe Hamman 		asm("sync;msync");
16711c45ebdSJoe Hamman 		*sdram_addr = 0xff;
16811c45ebdSJoe Hamman 		ppcDcbf((unsigned long) sdram_addr);
1695f4c6f0dSPaul Gortmaker 		*sdram_addr2 = 0xff;
1705f4c6f0dSPaul Gortmaker 		ppcDcbf((unsigned long) sdram_addr2);
17111c45ebdSJoe Hamman 		udelay(100);
17211c45ebdSJoe Hamman 	}
17311c45ebdSJoe Hamman 
17411c45ebdSJoe Hamman 	/*
17511c45ebdSJoe Hamman 	 * Issue 8 MODE-set command.
17611c45ebdSJoe Hamman 	 */
1775f4c6f0dSPaul Gortmaker 	out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_MRW);
17811c45ebdSJoe Hamman 	asm("sync;msync");
17911c45ebdSJoe Hamman 	*sdram_addr = 0xff;
18011c45ebdSJoe Hamman 	ppcDcbf((unsigned long) sdram_addr);
1815f4c6f0dSPaul Gortmaker 	*sdram_addr2 = 0xff;
1825f4c6f0dSPaul Gortmaker 	ppcDcbf((unsigned long) sdram_addr2);
18311c45ebdSJoe Hamman 	udelay(100);
18411c45ebdSJoe Hamman 
18511c45ebdSJoe Hamman 	/*
1865f4c6f0dSPaul Gortmaker 	 * Issue RFEN command.
18711c45ebdSJoe Hamman 	 */
1885f4c6f0dSPaul Gortmaker 	out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_RFEN);
18911c45ebdSJoe Hamman 	asm("sync;msync");
19011c45ebdSJoe Hamman 	*sdram_addr = 0xff;
19111c45ebdSJoe Hamman 	ppcDcbf((unsigned long) sdram_addr);
1925f4c6f0dSPaul Gortmaker 	*sdram_addr2 = 0xff;
1935f4c6f0dSPaul Gortmaker 	ppcDcbf((unsigned long) sdram_addr2);
19411c45ebdSJoe Hamman 	udelay(200);    /* Overkill. Must wait > 200 bus cycles */
19511c45ebdSJoe Hamman 
19611c45ebdSJoe Hamman #endif	/* enable SDRAM init */
19711c45ebdSJoe Hamman }
19811c45ebdSJoe Hamman 
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_DRAM_TEST)
20011c45ebdSJoe Hamman int
testdram(void)20111c45ebdSJoe Hamman testdram(void)
20211c45ebdSJoe Hamman {
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
20511c45ebdSJoe Hamman 	uint *p;
20611c45ebdSJoe Hamman 
20711c45ebdSJoe Hamman 	printf("Testing DRAM from 0x%08x to 0x%08x\n",
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	       CONFIG_SYS_MEMTEST_START,
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	       CONFIG_SYS_MEMTEST_END);
21011c45ebdSJoe Hamman 
21111c45ebdSJoe Hamman 	printf("DRAM test phase 1:\n");
21211c45ebdSJoe Hamman 	for (p = pstart; p < pend; p++)
21311c45ebdSJoe Hamman 		*p = 0xaaaaaaaa;
21411c45ebdSJoe Hamman 
21511c45ebdSJoe Hamman 	for (p = pstart; p < pend; p++) {
21611c45ebdSJoe Hamman 		if (*p != 0xaaaaaaaa) {
21711c45ebdSJoe Hamman 			printf ("DRAM test fails at: %08x\n", (uint) p);
21811c45ebdSJoe Hamman 			return 1;
21911c45ebdSJoe Hamman 		}
22011c45ebdSJoe Hamman 	}
22111c45ebdSJoe Hamman 
22211c45ebdSJoe Hamman 	printf("DRAM test phase 2:\n");
22311c45ebdSJoe Hamman 	for (p = pstart; p < pend; p++)
22411c45ebdSJoe Hamman 		*p = 0x55555555;
22511c45ebdSJoe Hamman 
22611c45ebdSJoe Hamman 	for (p = pstart; p < pend; p++) {
22711c45ebdSJoe Hamman 		if (*p != 0x55555555) {
22811c45ebdSJoe Hamman 			printf ("DRAM test fails at: %08x\n", (uint) p);
22911c45ebdSJoe Hamman 			return 1;
23011c45ebdSJoe Hamman 		}
23111c45ebdSJoe Hamman 	}
23211c45ebdSJoe Hamman 
23311c45ebdSJoe Hamman 	printf("DRAM test passed.\n");
23411c45ebdSJoe Hamman 	return 0;
23511c45ebdSJoe Hamman }
23611c45ebdSJoe Hamman #endif
23711c45ebdSJoe Hamman 
2387b1f1399SPaul Gortmaker #ifdef CONFIG_PCI1
2397b1f1399SPaul Gortmaker static struct pci_controller pci1_hose;
2407b1f1399SPaul Gortmaker #endif	/* CONFIG_PCI1 */
24111c45ebdSJoe Hamman 
242fdc7eb90SPaul Gortmaker #ifdef CONFIG_PCI
24311c45ebdSJoe Hamman void
pci_init_board(void)24411c45ebdSJoe Hamman pci_init_board(void)
24511c45ebdSJoe Hamman {
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
247fdc7eb90SPaul Gortmaker 	int first_free_busno = 0;
24811c45ebdSJoe Hamman 
24911c45ebdSJoe Hamman #ifdef CONFIG_PCI1
2502d0a054dSKumar Gala 	struct fsl_pci_info pci_info;
2512d0a054dSKumar Gala 	u32 devdisr = in_be32(&gur->devdisr);
2522d0a054dSKumar Gala 	u32 pordevsr = in_be32(&gur->pordevsr);
2532d0a054dSKumar Gala 	u32 porpllsr = in_be32(&gur->porpllsr);
2542d0a054dSKumar Gala 
255fdc7eb90SPaul Gortmaker 	if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
256fdc7eb90SPaul Gortmaker 		uint pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;
257fdc7eb90SPaul Gortmaker 		uint pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
258fdc7eb90SPaul Gortmaker 		uint pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
2592c40acd3SPaul Gortmaker 		uint pci_speed = CONFIG_SYS_CLK_FREQ;	/* get_clock_freq() */
26011c45ebdSJoe Hamman 
2618ca78f2cSPeter Tyser 		printf("PCI: Host, %d bit, %s MHz, %s, %s\n",
26211c45ebdSJoe Hamman 			(pci_32) ? 32 : 64,
2632c40acd3SPaul Gortmaker 			(pci_speed == 33000000) ? "33" :
2642c40acd3SPaul Gortmaker 			(pci_speed == 66000000) ? "66" : "unknown",
26511c45ebdSJoe Hamman 			pci_clk_sel ? "sync" : "async",
266fdc7eb90SPaul Gortmaker 			pci_arb ? "arbiter" : "external-arbiter");
26711c45ebdSJoe Hamman 
2682d0a054dSKumar Gala 		SET_STD_PCI_INFO(pci_info, 1);
2692d0a054dSKumar Gala 		set_next_law(pci_info.mem_phys,
2702d0a054dSKumar Gala 			law_size_bits(pci_info.mem_size), pci_info.law);
2712d0a054dSKumar Gala 		set_next_law(pci_info.io_phys,
2722d0a054dSKumar Gala 			law_size_bits(pci_info.io_size), pci_info.law);
2732d0a054dSKumar Gala 
2742d0a054dSKumar Gala 		first_free_busno = fsl_pci_init_port(&pci_info,
27501471d53SKumar Gala 					&pci1_hose, first_free_busno);
27611c45ebdSJoe Hamman 	} else {
27711c45ebdSJoe Hamman 		printf("PCI: disabled\n");
27811c45ebdSJoe Hamman 	}
279fdc7eb90SPaul Gortmaker 
280fdc7eb90SPaul Gortmaker 	puts("\n");
28111c45ebdSJoe Hamman #else
282fdc7eb90SPaul Gortmaker 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
28311c45ebdSJoe Hamman #endif
28411c45ebdSJoe Hamman 
285fdc7eb90SPaul Gortmaker 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable PCI2 */
28611c45ebdSJoe Hamman 
2872d0a054dSKumar Gala 	fsl_pcie_init_board(first_free_busno);
28811c45ebdSJoe Hamman }
289fdc7eb90SPaul Gortmaker #endif
29011c45ebdSJoe Hamman 
board_eth_init(bd_t * bis)29194ca0914SPaul Gortmaker int board_eth_init(bd_t *bis)
29294ca0914SPaul Gortmaker {
29394ca0914SPaul Gortmaker 	tsec_standard_init(bis);
29494ca0914SPaul Gortmaker 	pci_eth_init(bis);
29594ca0914SPaul Gortmaker 	return 0;	/* otherwise cpu_eth_init gets run */
29694ca0914SPaul Gortmaker }
29794ca0914SPaul Gortmaker 
last_stage_init(void)29811c45ebdSJoe Hamman int last_stage_init(void)
29911c45ebdSJoe Hamman {
30011c45ebdSJoe Hamman 	return 0;
30111c45ebdSJoe Hamman }
30211c45ebdSJoe Hamman 
30311c45ebdSJoe Hamman #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)304e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
30511c45ebdSJoe Hamman {
30611c45ebdSJoe Hamman 	ft_cpu_setup(blob, bd);
3076525d51fSKumar Gala 
3086525d51fSKumar Gala #ifdef CONFIG_FSL_PCI_INIT
3096525d51fSKumar Gala 	FT_FSL_PCI_SETUP;
31011c45ebdSJoe Hamman #endif
311e895a4b0SSimon Glass 
312e895a4b0SSimon Glass 	return 0;
31311c45ebdSJoe Hamman }
31411c45ebdSJoe Hamman #endif
315