1*f7dc4ac3STom Warren /* 2*f7dc4ac3STom Warren * (C) Copyright 2013 3*f7dc4ac3STom Warren * NVIDIA Corporation <www.nvidia.com> 4*f7dc4ac3STom Warren * 5*f7dc4ac3STom Warren * SPDX-License-Identifier: GPL-2.0+ 6*f7dc4ac3STom Warren */ 7*f7dc4ac3STom Warren 8*f7dc4ac3STom Warren #include <common.h> 9*f7dc4ac3STom Warren #include <asm/io.h> 10*f7dc4ac3STom Warren #include <asm/arch-tegra/tegra_i2c.h> 11*f7dc4ac3STom Warren #include "as3722_init.h" 12*f7dc4ac3STom Warren 13*f7dc4ac3STom Warren /* AS3722-PMIC-specific early init code - get CPU rails up, etc */ 14*f7dc4ac3STom Warren 15*f7dc4ac3STom Warren void tegra_i2c_ll_write_addr(uint addr, uint config) 16*f7dc4ac3STom Warren { 17*f7dc4ac3STom Warren struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE; 18*f7dc4ac3STom Warren 19*f7dc4ac3STom Warren writel(addr, ®->cmd_addr0); 20*f7dc4ac3STom Warren writel(config, ®->cnfg); 21*f7dc4ac3STom Warren } 22*f7dc4ac3STom Warren 23*f7dc4ac3STom Warren void tegra_i2c_ll_write_data(uint data, uint config) 24*f7dc4ac3STom Warren { 25*f7dc4ac3STom Warren struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE; 26*f7dc4ac3STom Warren 27*f7dc4ac3STom Warren writel(data, ®->cmd_data1); 28*f7dc4ac3STom Warren writel(config, ®->cnfg); 29*f7dc4ac3STom Warren } 30*f7dc4ac3STom Warren 31*f7dc4ac3STom Warren void pmic_enable_cpu_vdd(void) 32*f7dc4ac3STom Warren { 33*f7dc4ac3STom Warren debug("%s entry\n", __func__); 34*f7dc4ac3STom Warren 35*f7dc4ac3STom Warren /* Don't need to set up VDD_CORE - already done - by OTP */ 36*f7dc4ac3STom Warren 37*f7dc4ac3STom Warren debug("%s: Setting VDD_CPU to 1.0V via AS3722 reg 0/4D\n", __func__); 38*f7dc4ac3STom Warren /* 39*f7dc4ac3STom Warren * Bring up VDD_CPU via the AS3722 PMIC on the PWR I2C bus. 40*f7dc4ac3STom Warren * First set VDD to 1.0V, then enable the VDD regulator. 41*f7dc4ac3STom Warren */ 42*f7dc4ac3STom Warren tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2); 43*f7dc4ac3STom Warren tegra_i2c_ll_write_data(AS3722_SD0VOLTAGE_DATA, I2C_SEND_2_BYTES); 44*f7dc4ac3STom Warren /* 45*f7dc4ac3STom Warren * Don't write SDCONTROL - it's already 0x7F, i.e. all SDs enabled. 46*f7dc4ac3STom Warren * tegra_i2c_ll_write_data(AS3722_SD0CONTROL_DATA, I2C_SEND_2_BYTES); 47*f7dc4ac3STom Warren */ 48*f7dc4ac3STom Warren udelay(10 * 1000); 49*f7dc4ac3STom Warren 50*f7dc4ac3STom Warren debug("%s: Setting VDD_GPU to 1.0V via AS3722 reg 6/4D\n", __func__); 51*f7dc4ac3STom Warren /* 52*f7dc4ac3STom Warren * Bring up VDD_GPU via the AS3722 PMIC on the PWR I2C bus. 53*f7dc4ac3STom Warren * First set VDD to 1.0V, then enable the VDD regulator. 54*f7dc4ac3STom Warren */ 55*f7dc4ac3STom Warren tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2); 56*f7dc4ac3STom Warren tegra_i2c_ll_write_data(AS3722_SD6VOLTAGE_DATA, I2C_SEND_2_BYTES); 57*f7dc4ac3STom Warren /* 58*f7dc4ac3STom Warren * Don't write SDCONTROL - it's already 0x7F, i.e. all SDs enabled. 59*f7dc4ac3STom Warren * tegra_i2c_ll_write_data(AS3722_SD6CONTROL_DATA, I2C_SEND_2_BYTES); 60*f7dc4ac3STom Warren */ 61*f7dc4ac3STom Warren udelay(10 * 1000); 62*f7dc4ac3STom Warren 63*f7dc4ac3STom Warren debug("%s: Set VPP_FUSE to 1.2V via AS3722 reg 0x12/4E\n", __func__); 64*f7dc4ac3STom Warren /* 65*f7dc4ac3STom Warren * Bring up VPP_FUSE via the AS3722 PMIC on the PWR I2C bus. 66*f7dc4ac3STom Warren * First set VDD to 1.2V, then enable the VDD regulator. 67*f7dc4ac3STom Warren */ 68*f7dc4ac3STom Warren tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2); 69*f7dc4ac3STom Warren tegra_i2c_ll_write_data(AS3722_LDO2VOLTAGE_DATA, I2C_SEND_2_BYTES); 70*f7dc4ac3STom Warren /* 71*f7dc4ac3STom Warren * Don't write LDCONTROL - it's already 0xFF, i.e. all LDOs enabled. 72*f7dc4ac3STom Warren * tegra_i2c_ll_write_data(AS3722_LDO2CONTROL_DATA, I2C_SEND_2_BYTES); 73*f7dc4ac3STom Warren */ 74*f7dc4ac3STom Warren udelay(10 * 1000); 75*f7dc4ac3STom Warren 76*f7dc4ac3STom Warren debug("%s: Set VDD_SDMMC to 3.3V via AS3722 reg 0x16/4E\n", __func__); 77*f7dc4ac3STom Warren /* 78*f7dc4ac3STom Warren * Bring up VDD_SDMMC via the AS3722 PMIC on the PWR I2C bus. 79*f7dc4ac3STom Warren * First set it to bypass 3.3V straight thru, then enable the regulator 80*f7dc4ac3STom Warren * 81*f7dc4ac3STom Warren * NOTE: We do this early because doing it later seems to hose the CPU 82*f7dc4ac3STom Warren * power rail/partition startup. Need to debug. 83*f7dc4ac3STom Warren */ 84*f7dc4ac3STom Warren tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2); 85*f7dc4ac3STom Warren tegra_i2c_ll_write_data(AS3722_LDO6VOLTAGE_DATA, I2C_SEND_2_BYTES); 86*f7dc4ac3STom Warren /* 87*f7dc4ac3STom Warren * Don't write LDCONTROL - it's already 0xFF, i.e. all LDOs enabled. 88*f7dc4ac3STom Warren * tegra_i2c_ll_write_data(AS3722_LDO6CONTROL_DATA, I2C_SEND_2_BYTES); 89*f7dc4ac3STom Warren */ 90*f7dc4ac3STom Warren udelay(10 * 1000); 91*f7dc4ac3STom Warren } 92