xref: /rk3399_rockchip-uboot/board/freescale/p2041rdb/ddr.c (revision f1683aa73c31db0a025e0254e6ce1ee7e56aad3e)
14f1d1b7dSMingkai Hu /*
24f1d1b7dSMingkai Hu  * Copyright 2011 Freescale Semiconductor, Inc.
34f1d1b7dSMingkai Hu  *
45b8031ccSTom Rini  * SPDX-License-Identifier:	GPL-2.0
54f1d1b7dSMingkai Hu  */
64f1d1b7dSMingkai Hu 
74f1d1b7dSMingkai Hu #include <common.h>
84f1d1b7dSMingkai Hu #include <i2c.h>
94f1d1b7dSMingkai Hu #include <hwconfig.h>
104f1d1b7dSMingkai Hu #include <asm/mmu.h>
115614e71bSYork Sun #include <fsl_ddr_sdram.h>
125614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
134f1d1b7dSMingkai Hu #include <asm/fsl_law.h>
144f1d1b7dSMingkai Hu 
15088454cdSSimon Glass DECLARE_GLOBAL_DATA_PTR;
16088454cdSSimon Glass 
17712cf7abSYork Sun struct board_specific_parameters {
184f1d1b7dSMingkai Hu 	u32 n_ranks;
19712cf7abSYork Sun 	u32 datarate_mhz_high;
204f1d1b7dSMingkai Hu 	u32 clk_adjust;
214f1d1b7dSMingkai Hu 	u32 wrlvl_start;
224f1d1b7dSMingkai Hu 	u32 cpo;
234f1d1b7dSMingkai Hu 	u32 write_data_delay;
240dd38a35SPriyanka Jain 	u32 force_2t;
25712cf7abSYork Sun };
264f1d1b7dSMingkai Hu 
274f1d1b7dSMingkai Hu /*
28712cf7abSYork Sun  * This table contains all valid speeds we want to override with board
29712cf7abSYork Sun  * specific parameters. datarate_mhz_high values need to be in ascending order
30712cf7abSYork Sun  * for each n_ranks group.
31712cf7abSYork Sun  *
324f1d1b7dSMingkai Hu  * ranges for parameters:
334f1d1b7dSMingkai Hu  *  wr_data_delay = 0-6
344f1d1b7dSMingkai Hu  *  clk adjust = 0-8
354f1d1b7dSMingkai Hu  *  cpo 2-0x1E (30)
364f1d1b7dSMingkai Hu  */
37712cf7abSYork Sun static const struct board_specific_parameters dimm0[] = {
384f1d1b7dSMingkai Hu 	/*
394f1d1b7dSMingkai Hu 	 * memory controller 0
40712cf7abSYork Sun 	 *   num|  hi|  clk| wrlvl | cpo  |wrdata|2T
41712cf7abSYork Sun 	 * ranks| mhz|adjst| start | delay|
424f1d1b7dSMingkai Hu 	 */
43712cf7abSYork Sun 	{2,   750,    3,     5,   0xff,    2,  0},
44712cf7abSYork Sun 	{2,  1250,    4,     6,   0xff,    2,  0},
45712cf7abSYork Sun 	{2,  1350,    5,     7,   0xff,    2,  0},
46712cf7abSYork Sun 	{2,  1666,    5,     8,   0xff,    2,  0},
47712cf7abSYork Sun 	{}
484f1d1b7dSMingkai Hu };
494f1d1b7dSMingkai Hu 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)504f1d1b7dSMingkai Hu void fsl_ddr_board_options(memctl_options_t *popts,
514f1d1b7dSMingkai Hu 				dimm_params_t *pdimm,
524f1d1b7dSMingkai Hu 				unsigned int ctrl_num)
534f1d1b7dSMingkai Hu {
54712cf7abSYork Sun 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
554f1d1b7dSMingkai Hu 	ulong ddr_freq;
564f1d1b7dSMingkai Hu 
57712cf7abSYork Sun 	if (ctrl_num) {
58712cf7abSYork Sun 		printf("Wrong parameter for controller number %d", ctrl_num);
59712cf7abSYork Sun 		return;
60712cf7abSYork Sun 	}
61712cf7abSYork Sun 	if (!pdimm->n_ranks)
62712cf7abSYork Sun 		return;
63712cf7abSYork Sun 
64712cf7abSYork Sun 	pbsp = dimm0;
65712cf7abSYork Sun 
664f1d1b7dSMingkai Hu 	/*
674f1d1b7dSMingkai Hu 	 * Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
684f1d1b7dSMingkai Hu 	 * freqency and n_banks specified in board_specific_parameters table.
694f1d1b7dSMingkai Hu 	 */
704f1d1b7dSMingkai Hu 	ddr_freq = get_ddr_freq(0) / 1000000;
71712cf7abSYork Sun 	while (pbsp->datarate_mhz_high) {
72712cf7abSYork Sun 		if (pbsp->n_ranks == pdimm->n_ranks) {
73712cf7abSYork Sun 			if (ddr_freq <= pbsp->datarate_mhz_high) {
744f1d1b7dSMingkai Hu 				popts->cpo_override = pbsp->cpo;
75712cf7abSYork Sun 				popts->write_data_delay =
76712cf7abSYork Sun 					pbsp->write_data_delay;
774f1d1b7dSMingkai Hu 				popts->clk_adjust = pbsp->clk_adjust;
784f1d1b7dSMingkai Hu 				popts->wrlvl_start = pbsp->wrlvl_start;
790dd38a35SPriyanka Jain 				popts->twot_en = pbsp->force_2t;
80712cf7abSYork Sun 				goto found;
81712cf7abSYork Sun 			}
82712cf7abSYork Sun 			pbsp_highest = pbsp;
834f1d1b7dSMingkai Hu 		}
844f1d1b7dSMingkai Hu 		pbsp++;
854f1d1b7dSMingkai Hu 	}
864f1d1b7dSMingkai Hu 
87712cf7abSYork Sun 	if (pbsp_highest) {
88712cf7abSYork Sun 		printf("Error: board specific timing not found "
89712cf7abSYork Sun 			"for data rate %lu MT/s!\n"
90712cf7abSYork Sun 			"Trying to use the highest speed (%u) parameters\n",
91712cf7abSYork Sun 			ddr_freq, pbsp_highest->datarate_mhz_high);
92712cf7abSYork Sun 		popts->cpo_override = pbsp_highest->cpo;
93712cf7abSYork Sun 		popts->write_data_delay = pbsp_highest->write_data_delay;
94712cf7abSYork Sun 		popts->clk_adjust = pbsp_highest->clk_adjust;
95712cf7abSYork Sun 		popts->wrlvl_start = pbsp_highest->wrlvl_start;
960dd38a35SPriyanka Jain 		popts->twot_en = pbsp_highest->force_2t;
97712cf7abSYork Sun 	} else {
98712cf7abSYork Sun 		panic("DIMM is not supported by this board");
994f1d1b7dSMingkai Hu 	}
1004f1d1b7dSMingkai Hu 
101712cf7abSYork Sun found:
1024f1d1b7dSMingkai Hu 	/*
1034f1d1b7dSMingkai Hu 	 * Factors to consider for half-strength driver enable:
1044f1d1b7dSMingkai Hu 	 *	- number of DIMMs installed
1054f1d1b7dSMingkai Hu 	 */
1064f1d1b7dSMingkai Hu 	popts->half_strength_driver_enable = 0;
1074f1d1b7dSMingkai Hu 	/* Write leveling override */
1084f1d1b7dSMingkai Hu 	popts->wrlvl_override = 1;
1094f1d1b7dSMingkai Hu 	popts->wrlvl_sample = 0xf;
1104f1d1b7dSMingkai Hu 
1114f1d1b7dSMingkai Hu 	/* Rtt and Rtt_WR override */
1124f1d1b7dSMingkai Hu 	popts->rtt_override = 0;
1134f1d1b7dSMingkai Hu 
1144f1d1b7dSMingkai Hu 	/* Enable ZQ calibration */
1154f1d1b7dSMingkai Hu 	popts->zq_en = 1;
1164f1d1b7dSMingkai Hu 
1174f1d1b7dSMingkai Hu 	/* DHC_EN =1, ODT = 60 Ohm */
1184f1d1b7dSMingkai Hu 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
1194f1d1b7dSMingkai Hu }
1204f1d1b7dSMingkai Hu 
dram_init(void)121*f1683aa7SSimon Glass int dram_init(void)
1224f1d1b7dSMingkai Hu {
1234f1d1b7dSMingkai Hu 	phys_size_t dram_size = 0;
1244f1d1b7dSMingkai Hu 
1254f1d1b7dSMingkai Hu 	puts("Initializing....");
1264f1d1b7dSMingkai Hu 
1274f1d1b7dSMingkai Hu 	if (fsl_use_spd()) {
1284f1d1b7dSMingkai Hu 		puts("using SPD\n");
1294f1d1b7dSMingkai Hu 		dram_size = fsl_ddr_sdram();
1304f1d1b7dSMingkai Hu 	} else {
1314f1d1b7dSMingkai Hu 		puts("no SPD and fixed parameters\n");
132088454cdSSimon Glass 		return -ENXIO;
1334f1d1b7dSMingkai Hu 	}
1344f1d1b7dSMingkai Hu 
1354f1d1b7dSMingkai Hu 	dram_size = setup_ddr_tlbs(dram_size / 0x100000);
1364f1d1b7dSMingkai Hu 	dram_size *= 0x100000;
1374f1d1b7dSMingkai Hu 
13821cd5815SWolfgang Denk 	debug("    DDR: ");
139088454cdSSimon Glass 	gd->ram_size = dram_size;
140088454cdSSimon Glass 
141088454cdSSimon Glass 	return 0;
1424f1d1b7dSMingkai Hu }
143