xref: /rk3399_rockchip-uboot/board/freescale/ls1043ardb/ddr.c (revision 6e2941d787819ae1221d7f8295fa67d2ba94a913)
1f3a8e2b7SMingkai Hu /*
2f3a8e2b7SMingkai Hu  * Copyright 2015 Freescale Semiconductor, Inc.
3f3a8e2b7SMingkai Hu  *
4f3a8e2b7SMingkai Hu  * SPDX-License-Identifier:	GPL-2.0+
5f3a8e2b7SMingkai Hu  */
6f3a8e2b7SMingkai Hu 
7f3a8e2b7SMingkai Hu #include <common.h>
8f3a8e2b7SMingkai Hu #include <fsl_ddr_sdram.h>
9f3a8e2b7SMingkai Hu #include <fsl_ddr_dimm_params.h>
10f3a8e2b7SMingkai Hu #include "ddr.h"
11f3a8e2b7SMingkai Hu #ifdef CONFIG_FSL_DEEP_SLEEP
12f3a8e2b7SMingkai Hu #include <fsl_sleep.h>
13f3a8e2b7SMingkai Hu #endif
14*6e2941d7SSimon Glass #include <asm/arch/clock.h>
15f3a8e2b7SMingkai Hu 
16f3a8e2b7SMingkai Hu DECLARE_GLOBAL_DATA_PTR;
17f3a8e2b7SMingkai Hu 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)18f3a8e2b7SMingkai Hu void fsl_ddr_board_options(memctl_options_t *popts,
19f3a8e2b7SMingkai Hu 			   dimm_params_t *pdimm,
20f3a8e2b7SMingkai Hu 			   unsigned int ctrl_num)
21f3a8e2b7SMingkai Hu {
22f3a8e2b7SMingkai Hu 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
23f3a8e2b7SMingkai Hu 	ulong ddr_freq;
24f3a8e2b7SMingkai Hu 
25f3a8e2b7SMingkai Hu 	if (ctrl_num > 1) {
26f3a8e2b7SMingkai Hu 		printf("Not supported controller number %d\n", ctrl_num);
27f3a8e2b7SMingkai Hu 		return;
28f3a8e2b7SMingkai Hu 	}
29f3a8e2b7SMingkai Hu 	if (!pdimm->n_ranks)
30f3a8e2b7SMingkai Hu 		return;
31f3a8e2b7SMingkai Hu 
32f3a8e2b7SMingkai Hu 	pbsp = udimms[0];
33f3a8e2b7SMingkai Hu 
34f3a8e2b7SMingkai Hu 	/* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
35f3a8e2b7SMingkai Hu 	 * freqency and n_banks specified in board_specific_parameters table.
36f3a8e2b7SMingkai Hu 	 */
37f3a8e2b7SMingkai Hu 	ddr_freq = get_ddr_freq(0) / 1000000;
38f3a8e2b7SMingkai Hu 	while (pbsp->datarate_mhz_high) {
39f3a8e2b7SMingkai Hu 		if (pbsp->n_ranks == pdimm->n_ranks) {
40f3a8e2b7SMingkai Hu 			if (ddr_freq <= pbsp->datarate_mhz_high) {
41f3a8e2b7SMingkai Hu 				popts->clk_adjust = pbsp->clk_adjust;
42f3a8e2b7SMingkai Hu 				popts->wrlvl_start = pbsp->wrlvl_start;
43f3a8e2b7SMingkai Hu 				popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
44f3a8e2b7SMingkai Hu 				popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
45f3a8e2b7SMingkai Hu 				popts->cpo_override = pbsp->cpo_override;
46f3a8e2b7SMingkai Hu 				popts->write_data_delay =
47f3a8e2b7SMingkai Hu 					pbsp->write_data_delay;
48f3a8e2b7SMingkai Hu 				goto found;
49f3a8e2b7SMingkai Hu 			}
50f3a8e2b7SMingkai Hu 			pbsp_highest = pbsp;
51f3a8e2b7SMingkai Hu 		}
52f3a8e2b7SMingkai Hu 		pbsp++;
53f3a8e2b7SMingkai Hu 	}
54f3a8e2b7SMingkai Hu 
55f3a8e2b7SMingkai Hu 	if (pbsp_highest) {
56f3a8e2b7SMingkai Hu 		printf("Error: board specific timing not found for %lu MT/s\n",
57f3a8e2b7SMingkai Hu 		       ddr_freq);
58f3a8e2b7SMingkai Hu 		printf("Trying to use the highest speed (%u) parameters\n",
59f3a8e2b7SMingkai Hu 		       pbsp_highest->datarate_mhz_high);
60f3a8e2b7SMingkai Hu 		popts->clk_adjust = pbsp_highest->clk_adjust;
61f3a8e2b7SMingkai Hu 		popts->wrlvl_start = pbsp_highest->wrlvl_start;
62f3a8e2b7SMingkai Hu 		popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
63f3a8e2b7SMingkai Hu 		popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
64f3a8e2b7SMingkai Hu 	} else {
65f3a8e2b7SMingkai Hu 		panic("DIMM is not supported by this board");
66f3a8e2b7SMingkai Hu 	}
67f3a8e2b7SMingkai Hu found:
68f3a8e2b7SMingkai Hu 	debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
69f3a8e2b7SMingkai Hu 	      pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
70f3a8e2b7SMingkai Hu 
71f3a8e2b7SMingkai Hu 	/* force DDR bus width to 32 bits */
72f3a8e2b7SMingkai Hu 	popts->data_bus_width = 1;
73f3a8e2b7SMingkai Hu 	popts->otf_burst_chop_en = 0;
74f3a8e2b7SMingkai Hu 	popts->burst_length = DDR_BL8;
75f3a8e2b7SMingkai Hu 
76f3a8e2b7SMingkai Hu 	/*
77f3a8e2b7SMingkai Hu 	 * Factors to consider for half-strength driver enable:
78f3a8e2b7SMingkai Hu 	 *	- number of DIMMs installed
79f3a8e2b7SMingkai Hu 	 */
80f3a8e2b7SMingkai Hu 	popts->half_strength_driver_enable = 1;
81f3a8e2b7SMingkai Hu 	/*
82f3a8e2b7SMingkai Hu 	 * Write leveling override
83f3a8e2b7SMingkai Hu 	 */
84f3a8e2b7SMingkai Hu 	popts->wrlvl_override = 1;
85f3a8e2b7SMingkai Hu 	popts->wrlvl_sample = 0xf;
86f3a8e2b7SMingkai Hu 
87f3a8e2b7SMingkai Hu 	/*
88f3a8e2b7SMingkai Hu 	 * Rtt and Rtt_WR override
89f3a8e2b7SMingkai Hu 	 */
90f3a8e2b7SMingkai Hu 	popts->rtt_override = 0;
91f3a8e2b7SMingkai Hu 
92f3a8e2b7SMingkai Hu 	/* Enable ZQ calibration */
93f3a8e2b7SMingkai Hu 	popts->zq_en = 1;
94f3a8e2b7SMingkai Hu 
9590101386SShengzhou Liu 	/* optimize cpo for erratum A-009942 */
9690101386SShengzhou Liu 	popts->cpo_sample = 0x46;
9790101386SShengzhou Liu 
98f3a8e2b7SMingkai Hu 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
99f3a8e2b7SMingkai Hu 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
100f3a8e2b7SMingkai Hu 			  DDR_CDR2_VREF_OVRD(70);	/* Vref = 70% */
101f3a8e2b7SMingkai Hu }
102f3a8e2b7SMingkai Hu 
103f3a8e2b7SMingkai Hu /* DDR model number: MT40A512M8HX-093E */
104f3a8e2b7SMingkai Hu #ifdef CONFIG_SYS_DDR_RAW_TIMING
105f3a8e2b7SMingkai Hu dimm_params_t ddr_raw_timing = {
106f3a8e2b7SMingkai Hu 	.n_ranks = 1,
107f3a8e2b7SMingkai Hu 	.rank_density = 2147483648u,
108f3a8e2b7SMingkai Hu 	.capacity = 2147483648u,
109f3a8e2b7SMingkai Hu 	.primary_sdram_width = 32,
110f3a8e2b7SMingkai Hu 	.ec_sdram_width = 0,
111f3a8e2b7SMingkai Hu 	.registered_dimm = 0,
112f3a8e2b7SMingkai Hu 	.mirrored_dimm = 0,
113f3a8e2b7SMingkai Hu 	.n_row_addr = 15,
114f3a8e2b7SMingkai Hu 	.n_col_addr = 10,
115f3a8e2b7SMingkai Hu 	.bank_addr_bits = 0,
116f3a8e2b7SMingkai Hu 	.bank_group_bits = 2,
117f3a8e2b7SMingkai Hu 	.edc_config = 0,
118f3a8e2b7SMingkai Hu 	.burst_lengths_bitmask = 0x0c,
119f3a8e2b7SMingkai Hu 
120f3a8e2b7SMingkai Hu 	.tckmin_x_ps = 938,
121f3a8e2b7SMingkai Hu 	.tckmax_ps = 1500,
122f3a8e2b7SMingkai Hu 	.caslat_x = 0x000DFA00,
123f3a8e2b7SMingkai Hu 	.taa_ps = 13500,
124f3a8e2b7SMingkai Hu 	.trcd_ps = 13500,
125f3a8e2b7SMingkai Hu 	.trp_ps = 13500,
126f3a8e2b7SMingkai Hu 	.tras_ps = 33000,
127f3a8e2b7SMingkai Hu 	.trc_ps = 46500,
128f3a8e2b7SMingkai Hu 	.trfc1_ps = 260000,
129f3a8e2b7SMingkai Hu 	.trfc2_ps = 160000,
130f3a8e2b7SMingkai Hu 	.trfc4_ps = 110000,
131f3a8e2b7SMingkai Hu 	.tfaw_ps = 21000,
132f3a8e2b7SMingkai Hu 	.trrds_ps = 3700,
133f3a8e2b7SMingkai Hu 	.trrdl_ps = 5300,
134f3a8e2b7SMingkai Hu 	.tccdl_ps = 5355,
135f3a8e2b7SMingkai Hu 	.refresh_rate_ps = 7800000,
136f3a8e2b7SMingkai Hu 	.dq_mapping[0] = 0x0,
137f3a8e2b7SMingkai Hu 	.dq_mapping[1] = 0x0,
138f3a8e2b7SMingkai Hu 	.dq_mapping[2] = 0x0,
139f3a8e2b7SMingkai Hu 	.dq_mapping[3] = 0x0,
140f3a8e2b7SMingkai Hu 	.dq_mapping[4] = 0x0,
141f3a8e2b7SMingkai Hu 	.dq_mapping[5] = 0x0,
142f3a8e2b7SMingkai Hu 	.dq_mapping[6] = 0x0,
143f3a8e2b7SMingkai Hu 	.dq_mapping[7] = 0x0,
144f3a8e2b7SMingkai Hu 	.dq_mapping[8] = 0x0,
145f3a8e2b7SMingkai Hu 	.dq_mapping[9] = 0x0,
146f3a8e2b7SMingkai Hu 	.dq_mapping[10] = 0x0,
147f3a8e2b7SMingkai Hu 	.dq_mapping[11] = 0x0,
148f3a8e2b7SMingkai Hu 	.dq_mapping[12] = 0x0,
149f3a8e2b7SMingkai Hu 	.dq_mapping[13] = 0x0,
150f3a8e2b7SMingkai Hu 	.dq_mapping[14] = 0x0,
151f3a8e2b7SMingkai Hu 	.dq_mapping[15] = 0x0,
152f3a8e2b7SMingkai Hu 	.dq_mapping[16] = 0x0,
153f3a8e2b7SMingkai Hu 	.dq_mapping[17] = 0x0,
154f3a8e2b7SMingkai Hu 	.dq_mapping_ors = 0,
155f3a8e2b7SMingkai Hu };
156f3a8e2b7SMingkai Hu 
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)157f3a8e2b7SMingkai Hu int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
158f3a8e2b7SMingkai Hu 			    unsigned int controller_number,
159f3a8e2b7SMingkai Hu 			    unsigned int dimm_number)
160f3a8e2b7SMingkai Hu {
161f3a8e2b7SMingkai Hu 	static const char dimm_model[] = "Fixed DDR on board";
162f3a8e2b7SMingkai Hu 
163f3a8e2b7SMingkai Hu 	if (((controller_number == 0) && (dimm_number == 0)) ||
164f3a8e2b7SMingkai Hu 	    ((controller_number == 1) && (dimm_number == 0))) {
165f3a8e2b7SMingkai Hu 		memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
166f3a8e2b7SMingkai Hu 		memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
167f3a8e2b7SMingkai Hu 		memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
168f3a8e2b7SMingkai Hu 	}
169f3a8e2b7SMingkai Hu 
170f3a8e2b7SMingkai Hu 	return 0;
171f3a8e2b7SMingkai Hu }
172f3a8e2b7SMingkai Hu #endif
173f3a8e2b7SMingkai Hu 
fsl_initdram(void)1743eace37eSSimon Glass int fsl_initdram(void)
175f3a8e2b7SMingkai Hu {
176f3a8e2b7SMingkai Hu 	phys_size_t dram_size;
177f3a8e2b7SMingkai Hu 
178f3a8e2b7SMingkai Hu #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_SPL)
179f3a8e2b7SMingkai Hu 	puts("Initializing DDR....\n");
180f3a8e2b7SMingkai Hu 	dram_size = fsl_ddr_sdram();
181f3a8e2b7SMingkai Hu #else
182f3a8e2b7SMingkai Hu 	dram_size =  fsl_ddr_sdram_size();
183f3a8e2b7SMingkai Hu #endif
184074596c0SShengzhou Liu 	erratum_a008850_post();
185074596c0SShengzhou Liu 
186f3a8e2b7SMingkai Hu #ifdef CONFIG_FSL_DEEP_SLEEP
187f3a8e2b7SMingkai Hu 	fsl_dp_ddr_restore();
188f3a8e2b7SMingkai Hu #endif
189f3a8e2b7SMingkai Hu 
190088454cdSSimon Glass 	gd->ram_size = dram_size;
191088454cdSSimon Glass 
192088454cdSSimon Glass 	return 0;
193f3a8e2b7SMingkai Hu }
194